xref: /linux/arch/mips/Kconfig (revision c434b9f80b0923e6460031b0fd964f8b0bf3c6a6)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
734c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
834c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
934c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
1012597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
111e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
1212597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
131ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1412597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1525da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
160b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
179035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
1812597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
1910916706SShile Zhang	select BUILDTIME_TABLE_SORT
2012597988SMatt Redfearn	select CLONE_BACKWARDS
2157eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
2212597988SMatt Redfearn	select CPU_PM if CPU_IDLE
2312597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2412597988SMatt Redfearn	select GENERIC_CLOCKEVENTS
2512597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2612597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
2724640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
28b962aeb0SPaul Burton	select GENERIC_IOMAP
2912597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3012597988SMatt Redfearn	select GENERIC_IRQ_SHOW
316630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
32740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
33740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
34740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
35740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
36740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
3712597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
3812597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
3912597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
40446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
4112597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
42906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
4312597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
4488547001SJason Wessel	select HAVE_ARCH_KGDB
45109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
46109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
47490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
48c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
4945e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
502ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
5136366e36SPaul Burton	select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
5212597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
53490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
5464575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
5512597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
5612597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
5712597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
5812597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
5934c01e41SAlexander Lobakin	select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
6012597988SMatt Redfearn	select HAVE_EXIT_THREAD
6167a929e0SChristoph Hellwig	select HAVE_FAST_GUP
6212597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
6329c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
6412597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
6534c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
6634c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
6712597988SMatt Redfearn	select HAVE_IDE
68b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
6912597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7012597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
71c1bf207dSDavid Daney	select HAVE_KPROBES
72c1bf207dSDavid Daney	select HAVE_KRETPROBES
73c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
74786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
7542a0bb3fSPetr Mladek	select HAVE_NMI
7612597988SMatt Redfearn	select HAVE_OPROFILE
7712597988SMatt Redfearn	select HAVE_PERF_EVENTS
7808bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
799ea141adSPaul Burton	select HAVE_RSEQ
8016c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
81d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
8212597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
83a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
8412597988SMatt Redfearn	select IRQ_FORCED_THREADING
856630a8e5SChristoph Hellwig	select ISA if EISA
8612597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
8734c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
8812597988SMatt Redfearn	select PERF_USE_VMALLOC
8905a0a344SArnd Bergmann	select RTC_LIB
9012597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
9112597988SMatt Redfearn	select VIRT_TO_BUS
921da177e4SLinus Torvalds
93d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
94d3991572SChristoph Hellwig	bool
95d3991572SChristoph Hellwig
96*c434b9f8SPaul Cercueilconfig MIPS_GENERIC
97*c434b9f8SPaul Cercueil	bool
98*c434b9f8SPaul Cercueil
991da177e4SLinus Torvaldsmenu "Machine selection"
1001da177e4SLinus Torvalds
1015e83d430SRalf Baechlechoice
1025e83d430SRalf Baechle	prompt "System type"
103*c434b9f8SPaul Cercueil	default MIPS_GENERIC_KERNEL
1041da177e4SLinus Torvalds
105*c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL
106eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
107*c434b9f8SPaul Cercueil	select MIPS_GENERIC
108eed0eabdSPaul Burton	select BOOT_RAW
109eed0eabdSPaul Burton	select BUILTIN_DTB
110eed0eabdSPaul Burton	select CEVT_R4K
111eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
112eed0eabdSPaul Burton	select COMMON_CLK
113eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
11434c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
115eed0eabdSPaul Burton	select CSRC_R4K
116eed0eabdSPaul Burton	select DMA_PERDEV_COHERENT
117eb01d42aSChristoph Hellwig	select HAVE_PCI
118eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1190211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
120eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
121eed0eabdSPaul Burton	select MIPS_GIC
122eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
123eed0eabdSPaul Burton	select NO_EXCEPT_FILL
124eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
125eed0eabdSPaul Burton	select SMP_UP if SMP
126a3078e59SMatt Redfearn	select SWAP_IO_SPACE
127eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
128eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
129eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
130eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
131eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
132eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
133eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
134eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
135eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
136eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
137eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
138eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
139eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
14034c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
141eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
142eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
143eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
14434c01e41SAlexander Lobakin	select UHI_BOOT
1452e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1462e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1472e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1482e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1492e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1502e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
151eed0eabdSPaul Burton	select USE_OF
152eed0eabdSPaul Burton	help
153eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
154eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
155eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
156eed0eabdSPaul Burton	  Interface) specification.
157eed0eabdSPaul Burton
15842a4f17dSManuel Laussconfig MIPS_ALCHEMY
159c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
160d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
161f772cdb2SRalf Baechle	select CEVT_R4K
162d7ea335cSSteven J. Hill	select CSRC_R4K
16367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
16488e9a93cSManuel Lauss	select DMA_MAYBE_COHERENT	# Au1000,1500,1100 aren't, rest is
165d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
16642a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
16742a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
16842a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
169d30a2b47SLinus Walleij	select GPIOLIB
1701b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
17147440229SManuel Lauss	select COMMON_CLK
1721da177e4SLinus Torvalds
1737ca5dc14SFlorian Fainelliconfig AR7
1747ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1757ca5dc14SFlorian Fainelli	select BOOT_ELF32
1767ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
1777ca5dc14SFlorian Fainelli	select CEVT_R4K
1787ca5dc14SFlorian Fainelli	select CSRC_R4K
17967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1807ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
1817ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
1827ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
1837ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
1847ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
1857ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
186377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
1871b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
188d30a2b47SLinus Walleij	select GPIOLIB
1897ca5dc14SFlorian Fainelli	select VLYNQ
190bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
1917ca5dc14SFlorian Fainelli	help
1927ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
1937ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
1947ca5dc14SFlorian Fainelli
19543cc739fSSergey Ryazanovconfig ATH25
19643cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
19743cc739fSSergey Ryazanov	select CEVT_R4K
19843cc739fSSergey Ryazanov	select CSRC_R4K
19943cc739fSSergey Ryazanov	select DMA_NONCOHERENT
20067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2011753e74eSSergey Ryazanov	select IRQ_DOMAIN
20243cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
20343cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
20443cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2058aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
20643cc739fSSergey Ryazanov	help
20743cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
20843cc739fSSergey Ryazanov
209d4a67d9dSGabor Juhosconfig ATH79
210d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
211ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
212d4a67d9dSGabor Juhos	select BOOT_RAW
213d4a67d9dSGabor Juhos	select CEVT_R4K
214d4a67d9dSGabor Juhos	select CSRC_R4K
215d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
216d30a2b47SLinus Walleij	select GPIOLIB
217a08227a2SJohn Crispin	select PINCTRL
218411520afSAlban Bedel	select COMMON_CLK
21967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
220d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
221d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
222d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
223d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
224377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
225b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
22603c8c407SAlban Bedel	select USE_OF
22753d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
228d4a67d9dSGabor Juhos	help
229d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
230d4a67d9dSGabor Juhos
2315f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2325f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
233d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
234d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
235d666cd02SKevin Cernekee	select BOOT_RAW
236d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
237d666cd02SKevin Cernekee	select USE_OF
238d666cd02SKevin Cernekee	select CEVT_R4K
239d666cd02SKevin Cernekee	select CSRC_R4K
240d666cd02SKevin Cernekee	select SYNC_R4K
241d666cd02SKevin Cernekee	select COMMON_CLK
242c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
24360b858f2SKevin Cernekee	select BCM7038_L1_IRQ
24460b858f2SKevin Cernekee	select BCM7120_L2_IRQ
24560b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
24667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
24760b858f2SKevin Cernekee	select DMA_NONCOHERENT
248d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
24960b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
250d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
251d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
25260b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
25360b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
25460b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
255d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
256d666cd02SKevin Cernekee	select SWAP_IO_SPACE
25760b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
25860b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
25960b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
26060b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2614dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
262d666cd02SKevin Cernekee	help
2635f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2645f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2655f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2665f2d4459SKevin Cernekee	  must be set appropriately for your board.
267d666cd02SKevin Cernekee
2681c0c13ebSAurelien Jarnoconfig BCM47XX
269c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
270fe08f8c2SHauke Mehrtens	select BOOT_RAW
27142f77542SRalf Baechle	select CEVT_R4K
272940f6b48SRalf Baechle	select CSRC_R4K
2731c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
274eb01d42aSChristoph Hellwig	select HAVE_PCI
27567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
276314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
277dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
2781c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
2791c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
280377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2816507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
28225e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
283e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
284c949c0bcSRafał Miłecki	select GPIOLIB
285c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
286f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
2872ab71a02SRafał Miłecki	select BCM47XX_SPROM
288dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
2891c0c13ebSAurelien Jarno	help
2901c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
2911c0c13ebSAurelien Jarno
292e7300d04SMaxime Bizonconfig BCM63XX
293e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
294ae8de61cSFlorian Fainelli	select BOOT_RAW
295e7300d04SMaxime Bizon	select CEVT_R4K
296e7300d04SMaxime Bizon	select CSRC_R4K
297fc264022SJonas Gorski	select SYNC_R4K
298e7300d04SMaxime Bizon	select DMA_NONCOHERENT
29967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
300e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
301e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
302e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
303e7300d04SMaxime Bizon	select SWAP_IO_SPACE
304d30a2b47SLinus Walleij	select GPIOLIB
305af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
306c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
307bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
308e7300d04SMaxime Bizon	help
309e7300d04SMaxime Bizon	  Support for BCM63XX based boards
310e7300d04SMaxime Bizon
3111da177e4SLinus Torvaldsconfig MIPS_COBALT
3123fa986faSMartin Michlmayr	bool "Cobalt Server"
31342f77542SRalf Baechle	select CEVT_R4K
314940f6b48SRalf Baechle	select CSRC_R4K
3151097c6acSYoichi Yuasa	select CEVT_GT641XX
3161da177e4SLinus Torvalds	select DMA_NONCOHERENT
317eb01d42aSChristoph Hellwig	select FORCE_PCI
318d865bea4SRalf Baechle	select I8253
3191da177e4SLinus Torvalds	select I8259
32067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
321d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
322252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3237cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3240a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
325ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3260e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3275e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
328e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3291da177e4SLinus Torvalds
3301da177e4SLinus Torvaldsconfig MACH_DECSTATION
3313fa986faSMartin Michlmayr	bool "DECstations"
3321da177e4SLinus Torvalds	select BOOT_ELF32
3336457d9fcSYoichi Yuasa	select CEVT_DS1287
33481d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3354247417dSYoichi Yuasa	select CSRC_IOASIC
33681d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
33720d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
33820d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
33920d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3401da177e4SLinus Torvalds	select DMA_NONCOHERENT
341ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
34267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3437cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3447cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
345ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3467d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3475e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3481723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3491723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3501723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
351930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3525e83d430SRalf Baechle	help
3531da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3541da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3551da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3561da177e4SLinus Torvalds
3571da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3581da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3591da177e4SLinus Torvalds
3601da177e4SLinus Torvalds		DECstation 5000/50
3611da177e4SLinus Torvalds		DECstation 5000/150
3621da177e4SLinus Torvalds		DECstation 5000/260
3631da177e4SLinus Torvalds		DECsystem 5900/260
3641da177e4SLinus Torvalds
3651da177e4SLinus Torvalds	  otherwise choose R3000.
3661da177e4SLinus Torvalds
3675e83d430SRalf Baechleconfig MACH_JAZZ
3683fa986faSMartin Michlmayr	bool "Jazz family of machines"
36939b2d756SThomas Bogendoerfer	select ARC_MEMORY
37039b2d756SThomas Bogendoerfer	select ARC_PROMLIB
371a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
3727a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
3732f9237d4SChristoph Hellwig	select DMA_OPS
3740e2794b0SRalf Baechle	select FW_ARC
3750e2794b0SRalf Baechle	select FW_ARC32
3765e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
37742f77542SRalf Baechle	select CEVT_R4K
378940f6b48SRalf Baechle	select CSRC_R4K
379e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
3805e83d430SRalf Baechle	select GENERIC_ISA_DMA
3818a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
38267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
383d865bea4SRalf Baechle	select I8253
3845e83d430SRalf Baechle	select I8259
3855e83d430SRalf Baechle	select ISA
3867cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
3875e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
3887d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3891723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
3901da177e4SLinus Torvalds	help
3915e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
3925e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
393692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
3945e83d430SRalf Baechle	  Olivetti M700-10 workstations.
3955e83d430SRalf Baechle
396de361e8bSPaul Burtonconfig MACH_INGENIC
397de361e8bSPaul Burton	bool "Ingenic SoC based machines"
3985ebabe59SLars-Peter Clausen	select SYS_SUPPORTS_32BIT_KERNEL
3995ebabe59SLars-Peter Clausen	select SYS_SUPPORTS_LITTLE_ENDIAN
400f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
401b35d2653SDaniel Silsby	select CPU_SUPPORTS_HUGEPAGES
4025ebabe59SLars-Peter Clausen	select DMA_NONCOHERENT
40367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
40437b4c3caSPaul Cercueil	select PINCTRL
405d30a2b47SLinus Walleij	select GPIOLIB
406ff1930c6SPaul Burton	select COMMON_CLK
40783bc7692SLars-Peter Clausen	select GENERIC_IRQ_CHIP
40815205fc0SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
409ffb1843dSPaul Burton	select USE_OF
4105ebabe59SLars-Peter Clausen
411171bb2f1SJohn Crispinconfig LANTIQ
412171bb2f1SJohn Crispin	bool "Lantiq based platforms"
413171bb2f1SJohn Crispin	select DMA_NONCOHERENT
41467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
415171bb2f1SJohn Crispin	select CEVT_R4K
416171bb2f1SJohn Crispin	select CSRC_R4K
417171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
418171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
419171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
420171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
421377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
422171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
423f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
424171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
425d30a2b47SLinus Walleij	select GPIOLIB
426171bb2f1SJohn Crispin	select SWAP_IO_SPACE
427171bb2f1SJohn Crispin	select BOOT_RAW
428287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
429bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
430a0392222SJohn Crispin	select USE_OF
4313f8c50c9SJohn Crispin	select PINCTRL
4323f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
433c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
434c530781cSJohn Crispin	select RESET_CONTROLLER
435171bb2f1SJohn Crispin
43630ad29bbSHuacai Chenconfig MACH_LOONGSON32
437caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
438c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
439ade299d8SYoichi Yuasa	help
44030ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
44185749d24SWu Zhangjin
44230ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
44330ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
44430ad29bbSHuacai Chen	  Sciences (CAS).
445ade299d8SYoichi Yuasa
44671e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
44771e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
448ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
449ca585cf9SKelvin Cheung	help
45071e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
451ca585cf9SKelvin Cheung
45271e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
453caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4546fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4556fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4566fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4576fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4586fbde6b4SJiaxun Yang	select BOOT_ELF32
4596fbde6b4SJiaxun Yang	select BOARD_SCACHE
4606fbde6b4SJiaxun Yang	select CSRC_R4K
4616fbde6b4SJiaxun Yang	select CEVT_R4K
4626fbde6b4SJiaxun Yang	select CPU_HAS_WB
4636fbde6b4SJiaxun Yang	select FORCE_PCI
4646fbde6b4SJiaxun Yang	select ISA
4656fbde6b4SJiaxun Yang	select I8259
4666fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4677d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4685125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4696fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
4706423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
4716fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
4726fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
4736fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
4746fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
4756fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
4766fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
4776fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
4786fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
47971e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
4806fbde6b4SJiaxun Yang	select ZONE_DMA32
4816fbde6b4SJiaxun Yang	select NUMA
48287fcfa7bSJiaxun Yang	select COMMON_CLK
48387fcfa7bSJiaxun Yang	select USE_OF
48487fcfa7bSJiaxun Yang	select BUILTIN_DTB
48539c1485cSHuacai Chen	select PCI_HOST_GENERIC
48671e2f4ddSJiaxun Yang	help
487caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
488caed1d1bSHuacai Chen
489caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
490caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
491caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
492caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
493ca585cf9SKelvin Cheung
4946a438309SAndrew Brestickerconfig MACH_PISTACHIO
4956a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
4966a438309SAndrew Bresticker	select BOOT_ELF32
4976a438309SAndrew Bresticker	select BOOT_RAW
4986a438309SAndrew Bresticker	select CEVT_R4K
4996a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
5006a438309SAndrew Bresticker	select COMMON_CLK
5016a438309SAndrew Bresticker	select CSRC_R4K
502645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
503d30a2b47SLinus Walleij	select GPIOLIB
50467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5056a438309SAndrew Bresticker	select MFD_SYSCON
5066a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
5076a438309SAndrew Bresticker	select MIPS_GIC
5086a438309SAndrew Bresticker	select PINCTRL
5096a438309SAndrew Bresticker	select REGULATOR
5106a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
5116a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
5126a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
5136a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
5146a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
51541cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
5166a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
517018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
518018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
5196a438309SAndrew Bresticker	select USE_OF
5206a438309SAndrew Bresticker	help
5216a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
5226a438309SAndrew Bresticker
5231da177e4SLinus Torvaldsconfig MIPS_MALTA
5243fa986faSMartin Michlmayr	bool "MIPS Malta board"
52561ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
526a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5277a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5281da177e4SLinus Torvalds	select BOOT_ELF32
529fa71c960SRalf Baechle	select BOOT_RAW
530e8823d26SPaul Burton	select BUILTIN_DTB
53142f77542SRalf Baechle	select CEVT_R4K
532fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
53342b002abSGuenter Roeck	select COMMON_CLK
53447bf2b03SMaksym Kokhan	select CSRC_R4K
535885014bcSFelix Fietkau	select DMA_MAYBE_COHERENT
5361da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5378a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
538eb01d42aSChristoph Hellwig	select HAVE_PCI
539d865bea4SRalf Baechle	select I8253
5401da177e4SLinus Torvalds	select I8259
54147bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5425e83d430SRalf Baechle	select MIPS_BONITO64
5439318c51aSChris Dearman	select MIPS_CPU_SCACHE
54447bf2b03SMaksym Kokhan	select MIPS_GIC
545a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5465e83d430SRalf Baechle	select MIPS_MSC
54747bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
548ecafe3e9SPaul Burton	select SMP_UP if SMP
5491da177e4SLinus Torvalds	select SWAP_IO_SPACE
5507cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5517cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
552bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
553c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
554575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5557cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5565d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
557575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5587cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5597cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
560ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
561ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5625e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
563c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5645e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
565424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
56647bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5670365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
568e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
569f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
57047bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5719693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
572f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5731b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
574e8823d26SPaul Burton	select USE_OF
575886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
576abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5771da177e4SLinus Torvalds	help
578f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5791da177e4SLinus Torvalds	  board.
5801da177e4SLinus Torvalds
5812572f00dSJoshua Hendersonconfig MACH_PIC32
5822572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5832572f00dSJoshua Henderson	help
5842572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5852572f00dSJoshua Henderson
5862572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
5872572f00dSJoshua Henderson	  microcontrollers.
5882572f00dSJoshua Henderson
5895e83d430SRalf Baechleconfig MACH_VR41XX
59074142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
59142f77542SRalf Baechle	select CEVT_R4K
592940f6b48SRalf Baechle	select CSRC_R4K
5937cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
594377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
595d30a2b47SLinus Walleij	select GPIOLIB
5965e83d430SRalf Baechle
597ae2b5bb6SJohn Crispinconfig RALINK
598ae2b5bb6SJohn Crispin	bool "Ralink based machines"
599ae2b5bb6SJohn Crispin	select CEVT_R4K
600ae2b5bb6SJohn Crispin	select CSRC_R4K
601ae2b5bb6SJohn Crispin	select BOOT_RAW
602ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
60367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
604ae2b5bb6SJohn Crispin	select USE_OF
605ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
606ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
607ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
608ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
609377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
610ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
611ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6122a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6132a153f1cSJohn Crispin	select RESET_CONTROLLER
614ae2b5bb6SJohn Crispin
6151da177e4SLinus Torvaldsconfig SGI_IP22
6163fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
617c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
61839b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6190e2794b0SRalf Baechle	select FW_ARC
6200e2794b0SRalf Baechle	select FW_ARC32
6217a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6221da177e4SLinus Torvalds	select BOOT_ELF32
62342f77542SRalf Baechle	select CEVT_R4K
624940f6b48SRalf Baechle	select CSRC_R4K
625e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6261da177e4SLinus Torvalds	select DMA_NONCOHERENT
6276630a8e5SChristoph Hellwig	select HAVE_EISA
628d865bea4SRalf Baechle	select I8253
62968de4803SThomas Bogendoerfer	select I8259
6301da177e4SLinus Torvalds	select IP22_CPU_SCACHE
63167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
632aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
633e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
634e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
63536e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
636e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
637e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
638e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6391da177e4SLinus Torvalds	select SWAP_IO_SPACE
6407cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6417cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
642c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
643ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
644ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6455e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
646802b8362SThomas Bogendoerfer	select WAR_R4600_V1_INDEX_ICACHEOP
6475e5b6527SThomas Bogendoerfer	select WAR_R4600_V1_HIT_CACHEOP
64844def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
649930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6501da177e4SLinus Torvalds	help
6511da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6521da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6531da177e4SLinus Torvalds	  that runs on these, say Y here.
6541da177e4SLinus Torvalds
6551da177e4SLinus Torvaldsconfig SGI_IP27
6563fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
65754aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
658397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
6590e2794b0SRalf Baechle	select FW_ARC
6600e2794b0SRalf Baechle	select FW_ARC64
661e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
6625e83d430SRalf Baechle	select BOOT_ELF64
663e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
66436a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
665eb01d42aSChristoph Hellwig	select HAVE_PCI
66669a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
667e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
668130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
669a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
670a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
6717cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
672ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6735e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
674d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
6751a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
676256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
677930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6786c86a302SMike Rapoport	select NUMA
6791da177e4SLinus Torvalds	help
6801da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
6811da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
6821da177e4SLinus Torvalds	  here.
6831da177e4SLinus Torvalds
684e2defae5SThomas Bogendoerferconfig SGI_IP28
6857d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
686c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
68739b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6880e2794b0SRalf Baechle	select FW_ARC
6890e2794b0SRalf Baechle	select FW_ARC64
6907a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
691e2defae5SThomas Bogendoerfer	select BOOT_ELF64
692e2defae5SThomas Bogendoerfer	select CEVT_R4K
693e2defae5SThomas Bogendoerfer	select CSRC_R4K
694e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
695e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
696e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
69767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
6986630a8e5SChristoph Hellwig	select HAVE_EISA
699e2defae5SThomas Bogendoerfer	select I8253
700e2defae5SThomas Bogendoerfer	select I8259
701e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
702e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7035b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
704e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
705e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
706e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
707e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
708e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
709c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
710e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
711e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
712256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
713dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
714e2defae5SThomas Bogendoerfer	help
715e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
716e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
717e2defae5SThomas Bogendoerfer
7187505576dSThomas Bogendoerferconfig SGI_IP30
7197505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7207505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7217505576dSThomas Bogendoerfer	select FW_ARC
7227505576dSThomas Bogendoerfer	select FW_ARC64
7237505576dSThomas Bogendoerfer	select BOOT_ELF64
7247505576dSThomas Bogendoerfer	select CEVT_R4K
7257505576dSThomas Bogendoerfer	select CSRC_R4K
7267505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7277505576dSThomas Bogendoerfer	select ZONE_DMA32
7287505576dSThomas Bogendoerfer	select HAVE_PCI
7297505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7307505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7317505576dSThomas Bogendoerfer	select NR_CPUS_DEFAULT_2
7327505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7337505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7347505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7357505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7367505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7377505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7387505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
739256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
7407505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
7417505576dSThomas Bogendoerfer	select ARC_MEMORY
7427505576dSThomas Bogendoerfer	help
7437505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
7447505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
7457505576dSThomas Bogendoerfer
7461da177e4SLinus Torvaldsconfig SGI_IP32
747cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
74839b2d756SThomas Bogendoerfer	select ARC_MEMORY
74939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
75003df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7510e2794b0SRalf Baechle	select FW_ARC
7520e2794b0SRalf Baechle	select FW_ARC32
7531da177e4SLinus Torvalds	select BOOT_ELF32
75442f77542SRalf Baechle	select CEVT_R4K
755940f6b48SRalf Baechle	select CSRC_R4K
7561da177e4SLinus Torvalds	select DMA_NONCOHERENT
757eb01d42aSChristoph Hellwig	select HAVE_PCI
75867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7591da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7601da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7617cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7627cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7637cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
764dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
765ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7665e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
767886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
7681da177e4SLinus Torvalds	help
7691da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
7701da177e4SLinus Torvalds
771ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
772ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
7735e83d430SRalf Baechle	select BOOT_ELF32
7745e83d430SRalf Baechle	select SIBYTE_BCM1120
7755e83d430SRalf Baechle	select SWAP_IO_SPACE
7767cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7775e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7785e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7795e83d430SRalf Baechle
780ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
781ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
7825e83d430SRalf Baechle	select BOOT_ELF32
7835e83d430SRalf Baechle	select SIBYTE_BCM1120
7845e83d430SRalf Baechle	select SWAP_IO_SPACE
7857cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7865e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7875e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7885e83d430SRalf Baechle
7895e83d430SRalf Baechleconfig SIBYTE_CRHONE
7903fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
7915e83d430SRalf Baechle	select BOOT_ELF32
7925e83d430SRalf Baechle	select SIBYTE_BCM1125
7935e83d430SRalf Baechle	select SWAP_IO_SPACE
7947cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7955e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7965e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
7975e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7985e83d430SRalf Baechle
799ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
800ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
801ade299d8SYoichi Yuasa	select BOOT_ELF32
802ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
803ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
804ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
805ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
806ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
807ade299d8SYoichi Yuasa
808ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
809ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
810ade299d8SYoichi Yuasa	select BOOT_ELF32
811fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
812ade299d8SYoichi Yuasa	select SIBYTE_SB1250
813ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
814ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
815ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
816ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
817ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
818cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
819e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
820ade299d8SYoichi Yuasa
821ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
822ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
823ade299d8SYoichi Yuasa	select BOOT_ELF32
824fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
825ade299d8SYoichi Yuasa	select SIBYTE_SB1250
826ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
827ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
828ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
829ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
830ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
831756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
832ade299d8SYoichi Yuasa
833ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
834ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
835ade299d8SYoichi Yuasa	select BOOT_ELF32
836ade299d8SYoichi Yuasa	select SIBYTE_SB1250
837ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
838ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
839ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
840ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
841e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
842ade299d8SYoichi Yuasa
843ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
844ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
845ade299d8SYoichi Yuasa	select BOOT_ELF32
846ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
847ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
848ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
849ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
850ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
851651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
852ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
853cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
854e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
855ade299d8SYoichi Yuasa
85614b36af4SThomas Bogendoerferconfig SNI_RM
85714b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
85839b2d756SThomas Bogendoerfer	select ARC_MEMORY
85939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
8600e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8610e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
862aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8635e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
864a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
8657a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
8665e83d430SRalf Baechle	select BOOT_ELF32
86742f77542SRalf Baechle	select CEVT_R4K
868940f6b48SRalf Baechle	select CSRC_R4K
869e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
8705e83d430SRalf Baechle	select DMA_NONCOHERENT
8715e83d430SRalf Baechle	select GENERIC_ISA_DMA
8726630a8e5SChristoph Hellwig	select HAVE_EISA
8738a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
874eb01d42aSChristoph Hellwig	select HAVE_PCI
87567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
876d865bea4SRalf Baechle	select I8253
8775e83d430SRalf Baechle	select I8259
8785e83d430SRalf Baechle	select ISA
8794a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
8807cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
8814a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
882c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
8834a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
88436a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
885ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
8867d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
8874a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
8885e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8895e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
89044def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
8911da177e4SLinus Torvalds	help
89214b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
89314b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
8945e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
8955e83d430SRalf Baechle	  support this machine type.
8961da177e4SLinus Torvalds
897edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
898edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
8995e83d430SRalf Baechle
900edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
901edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
90224a1c023SThomas Bogendoerfer	select WAR_TX49XX_ICACHE_INDEX_INV
90323fbee9dSRalf Baechle
90473b4390fSRalf Baechleconfig MIKROTIK_RB532
90573b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
90673b4390fSRalf Baechle	select CEVT_R4K
90773b4390fSRalf Baechle	select CSRC_R4K
90873b4390fSRalf Baechle	select DMA_NONCOHERENT
909eb01d42aSChristoph Hellwig	select HAVE_PCI
91067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
91173b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
91273b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
91373b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
91473b4390fSRalf Baechle	select SWAP_IO_SPACE
91573b4390fSRalf Baechle	select BOOT_RAW
916d30a2b47SLinus Walleij	select GPIOLIB
917930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
91873b4390fSRalf Baechle	help
91973b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
92073b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
92173b4390fSRalf Baechle
9229ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9239ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
924a86c7f72SDavid Daney	select CEVT_R4K
925ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9261753d50cSChristoph Hellwig	select HAVE_RAPIDIO
927d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
928a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
929a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
930f65aad41SRalf Baechle	select EDAC_SUPPORT
931b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
93273569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
93373569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
934a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9355e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
936eb01d42aSChristoph Hellwig	select HAVE_PCI
93778bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
93878bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
93978bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
940f00e001eSDavid Daney	select ZONE_DMA32
941465aaed0SDavid Daney	select HOLES_IN_ZONE
942d30a2b47SLinus Walleij	select GPIOLIB
9436e511163SDavid Daney	select USE_OF
9446e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9456e511163SDavid Daney	select SYS_SUPPORTS_SMP
9467820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9477820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
948e326479fSAndrew Bresticker	select BUILTIN_DTB
9498c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
95009230cbcSChristoph Hellwig	select SWIOTLB
9513ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
952a86c7f72SDavid Daney	help
953a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
954a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
955a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
956a86c7f72SDavid Daney	  Some of the supported boards are:
957a86c7f72SDavid Daney		EBT3000
958a86c7f72SDavid Daney		EBH3000
959a86c7f72SDavid Daney		EBH3100
960a86c7f72SDavid Daney		Thunder
961a86c7f72SDavid Daney		Kodama
962a86c7f72SDavid Daney		Hikari
963a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
964a86c7f72SDavid Daney
9657f058e85SJayachandran Cconfig NLM_XLR_BOARD
9667f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
9677f058e85SJayachandran C	select BOOT_ELF32
9687f058e85SJayachandran C	select NLM_COMMON
9697f058e85SJayachandran C	select SYS_HAS_CPU_XLR
9707f058e85SJayachandran C	select SYS_SUPPORTS_SMP
971eb01d42aSChristoph Hellwig	select HAVE_PCI
9727f058e85SJayachandran C	select SWAP_IO_SPACE
9737f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9747f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
975d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
9767f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9777f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9787f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
9797f058e85SJayachandran C	select CEVT_R4K
9807f058e85SJayachandran C	select CSRC_R4K
98167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
982b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
9837f058e85SJayachandran C	select SYNC_R4K
9847f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
9858f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
9868f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
9877f058e85SJayachandran C	help
9887f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
9897f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
9907f058e85SJayachandran C
9911c773ea4SJayachandran Cconfig NLM_XLP_BOARD
9921c773ea4SJayachandran C	bool "Netlogic XLP based systems"
9931c773ea4SJayachandran C	select BOOT_ELF32
9941c773ea4SJayachandran C	select NLM_COMMON
9951c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
9961c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
997eb01d42aSChristoph Hellwig	select HAVE_PCI
9981c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9991c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1000d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1001d30a2b47SLinus Walleij	select GPIOLIB
10021c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10031c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
10041c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10051c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
10061c773ea4SJayachandran C	select CEVT_R4K
10071c773ea4SJayachandran C	select CSRC_R4K
100867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1009b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10101c773ea4SJayachandran C	select SYNC_R4K
10111c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
10122f6528e1SJayachandran C	select USE_OF
10138f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10148f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10151c773ea4SJayachandran C	help
10161c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
10171c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
10181c773ea4SJayachandran C
10191da177e4SLinus Torvaldsendchoice
10201da177e4SLinus Torvalds
1021e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10223b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1023d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1024a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1025e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10268945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1027eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
10285e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10295ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig"
10308ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10312572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1032af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
1033ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
103429c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
103538b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
103622b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10375e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1038a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
103971e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
104030ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
104130ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10427f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
104338b18f72SRalf Baechle
10445e83d430SRalf Baechleendmenu
10455e83d430SRalf Baechle
10463c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10473c9ee7efSAkinobu Mita	bool
10483c9ee7efSAkinobu Mita	default y
10493c9ee7efSAkinobu Mita
10501da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
10511da177e4SLinus Torvalds	bool
10521da177e4SLinus Torvalds	default y
10531da177e4SLinus Torvalds
1054ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
10551cc89038SAtsushi Nemoto	bool
10561cc89038SAtsushi Nemoto	default y
10571cc89038SAtsushi Nemoto
10581da177e4SLinus Torvalds#
10591da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10601da177e4SLinus Torvalds#
10610e2794b0SRalf Baechleconfig FW_ARC
10621da177e4SLinus Torvalds	bool
10631da177e4SLinus Torvalds
106461ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
106561ed242dSRalf Baechle	bool
106661ed242dSRalf Baechle
10679267a30dSMarc St-Jeanconfig BOOT_RAW
10689267a30dSMarc St-Jean	bool
10699267a30dSMarc St-Jean
1070217dd11eSRalf Baechleconfig CEVT_BCM1480
1071217dd11eSRalf Baechle	bool
1072217dd11eSRalf Baechle
10736457d9fcSYoichi Yuasaconfig CEVT_DS1287
10746457d9fcSYoichi Yuasa	bool
10756457d9fcSYoichi Yuasa
10761097c6acSYoichi Yuasaconfig CEVT_GT641XX
10771097c6acSYoichi Yuasa	bool
10781097c6acSYoichi Yuasa
107942f77542SRalf Baechleconfig CEVT_R4K
108042f77542SRalf Baechle	bool
108142f77542SRalf Baechle
1082217dd11eSRalf Baechleconfig CEVT_SB1250
1083217dd11eSRalf Baechle	bool
1084217dd11eSRalf Baechle
1085229f773eSAtsushi Nemotoconfig CEVT_TXX9
1086229f773eSAtsushi Nemoto	bool
1087229f773eSAtsushi Nemoto
1088217dd11eSRalf Baechleconfig CSRC_BCM1480
1089217dd11eSRalf Baechle	bool
1090217dd11eSRalf Baechle
10914247417dSYoichi Yuasaconfig CSRC_IOASIC
10924247417dSYoichi Yuasa	bool
10934247417dSYoichi Yuasa
1094940f6b48SRalf Baechleconfig CSRC_R4K
109538586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1096940f6b48SRalf Baechle	bool
1097940f6b48SRalf Baechle
1098217dd11eSRalf Baechleconfig CSRC_SB1250
1099217dd11eSRalf Baechle	bool
1100217dd11eSRalf Baechle
1101a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1102a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1103a7f4df4eSAlex Smith
1104a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1105d30a2b47SLinus Walleij	select GPIOLIB
1106a9aec7feSAtsushi Nemoto	bool
1107a9aec7feSAtsushi Nemoto
11080e2794b0SRalf Baechleconfig FW_CFE
1109df78b5c8SAurelien Jarno	bool
1110df78b5c8SAurelien Jarno
111140e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
111240e084a5SRalf Baechle	bool
111340e084a5SRalf Baechle
1114885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT
1115f3ecc0ffSChristoph Hellwig	select ARCH_HAS_DMA_COHERENCE_H
1116885014bcSFelix Fietkau	select DMA_NONCOHERENT
1117885014bcSFelix Fietkau	bool
1118885014bcSFelix Fietkau
111920d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
112020d33064SPaul Burton	bool
1121347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11225748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
112320d33064SPaul Burton
11241da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11251da177e4SLinus Torvalds	bool
1126db91427bSChristoph Hellwig	#
1127db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1128db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1129db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1130db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1131db91427bSChristoph Hellwig	# significant advantages.
1132db91427bSChristoph Hellwig	#
1133419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1134fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1135f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1136fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
113734dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
1138f8c55dc6SChristoph Hellwig	select DMA_NONCOHERENT_CACHE_SYNC
113934dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
11404ce588cdSRalf Baechle
114136a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11421da177e4SLinus Torvalds	bool
11431da177e4SLinus Torvalds
11441b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1145dbb74540SRalf Baechle	bool
1146dbb74540SRalf Baechle
11471da177e4SLinus Torvaldsconfig MIPS_BONITO64
11481da177e4SLinus Torvalds	bool
11491da177e4SLinus Torvalds
11501da177e4SLinus Torvaldsconfig MIPS_MSC
11511da177e4SLinus Torvalds	bool
11521da177e4SLinus Torvalds
115339b8d525SRalf Baechleconfig SYNC_R4K
115439b8d525SRalf Baechle	bool
115539b8d525SRalf Baechle
1156ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1157d388d685SMaciej W. Rozycki	def_bool n
1158d388d685SMaciej W. Rozycki
11594e0748f5SMarkos Chandrasconfig GENERIC_CSUM
116018d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
11614e0748f5SMarkos Chandras
11628313da30SRalf Baechleconfig GENERIC_ISA_DMA
11638313da30SRalf Baechle	bool
11648313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1165a35bee8aSNamhyung Kim	select ISA_DMA_API
11668313da30SRalf Baechle
1167aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1168aa414dffSRalf Baechle	bool
11698313da30SRalf Baechle	select GENERIC_ISA_DMA
1170aa414dffSRalf Baechle
117178bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
117278bdbbacSMasahiro Yamada	bool
117378bdbbacSMasahiro Yamada
117478bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
117578bdbbacSMasahiro Yamada	bool
117678bdbbacSMasahiro Yamada
117778bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
117878bdbbacSMasahiro Yamada	bool
117978bdbbacSMasahiro Yamada
1180a35bee8aSNamhyung Kimconfig ISA_DMA_API
1181a35bee8aSNamhyung Kim	bool
1182a35bee8aSNamhyung Kim
1183465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1184465aaed0SDavid Daney	bool
1185465aaed0SDavid Daney
11868c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
11878c530ea3SMatt Redfearn	bool
11888c530ea3SMatt Redfearn	help
11898c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
11908c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
11918c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
11928c530ea3SMatt Redfearn
1193f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1194f381bf6dSDavid Daney	def_bool y
1195f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1196f381bf6dSDavid Daney
1197f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1198f381bf6dSDavid Daney	def_bool y
1199f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1200f381bf6dSDavid Daney
1201f381bf6dSDavid Daney
12025e83d430SRalf Baechle#
12036b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
12045e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
12055e83d430SRalf Baechle# choice statement should be more obvious to the user.
12065e83d430SRalf Baechle#
12075e83d430SRalf Baechlechoice
12086b2aac42SMasanari Iida	prompt "Endianness selection"
12091da177e4SLinus Torvalds	help
12101da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12115e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12123cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12135e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12143dde6ad8SDavid Sterba	  one or the other endianness.
12155e83d430SRalf Baechle
12165e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12175e83d430SRalf Baechle	bool "Big endian"
12185e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12195e83d430SRalf Baechle
12205e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12215e83d430SRalf Baechle	bool "Little endian"
12225e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12235e83d430SRalf Baechle
12245e83d430SRalf Baechleendchoice
12255e83d430SRalf Baechle
122622b0763aSDavid Daneyconfig EXPORT_UASM
122722b0763aSDavid Daney	bool
122822b0763aSDavid Daney
12292116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12302116245eSRalf Baechle	bool
12312116245eSRalf Baechle
12325e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12335e83d430SRalf Baechle	bool
12345e83d430SRalf Baechle
12355e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12365e83d430SRalf Baechle	bool
12371da177e4SLinus Torvalds
12389cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12399cffd154SDavid Daney	bool
124045e03e62SDaniel Silsby	depends on CPU_SUPPORTS_HUGEPAGES
12419cffd154SDavid Daney	default y
12429cffd154SDavid Daney
1243aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1244aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1245aa1762f4SDavid Daney
12461da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K
12471da177e4SLinus Torvalds	bool
12481da177e4SLinus Torvalds
12499267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12509267a30dSMarc St-Jean	bool
12519267a30dSMarc St-Jean
12529267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12539267a30dSMarc St-Jean	bool
12549267a30dSMarc St-Jean
12558420fd00SAtsushi Nemotoconfig IRQ_TXX9
12568420fd00SAtsushi Nemoto	bool
12578420fd00SAtsushi Nemoto
1258d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1259d5ab1a69SYoichi Yuasa	bool
1260d5ab1a69SYoichi Yuasa
1261252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
12621da177e4SLinus Torvalds	bool
12631da177e4SLinus Torvalds
1264a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1265a57140e9SThomas Bogendoerfer	bool
1266a57140e9SThomas Bogendoerfer
12679267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
12689267a30dSMarc St-Jean	bool
12699267a30dSMarc St-Jean
1270a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1271a7e07b1aSMarkos Chandras	bool
1272a7e07b1aSMarkos Chandras
12731da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
12741da177e4SLinus Torvalds	bool
12751da177e4SLinus Torvalds
1276e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1277e2defae5SThomas Bogendoerfer	bool
1278e2defae5SThomas Bogendoerfer
12795b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
12805b438c44SThomas Bogendoerfer	bool
12815b438c44SThomas Bogendoerfer
1282e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1283e2defae5SThomas Bogendoerfer	bool
1284e2defae5SThomas Bogendoerfer
1285e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1286e2defae5SThomas Bogendoerfer	bool
1287e2defae5SThomas Bogendoerfer
1288e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1289e2defae5SThomas Bogendoerfer	bool
1290e2defae5SThomas Bogendoerfer
1291e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1292e2defae5SThomas Bogendoerfer	bool
1293e2defae5SThomas Bogendoerfer
1294e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1295e2defae5SThomas Bogendoerfer	bool
1296e2defae5SThomas Bogendoerfer
12970e2794b0SRalf Baechleconfig FW_ARC32
12985e83d430SRalf Baechle	bool
12995e83d430SRalf Baechle
1300aaa9fad3SPaul Bolleconfig FW_SNIPROM
1301231a35d3SThomas Bogendoerfer	bool
1302231a35d3SThomas Bogendoerfer
13031da177e4SLinus Torvaldsconfig BOOT_ELF32
13041da177e4SLinus Torvalds	bool
13051da177e4SLinus Torvalds
1306930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1307930beb5aSFlorian Fainelli	bool
1308930beb5aSFlorian Fainelli
1309930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1310930beb5aSFlorian Fainelli	bool
1311930beb5aSFlorian Fainelli
1312930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1313930beb5aSFlorian Fainelli	bool
1314930beb5aSFlorian Fainelli
1315930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1316930beb5aSFlorian Fainelli	bool
1317930beb5aSFlorian Fainelli
13181da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13191da177e4SLinus Torvalds	int
1320a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13215432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13225432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13235432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13241da177e4SLinus Torvalds	default "5"
13251da177e4SLinus Torvalds
1326e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1327e9422427SThomas Bogendoerfer	bool
1328e9422427SThomas Bogendoerfer
13291da177e4SLinus Torvaldsconfig ARC_CONSOLE
13301da177e4SLinus Torvalds	bool "ARC console support"
1331e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13321da177e4SLinus Torvalds
13331da177e4SLinus Torvaldsconfig ARC_MEMORY
13341da177e4SLinus Torvalds	bool
13351da177e4SLinus Torvalds
13361da177e4SLinus Torvaldsconfig ARC_PROMLIB
13371da177e4SLinus Torvalds	bool
13381da177e4SLinus Torvalds
13390e2794b0SRalf Baechleconfig FW_ARC64
13401da177e4SLinus Torvalds	bool
13411da177e4SLinus Torvalds
13421da177e4SLinus Torvaldsconfig BOOT_ELF64
13431da177e4SLinus Torvalds	bool
13441da177e4SLinus Torvalds
13451da177e4SLinus Torvaldsmenu "CPU selection"
13461da177e4SLinus Torvalds
13471da177e4SLinus Torvaldschoice
13481da177e4SLinus Torvalds	prompt "CPU type"
13491da177e4SLinus Torvalds	default CPU_R4X00
13501da177e4SLinus Torvalds
1351268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1352caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1353268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1354d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
135551522217SJiaxun Yang	select CPU_MIPSR2
135651522217SJiaxun Yang	select CPU_HAS_PREFETCH
13570e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
13580e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
13590e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
13607507445bSHuacai Chen	select CPU_SUPPORTS_MSA
136151522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
136251522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
13630e476d91SHuacai Chen	select WEAK_ORDERING
13640e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
13657507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1366b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
136717c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1368d30a2b47SLinus Walleij	select GPIOLIB
136909230cbcSChristoph Hellwig	select SWIOTLB
13700f78355cSHuacai Chen	select HAVE_KVM
13710e476d91SHuacai Chen	help
1372caed1d1bSHuacai Chen		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1373caed1d1bSHuacai Chen		cores implements the MIPS64R2 instruction set with many extensions,
1374caed1d1bSHuacai Chen		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1375caed1d1bSHuacai Chen		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1376caed1d1bSHuacai Chen		Loongson-2E/2F is not covered here and will be removed in future.
13770e476d91SHuacai Chen
1378caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1379caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
13801e820da3SHuacai Chen	default n
1381268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
13821e820da3SHuacai Chen	help
1383caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
13841e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1385268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
13861e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
13871e820da3SHuacai Chen	  Fast TLB refill support, etc.
13881e820da3SHuacai Chen
13891e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
13901e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
13911e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1392caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
13931e820da3SHuacai Chen
1394e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1395caed1d1bSHuacai Chen	bool "Old Loongson-3 LLSC Workarounds"
1396e02e07e3SHuacai Chen	default y if SMP
1397268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1398e02e07e3SHuacai Chen	help
1399caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1400e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1401e02e07e3SHuacai Chen
1402caed1d1bSHuacai Chen	  Newer Loongson-3 will fix these issues and no workarounds are needed.
1403e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1404e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1405e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1406e02e07e3SHuacai Chen
1407e02e07e3SHuacai Chen	  If unsure, please say Y.
1408e02e07e3SHuacai Chen
1409ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1410ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1411ec7a9318SWANG Xuerui	default y
1412ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1413ec7a9318SWANG Xuerui	help
1414ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1415ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1416ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1417ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1418ec7a9318SWANG Xuerui
1419ec7a9318SWANG Xuerui	  If unsure, please say Y.
1420ec7a9318SWANG Xuerui
14213702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14223702bba5SWu Zhangjin	bool "Loongson 2E"
14233702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1424268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
14252a21c730SFuxin Zhang	help
14262a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14272a21c730SFuxin Zhang	  with many extensions.
14282a21c730SFuxin Zhang
142925985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14306f7a251aSWu Zhangjin	  bonito64.
14316f7a251aSWu Zhangjin
14326f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14336f7a251aSWu Zhangjin	bool "Loongson 2F"
14346f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1435268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
1436d30a2b47SLinus Walleij	select GPIOLIB
14376f7a251aSWu Zhangjin	help
14386f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14396f7a251aSWu Zhangjin	  with many extensions.
14406f7a251aSWu Zhangjin
14416f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14426f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14436f7a251aSWu Zhangjin	  Loongson2E.
14446f7a251aSWu Zhangjin
1445ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1446ca585cf9SKelvin Cheung	bool "Loongson 1B"
1447ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1448b2afb64cSHuacai Chen	select CPU_LOONGSON32
14499ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1450ca585cf9SKelvin Cheung	help
1451ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1452968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1453968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1454ca585cf9SKelvin Cheung
145512e3280bSYang Lingconfig CPU_LOONGSON1C
145612e3280bSYang Ling	bool "Loongson 1C"
145712e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1458b2afb64cSHuacai Chen	select CPU_LOONGSON32
145912e3280bSYang Ling	select LEDS_GPIO_REGISTER
146012e3280bSYang Ling	help
146112e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1462968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1463968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
146412e3280bSYang Ling
14656e760c8dSRalf Baechleconfig CPU_MIPS32_R1
14666e760c8dSRalf Baechle	bool "MIPS32 Release 1"
14677cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
14686e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1469797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1470ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14716e760c8dSRalf Baechle	help
14725e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14731e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14741e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14751e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14761e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14771e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
14781e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
14791e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
14801e5f1caaSRalf Baechle	  performance.
14811e5f1caaSRalf Baechle
14821e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
14831e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
14847cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
14851e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1486797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1487ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1488a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
14892235a54dSSanjay Lal	select HAVE_KVM
14901e5f1caaSRalf Baechle	help
14915e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
14926e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14936e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14946e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
14956e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14961da177e4SLinus Torvalds
1497ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1498ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1499ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1500ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1501ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1502ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1503ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1504ab7c01fdSSerge Semin	select HAVE_KVM
1505ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1506ab7c01fdSSerge Semin	help
1507ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1508ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1509ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1510ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1511ab7c01fdSSerge Semin
15127fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1513674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15147fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15157fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
151618d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15177fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15187fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15197fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15207fd08ca5SLeonid Yegoshin	select HAVE_KVM
15217fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15227fd08ca5SLeonid Yegoshin	help
15237fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15247fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15257fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15267fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15277fd08ca5SLeonid Yegoshin
15286e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15296e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15307cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1531797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1532ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1533ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1534ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15359cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15366e760c8dSRalf Baechle	help
15376e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15386e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15396e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15406e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15416e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15421e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15431e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15441e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15451e5f1caaSRalf Baechle	  performance.
15461e5f1caaSRalf Baechle
15471e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15481e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15497cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1550797798c1SRalf Baechle	select CPU_HAS_PREFETCH
15511e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15521e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1553ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15549cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1555a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
155640a2df49SJames Hogan	select HAVE_KVM
15571e5f1caaSRalf Baechle	help
15581e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15591e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15601e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15611e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15621e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15631da177e4SLinus Torvalds
1564ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1565ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1566ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1567ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1568ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1569ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1570ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1571ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1572ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1573ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1574ab7c01fdSSerge Semin	select HAVE_KVM
1575ab7c01fdSSerge Semin	help
1576ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1577ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1578ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1579ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1580ab7c01fdSSerge Semin
15817fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1582674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
15837fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
15847fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
158518d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15867fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15877fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
15887fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1589afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
15907fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15912e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
159240a2df49SJames Hogan	select HAVE_KVM
15937fd08ca5SLeonid Yegoshin	help
15947fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15957fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
15967fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
15977fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
15987fd08ca5SLeonid Yegoshin
1599281e3aeaSSerge Seminconfig CPU_P5600
1600281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1601281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1602281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1603281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1604281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1605281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1606281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1607281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1608281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1609281e3aeaSSerge Semin	select HAVE_KVM
1610281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1611281e3aeaSSerge Semin	help
1612281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1613281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1614281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1615281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1616281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1617281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1618281e3aeaSSerge Semin	  eJTAG and PDtrace.
1619281e3aeaSSerge Semin
16201da177e4SLinus Torvaldsconfig CPU_R3000
16211da177e4SLinus Torvalds	bool "R3000"
16227cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1623f7062ddbSRalf Baechle	select CPU_HAS_WB
162454746829SPaul Burton	select CPU_R3K_TLB
1625ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1626797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
16271da177e4SLinus Torvalds	help
16281da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
16291da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
16301da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
16311da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
16321da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
16331da177e4SLinus Torvalds	  try to recompile with R3000.
16341da177e4SLinus Torvalds
16351da177e4SLinus Torvaldsconfig CPU_TX39XX
16361da177e4SLinus Torvalds	bool "R39XX"
16377cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1638ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
163954746829SPaul Burton	select CPU_R3K_TLB
16401da177e4SLinus Torvalds
16411da177e4SLinus Torvaldsconfig CPU_VR41XX
16421da177e4SLinus Torvalds	bool "R41xx"
16437cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1644ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1645ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16461da177e4SLinus Torvalds	help
16475e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16481da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16491da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16501da177e4SLinus Torvalds	  processor or vice versa.
16511da177e4SLinus Torvalds
16521da177e4SLinus Torvaldsconfig CPU_R4X00
16531da177e4SLinus Torvalds	bool "R4x00"
16547cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1655ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1656ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1657970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16581da177e4SLinus Torvalds	help
16591da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
16601da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
16611da177e4SLinus Torvalds
16621da177e4SLinus Torvaldsconfig CPU_TX49XX
16631da177e4SLinus Torvalds	bool "R49XX"
16647cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1665de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1666ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1667ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1668970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16691da177e4SLinus Torvalds
16701da177e4SLinus Torvaldsconfig CPU_R5000
16711da177e4SLinus Torvalds	bool "R5000"
16727cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1673ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1674ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1675970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16761da177e4SLinus Torvalds	help
16771da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
16781da177e4SLinus Torvalds
1679542c1020SShinya Kuribayashiconfig CPU_R5500
1680542c1020SShinya Kuribayashi	bool "R5500"
1681542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1682542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1683542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
16849cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1685542c1020SShinya Kuribayashi	help
1686542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1687542c1020SShinya Kuribayashi	  instruction set.
1688542c1020SShinya Kuribayashi
16891da177e4SLinus Torvaldsconfig CPU_NEVADA
16901da177e4SLinus Torvalds	bool "RM52xx"
16917cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1692ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1693ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1694970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16951da177e4SLinus Torvalds	help
16961da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
16971da177e4SLinus Torvalds
16981da177e4SLinus Torvaldsconfig CPU_R10000
16991da177e4SLinus Torvalds	bool "R10000"
17007cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
17015e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1702ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1703ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1704797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1705970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17061da177e4SLinus Torvalds	help
17071da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
17081da177e4SLinus Torvalds
17091da177e4SLinus Torvaldsconfig CPU_RM7000
17101da177e4SLinus Torvalds	bool "RM7000"
17117cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
17125e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1713ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1714ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1715797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1716970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17171da177e4SLinus Torvalds
17181da177e4SLinus Torvaldsconfig CPU_SB1
17191da177e4SLinus Torvalds	bool "SB1"
17207cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1721ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1722ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1723797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1724970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17250004a9dfSRalf Baechle	select WEAK_ORDERING
17261da177e4SLinus Torvalds
1727a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1728a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17295e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1730a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1731a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1732a86c7f72SDavid Daney	select WEAK_ORDERING
1733a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17349cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1735df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1736df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1737930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17380ae3abcdSJames Hogan	select HAVE_KVM
1739a86c7f72SDavid Daney	help
1740a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1741a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1742a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1743a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1744a86c7f72SDavid Daney
1745cd746249SJonas Gorskiconfig CPU_BMIPS
1746cd746249SJonas Gorski	bool "Broadcom BMIPS"
1747cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1748cd746249SJonas Gorski	select CPU_MIPS32
1749fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1750cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1751cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1752cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1753cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1754cd746249SJonas Gorski	select DMA_NONCOHERENT
175567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1756cd746249SJonas Gorski	select SWAP_IO_SPACE
1757cd746249SJonas Gorski	select WEAK_ORDERING
1758c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
175969aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1760a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1761a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1762c1c0c461SKevin Cernekee	help
1763fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1764c1c0c461SKevin Cernekee
17657f058e85SJayachandran Cconfig CPU_XLR
17667f058e85SJayachandran C	bool "Netlogic XLR SoC"
17677f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
17687f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17697f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17707f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1771970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17727f058e85SJayachandran C	select WEAK_ORDERING
17737f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17747f058e85SJayachandran C	help
17757f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
17761c773ea4SJayachandran C
17771c773ea4SJayachandran Cconfig CPU_XLP
17781c773ea4SJayachandran C	bool "Netlogic XLP SoC"
17791c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
17801c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17811c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17821c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
17831c773ea4SJayachandran C	select WEAK_ORDERING
17841c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17851c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1786d6504846SJayachandran C	select CPU_MIPSR2
1787ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
17882db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
17891c773ea4SJayachandran C	help
17901c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
17911da177e4SLinus Torvaldsendchoice
17921da177e4SLinus Torvalds
1793a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1794a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1795a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1796281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1797281e3aeaSSerge Semin		   CPU_P5600
1798a6e18781SLeonid Yegoshin	help
1799a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1800a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1801a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1802a6e18781SLeonid Yegoshin
1803a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1804a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1805a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1806a6e18781SLeonid Yegoshin	select EVA
1807a6e18781SLeonid Yegoshin	default y
1808a6e18781SLeonid Yegoshin	help
1809a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1810a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1811a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1812a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1813a6e18781SLeonid Yegoshin
1814c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1815c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1816c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1817281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1818c5b36783SSteven J. Hill	help
1819c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1820c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1821c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1822c5b36783SSteven J. Hill
1823c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1824c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1825c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1826c5b36783SSteven J. Hill	depends on !EVA
1827c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1828c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1829c5b36783SSteven J. Hill	select XPA
1830c5b36783SSteven J. Hill	select HIGHMEM
1831d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1832c5b36783SSteven J. Hill	default n
1833c5b36783SSteven J. Hill	help
1834c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1835c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1836c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1837c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1838c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1839c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1840c5b36783SSteven J. Hill
1841622844bfSWu Zhangjinif CPU_LOONGSON2F
1842622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1843622844bfSWu Zhangjin	bool
1844622844bfSWu Zhangjin
1845622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1846622844bfSWu Zhangjin	bool
1847622844bfSWu Zhangjin
1848622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1849622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1850622844bfSWu Zhangjin	default y
1851622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1852622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1853622844bfSWu Zhangjin	help
1854622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1855622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1856622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1857622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1858622844bfSWu Zhangjin
1859622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1860622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1861622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1862622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1863622844bfSWu Zhangjin	  systems.
1864622844bfSWu Zhangjin
1865622844bfSWu Zhangjin	  If unsure, please say Y.
1866622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1867622844bfSWu Zhangjin
18681b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
18691b93b3c3SWu Zhangjin	bool
18701b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
18711b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
187231c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
18731b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1874fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
18754e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
1876a510b616SPaul Cercueil	select HAVE_KERNEL_ZSTD
18771b93b3c3SWu Zhangjin
18781b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
18791b93b3c3SWu Zhangjin	bool
18801b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
18811b93b3c3SWu Zhangjin
1882dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1883dbb98314SAlban Bedel	bool
1884dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1885dbb98314SAlban Bedel
1886268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
18873702bba5SWu Zhangjin	bool
18883702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
18893702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
18903702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1891970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1892e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
18933702bba5SWu Zhangjin
1894b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1895ca585cf9SKelvin Cheung	bool
1896ca585cf9SKelvin Cheung	select CPU_MIPS32
18977e280f6bSJiaxun Yang	select CPU_MIPSR2
1898ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1899ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1900ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1901f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1902ca585cf9SKelvin Cheung
1903fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
190404fa8bf7SJonas Gorski	select SMP_UP if SMP
19051bbb6c1bSKevin Cernekee	bool
1906cd746249SJonas Gorski
1907cd746249SJonas Gorskiconfig CPU_BMIPS4350
1908cd746249SJonas Gorski	bool
1909cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1910cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1911cd746249SJonas Gorski
1912cd746249SJonas Gorskiconfig CPU_BMIPS4380
1913cd746249SJonas Gorski	bool
1914bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1915cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1916cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1917b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1918cd746249SJonas Gorski
1919cd746249SJonas Gorskiconfig CPU_BMIPS5000
1920cd746249SJonas Gorski	bool
1921cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1922bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1923cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1924cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1925b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19261bbb6c1bSKevin Cernekee
1927268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
19280e476d91SHuacai Chen	bool
19290e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1930b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19310e476d91SHuacai Chen
19323702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19332a21c730SFuxin Zhang	bool
19342a21c730SFuxin Zhang
19356f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19366f7a251aSWu Zhangjin	bool
193755045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
193855045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
19396f7a251aSWu Zhangjin
1940ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1941ca585cf9SKelvin Cheung	bool
1942ca585cf9SKelvin Cheung
194312e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
194412e3280bSYang Ling	bool
194512e3280bSYang Ling
19467cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
19477cf8053bSRalf Baechle	bool
19487cf8053bSRalf Baechle
19497cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
19507cf8053bSRalf Baechle	bool
19517cf8053bSRalf Baechle
1952a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1953a6e18781SLeonid Yegoshin	bool
1954a6e18781SLeonid Yegoshin
1955c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1956c5b36783SSteven J. Hill	bool
19579ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1958c5b36783SSteven J. Hill
19597fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
19607fd08ca5SLeonid Yegoshin	bool
19619ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19627fd08ca5SLeonid Yegoshin
19637cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
19647cf8053bSRalf Baechle	bool
19657cf8053bSRalf Baechle
19667cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
19677cf8053bSRalf Baechle	bool
19687cf8053bSRalf Baechle
19697fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
19707fd08ca5SLeonid Yegoshin	bool
19719ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19727fd08ca5SLeonid Yegoshin
1973281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
1974281e3aeaSSerge Semin	bool
1975281e3aeaSSerge Semin	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1976281e3aeaSSerge Semin
19777cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
19787cf8053bSRalf Baechle	bool
19797cf8053bSRalf Baechle
19807cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
19817cf8053bSRalf Baechle	bool
19827cf8053bSRalf Baechle
19837cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
19847cf8053bSRalf Baechle	bool
19857cf8053bSRalf Baechle
19867cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
19877cf8053bSRalf Baechle	bool
19887cf8053bSRalf Baechle
19897cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
19907cf8053bSRalf Baechle	bool
19917cf8053bSRalf Baechle
19927cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
19937cf8053bSRalf Baechle	bool
19947cf8053bSRalf Baechle
1995542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
1996542c1020SShinya Kuribayashi	bool
1997542c1020SShinya Kuribayashi
19987cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
19997cf8053bSRalf Baechle	bool
20007cf8053bSRalf Baechle
20017cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
20027cf8053bSRalf Baechle	bool
20039ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20047cf8053bSRalf Baechle
20057cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
20067cf8053bSRalf Baechle	bool
20077cf8053bSRalf Baechle
20087cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
20097cf8053bSRalf Baechle	bool
20107cf8053bSRalf Baechle
20115e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
20125e683389SDavid Daney	bool
20135e683389SDavid Daney
2014cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
2015c1c0c461SKevin Cernekee	bool
2016c1c0c461SKevin Cernekee
2017fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
2018c1c0c461SKevin Cernekee	bool
2019cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2020c1c0c461SKevin Cernekee
2021c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2022c1c0c461SKevin Cernekee	bool
2023cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2024c1c0c461SKevin Cernekee
2025c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2026c1c0c461SKevin Cernekee	bool
2027cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2028c1c0c461SKevin Cernekee
2029c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2030c1c0c461SKevin Cernekee	bool
2031cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2032f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2033c1c0c461SKevin Cernekee
20347f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20357f058e85SJayachandran C	bool
20367f058e85SJayachandran C
20371c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20381c773ea4SJayachandran C	bool
20391c773ea4SJayachandran C
204017099b11SRalf Baechle#
204117099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
204217099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
204317099b11SRalf Baechle#
20440004a9dfSRalf Baechleconfig WEAK_ORDERING
20450004a9dfSRalf Baechle	bool
204617099b11SRalf Baechle
204717099b11SRalf Baechle#
204817099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
204917099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
205017099b11SRalf Baechle#
205117099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
205217099b11SRalf Baechle	bool
20535e83d430SRalf Baechleendmenu
20545e83d430SRalf Baechle
20555e83d430SRalf Baechle#
20565e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
20575e83d430SRalf Baechle#
20585e83d430SRalf Baechleconfig CPU_MIPS32
20595e83d430SRalf Baechle	bool
2060ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
2061281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
20625e83d430SRalf Baechle
20635e83d430SRalf Baechleconfig CPU_MIPS64
20645e83d430SRalf Baechle	bool
2065ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2066ab7c01fdSSerge Semin		     CPU_MIPS64_R6
20675e83d430SRalf Baechle
20685e83d430SRalf Baechle#
206957eeacedSPaul Burton# These indicate the revision of the architecture
20705e83d430SRalf Baechle#
20715e83d430SRalf Baechleconfig CPU_MIPSR1
20725e83d430SRalf Baechle	bool
20735e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
20745e83d430SRalf Baechle
20755e83d430SRalf Baechleconfig CPU_MIPSR2
20765e83d430SRalf Baechle	bool
2077a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
20788256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2079ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2080a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20815e83d430SRalf Baechle
2082ab7c01fdSSerge Seminconfig CPU_MIPSR5
2083ab7c01fdSSerge Semin	bool
2084281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2085ab7c01fdSSerge Semin	select CPU_HAS_RIXI
2086ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2087ab7c01fdSSerge Semin	select MIPS_SPRAM
2088ab7c01fdSSerge Semin
20897fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
20907fd08ca5SLeonid Yegoshin	bool
20917fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
20928256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2093ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
209487321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
20952db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
20964a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2097a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20985e83d430SRalf Baechle
209957eeacedSPaul Burtonconfig TARGET_ISA_REV
210057eeacedSPaul Burton	int
210157eeacedSPaul Burton	default 1 if CPU_MIPSR1
210257eeacedSPaul Burton	default 2 if CPU_MIPSR2
2103ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
210457eeacedSPaul Burton	default 6 if CPU_MIPSR6
210557eeacedSPaul Burton	default 0
210657eeacedSPaul Burton	help
210757eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
210857eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
210957eeacedSPaul Burton
2110a6e18781SLeonid Yegoshinconfig EVA
2111a6e18781SLeonid Yegoshin	bool
2112a6e18781SLeonid Yegoshin
2113c5b36783SSteven J. Hillconfig XPA
2114c5b36783SSteven J. Hill	bool
2115c5b36783SSteven J. Hill
21165e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
21175e83d430SRalf Baechle	bool
21185e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
21195e83d430SRalf Baechle	bool
21205e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
21215e83d430SRalf Baechle	bool
21225e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
21235e83d430SRalf Baechle	bool
212455045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
212555045ff5SWu Zhangjin	bool
212655045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
212755045ff5SWu Zhangjin	bool
21289cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
21299cffd154SDavid Daney	bool
2130171543e7SDaniel Silsby	depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
213182622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
213282622284SDavid Daney	bool
2133cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21345e83d430SRalf Baechle
21358192c9eaSDavid Daney#
21368192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21378192c9eaSDavid Daney#
21388192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21398192c9eaSDavid Daney	bool
2140679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21418192c9eaSDavid Daney
21425e83d430SRalf Baechlemenu "Kernel type"
21435e83d430SRalf Baechle
21445e83d430SRalf Baechlechoice
21455e83d430SRalf Baechle	prompt "Kernel code model"
21465e83d430SRalf Baechle	help
21475e83d430SRalf Baechle	  You should only select this option if you have a workload that
21485e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
21495e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
21505e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
21515e83d430SRalf Baechle
21525e83d430SRalf Baechleconfig 32BIT
21535e83d430SRalf Baechle	bool "32-bit kernel"
21545e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
21555e83d430SRalf Baechle	select TRAD_SIGNALS
21565e83d430SRalf Baechle	help
21575e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2158f17c4ca3SRalf Baechle
21595e83d430SRalf Baechleconfig 64BIT
21605e83d430SRalf Baechle	bool "64-bit kernel"
21615e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
21625e83d430SRalf Baechle	help
21635e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
21645e83d430SRalf Baechle
21655e83d430SRalf Baechleendchoice
21665e83d430SRalf Baechle
21672235a54dSSanjay Lalconfig KVM_GUEST
21682235a54dSSanjay Lal	bool "KVM Guest Kernel"
216901edc5e7SJiaxun Yang	depends on CPU_MIPS32_R2
2170f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
21712235a54dSSanjay Lal	help
2172caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2173caa1faa7SJames Hogan	  mode.
21742235a54dSSanjay Lal
2175eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2176eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
21772235a54dSSanjay Lal	depends on KVM_GUEST
2178eda3d33cSJames Hogan	default 100
21792235a54dSSanjay Lal	help
2180eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2181eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2182eda3d33cSJames Hogan	  timer frequency is specified directly.
21832235a54dSSanjay Lal
21841e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
21851e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
21861e321fa9SLeonid Yegoshin	depends on 64BIT
21871e321fa9SLeonid Yegoshin	help
21883377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
21893377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
21903377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
21913377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
21923377e227SAlex Belits	  level of page tables is added which imposes both a memory
21933377e227SAlex Belits	  overhead as well as slower TLB fault handling.
21943377e227SAlex Belits
21951e321fa9SLeonid Yegoshin	  If unsure, say N.
21961e321fa9SLeonid Yegoshin
21971da177e4SLinus Torvaldschoice
21981da177e4SLinus Torvalds	prompt "Kernel page size"
21991da177e4SLinus Torvalds	default PAGE_SIZE_4KB
22001da177e4SLinus Torvalds
22011da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
22021da177e4SLinus Torvalds	bool "4kB"
2203268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
22041da177e4SLinus Torvalds	help
22051da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
22061da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
22071da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
22081da177e4SLinus Torvalds	  recommended for low memory systems.
22091da177e4SLinus Torvalds
22101da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
22111da177e4SLinus Torvalds	bool "8kB"
2212c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
22131e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
22141da177e4SLinus Torvalds	help
22151da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
22161da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2217c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2218c2aeaaeaSPaul Burton	  distribution to support this.
22191da177e4SLinus Torvalds
22201da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
22211da177e4SLinus Torvalds	bool "16kB"
2222714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
22231da177e4SLinus Torvalds	help
22241da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
22251da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2226714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2227714bfad6SRalf Baechle	  Linux distribution to support this.
22281da177e4SLinus Torvalds
2229c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2230c52399beSRalf Baechle	bool "32kB"
2231c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22321e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2233c52399beSRalf Baechle	help
2234c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2235c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2236c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2237c52399beSRalf Baechle	  distribution to support this.
2238c52399beSRalf Baechle
22391da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22401da177e4SLinus Torvalds	bool "64kB"
22413b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22421da177e4SLinus Torvalds	help
22431da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
22441da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
22451da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2246714bfad6SRalf Baechle	  writing this option is still high experimental.
22471da177e4SLinus Torvalds
22481da177e4SLinus Torvaldsendchoice
22491da177e4SLinus Torvalds
2250c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2251c9bace7cSDavid Daney	int "Maximum zone order"
2252e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2253e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2254e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2255e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2256e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2257e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2258c9bace7cSDavid Daney	range 11 64
2259c9bace7cSDavid Daney	default "11"
2260c9bace7cSDavid Daney	help
2261c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2262c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2263c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2264c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2265c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2266c9bace7cSDavid Daney	  increase this value.
2267c9bace7cSDavid Daney
2268c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2269c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2270c9bace7cSDavid Daney
2271c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2272c9bace7cSDavid Daney	  when choosing a value for this option.
2273c9bace7cSDavid Daney
22741da177e4SLinus Torvaldsconfig BOARD_SCACHE
22751da177e4SLinus Torvalds	bool
22761da177e4SLinus Torvalds
22771da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
22781da177e4SLinus Torvalds	bool
22791da177e4SLinus Torvalds	select BOARD_SCACHE
22801da177e4SLinus Torvalds
22819318c51aSChris Dearman#
22829318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
22839318c51aSChris Dearman#
22849318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
22859318c51aSChris Dearman	bool
22869318c51aSChris Dearman	select BOARD_SCACHE
22879318c51aSChris Dearman
22881da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
22891da177e4SLinus Torvalds	bool
22901da177e4SLinus Torvalds	select BOARD_SCACHE
22911da177e4SLinus Torvalds
22921da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
22931da177e4SLinus Torvalds	bool
22941da177e4SLinus Torvalds	select BOARD_SCACHE
22951da177e4SLinus Torvalds
22961da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
22971da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
22981da177e4SLinus Torvalds	depends on CPU_SB1
22991da177e4SLinus Torvalds	help
23001da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
23011da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
23021da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
23031da177e4SLinus Torvalds
23041da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2305c8094b53SRalf Baechle	bool
23061da177e4SLinus Torvalds
23073165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
23083165c846SFlorian Fainelli	bool
2309c2aeaaeaSPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
23103165c846SFlorian Fainelli
2311c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2312183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2313183b40f9SPaul Burton	default y
2314183b40f9SPaul Burton	help
2315183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2316183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2317183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2318183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2319183b40f9SPaul Burton	  receive a SIGILL.
2320183b40f9SPaul Burton
2321183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2322183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2323183b40f9SPaul Burton
2324183b40f9SPaul Burton	  If unsure, say y.
2325c92e47e5SPaul Burton
232697f7dcbfSPaul Burtonconfig CPU_R2300_FPU
232797f7dcbfSPaul Burton	bool
2328c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
232997f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
233097f7dcbfSPaul Burton
233154746829SPaul Burtonconfig CPU_R3K_TLB
233254746829SPaul Burton	bool
233354746829SPaul Burton
233491405eb6SFlorian Fainelliconfig CPU_R4K_FPU
233591405eb6SFlorian Fainelli	bool
2336c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
233797f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
233891405eb6SFlorian Fainelli
233962cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
234062cedc4fSFlorian Fainelli	bool
234154746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
234262cedc4fSFlorian Fainelli
234359d6ab86SRalf Baechleconfig MIPS_MT_SMP
2344a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
23455cbf9688SPaul Burton	default y
2346527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
234759d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2348d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2349c080faa5SSteven J. Hill	select SYNC_R4K
235059d6ab86SRalf Baechle	select MIPS_MT
235159d6ab86SRalf Baechle	select SMP
235287353d8aSRalf Baechle	select SMP_UP
2353c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2354c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2355399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
235659d6ab86SRalf Baechle	help
2357c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2358c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2359c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2360c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2361c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
236259d6ab86SRalf Baechle
2363f41ae0b2SRalf Baechleconfig MIPS_MT
2364f41ae0b2SRalf Baechle	bool
2365f41ae0b2SRalf Baechle
23660ab7aefcSRalf Baechleconfig SCHED_SMT
23670ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
23680ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
23690ab7aefcSRalf Baechle	default n
23700ab7aefcSRalf Baechle	help
23710ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
23720ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
23730ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
23740ab7aefcSRalf Baechle
23750ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
23760ab7aefcSRalf Baechle	bool
23770ab7aefcSRalf Baechle
2378f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2379f41ae0b2SRalf Baechle	bool
2380f41ae0b2SRalf Baechle
2381f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2382f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2383f088fc84SRalf Baechle	default y
2384b633648cSRalf Baechle	depends on MIPS_MT_SMP
238507cc0c9eSRalf Baechle
2386b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2387b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
23889eaa9a82SPaul Burton	depends on CPU_MIPSR6
2389c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2390b0a668fbSLeonid Yegoshin	default y
2391b0a668fbSLeonid Yegoshin	help
2392b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2393b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
239407edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2395b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2396b0a668fbSLeonid Yegoshin	  final kernel image.
2397b0a668fbSLeonid Yegoshin
2398f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2399f35764e7SJames Hogan	bool
2400f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2401f35764e7SJames Hogan	help
2402f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2403f35764e7SJames Hogan	  physical_memsize.
2404f35764e7SJames Hogan
240507cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
240607cc0c9eSRalf Baechle	bool "VPE loader support."
2407f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
240807cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
240907cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
241007cc0c9eSRalf Baechle	select MIPS_MT
241107cc0c9eSRalf Baechle	help
241207cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
241307cc0c9eSRalf Baechle	  onto another VPE and running it.
2414f088fc84SRalf Baechle
241517a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
241617a1d523SDeng-Cheng Zhu	bool
241717a1d523SDeng-Cheng Zhu	default "y"
241817a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
241917a1d523SDeng-Cheng Zhu
24201a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
24211a2a6d7eSDeng-Cheng Zhu	bool
24221a2a6d7eSDeng-Cheng Zhu	default "y"
24231a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
24241a2a6d7eSDeng-Cheng Zhu
2425e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2426e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2427e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2428e01402b1SRalf Baechle	default y
2429e01402b1SRalf Baechle	help
2430e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2431e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2432e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2433e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2434e01402b1SRalf Baechle
2435e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2436e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2437e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2438e01402b1SRalf Baechle
2439da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2440da615cf6SDeng-Cheng Zhu	bool
2441da615cf6SDeng-Cheng Zhu	default "y"
2442da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2443da615cf6SDeng-Cheng Zhu
24442c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
24452c973ef0SDeng-Cheng Zhu	bool
24462c973ef0SDeng-Cheng Zhu	default "y"
24472c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
24482c973ef0SDeng-Cheng Zhu
24494a16ff4cSRalf Baechleconfig MIPS_CMP
24505cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
24515676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2452b10b43baSMarkos Chandras	select SMP
2453eb9b5141STim Anderson	select SYNC_R4K
2454b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
24554a16ff4cSRalf Baechle	select WEAK_ORDERING
24564a16ff4cSRalf Baechle	default n
24574a16ff4cSRalf Baechle	help
2458044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2459044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2460044505c7SPaul Burton	  its ability to start secondary CPUs.
24614a16ff4cSRalf Baechle
24625cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
24635cac93b3SPaul Burton	  instead of this.
24645cac93b3SPaul Burton
24650ee958e1SPaul Burtonconfig MIPS_CPS
24660ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
24675a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
24680ee958e1SPaul Burton	select MIPS_CM
24691d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
24700ee958e1SPaul Burton	select SMP
24710ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
24721d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2473c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
24740ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
24750ee958e1SPaul Burton	select WEAK_ORDERING
24760ee958e1SPaul Burton	help
24770ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
24780ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
24790ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
24800ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
24810ee958e1SPaul Burton	  support is unavailable.
24820ee958e1SPaul Burton
24833179d37eSPaul Burtonconfig MIPS_CPS_PM
248439a59593SMarkos Chandras	depends on MIPS_CPS
24853179d37eSPaul Burton	bool
24863179d37eSPaul Burton
24879f98f3ddSPaul Burtonconfig MIPS_CM
24889f98f3ddSPaul Burton	bool
24893c9b4166SPaul Burton	select MIPS_CPC
24909f98f3ddSPaul Burton
24919c38cf44SPaul Burtonconfig MIPS_CPC
24929c38cf44SPaul Burton	bool
24932600990eSRalf Baechle
24941da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
24951da177e4SLinus Torvalds	bool
24961da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
24971da177e4SLinus Torvalds	default y
24981da177e4SLinus Torvalds
24991da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
25001da177e4SLinus Torvalds	bool
25011da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
25021da177e4SLinus Torvalds	default y
25031da177e4SLinus Torvalds
25049e2b5372SMarkos Chandraschoice
25059e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
25069e2b5372SMarkos Chandras
25079e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
25089e2b5372SMarkos Chandras	bool "None"
25099e2b5372SMarkos Chandras	help
25109e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
25119e2b5372SMarkos Chandras
25129693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
25139693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
25149e2b5372SMarkos Chandras	bool "SmartMIPS"
25159693a853SFranck Bui-Huu	help
25169693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
25179693a853SFranck Bui-Huu	  increased security at both hardware and software level for
25189693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
25199693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
25209693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
25219693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
25229693a853SFranck Bui-Huu	  here.
25239693a853SFranck Bui-Huu
2524bce86083SSteven J. Hillconfig CPU_MICROMIPS
25257fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
25269e2b5372SMarkos Chandras	bool "microMIPS"
2527bce86083SSteven J. Hill	help
2528bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2529bce86083SSteven J. Hill	  microMIPS ISA
2530bce86083SSteven J. Hill
25319e2b5372SMarkos Chandrasendchoice
25329e2b5372SMarkos Chandras
2533a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25340ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2535a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2536c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25372a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2538a5e9a69eSPaul Burton	help
2539a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2540a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25411db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
25421db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
25431db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
25441db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
25451db1af84SPaul Burton	  the size & complexity of your kernel.
2546a5e9a69eSPaul Burton
2547a5e9a69eSPaul Burton	  If unsure, say Y.
2548a5e9a69eSPaul Burton
25491da177e4SLinus Torvaldsconfig CPU_HAS_WB
2550f7062ddbSRalf Baechle	bool
2551e01402b1SRalf Baechle
2552df0ac8a4SKevin Cernekeeconfig XKS01
2553df0ac8a4SKevin Cernekee	bool
2554df0ac8a4SKevin Cernekee
2555ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2556ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2557ba9196d2SJiaxun Yang	bool
2558ba9196d2SJiaxun Yang
2559ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2560ba9196d2SJiaxun Yang	bool
2561ba9196d2SJiaxun Yang
25628256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
25638256b17eSFlorian Fainelli	bool
25648256b17eSFlorian Fainelli
256518d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2566932afdeeSYasha Cherikovsky	bool
2567932afdeeSYasha Cherikovsky	help
256818d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2569932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
257018d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
257118d84e2eSAlexander Lobakin	  systems).
2572932afdeeSYasha Cherikovsky
2573f41ae0b2SRalf Baechle#
2574f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2575f41ae0b2SRalf Baechle#
2576e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2577f41ae0b2SRalf Baechle	bool
2578e01402b1SRalf Baechle
2579f41ae0b2SRalf Baechle#
2580f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2581f41ae0b2SRalf Baechle#
2582e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2583f41ae0b2SRalf Baechle	bool
2584e01402b1SRalf Baechle
25851da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
25861da177e4SLinus Torvalds	bool
25871da177e4SLinus Torvalds	depends on !CPU_R3000
25881da177e4SLinus Torvalds	default y
25891da177e4SLinus Torvalds
25901da177e4SLinus Torvalds#
259120d60d99SMaciej W. Rozycki# CPU non-features
259220d60d99SMaciej W. Rozycki#
259320d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
259420d60d99SMaciej W. Rozycki	bool
259520d60d99SMaciej W. Rozycki
259620d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
259720d60d99SMaciej W. Rozycki	bool
259820d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
259920d60d99SMaciej W. Rozycki
260020d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
260120d60d99SMaciej W. Rozycki	bool
260220d60d99SMaciej W. Rozycki
2603071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2604071d2f0bSPaul Burton	bool
2605071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2606071d2f0bSPaul Burton
26074edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
26084edf00a4SPaul Burton	int
26094edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26104edf00a4SPaul Burton	default 0
26114edf00a4SPaul Burton
26124edf00a4SPaul Burtonconfig MIPS_ASID_BITS
26134edf00a4SPaul Burton	int
26142db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
26154edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26164edf00a4SPaul Burton	default 8
26174edf00a4SPaul Burton
26182db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
26192db003a5SPaul Burton	bool
26202db003a5SPaul Burton
26214a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
26224a5dc51eSMarcin Nowakowski	bool
26234a5dc51eSMarcin Nowakowski
2624802b8362SThomas Bogendoerfer# R4600 erratum.  Due to the lack of errata information the exact
2625802b8362SThomas Bogendoerfer# technical details aren't known.  I've experimentally found that disabling
2626802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal
2627802b8362SThomas Bogendoerfer# with the issue.
2628802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP
2629802b8362SThomas Bogendoerfer	bool
2630802b8362SThomas Bogendoerfer
26315e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
26325e5b6527SThomas Bogendoerfer#
26335e5b6527SThomas Bogendoerfer#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
26345e5b6527SThomas Bogendoerfer#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
26355e5b6527SThomas Bogendoerfer#      executed if there is no other dcache activity. If the dcache is
26365e5b6527SThomas Bogendoerfer#      accessed for another instruction immeidately preceding when these
26375e5b6527SThomas Bogendoerfer#      cache instructions are executing, it is possible that the dcache
26385e5b6527SThomas Bogendoerfer#      tag match outputs used by these cache instructions will be
26395e5b6527SThomas Bogendoerfer#      incorrect. These cache instructions should be preceded by at least
26405e5b6527SThomas Bogendoerfer#      four instructions that are not any kind of load or store
26415e5b6527SThomas Bogendoerfer#      instruction.
26425e5b6527SThomas Bogendoerfer#
26435e5b6527SThomas Bogendoerfer#      This is not allowed:    lw
26445e5b6527SThomas Bogendoerfer#                              nop
26455e5b6527SThomas Bogendoerfer#                              nop
26465e5b6527SThomas Bogendoerfer#                              nop
26475e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26485e5b6527SThomas Bogendoerfer#
26495e5b6527SThomas Bogendoerfer#      This is allowed:        lw
26505e5b6527SThomas Bogendoerfer#                              nop
26515e5b6527SThomas Bogendoerfer#                              nop
26525e5b6527SThomas Bogendoerfer#                              nop
26535e5b6527SThomas Bogendoerfer#                              nop
26545e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26555e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP
26565e5b6527SThomas Bogendoerfer	bool
26575e5b6527SThomas Bogendoerfer
265844def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA.
265944def342SThomas Bogendoerfer#
266044def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
266144def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
266244def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty.  These
266344def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss
266444def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer."
266544def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/
266644def342SThomas Bogendoerfer# in .pdf format.)
266744def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP
266844def342SThomas Bogendoerfer	bool
266944def342SThomas Bogendoerfer
267024a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
267124a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following
267224a1c023SThomas Bogendoerfer# operation is not guaranteed."
267324a1c023SThomas Bogendoerfer#
267424a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I
267524a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV
267624a1c023SThomas Bogendoerfer	bool
267724a1c023SThomas Bogendoerfer
2678886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2679886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same
2680886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious
2681886ee136SThomas Bogendoerfer# exceptions.
2682886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS
2683886ee136SThomas Bogendoerfer	bool
2684886ee136SThomas Bogendoerfer
2685256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2686256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically.
2687256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC
2688256ec489SThomas Bogendoerfer	bool
2689256ec489SThomas Bogendoerfer
2690a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction"
2691a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB
2692a7fbed98SThomas Bogendoerfer	bool
2693a7fbed98SThomas Bogendoerfer
269420d60d99SMaciej W. Rozycki#
26951da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
26961da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
26971da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
26981da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
26991da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
27001da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
27011da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
27021da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2703797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2704797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2705797798c1SRalf Baechle#   support.
27061da177e4SLinus Torvalds#
27071da177e4SLinus Torvaldsconfig HIGHMEM
27081da177e4SLinus Torvalds	bool "High Memory Support"
2709a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2710797798c1SRalf Baechle
2711797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2712797798c1SRalf Baechle	bool
2713797798c1SRalf Baechle
2714797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2715797798c1SRalf Baechle	bool
27161da177e4SLinus Torvalds
27179693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
27189693a853SFranck Bui-Huu	bool
27199693a853SFranck Bui-Huu
2720a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2721a6a4834cSSteven J. Hill	bool
2722a6a4834cSSteven J. Hill
2723377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2724377cb1b6SRalf Baechle	bool
2725377cb1b6SRalf Baechle	help
2726377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2727377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2728377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2729377cb1b6SRalf Baechle
2730a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2731a5e9a69eSPaul Burton	bool
2732a5e9a69eSPaul Burton
2733b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2734b4819b59SYoichi Yuasa	def_bool y
2735268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2736b4819b59SYoichi Yuasa
2737b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2738b1c6cd42SAtsushi Nemoto	bool
2739397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
274031473747SAtsushi Nemoto
2741d8cb4e11SRalf Baechleconfig NUMA
2742d8cb4e11SRalf Baechle	bool "NUMA Support"
2743d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2744d8cb4e11SRalf Baechle	help
2745d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2746d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2747d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2748172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2749d8cb4e11SRalf Baechle	  disabled.
2750d8cb4e11SRalf Baechle
2751d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2752d8cb4e11SRalf Baechle	bool
2753d8cb4e11SRalf Baechle
2754f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA
2755f3c560a6SThomas Bogendoerfer	def_bool y
2756f3c560a6SThomas Bogendoerfer	depends on NUMA
2757f3c560a6SThomas Bogendoerfer
2758f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK
2759f3c560a6SThomas Bogendoerfer	def_bool y
2760f3c560a6SThomas Bogendoerfer	depends on NUMA
2761f3c560a6SThomas Bogendoerfer
27628c530ea3SMatt Redfearnconfig RELOCATABLE
27638c530ea3SMatt Redfearn	bool "Relocatable kernel"
2764ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2765ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2766ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2767ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2768281e3aeaSSerge Semin		   CPU_P5600 || CAVIUM_OCTEON_SOC
27698c530ea3SMatt Redfearn	help
27708c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
27718c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
27728c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
27738c530ea3SMatt Redfearn	  but are discarded at runtime
27748c530ea3SMatt Redfearn
2775069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2776069fd766SMatt Redfearn	hex "Relocation table size"
2777069fd766SMatt Redfearn	depends on RELOCATABLE
2778069fd766SMatt Redfearn	range 0x0 0x01000000
2779069fd766SMatt Redfearn	default "0x00100000"
2780a7f7f624SMasahiro Yamada	help
2781069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2782069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2783069fd766SMatt Redfearn
2784069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2785069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2786069fd766SMatt Redfearn
2787069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2788069fd766SMatt Redfearn
2789069fd766SMatt Redfearn	  If unsure, leave at the default value.
2790069fd766SMatt Redfearn
2791405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2792405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2793405bc8fdSMatt Redfearn	depends on RELOCATABLE
2794a7f7f624SMasahiro Yamada	help
2795405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2796405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2797405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2798405bc8fdSMatt Redfearn	  of kernel internals.
2799405bc8fdSMatt Redfearn
2800405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2801405bc8fdSMatt Redfearn
2802405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2803405bc8fdSMatt Redfearn
2804405bc8fdSMatt Redfearn	  If unsure, say N.
2805405bc8fdSMatt Redfearn
2806405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2807405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2808405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2809405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2810405bc8fdSMatt Redfearn	range 0x0 0x08000000
2811405bc8fdSMatt Redfearn	default "0x01000000"
2812a7f7f624SMasahiro Yamada	help
2813405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2814405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2815405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2816405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2817405bc8fdSMatt Redfearn
2818405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2819405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2820405bc8fdSMatt Redfearn
2821c80d79d7SYasunori Gotoconfig NODES_SHIFT
2822c80d79d7SYasunori Goto	int
2823c80d79d7SYasunori Goto	default "6"
2824c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2825c80d79d7SYasunori Goto
282614f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
282714f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
2828268a2d60SJiaxun Yang	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
282914f70012SDeng-Cheng Zhu	default y
283014f70012SDeng-Cheng Zhu	help
283114f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
283214f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
283314f70012SDeng-Cheng Zhu
2834be8fa1cbSTiezhu Yangconfig DMI
2835be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2836be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2837be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2838be8fa1cbSTiezhu Yang	default y
2839be8fa1cbSTiezhu Yang	help
2840be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2841be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2842be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2843be8fa1cbSTiezhu Yang	  BIOS code.
2844be8fa1cbSTiezhu Yang
28451da177e4SLinus Torvaldsconfig SMP
28461da177e4SLinus Torvalds	bool "Multi-Processing support"
2847e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2848e73ea273SRalf Baechle	help
28491da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
28504a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
28514a474157SRobert Graffham	  than one CPU, say Y.
28521da177e4SLinus Torvalds
28534a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
28541da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
28551da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
28564a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
28571da177e4SLinus Torvalds	  will run faster if you say N here.
28581da177e4SLinus Torvalds
28591da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
28601da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
28611da177e4SLinus Torvalds
286203502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2863ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
28641da177e4SLinus Torvalds
28651da177e4SLinus Torvalds	  If you don't know what to do here, say N.
28661da177e4SLinus Torvalds
28677840d618SMatt Redfearnconfig HOTPLUG_CPU
28687840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
28697840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
28707840d618SMatt Redfearn	help
28717840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
28727840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
28737840d618SMatt Redfearn	  (Note: power management support will enable this option
28747840d618SMatt Redfearn	    automatically on SMP systems. )
28757840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
28767840d618SMatt Redfearn
287787353d8aSRalf Baechleconfig SMP_UP
287887353d8aSRalf Baechle	bool
287987353d8aSRalf Baechle
28804a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
28814a16ff4cSRalf Baechle	bool
28824a16ff4cSRalf Baechle
28830ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
28840ee958e1SPaul Burton	bool
28850ee958e1SPaul Burton
2886e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2887e73ea273SRalf Baechle	bool
2888e73ea273SRalf Baechle
2889130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2890130e2fb7SRalf Baechle	bool
2891130e2fb7SRalf Baechle
2892130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2893130e2fb7SRalf Baechle	bool
2894130e2fb7SRalf Baechle
2895130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2896130e2fb7SRalf Baechle	bool
2897130e2fb7SRalf Baechle
2898130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2899130e2fb7SRalf Baechle	bool
2900130e2fb7SRalf Baechle
2901130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2902130e2fb7SRalf Baechle	bool
2903130e2fb7SRalf Baechle
29041da177e4SLinus Torvaldsconfig NR_CPUS
2905a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2906a91796a9SJayachandran C	range 2 256
29071da177e4SLinus Torvalds	depends on SMP
2908130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2909130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2910130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2911130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2912130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
29131da177e4SLinus Torvalds	help
29141da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
29151da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
29161da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
291772ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
291872ede9b1SAtsushi Nemoto	  and 2 for all others.
29191da177e4SLinus Torvalds
29201da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
292172ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
292272ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
292372ede9b1SAtsushi Nemoto	  power of two.
29241da177e4SLinus Torvalds
2925399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2926399aaa25SAl Cooper	bool
2927399aaa25SAl Cooper
29287820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
29297820b84bSDavid Daney	bool
29307820b84bSDavid Daney
29317820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
29327820b84bSDavid Daney	int
29337820b84bSDavid Daney	depends on SMP
29347820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
29357820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
29367820b84bSDavid Daney
29371723b4a3SAtsushi Nemoto#
29381723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
29391723b4a3SAtsushi Nemoto#
29401723b4a3SAtsushi Nemoto
29411723b4a3SAtsushi Nemotochoice
29421723b4a3SAtsushi Nemoto	prompt "Timer frequency"
29431723b4a3SAtsushi Nemoto	default HZ_250
29441723b4a3SAtsushi Nemoto	help
29451723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
29461723b4a3SAtsushi Nemoto
294767596573SPaul Burton	config HZ_24
294867596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
294967596573SPaul Burton
29501723b4a3SAtsushi Nemoto	config HZ_48
29510f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
29521723b4a3SAtsushi Nemoto
29531723b4a3SAtsushi Nemoto	config HZ_100
29541723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
29551723b4a3SAtsushi Nemoto
29561723b4a3SAtsushi Nemoto	config HZ_128
29571723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
29581723b4a3SAtsushi Nemoto
29591723b4a3SAtsushi Nemoto	config HZ_250
29601723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
29611723b4a3SAtsushi Nemoto
29621723b4a3SAtsushi Nemoto	config HZ_256
29631723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
29641723b4a3SAtsushi Nemoto
29651723b4a3SAtsushi Nemoto	config HZ_1000
29661723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
29671723b4a3SAtsushi Nemoto
29681723b4a3SAtsushi Nemoto	config HZ_1024
29691723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
29701723b4a3SAtsushi Nemoto
29711723b4a3SAtsushi Nemotoendchoice
29721723b4a3SAtsushi Nemoto
297367596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
297467596573SPaul Burton	bool
297567596573SPaul Burton
29761723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
29771723b4a3SAtsushi Nemoto	bool
29781723b4a3SAtsushi Nemoto
29791723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
29801723b4a3SAtsushi Nemoto	bool
29811723b4a3SAtsushi Nemoto
29821723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
29831723b4a3SAtsushi Nemoto	bool
29841723b4a3SAtsushi Nemoto
29851723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
29861723b4a3SAtsushi Nemoto	bool
29871723b4a3SAtsushi Nemoto
29881723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
29891723b4a3SAtsushi Nemoto	bool
29901723b4a3SAtsushi Nemoto
29911723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
29921723b4a3SAtsushi Nemoto	bool
29931723b4a3SAtsushi Nemoto
29941723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
29951723b4a3SAtsushi Nemoto	bool
29961723b4a3SAtsushi Nemoto
29971723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
29981723b4a3SAtsushi Nemoto	bool
299967596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
300067596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
300167596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
300267596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
300367596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
300467596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
300567596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
30061723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
30071723b4a3SAtsushi Nemoto
30081723b4a3SAtsushi Nemotoconfig HZ
30091723b4a3SAtsushi Nemoto	int
301067596573SPaul Burton	default 24 if HZ_24
30111723b4a3SAtsushi Nemoto	default 48 if HZ_48
30121723b4a3SAtsushi Nemoto	default 100 if HZ_100
30131723b4a3SAtsushi Nemoto	default 128 if HZ_128
30141723b4a3SAtsushi Nemoto	default 250 if HZ_250
30151723b4a3SAtsushi Nemoto	default 256 if HZ_256
30161723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
30171723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
30181723b4a3SAtsushi Nemoto
301996685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
302096685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
302196685b17SDeng-Cheng Zhu
3022ea6e942bSAtsushi Nemotoconfig KEXEC
30237d60717eSKees Cook	bool "Kexec system call"
30242965faa5SDave Young	select KEXEC_CORE
3025ea6e942bSAtsushi Nemoto	help
3026ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
3027ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
30283dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
3029ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
3030ea6e942bSAtsushi Nemoto
303101dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
3032ea6e942bSAtsushi Nemoto
3033ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
3034ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
3035bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
3036bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
3037bf220695SGeert Uytterhoeven	  made.
3038ea6e942bSAtsushi Nemoto
30397aa1c8f4SRalf Baechleconfig CRASH_DUMP
30407aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
30417aa1c8f4SRalf Baechle	help
30427aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
30437aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
30447aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
30457aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
30467aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
30477aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
30487aa1c8f4SRalf Baechle	  PHYSICAL_START.
30497aa1c8f4SRalf Baechle
30507aa1c8f4SRalf Baechleconfig PHYSICAL_START
30517aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
30528bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
30537aa1c8f4SRalf Baechle	depends on CRASH_DUMP
30547aa1c8f4SRalf Baechle	help
30557aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
30567aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
30577aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
30587aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
30597aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
30607aa1c8f4SRalf Baechle
3061ea6e942bSAtsushi Nemotoconfig SECCOMP
3062ea6e942bSAtsushi Nemoto	bool "Enable seccomp to safely compute untrusted bytecode"
3063293c5bd1SRalf Baechle	depends on PROC_FS
3064ea6e942bSAtsushi Nemoto	default y
3065ea6e942bSAtsushi Nemoto	help
3066ea6e942bSAtsushi Nemoto	  This kernel feature is useful for number crunching applications
3067ea6e942bSAtsushi Nemoto	  that may need to compute untrusted bytecode during their
3068ea6e942bSAtsushi Nemoto	  execution. By using pipes or other transports made available to
3069ea6e942bSAtsushi Nemoto	  the process as file descriptors supporting the read/write
3070ea6e942bSAtsushi Nemoto	  syscalls, it's possible to isolate those applications in
3071ea6e942bSAtsushi Nemoto	  their own address space using seccomp. Once seccomp is
3072ea6e942bSAtsushi Nemoto	  enabled via /proc/<pid>/seccomp, it cannot be disabled
3073ea6e942bSAtsushi Nemoto	  and the task is only allowed to execute a few safe syscalls
3074ea6e942bSAtsushi Nemoto	  defined by each seccomp mode.
3075ea6e942bSAtsushi Nemoto
3076ea6e942bSAtsushi Nemoto	  If unsure, say Y. Only embedded should say N here.
3077ea6e942bSAtsushi Nemoto
3078597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
3079b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3080597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
3081597ce172SPaul Burton	help
3082597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
3083597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
3084597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3085597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
3086597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
3087597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
3088597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
3089597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
3090597ce172SPaul Burton	  saying N here.
3091597ce172SPaul Burton
309206e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
309306e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
309406e2e882SPaul Burton	  worked on. In order to avoid userland becoming dependant upon current
309506e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
309606e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
309706e2e882SPaul Burton	  said details.
309806e2e882SPaul Burton
309906e2e882SPaul Burton	  If unsure, say N.
3100597ce172SPaul Burton
3101f2ffa5abSDezhong Diaoconfig USE_OF
31020b3e06fdSJonas Gorski	bool
3103f2ffa5abSDezhong Diao	select OF
3104e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
3105abd2363fSGrant Likely	select IRQ_DOMAIN
3106f2ffa5abSDezhong Diao
31072fe8ea39SDengcheng Zhuconfig UHI_BOOT
31082fe8ea39SDengcheng Zhu	bool
31092fe8ea39SDengcheng Zhu
31107fafb068SAndrew Brestickerconfig BUILTIN_DTB
31117fafb068SAndrew Bresticker	bool
31127fafb068SAndrew Bresticker
31131da8f179SJonas Gorskichoice
31145b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
31151da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
31161da8f179SJonas Gorski
31171da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
31181da8f179SJonas Gorski		bool "None"
31191da8f179SJonas Gorski		help
31201da8f179SJonas Gorski		  Do not enable appended dtb support.
31211da8f179SJonas Gorski
312287db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
312387db537dSAaro Koskinen		bool "vmlinux"
312487db537dSAaro Koskinen		help
312587db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
312687db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
312787db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
312887db537dSAaro Koskinen		  objcopy:
312987db537dSAaro Koskinen
313087db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
313187db537dSAaro Koskinen
313287db537dSAaro Koskinen		  This is meant as a backward compatiblity convenience for those
313387db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
313487db537dSAaro Koskinen		  the documented boot protocol using a device tree.
313587db537dSAaro Koskinen
31361da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3137b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
31381da8f179SJonas Gorski		help
31391da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3140b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
31411da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
31421da8f179SJonas Gorski
31431da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
31441da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
31451da8f179SJonas Gorski		  the documented boot protocol using a device tree.
31461da8f179SJonas Gorski
31471da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
31481da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
31491da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
31501da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
31511da8f179SJonas Gorski		  if you don't intend to always append a DTB.
31521da8f179SJonas Gorskiendchoice
31531da8f179SJonas Gorski
31542024972eSJonas Gorskichoice
31552024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
31562bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
315787fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
31582bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
31592024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
31602024972eSJonas Gorski
31612024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
31622024972eSJonas Gorski		depends on USE_OF
31632024972eSJonas Gorski		bool "Dtb kernel arguments if available"
31642024972eSJonas Gorski
31652024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
31662024972eSJonas Gorski		depends on USE_OF
31672024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
31682024972eSJonas Gorski
31692024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
31702024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3171ed47e153SRabin Vincent
3172ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3173ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3174ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
31752024972eSJonas Gorskiendchoice
31762024972eSJonas Gorski
31775e83d430SRalf Baechleendmenu
31785e83d430SRalf Baechle
31791df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
31801df0f0ffSAtsushi Nemoto	bool
31811df0f0ffSAtsushi Nemoto	default y
31821df0f0ffSAtsushi Nemoto
31831df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
31841df0f0ffSAtsushi Nemoto	bool
31851df0f0ffSAtsushi Nemoto	default y
31861df0f0ffSAtsushi Nemoto
3187a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3188a728ab52SKirill A. Shutemov	int
31893377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3190a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3191a728ab52SKirill A. Shutemov	default 2
3192a728ab52SKirill A. Shutemov
31936c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
31946c359eb1SPaul Burton	bool
31956c359eb1SPaul Burton
31961da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
31971da177e4SLinus Torvalds
3198c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
31992eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3200c5611df9SPaul Burton	bool
3201c5611df9SPaul Burton
3202c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3203c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3204c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
32052eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
32061da177e4SLinus Torvalds
32071da177e4SLinus Torvalds#
32081da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
32091da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
32101da177e4SLinus Torvalds# users to choose the right thing ...
32111da177e4SLinus Torvalds#
32121da177e4SLinus Torvaldsconfig ISA
32131da177e4SLinus Torvalds	bool
32141da177e4SLinus Torvalds
32151da177e4SLinus Torvaldsconfig TC
32161da177e4SLinus Torvalds	bool "TURBOchannel support"
32171da177e4SLinus Torvalds	depends on MACH_DECSTATION
32181da177e4SLinus Torvalds	help
321950a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
322050a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
322150a23e6eSJustin P. Mattock	  at:
322250a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
322350a23e6eSJustin P. Mattock	  and:
322450a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
322550a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
322650a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
32271da177e4SLinus Torvalds
32281da177e4SLinus Torvaldsconfig MMU
32291da177e4SLinus Torvalds	bool
32301da177e4SLinus Torvalds	default y
32311da177e4SLinus Torvalds
3232109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3233109c32ffSMatt Redfearn	default 12 if 64BIT
3234109c32ffSMatt Redfearn	default 8
3235109c32ffSMatt Redfearn
3236109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3237109c32ffSMatt Redfearn	default 18 if 64BIT
3238109c32ffSMatt Redfearn	default 15
3239109c32ffSMatt Redfearn
3240109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3241109c32ffSMatt Redfearn	default 8
3242109c32ffSMatt Redfearn
3243109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3244109c32ffSMatt Redfearn	default 15
3245109c32ffSMatt Redfearn
3246d865bea4SRalf Baechleconfig I8253
3247d865bea4SRalf Baechle	bool
3248798778b8SRussell King	select CLKSRC_I8253
32492d02612fSThomas Gleixner	select CLKEVT_I8253
32509726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3251d865bea4SRalf Baechle
3252e05eb3f8SRalf Baechleconfig ZONE_DMA
3253e05eb3f8SRalf Baechle	bool
3254e05eb3f8SRalf Baechle
3255cce335aeSRalf Baechleconfig ZONE_DMA32
3256cce335aeSRalf Baechle	bool
3257cce335aeSRalf Baechle
32581da177e4SLinus Torvaldsendmenu
32591da177e4SLinus Torvalds
32601da177e4SLinus Torvaldsconfig TRAD_SIGNALS
32611da177e4SLinus Torvalds	bool
32621da177e4SLinus Torvalds
32631da177e4SLinus Torvaldsconfig MIPS32_COMPAT
326478aaf956SRalf Baechle	bool
32651da177e4SLinus Torvalds
32661da177e4SLinus Torvaldsconfig COMPAT
32671da177e4SLinus Torvalds	bool
32681da177e4SLinus Torvalds
326905e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
327005e43966SAtsushi Nemoto	bool
327105e43966SAtsushi Nemoto
32721da177e4SLinus Torvaldsconfig MIPS32_O32
32731da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
327478aaf956SRalf Baechle	depends on 64BIT
327578aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
327678aaf956SRalf Baechle	select COMPAT
327778aaf956SRalf Baechle	select MIPS32_COMPAT
327878aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32791da177e4SLinus Torvalds	help
32801da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
32811da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
32821da177e4SLinus Torvalds	  existing binaries are in this format.
32831da177e4SLinus Torvalds
32841da177e4SLinus Torvalds	  If unsure, say Y.
32851da177e4SLinus Torvalds
32861da177e4SLinus Torvaldsconfig MIPS32_N32
32871da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3288c22eacfeSRalf Baechle	depends on 64BIT
32895a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
329078aaf956SRalf Baechle	select COMPAT
329178aaf956SRalf Baechle	select MIPS32_COMPAT
329278aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32931da177e4SLinus Torvalds	help
32941da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
32951da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
32961da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
32971da177e4SLinus Torvalds	  cases.
32981da177e4SLinus Torvalds
32991da177e4SLinus Torvalds	  If unsure, say N.
33001da177e4SLinus Torvalds
33011da177e4SLinus Torvaldsconfig BINFMT_ELF32
33021da177e4SLinus Torvalds	bool
33031da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3304f43edca7SRalf Baechle	select ELFCORE
33051da177e4SLinus Torvalds
33062116245eSRalf Baechlemenu "Power management options"
3307952fa954SRodolfo Giometti
3308363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3309363c55caSWu Zhangjin	def_bool y
33103f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3311363c55caSWu Zhangjin
3312f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3313f4cb5700SJohannes Berg	def_bool y
33143f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3315f4cb5700SJohannes Berg
33162116245eSRalf Baechlesource "kernel/power/Kconfig"
3317952fa954SRodolfo Giometti
33181da177e4SLinus Torvaldsendmenu
33191da177e4SLinus Torvalds
33207a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
33217a998935SViresh Kumar	bool
33227a998935SViresh Kumar
33237a998935SViresh Kumarmenu "CPU Power Management"
3324c095ebafSPaul Burton
3325c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
33267a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
33277a998935SViresh Kumarendif
33289726b43aSWu Zhangjin
3329c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3330c095ebafSPaul Burton
3331c095ebafSPaul Burtonendmenu
3332c095ebafSPaul Burton
333398cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
333498cdee0eSRalf Baechle
33352235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3336e91946d6SNathan Chancellor
3337e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3338