1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T if !64BIT 6ea6a3737SPaul Burton select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT 734c01e41SAlexander Lobakin select ARCH_HAS_FORTIFY_SOURCE 834c01e41SAlexander Lobakin select ARCH_HAS_KCOV 934c01e41SAlexander Lobakin select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI) 1012597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 111e35918aSHassan Naveed select ARCH_HAS_UBSAN_SANITIZE_ALL 1212597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 131ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 1412597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 1525da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 160b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 179035bd29SAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 1812597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 1910916706SShile Zhang select BUILDTIME_TABLE_SORT 2012597988SMatt Redfearn select CLONE_BACKWARDS 2157eeacedSPaul Burton select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1) 2212597988SMatt Redfearn select CPU_PM if CPU_IDLE 2312597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 2412597988SMatt Redfearn select GENERIC_CLOCKEVENTS 2512597988SMatt Redfearn select GENERIC_CMOS_UPDATE 2612597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 2724640f23SVincenzo Frascino select GENERIC_GETTIMEOFDAY 28b962aeb0SPaul Burton select GENERIC_IOMAP 2912597988SMatt Redfearn select GENERIC_IRQ_PROBE 3012597988SMatt Redfearn select GENERIC_IRQ_SHOW 316630a8e5SChristoph Hellwig select GENERIC_ISA_DMA if EISA 32740129b3SAntony Pavlov select GENERIC_LIB_ASHLDI3 33740129b3SAntony Pavlov select GENERIC_LIB_ASHRDI3 34740129b3SAntony Pavlov select GENERIC_LIB_CMPDI2 35740129b3SAntony Pavlov select GENERIC_LIB_LSHRDI3 36740129b3SAntony Pavlov select GENERIC_LIB_UCMPDI2 3712597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 3812597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 3912597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 40446f062bSChristoph Hellwig select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT 4112597988SMatt Redfearn select HANDLE_DOMAIN_IRQ 42906d441fSPaul Burton select HAVE_ARCH_COMPILER_H 4312597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 4488547001SJason Wessel select HAVE_ARCH_KGDB 45109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 46109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 47490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 48c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 4945e03e62SDaniel Silsby select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES 502ff2b7ecSMasahiro Yamada select HAVE_ASM_MODVERSIONS 5136366e36SPaul Burton select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS 5212597988SMatt Redfearn select HAVE_CONTEXT_TRACKING 53490f561bSFrederic Weisbecker select HAVE_TIF_NOHZ 5464575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 5512597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 5612597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 5712597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 5812597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 5934c01e41SAlexander Lobakin select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2 6012597988SMatt Redfearn select HAVE_EXIT_THREAD 6167a929e0SChristoph Hellwig select HAVE_FAST_GUP 6212597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 6329c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 6412597988SMatt Redfearn select HAVE_FUNCTION_TRACER 6534c01e41SAlexander Lobakin select HAVE_GCC_PLUGINS 6634c01e41SAlexander Lobakin select HAVE_GENERIC_VDSO 6712597988SMatt Redfearn select HAVE_IDE 68b3a428b4SHassan Naveed select HAVE_IOREMAP_PROT 6912597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 7012597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 71c1bf207dSDavid Daney select HAVE_KPROBES 72c1bf207dSDavid Daney select HAVE_KRETPROBES 73c0436b50SPaul Burton select HAVE_LD_DEAD_CODE_DATA_ELIMINATION 74786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 7542a0bb3fSPetr Mladek select HAVE_NMI 7612597988SMatt Redfearn select HAVE_OPROFILE 7712597988SMatt Redfearn select HAVE_PERF_EVENTS 7808bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 799ea141adSPaul Burton select HAVE_RSEQ 8016c0f03fSHassan Naveed select HAVE_SPARSE_SYSCALL_NR 81d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 8212597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 83a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 8412597988SMatt Redfearn select IRQ_FORCED_THREADING 856630a8e5SChristoph Hellwig select ISA if EISA 8612597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 8734c01e41SAlexander Lobakin select MODULES_USE_ELF_RELA if MODULES && 64BIT 8812597988SMatt Redfearn select PERF_USE_VMALLOC 8905a0a344SArnd Bergmann select RTC_LIB 9012597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 9112597988SMatt Redfearn select VIRT_TO_BUS 921da177e4SLinus Torvalds 93d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR 94d3991572SChristoph Hellwig bool 95d3991572SChristoph Hellwig 96c434b9f8SPaul Cercueilconfig MIPS_GENERIC 97c434b9f8SPaul Cercueil bool 98c434b9f8SPaul Cercueil 991da177e4SLinus Torvaldsmenu "Machine selection" 1001da177e4SLinus Torvalds 1015e83d430SRalf Baechlechoice 1025e83d430SRalf Baechle prompt "System type" 103c434b9f8SPaul Cercueil default MIPS_GENERIC_KERNEL 1041da177e4SLinus Torvalds 105c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL 106eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 107c434b9f8SPaul Cercueil select MIPS_GENERIC 108eed0eabdSPaul Burton select BOOT_RAW 109eed0eabdSPaul Burton select BUILTIN_DTB 110eed0eabdSPaul Burton select CEVT_R4K 111eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 112eed0eabdSPaul Burton select COMMON_CLK 113eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 11434c01e41SAlexander Lobakin select CPU_MIPSR2_IRQ_VI 115eed0eabdSPaul Burton select CSRC_R4K 116eed0eabdSPaul Burton select DMA_PERDEV_COHERENT 117eb01d42aSChristoph Hellwig select HAVE_PCI 118eed0eabdSPaul Burton select IRQ_MIPS_CPU 1190211d49eSPaul Burton select MIPS_AUTO_PFN_OFFSET 120eed0eabdSPaul Burton select MIPS_CPU_SCACHE 121eed0eabdSPaul Burton select MIPS_GIC 122eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 123eed0eabdSPaul Burton select NO_EXCEPT_FILL 124eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 125eed0eabdSPaul Burton select SMP_UP if SMP 126a3078e59SMatt Redfearn select SWAP_IO_SPACE 127eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 128eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 129eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 130eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 131eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 132eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 133eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 134eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 135eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 136eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 137eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 138eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 139eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 14034c01e41SAlexander Lobakin select SYS_SUPPORTS_MIPS_CPS 141eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 142eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 143eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 144*c3e2ee65SPaul Cercueil select SYS_SUPPORTS_ZBOOT 14534c01e41SAlexander Lobakin select UHI_BOOT 1462e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1472e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1482e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1492e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1502e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1512e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 152eed0eabdSPaul Burton select USE_OF 153eed0eabdSPaul Burton help 154eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 155eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 156eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 157eed0eabdSPaul Burton Interface) specification. 158eed0eabdSPaul Burton 15942a4f17dSManuel Laussconfig MIPS_ALCHEMY 160c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 161d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 162f772cdb2SRalf Baechle select CEVT_R4K 163d7ea335cSSteven J. Hill select CSRC_R4K 16467e38cf2SRalf Baechle select IRQ_MIPS_CPU 16588e9a93cSManuel Lauss select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is 166d3991572SChristoph Hellwig select MIPS_FIXUP_BIGPHYS_ADDR if PCI 16742a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 16842a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 16942a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 170d30a2b47SLinus Walleij select GPIOLIB 1711b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 17247440229SManuel Lauss select COMMON_CLK 1731da177e4SLinus Torvalds 1747ca5dc14SFlorian Fainelliconfig AR7 1757ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 1767ca5dc14SFlorian Fainelli select BOOT_ELF32 1777ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 1787ca5dc14SFlorian Fainelli select CEVT_R4K 1797ca5dc14SFlorian Fainelli select CSRC_R4K 18067e38cf2SRalf Baechle select IRQ_MIPS_CPU 1817ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 1827ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 1837ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 1847ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 1857ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 1867ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 187377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 1881b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 189d30a2b47SLinus Walleij select GPIOLIB 1907ca5dc14SFlorian Fainelli select VLYNQ 191bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 1927ca5dc14SFlorian Fainelli help 1937ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 1947ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 1957ca5dc14SFlorian Fainelli 19643cc739fSSergey Ryazanovconfig ATH25 19743cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 19843cc739fSSergey Ryazanov select CEVT_R4K 19943cc739fSSergey Ryazanov select CSRC_R4K 20043cc739fSSergey Ryazanov select DMA_NONCOHERENT 20167e38cf2SRalf Baechle select IRQ_MIPS_CPU 2021753e74eSSergey Ryazanov select IRQ_DOMAIN 20343cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 20443cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 20543cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 2068aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 20743cc739fSSergey Ryazanov help 20843cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 20943cc739fSSergey Ryazanov 210d4a67d9dSGabor Juhosconfig ATH79 211d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 212ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 213d4a67d9dSGabor Juhos select BOOT_RAW 214d4a67d9dSGabor Juhos select CEVT_R4K 215d4a67d9dSGabor Juhos select CSRC_R4K 216d4a67d9dSGabor Juhos select DMA_NONCOHERENT 217d30a2b47SLinus Walleij select GPIOLIB 218a08227a2SJohn Crispin select PINCTRL 219411520afSAlban Bedel select COMMON_CLK 22067e38cf2SRalf Baechle select IRQ_MIPS_CPU 221d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 222d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 223d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 224d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 225377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 226b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 22703c8c407SAlban Bedel select USE_OF 22853d473fcSAlban Bedel select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 229d4a67d9dSGabor Juhos help 230d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 231d4a67d9dSGabor Juhos 2325f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2335f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 234d59098a0SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 235d59098a0SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 236d666cd02SKevin Cernekee select BOOT_RAW 237d666cd02SKevin Cernekee select NO_EXCEPT_FILL 238d666cd02SKevin Cernekee select USE_OF 239d666cd02SKevin Cernekee select CEVT_R4K 240d666cd02SKevin Cernekee select CSRC_R4K 241d666cd02SKevin Cernekee select SYNC_R4K 242d666cd02SKevin Cernekee select COMMON_CLK 243c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 24460b858f2SKevin Cernekee select BCM7038_L1_IRQ 24560b858f2SKevin Cernekee select BCM7120_L2_IRQ 24660b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 24767e38cf2SRalf Baechle select IRQ_MIPS_CPU 24860b858f2SKevin Cernekee select DMA_NONCOHERENT 249d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 25060b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 251d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 252d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 25360b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 25460b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 25560b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 256d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 257d666cd02SKevin Cernekee select SWAP_IO_SPACE 25860b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 25960b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 26060b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 26160b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2624dc4704cSJustin Chen select HARDIRQS_SW_RESEND 263d666cd02SKevin Cernekee help 2645f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2655f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2665f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2675f2d4459SKevin Cernekee must be set appropriately for your board. 268d666cd02SKevin Cernekee 2691c0c13ebSAurelien Jarnoconfig BCM47XX 270c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 271fe08f8c2SHauke Mehrtens select BOOT_RAW 27242f77542SRalf Baechle select CEVT_R4K 273940f6b48SRalf Baechle select CSRC_R4K 2741c0c13ebSAurelien Jarno select DMA_NONCOHERENT 275eb01d42aSChristoph Hellwig select HAVE_PCI 27667e38cf2SRalf Baechle select IRQ_MIPS_CPU 277314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 278dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 2791c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 2801c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 281377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2826507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 28325e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 284e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 285c949c0bcSRafał Miłecki select GPIOLIB 286c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 287f6e734a8SRafał Miłecki select BCM47XX_NVRAM 2882ab71a02SRafał Miłecki select BCM47XX_SPROM 289dfe00495SMatt Redfearn select BCM47XX_SSB if !BCM47XX_BCMA 2901c0c13ebSAurelien Jarno help 2911c0c13ebSAurelien Jarno Support for BCM47XX based boards 2921c0c13ebSAurelien Jarno 293e7300d04SMaxime Bizonconfig BCM63XX 294e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 295ae8de61cSFlorian Fainelli select BOOT_RAW 296e7300d04SMaxime Bizon select CEVT_R4K 297e7300d04SMaxime Bizon select CSRC_R4K 298fc264022SJonas Gorski select SYNC_R4K 299e7300d04SMaxime Bizon select DMA_NONCOHERENT 30067e38cf2SRalf Baechle select IRQ_MIPS_CPU 301e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 302e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 303e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 304e7300d04SMaxime Bizon select SWAP_IO_SPACE 305d30a2b47SLinus Walleij select GPIOLIB 306af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 307c5af3c2dSJonas Gorski select CLKDEV_LOOKUP 308bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 309e7300d04SMaxime Bizon help 310e7300d04SMaxime Bizon Support for BCM63XX based boards 311e7300d04SMaxime Bizon 3121da177e4SLinus Torvaldsconfig MIPS_COBALT 3133fa986faSMartin Michlmayr bool "Cobalt Server" 31442f77542SRalf Baechle select CEVT_R4K 315940f6b48SRalf Baechle select CSRC_R4K 3161097c6acSYoichi Yuasa select CEVT_GT641XX 3171da177e4SLinus Torvalds select DMA_NONCOHERENT 318eb01d42aSChristoph Hellwig select FORCE_PCI 319d865bea4SRalf Baechle select I8253 3201da177e4SLinus Torvalds select I8259 32167e38cf2SRalf Baechle select IRQ_MIPS_CPU 322d5ab1a69SYoichi Yuasa select IRQ_GT641XX 323252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 3247cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 3250a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 326ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3270e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3285e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 329e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3301da177e4SLinus Torvalds 3311da177e4SLinus Torvaldsconfig MACH_DECSTATION 3323fa986faSMartin Michlmayr bool "DECstations" 3331da177e4SLinus Torvalds select BOOT_ELF32 3346457d9fcSYoichi Yuasa select CEVT_DS1287 33581d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3364247417dSYoichi Yuasa select CSRC_IOASIC 33781d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 33820d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 33920d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 34020d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3411da177e4SLinus Torvalds select DMA_NONCOHERENT 342ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 34367e38cf2SRalf Baechle select IRQ_MIPS_CPU 3447cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3457cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 346ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3477d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3485e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3491723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3501723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3511723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 352930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3535e83d430SRalf Baechle help 3541da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3551da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3561da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3571da177e4SLinus Torvalds 3581da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3591da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3601da177e4SLinus Torvalds 3611da177e4SLinus Torvalds DECstation 5000/50 3621da177e4SLinus Torvalds DECstation 5000/150 3631da177e4SLinus Torvalds DECstation 5000/260 3641da177e4SLinus Torvalds DECsystem 5900/260 3651da177e4SLinus Torvalds 3661da177e4SLinus Torvalds otherwise choose R3000. 3671da177e4SLinus Torvalds 3685e83d430SRalf Baechleconfig MACH_JAZZ 3693fa986faSMartin Michlmayr bool "Jazz family of machines" 37039b2d756SThomas Bogendoerfer select ARC_MEMORY 37139b2d756SThomas Bogendoerfer select ARC_PROMLIB 372a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 3737a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 3742f9237d4SChristoph Hellwig select DMA_OPS 3750e2794b0SRalf Baechle select FW_ARC 3760e2794b0SRalf Baechle select FW_ARC32 3775e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 37842f77542SRalf Baechle select CEVT_R4K 379940f6b48SRalf Baechle select CSRC_R4K 380e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 3815e83d430SRalf Baechle select GENERIC_ISA_DMA 3828a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 38367e38cf2SRalf Baechle select IRQ_MIPS_CPU 384d865bea4SRalf Baechle select I8253 3855e83d430SRalf Baechle select I8259 3865e83d430SRalf Baechle select ISA 3877cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 3885e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 3897d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3901723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 3911da177e4SLinus Torvalds help 3925e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 3935e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 394692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 3955e83d430SRalf Baechle Olivetti M700-10 workstations. 3965e83d430SRalf Baechle 397de361e8bSPaul Burtonconfig MACH_INGENIC 398de361e8bSPaul Burton bool "Ingenic SoC based machines" 3995ebabe59SLars-Peter Clausen select SYS_SUPPORTS_32BIT_KERNEL 4005ebabe59SLars-Peter Clausen select SYS_SUPPORTS_LITTLE_ENDIAN 401f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 402b35d2653SDaniel Silsby select CPU_SUPPORTS_HUGEPAGES 4035ebabe59SLars-Peter Clausen select DMA_NONCOHERENT 40467e38cf2SRalf Baechle select IRQ_MIPS_CPU 40537b4c3caSPaul Cercueil select PINCTRL 406d30a2b47SLinus Walleij select GPIOLIB 407ff1930c6SPaul Burton select COMMON_CLK 40883bc7692SLars-Peter Clausen select GENERIC_IRQ_CHIP 40915205fc0SPaul Cercueil select BUILTIN_DTB if MIPS_NO_APPENDED_DTB 410ffb1843dSPaul Burton select USE_OF 4115ebabe59SLars-Peter Clausen 412171bb2f1SJohn Crispinconfig LANTIQ 413171bb2f1SJohn Crispin bool "Lantiq based platforms" 414171bb2f1SJohn Crispin select DMA_NONCOHERENT 41567e38cf2SRalf Baechle select IRQ_MIPS_CPU 416171bb2f1SJohn Crispin select CEVT_R4K 417171bb2f1SJohn Crispin select CSRC_R4K 418171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 419171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 420171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 421171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 422377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 423171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 424f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 425171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 426d30a2b47SLinus Walleij select GPIOLIB 427171bb2f1SJohn Crispin select SWAP_IO_SPACE 428171bb2f1SJohn Crispin select BOOT_RAW 429287e3f3fSJohn Crispin select CLKDEV_LOOKUP 430bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 431a0392222SJohn Crispin select USE_OF 4323f8c50c9SJohn Crispin select PINCTRL 4333f8c50c9SJohn Crispin select PINCTRL_LANTIQ 434c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 435c530781cSJohn Crispin select RESET_CONTROLLER 436171bb2f1SJohn Crispin 43730ad29bbSHuacai Chenconfig MACH_LOONGSON32 438caed1d1bSHuacai Chen bool "Loongson 32-bit family of machines" 439c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 440ade299d8SYoichi Yuasa help 44130ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 44285749d24SWu Zhangjin 44330ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 44430ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 44530ad29bbSHuacai Chen Sciences (CAS). 446ade299d8SYoichi Yuasa 44771e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF 44871e2f4ddSJiaxun Yang bool "Loongson-2E/F family of machines" 449ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 450ca585cf9SKelvin Cheung help 45171e2f4ddSJiaxun Yang This enables the support of early Loongson-2E/F family of machines. 452ca585cf9SKelvin Cheung 45371e2f4ddSJiaxun Yangconfig MACH_LOONGSON64 454caed1d1bSHuacai Chen bool "Loongson 64-bit family of machines" 4556fbde6b4SJiaxun Yang select ARCH_SPARSEMEM_ENABLE 4566fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_PARPORT 4576fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_SERIO 4586fbde6b4SJiaxun Yang select GENERIC_ISA_DMA_SUPPORT_BROKEN 4596fbde6b4SJiaxun Yang select BOOT_ELF32 4606fbde6b4SJiaxun Yang select BOARD_SCACHE 4616fbde6b4SJiaxun Yang select CSRC_R4K 4626fbde6b4SJiaxun Yang select CEVT_R4K 4636fbde6b4SJiaxun Yang select CPU_HAS_WB 4646fbde6b4SJiaxun Yang select FORCE_PCI 4656fbde6b4SJiaxun Yang select ISA 4666fbde6b4SJiaxun Yang select I8259 4676fbde6b4SJiaxun Yang select IRQ_MIPS_CPU 4687d6d2837SJiaxun Yang select NO_EXCEPT_FILL 4695125bfeeSTiezhu Yang select NR_CPUS_DEFAULT_64 4706fbde6b4SJiaxun Yang select USE_GENERIC_EARLY_PRINTK_8250 4716423e59aSJiaxun Yang select PCI_DRIVERS_GENERIC 4726fbde6b4SJiaxun Yang select SYS_HAS_CPU_LOONGSON64 4736fbde6b4SJiaxun Yang select SYS_HAS_EARLY_PRINTK 4746fbde6b4SJiaxun Yang select SYS_SUPPORTS_SMP 4756fbde6b4SJiaxun Yang select SYS_SUPPORTS_HOTPLUG_CPU 4766fbde6b4SJiaxun Yang select SYS_SUPPORTS_NUMA 4776fbde6b4SJiaxun Yang select SYS_SUPPORTS_64BIT_KERNEL 4786fbde6b4SJiaxun Yang select SYS_SUPPORTS_HIGHMEM 4796fbde6b4SJiaxun Yang select SYS_SUPPORTS_LITTLE_ENDIAN 48071e2f4ddSJiaxun Yang select SYS_SUPPORTS_ZBOOT 4816fbde6b4SJiaxun Yang select ZONE_DMA32 4826fbde6b4SJiaxun Yang select NUMA 48387fcfa7bSJiaxun Yang select COMMON_CLK 48487fcfa7bSJiaxun Yang select USE_OF 48587fcfa7bSJiaxun Yang select BUILTIN_DTB 48639c1485cSHuacai Chen select PCI_HOST_GENERIC 48771e2f4ddSJiaxun Yang help 488caed1d1bSHuacai Chen This enables the support of Loongson-2/3 family of machines. 489caed1d1bSHuacai Chen 490caed1d1bSHuacai Chen Loongson-2 and Loongson-3 are 64-bit general-purpose processors with 491caed1d1bSHuacai Chen GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E 492caed1d1bSHuacai Chen and Loongson-2F which will be removed), developed by the Institute 493caed1d1bSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS). 494ca585cf9SKelvin Cheung 4956a438309SAndrew Brestickerconfig MACH_PISTACHIO 4966a438309SAndrew Bresticker bool "IMG Pistachio SoC based boards" 4976a438309SAndrew Bresticker select BOOT_ELF32 4986a438309SAndrew Bresticker select BOOT_RAW 4996a438309SAndrew Bresticker select CEVT_R4K 5006a438309SAndrew Bresticker select CLKSRC_MIPS_GIC 5016a438309SAndrew Bresticker select COMMON_CLK 5026a438309SAndrew Bresticker select CSRC_R4K 503645c7827SZubair Lutfullah Kakakhel select DMA_NONCOHERENT 504d30a2b47SLinus Walleij select GPIOLIB 50567e38cf2SRalf Baechle select IRQ_MIPS_CPU 5066a438309SAndrew Bresticker select MFD_SYSCON 5076a438309SAndrew Bresticker select MIPS_CPU_SCACHE 5086a438309SAndrew Bresticker select MIPS_GIC 5096a438309SAndrew Bresticker select PINCTRL 5106a438309SAndrew Bresticker select REGULATOR 5116a438309SAndrew Bresticker select SYS_HAS_CPU_MIPS32_R2 5126a438309SAndrew Bresticker select SYS_SUPPORTS_32BIT_KERNEL 5136a438309SAndrew Bresticker select SYS_SUPPORTS_LITTLE_ENDIAN 5146a438309SAndrew Bresticker select SYS_SUPPORTS_MIPS_CPS 5156a438309SAndrew Bresticker select SYS_SUPPORTS_MULTITHREADING 51641cc07beSMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 5176a438309SAndrew Bresticker select SYS_SUPPORTS_ZBOOT 518018f62eeSEzequiel Garcia select SYS_HAS_EARLY_PRINTK 519018f62eeSEzequiel Garcia select USE_GENERIC_EARLY_PRINTK_8250 5206a438309SAndrew Bresticker select USE_OF 5216a438309SAndrew Bresticker help 5226a438309SAndrew Bresticker This enables support for the IMG Pistachio SoC platform. 5236a438309SAndrew Bresticker 5241da177e4SLinus Torvaldsconfig MIPS_MALTA 5253fa986faSMartin Michlmayr bool "MIPS Malta board" 52661ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 527a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 5287a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 5291da177e4SLinus Torvalds select BOOT_ELF32 530fa71c960SRalf Baechle select BOOT_RAW 531e8823d26SPaul Burton select BUILTIN_DTB 53242f77542SRalf Baechle select CEVT_R4K 533fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 53442b002abSGuenter Roeck select COMMON_CLK 53547bf2b03SMaksym Kokhan select CSRC_R4K 536885014bcSFelix Fietkau select DMA_MAYBE_COHERENT 5371da177e4SLinus Torvalds select GENERIC_ISA_DMA 5388a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 539eb01d42aSChristoph Hellwig select HAVE_PCI 540d865bea4SRalf Baechle select I8253 5411da177e4SLinus Torvalds select I8259 54247bf2b03SMaksym Kokhan select IRQ_MIPS_CPU 5435e83d430SRalf Baechle select MIPS_BONITO64 5449318c51aSChris Dearman select MIPS_CPU_SCACHE 54547bf2b03SMaksym Kokhan select MIPS_GIC 546a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 5475e83d430SRalf Baechle select MIPS_MSC 54847bf2b03SMaksym Kokhan select PCI_GT64XXX_PCI0 549ecafe3e9SPaul Burton select SMP_UP if SMP 5501da177e4SLinus Torvalds select SWAP_IO_SPACE 5517cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5527cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 553bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 554c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 555575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5567cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5575d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 558575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5597cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5607cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 561ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 562ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5635e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 564c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5655e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 566424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 56747bf2b03SMaksym Kokhan select SYS_SUPPORTS_MIPS16 5680365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 569e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 570f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 57147bf2b03SMaksym Kokhan select SYS_SUPPORTS_RELOCATABLE 5729693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 573f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 5741b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 575e8823d26SPaul Burton select USE_OF 576886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 577abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 5781da177e4SLinus Torvalds help 579f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5801da177e4SLinus Torvalds board. 5811da177e4SLinus Torvalds 5822572f00dSJoshua Hendersonconfig MACH_PIC32 5832572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5842572f00dSJoshua Henderson help 5852572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 5862572f00dSJoshua Henderson 5872572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 5882572f00dSJoshua Henderson microcontrollers. 5892572f00dSJoshua Henderson 5905e83d430SRalf Baechleconfig MACH_VR41XX 59174142d65SYoichi Yuasa bool "NEC VR4100 series based machines" 59242f77542SRalf Baechle select CEVT_R4K 593940f6b48SRalf Baechle select CSRC_R4K 5947cf8053bSRalf Baechle select SYS_HAS_CPU_VR41XX 595377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 596d30a2b47SLinus Walleij select GPIOLIB 5975e83d430SRalf Baechle 598ae2b5bb6SJohn Crispinconfig RALINK 599ae2b5bb6SJohn Crispin bool "Ralink based machines" 600ae2b5bb6SJohn Crispin select CEVT_R4K 601ae2b5bb6SJohn Crispin select CSRC_R4K 602ae2b5bb6SJohn Crispin select BOOT_RAW 603ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 60467e38cf2SRalf Baechle select IRQ_MIPS_CPU 605ae2b5bb6SJohn Crispin select USE_OF 606ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 607ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 608ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 609ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 610377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 611ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 612ae2b5bb6SJohn Crispin select CLKDEV_LOOKUP 6132a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6142a153f1cSJohn Crispin select RESET_CONTROLLER 615ae2b5bb6SJohn Crispin 6161da177e4SLinus Torvaldsconfig SGI_IP22 6173fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 618c0de00b2SThomas Bogendoerfer select ARC_MEMORY 61939b2d756SThomas Bogendoerfer select ARC_PROMLIB 6200e2794b0SRalf Baechle select FW_ARC 6210e2794b0SRalf Baechle select FW_ARC32 6227a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 6231da177e4SLinus Torvalds select BOOT_ELF32 62442f77542SRalf Baechle select CEVT_R4K 625940f6b48SRalf Baechle select CSRC_R4K 626e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6271da177e4SLinus Torvalds select DMA_NONCOHERENT 6286630a8e5SChristoph Hellwig select HAVE_EISA 629d865bea4SRalf Baechle select I8253 63068de4803SThomas Bogendoerfer select I8259 6311da177e4SLinus Torvalds select IP22_CPU_SCACHE 63267e38cf2SRalf Baechle select IRQ_MIPS_CPU 633aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 634e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 635e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 63636e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 637e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 638e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 639e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6401da177e4SLinus Torvalds select SWAP_IO_SPACE 6417cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6427cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 643c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 644ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 645ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6465e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 647802b8362SThomas Bogendoerfer select WAR_R4600_V1_INDEX_ICACHEOP 6485e5b6527SThomas Bogendoerfer select WAR_R4600_V1_HIT_CACHEOP 64944def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 650930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6511da177e4SLinus Torvalds help 6521da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 6531da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 6541da177e4SLinus Torvalds that runs on these, say Y here. 6551da177e4SLinus Torvalds 6561da177e4SLinus Torvaldsconfig SGI_IP27 6573fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 65854aed4ddSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 659397dc00eSMike Rapoport select ARCH_SPARSEMEM_ENABLE 6600e2794b0SRalf Baechle select FW_ARC 6610e2794b0SRalf Baechle select FW_ARC64 662e9422427SThomas Bogendoerfer select ARC_CMDLINE_ONLY 6635e83d430SRalf Baechle select BOOT_ELF64 664e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 66536a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 666eb01d42aSChristoph Hellwig select HAVE_PCI 66769a07a41SThomas Bogendoerfer select IRQ_MIPS_CPU 668e6308b6dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 669130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 670a57140e9SThomas Bogendoerfer select PCI_DRIVERS_GENERIC 671a57140e9SThomas Bogendoerfer select PCI_XTALK_BRIDGE 6727cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 673ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6745e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 675d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 6761a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 677256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 678930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6796c86a302SMike Rapoport select NUMA 6801da177e4SLinus Torvalds help 6811da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 6821da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 6831da177e4SLinus Torvalds here. 6841da177e4SLinus Torvalds 685e2defae5SThomas Bogendoerferconfig SGI_IP28 6867d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 687c0de00b2SThomas Bogendoerfer select ARC_MEMORY 68839b2d756SThomas Bogendoerfer select ARC_PROMLIB 6890e2794b0SRalf Baechle select FW_ARC 6900e2794b0SRalf Baechle select FW_ARC64 6917a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 692e2defae5SThomas Bogendoerfer select BOOT_ELF64 693e2defae5SThomas Bogendoerfer select CEVT_R4K 694e2defae5SThomas Bogendoerfer select CSRC_R4K 695e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 696e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 697e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 69867e38cf2SRalf Baechle select IRQ_MIPS_CPU 6996630a8e5SChristoph Hellwig select HAVE_EISA 700e2defae5SThomas Bogendoerfer select I8253 701e2defae5SThomas Bogendoerfer select I8259 702e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 703e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 7045b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 705e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 706e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 707e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 708e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 709e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 710c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 711e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 712e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 713256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 714dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 715e2defae5SThomas Bogendoerfer help 716e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 717e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 718e2defae5SThomas Bogendoerfer 7197505576dSThomas Bogendoerferconfig SGI_IP30 7207505576dSThomas Bogendoerfer bool "SGI IP30 (Octane/Octane2)" 7217505576dSThomas Bogendoerfer select ARCH_HAS_PHYS_TO_DMA 7227505576dSThomas Bogendoerfer select FW_ARC 7237505576dSThomas Bogendoerfer select FW_ARC64 7247505576dSThomas Bogendoerfer select BOOT_ELF64 7257505576dSThomas Bogendoerfer select CEVT_R4K 7267505576dSThomas Bogendoerfer select CSRC_R4K 7277505576dSThomas Bogendoerfer select SYNC_R4K if SMP 7287505576dSThomas Bogendoerfer select ZONE_DMA32 7297505576dSThomas Bogendoerfer select HAVE_PCI 7307505576dSThomas Bogendoerfer select IRQ_MIPS_CPU 7317505576dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 7327505576dSThomas Bogendoerfer select NR_CPUS_DEFAULT_2 7337505576dSThomas Bogendoerfer select PCI_DRIVERS_GENERIC 7347505576dSThomas Bogendoerfer select PCI_XTALK_BRIDGE 7357505576dSThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 7367505576dSThomas Bogendoerfer select SYS_HAS_CPU_R10000 7377505576dSThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 7387505576dSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 7397505576dSThomas Bogendoerfer select SYS_SUPPORTS_SMP 740256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 7417505576dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 7427505576dSThomas Bogendoerfer select ARC_MEMORY 7437505576dSThomas Bogendoerfer help 7447505576dSThomas Bogendoerfer These are the SGI Octane and Octane2 graphics workstations. To 7457505576dSThomas Bogendoerfer compile a Linux kernel that runs on these, say Y here. 7467505576dSThomas Bogendoerfer 7471da177e4SLinus Torvaldsconfig SGI_IP32 748cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 74939b2d756SThomas Bogendoerfer select ARC_MEMORY 75039b2d756SThomas Bogendoerfer select ARC_PROMLIB 75103df8229SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 7520e2794b0SRalf Baechle select FW_ARC 7530e2794b0SRalf Baechle select FW_ARC32 7541da177e4SLinus Torvalds select BOOT_ELF32 75542f77542SRalf Baechle select CEVT_R4K 756940f6b48SRalf Baechle select CSRC_R4K 7571da177e4SLinus Torvalds select DMA_NONCOHERENT 758eb01d42aSChristoph Hellwig select HAVE_PCI 75967e38cf2SRalf Baechle select IRQ_MIPS_CPU 7601da177e4SLinus Torvalds select R5000_CPU_SCACHE 7611da177e4SLinus Torvalds select RM7000_CPU_SCACHE 7627cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 7637cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 7647cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 765dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 766ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7675e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 768886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 7691da177e4SLinus Torvalds help 7701da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 7711da177e4SLinus Torvalds 772ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 773ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 7745e83d430SRalf Baechle select BOOT_ELF32 7755e83d430SRalf Baechle select SIBYTE_BCM1120 7765e83d430SRalf Baechle select SWAP_IO_SPACE 7777cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7785e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7795e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7805e83d430SRalf Baechle 781ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 782ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 7835e83d430SRalf Baechle select BOOT_ELF32 7845e83d430SRalf Baechle select SIBYTE_BCM1120 7855e83d430SRalf Baechle select SWAP_IO_SPACE 7867cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7875e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7885e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7895e83d430SRalf Baechle 7905e83d430SRalf Baechleconfig SIBYTE_CRHONE 7913fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 7925e83d430SRalf Baechle select BOOT_ELF32 7935e83d430SRalf Baechle select SIBYTE_BCM1125 7945e83d430SRalf Baechle select SWAP_IO_SPACE 7957cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7965e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7975e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 7985e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7995e83d430SRalf Baechle 800ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 801ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 802ade299d8SYoichi Yuasa select BOOT_ELF32 803ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 804ade299d8SYoichi Yuasa select SWAP_IO_SPACE 805ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 806ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 807ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 808ade299d8SYoichi Yuasa 809ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 810ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 811ade299d8SYoichi Yuasa select BOOT_ELF32 812fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 813ade299d8SYoichi Yuasa select SIBYTE_SB1250 814ade299d8SYoichi Yuasa select SWAP_IO_SPACE 815ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 816ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 817ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 818ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 819cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 820e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 821ade299d8SYoichi Yuasa 822ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 823ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 824ade299d8SYoichi Yuasa select BOOT_ELF32 825fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 826ade299d8SYoichi Yuasa select SIBYTE_SB1250 827ade299d8SYoichi Yuasa select SWAP_IO_SPACE 828ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 829ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 830ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 831ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 832756d6d83SMaciej W. Rozycki select ZONE_DMA32 if 64BIT 833ade299d8SYoichi Yuasa 834ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 835ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 836ade299d8SYoichi Yuasa select BOOT_ELF32 837ade299d8SYoichi Yuasa select SIBYTE_SB1250 838ade299d8SYoichi Yuasa select SWAP_IO_SPACE 839ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 840ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 841ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 842e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 843ade299d8SYoichi Yuasa 844ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 845ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 846ade299d8SYoichi Yuasa select BOOT_ELF32 847ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 848ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 849ade299d8SYoichi Yuasa select SWAP_IO_SPACE 850ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 851ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 852651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 853ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 854cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 855e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 856ade299d8SYoichi Yuasa 85714b36af4SThomas Bogendoerferconfig SNI_RM 85814b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 85939b2d756SThomas Bogendoerfer select ARC_MEMORY 86039b2d756SThomas Bogendoerfer select ARC_PROMLIB 8610e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 8620e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 863aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 8645e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 865a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 8667a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 8675e83d430SRalf Baechle select BOOT_ELF32 86842f77542SRalf Baechle select CEVT_R4K 869940f6b48SRalf Baechle select CSRC_R4K 870e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 8715e83d430SRalf Baechle select DMA_NONCOHERENT 8725e83d430SRalf Baechle select GENERIC_ISA_DMA 8736630a8e5SChristoph Hellwig select HAVE_EISA 8748a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 875eb01d42aSChristoph Hellwig select HAVE_PCI 87667e38cf2SRalf Baechle select IRQ_MIPS_CPU 877d865bea4SRalf Baechle select I8253 8785e83d430SRalf Baechle select I8259 8795e83d430SRalf Baechle select ISA 8804a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 8817cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 8824a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 883c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 8844a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 88536a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 886ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 8877d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 8884a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 8895e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8905e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 89144def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 8921da177e4SLinus Torvalds help 89314b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 89414b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 8955e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 8965e83d430SRalf Baechle support this machine type. 8971da177e4SLinus Torvalds 898edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX 899edcaf1a6SAtsushi Nemoto bool "Toshiba TX39 series based machines" 9005e83d430SRalf Baechle 901edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 902edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 90324a1c023SThomas Bogendoerfer select WAR_TX49XX_ICACHE_INDEX_INV 90423fbee9dSRalf Baechle 90573b4390fSRalf Baechleconfig MIKROTIK_RB532 90673b4390fSRalf Baechle bool "Mikrotik RB532 boards" 90773b4390fSRalf Baechle select CEVT_R4K 90873b4390fSRalf Baechle select CSRC_R4K 90973b4390fSRalf Baechle select DMA_NONCOHERENT 910eb01d42aSChristoph Hellwig select HAVE_PCI 91167e38cf2SRalf Baechle select IRQ_MIPS_CPU 91273b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 91373b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 91473b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 91573b4390fSRalf Baechle select SWAP_IO_SPACE 91673b4390fSRalf Baechle select BOOT_RAW 917d30a2b47SLinus Walleij select GPIOLIB 918930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 91973b4390fSRalf Baechle help 92073b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 92173b4390fSRalf Baechle based on the IDT RC32434 SoC. 92273b4390fSRalf Baechle 9239ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 9249ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 925a86c7f72SDavid Daney select CEVT_R4K 926ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 9271753d50cSChristoph Hellwig select HAVE_RAPIDIO 928d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 929a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 930a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 931f65aad41SRalf Baechle select EDAC_SUPPORT 932b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 93373569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 93473569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 935a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 9365e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 937eb01d42aSChristoph Hellwig select HAVE_PCI 93878bdbbacSMasahiro Yamada select HAVE_PLAT_DELAY 93978bdbbacSMasahiro Yamada select HAVE_PLAT_FW_INIT_CMDLINE 94078bdbbacSMasahiro Yamada select HAVE_PLAT_MEMCPY 941f00e001eSDavid Daney select ZONE_DMA32 942465aaed0SDavid Daney select HOLES_IN_ZONE 943d30a2b47SLinus Walleij select GPIOLIB 9446e511163SDavid Daney select USE_OF 9456e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9466e511163SDavid Daney select SYS_SUPPORTS_SMP 9477820b84bSDavid Daney select NR_CPUS_DEFAULT_64 9487820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 949e326479fSAndrew Bresticker select BUILTIN_DTB 9508c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 95109230cbcSChristoph Hellwig select SWIOTLB 9523ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 953a86c7f72SDavid Daney help 954a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 955a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 956a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 957a86c7f72SDavid Daney Some of the supported boards are: 958a86c7f72SDavid Daney EBT3000 959a86c7f72SDavid Daney EBH3000 960a86c7f72SDavid Daney EBH3100 961a86c7f72SDavid Daney Thunder 962a86c7f72SDavid Daney Kodama 963a86c7f72SDavid Daney Hikari 964a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 965a86c7f72SDavid Daney 9667f058e85SJayachandran Cconfig NLM_XLR_BOARD 9677f058e85SJayachandran C bool "Netlogic XLR/XLS based systems" 9687f058e85SJayachandran C select BOOT_ELF32 9697f058e85SJayachandran C select NLM_COMMON 9707f058e85SJayachandran C select SYS_HAS_CPU_XLR 9717f058e85SJayachandran C select SYS_SUPPORTS_SMP 972eb01d42aSChristoph Hellwig select HAVE_PCI 9737f058e85SJayachandran C select SWAP_IO_SPACE 9747f058e85SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9757f058e85SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 976d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 9777f058e85SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9787f058e85SJayachandran C select SYS_SUPPORTS_HIGHMEM 9797f058e85SJayachandran C select NR_CPUS_DEFAULT_32 9807f058e85SJayachandran C select CEVT_R4K 9817f058e85SJayachandran C select CSRC_R4K 98267e38cf2SRalf Baechle select IRQ_MIPS_CPU 983b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9847f058e85SJayachandran C select SYNC_R4K 9857f058e85SJayachandran C select SYS_HAS_EARLY_PRINTK 9868f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 9878f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 9887f058e85SJayachandran C help 9897f058e85SJayachandran C Support for systems based on Netlogic XLR and XLS processors. 9907f058e85SJayachandran C Say Y here if you have a XLR or XLS based board. 9917f058e85SJayachandran C 9921c773ea4SJayachandran Cconfig NLM_XLP_BOARD 9931c773ea4SJayachandran C bool "Netlogic XLP based systems" 9941c773ea4SJayachandran C select BOOT_ELF32 9951c773ea4SJayachandran C select NLM_COMMON 9961c773ea4SJayachandran C select SYS_HAS_CPU_XLP 9971c773ea4SJayachandran C select SYS_SUPPORTS_SMP 998eb01d42aSChristoph Hellwig select HAVE_PCI 9991c773ea4SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 10001c773ea4SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 1001d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1002d30a2b47SLinus Walleij select GPIOLIB 10031c773ea4SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 10041c773ea4SJayachandran C select SYS_SUPPORTS_LITTLE_ENDIAN 10051c773ea4SJayachandran C select SYS_SUPPORTS_HIGHMEM 10061c773ea4SJayachandran C select NR_CPUS_DEFAULT_32 10071c773ea4SJayachandran C select CEVT_R4K 10081c773ea4SJayachandran C select CSRC_R4K 100967e38cf2SRalf Baechle select IRQ_MIPS_CPU 1010b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 10111c773ea4SJayachandran C select SYNC_R4K 10121c773ea4SJayachandran C select SYS_HAS_EARLY_PRINTK 10132f6528e1SJayachandran C select USE_OF 10148f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 10158f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 10161c773ea4SJayachandran C help 10171c773ea4SJayachandran C This board is based on Netlogic XLP Processor. 10181c773ea4SJayachandran C Say Y here if you have a XLP based board. 10191c773ea4SJayachandran C 10201da177e4SLinus Torvaldsendchoice 10211da177e4SLinus Torvalds 1022e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 10233b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 1024d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 1025a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 1026e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 10278945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 1028eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 10295e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 10305ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig" 10318ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 10322572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1033af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig" 1034ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 103529c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 103638b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 103722b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 10385e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig" 1039a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 104071e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig" 104130ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 104230ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 10437f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig" 104438b18f72SRalf Baechle 10455e83d430SRalf Baechleendmenu 10465e83d430SRalf Baechle 10473c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 10483c9ee7efSAkinobu Mita bool 10493c9ee7efSAkinobu Mita default y 10503c9ee7efSAkinobu Mita 10511da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 10521da177e4SLinus Torvalds bool 10531da177e4SLinus Torvalds default y 10541da177e4SLinus Torvalds 1055ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 10561cc89038SAtsushi Nemoto bool 10571cc89038SAtsushi Nemoto default y 10581cc89038SAtsushi Nemoto 10591da177e4SLinus Torvalds# 10601da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 10611da177e4SLinus Torvalds# 10620e2794b0SRalf Baechleconfig FW_ARC 10631da177e4SLinus Torvalds bool 10641da177e4SLinus Torvalds 106561ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 106661ed242dSRalf Baechle bool 106761ed242dSRalf Baechle 10689267a30dSMarc St-Jeanconfig BOOT_RAW 10699267a30dSMarc St-Jean bool 10709267a30dSMarc St-Jean 1071217dd11eSRalf Baechleconfig CEVT_BCM1480 1072217dd11eSRalf Baechle bool 1073217dd11eSRalf Baechle 10746457d9fcSYoichi Yuasaconfig CEVT_DS1287 10756457d9fcSYoichi Yuasa bool 10766457d9fcSYoichi Yuasa 10771097c6acSYoichi Yuasaconfig CEVT_GT641XX 10781097c6acSYoichi Yuasa bool 10791097c6acSYoichi Yuasa 108042f77542SRalf Baechleconfig CEVT_R4K 108142f77542SRalf Baechle bool 108242f77542SRalf Baechle 1083217dd11eSRalf Baechleconfig CEVT_SB1250 1084217dd11eSRalf Baechle bool 1085217dd11eSRalf Baechle 1086229f773eSAtsushi Nemotoconfig CEVT_TXX9 1087229f773eSAtsushi Nemoto bool 1088229f773eSAtsushi Nemoto 1089217dd11eSRalf Baechleconfig CSRC_BCM1480 1090217dd11eSRalf Baechle bool 1091217dd11eSRalf Baechle 10924247417dSYoichi Yuasaconfig CSRC_IOASIC 10934247417dSYoichi Yuasa bool 10944247417dSYoichi Yuasa 1095940f6b48SRalf Baechleconfig CSRC_R4K 109638586428SSerge Semin select CLOCKSOURCE_WATCHDOG if CPU_FREQ 1097940f6b48SRalf Baechle bool 1098940f6b48SRalf Baechle 1099217dd11eSRalf Baechleconfig CSRC_SB1250 1100217dd11eSRalf Baechle bool 1101217dd11eSRalf Baechle 1102a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1103a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1104a7f4df4eSAlex Smith 1105a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1106d30a2b47SLinus Walleij select GPIOLIB 1107a9aec7feSAtsushi Nemoto bool 1108a9aec7feSAtsushi Nemoto 11090e2794b0SRalf Baechleconfig FW_CFE 1110df78b5c8SAurelien Jarno bool 1111df78b5c8SAurelien Jarno 111240e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 111340e084a5SRalf Baechle bool 111440e084a5SRalf Baechle 1115885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT 1116f3ecc0ffSChristoph Hellwig select ARCH_HAS_DMA_COHERENCE_H 1117885014bcSFelix Fietkau select DMA_NONCOHERENT 1118885014bcSFelix Fietkau bool 1119885014bcSFelix Fietkau 112020d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 112120d33064SPaul Burton bool 1122347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 11235748e1b3SChristoph Hellwig select DMA_NONCOHERENT 112420d33064SPaul Burton 11251da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 11261da177e4SLinus Torvalds bool 1127db91427bSChristoph Hellwig # 1128db91427bSChristoph Hellwig # MIPS allows mixing "slightly different" Cacheability and Coherency 1129db91427bSChristoph Hellwig # Attribute bits. It is believed that the uncached access through 1130db91427bSChristoph Hellwig # KSEG1 and the implementation specific "uncached accelerated" used 1131db91427bSChristoph Hellwig # by pgprot_writcombine can be mixed, and the latter sometimes provides 1132db91427bSChristoph Hellwig # significant advantages. 1133db91427bSChristoph Hellwig # 1134419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE 1135fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_PREP_COHERENT 1136f8c55dc6SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1137fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_SET_UNCACHED 113834dc0ea6SChristoph Hellwig select DMA_NONCOHERENT_MMAP 1139f8c55dc6SChristoph Hellwig select DMA_NONCOHERENT_CACHE_SYNC 114034dc0ea6SChristoph Hellwig select NEED_DMA_MAP_STATE 11414ce588cdSRalf Baechle 114236a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11431da177e4SLinus Torvalds bool 11441da177e4SLinus Torvalds 11451b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1146dbb74540SRalf Baechle bool 1147dbb74540SRalf Baechle 11481da177e4SLinus Torvaldsconfig MIPS_BONITO64 11491da177e4SLinus Torvalds bool 11501da177e4SLinus Torvalds 11511da177e4SLinus Torvaldsconfig MIPS_MSC 11521da177e4SLinus Torvalds bool 11531da177e4SLinus Torvalds 115439b8d525SRalf Baechleconfig SYNC_R4K 115539b8d525SRalf Baechle bool 115639b8d525SRalf Baechle 1157ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1158d388d685SMaciej W. Rozycki def_bool n 1159d388d685SMaciej W. Rozycki 11604e0748f5SMarkos Chandrasconfig GENERIC_CSUM 116118d84e2eSAlexander Lobakin def_bool CPU_NO_LOAD_STORE_LR 11624e0748f5SMarkos Chandras 11638313da30SRalf Baechleconfig GENERIC_ISA_DMA 11648313da30SRalf Baechle bool 11658313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1166a35bee8aSNamhyung Kim select ISA_DMA_API 11678313da30SRalf Baechle 1168aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1169aa414dffSRalf Baechle bool 11708313da30SRalf Baechle select GENERIC_ISA_DMA 1171aa414dffSRalf Baechle 117278bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY 117378bdbbacSMasahiro Yamada bool 117478bdbbacSMasahiro Yamada 117578bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE 117678bdbbacSMasahiro Yamada bool 117778bdbbacSMasahiro Yamada 117878bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY 117978bdbbacSMasahiro Yamada bool 118078bdbbacSMasahiro Yamada 1181a35bee8aSNamhyung Kimconfig ISA_DMA_API 1182a35bee8aSNamhyung Kim bool 1183a35bee8aSNamhyung Kim 1184465aaed0SDavid Daneyconfig HOLES_IN_ZONE 1185465aaed0SDavid Daney bool 1186465aaed0SDavid Daney 11878c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 11888c530ea3SMatt Redfearn bool 11898c530ea3SMatt Redfearn help 11908c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 11918c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 11928c530ea3SMatt Redfearn to allow access to command line and entropy sources. 11938c530ea3SMatt Redfearn 1194f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT 1195f381bf6dSDavid Daney def_bool y 1196f381bf6dSDavid Daney depends on BPF_JIT && HAVE_CBPF_JIT 1197f381bf6dSDavid Daney 1198f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT 1199f381bf6dSDavid Daney def_bool y 1200f381bf6dSDavid Daney depends on BPF_JIT && HAVE_EBPF_JIT 1201f381bf6dSDavid Daney 1202f381bf6dSDavid Daney 12035e83d430SRalf Baechle# 12046b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 12055e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 12065e83d430SRalf Baechle# choice statement should be more obvious to the user. 12075e83d430SRalf Baechle# 12085e83d430SRalf Baechlechoice 12096b2aac42SMasanari Iida prompt "Endianness selection" 12101da177e4SLinus Torvalds help 12111da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 12125e83d430SRalf Baechle byte order. These modes require different kernels and a different 12133cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 12145e83d430SRalf Baechle particular system but some systems are just as commonly used in the 12153dde6ad8SDavid Sterba one or the other endianness. 12165e83d430SRalf Baechle 12175e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 12185e83d430SRalf Baechle bool "Big endian" 12195e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 12205e83d430SRalf Baechle 12215e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 12225e83d430SRalf Baechle bool "Little endian" 12235e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 12245e83d430SRalf Baechle 12255e83d430SRalf Baechleendchoice 12265e83d430SRalf Baechle 122722b0763aSDavid Daneyconfig EXPORT_UASM 122822b0763aSDavid Daney bool 122922b0763aSDavid Daney 12302116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12312116245eSRalf Baechle bool 12322116245eSRalf Baechle 12335e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 12345e83d430SRalf Baechle bool 12355e83d430SRalf Baechle 12365e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 12375e83d430SRalf Baechle bool 12381da177e4SLinus Torvalds 12399cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS 12409cffd154SDavid Daney bool 124145e03e62SDaniel Silsby depends on CPU_SUPPORTS_HUGEPAGES 12429cffd154SDavid Daney default y 12439cffd154SDavid Daney 1244aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1245aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1246aa1762f4SDavid Daney 12471da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K 12481da177e4SLinus Torvalds bool 12491da177e4SLinus Torvalds 12509267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 12519267a30dSMarc St-Jean bool 12529267a30dSMarc St-Jean 12539267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 12549267a30dSMarc St-Jean bool 12559267a30dSMarc St-Jean 12568420fd00SAtsushi Nemotoconfig IRQ_TXX9 12578420fd00SAtsushi Nemoto bool 12588420fd00SAtsushi Nemoto 1259d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1260d5ab1a69SYoichi Yuasa bool 1261d5ab1a69SYoichi Yuasa 1262252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 12631da177e4SLinus Torvalds bool 12641da177e4SLinus Torvalds 1265a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE 1266a57140e9SThomas Bogendoerfer bool 1267a57140e9SThomas Bogendoerfer 12689267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 12699267a30dSMarc St-Jean bool 12709267a30dSMarc St-Jean 1271a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1272a7e07b1aSMarkos Chandras bool 1273a7e07b1aSMarkos Chandras 12741da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 12751da177e4SLinus Torvalds bool 12761da177e4SLinus Torvalds 1277e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1278e2defae5SThomas Bogendoerfer bool 1279e2defae5SThomas Bogendoerfer 12805b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 12815b438c44SThomas Bogendoerfer bool 12825b438c44SThomas Bogendoerfer 1283e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1284e2defae5SThomas Bogendoerfer bool 1285e2defae5SThomas Bogendoerfer 1286e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1287e2defae5SThomas Bogendoerfer bool 1288e2defae5SThomas Bogendoerfer 1289e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1290e2defae5SThomas Bogendoerfer bool 1291e2defae5SThomas Bogendoerfer 1292e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1293e2defae5SThomas Bogendoerfer bool 1294e2defae5SThomas Bogendoerfer 1295e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1296e2defae5SThomas Bogendoerfer bool 1297e2defae5SThomas Bogendoerfer 12980e2794b0SRalf Baechleconfig FW_ARC32 12995e83d430SRalf Baechle bool 13005e83d430SRalf Baechle 1301aaa9fad3SPaul Bolleconfig FW_SNIPROM 1302231a35d3SThomas Bogendoerfer bool 1303231a35d3SThomas Bogendoerfer 13041da177e4SLinus Torvaldsconfig BOOT_ELF32 13051da177e4SLinus Torvalds bool 13061da177e4SLinus Torvalds 1307930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1308930beb5aSFlorian Fainelli bool 1309930beb5aSFlorian Fainelli 1310930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1311930beb5aSFlorian Fainelli bool 1312930beb5aSFlorian Fainelli 1313930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1314930beb5aSFlorian Fainelli bool 1315930beb5aSFlorian Fainelli 1316930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1317930beb5aSFlorian Fainelli bool 1318930beb5aSFlorian Fainelli 13191da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 13201da177e4SLinus Torvalds int 1321a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 13225432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 13235432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 13245432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 13251da177e4SLinus Torvalds default "5" 13261da177e4SLinus Torvalds 1327e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY 1328e9422427SThomas Bogendoerfer bool 1329e9422427SThomas Bogendoerfer 13301da177e4SLinus Torvaldsconfig ARC_CONSOLE 13311da177e4SLinus Torvalds bool "ARC console support" 1332e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 13331da177e4SLinus Torvalds 13341da177e4SLinus Torvaldsconfig ARC_MEMORY 13351da177e4SLinus Torvalds bool 13361da177e4SLinus Torvalds 13371da177e4SLinus Torvaldsconfig ARC_PROMLIB 13381da177e4SLinus Torvalds bool 13391da177e4SLinus Torvalds 13400e2794b0SRalf Baechleconfig FW_ARC64 13411da177e4SLinus Torvalds bool 13421da177e4SLinus Torvalds 13431da177e4SLinus Torvaldsconfig BOOT_ELF64 13441da177e4SLinus Torvalds bool 13451da177e4SLinus Torvalds 13461da177e4SLinus Torvaldsmenu "CPU selection" 13471da177e4SLinus Torvalds 13481da177e4SLinus Torvaldschoice 13491da177e4SLinus Torvalds prompt "CPU type" 13501da177e4SLinus Torvalds default CPU_R4X00 13511da177e4SLinus Torvalds 1352268a2d60SJiaxun Yangconfig CPU_LOONGSON64 1353caed1d1bSHuacai Chen bool "Loongson 64-bit CPU" 1354268a2d60SJiaxun Yang depends on SYS_HAS_CPU_LOONGSON64 1355d3bc81beSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 135651522217SJiaxun Yang select CPU_MIPSR2 135751522217SJiaxun Yang select CPU_HAS_PREFETCH 13580e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 13590e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 13600e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 13617507445bSHuacai Chen select CPU_SUPPORTS_MSA 136251522217SJiaxun Yang select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT 136351522217SJiaxun Yang select CPU_MIPSR2_IRQ_VI 13640e476d91SHuacai Chen select WEAK_ORDERING 13650e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 13667507445bSHuacai Chen select MIPS_ASID_BITS_VARIABLE 1367b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 136817c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 1369d30a2b47SLinus Walleij select GPIOLIB 137009230cbcSChristoph Hellwig select SWIOTLB 13710f78355cSHuacai Chen select HAVE_KVM 13720e476d91SHuacai Chen help 1373caed1d1bSHuacai Chen The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor 1374caed1d1bSHuacai Chen cores implements the MIPS64R2 instruction set with many extensions, 1375caed1d1bSHuacai Chen including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000, 1376caed1d1bSHuacai Chen 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old 1377caed1d1bSHuacai Chen Loongson-2E/2F is not covered here and will be removed in future. 13780e476d91SHuacai Chen 1379caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT 1380caed1d1bSHuacai Chen bool "New Loongson-3 CPU Enhancements" 13811e820da3SHuacai Chen default n 1382268a2d60SJiaxun Yang depends on CPU_LOONGSON64 13831e820da3SHuacai Chen help 1384caed1d1bSHuacai Chen New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A 13851e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 1386268a2d60SJiaxun Yang FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User 13871e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 13881e820da3SHuacai Chen Fast TLB refill support, etc. 13891e820da3SHuacai Chen 13901e820da3SHuacai Chen This option enable those enhancements which are not probed at run 13911e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 13921e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 1393caed1d1bSHuacai Chen new Loongson-3 machines only, please say 'Y' here. 13941e820da3SHuacai Chen 1395e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS 1396caed1d1bSHuacai Chen bool "Old Loongson-3 LLSC Workarounds" 1397e02e07e3SHuacai Chen default y if SMP 1398268a2d60SJiaxun Yang depends on CPU_LOONGSON64 1399e02e07e3SHuacai Chen help 1400caed1d1bSHuacai Chen Loongson-3 processors have the llsc issues which require workarounds. 1401e02e07e3SHuacai Chen Without workarounds the system may hang unexpectedly. 1402e02e07e3SHuacai Chen 1403caed1d1bSHuacai Chen Newer Loongson-3 will fix these issues and no workarounds are needed. 1404e02e07e3SHuacai Chen The workarounds have no significant side effect on them but may 1405e02e07e3SHuacai Chen decrease the performance of the system so this option should be 1406e02e07e3SHuacai Chen disabled unless the kernel is intended to be run on old systems. 1407e02e07e3SHuacai Chen 1408e02e07e3SHuacai Chen If unsure, please say Y. 1409e02e07e3SHuacai Chen 1410ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION 1411ec7a9318SWANG Xuerui bool "Emulate the CPUCFG instruction on older Loongson cores" 1412ec7a9318SWANG Xuerui default y 1413ec7a9318SWANG Xuerui depends on CPU_LOONGSON64 1414ec7a9318SWANG Xuerui help 1415ec7a9318SWANG Xuerui Loongson-3A R4 and newer have the CPUCFG instruction available for 1416ec7a9318SWANG Xuerui userland to query CPU capabilities, much like CPUID on x86. This 1417ec7a9318SWANG Xuerui option provides emulation of the instruction on older Loongson 1418ec7a9318SWANG Xuerui cores, back to Loongson-3A1000. 1419ec7a9318SWANG Xuerui 1420ec7a9318SWANG Xuerui If unsure, please say Y. 1421ec7a9318SWANG Xuerui 14223702bba5SWu Zhangjinconfig CPU_LOONGSON2E 14233702bba5SWu Zhangjin bool "Loongson 2E" 14243702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 1425268a2d60SJiaxun Yang select CPU_LOONGSON2EF 14262a21c730SFuxin Zhang help 14272a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 14282a21c730SFuxin Zhang with many extensions. 14292a21c730SFuxin Zhang 143025985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 14316f7a251aSWu Zhangjin bonito64. 14326f7a251aSWu Zhangjin 14336f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 14346f7a251aSWu Zhangjin bool "Loongson 2F" 14356f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 1436268a2d60SJiaxun Yang select CPU_LOONGSON2EF 1437d30a2b47SLinus Walleij select GPIOLIB 14386f7a251aSWu Zhangjin help 14396f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 14406f7a251aSWu Zhangjin with many extensions. 14416f7a251aSWu Zhangjin 14426f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 14436f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 14446f7a251aSWu Zhangjin Loongson2E. 14456f7a251aSWu Zhangjin 1446ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1447ca585cf9SKelvin Cheung bool "Loongson 1B" 1448ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1449b2afb64cSHuacai Chen select CPU_LOONGSON32 14509ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1451ca585cf9SKelvin Cheung help 1452ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1453968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1454968dc5a0S谢致邦 (XIE Zhibang) instruction set. 1455ca585cf9SKelvin Cheung 145612e3280bSYang Lingconfig CPU_LOONGSON1C 145712e3280bSYang Ling bool "Loongson 1C" 145812e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 1459b2afb64cSHuacai Chen select CPU_LOONGSON32 146012e3280bSYang Ling select LEDS_GPIO_REGISTER 146112e3280bSYang Ling help 146212e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 1463968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1464968dc5a0S谢致邦 (XIE Zhibang) instruction set. 146512e3280bSYang Ling 14666e760c8dSRalf Baechleconfig CPU_MIPS32_R1 14676e760c8dSRalf Baechle bool "MIPS32 Release 1" 14687cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 14696e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1470797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1471ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14726e760c8dSRalf Baechle help 14735e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 14741e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14751e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14761e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 14771e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14781e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 14791e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 14801e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 14811e5f1caaSRalf Baechle performance. 14821e5f1caaSRalf Baechle 14831e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 14841e5f1caaSRalf Baechle bool "MIPS32 Release 2" 14857cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 14861e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1487797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1488ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1489a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 14902235a54dSSanjay Lal select HAVE_KVM 14911e5f1caaSRalf Baechle help 14925e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 14936e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14946e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14956e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14966e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14971da177e4SLinus Torvalds 1498ab7c01fdSSerge Seminconfig CPU_MIPS32_R5 1499ab7c01fdSSerge Semin bool "MIPS32 Release 5" 1500ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS32_R5 1501ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1502ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1503ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1504ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1505ab7c01fdSSerge Semin select HAVE_KVM 1506ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT 1507ab7c01fdSSerge Semin help 1508ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1509ab7c01fdSSerge Semin MIPS32 architecture. New MIPS processors, starting with the Warrior 1510ab7c01fdSSerge Semin family, are based on a MIPS32r5 processor. If you own an older 1511ab7c01fdSSerge Semin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1512ab7c01fdSSerge Semin 15137fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1514674d10e2SMarkos Chandras bool "MIPS32 Release 6" 15157fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 15167fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 151718d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15187fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15197fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 15207fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15217fd08ca5SLeonid Yegoshin select HAVE_KVM 15227fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 15237fd08ca5SLeonid Yegoshin help 15247fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15257fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 15267fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 15277fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 15287fd08ca5SLeonid Yegoshin 15296e760c8dSRalf Baechleconfig CPU_MIPS64_R1 15306e760c8dSRalf Baechle bool "MIPS64 Release 1" 15317cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1532797798c1SRalf Baechle select CPU_HAS_PREFETCH 1533ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1534ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1535ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15369cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 15376e760c8dSRalf Baechle help 15386e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 15396e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15406e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15416e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15426e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15431e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 15441e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 15451e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 15461e5f1caaSRalf Baechle performance. 15471e5f1caaSRalf Baechle 15481e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 15491e5f1caaSRalf Baechle bool "MIPS64 Release 2" 15507cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1551797798c1SRalf Baechle select CPU_HAS_PREFETCH 15521e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 15531e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1554ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15559cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1556a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 155740a2df49SJames Hogan select HAVE_KVM 15581e5f1caaSRalf Baechle help 15591e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 15601e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15611e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15621e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15631e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15641da177e4SLinus Torvalds 1565ab7c01fdSSerge Seminconfig CPU_MIPS64_R5 1566ab7c01fdSSerge Semin bool "MIPS64 Release 5" 1567ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS64_R5 1568ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1569ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1570ab7c01fdSSerge Semin select CPU_SUPPORTS_64BIT_KERNEL 1571ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1572ab7c01fdSSerge Semin select CPU_SUPPORTS_HUGEPAGES 1573ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1574ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1575ab7c01fdSSerge Semin select HAVE_KVM 1576ab7c01fdSSerge Semin help 1577ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1578ab7c01fdSSerge Semin MIPS64 architecture. This is a intermediate MIPS architecture 1579ab7c01fdSSerge Semin release partly implementing release 6 features. Though there is no 1580ab7c01fdSSerge Semin any hardware known to be based on this release. 1581ab7c01fdSSerge Semin 15827fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1583674d10e2SMarkos Chandras bool "MIPS64 Release 6" 15847fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 15857fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 158618d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15877fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15887fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 15897fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 1590afd375dcSPaul Burton select CPU_SUPPORTS_HUGEPAGES 15917fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15922e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 159340a2df49SJames Hogan select HAVE_KVM 15947fd08ca5SLeonid Yegoshin help 15957fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15967fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 15977fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 15987fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 15997fd08ca5SLeonid Yegoshin 1600281e3aeaSSerge Seminconfig CPU_P5600 1601281e3aeaSSerge Semin bool "MIPS Warrior P5600" 1602281e3aeaSSerge Semin depends on SYS_HAS_CPU_P5600 1603281e3aeaSSerge Semin select CPU_HAS_PREFETCH 1604281e3aeaSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1605281e3aeaSSerge Semin select CPU_SUPPORTS_HIGHMEM 1606281e3aeaSSerge Semin select CPU_SUPPORTS_MSA 1607281e3aeaSSerge Semin select CPU_SUPPORTS_CPUFREQ 1608281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_VI 1609281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_EI 1610281e3aeaSSerge Semin select HAVE_KVM 1611281e3aeaSSerge Semin select MIPS_O32_FP64_SUPPORT 1612281e3aeaSSerge Semin help 1613281e3aeaSSerge Semin Choose this option to build a kernel for MIPS Warrior P5600 CPU. 1614281e3aeaSSerge Semin It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes, 1615281e3aeaSSerge Semin MMU with two-levels TLB, UCA, MSA, MDU core level features and system 1616281e3aeaSSerge Semin level features like up to six P5600 calculation cores, CM2 with L2 1617281e3aeaSSerge Semin cache, IOCU/IOMMU (though might be unused depending on the system- 1618281e3aeaSSerge Semin specific IP core configuration), GIC, CPC, virtualisation module, 1619281e3aeaSSerge Semin eJTAG and PDtrace. 1620281e3aeaSSerge Semin 16211da177e4SLinus Torvaldsconfig CPU_R3000 16221da177e4SLinus Torvalds bool "R3000" 16237cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1624f7062ddbSRalf Baechle select CPU_HAS_WB 162554746829SPaul Burton select CPU_R3K_TLB 1626ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1627797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 16281da177e4SLinus Torvalds help 16291da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 16301da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 16311da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 16321da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 16331da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 16341da177e4SLinus Torvalds try to recompile with R3000. 16351da177e4SLinus Torvalds 16361da177e4SLinus Torvaldsconfig CPU_TX39XX 16371da177e4SLinus Torvalds bool "R39XX" 16387cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX39XX 1639ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 164054746829SPaul Burton select CPU_R3K_TLB 16411da177e4SLinus Torvalds 16421da177e4SLinus Torvaldsconfig CPU_VR41XX 16431da177e4SLinus Torvalds bool "R41xx" 16447cf8053bSRalf Baechle depends on SYS_HAS_CPU_VR41XX 1645ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1646ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 16471da177e4SLinus Torvalds help 16485e83d430SRalf Baechle The options selects support for the NEC VR4100 series of processors. 16491da177e4SLinus Torvalds Only choose this option if you have one of these processors as a 16501da177e4SLinus Torvalds kernel built with this option will not run on any other type of 16511da177e4SLinus Torvalds processor or vice versa. 16521da177e4SLinus Torvalds 16531da177e4SLinus Torvaldsconfig CPU_R4X00 16541da177e4SLinus Torvalds bool "R4x00" 16557cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1656ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1657ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1658970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16591da177e4SLinus Torvalds help 16601da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 16611da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 16621da177e4SLinus Torvalds 16631da177e4SLinus Torvaldsconfig CPU_TX49XX 16641da177e4SLinus Torvalds bool "R49XX" 16657cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1666de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1667ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1668ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1669970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16701da177e4SLinus Torvalds 16711da177e4SLinus Torvaldsconfig CPU_R5000 16721da177e4SLinus Torvalds bool "R5000" 16737cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1674ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1675ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1676970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16771da177e4SLinus Torvalds help 16781da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 16791da177e4SLinus Torvalds 1680542c1020SShinya Kuribayashiconfig CPU_R5500 1681542c1020SShinya Kuribayashi bool "R5500" 1682542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1683542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1684542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 16859cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1686542c1020SShinya Kuribayashi help 1687542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1688542c1020SShinya Kuribayashi instruction set. 1689542c1020SShinya Kuribayashi 16901da177e4SLinus Torvaldsconfig CPU_NEVADA 16911da177e4SLinus Torvalds bool "RM52xx" 16927cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1693ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1694ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1695970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16961da177e4SLinus Torvalds help 16971da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 16981da177e4SLinus Torvalds 16991da177e4SLinus Torvaldsconfig CPU_R10000 17001da177e4SLinus Torvalds bool "R10000" 17017cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 17025e83d430SRalf Baechle select CPU_HAS_PREFETCH 1703ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1704ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1705797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1706970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17071da177e4SLinus Torvalds help 17081da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 17091da177e4SLinus Torvalds 17101da177e4SLinus Torvaldsconfig CPU_RM7000 17111da177e4SLinus Torvalds bool "RM7000" 17127cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 17135e83d430SRalf Baechle select CPU_HAS_PREFETCH 1714ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1715ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1716797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1717970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17181da177e4SLinus Torvalds 17191da177e4SLinus Torvaldsconfig CPU_SB1 17201da177e4SLinus Torvalds bool "SB1" 17217cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1722ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1723ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1724797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1725970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17260004a9dfSRalf Baechle select WEAK_ORDERING 17271da177e4SLinus Torvalds 1728a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1729a86c7f72SDavid Daney bool "Cavium Octeon processor" 17305e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1731a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1732a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1733a86c7f72SDavid Daney select WEAK_ORDERING 1734a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 17359cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1736df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1737df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1738930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 17390ae3abcdSJames Hogan select HAVE_KVM 1740a86c7f72SDavid Daney help 1741a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1742a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1743a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1744a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1745a86c7f72SDavid Daney 1746cd746249SJonas Gorskiconfig CPU_BMIPS 1747cd746249SJonas Gorski bool "Broadcom BMIPS" 1748cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1749cd746249SJonas Gorski select CPU_MIPS32 1750fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1751cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1752cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1753cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1754cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1755cd746249SJonas Gorski select DMA_NONCOHERENT 175667e38cf2SRalf Baechle select IRQ_MIPS_CPU 1757cd746249SJonas Gorski select SWAP_IO_SPACE 1758cd746249SJonas Gorski select WEAK_ORDERING 1759c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 176069aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1761a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1762a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1763c1c0c461SKevin Cernekee help 1764fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1765c1c0c461SKevin Cernekee 17667f058e85SJayachandran Cconfig CPU_XLR 17677f058e85SJayachandran C bool "Netlogic XLR SoC" 17687f058e85SJayachandran C depends on SYS_HAS_CPU_XLR 17697f058e85SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17707f058e85SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17717f058e85SJayachandran C select CPU_SUPPORTS_HIGHMEM 1772970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17737f058e85SJayachandran C select WEAK_ORDERING 17747f058e85SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17757f058e85SJayachandran C help 17767f058e85SJayachandran C Netlogic Microsystems XLR/XLS processors. 17771c773ea4SJayachandran C 17781c773ea4SJayachandran Cconfig CPU_XLP 17791c773ea4SJayachandran C bool "Netlogic XLP SoC" 17801c773ea4SJayachandran C depends on SYS_HAS_CPU_XLP 17811c773ea4SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17821c773ea4SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17831c773ea4SJayachandran C select CPU_SUPPORTS_HIGHMEM 17841c773ea4SJayachandran C select WEAK_ORDERING 17851c773ea4SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17861c773ea4SJayachandran C select CPU_HAS_PREFETCH 1787d6504846SJayachandran C select CPU_MIPSR2 1788ddba6833SPrem Mallappa select CPU_SUPPORTS_HUGEPAGES 17892db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 17901c773ea4SJayachandran C help 17911c773ea4SJayachandran C Netlogic Microsystems XLP processors. 17921da177e4SLinus Torvaldsendchoice 17931da177e4SLinus Torvalds 1794a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1795a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1796a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 1797281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \ 1798281e3aeaSSerge Semin CPU_P5600 1799a6e18781SLeonid Yegoshin help 1800a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1801a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1802a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1803a6e18781SLeonid Yegoshin 1804a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1805a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1806a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1807a6e18781SLeonid Yegoshin select EVA 1808a6e18781SLeonid Yegoshin default y 1809a6e18781SLeonid Yegoshin help 1810a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1811a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1812a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1813a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1814a6e18781SLeonid Yegoshin 1815c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1816c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1817c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1818281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600 1819c5b36783SSteven J. Hill help 1820c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1821c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1822c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1823c5b36783SSteven J. Hill 1824c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1825c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1826c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1827c5b36783SSteven J. Hill depends on !EVA 1828c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1829c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1830c5b36783SSteven J. Hill select XPA 1831c5b36783SSteven J. Hill select HIGHMEM 1832d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1833c5b36783SSteven J. Hill default n 1834c5b36783SSteven J. Hill help 1835c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1836c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1837c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1838c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1839c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1840c5b36783SSteven J. Hill If unsure, say 'N' here. 1841c5b36783SSteven J. Hill 1842622844bfSWu Zhangjinif CPU_LOONGSON2F 1843622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1844622844bfSWu Zhangjin bool 1845622844bfSWu Zhangjin 1846622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1847622844bfSWu Zhangjin bool 1848622844bfSWu Zhangjin 1849622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1850622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1851622844bfSWu Zhangjin default y 1852622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1853622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1854622844bfSWu Zhangjin help 1855622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1856622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1857622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1858622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1859622844bfSWu Zhangjin 1860622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1861622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1862622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1863622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1864622844bfSWu Zhangjin systems. 1865622844bfSWu Zhangjin 1866622844bfSWu Zhangjin If unsure, please say Y. 1867622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1868622844bfSWu Zhangjin 18691b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 18701b93b3c3SWu Zhangjin bool 18711b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 18721b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 187331c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 18741b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1875fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 18764e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 1877a510b616SPaul Cercueil select HAVE_KERNEL_ZSTD 18781b93b3c3SWu Zhangjin 18791b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 18801b93b3c3SWu Zhangjin bool 18811b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 18821b93b3c3SWu Zhangjin 1883dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1884dbb98314SAlban Bedel bool 1885dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1886dbb98314SAlban Bedel 1887268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF 18883702bba5SWu Zhangjin bool 18893702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 18903702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 18913702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1892970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 1893e905086eSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 18943702bba5SWu Zhangjin 1895b2afb64cSHuacai Chenconfig CPU_LOONGSON32 1896ca585cf9SKelvin Cheung bool 1897ca585cf9SKelvin Cheung select CPU_MIPS32 18987e280f6bSJiaxun Yang select CPU_MIPSR2 1899ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1900ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1901ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1902f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1903ca585cf9SKelvin Cheung 1904fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 190504fa8bf7SJonas Gorski select SMP_UP if SMP 19061bbb6c1bSKevin Cernekee bool 1907cd746249SJonas Gorski 1908cd746249SJonas Gorskiconfig CPU_BMIPS4350 1909cd746249SJonas Gorski bool 1910cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1911cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1912cd746249SJonas Gorski 1913cd746249SJonas Gorskiconfig CPU_BMIPS4380 1914cd746249SJonas Gorski bool 1915bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1916cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1917cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1918b4720809SFlorian Fainelli select CPU_HAS_RIXI 1919cd746249SJonas Gorski 1920cd746249SJonas Gorskiconfig CPU_BMIPS5000 1921cd746249SJonas Gorski bool 1922cd746249SJonas Gorski select MIPS_CPU_SCACHE 1923bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1924cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1925cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1926b4720809SFlorian Fainelli select CPU_HAS_RIXI 19271bbb6c1bSKevin Cernekee 1928268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64 19290e476d91SHuacai Chen bool 19300e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1931b2edcfc8SHuacai Chen select CPU_HAS_RIXI 19320e476d91SHuacai Chen 19333702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 19342a21c730SFuxin Zhang bool 19352a21c730SFuxin Zhang 19366f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 19376f7a251aSWu Zhangjin bool 193855045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 193955045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 19406f7a251aSWu Zhangjin 1941ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1942ca585cf9SKelvin Cheung bool 1943ca585cf9SKelvin Cheung 194412e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 194512e3280bSYang Ling bool 194612e3280bSYang Ling 19477cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 19487cf8053bSRalf Baechle bool 19497cf8053bSRalf Baechle 19507cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 19517cf8053bSRalf Baechle bool 19527cf8053bSRalf Baechle 1953a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 1954a6e18781SLeonid Yegoshin bool 1955a6e18781SLeonid Yegoshin 1956c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 1957c5b36783SSteven J. Hill bool 19589ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1959c5b36783SSteven J. Hill 19607fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 19617fd08ca5SLeonid Yegoshin bool 19629ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19637fd08ca5SLeonid Yegoshin 19647cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 19657cf8053bSRalf Baechle bool 19667cf8053bSRalf Baechle 19677cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 19687cf8053bSRalf Baechle bool 19697cf8053bSRalf Baechle 19707fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 19717fd08ca5SLeonid Yegoshin bool 19729ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19737fd08ca5SLeonid Yegoshin 1974281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600 1975281e3aeaSSerge Semin bool 1976281e3aeaSSerge Semin select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1977281e3aeaSSerge Semin 19787cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 19797cf8053bSRalf Baechle bool 19807cf8053bSRalf Baechle 19817cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX 19827cf8053bSRalf Baechle bool 19837cf8053bSRalf Baechle 19847cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX 19857cf8053bSRalf Baechle bool 19867cf8053bSRalf Baechle 19877cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 19887cf8053bSRalf Baechle bool 19897cf8053bSRalf Baechle 19907cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 19917cf8053bSRalf Baechle bool 19927cf8053bSRalf Baechle 19937cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 19947cf8053bSRalf Baechle bool 19957cf8053bSRalf Baechle 1996542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 1997542c1020SShinya Kuribayashi bool 1998542c1020SShinya Kuribayashi 19997cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 20007cf8053bSRalf Baechle bool 20017cf8053bSRalf Baechle 20027cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 20037cf8053bSRalf Baechle bool 20049ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 20057cf8053bSRalf Baechle 20067cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 20077cf8053bSRalf Baechle bool 20087cf8053bSRalf Baechle 20097cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 20107cf8053bSRalf Baechle bool 20117cf8053bSRalf Baechle 20125e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 20135e683389SDavid Daney bool 20145e683389SDavid Daney 2015cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 2016c1c0c461SKevin Cernekee bool 2017c1c0c461SKevin Cernekee 2018fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 2019c1c0c461SKevin Cernekee bool 2020cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2021c1c0c461SKevin Cernekee 2022c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 2023c1c0c461SKevin Cernekee bool 2024cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2025c1c0c461SKevin Cernekee 2026c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 2027c1c0c461SKevin Cernekee bool 2028cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2029c1c0c461SKevin Cernekee 2030c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 2031c1c0c461SKevin Cernekee bool 2032cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2033f263f2a2SHauke Mehrtens select ARCH_HAS_SYNC_DMA_FOR_CPU 2034c1c0c461SKevin Cernekee 20357f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR 20367f058e85SJayachandran C bool 20377f058e85SJayachandran C 20381c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP 20391c773ea4SJayachandran C bool 20401c773ea4SJayachandran C 204117099b11SRalf Baechle# 204217099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 204317099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 204417099b11SRalf Baechle# 20450004a9dfSRalf Baechleconfig WEAK_ORDERING 20460004a9dfSRalf Baechle bool 204717099b11SRalf Baechle 204817099b11SRalf Baechle# 204917099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 205017099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 205117099b11SRalf Baechle# 205217099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 205317099b11SRalf Baechle bool 20545e83d430SRalf Baechleendmenu 20555e83d430SRalf Baechle 20565e83d430SRalf Baechle# 20575e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 20585e83d430SRalf Baechle# 20595e83d430SRalf Baechleconfig CPU_MIPS32 20605e83d430SRalf Baechle bool 2061ab7c01fdSSerge Semin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \ 2062281e3aeaSSerge Semin CPU_MIPS32_R6 || CPU_P5600 20635e83d430SRalf Baechle 20645e83d430SRalf Baechleconfig CPU_MIPS64 20655e83d430SRalf Baechle bool 2066ab7c01fdSSerge Semin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \ 2067ab7c01fdSSerge Semin CPU_MIPS64_R6 20685e83d430SRalf Baechle 20695e83d430SRalf Baechle# 207057eeacedSPaul Burton# These indicate the revision of the architecture 20715e83d430SRalf Baechle# 20725e83d430SRalf Baechleconfig CPU_MIPSR1 20735e83d430SRalf Baechle bool 20745e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 20755e83d430SRalf Baechle 20765e83d430SRalf Baechleconfig CPU_MIPSR2 20775e83d430SRalf Baechle bool 2078a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 20798256b17eSFlorian Fainelli select CPU_HAS_RIXI 2080ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2081a7e07b1aSMarkos Chandras select MIPS_SPRAM 20825e83d430SRalf Baechle 2083ab7c01fdSSerge Seminconfig CPU_MIPSR5 2084ab7c01fdSSerge Semin bool 2085281e3aeaSSerge Semin default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600 2086ab7c01fdSSerge Semin select CPU_HAS_RIXI 2087ab7c01fdSSerge Semin select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2088ab7c01fdSSerge Semin select MIPS_SPRAM 2089ab7c01fdSSerge Semin 20907fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 20917fd08ca5SLeonid Yegoshin bool 20927fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 20938256b17eSFlorian Fainelli select CPU_HAS_RIXI 2094ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 209587321fddSPaul Burton select HAVE_ARCH_BITREVERSE 20962db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 20974a5dc51eSMarcin Nowakowski select MIPS_CRC_SUPPORT 2098a7e07b1aSMarkos Chandras select MIPS_SPRAM 20995e83d430SRalf Baechle 210057eeacedSPaul Burtonconfig TARGET_ISA_REV 210157eeacedSPaul Burton int 210257eeacedSPaul Burton default 1 if CPU_MIPSR1 210357eeacedSPaul Burton default 2 if CPU_MIPSR2 2104ab7c01fdSSerge Semin default 5 if CPU_MIPSR5 210557eeacedSPaul Burton default 6 if CPU_MIPSR6 210657eeacedSPaul Burton default 0 210757eeacedSPaul Burton help 210857eeacedSPaul Burton Reflects the ISA revision being targeted by the kernel build. This 210957eeacedSPaul Burton is effectively the Kconfig equivalent of MIPS_ISA_REV. 211057eeacedSPaul Burton 2111a6e18781SLeonid Yegoshinconfig EVA 2112a6e18781SLeonid Yegoshin bool 2113a6e18781SLeonid Yegoshin 2114c5b36783SSteven J. Hillconfig XPA 2115c5b36783SSteven J. Hill bool 2116c5b36783SSteven J. Hill 21175e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 21185e83d430SRalf Baechle bool 21195e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 21205e83d430SRalf Baechle bool 21215e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 21225e83d430SRalf Baechle bool 21235e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 21245e83d430SRalf Baechle bool 212555045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 212655045ff5SWu Zhangjin bool 212755045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 212855045ff5SWu Zhangjin bool 21299cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 21309cffd154SDavid Daney bool 2131171543e7SDaniel Silsby depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA)) 213282622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 213382622284SDavid Daney bool 2134cebf8c0fSPaul Burton default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP 21355e83d430SRalf Baechle 21368192c9eaSDavid Daney# 21378192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 21388192c9eaSDavid Daney# 21398192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 21408192c9eaSDavid Daney bool 2141679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 21428192c9eaSDavid Daney 21435e83d430SRalf Baechlemenu "Kernel type" 21445e83d430SRalf Baechle 21455e83d430SRalf Baechlechoice 21465e83d430SRalf Baechle prompt "Kernel code model" 21475e83d430SRalf Baechle help 21485e83d430SRalf Baechle You should only select this option if you have a workload that 21495e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 21505e83d430SRalf Baechle large memory. You will only be presented a single option in this 21515e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 21525e83d430SRalf Baechle 21535e83d430SRalf Baechleconfig 32BIT 21545e83d430SRalf Baechle bool "32-bit kernel" 21555e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 21565e83d430SRalf Baechle select TRAD_SIGNALS 21575e83d430SRalf Baechle help 21585e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2159f17c4ca3SRalf Baechle 21605e83d430SRalf Baechleconfig 64BIT 21615e83d430SRalf Baechle bool "64-bit kernel" 21625e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 21635e83d430SRalf Baechle help 21645e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 21655e83d430SRalf Baechle 21665e83d430SRalf Baechleendchoice 21675e83d430SRalf Baechle 21682235a54dSSanjay Lalconfig KVM_GUEST 21692235a54dSSanjay Lal bool "KVM Guest Kernel" 217001edc5e7SJiaxun Yang depends on CPU_MIPS32_R2 2171f2a5b1d7SJames Hogan depends on BROKEN_ON_SMP 21722235a54dSSanjay Lal help 2173caa1faa7SJames Hogan Select this option if building a guest kernel for KVM (Trap & Emulate) 2174caa1faa7SJames Hogan mode. 21752235a54dSSanjay Lal 2176eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ 2177eda3d33cSJames Hogan int "Count/Compare Timer Frequency (MHz)" 21782235a54dSSanjay Lal depends on KVM_GUEST 2179eda3d33cSJames Hogan default 100 21802235a54dSSanjay Lal help 2181eda3d33cSJames Hogan Set this to non-zero if building a guest kernel for KVM to skip RTC 2182eda3d33cSJames Hogan emulation when determining guest CPU Frequency. Instead, the guest's 2183eda3d33cSJames Hogan timer frequency is specified directly. 21842235a54dSSanjay Lal 21851e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 21861e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 21871e321fa9SLeonid Yegoshin depends on 64BIT 21881e321fa9SLeonid Yegoshin help 21893377e227SAlex Belits Support a maximum at least 48 bits of application virtual 21903377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 21913377e227SAlex Belits For page sizes 16k and above, this option results in a small 21923377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 21933377e227SAlex Belits level of page tables is added which imposes both a memory 21943377e227SAlex Belits overhead as well as slower TLB fault handling. 21953377e227SAlex Belits 21961e321fa9SLeonid Yegoshin If unsure, say N. 21971e321fa9SLeonid Yegoshin 21981da177e4SLinus Torvaldschoice 21991da177e4SLinus Torvalds prompt "Kernel page size" 22001da177e4SLinus Torvalds default PAGE_SIZE_4KB 22011da177e4SLinus Torvalds 22021da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 22031da177e4SLinus Torvalds bool "4kB" 2204268a2d60SJiaxun Yang depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64 22051da177e4SLinus Torvalds help 22061da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 22071da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 22081da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 22091da177e4SLinus Torvalds recommended for low memory systems. 22101da177e4SLinus Torvalds 22111da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 22121da177e4SLinus Torvalds bool "8kB" 2213c2aeaaeaSPaul Burton depends on CPU_CAVIUM_OCTEON 22141e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 22151da177e4SLinus Torvalds help 22161da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 22171da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2218c2aeaaeaSPaul Burton only on cnMIPS processors. Note that you will need a suitable Linux 2219c2aeaaeaSPaul Burton distribution to support this. 22201da177e4SLinus Torvalds 22211da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 22221da177e4SLinus Torvalds bool "16kB" 2223714bfad6SRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX 22241da177e4SLinus Torvalds help 22251da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 22261da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2227714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2228714bfad6SRalf Baechle Linux distribution to support this. 22291da177e4SLinus Torvalds 2230c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2231c52399beSRalf Baechle bool "32kB" 2232c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 22331e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2234c52399beSRalf Baechle help 2235c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2236c52399beSRalf Baechle the price of higher memory consumption. This option is available 2237c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2238c52399beSRalf Baechle distribution to support this. 2239c52399beSRalf Baechle 22401da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 22411da177e4SLinus Torvalds bool "64kB" 22423b2db173SPaul Burton depends on !CPU_R3000 && !CPU_TX39XX 22431da177e4SLinus Torvalds help 22441da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 22451da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 22461da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2247714bfad6SRalf Baechle writing this option is still high experimental. 22481da177e4SLinus Torvalds 22491da177e4SLinus Torvaldsendchoice 22501da177e4SLinus Torvalds 2251c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER 2252c9bace7cSDavid Daney int "Maximum zone order" 2253e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2254e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2255e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2256e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2257e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2258e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2259c9bace7cSDavid Daney range 11 64 2260c9bace7cSDavid Daney default "11" 2261c9bace7cSDavid Daney help 2262c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2263c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2264c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2265c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2266c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2267c9bace7cSDavid Daney increase this value. 2268c9bace7cSDavid Daney 2269c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2270c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2271c9bace7cSDavid Daney 2272c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2273c9bace7cSDavid Daney when choosing a value for this option. 2274c9bace7cSDavid Daney 22751da177e4SLinus Torvaldsconfig BOARD_SCACHE 22761da177e4SLinus Torvalds bool 22771da177e4SLinus Torvalds 22781da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 22791da177e4SLinus Torvalds bool 22801da177e4SLinus Torvalds select BOARD_SCACHE 22811da177e4SLinus Torvalds 22829318c51aSChris Dearman# 22839318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 22849318c51aSChris Dearman# 22859318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 22869318c51aSChris Dearman bool 22879318c51aSChris Dearman select BOARD_SCACHE 22889318c51aSChris Dearman 22891da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 22901da177e4SLinus Torvalds bool 22911da177e4SLinus Torvalds select BOARD_SCACHE 22921da177e4SLinus Torvalds 22931da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 22941da177e4SLinus Torvalds bool 22951da177e4SLinus Torvalds select BOARD_SCACHE 22961da177e4SLinus Torvalds 22971da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 22981da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 22991da177e4SLinus Torvalds depends on CPU_SB1 23001da177e4SLinus Torvalds help 23011da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 23021da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 23031da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 23041da177e4SLinus Torvalds 23051da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2306c8094b53SRalf Baechle bool 23071da177e4SLinus Torvalds 23083165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 23093165c846SFlorian Fainelli bool 2310c2aeaaeaSPaul Burton default y if !(CPU_R3000 || CPU_TX39XX) 23113165c846SFlorian Fainelli 2312c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT 2313183b40f9SPaul Burton bool "Floating Point support" if EXPERT 2314183b40f9SPaul Burton default y 2315183b40f9SPaul Burton help 2316183b40f9SPaul Burton Select y to include support for floating point in the kernel 2317183b40f9SPaul Burton including initialization of FPU hardware, FP context save & restore 2318183b40f9SPaul Burton and emulation of an FPU where necessary. Without this support any 2319183b40f9SPaul Burton userland program attempting to use floating point instructions will 2320183b40f9SPaul Burton receive a SIGILL. 2321183b40f9SPaul Burton 2322183b40f9SPaul Burton If you know that your userland will not attempt to use floating point 2323183b40f9SPaul Burton instructions then you can say n here to shrink the kernel a little. 2324183b40f9SPaul Burton 2325183b40f9SPaul Burton If unsure, say y. 2326c92e47e5SPaul Burton 232797f7dcbfSPaul Burtonconfig CPU_R2300_FPU 232897f7dcbfSPaul Burton bool 2329c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 233097f7dcbfSPaul Burton default y if CPU_R3000 || CPU_TX39XX 233197f7dcbfSPaul Burton 233254746829SPaul Burtonconfig CPU_R3K_TLB 233354746829SPaul Burton bool 233454746829SPaul Burton 233591405eb6SFlorian Fainelliconfig CPU_R4K_FPU 233691405eb6SFlorian Fainelli bool 2337c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 233897f7dcbfSPaul Burton default y if !CPU_R2300_FPU 233991405eb6SFlorian Fainelli 234062cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 234162cedc4fSFlorian Fainelli bool 234254746829SPaul Burton default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON) 234362cedc4fSFlorian Fainelli 234459d6ab86SRalf Baechleconfig MIPS_MT_SMP 2345a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 23465cbf9688SPaul Burton default y 2347527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 234859d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2349d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2350c080faa5SSteven J. Hill select SYNC_R4K 235159d6ab86SRalf Baechle select MIPS_MT 235259d6ab86SRalf Baechle select SMP 235387353d8aSRalf Baechle select SMP_UP 2354c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2355c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2356399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 235759d6ab86SRalf Baechle help 2358c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2359c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2360c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2361c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2362c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 236359d6ab86SRalf Baechle 2364f41ae0b2SRalf Baechleconfig MIPS_MT 2365f41ae0b2SRalf Baechle bool 2366f41ae0b2SRalf Baechle 23670ab7aefcSRalf Baechleconfig SCHED_SMT 23680ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 23690ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 23700ab7aefcSRalf Baechle default n 23710ab7aefcSRalf Baechle help 23720ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 23730ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 23740ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 23750ab7aefcSRalf Baechle 23760ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 23770ab7aefcSRalf Baechle bool 23780ab7aefcSRalf Baechle 2379f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2380f41ae0b2SRalf Baechle bool 2381f41ae0b2SRalf Baechle 2382f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2383f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2384f088fc84SRalf Baechle default y 2385b633648cSRalf Baechle depends on MIPS_MT_SMP 238607cc0c9eSRalf Baechle 2387b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2388b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 23899eaa9a82SPaul Burton depends on CPU_MIPSR6 2390c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 2391b0a668fbSLeonid Yegoshin default y 2392b0a668fbSLeonid Yegoshin help 2393b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2394b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 239507edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2396b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2397b0a668fbSLeonid Yegoshin final kernel image. 2398b0a668fbSLeonid Yegoshin 2399f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER 2400f35764e7SJames Hogan bool 2401f35764e7SJames Hogan depends on SYS_SUPPORTS_MULTITHREADING 2402f35764e7SJames Hogan help 2403f35764e7SJames Hogan Indicates that the platform supports the VPE loader, and provides 2404f35764e7SJames Hogan physical_memsize. 2405f35764e7SJames Hogan 240607cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 240707cc0c9eSRalf Baechle bool "VPE loader support." 2408f35764e7SJames Hogan depends on SYS_SUPPORTS_VPE_LOADER && MODULES 240907cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 241007cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 241107cc0c9eSRalf Baechle select MIPS_MT 241207cc0c9eSRalf Baechle help 241307cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 241407cc0c9eSRalf Baechle onto another VPE and running it. 2415f088fc84SRalf Baechle 241617a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 241717a1d523SDeng-Cheng Zhu bool 241817a1d523SDeng-Cheng Zhu default "y" 241917a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 242017a1d523SDeng-Cheng Zhu 24211a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 24221a2a6d7eSDeng-Cheng Zhu bool 24231a2a6d7eSDeng-Cheng Zhu default "y" 24241a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 24251a2a6d7eSDeng-Cheng Zhu 2426e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2427e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2428e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2429e01402b1SRalf Baechle default y 2430e01402b1SRalf Baechle help 2431e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2432e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2433e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2434e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2435e01402b1SRalf Baechle 2436e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2437e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2438e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2439e01402b1SRalf Baechle 2440da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2441da615cf6SDeng-Cheng Zhu bool 2442da615cf6SDeng-Cheng Zhu default "y" 2443da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2444da615cf6SDeng-Cheng Zhu 24452c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 24462c973ef0SDeng-Cheng Zhu bool 24472c973ef0SDeng-Cheng Zhu default "y" 24482c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 24492c973ef0SDeng-Cheng Zhu 24504a16ff4cSRalf Baechleconfig MIPS_CMP 24515cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 24525676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2453b10b43baSMarkos Chandras select SMP 2454eb9b5141STim Anderson select SYNC_R4K 2455b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 24564a16ff4cSRalf Baechle select WEAK_ORDERING 24574a16ff4cSRalf Baechle default n 24584a16ff4cSRalf Baechle help 2459044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2460044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2461044505c7SPaul Burton its ability to start secondary CPUs. 24624a16ff4cSRalf Baechle 24635cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 24645cac93b3SPaul Burton instead of this. 24655cac93b3SPaul Burton 24660ee958e1SPaul Burtonconfig MIPS_CPS 24670ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 24685a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 24690ee958e1SPaul Burton select MIPS_CM 24701d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 24710ee958e1SPaul Burton select SMP 24720ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 24731d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2474c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 24750ee958e1SPaul Burton select SYS_SUPPORTS_SMP 24760ee958e1SPaul Burton select WEAK_ORDERING 24770ee958e1SPaul Burton help 24780ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 24790ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 24800ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 24810ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 24820ee958e1SPaul Burton support is unavailable. 24830ee958e1SPaul Burton 24843179d37eSPaul Burtonconfig MIPS_CPS_PM 248539a59593SMarkos Chandras depends on MIPS_CPS 24863179d37eSPaul Burton bool 24873179d37eSPaul Burton 24889f98f3ddSPaul Burtonconfig MIPS_CM 24899f98f3ddSPaul Burton bool 24903c9b4166SPaul Burton select MIPS_CPC 24919f98f3ddSPaul Burton 24929c38cf44SPaul Burtonconfig MIPS_CPC 24939c38cf44SPaul Burton bool 24942600990eSRalf Baechle 24951da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 24961da177e4SLinus Torvalds bool 24971da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 24981da177e4SLinus Torvalds default y 24991da177e4SLinus Torvalds 25001da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 25011da177e4SLinus Torvalds bool 25021da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 25031da177e4SLinus Torvalds default y 25041da177e4SLinus Torvalds 25059e2b5372SMarkos Chandraschoice 25069e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 25079e2b5372SMarkos Chandras 25089e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 25099e2b5372SMarkos Chandras bool "None" 25109e2b5372SMarkos Chandras help 25119e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 25129e2b5372SMarkos Chandras 25139693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 25149693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 25159e2b5372SMarkos Chandras bool "SmartMIPS" 25169693a853SFranck Bui-Huu help 25179693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 25189693a853SFranck Bui-Huu increased security at both hardware and software level for 25199693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 25209693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 25219693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 25229693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 25239693a853SFranck Bui-Huu here. 25249693a853SFranck Bui-Huu 2525bce86083SSteven J. Hillconfig CPU_MICROMIPS 25267fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 25279e2b5372SMarkos Chandras bool "microMIPS" 2528bce86083SSteven J. Hill help 2529bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2530bce86083SSteven J. Hill microMIPS ISA 2531bce86083SSteven J. Hill 25329e2b5372SMarkos Chandrasendchoice 25339e2b5372SMarkos Chandras 2534a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 25350ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2536a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 2537c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 25382a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2539a5e9a69eSPaul Burton help 2540a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2541a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 25421db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 25431db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 25441db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 25451db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 25461db1af84SPaul Burton the size & complexity of your kernel. 2547a5e9a69eSPaul Burton 2548a5e9a69eSPaul Burton If unsure, say Y. 2549a5e9a69eSPaul Burton 25501da177e4SLinus Torvaldsconfig CPU_HAS_WB 2551f7062ddbSRalf Baechle bool 2552e01402b1SRalf Baechle 2553df0ac8a4SKevin Cernekeeconfig XKS01 2554df0ac8a4SKevin Cernekee bool 2555df0ac8a4SKevin Cernekee 2556ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI 2557ba9196d2SJiaxun Yang depends on !CPU_DIEI_BROKEN 2558ba9196d2SJiaxun Yang bool 2559ba9196d2SJiaxun Yang 2560ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN 2561ba9196d2SJiaxun Yang bool 2562ba9196d2SJiaxun Yang 25638256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 25648256b17eSFlorian Fainelli bool 25658256b17eSFlorian Fainelli 256618d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR 2567932afdeeSYasha Cherikovsky bool 2568932afdeeSYasha Cherikovsky help 256918d84e2eSAlexander Lobakin CPU lacks support for unaligned load and store instructions: 2570932afdeeSYasha Cherikovsky LWL, LWR, SWL, SWR (Load/store word left/right). 257118d84e2eSAlexander Lobakin LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit 257218d84e2eSAlexander Lobakin systems). 2573932afdeeSYasha Cherikovsky 2574f41ae0b2SRalf Baechle# 2575f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2576f41ae0b2SRalf Baechle# 2577e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2578f41ae0b2SRalf Baechle bool 2579e01402b1SRalf Baechle 2580f41ae0b2SRalf Baechle# 2581f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2582f41ae0b2SRalf Baechle# 2583e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2584f41ae0b2SRalf Baechle bool 2585e01402b1SRalf Baechle 25861da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 25871da177e4SLinus Torvalds bool 25881da177e4SLinus Torvalds depends on !CPU_R3000 25891da177e4SLinus Torvalds default y 25901da177e4SLinus Torvalds 25911da177e4SLinus Torvalds# 259220d60d99SMaciej W. Rozycki# CPU non-features 259320d60d99SMaciej W. Rozycki# 259420d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 259520d60d99SMaciej W. Rozycki bool 259620d60d99SMaciej W. Rozycki 259720d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 259820d60d99SMaciej W. Rozycki bool 259920d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 260020d60d99SMaciej W. Rozycki 260120d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 260220d60d99SMaciej W. Rozycki bool 260320d60d99SMaciej W. Rozycki 2604071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64 2605071d2f0bSPaul Burton bool 2606071d2f0bSPaul Burton default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1) 2607071d2f0bSPaul Burton 26084edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 26094edf00a4SPaul Burton int 26104edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 26114edf00a4SPaul Burton default 0 26124edf00a4SPaul Burton 26134edf00a4SPaul Burtonconfig MIPS_ASID_BITS 26144edf00a4SPaul Burton int 26152db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 26164edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 26174edf00a4SPaul Burton default 8 26184edf00a4SPaul Burton 26192db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 26202db003a5SPaul Burton bool 26212db003a5SPaul Burton 26224a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT 26234a5dc51eSMarcin Nowakowski bool 26244a5dc51eSMarcin Nowakowski 2625802b8362SThomas Bogendoerfer# R4600 erratum. Due to the lack of errata information the exact 2626802b8362SThomas Bogendoerfer# technical details aren't known. I've experimentally found that disabling 2627802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal 2628802b8362SThomas Bogendoerfer# with the issue. 2629802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP 2630802b8362SThomas Bogendoerfer bool 2631802b8362SThomas Bogendoerfer 26325e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata: 26335e5b6527SThomas Bogendoerfer# 26345e5b6527SThomas Bogendoerfer# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D, 26355e5b6527SThomas Bogendoerfer# Hit_Invalidate_D and Create_Dirty_Excl_D should only be 26365e5b6527SThomas Bogendoerfer# executed if there is no other dcache activity. If the dcache is 26375e5b6527SThomas Bogendoerfer# accessed for another instruction immeidately preceding when these 26385e5b6527SThomas Bogendoerfer# cache instructions are executing, it is possible that the dcache 26395e5b6527SThomas Bogendoerfer# tag match outputs used by these cache instructions will be 26405e5b6527SThomas Bogendoerfer# incorrect. These cache instructions should be preceded by at least 26415e5b6527SThomas Bogendoerfer# four instructions that are not any kind of load or store 26425e5b6527SThomas Bogendoerfer# instruction. 26435e5b6527SThomas Bogendoerfer# 26445e5b6527SThomas Bogendoerfer# This is not allowed: lw 26455e5b6527SThomas Bogendoerfer# nop 26465e5b6527SThomas Bogendoerfer# nop 26475e5b6527SThomas Bogendoerfer# nop 26485e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 26495e5b6527SThomas Bogendoerfer# 26505e5b6527SThomas Bogendoerfer# This is allowed: lw 26515e5b6527SThomas Bogendoerfer# nop 26525e5b6527SThomas Bogendoerfer# nop 26535e5b6527SThomas Bogendoerfer# nop 26545e5b6527SThomas Bogendoerfer# nop 26555e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 26565e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP 26575e5b6527SThomas Bogendoerfer bool 26585e5b6527SThomas Bogendoerfer 265944def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA. 266044def342SThomas Bogendoerfer# 266144def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D, 266244def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only 266344def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty. These 266444def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss 266544def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer." 266644def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/ 266744def342SThomas Bogendoerfer# in .pdf format.) 266844def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP 266944def342SThomas Bogendoerfer bool 267044def342SThomas Bogendoerfer 267124a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for 267224a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following 267324a1c023SThomas Bogendoerfer# operation is not guaranteed." 267424a1c023SThomas Bogendoerfer# 267524a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I 267624a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV 267724a1c023SThomas Bogendoerfer bool 267824a1c023SThomas Bogendoerfer 2679886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra 2680886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same 2681886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious 2682886ee136SThomas Bogendoerfer# exceptions. 2683886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS 2684886ee136SThomas Bogendoerfer bool 2685886ee136SThomas Bogendoerfer 2686256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that 2687256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically. 2688256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC 2689256ec489SThomas Bogendoerfer bool 2690256ec489SThomas Bogendoerfer 2691a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction" 2692a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB 2693a7fbed98SThomas Bogendoerfer bool 2694a7fbed98SThomas Bogendoerfer 269520d60d99SMaciej W. Rozycki# 26961da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 26971da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 26981da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 26991da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 27001da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 27011da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 27021da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 27031da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2704797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2705797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2706797798c1SRalf Baechle# support. 27071da177e4SLinus Torvalds# 27081da177e4SLinus Torvaldsconfig HIGHMEM 27091da177e4SLinus Torvalds bool "High Memory Support" 2710a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2711797798c1SRalf Baechle 2712797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2713797798c1SRalf Baechle bool 2714797798c1SRalf Baechle 2715797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2716797798c1SRalf Baechle bool 27171da177e4SLinus Torvalds 27189693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 27199693a853SFranck Bui-Huu bool 27209693a853SFranck Bui-Huu 2721a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2722a6a4834cSSteven J. Hill bool 2723a6a4834cSSteven J. Hill 2724377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2725377cb1b6SRalf Baechle bool 2726377cb1b6SRalf Baechle help 2727377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2728377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2729377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2730377cb1b6SRalf Baechle 2731a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2732a5e9a69eSPaul Burton bool 2733a5e9a69eSPaul Burton 2734b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2735b4819b59SYoichi Yuasa def_bool y 2736268a2d60SJiaxun Yang depends on !NUMA && !CPU_LOONGSON2EF 2737b4819b59SYoichi Yuasa 2738b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2739b1c6cd42SAtsushi Nemoto bool 2740397dc00eSMike Rapoport select SPARSEMEM_STATIC if !SGI_IP27 274131473747SAtsushi Nemoto 2742d8cb4e11SRalf Baechleconfig NUMA 2743d8cb4e11SRalf Baechle bool "NUMA Support" 2744d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2745d8cb4e11SRalf Baechle help 2746d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2747d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2748d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2749172a37e9SRandy Dunlap leave it disabled; on single node systems leave this option 2750d8cb4e11SRalf Baechle disabled. 2751d8cb4e11SRalf Baechle 2752d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2753d8cb4e11SRalf Baechle bool 2754d8cb4e11SRalf Baechle 2755f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA 2756f3c560a6SThomas Bogendoerfer def_bool y 2757f3c560a6SThomas Bogendoerfer depends on NUMA 2758f3c560a6SThomas Bogendoerfer 2759f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK 2760f3c560a6SThomas Bogendoerfer def_bool y 2761f3c560a6SThomas Bogendoerfer depends on NUMA 2762f3c560a6SThomas Bogendoerfer 27638c530ea3SMatt Redfearnconfig RELOCATABLE 27648c530ea3SMatt Redfearn bool "Relocatable kernel" 2765ab7c01fdSSerge Semin depends on SYS_SUPPORTS_RELOCATABLE 2766ab7c01fdSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \ 2767ab7c01fdSSerge Semin CPU_MIPS32_R5 || CPU_MIPS64_R5 || \ 2768ab7c01fdSSerge Semin CPU_MIPS32_R6 || CPU_MIPS64_R6 || \ 2769281e3aeaSSerge Semin CPU_P5600 || CAVIUM_OCTEON_SOC 27708c530ea3SMatt Redfearn help 27718c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 27728c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 27738c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 27748c530ea3SMatt Redfearn but are discarded at runtime 27758c530ea3SMatt Redfearn 2776069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2777069fd766SMatt Redfearn hex "Relocation table size" 2778069fd766SMatt Redfearn depends on RELOCATABLE 2779069fd766SMatt Redfearn range 0x0 0x01000000 2780069fd766SMatt Redfearn default "0x00100000" 2781a7f7f624SMasahiro Yamada help 2782069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2783069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2784069fd766SMatt Redfearn 2785069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2786069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2787069fd766SMatt Redfearn 2788069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2789069fd766SMatt Redfearn 2790069fd766SMatt Redfearn If unsure, leave at the default value. 2791069fd766SMatt Redfearn 2792405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2793405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2794405bc8fdSMatt Redfearn depends on RELOCATABLE 2795a7f7f624SMasahiro Yamada help 2796405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2797405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2798405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2799405bc8fdSMatt Redfearn of kernel internals. 2800405bc8fdSMatt Redfearn 2801405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2802405bc8fdSMatt Redfearn 2803405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2804405bc8fdSMatt Redfearn 2805405bc8fdSMatt Redfearn If unsure, say N. 2806405bc8fdSMatt Redfearn 2807405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2808405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2809405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2810405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2811405bc8fdSMatt Redfearn range 0x0 0x08000000 2812405bc8fdSMatt Redfearn default "0x01000000" 2813a7f7f624SMasahiro Yamada help 2814405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2815405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2816405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2817405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2818405bc8fdSMatt Redfearn 2819405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2820405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2821405bc8fdSMatt Redfearn 2822c80d79d7SYasunori Gotoconfig NODES_SHIFT 2823c80d79d7SYasunori Goto int 2824c80d79d7SYasunori Goto default "6" 2825c80d79d7SYasunori Goto depends on NEED_MULTIPLE_NODES 2826c80d79d7SYasunori Goto 282714f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 282814f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 2829268a2d60SJiaxun Yang depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64) 283014f70012SDeng-Cheng Zhu default y 283114f70012SDeng-Cheng Zhu help 283214f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 283314f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 283414f70012SDeng-Cheng Zhu 2835be8fa1cbSTiezhu Yangconfig DMI 2836be8fa1cbSTiezhu Yang bool "Enable DMI scanning" 2837be8fa1cbSTiezhu Yang depends on MACH_LOONGSON64 2838be8fa1cbSTiezhu Yang select DMI_SCAN_MACHINE_NON_EFI_FALLBACK 2839be8fa1cbSTiezhu Yang default y 2840be8fa1cbSTiezhu Yang help 2841be8fa1cbSTiezhu Yang Enabled scanning of DMI to identify machine quirks. Say Y 2842be8fa1cbSTiezhu Yang here unless you have verified that your setup is not 2843be8fa1cbSTiezhu Yang affected by entries in the DMI blacklist. Required by PNP 2844be8fa1cbSTiezhu Yang BIOS code. 2845be8fa1cbSTiezhu Yang 28461da177e4SLinus Torvaldsconfig SMP 28471da177e4SLinus Torvalds bool "Multi-Processing support" 2848e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2849e73ea273SRalf Baechle help 28501da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 28514a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 28524a474157SRobert Graffham than one CPU, say Y. 28531da177e4SLinus Torvalds 28544a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 28551da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 28561da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 28574a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 28581da177e4SLinus Torvalds will run faster if you say N here. 28591da177e4SLinus Torvalds 28601da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 28611da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 28621da177e4SLinus Torvalds 286303502faaSAdrian Bunk See also the SMP-HOWTO available at 2864ef054ad3SAlexander A. Klimov <https://www.tldp.org/docs.html#howto>. 28651da177e4SLinus Torvalds 28661da177e4SLinus Torvalds If you don't know what to do here, say N. 28671da177e4SLinus Torvalds 28687840d618SMatt Redfearnconfig HOTPLUG_CPU 28697840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 28707840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 28717840d618SMatt Redfearn help 28727840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 28737840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 28747840d618SMatt Redfearn (Note: power management support will enable this option 28757840d618SMatt Redfearn automatically on SMP systems. ) 28767840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 28777840d618SMatt Redfearn 287887353d8aSRalf Baechleconfig SMP_UP 287987353d8aSRalf Baechle bool 288087353d8aSRalf Baechle 28814a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 28824a16ff4cSRalf Baechle bool 28834a16ff4cSRalf Baechle 28840ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 28850ee958e1SPaul Burton bool 28860ee958e1SPaul Burton 2887e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2888e73ea273SRalf Baechle bool 2889e73ea273SRalf Baechle 2890130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2891130e2fb7SRalf Baechle bool 2892130e2fb7SRalf Baechle 2893130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2894130e2fb7SRalf Baechle bool 2895130e2fb7SRalf Baechle 2896130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2897130e2fb7SRalf Baechle bool 2898130e2fb7SRalf Baechle 2899130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2900130e2fb7SRalf Baechle bool 2901130e2fb7SRalf Baechle 2902130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2903130e2fb7SRalf Baechle bool 2904130e2fb7SRalf Baechle 29051da177e4SLinus Torvaldsconfig NR_CPUS 2906a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2907a91796a9SJayachandran C range 2 256 29081da177e4SLinus Torvalds depends on SMP 2909130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2910130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2911130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2912130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2913130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 29141da177e4SLinus Torvalds help 29151da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 29161da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 29171da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 291872ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 291972ede9b1SAtsushi Nemoto and 2 for all others. 29201da177e4SLinus Torvalds 29211da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 292272ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 292372ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 292472ede9b1SAtsushi Nemoto power of two. 29251da177e4SLinus Torvalds 2926399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2927399aaa25SAl Cooper bool 2928399aaa25SAl Cooper 29297820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 29307820b84bSDavid Daney bool 29317820b84bSDavid Daney 29327820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 29337820b84bSDavid Daney int 29347820b84bSDavid Daney depends on SMP 29357820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 29367820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 29377820b84bSDavid Daney 29381723b4a3SAtsushi Nemoto# 29391723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 29401723b4a3SAtsushi Nemoto# 29411723b4a3SAtsushi Nemoto 29421723b4a3SAtsushi Nemotochoice 29431723b4a3SAtsushi Nemoto prompt "Timer frequency" 29441723b4a3SAtsushi Nemoto default HZ_250 29451723b4a3SAtsushi Nemoto help 29461723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 29471723b4a3SAtsushi Nemoto 294867596573SPaul Burton config HZ_24 294967596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 295067596573SPaul Burton 29511723b4a3SAtsushi Nemoto config HZ_48 29520f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 29531723b4a3SAtsushi Nemoto 29541723b4a3SAtsushi Nemoto config HZ_100 29551723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 29561723b4a3SAtsushi Nemoto 29571723b4a3SAtsushi Nemoto config HZ_128 29581723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 29591723b4a3SAtsushi Nemoto 29601723b4a3SAtsushi Nemoto config HZ_250 29611723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 29621723b4a3SAtsushi Nemoto 29631723b4a3SAtsushi Nemoto config HZ_256 29641723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 29651723b4a3SAtsushi Nemoto 29661723b4a3SAtsushi Nemoto config HZ_1000 29671723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 29681723b4a3SAtsushi Nemoto 29691723b4a3SAtsushi Nemoto config HZ_1024 29701723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 29711723b4a3SAtsushi Nemoto 29721723b4a3SAtsushi Nemotoendchoice 29731723b4a3SAtsushi Nemoto 297467596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 297567596573SPaul Burton bool 297667596573SPaul Burton 29771723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 29781723b4a3SAtsushi Nemoto bool 29791723b4a3SAtsushi Nemoto 29801723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 29811723b4a3SAtsushi Nemoto bool 29821723b4a3SAtsushi Nemoto 29831723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 29841723b4a3SAtsushi Nemoto bool 29851723b4a3SAtsushi Nemoto 29861723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 29871723b4a3SAtsushi Nemoto bool 29881723b4a3SAtsushi Nemoto 29891723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 29901723b4a3SAtsushi Nemoto bool 29911723b4a3SAtsushi Nemoto 29921723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 29931723b4a3SAtsushi Nemoto bool 29941723b4a3SAtsushi Nemoto 29951723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 29961723b4a3SAtsushi Nemoto bool 29971723b4a3SAtsushi Nemoto 29981723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 29991723b4a3SAtsushi Nemoto bool 300067596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 300167596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 300267596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 300367596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 300467596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 300567596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 300667596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 30071723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 30081723b4a3SAtsushi Nemoto 30091723b4a3SAtsushi Nemotoconfig HZ 30101723b4a3SAtsushi Nemoto int 301167596573SPaul Burton default 24 if HZ_24 30121723b4a3SAtsushi Nemoto default 48 if HZ_48 30131723b4a3SAtsushi Nemoto default 100 if HZ_100 30141723b4a3SAtsushi Nemoto default 128 if HZ_128 30151723b4a3SAtsushi Nemoto default 250 if HZ_250 30161723b4a3SAtsushi Nemoto default 256 if HZ_256 30171723b4a3SAtsushi Nemoto default 1000 if HZ_1000 30181723b4a3SAtsushi Nemoto default 1024 if HZ_1024 30191723b4a3SAtsushi Nemoto 302096685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 302196685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 302296685b17SDeng-Cheng Zhu 3023ea6e942bSAtsushi Nemotoconfig KEXEC 30247d60717eSKees Cook bool "Kexec system call" 30252965faa5SDave Young select KEXEC_CORE 3026ea6e942bSAtsushi Nemoto help 3027ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 3028ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 30293dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 3030ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 3031ea6e942bSAtsushi Nemoto 303201dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 3033ea6e942bSAtsushi Nemoto 3034ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 3035ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 3036bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 3037bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 3038bf220695SGeert Uytterhoeven made. 3039ea6e942bSAtsushi Nemoto 30407aa1c8f4SRalf Baechleconfig CRASH_DUMP 30417aa1c8f4SRalf Baechle bool "Kernel crash dumps" 30427aa1c8f4SRalf Baechle help 30437aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 30447aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 30457aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 30467aa1c8f4SRalf Baechle a specially reserved region and then later executed after 30477aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 30487aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 30497aa1c8f4SRalf Baechle PHYSICAL_START. 30507aa1c8f4SRalf Baechle 30517aa1c8f4SRalf Baechleconfig PHYSICAL_START 30527aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 30538bda3e26SMaciej W. Rozycki default "0xffffffff84000000" 30547aa1c8f4SRalf Baechle depends on CRASH_DUMP 30557aa1c8f4SRalf Baechle help 30567aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 30577aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 30587aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 30597aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 30607aa1c8f4SRalf Baechle passed to the panic-ed kernel). 30617aa1c8f4SRalf Baechle 3062ea6e942bSAtsushi Nemotoconfig SECCOMP 3063ea6e942bSAtsushi Nemoto bool "Enable seccomp to safely compute untrusted bytecode" 3064293c5bd1SRalf Baechle depends on PROC_FS 3065ea6e942bSAtsushi Nemoto default y 3066ea6e942bSAtsushi Nemoto help 3067ea6e942bSAtsushi Nemoto This kernel feature is useful for number crunching applications 3068ea6e942bSAtsushi Nemoto that may need to compute untrusted bytecode during their 3069ea6e942bSAtsushi Nemoto execution. By using pipes or other transports made available to 3070ea6e942bSAtsushi Nemoto the process as file descriptors supporting the read/write 3071ea6e942bSAtsushi Nemoto syscalls, it's possible to isolate those applications in 3072ea6e942bSAtsushi Nemoto their own address space using seccomp. Once seccomp is 3073ea6e942bSAtsushi Nemoto enabled via /proc/<pid>/seccomp, it cannot be disabled 3074ea6e942bSAtsushi Nemoto and the task is only allowed to execute a few safe syscalls 3075ea6e942bSAtsushi Nemoto defined by each seccomp mode. 3076ea6e942bSAtsushi Nemoto 3077ea6e942bSAtsushi Nemoto If unsure, say Y. Only embedded should say N here. 3078ea6e942bSAtsushi Nemoto 3079597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 3080b7f1e273SPaul Burton bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6 3081597ce172SPaul Burton depends on 32BIT || MIPS32_O32 3082597ce172SPaul Burton help 3083597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 3084597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 3085597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 3086597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 3087597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 3088597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 3089597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 3090597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 3091597ce172SPaul Burton saying N here. 3092597ce172SPaul Burton 309306e2e882SPaul Burton Although binutils currently supports use of this flag the details 309406e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 309506e2e882SPaul Burton worked on. In order to avoid userland becoming dependant upon current 309606e2e882SPaul Burton behaviour before the details have been finalised, this option should 309706e2e882SPaul Burton be considered experimental and only enabled by those working upon 309806e2e882SPaul Burton said details. 309906e2e882SPaul Burton 310006e2e882SPaul Burton If unsure, say N. 3101597ce172SPaul Burton 3102f2ffa5abSDezhong Diaoconfig USE_OF 31030b3e06fdSJonas Gorski bool 3104f2ffa5abSDezhong Diao select OF 3105e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 3106abd2363fSGrant Likely select IRQ_DOMAIN 3107f2ffa5abSDezhong Diao 31082fe8ea39SDengcheng Zhuconfig UHI_BOOT 31092fe8ea39SDengcheng Zhu bool 31102fe8ea39SDengcheng Zhu 31117fafb068SAndrew Brestickerconfig BUILTIN_DTB 31127fafb068SAndrew Bresticker bool 31137fafb068SAndrew Bresticker 31141da8f179SJonas Gorskichoice 31155b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 31161da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 31171da8f179SJonas Gorski 31181da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 31191da8f179SJonas Gorski bool "None" 31201da8f179SJonas Gorski help 31211da8f179SJonas Gorski Do not enable appended dtb support. 31221da8f179SJonas Gorski 312387db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 312487db537dSAaro Koskinen bool "vmlinux" 312587db537dSAaro Koskinen help 312687db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 312787db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 312887db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 312987db537dSAaro Koskinen objcopy: 313087db537dSAaro Koskinen 313187db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 313287db537dSAaro Koskinen 313387db537dSAaro Koskinen This is meant as a backward compatiblity convenience for those 313487db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 313587db537dSAaro Koskinen the documented boot protocol using a device tree. 313687db537dSAaro Koskinen 31371da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 3138b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 31391da8f179SJonas Gorski help 31401da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 3141b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 31421da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 31431da8f179SJonas Gorski 31441da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 31451da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 31461da8f179SJonas Gorski the documented boot protocol using a device tree. 31471da8f179SJonas Gorski 31481da8f179SJonas Gorski Beware that there is very little in terms of protection against 31491da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 31501da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 31511da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 31521da8f179SJonas Gorski if you don't intend to always append a DTB. 31531da8f179SJonas Gorskiendchoice 31541da8f179SJonas Gorski 31552024972eSJonas Gorskichoice 31562024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 31572bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 315887fcfa7bSJiaxun Yang !MACH_LOONGSON64 && !MIPS_MALTA && \ 31592bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 31602024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 31612024972eSJonas Gorski 31622024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 31632024972eSJonas Gorski depends on USE_OF 31642024972eSJonas Gorski bool "Dtb kernel arguments if available" 31652024972eSJonas Gorski 31662024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 31672024972eSJonas Gorski depends on USE_OF 31682024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 31692024972eSJonas Gorski 31702024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 31712024972eSJonas Gorski bool "Bootloader kernel arguments if available" 3172ed47e153SRabin Vincent 3173ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 3174ed47e153SRabin Vincent depends on CMDLINE_BOOL 3175ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 31762024972eSJonas Gorskiendchoice 31772024972eSJonas Gorski 31785e83d430SRalf Baechleendmenu 31795e83d430SRalf Baechle 31801df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 31811df0f0ffSAtsushi Nemoto bool 31821df0f0ffSAtsushi Nemoto default y 31831df0f0ffSAtsushi Nemoto 31841df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 31851df0f0ffSAtsushi Nemoto bool 31861df0f0ffSAtsushi Nemoto default y 31871df0f0ffSAtsushi Nemoto 3188a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 3189a728ab52SKirill A. Shutemov int 31903377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 3191a728ab52SKirill A. Shutemov default 3 if 64BIT && !PAGE_SIZE_64KB 3192a728ab52SKirill A. Shutemov default 2 3193a728ab52SKirill A. Shutemov 31946c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET 31956c359eb1SPaul Burton bool 31966c359eb1SPaul Burton 31971da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 31981da177e4SLinus Torvalds 3199c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 32002eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 3201c5611df9SPaul Burton bool 3202c5611df9SPaul Burton 3203c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3204c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3205c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 32062eac9c2dSChristoph Hellwig select PCI_DOMAINS if PCI 32071da177e4SLinus Torvalds 32081da177e4SLinus Torvalds# 32091da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 32101da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 32111da177e4SLinus Torvalds# users to choose the right thing ... 32121da177e4SLinus Torvalds# 32131da177e4SLinus Torvaldsconfig ISA 32141da177e4SLinus Torvalds bool 32151da177e4SLinus Torvalds 32161da177e4SLinus Torvaldsconfig TC 32171da177e4SLinus Torvalds bool "TURBOchannel support" 32181da177e4SLinus Torvalds depends on MACH_DECSTATION 32191da177e4SLinus Torvalds help 322050a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 322150a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 322250a23e6eSJustin P. Mattock at: 322350a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 322450a23e6eSJustin P. Mattock and: 322550a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 322650a23e6eSJustin P. Mattock Linux driver support status is documented at: 322750a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 32281da177e4SLinus Torvalds 32291da177e4SLinus Torvaldsconfig MMU 32301da177e4SLinus Torvalds bool 32311da177e4SLinus Torvalds default y 32321da177e4SLinus Torvalds 3233109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3234109c32ffSMatt Redfearn default 12 if 64BIT 3235109c32ffSMatt Redfearn default 8 3236109c32ffSMatt Redfearn 3237109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3238109c32ffSMatt Redfearn default 18 if 64BIT 3239109c32ffSMatt Redfearn default 15 3240109c32ffSMatt Redfearn 3241109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3242109c32ffSMatt Redfearn default 8 3243109c32ffSMatt Redfearn 3244109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3245109c32ffSMatt Redfearn default 15 3246109c32ffSMatt Redfearn 3247d865bea4SRalf Baechleconfig I8253 3248d865bea4SRalf Baechle bool 3249798778b8SRussell King select CLKSRC_I8253 32502d02612fSThomas Gleixner select CLKEVT_I8253 32519726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 3252d865bea4SRalf Baechle 3253e05eb3f8SRalf Baechleconfig ZONE_DMA 3254e05eb3f8SRalf Baechle bool 3255e05eb3f8SRalf Baechle 3256cce335aeSRalf Baechleconfig ZONE_DMA32 3257cce335aeSRalf Baechle bool 3258cce335aeSRalf Baechle 32591da177e4SLinus Torvaldsendmenu 32601da177e4SLinus Torvalds 32611da177e4SLinus Torvaldsconfig TRAD_SIGNALS 32621da177e4SLinus Torvalds bool 32631da177e4SLinus Torvalds 32641da177e4SLinus Torvaldsconfig MIPS32_COMPAT 326578aaf956SRalf Baechle bool 32661da177e4SLinus Torvalds 32671da177e4SLinus Torvaldsconfig COMPAT 32681da177e4SLinus Torvalds bool 32691da177e4SLinus Torvalds 327005e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT 327105e43966SAtsushi Nemoto bool 327205e43966SAtsushi Nemoto 32731da177e4SLinus Torvaldsconfig MIPS32_O32 32741da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 327578aaf956SRalf Baechle depends on 64BIT 327678aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 327778aaf956SRalf Baechle select COMPAT 327878aaf956SRalf Baechle select MIPS32_COMPAT 327978aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 32801da177e4SLinus Torvalds help 32811da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 32821da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 32831da177e4SLinus Torvalds existing binaries are in this format. 32841da177e4SLinus Torvalds 32851da177e4SLinus Torvalds If unsure, say Y. 32861da177e4SLinus Torvalds 32871da177e4SLinus Torvaldsconfig MIPS32_N32 32881da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3289c22eacfeSRalf Baechle depends on 64BIT 32905a9372f7SArnd Bergmann select ARCH_WANT_COMPAT_IPC_PARSE_VERSION 329178aaf956SRalf Baechle select COMPAT 329278aaf956SRalf Baechle select MIPS32_COMPAT 329378aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 32941da177e4SLinus Torvalds help 32951da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 32961da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 32971da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 32981da177e4SLinus Torvalds cases. 32991da177e4SLinus Torvalds 33001da177e4SLinus Torvalds If unsure, say N. 33011da177e4SLinus Torvalds 33021da177e4SLinus Torvaldsconfig BINFMT_ELF32 33031da177e4SLinus Torvalds bool 33041da177e4SLinus Torvalds default y if MIPS32_O32 || MIPS32_N32 3305f43edca7SRalf Baechle select ELFCORE 33061da177e4SLinus Torvalds 33072116245eSRalf Baechlemenu "Power management options" 3308952fa954SRodolfo Giometti 3309363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3310363c55caSWu Zhangjin def_bool y 33113f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3312363c55caSWu Zhangjin 3313f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3314f4cb5700SJohannes Berg def_bool y 33153f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3316f4cb5700SJohannes Berg 33172116245eSRalf Baechlesource "kernel/power/Kconfig" 3318952fa954SRodolfo Giometti 33191da177e4SLinus Torvaldsendmenu 33201da177e4SLinus Torvalds 33217a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 33227a998935SViresh Kumar bool 33237a998935SViresh Kumar 33247a998935SViresh Kumarmenu "CPU Power Management" 3325c095ebafSPaul Burton 3326c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 33277a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 33287a998935SViresh Kumarendif 33299726b43aSWu Zhangjin 3330c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3331c095ebafSPaul Burton 3332c095ebafSPaul Burtonendmenu 3333c095ebafSPaul Burton 333498cdee0eSRalf Baechlesource "drivers/firmware/Kconfig" 333598cdee0eSRalf Baechle 33362235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3337e91946d6SNathan Chancellor 3338e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig" 3339