xref: /linux/arch/mips/Kconfig (revision bf8bde41d296849fd5f9db8becd71ad4e84bc521)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
7dfad83cbSFlorian Fainelli	select ARCH_HAS_DEBUG_VIRTUAL if !64BIT
834c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
934c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
1066633abdSTiezhu Yang	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA
1134c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
12e6226997SArnd Bergmann	select ARCH_HAS_STRNCPY_FROM_USER
13e6226997SArnd Bergmann	select ARCH_HAS_STRNLEN_USER
1412597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
151e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
168b3165e5SXingxing Su	select ARCH_HAS_GCOV_PROFILE_ALL
17c55944ccSNick Desaulniers	select ARCH_KEEP_MEMBLOCK
1812597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
191ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
2012597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
21dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
2225da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
230b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
24855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES
259035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
2612597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
27d3a4e0f1SAlexander Lobakin	select ARCH_WANT_LD_ORPHAN_WARN
2810916706SShile Zhang	select BUILDTIME_TABLE_SORT
2912597988SMatt Redfearn	select CLONE_BACKWARDS
3057eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
3112597988SMatt Redfearn	select CPU_PM if CPU_IDLE
3212597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
3312597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
3412597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
35bab1dde3SAlexander Lobakin	select GENERIC_FIND_FIRST_BIT
3624640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
37b962aeb0SPaul Burton	select GENERIC_IOMAP
3812597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3912597988SMatt Redfearn	select GENERIC_IRQ_SHOW
406630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
41740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
42740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
43740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
44740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
45740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
4612597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
4712597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
4812597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
49446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
5012597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
51906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
5212597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
5342b20995SArnd Bergmann	select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
54109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
55109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
56490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
57c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
5845e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
592ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
6036366e36SPaul Burton	select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
6112597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
62490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
6364575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
6412597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
6512597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
6612597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
6712597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
6834c01e41SAlexander Lobakin	select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
6912597988SMatt Redfearn	select HAVE_EXIT_THREAD
7067a929e0SChristoph Hellwig	select HAVE_FAST_GUP
7112597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
7229c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
7312597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
7434c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
7534c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
76b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
7712597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7812597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
79c1bf207dSDavid Daney	select HAVE_KPROBES
80c1bf207dSDavid Daney	select HAVE_KRETPROBES
81c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
82786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
8342a0bb3fSPetr Mladek	select HAVE_NMI
8412597988SMatt Redfearn	select HAVE_PERF_EVENTS
851ddc96bdSTiezhu Yang	select HAVE_PERF_REGS
861ddc96bdSTiezhu Yang	select HAVE_PERF_USER_STACK_DUMP
8708bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
889ea141adSPaul Burton	select HAVE_RSEQ
8916c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
90d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
9112597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
92a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
9312597988SMatt Redfearn	select IRQ_FORCED_THREADING
946630a8e5SChristoph Hellwig	select ISA if EISA
9512597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
9634c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
9712597988SMatt Redfearn	select PERF_USE_VMALLOC
98981aa1d3SThomas Gleixner	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
9905a0a344SArnd Bergmann	select RTC_LIB
10012597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
1014aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT
10212597988SMatt Redfearn	select VIRT_TO_BUS
1030bb87f05SAl Viro	select ARCH_HAS_ELFCORE_COMPAT
1041da177e4SLinus Torvalds
105d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
106d3991572SChristoph Hellwig	bool
107d3991572SChristoph Hellwig
108c434b9f8SPaul Cercueilconfig MIPS_GENERIC
109c434b9f8SPaul Cercueil	bool
110c434b9f8SPaul Cercueil
111f0f4a753SPaul Cercueilconfig MACH_INGENIC
112f0f4a753SPaul Cercueil	bool
113f0f4a753SPaul Cercueil	select SYS_SUPPORTS_32BIT_KERNEL
114f0f4a753SPaul Cercueil	select SYS_SUPPORTS_LITTLE_ENDIAN
115f0f4a753SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
116f0f4a753SPaul Cercueil	select DMA_NONCOHERENT
1171660710cSPaul Cercueil	select ARCH_HAS_SYNC_DMA_FOR_CPU
118f0f4a753SPaul Cercueil	select IRQ_MIPS_CPU
119f0f4a753SPaul Cercueil	select PINCTRL
120f0f4a753SPaul Cercueil	select GPIOLIB
121f0f4a753SPaul Cercueil	select COMMON_CLK
122f0f4a753SPaul Cercueil	select GENERIC_IRQ_CHIP
123f0f4a753SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
124f0f4a753SPaul Cercueil	select USE_OF
125f0f4a753SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
126f0f4a753SPaul Cercueil	select MIPS_EXTERNAL_TIMER
127f0f4a753SPaul Cercueil
1281da177e4SLinus Torvaldsmenu "Machine selection"
1291da177e4SLinus Torvalds
1305e83d430SRalf Baechlechoice
1315e83d430SRalf Baechle	prompt "System type"
132c434b9f8SPaul Cercueil	default MIPS_GENERIC_KERNEL
1331da177e4SLinus Torvalds
134c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL
135eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
1364e066441SChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
137c434b9f8SPaul Cercueil	select MIPS_GENERIC
138eed0eabdSPaul Burton	select BOOT_RAW
139eed0eabdSPaul Burton	select BUILTIN_DTB
140eed0eabdSPaul Burton	select CEVT_R4K
141eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
142eed0eabdSPaul Burton	select COMMON_CLK
143eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
14434c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
145eed0eabdSPaul Burton	select CSRC_R4K
1464e066441SChristoph Hellwig	select DMA_NONCOHERENT
147eb01d42aSChristoph Hellwig	select HAVE_PCI
148eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1490211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
150eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
151eed0eabdSPaul Burton	select MIPS_GIC
152eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
153eed0eabdSPaul Burton	select NO_EXCEPT_FILL
154eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
155eed0eabdSPaul Burton	select SMP_UP if SMP
156a3078e59SMatt Redfearn	select SWAP_IO_SPACE
157eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
158eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
159eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
160eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
161eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
162eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
163eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
164eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
165eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
166eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
167eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
168eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
169eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
17034c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
171eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
172eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
173eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
174c3e2ee65SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
17534c01e41SAlexander Lobakin	select UHI_BOOT
1762e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1772e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1782e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1792e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1802e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1812e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
182eed0eabdSPaul Burton	select USE_OF
183eed0eabdSPaul Burton	help
184eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
185eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
186eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
187eed0eabdSPaul Burton	  Interface) specification.
188eed0eabdSPaul Burton
18942a4f17dSManuel Laussconfig MIPS_ALCHEMY
190c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
191d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
192f772cdb2SRalf Baechle	select CEVT_R4K
193d7ea335cSSteven J. Hill	select CSRC_R4K
19467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
195a86497d6SChristoph Hellwig	select DMA_NONCOHERENT		# Au1000,1500,1100 aren't, rest is
196d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
19742a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
19842a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
19942a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
200d30a2b47SLinus Walleij	select GPIOLIB
2011b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
20247440229SManuel Lauss	select COMMON_CLK
2031da177e4SLinus Torvalds
2047ca5dc14SFlorian Fainelliconfig AR7
2057ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
2067ca5dc14SFlorian Fainelli	select BOOT_ELF32
207b408b611SArnd Bergmann	select COMMON_CLK
2087ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
2097ca5dc14SFlorian Fainelli	select CEVT_R4K
2107ca5dc14SFlorian Fainelli	select CSRC_R4K
21167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2127ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
2137ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
2147ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
2157ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
2167ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
2177ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
218377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2191b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
220d30a2b47SLinus Walleij	select GPIOLIB
2217ca5dc14SFlorian Fainelli	select VLYNQ
2227ca5dc14SFlorian Fainelli	help
2237ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
2247ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
2257ca5dc14SFlorian Fainelli
22643cc739fSSergey Ryazanovconfig ATH25
22743cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
22843cc739fSSergey Ryazanov	select CEVT_R4K
22943cc739fSSergey Ryazanov	select CSRC_R4K
23043cc739fSSergey Ryazanov	select DMA_NONCOHERENT
23167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2321753e74eSSergey Ryazanov	select IRQ_DOMAIN
23343cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
23443cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
23543cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2368aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
23743cc739fSSergey Ryazanov	help
23843cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
23943cc739fSSergey Ryazanov
240d4a67d9dSGabor Juhosconfig ATH79
241d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
242ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
243d4a67d9dSGabor Juhos	select BOOT_RAW
244d4a67d9dSGabor Juhos	select CEVT_R4K
245d4a67d9dSGabor Juhos	select CSRC_R4K
246d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
247d30a2b47SLinus Walleij	select GPIOLIB
248a08227a2SJohn Crispin	select PINCTRL
249411520afSAlban Bedel	select COMMON_CLK
25067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
251d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
252d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
253d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
254d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
255377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
256b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
25703c8c407SAlban Bedel	select USE_OF
25853d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
259d4a67d9dSGabor Juhos	help
260d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
261d4a67d9dSGabor Juhos
2625f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2635f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
26429906e1aSÁlvaro Fernández Rojas	select ARCH_HAS_RESET_CONTROLLER
265d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
266d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
267d666cd02SKevin Cernekee	select BOOT_RAW
268d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
269d666cd02SKevin Cernekee	select USE_OF
270d666cd02SKevin Cernekee	select CEVT_R4K
271d666cd02SKevin Cernekee	select CSRC_R4K
272d666cd02SKevin Cernekee	select SYNC_R4K
273d666cd02SKevin Cernekee	select COMMON_CLK
274c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
27560b858f2SKevin Cernekee	select BCM7038_L1_IRQ
27660b858f2SKevin Cernekee	select BCM7120_L2_IRQ
27760b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
27867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
27960b858f2SKevin Cernekee	select DMA_NONCOHERENT
280d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
28160b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
282d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
283d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
28460b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
28560b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
28660b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
287d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
288d666cd02SKevin Cernekee	select SWAP_IO_SPACE
28960b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
29060b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
29160b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
29260b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2934dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
294d666cd02SKevin Cernekee	help
2955f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2965f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2975f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2985f2d4459SKevin Cernekee	  must be set appropriately for your board.
299d666cd02SKevin Cernekee
3001c0c13ebSAurelien Jarnoconfig BCM47XX
301c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
302fe08f8c2SHauke Mehrtens	select BOOT_RAW
30342f77542SRalf Baechle	select CEVT_R4K
304940f6b48SRalf Baechle	select CSRC_R4K
3051c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
306eb01d42aSChristoph Hellwig	select HAVE_PCI
30767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
308314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
309dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
3101c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
3111c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
312377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
3136507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
31425e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
315e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
316c949c0bcSRafał Miłecki	select GPIOLIB
317c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
318f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
3192ab71a02SRafał Miłecki	select BCM47XX_SPROM
320dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
3211c0c13ebSAurelien Jarno	help
3221c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
3231c0c13ebSAurelien Jarno
324e7300d04SMaxime Bizonconfig BCM63XX
325e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
326ae8de61cSFlorian Fainelli	select BOOT_RAW
327e7300d04SMaxime Bizon	select CEVT_R4K
328e7300d04SMaxime Bizon	select CSRC_R4K
329fc264022SJonas Gorski	select SYNC_R4K
330e7300d04SMaxime Bizon	select DMA_NONCOHERENT
33167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
332e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
333e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
334e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
335e7300d04SMaxime Bizon	select SWAP_IO_SPACE
336d30a2b47SLinus Walleij	select GPIOLIB
337af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
338bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
339e7300d04SMaxime Bizon	help
340e7300d04SMaxime Bizon	  Support for BCM63XX based boards
341e7300d04SMaxime Bizon
3421da177e4SLinus Torvaldsconfig MIPS_COBALT
3433fa986faSMartin Michlmayr	bool "Cobalt Server"
34442f77542SRalf Baechle	select CEVT_R4K
345940f6b48SRalf Baechle	select CSRC_R4K
3461097c6acSYoichi Yuasa	select CEVT_GT641XX
3471da177e4SLinus Torvalds	select DMA_NONCOHERENT
348eb01d42aSChristoph Hellwig	select FORCE_PCI
349d865bea4SRalf Baechle	select I8253
3501da177e4SLinus Torvalds	select I8259
35167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
352d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
353252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3547cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3550a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
356ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3570e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3585e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
359e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3601da177e4SLinus Torvalds
3611da177e4SLinus Torvaldsconfig MACH_DECSTATION
3623fa986faSMartin Michlmayr	bool "DECstations"
3631da177e4SLinus Torvalds	select BOOT_ELF32
3646457d9fcSYoichi Yuasa	select CEVT_DS1287
36581d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3664247417dSYoichi Yuasa	select CSRC_IOASIC
36781d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
36820d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
36920d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
37020d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3711da177e4SLinus Torvalds	select DMA_NONCOHERENT
372ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
37367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3747cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3757cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
376ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3777d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3785e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3791723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3801723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3811723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
382930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3835e83d430SRalf Baechle	help
3841da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3851da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3861da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3871da177e4SLinus Torvalds
3881da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3891da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3901da177e4SLinus Torvalds
3911da177e4SLinus Torvalds		DECstation 5000/50
3921da177e4SLinus Torvalds		DECstation 5000/150
3931da177e4SLinus Torvalds		DECstation 5000/260
3941da177e4SLinus Torvalds		DECsystem 5900/260
3951da177e4SLinus Torvalds
3961da177e4SLinus Torvalds	  otherwise choose R3000.
3971da177e4SLinus Torvalds
3985e83d430SRalf Baechleconfig MACH_JAZZ
3993fa986faSMartin Michlmayr	bool "Jazz family of machines"
40039b2d756SThomas Bogendoerfer	select ARC_MEMORY
40139b2d756SThomas Bogendoerfer	select ARC_PROMLIB
402a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
4037a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
4042f9237d4SChristoph Hellwig	select DMA_OPS
4050e2794b0SRalf Baechle	select FW_ARC
4060e2794b0SRalf Baechle	select FW_ARC32
4075e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
40842f77542SRalf Baechle	select CEVT_R4K
409940f6b48SRalf Baechle	select CSRC_R4K
410e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
4115e83d430SRalf Baechle	select GENERIC_ISA_DMA
4128a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
41367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
414d865bea4SRalf Baechle	select I8253
4155e83d430SRalf Baechle	select I8259
4165e83d430SRalf Baechle	select ISA
4177cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
4185e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
4197d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
4201723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
421aadfe4b5SArnd Bergmann	select SYS_SUPPORTS_LITTLE_ENDIAN
4221da177e4SLinus Torvalds	help
4235e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
4245e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
425692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
4265e83d430SRalf Baechle	  Olivetti M700-10 workstations.
4275e83d430SRalf Baechle
428f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC
429de361e8bSPaul Burton	bool "Ingenic SoC based machines"
430f0f4a753SPaul Cercueil	select MIPS_GENERIC
431f0f4a753SPaul Cercueil	select MACH_INGENIC
432f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
433eb384937SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
434eb384937SPaul Cercueil	select MIPS_EXTERNAL_TIMER
4355ebabe59SLars-Peter Clausen
436171bb2f1SJohn Crispinconfig LANTIQ
437171bb2f1SJohn Crispin	bool "Lantiq based platforms"
438171bb2f1SJohn Crispin	select DMA_NONCOHERENT
43967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
440171bb2f1SJohn Crispin	select CEVT_R4K
441171bb2f1SJohn Crispin	select CSRC_R4K
442171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
443171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
444171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
445171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
446377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
447171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
448f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
449171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
450d30a2b47SLinus Walleij	select GPIOLIB
451171bb2f1SJohn Crispin	select SWAP_IO_SPACE
452171bb2f1SJohn Crispin	select BOOT_RAW
453bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
454a0392222SJohn Crispin	select USE_OF
4553f8c50c9SJohn Crispin	select PINCTRL
4563f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
457c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
458c530781cSJohn Crispin	select RESET_CONTROLLER
459171bb2f1SJohn Crispin
46030ad29bbSHuacai Chenconfig MACH_LOONGSON32
461caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
462c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
463ade299d8SYoichi Yuasa	help
46430ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
46585749d24SWu Zhangjin
46630ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
46730ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
46830ad29bbSHuacai Chen	  Sciences (CAS).
469ade299d8SYoichi Yuasa
47071e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
47171e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
472ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
473ca585cf9SKelvin Cheung	help
47471e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
475ca585cf9SKelvin Cheung
47671e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
477caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4786fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4796fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4806fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4816fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4826fbde6b4SJiaxun Yang	select BOOT_ELF32
4836fbde6b4SJiaxun Yang	select BOARD_SCACHE
4846fbde6b4SJiaxun Yang	select CSRC_R4K
4856fbde6b4SJiaxun Yang	select CEVT_R4K
4866fbde6b4SJiaxun Yang	select CPU_HAS_WB
4876fbde6b4SJiaxun Yang	select FORCE_PCI
4886fbde6b4SJiaxun Yang	select ISA
4896fbde6b4SJiaxun Yang	select I8259
4906fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4917d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4925125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4936fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
4946423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
4956fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
4966fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
4976fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
4986fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
4996fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
5006fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
5016fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
5026fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
50371e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
504a307a4ceSJinyang He	select SYS_SUPPORTS_RELOCATABLE
5056fbde6b4SJiaxun Yang	select ZONE_DMA32
50687fcfa7bSJiaxun Yang	select COMMON_CLK
50787fcfa7bSJiaxun Yang	select USE_OF
50887fcfa7bSJiaxun Yang	select BUILTIN_DTB
50939c1485cSHuacai Chen	select PCI_HOST_GENERIC
51071e2f4ddSJiaxun Yang	help
511caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
512caed1d1bSHuacai Chen
513caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
514caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
515caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
516caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
517ca585cf9SKelvin Cheung
5181da177e4SLinus Torvaldsconfig MIPS_MALTA
5193fa986faSMartin Michlmayr	bool "MIPS Malta board"
52061ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
521a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5227a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5231da177e4SLinus Torvalds	select BOOT_ELF32
524fa71c960SRalf Baechle	select BOOT_RAW
525e8823d26SPaul Burton	select BUILTIN_DTB
52642f77542SRalf Baechle	select CEVT_R4K
527fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
52842b002abSGuenter Roeck	select COMMON_CLK
52947bf2b03SMaksym Kokhan	select CSRC_R4K
530a86497d6SChristoph Hellwig	select DMA_NONCOHERENT
5311da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5328a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
533eb01d42aSChristoph Hellwig	select HAVE_PCI
534d865bea4SRalf Baechle	select I8253
5351da177e4SLinus Torvalds	select I8259
53647bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5375e83d430SRalf Baechle	select MIPS_BONITO64
5389318c51aSChris Dearman	select MIPS_CPU_SCACHE
53947bf2b03SMaksym Kokhan	select MIPS_GIC
540a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5415e83d430SRalf Baechle	select MIPS_MSC
54247bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
543ecafe3e9SPaul Burton	select SMP_UP if SMP
5441da177e4SLinus Torvalds	select SWAP_IO_SPACE
5457cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5467cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
547bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
548c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
549575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5507cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5515d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
552575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5537cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5547cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
555ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
556ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5575e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
558c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5595e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
560424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
56147bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5620365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
563e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
564f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
56547bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5669693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
567f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5681b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
569e8823d26SPaul Burton	select USE_OF
570886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
571abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5721da177e4SLinus Torvalds	help
573f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5741da177e4SLinus Torvalds	  board.
5751da177e4SLinus Torvalds
5762572f00dSJoshua Hendersonconfig MACH_PIC32
5772572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5782572f00dSJoshua Henderson	help
5792572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5802572f00dSJoshua Henderson
5812572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
5822572f00dSJoshua Henderson	  microcontrollers.
5832572f00dSJoshua Henderson
5845e83d430SRalf Baechleconfig MACH_VR41XX
58574142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
58642f77542SRalf Baechle	select CEVT_R4K
587940f6b48SRalf Baechle	select CSRC_R4K
5887cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
589377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
590d30a2b47SLinus Walleij	select GPIOLIB
5915e83d430SRalf Baechle
592baec970aSLauri Kasanenconfig MACH_NINTENDO64
593baec970aSLauri Kasanen	bool "Nintendo 64 console"
594baec970aSLauri Kasanen	select CEVT_R4K
595baec970aSLauri Kasanen	select CSRC_R4K
596baec970aSLauri Kasanen	select SYS_HAS_CPU_R4300
597baec970aSLauri Kasanen	select SYS_SUPPORTS_BIG_ENDIAN
598baec970aSLauri Kasanen	select SYS_SUPPORTS_ZBOOT
599baec970aSLauri Kasanen	select SYS_SUPPORTS_32BIT_KERNEL
600baec970aSLauri Kasanen	select SYS_SUPPORTS_64BIT_KERNEL
601baec970aSLauri Kasanen	select DMA_NONCOHERENT
602baec970aSLauri Kasanen	select IRQ_MIPS_CPU
603baec970aSLauri Kasanen
604ae2b5bb6SJohn Crispinconfig RALINK
605ae2b5bb6SJohn Crispin	bool "Ralink based machines"
606ae2b5bb6SJohn Crispin	select CEVT_R4K
60735f752beSArnd Bergmann	select COMMON_CLK
608ae2b5bb6SJohn Crispin	select CSRC_R4K
609ae2b5bb6SJohn Crispin	select BOOT_RAW
610ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
61167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
612ae2b5bb6SJohn Crispin	select USE_OF
613ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
614ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
615ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
616ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
617377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
6181f0400d0SChuanhong Guo	select SYS_SUPPORTS_ZBOOT
619ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
6202a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6212a153f1cSJohn Crispin	select RESET_CONTROLLER
622ae2b5bb6SJohn Crispin
6234042147aSBert Vermeulenconfig MACH_REALTEK_RTL
6244042147aSBert Vermeulen	bool "Realtek RTL838x/RTL839x based machines"
6254042147aSBert Vermeulen	select MIPS_GENERIC
6264042147aSBert Vermeulen	select DMA_NONCOHERENT
6274042147aSBert Vermeulen	select IRQ_MIPS_CPU
6284042147aSBert Vermeulen	select CSRC_R4K
6294042147aSBert Vermeulen	select CEVT_R4K
6304042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R1
6314042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R2
6324042147aSBert Vermeulen	select SYS_SUPPORTS_BIG_ENDIAN
6334042147aSBert Vermeulen	select SYS_SUPPORTS_32BIT_KERNEL
6344042147aSBert Vermeulen	select SYS_SUPPORTS_MIPS16
6354042147aSBert Vermeulen	select SYS_SUPPORTS_MULTITHREADING
6364042147aSBert Vermeulen	select SYS_SUPPORTS_VPE_LOADER
6374042147aSBert Vermeulen	select SYS_HAS_EARLY_PRINTK
6384042147aSBert Vermeulen	select SYS_HAS_EARLY_PRINTK_8250
6394042147aSBert Vermeulen	select USE_GENERIC_EARLY_PRINTK_8250
6404042147aSBert Vermeulen	select BOOT_RAW
6414042147aSBert Vermeulen	select PINCTRL
6424042147aSBert Vermeulen	select USE_OF
6434042147aSBert Vermeulen
6441da177e4SLinus Torvaldsconfig SGI_IP22
6453fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
646c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
64739b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6480e2794b0SRalf Baechle	select FW_ARC
6490e2794b0SRalf Baechle	select FW_ARC32
6507a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6511da177e4SLinus Torvalds	select BOOT_ELF32
65242f77542SRalf Baechle	select CEVT_R4K
653940f6b48SRalf Baechle	select CSRC_R4K
654e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6551da177e4SLinus Torvalds	select DMA_NONCOHERENT
6566630a8e5SChristoph Hellwig	select HAVE_EISA
657d865bea4SRalf Baechle	select I8253
65868de4803SThomas Bogendoerfer	select I8259
6591da177e4SLinus Torvalds	select IP22_CPU_SCACHE
66067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
661aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
662e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
663e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
66436e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
665e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
666e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
667e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6681da177e4SLinus Torvalds	select SWAP_IO_SPACE
6697cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6707cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
671c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
672ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
673ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6745e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
675802b8362SThomas Bogendoerfer	select WAR_R4600_V1_INDEX_ICACHEOP
6765e5b6527SThomas Bogendoerfer	select WAR_R4600_V1_HIT_CACHEOP
67744def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
678930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6791da177e4SLinus Torvalds	help
6801da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6811da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6821da177e4SLinus Torvalds	  that runs on these, say Y here.
6831da177e4SLinus Torvalds
6841da177e4SLinus Torvaldsconfig SGI_IP27
6853fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
68654aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
687397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
6880e2794b0SRalf Baechle	select FW_ARC
6890e2794b0SRalf Baechle	select FW_ARC64
690e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
6915e83d430SRalf Baechle	select BOOT_ELF64
692e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
69304100459SChristoph Hellwig	select FORCE_PCI
69436a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
695eb01d42aSChristoph Hellwig	select HAVE_PCI
69669a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
697e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
698130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
699a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
700a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7017cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
702ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7035e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
704d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
7051a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
706256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
707930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
7086c86a302SMike Rapoport	select NUMA
7091da177e4SLinus Torvalds	help
7101da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
7111da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
7121da177e4SLinus Torvalds	  here.
7131da177e4SLinus Torvalds
714e2defae5SThomas Bogendoerferconfig SGI_IP28
7157d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
716c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
71739b2d756SThomas Bogendoerfer	select ARC_PROMLIB
7180e2794b0SRalf Baechle	select FW_ARC
7190e2794b0SRalf Baechle	select FW_ARC64
7207a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
721e2defae5SThomas Bogendoerfer	select BOOT_ELF64
722e2defae5SThomas Bogendoerfer	select CEVT_R4K
723e2defae5SThomas Bogendoerfer	select CSRC_R4K
724e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
725e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
726e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
72767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7286630a8e5SChristoph Hellwig	select HAVE_EISA
729e2defae5SThomas Bogendoerfer	select I8253
730e2defae5SThomas Bogendoerfer	select I8259
731e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
732e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7335b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
734e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
735e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
736e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
737e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
738e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
739c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
740e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
741e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
742256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
743dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
744e2defae5SThomas Bogendoerfer	help
745e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
746e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
747e2defae5SThomas Bogendoerfer
7487505576dSThomas Bogendoerferconfig SGI_IP30
7497505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7507505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7517505576dSThomas Bogendoerfer	select FW_ARC
7527505576dSThomas Bogendoerfer	select FW_ARC64
7537505576dSThomas Bogendoerfer	select BOOT_ELF64
7547505576dSThomas Bogendoerfer	select CEVT_R4K
7557505576dSThomas Bogendoerfer	select CSRC_R4K
75604100459SChristoph Hellwig	select FORCE_PCI
7577505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7587505576dSThomas Bogendoerfer	select ZONE_DMA32
7597505576dSThomas Bogendoerfer	select HAVE_PCI
7607505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7617505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7627505576dSThomas Bogendoerfer	select NR_CPUS_DEFAULT_2
7637505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7647505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7657505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7667505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7677505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7687505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7697505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
770256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
7717505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
7727505576dSThomas Bogendoerfer	select ARC_MEMORY
7737505576dSThomas Bogendoerfer	help
7747505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
7757505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
7767505576dSThomas Bogendoerfer
7771da177e4SLinus Torvaldsconfig SGI_IP32
778cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
77939b2d756SThomas Bogendoerfer	select ARC_MEMORY
78039b2d756SThomas Bogendoerfer	select ARC_PROMLIB
78103df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7820e2794b0SRalf Baechle	select FW_ARC
7830e2794b0SRalf Baechle	select FW_ARC32
7841da177e4SLinus Torvalds	select BOOT_ELF32
78542f77542SRalf Baechle	select CEVT_R4K
786940f6b48SRalf Baechle	select CSRC_R4K
7871da177e4SLinus Torvalds	select DMA_NONCOHERENT
788eb01d42aSChristoph Hellwig	select HAVE_PCI
78967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7901da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7911da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7927cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7937cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7947cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
795dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
796ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7975e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
798886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
7991da177e4SLinus Torvalds	help
8001da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
8011da177e4SLinus Torvalds
802ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
803ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
8045e83d430SRalf Baechle	select BOOT_ELF32
8055e83d430SRalf Baechle	select SIBYTE_BCM1120
8065e83d430SRalf Baechle	select SWAP_IO_SPACE
8077cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8085e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8095e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8105e83d430SRalf Baechle
811ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
812ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
8135e83d430SRalf Baechle	select BOOT_ELF32
8145e83d430SRalf Baechle	select SIBYTE_BCM1120
8155e83d430SRalf Baechle	select SWAP_IO_SPACE
8167cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8175e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8185e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8195e83d430SRalf Baechle
8205e83d430SRalf Baechleconfig SIBYTE_CRHONE
8213fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
8225e83d430SRalf Baechle	select BOOT_ELF32
8235e83d430SRalf Baechle	select SIBYTE_BCM1125
8245e83d430SRalf Baechle	select SWAP_IO_SPACE
8257cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8265e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8275e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8285e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8295e83d430SRalf Baechle
830ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
831ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
832ade299d8SYoichi Yuasa	select BOOT_ELF32
833ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
834ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
835ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
836ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
837ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
838ade299d8SYoichi Yuasa
839ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
840ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
841ade299d8SYoichi Yuasa	select BOOT_ELF32
842fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
843ade299d8SYoichi Yuasa	select SIBYTE_SB1250
844ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
845ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
846ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
847ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
848ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
849cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
850e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
851ade299d8SYoichi Yuasa
852ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
853ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
854ade299d8SYoichi Yuasa	select BOOT_ELF32
855fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
856ade299d8SYoichi Yuasa	select SIBYTE_SB1250
857ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
858ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
859ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
860ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
861ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
862756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
863ade299d8SYoichi Yuasa
864ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
865ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
866ade299d8SYoichi Yuasa	select BOOT_ELF32
867ade299d8SYoichi Yuasa	select SIBYTE_SB1250
868ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
869ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
870ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
871ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
872e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
873ade299d8SYoichi Yuasa
874ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
875ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
876ade299d8SYoichi Yuasa	select BOOT_ELF32
877ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
878ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
879ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
880ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
881ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
882651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
883ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
884cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
885e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
886ade299d8SYoichi Yuasa
88714b36af4SThomas Bogendoerferconfig SNI_RM
88814b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
88939b2d756SThomas Bogendoerfer	select ARC_MEMORY
89039b2d756SThomas Bogendoerfer	select ARC_PROMLIB
8910e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8920e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
893aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8945e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
895a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
8967a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
8975e83d430SRalf Baechle	select BOOT_ELF32
89842f77542SRalf Baechle	select CEVT_R4K
899940f6b48SRalf Baechle	select CSRC_R4K
900e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
9015e83d430SRalf Baechle	select DMA_NONCOHERENT
9025e83d430SRalf Baechle	select GENERIC_ISA_DMA
9036630a8e5SChristoph Hellwig	select HAVE_EISA
9048a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
905eb01d42aSChristoph Hellwig	select HAVE_PCI
90667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
907d865bea4SRalf Baechle	select I8253
9085e83d430SRalf Baechle	select I8259
9095e83d430SRalf Baechle	select ISA
910564c836fSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_6
9114a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
9127cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
9134a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
914c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
9154a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
91636a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
917ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
9187d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
9194a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
9205e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
9215e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
92244def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
9231da177e4SLinus Torvalds	help
92414b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
92514b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
9265e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
9275e83d430SRalf Baechle	  support this machine type.
9281da177e4SLinus Torvalds
929edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
930edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
9315e83d430SRalf Baechle
932edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
933edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
93424a1c023SThomas Bogendoerfer	select WAR_TX49XX_ICACHE_INDEX_INV
93523fbee9dSRalf Baechle
93673b4390fSRalf Baechleconfig MIKROTIK_RB532
93773b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
93873b4390fSRalf Baechle	select CEVT_R4K
93973b4390fSRalf Baechle	select CSRC_R4K
94073b4390fSRalf Baechle	select DMA_NONCOHERENT
941eb01d42aSChristoph Hellwig	select HAVE_PCI
94267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
94373b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
94473b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
94573b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
94673b4390fSRalf Baechle	select SWAP_IO_SPACE
94773b4390fSRalf Baechle	select BOOT_RAW
948d30a2b47SLinus Walleij	select GPIOLIB
949930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
95073b4390fSRalf Baechle	help
95173b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
95273b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
95373b4390fSRalf Baechle
9549ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9559ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
956a86c7f72SDavid Daney	select CEVT_R4K
957ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9581753d50cSChristoph Hellwig	select HAVE_RAPIDIO
959d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
960a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
961a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
962f65aad41SRalf Baechle	select EDAC_SUPPORT
963b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
96473569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
96573569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
966a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9675e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
968eb01d42aSChristoph Hellwig	select HAVE_PCI
96978bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
97078bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
97178bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
972f00e001eSDavid Daney	select ZONE_DMA32
973d30a2b47SLinus Walleij	select GPIOLIB
9746e511163SDavid Daney	select USE_OF
9756e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9766e511163SDavid Daney	select SYS_SUPPORTS_SMP
9777820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9787820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
979e326479fSAndrew Bresticker	select BUILTIN_DTB
980f766b28aSJulian Braha	select MTD
9818c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
98209230cbcSChristoph Hellwig	select SWIOTLB
9833ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
984a86c7f72SDavid Daney	help
985a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
986a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
987a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
988a86c7f72SDavid Daney	  Some of the supported boards are:
989a86c7f72SDavid Daney		EBT3000
990a86c7f72SDavid Daney		EBH3000
991a86c7f72SDavid Daney		EBH3100
992a86c7f72SDavid Daney		Thunder
993a86c7f72SDavid Daney		Kodama
994a86c7f72SDavid Daney		Hikari
995a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
996a86c7f72SDavid Daney
9977f058e85SJayachandran Cconfig NLM_XLR_BOARD
9987f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
9997f058e85SJayachandran C	select BOOT_ELF32
10007f058e85SJayachandran C	select NLM_COMMON
10017f058e85SJayachandran C	select SYS_HAS_CPU_XLR
10027f058e85SJayachandran C	select SYS_SUPPORTS_SMP
1003eb01d42aSChristoph Hellwig	select HAVE_PCI
10047f058e85SJayachandran C	select SWAP_IO_SPACE
10057f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10067f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1007d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
10087f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10097f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10107f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
10117f058e85SJayachandran C	select CEVT_R4K
10127f058e85SJayachandran C	select CSRC_R4K
101367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1014b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10157f058e85SJayachandran C	select SYNC_R4K
10167f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
10178f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10188f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10197f058e85SJayachandran C	help
10207f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
10217f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
10227f058e85SJayachandran C
10231c773ea4SJayachandran Cconfig NLM_XLP_BOARD
10241c773ea4SJayachandran C	bool "Netlogic XLP based systems"
10251c773ea4SJayachandran C	select BOOT_ELF32
10261c773ea4SJayachandran C	select NLM_COMMON
10271c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
10281c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
1029eb01d42aSChristoph Hellwig	select HAVE_PCI
10301c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10311c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1032d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1033d30a2b47SLinus Walleij	select GPIOLIB
10341c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10351c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
10361c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10371c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
10381c773ea4SJayachandran C	select CEVT_R4K
10391c773ea4SJayachandran C	select CSRC_R4K
104067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1041b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10421c773ea4SJayachandran C	select SYNC_R4K
10431c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
10442f6528e1SJayachandran C	select USE_OF
10458f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10468f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10471c773ea4SJayachandran C	help
10481c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
10491c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
10501c773ea4SJayachandran C
10511da177e4SLinus Torvaldsendchoice
10521da177e4SLinus Torvalds
1053e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10543b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1055d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1056a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1057e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10588945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1059eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
1060a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig"
10615e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10628ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10632572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1064ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
106529c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
106638b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
106722b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10685e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1069a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
107071e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
107130ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
107230ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10737f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
107438b18f72SRalf Baechle
10755e83d430SRalf Baechleendmenu
10765e83d430SRalf Baechle
10773c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10783c9ee7efSAkinobu Mita	bool
10793c9ee7efSAkinobu Mita	default y
10803c9ee7efSAkinobu Mita
10811da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
10821da177e4SLinus Torvalds	bool
10831da177e4SLinus Torvalds	default y
10841da177e4SLinus Torvalds
1085ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
10861cc89038SAtsushi Nemoto	bool
10871cc89038SAtsushi Nemoto	default y
10881cc89038SAtsushi Nemoto
10891da177e4SLinus Torvalds#
10901da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10911da177e4SLinus Torvalds#
10920e2794b0SRalf Baechleconfig FW_ARC
10931da177e4SLinus Torvalds	bool
10941da177e4SLinus Torvalds
109561ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
109661ed242dSRalf Baechle	bool
109761ed242dSRalf Baechle
10989267a30dSMarc St-Jeanconfig BOOT_RAW
10999267a30dSMarc St-Jean	bool
11009267a30dSMarc St-Jean
1101217dd11eSRalf Baechleconfig CEVT_BCM1480
1102217dd11eSRalf Baechle	bool
1103217dd11eSRalf Baechle
11046457d9fcSYoichi Yuasaconfig CEVT_DS1287
11056457d9fcSYoichi Yuasa	bool
11066457d9fcSYoichi Yuasa
11071097c6acSYoichi Yuasaconfig CEVT_GT641XX
11081097c6acSYoichi Yuasa	bool
11091097c6acSYoichi Yuasa
111042f77542SRalf Baechleconfig CEVT_R4K
111142f77542SRalf Baechle	bool
111242f77542SRalf Baechle
1113217dd11eSRalf Baechleconfig CEVT_SB1250
1114217dd11eSRalf Baechle	bool
1115217dd11eSRalf Baechle
1116229f773eSAtsushi Nemotoconfig CEVT_TXX9
1117229f773eSAtsushi Nemoto	bool
1118229f773eSAtsushi Nemoto
1119217dd11eSRalf Baechleconfig CSRC_BCM1480
1120217dd11eSRalf Baechle	bool
1121217dd11eSRalf Baechle
11224247417dSYoichi Yuasaconfig CSRC_IOASIC
11234247417dSYoichi Yuasa	bool
11244247417dSYoichi Yuasa
1125940f6b48SRalf Baechleconfig CSRC_R4K
112638586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1127940f6b48SRalf Baechle	bool
1128940f6b48SRalf Baechle
1129217dd11eSRalf Baechleconfig CSRC_SB1250
1130217dd11eSRalf Baechle	bool
1131217dd11eSRalf Baechle
1132a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1133a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1134a7f4df4eSAlex Smith
1135a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1136d30a2b47SLinus Walleij	select GPIOLIB
1137a9aec7feSAtsushi Nemoto	bool
1138a9aec7feSAtsushi Nemoto
11390e2794b0SRalf Baechleconfig FW_CFE
1140df78b5c8SAurelien Jarno	bool
1141df78b5c8SAurelien Jarno
114240e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
114340e084a5SRalf Baechle	bool
114440e084a5SRalf Baechle
114520d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
114620d33064SPaul Burton	bool
1147347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11485748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
114920d33064SPaul Burton
11501da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11511da177e4SLinus Torvalds	bool
1152db91427bSChristoph Hellwig	#
1153db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1154db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1155db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1156db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1157db91427bSChristoph Hellwig	# significant advantages.
1158db91427bSChristoph Hellwig	#
1159419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1160fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1161f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1162fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
116334dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
116434dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
11654ce588cdSRalf Baechle
116636a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11671da177e4SLinus Torvalds	bool
11681da177e4SLinus Torvalds
11691b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1170dbb74540SRalf Baechle	bool
1171dbb74540SRalf Baechle
11721da177e4SLinus Torvaldsconfig MIPS_BONITO64
11731da177e4SLinus Torvalds	bool
11741da177e4SLinus Torvalds
11751da177e4SLinus Torvaldsconfig MIPS_MSC
11761da177e4SLinus Torvalds	bool
11771da177e4SLinus Torvalds
117839b8d525SRalf Baechleconfig SYNC_R4K
117939b8d525SRalf Baechle	bool
118039b8d525SRalf Baechle
1181ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1182d388d685SMaciej W. Rozycki	def_bool n
1183d388d685SMaciej W. Rozycki
11844e0748f5SMarkos Chandrasconfig GENERIC_CSUM
118518d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
11864e0748f5SMarkos Chandras
11878313da30SRalf Baechleconfig GENERIC_ISA_DMA
11888313da30SRalf Baechle	bool
11898313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1190a35bee8aSNamhyung Kim	select ISA_DMA_API
11918313da30SRalf Baechle
1192aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1193aa414dffSRalf Baechle	bool
11948313da30SRalf Baechle	select GENERIC_ISA_DMA
1195aa414dffSRalf Baechle
119678bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
119778bdbbacSMasahiro Yamada	bool
119878bdbbacSMasahiro Yamada
119978bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
120078bdbbacSMasahiro Yamada	bool
120178bdbbacSMasahiro Yamada
120278bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
120378bdbbacSMasahiro Yamada	bool
120478bdbbacSMasahiro Yamada
1205a35bee8aSNamhyung Kimconfig ISA_DMA_API
1206a35bee8aSNamhyung Kim	bool
1207a35bee8aSNamhyung Kim
12088c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
12098c530ea3SMatt Redfearn	bool
12108c530ea3SMatt Redfearn	help
12118c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
12128c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
12138c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
12148c530ea3SMatt Redfearn
1215f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1216f381bf6dSDavid Daney	def_bool y
1217f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1218f381bf6dSDavid Daney
1219f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1220f381bf6dSDavid Daney	def_bool y
1221f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1222f381bf6dSDavid Daney
1223f381bf6dSDavid Daney
12245e83d430SRalf Baechle#
12256b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
12265e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
12275e83d430SRalf Baechle# choice statement should be more obvious to the user.
12285e83d430SRalf Baechle#
12295e83d430SRalf Baechlechoice
12306b2aac42SMasanari Iida	prompt "Endianness selection"
12311da177e4SLinus Torvalds	help
12321da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12335e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12343cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12355e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12363dde6ad8SDavid Sterba	  one or the other endianness.
12375e83d430SRalf Baechle
12385e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12395e83d430SRalf Baechle	bool "Big endian"
12405e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12415e83d430SRalf Baechle
12425e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12435e83d430SRalf Baechle	bool "Little endian"
12445e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12455e83d430SRalf Baechle
12465e83d430SRalf Baechleendchoice
12475e83d430SRalf Baechle
124822b0763aSDavid Daneyconfig EXPORT_UASM
124922b0763aSDavid Daney	bool
125022b0763aSDavid Daney
12512116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12522116245eSRalf Baechle	bool
12532116245eSRalf Baechle
12545e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12555e83d430SRalf Baechle	bool
12565e83d430SRalf Baechle
12575e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12585e83d430SRalf Baechle	bool
12591da177e4SLinus Torvalds
1260aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1261aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1262aa1762f4SDavid Daney
12639267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12649267a30dSMarc St-Jean	bool
12659267a30dSMarc St-Jean
12669267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12679267a30dSMarc St-Jean	bool
12689267a30dSMarc St-Jean
12698420fd00SAtsushi Nemotoconfig IRQ_TXX9
12708420fd00SAtsushi Nemoto	bool
12718420fd00SAtsushi Nemoto
1272d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1273d5ab1a69SYoichi Yuasa	bool
1274d5ab1a69SYoichi Yuasa
1275252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
12761da177e4SLinus Torvalds	bool
12771da177e4SLinus Torvalds
1278a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1279a57140e9SThomas Bogendoerfer	bool
1280a57140e9SThomas Bogendoerfer
12819267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
12829267a30dSMarc St-Jean	bool
12839267a30dSMarc St-Jean
1284a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1285a7e07b1aSMarkos Chandras	bool
1286a7e07b1aSMarkos Chandras
12871da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
12881da177e4SLinus Torvalds	bool
12891da177e4SLinus Torvalds
1290e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1291e2defae5SThomas Bogendoerfer	bool
1292e2defae5SThomas Bogendoerfer
12935b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
12945b438c44SThomas Bogendoerfer	bool
12955b438c44SThomas Bogendoerfer
1296e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1297e2defae5SThomas Bogendoerfer	bool
1298e2defae5SThomas Bogendoerfer
1299e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1300e2defae5SThomas Bogendoerfer	bool
1301e2defae5SThomas Bogendoerfer
1302e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1303e2defae5SThomas Bogendoerfer	bool
1304e2defae5SThomas Bogendoerfer
1305e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1306e2defae5SThomas Bogendoerfer	bool
1307e2defae5SThomas Bogendoerfer
1308e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1309e2defae5SThomas Bogendoerfer	bool
1310e2defae5SThomas Bogendoerfer
13110e2794b0SRalf Baechleconfig FW_ARC32
13125e83d430SRalf Baechle	bool
13135e83d430SRalf Baechle
1314aaa9fad3SPaul Bolleconfig FW_SNIPROM
1315231a35d3SThomas Bogendoerfer	bool
1316231a35d3SThomas Bogendoerfer
13171da177e4SLinus Torvaldsconfig BOOT_ELF32
13181da177e4SLinus Torvalds	bool
13191da177e4SLinus Torvalds
1320930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1321930beb5aSFlorian Fainelli	bool
1322930beb5aSFlorian Fainelli
1323930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1324930beb5aSFlorian Fainelli	bool
1325930beb5aSFlorian Fainelli
1326930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1327930beb5aSFlorian Fainelli	bool
1328930beb5aSFlorian Fainelli
1329930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1330930beb5aSFlorian Fainelli	bool
1331930beb5aSFlorian Fainelli
13321da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13331da177e4SLinus Torvalds	int
1334a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13355432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13365432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13375432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13381da177e4SLinus Torvalds	default "5"
13391da177e4SLinus Torvalds
1340e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1341e9422427SThomas Bogendoerfer	bool
1342e9422427SThomas Bogendoerfer
13431da177e4SLinus Torvaldsconfig ARC_CONSOLE
13441da177e4SLinus Torvalds	bool "ARC console support"
1345e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13461da177e4SLinus Torvalds
13471da177e4SLinus Torvaldsconfig ARC_MEMORY
13481da177e4SLinus Torvalds	bool
13491da177e4SLinus Torvalds
13501da177e4SLinus Torvaldsconfig ARC_PROMLIB
13511da177e4SLinus Torvalds	bool
13521da177e4SLinus Torvalds
13530e2794b0SRalf Baechleconfig FW_ARC64
13541da177e4SLinus Torvalds	bool
13551da177e4SLinus Torvalds
13561da177e4SLinus Torvaldsconfig BOOT_ELF64
13571da177e4SLinus Torvalds	bool
13581da177e4SLinus Torvalds
13591da177e4SLinus Torvaldsmenu "CPU selection"
13601da177e4SLinus Torvalds
13611da177e4SLinus Torvaldschoice
13621da177e4SLinus Torvalds	prompt "CPU type"
13631da177e4SLinus Torvalds	default CPU_R4X00
13641da177e4SLinus Torvalds
1365268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1366caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1367268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1368d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
136951522217SJiaxun Yang	select CPU_MIPSR2
137051522217SJiaxun Yang	select CPU_HAS_PREFETCH
13710e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
13720e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
13730e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
13747507445bSHuacai Chen	select CPU_SUPPORTS_MSA
137551522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
137651522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
13770e476d91SHuacai Chen	select WEAK_ORDERING
13780e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
13797507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1380b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
138117c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1382d30a2b47SLinus Walleij	select GPIOLIB
138309230cbcSChristoph Hellwig	select SWIOTLB
13840f78355cSHuacai Chen	select HAVE_KVM
13850e476d91SHuacai Chen	help
1386caed1d1bSHuacai Chen		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1387caed1d1bSHuacai Chen		cores implements the MIPS64R2 instruction set with many extensions,
1388caed1d1bSHuacai Chen		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1389caed1d1bSHuacai Chen		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1390caed1d1bSHuacai Chen		Loongson-2E/2F is not covered here and will be removed in future.
13910e476d91SHuacai Chen
1392caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1393caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
13941e820da3SHuacai Chen	default n
1395268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
13961e820da3SHuacai Chen	help
1397caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
13981e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1399268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
14001e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
14011e820da3SHuacai Chen	  Fast TLB refill support, etc.
14021e820da3SHuacai Chen
14031e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14041e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14051e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1406caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
14071e820da3SHuacai Chen
1408e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1409caed1d1bSHuacai Chen	bool "Old Loongson-3 LLSC Workarounds"
1410e02e07e3SHuacai Chen	default y if SMP
1411268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1412e02e07e3SHuacai Chen	help
1413caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1414e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1415e02e07e3SHuacai Chen
1416caed1d1bSHuacai Chen	  Newer Loongson-3 will fix these issues and no workarounds are needed.
1417e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1418e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1419e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1420e02e07e3SHuacai Chen
1421e02e07e3SHuacai Chen	  If unsure, please say Y.
1422e02e07e3SHuacai Chen
1423ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1424ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1425ec7a9318SWANG Xuerui	default y
1426ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1427ec7a9318SWANG Xuerui	help
1428ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1429ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1430ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1431ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1432ec7a9318SWANG Xuerui
1433ec7a9318SWANG Xuerui	  If unsure, please say Y.
1434ec7a9318SWANG Xuerui
14353702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14363702bba5SWu Zhangjin	bool "Loongson 2E"
14373702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1438268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
14392a21c730SFuxin Zhang	help
14402a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14412a21c730SFuxin Zhang	  with many extensions.
14422a21c730SFuxin Zhang
144325985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14446f7a251aSWu Zhangjin	  bonito64.
14456f7a251aSWu Zhangjin
14466f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14476f7a251aSWu Zhangjin	bool "Loongson 2F"
14486f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1449268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
1450d30a2b47SLinus Walleij	select GPIOLIB
14516f7a251aSWu Zhangjin	help
14526f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14536f7a251aSWu Zhangjin	  with many extensions.
14546f7a251aSWu Zhangjin
14556f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14566f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14576f7a251aSWu Zhangjin	  Loongson2E.
14586f7a251aSWu Zhangjin
1459ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1460ca585cf9SKelvin Cheung	bool "Loongson 1B"
1461ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1462b2afb64cSHuacai Chen	select CPU_LOONGSON32
14639ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1464ca585cf9SKelvin Cheung	help
1465ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1466968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1467968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1468ca585cf9SKelvin Cheung
146912e3280bSYang Lingconfig CPU_LOONGSON1C
147012e3280bSYang Ling	bool "Loongson 1C"
147112e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1472b2afb64cSHuacai Chen	select CPU_LOONGSON32
147312e3280bSYang Ling	select LEDS_GPIO_REGISTER
147412e3280bSYang Ling	help
147512e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1476968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1477968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
147812e3280bSYang Ling
14796e760c8dSRalf Baechleconfig CPU_MIPS32_R1
14806e760c8dSRalf Baechle	bool "MIPS32 Release 1"
14817cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
14826e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1483797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1484ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14856e760c8dSRalf Baechle	help
14865e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14871e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14881e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14891e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14901e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14911e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
14921e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
14931e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
14941e5f1caaSRalf Baechle	  performance.
14951e5f1caaSRalf Baechle
14961e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
14971e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
14987cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
14991e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1500797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1501ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1502a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
15032235a54dSSanjay Lal	select HAVE_KVM
15041e5f1caaSRalf Baechle	help
15055e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15066e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15076e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15086e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15096e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15101da177e4SLinus Torvalds
1511ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1512ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1513ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1514ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1515ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1516ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1517ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1518ab7c01fdSSerge Semin	select HAVE_KVM
1519ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1520ab7c01fdSSerge Semin	help
1521ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1522ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1523ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1524ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1525ab7c01fdSSerge Semin
15267fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1527674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15287fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15297fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
153018d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15317fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15327fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15337fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15347fd08ca5SLeonid Yegoshin	select HAVE_KVM
15357fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15367fd08ca5SLeonid Yegoshin	help
15377fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15387fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15397fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15407fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15417fd08ca5SLeonid Yegoshin
15426e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15436e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15447cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1545797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1546ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1547ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1548ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15499cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15506e760c8dSRalf Baechle	help
15516e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15526e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15536e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15546e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15556e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15561e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15571e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15581e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15591e5f1caaSRalf Baechle	  performance.
15601e5f1caaSRalf Baechle
15611e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15621e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15637cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1564797798c1SRalf Baechle	select CPU_HAS_PREFETCH
15651e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15661e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1567ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15689cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1569a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
157040a2df49SJames Hogan	select HAVE_KVM
15711e5f1caaSRalf Baechle	help
15721e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15731e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15741e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15751e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15761e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15771da177e4SLinus Torvalds
1578ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1579ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1580ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1581ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1582ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1583ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1584ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1585ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1586ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1587ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1588ab7c01fdSSerge Semin	select HAVE_KVM
1589ab7c01fdSSerge Semin	help
1590ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1591ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1592ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1593ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1594ab7c01fdSSerge Semin
15957fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1596674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
15977fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
15987fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
159918d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
16007fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
16017fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
16027fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1603afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
16047fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
16052e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
160640a2df49SJames Hogan	select HAVE_KVM
16077fd08ca5SLeonid Yegoshin	help
16087fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
16097fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
16107fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
16117fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
16127fd08ca5SLeonid Yegoshin
1613281e3aeaSSerge Seminconfig CPU_P5600
1614281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1615281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1616281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1617281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1618281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1619281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1620281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1621281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1622281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1623281e3aeaSSerge Semin	select HAVE_KVM
1624281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1625281e3aeaSSerge Semin	help
1626281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1627281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1628281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1629281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1630281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1631281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1632281e3aeaSSerge Semin	  eJTAG and PDtrace.
1633281e3aeaSSerge Semin
16341da177e4SLinus Torvaldsconfig CPU_R3000
16351da177e4SLinus Torvalds	bool "R3000"
16367cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1637f7062ddbSRalf Baechle	select CPU_HAS_WB
163854746829SPaul Burton	select CPU_R3K_TLB
1639ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1640797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
16411da177e4SLinus Torvalds	help
16421da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
16431da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
16441da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
16451da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
16461da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
16471da177e4SLinus Torvalds	  try to recompile with R3000.
16481da177e4SLinus Torvalds
16491da177e4SLinus Torvaldsconfig CPU_TX39XX
16501da177e4SLinus Torvalds	bool "R39XX"
16517cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1652ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
165354746829SPaul Burton	select CPU_R3K_TLB
16541da177e4SLinus Torvalds
16551da177e4SLinus Torvaldsconfig CPU_VR41XX
16561da177e4SLinus Torvalds	bool "R41xx"
16577cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1658ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1659ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16601da177e4SLinus Torvalds	help
16615e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16621da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16631da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16641da177e4SLinus Torvalds	  processor or vice versa.
16651da177e4SLinus Torvalds
166665ce6197SLauri Kasanenconfig CPU_R4300
166765ce6197SLauri Kasanen	bool "R4300"
166865ce6197SLauri Kasanen	depends on SYS_HAS_CPU_R4300
166965ce6197SLauri Kasanen	select CPU_SUPPORTS_32BIT_KERNEL
167065ce6197SLauri Kasanen	select CPU_SUPPORTS_64BIT_KERNEL
167165ce6197SLauri Kasanen	select CPU_HAS_LOAD_STORE_LR
167265ce6197SLauri Kasanen	help
167365ce6197SLauri Kasanen	  MIPS Technologies R4300-series processors.
167465ce6197SLauri Kasanen
16751da177e4SLinus Torvaldsconfig CPU_R4X00
16761da177e4SLinus Torvalds	bool "R4x00"
16777cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1678ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1679ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1680970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16811da177e4SLinus Torvalds	help
16821da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
16831da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
16841da177e4SLinus Torvalds
16851da177e4SLinus Torvaldsconfig CPU_TX49XX
16861da177e4SLinus Torvalds	bool "R49XX"
16877cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1688de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1689ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1690ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1691970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16921da177e4SLinus Torvalds
16931da177e4SLinus Torvaldsconfig CPU_R5000
16941da177e4SLinus Torvalds	bool "R5000"
16957cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1696ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1697ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1698970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16991da177e4SLinus Torvalds	help
17001da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
17011da177e4SLinus Torvalds
1702542c1020SShinya Kuribayashiconfig CPU_R5500
1703542c1020SShinya Kuribayashi	bool "R5500"
1704542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1705542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1706542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
17079cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1708542c1020SShinya Kuribayashi	help
1709542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1710542c1020SShinya Kuribayashi	  instruction set.
1711542c1020SShinya Kuribayashi
17121da177e4SLinus Torvaldsconfig CPU_NEVADA
17131da177e4SLinus Torvalds	bool "RM52xx"
17147cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1715ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1716ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1717970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17181da177e4SLinus Torvalds	help
17191da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
17201da177e4SLinus Torvalds
17211da177e4SLinus Torvaldsconfig CPU_R10000
17221da177e4SLinus Torvalds	bool "R10000"
17237cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
17245e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1725ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1726ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1727797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1728970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17291da177e4SLinus Torvalds	help
17301da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
17311da177e4SLinus Torvalds
17321da177e4SLinus Torvaldsconfig CPU_RM7000
17331da177e4SLinus Torvalds	bool "RM7000"
17347cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
17355e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1736ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1737ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1738797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1739970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17401da177e4SLinus Torvalds
17411da177e4SLinus Torvaldsconfig CPU_SB1
17421da177e4SLinus Torvalds	bool "SB1"
17437cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1744ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1745ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1746797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1747970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17480004a9dfSRalf Baechle	select WEAK_ORDERING
17491da177e4SLinus Torvalds
1750a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1751a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17525e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1753a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1754a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1755a86c7f72SDavid Daney	select WEAK_ORDERING
1756a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17579cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1758df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1759df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1760930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17610ae3abcdSJames Hogan	select HAVE_KVM
1762a86c7f72SDavid Daney	help
1763a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1764a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1765a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1766a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1767a86c7f72SDavid Daney
1768cd746249SJonas Gorskiconfig CPU_BMIPS
1769cd746249SJonas Gorski	bool "Broadcom BMIPS"
1770cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1771cd746249SJonas Gorski	select CPU_MIPS32
1772fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1773cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1774cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1775cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1776cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1777cd746249SJonas Gorski	select DMA_NONCOHERENT
177867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1779cd746249SJonas Gorski	select SWAP_IO_SPACE
1780cd746249SJonas Gorski	select WEAK_ORDERING
1781c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
178269aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1783a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1784a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1785*bf8bde41SFlorian Fainelli	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
1786c1c0c461SKevin Cernekee	help
1787fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1788c1c0c461SKevin Cernekee
17897f058e85SJayachandran Cconfig CPU_XLR
17907f058e85SJayachandran C	bool "Netlogic XLR SoC"
17917f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
17927f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17937f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17947f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1795970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17967f058e85SJayachandran C	select WEAK_ORDERING
17977f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17987f058e85SJayachandran C	help
17997f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
18001c773ea4SJayachandran C
18011c773ea4SJayachandran Cconfig CPU_XLP
18021c773ea4SJayachandran C	bool "Netlogic XLP SoC"
18031c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
18041c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
18051c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
18061c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
18071c773ea4SJayachandran C	select WEAK_ORDERING
18081c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
18091c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1810d6504846SJayachandran C	select CPU_MIPSR2
1811ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
18122db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
18131c773ea4SJayachandran C	help
18141c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
18151da177e4SLinus Torvaldsendchoice
18161da177e4SLinus Torvalds
1817a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1818a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1819a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1820281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1821281e3aeaSSerge Semin		   CPU_P5600
1822a6e18781SLeonid Yegoshin	help
1823a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1824a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1825a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1826a6e18781SLeonid Yegoshin
1827a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1828a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1829a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1830a6e18781SLeonid Yegoshin	select EVA
1831a6e18781SLeonid Yegoshin	default y
1832a6e18781SLeonid Yegoshin	help
1833a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1834a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1835a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1836a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1837a6e18781SLeonid Yegoshin
1838c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1839c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1840c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1841281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1842c5b36783SSteven J. Hill	help
1843c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1844c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1845c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1846c5b36783SSteven J. Hill
1847c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1848c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1849c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1850c5b36783SSteven J. Hill	depends on !EVA
1851c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1852c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1853c5b36783SSteven J. Hill	select XPA
1854c5b36783SSteven J. Hill	select HIGHMEM
1855d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1856c5b36783SSteven J. Hill	default n
1857c5b36783SSteven J. Hill	help
1858c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1859c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1860c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1861c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1862c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1863c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1864c5b36783SSteven J. Hill
1865622844bfSWu Zhangjinif CPU_LOONGSON2F
1866622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1867622844bfSWu Zhangjin	bool
1868622844bfSWu Zhangjin
1869622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1870622844bfSWu Zhangjin	bool
1871622844bfSWu Zhangjin
1872622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1873622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1874622844bfSWu Zhangjin	default y
1875622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1876622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1877622844bfSWu Zhangjin	help
1878622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1879622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1880622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1881622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1882622844bfSWu Zhangjin
1883622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1884622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1885622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1886622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1887622844bfSWu Zhangjin	  systems.
1888622844bfSWu Zhangjin
1889622844bfSWu Zhangjin	  If unsure, please say Y.
1890622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1891622844bfSWu Zhangjin
18921b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
18931b93b3c3SWu Zhangjin	bool
18941b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
18951b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
189631c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
18971b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1898fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
18994e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
1900a510b616SPaul Cercueil	select HAVE_KERNEL_ZSTD
19011b93b3c3SWu Zhangjin
19021b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
19031b93b3c3SWu Zhangjin	bool
19041b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
19051b93b3c3SWu Zhangjin
1906dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1907dbb98314SAlban Bedel	bool
1908dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1909dbb98314SAlban Bedel
1910268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
19113702bba5SWu Zhangjin	bool
19123702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
19133702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
19143702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1915970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1916e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
19173702bba5SWu Zhangjin
1918b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1919ca585cf9SKelvin Cheung	bool
1920ca585cf9SKelvin Cheung	select CPU_MIPS32
19217e280f6bSJiaxun Yang	select CPU_MIPSR2
1922ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1923ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1924ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1925f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1926ca585cf9SKelvin Cheung
1927fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
192804fa8bf7SJonas Gorski	select SMP_UP if SMP
19291bbb6c1bSKevin Cernekee	bool
1930cd746249SJonas Gorski
1931cd746249SJonas Gorskiconfig CPU_BMIPS4350
1932cd746249SJonas Gorski	bool
1933cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1934cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1935cd746249SJonas Gorski
1936cd746249SJonas Gorskiconfig CPU_BMIPS4380
1937cd746249SJonas Gorski	bool
1938bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1939cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1940cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1941b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1942cd746249SJonas Gorski
1943cd746249SJonas Gorskiconfig CPU_BMIPS5000
1944cd746249SJonas Gorski	bool
1945cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1946bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1947cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1948cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1949b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19501bbb6c1bSKevin Cernekee
1951268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
19520e476d91SHuacai Chen	bool
19530e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1954b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19550e476d91SHuacai Chen
19563702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19572a21c730SFuxin Zhang	bool
19582a21c730SFuxin Zhang
19596f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19606f7a251aSWu Zhangjin	bool
196155045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
196255045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
19636f7a251aSWu Zhangjin
1964ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1965ca585cf9SKelvin Cheung	bool
1966ca585cf9SKelvin Cheung
196712e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
196812e3280bSYang Ling	bool
196912e3280bSYang Ling
19707cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
19717cf8053bSRalf Baechle	bool
19727cf8053bSRalf Baechle
19737cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
19747cf8053bSRalf Baechle	bool
19757cf8053bSRalf Baechle
1976a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1977a6e18781SLeonid Yegoshin	bool
1978a6e18781SLeonid Yegoshin
1979c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1980c5b36783SSteven J. Hill	bool
19819ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1982c5b36783SSteven J. Hill
19837fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
19847fd08ca5SLeonid Yegoshin	bool
19859ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19867fd08ca5SLeonid Yegoshin
19877cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
19887cf8053bSRalf Baechle	bool
19897cf8053bSRalf Baechle
19907cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
19917cf8053bSRalf Baechle	bool
19927cf8053bSRalf Baechle
19937fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
19947fd08ca5SLeonid Yegoshin	bool
19959ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19967fd08ca5SLeonid Yegoshin
1997281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
1998281e3aeaSSerge Semin	bool
1999281e3aeaSSerge Semin	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2000281e3aeaSSerge Semin
20017cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
20027cf8053bSRalf Baechle	bool
20037cf8053bSRalf Baechle
20047cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
20057cf8053bSRalf Baechle	bool
20067cf8053bSRalf Baechle
20077cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
20087cf8053bSRalf Baechle	bool
20097cf8053bSRalf Baechle
201065ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300
201165ce6197SLauri Kasanen	bool
201265ce6197SLauri Kasanen
20137cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
20147cf8053bSRalf Baechle	bool
20157cf8053bSRalf Baechle
20167cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
20177cf8053bSRalf Baechle	bool
20187cf8053bSRalf Baechle
20197cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
20207cf8053bSRalf Baechle	bool
20217cf8053bSRalf Baechle
2022542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
2023542c1020SShinya Kuribayashi	bool
2024542c1020SShinya Kuribayashi
20257cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
20267cf8053bSRalf Baechle	bool
20277cf8053bSRalf Baechle
20287cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
20297cf8053bSRalf Baechle	bool
20309ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20317cf8053bSRalf Baechle
20327cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
20337cf8053bSRalf Baechle	bool
20347cf8053bSRalf Baechle
20357cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
20367cf8053bSRalf Baechle	bool
20377cf8053bSRalf Baechle
20385e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
20395e683389SDavid Daney	bool
20405e683389SDavid Daney
2041cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
2042c1c0c461SKevin Cernekee	bool
2043c1c0c461SKevin Cernekee
2044fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
2045c1c0c461SKevin Cernekee	bool
2046cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2047c1c0c461SKevin Cernekee
2048c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2049c1c0c461SKevin Cernekee	bool
2050cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2051c1c0c461SKevin Cernekee
2052c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2053c1c0c461SKevin Cernekee	bool
2054cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2055c1c0c461SKevin Cernekee
2056c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2057c1c0c461SKevin Cernekee	bool
2058cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2059f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2060c1c0c461SKevin Cernekee
20617f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20627f058e85SJayachandran C	bool
20637f058e85SJayachandran C
20641c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20651c773ea4SJayachandran C	bool
20661c773ea4SJayachandran C
206717099b11SRalf Baechle#
206817099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
206917099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
207017099b11SRalf Baechle#
20710004a9dfSRalf Baechleconfig WEAK_ORDERING
20720004a9dfSRalf Baechle	bool
207317099b11SRalf Baechle
207417099b11SRalf Baechle#
207517099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
207617099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
207717099b11SRalf Baechle#
207817099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
207917099b11SRalf Baechle	bool
20805e83d430SRalf Baechleendmenu
20815e83d430SRalf Baechle
20825e83d430SRalf Baechle#
20835e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
20845e83d430SRalf Baechle#
20855e83d430SRalf Baechleconfig CPU_MIPS32
20865e83d430SRalf Baechle	bool
2087ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
2088281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
20895e83d430SRalf Baechle
20905e83d430SRalf Baechleconfig CPU_MIPS64
20915e83d430SRalf Baechle	bool
2092ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
20935a4fa44fSJason A. Donenfeld		     CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
20945e83d430SRalf Baechle
20955e83d430SRalf Baechle#
209657eeacedSPaul Burton# These indicate the revision of the architecture
20975e83d430SRalf Baechle#
20985e83d430SRalf Baechleconfig CPU_MIPSR1
20995e83d430SRalf Baechle	bool
21005e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
21015e83d430SRalf Baechle
21025e83d430SRalf Baechleconfig CPU_MIPSR2
21035e83d430SRalf Baechle	bool
2104a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
21058256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2106ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2107a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21085e83d430SRalf Baechle
2109ab7c01fdSSerge Seminconfig CPU_MIPSR5
2110ab7c01fdSSerge Semin	bool
2111281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2112ab7c01fdSSerge Semin	select CPU_HAS_RIXI
2113ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2114ab7c01fdSSerge Semin	select MIPS_SPRAM
2115ab7c01fdSSerge Semin
21167fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
21177fd08ca5SLeonid Yegoshin	bool
21187fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
21198256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2120ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
212187321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
21222db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
21234a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2124a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21255e83d430SRalf Baechle
212657eeacedSPaul Burtonconfig TARGET_ISA_REV
212757eeacedSPaul Burton	int
212857eeacedSPaul Burton	default 1 if CPU_MIPSR1
212957eeacedSPaul Burton	default 2 if CPU_MIPSR2
2130ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
213157eeacedSPaul Burton	default 6 if CPU_MIPSR6
213257eeacedSPaul Burton	default 0
213357eeacedSPaul Burton	help
213457eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
213557eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
213657eeacedSPaul Burton
2137a6e18781SLeonid Yegoshinconfig EVA
2138a6e18781SLeonid Yegoshin	bool
2139a6e18781SLeonid Yegoshin
2140c5b36783SSteven J. Hillconfig XPA
2141c5b36783SSteven J. Hill	bool
2142c5b36783SSteven J. Hill
21435e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
21445e83d430SRalf Baechle	bool
21455e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
21465e83d430SRalf Baechle	bool
21475e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
21485e83d430SRalf Baechle	bool
21495e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
21505e83d430SRalf Baechle	bool
215155045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
215255045ff5SWu Zhangjin	bool
215355045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
215455045ff5SWu Zhangjin	bool
21559cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
21569cffd154SDavid Daney	bool
2157171543e7SDaniel Silsby	depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
215882622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
215982622284SDavid Daney	bool
2160c6972fb9SHuang Pei	depends on 64BIT
2161c6972fb9SHuang Pei	default y if (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21625e83d430SRalf Baechle
21638192c9eaSDavid Daney#
21648192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21658192c9eaSDavid Daney#
21668192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21678192c9eaSDavid Daney	bool
2168679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21698192c9eaSDavid Daney
21705e83d430SRalf Baechlemenu "Kernel type"
21715e83d430SRalf Baechle
21725e83d430SRalf Baechlechoice
21735e83d430SRalf Baechle	prompt "Kernel code model"
21745e83d430SRalf Baechle	help
21755e83d430SRalf Baechle	  You should only select this option if you have a workload that
21765e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
21775e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
21785e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
21795e83d430SRalf Baechle
21805e83d430SRalf Baechleconfig 32BIT
21815e83d430SRalf Baechle	bool "32-bit kernel"
21825e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
21835e83d430SRalf Baechle	select TRAD_SIGNALS
21845e83d430SRalf Baechle	help
21855e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2186f17c4ca3SRalf Baechle
21875e83d430SRalf Baechleconfig 64BIT
21885e83d430SRalf Baechle	bool "64-bit kernel"
21895e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
21905e83d430SRalf Baechle	help
21915e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
21925e83d430SRalf Baechle
21935e83d430SRalf Baechleendchoice
21945e83d430SRalf Baechle
21951e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
21961e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
21971e321fa9SLeonid Yegoshin	depends on 64BIT
21981e321fa9SLeonid Yegoshin	help
21993377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
22003377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
22013377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
22023377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
22033377e227SAlex Belits	  level of page tables is added which imposes both a memory
22043377e227SAlex Belits	  overhead as well as slower TLB fault handling.
22053377e227SAlex Belits
22061e321fa9SLeonid Yegoshin	  If unsure, say N.
22071e321fa9SLeonid Yegoshin
22081da177e4SLinus Torvaldschoice
22091da177e4SLinus Torvalds	prompt "Kernel page size"
22101da177e4SLinus Torvalds	default PAGE_SIZE_4KB
22111da177e4SLinus Torvalds
22121da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
22131da177e4SLinus Torvalds	bool "4kB"
2214268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
22151da177e4SLinus Torvalds	help
22161da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
22171da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
22181da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
22191da177e4SLinus Torvalds	  recommended for low memory systems.
22201da177e4SLinus Torvalds
22211da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
22221da177e4SLinus Torvalds	bool "8kB"
2223c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
22241e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
22251da177e4SLinus Torvalds	help
22261da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
22271da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2228c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2229c2aeaaeaSPaul Burton	  distribution to support this.
22301da177e4SLinus Torvalds
22311da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
22321da177e4SLinus Torvalds	bool "16kB"
2233714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
22341da177e4SLinus Torvalds	help
22351da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
22361da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2237714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2238714bfad6SRalf Baechle	  Linux distribution to support this.
22391da177e4SLinus Torvalds
2240c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2241c52399beSRalf Baechle	bool "32kB"
2242c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22431e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2244c52399beSRalf Baechle	help
2245c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2246c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2247c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2248c52399beSRalf Baechle	  distribution to support this.
2249c52399beSRalf Baechle
22501da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22511da177e4SLinus Torvalds	bool "64kB"
22523b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22531da177e4SLinus Torvalds	help
22541da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
22551da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
22561da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2257714bfad6SRalf Baechle	  writing this option is still high experimental.
22581da177e4SLinus Torvalds
22591da177e4SLinus Torvaldsendchoice
22601da177e4SLinus Torvalds
2261c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2262c9bace7cSDavid Daney	int "Maximum zone order"
2263e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2264e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2265e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2266e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2267e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2268e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2269ef923a76SPaul Cercueil	range 0 64
2270c9bace7cSDavid Daney	default "11"
2271c9bace7cSDavid Daney	help
2272c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2273c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2274c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2275c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2276c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2277c9bace7cSDavid Daney	  increase this value.
2278c9bace7cSDavid Daney
2279c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2280c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2281c9bace7cSDavid Daney
2282c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2283c9bace7cSDavid Daney	  when choosing a value for this option.
2284c9bace7cSDavid Daney
22851da177e4SLinus Torvaldsconfig BOARD_SCACHE
22861da177e4SLinus Torvalds	bool
22871da177e4SLinus Torvalds
22881da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
22891da177e4SLinus Torvalds	bool
22901da177e4SLinus Torvalds	select BOARD_SCACHE
22911da177e4SLinus Torvalds
22929318c51aSChris Dearman#
22939318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
22949318c51aSChris Dearman#
22959318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
22969318c51aSChris Dearman	bool
22979318c51aSChris Dearman	select BOARD_SCACHE
22989318c51aSChris Dearman
22991da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
23001da177e4SLinus Torvalds	bool
23011da177e4SLinus Torvalds	select BOARD_SCACHE
23021da177e4SLinus Torvalds
23031da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
23041da177e4SLinus Torvalds	bool
23051da177e4SLinus Torvalds	select BOARD_SCACHE
23061da177e4SLinus Torvalds
23071da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
23081da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
23091da177e4SLinus Torvalds	depends on CPU_SB1
23101da177e4SLinus Torvalds	help
23111da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
23121da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
23131da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
23141da177e4SLinus Torvalds
23151da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2316c8094b53SRalf Baechle	bool
23171da177e4SLinus Torvalds
23183165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
23193165c846SFlorian Fainelli	bool
2320c2aeaaeaSPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
23213165c846SFlorian Fainelli
2322c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2323183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2324183b40f9SPaul Burton	default y
2325183b40f9SPaul Burton	help
2326183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2327183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2328183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2329183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2330183b40f9SPaul Burton	  receive a SIGILL.
2331183b40f9SPaul Burton
2332183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2333183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2334183b40f9SPaul Burton
2335183b40f9SPaul Burton	  If unsure, say y.
2336c92e47e5SPaul Burton
233797f7dcbfSPaul Burtonconfig CPU_R2300_FPU
233897f7dcbfSPaul Burton	bool
2339c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
234097f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
234197f7dcbfSPaul Burton
234254746829SPaul Burtonconfig CPU_R3K_TLB
234354746829SPaul Burton	bool
234454746829SPaul Burton
234591405eb6SFlorian Fainelliconfig CPU_R4K_FPU
234691405eb6SFlorian Fainelli	bool
2347c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
234897f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
234991405eb6SFlorian Fainelli
235062cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
235162cedc4fSFlorian Fainelli	bool
235254746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
235362cedc4fSFlorian Fainelli
235459d6ab86SRalf Baechleconfig MIPS_MT_SMP
2355a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
23565cbf9688SPaul Burton	default y
2357527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
235859d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2359d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2360c080faa5SSteven J. Hill	select SYNC_R4K
236159d6ab86SRalf Baechle	select MIPS_MT
236259d6ab86SRalf Baechle	select SMP
236387353d8aSRalf Baechle	select SMP_UP
2364c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2365c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2366399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
236759d6ab86SRalf Baechle	help
2368c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2369c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2370c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2371c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2372c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
237359d6ab86SRalf Baechle
2374f41ae0b2SRalf Baechleconfig MIPS_MT
2375f41ae0b2SRalf Baechle	bool
2376f41ae0b2SRalf Baechle
23770ab7aefcSRalf Baechleconfig SCHED_SMT
23780ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
23790ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
23800ab7aefcSRalf Baechle	default n
23810ab7aefcSRalf Baechle	help
23820ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
23830ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
23840ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
23850ab7aefcSRalf Baechle
23860ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
23870ab7aefcSRalf Baechle	bool
23880ab7aefcSRalf Baechle
2389f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2390f41ae0b2SRalf Baechle	bool
2391f41ae0b2SRalf Baechle
2392f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2393f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2394f088fc84SRalf Baechle	default y
2395b633648cSRalf Baechle	depends on MIPS_MT_SMP
239607cc0c9eSRalf Baechle
2397b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2398b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
23999eaa9a82SPaul Burton	depends on CPU_MIPSR6
2400c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2401b0a668fbSLeonid Yegoshin	default y
2402b0a668fbSLeonid Yegoshin	help
2403b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2404b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
240507edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2406b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2407b0a668fbSLeonid Yegoshin	  final kernel image.
2408b0a668fbSLeonid Yegoshin
2409f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2410f35764e7SJames Hogan	bool
2411f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2412f35764e7SJames Hogan	help
2413f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2414f35764e7SJames Hogan	  physical_memsize.
2415f35764e7SJames Hogan
241607cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
241707cc0c9eSRalf Baechle	bool "VPE loader support."
2418f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
241907cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
242007cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
242107cc0c9eSRalf Baechle	select MIPS_MT
242207cc0c9eSRalf Baechle	help
242307cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
242407cc0c9eSRalf Baechle	  onto another VPE and running it.
2425f088fc84SRalf Baechle
242617a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
242717a1d523SDeng-Cheng Zhu	bool
242817a1d523SDeng-Cheng Zhu	default "y"
242917a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
243017a1d523SDeng-Cheng Zhu
24311a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
24321a2a6d7eSDeng-Cheng Zhu	bool
24331a2a6d7eSDeng-Cheng Zhu	default "y"
24341a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
24351a2a6d7eSDeng-Cheng Zhu
2436e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2437e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2438e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2439e01402b1SRalf Baechle	default y
2440e01402b1SRalf Baechle	help
2441e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2442e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2443e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2444e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2445e01402b1SRalf Baechle
2446e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2447e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2448e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2449e01402b1SRalf Baechle
2450da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2451da615cf6SDeng-Cheng Zhu	bool
2452da615cf6SDeng-Cheng Zhu	default "y"
2453da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2454da615cf6SDeng-Cheng Zhu
24552c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
24562c973ef0SDeng-Cheng Zhu	bool
24572c973ef0SDeng-Cheng Zhu	default "y"
24582c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
24592c973ef0SDeng-Cheng Zhu
24604a16ff4cSRalf Baechleconfig MIPS_CMP
24615cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
24625676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2463b10b43baSMarkos Chandras	select SMP
2464eb9b5141STim Anderson	select SYNC_R4K
2465b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
24664a16ff4cSRalf Baechle	select WEAK_ORDERING
24674a16ff4cSRalf Baechle	default n
24684a16ff4cSRalf Baechle	help
2469044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2470044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2471044505c7SPaul Burton	  its ability to start secondary CPUs.
24724a16ff4cSRalf Baechle
24735cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
24745cac93b3SPaul Burton	  instead of this.
24755cac93b3SPaul Burton
24760ee958e1SPaul Burtonconfig MIPS_CPS
24770ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
24785a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
24790ee958e1SPaul Burton	select MIPS_CM
24801d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
24810ee958e1SPaul Burton	select SMP
24820ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
24831d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2484c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
24850ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
24860ee958e1SPaul Burton	select WEAK_ORDERING
2487d8d3276bSWei Li	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
24880ee958e1SPaul Burton	help
24890ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
24900ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
24910ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
24920ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
24930ee958e1SPaul Burton	  support is unavailable.
24940ee958e1SPaul Burton
24953179d37eSPaul Burtonconfig MIPS_CPS_PM
249639a59593SMarkos Chandras	depends on MIPS_CPS
24973179d37eSPaul Burton	bool
24983179d37eSPaul Burton
24999f98f3ddSPaul Burtonconfig MIPS_CM
25009f98f3ddSPaul Burton	bool
25013c9b4166SPaul Burton	select MIPS_CPC
25029f98f3ddSPaul Burton
25039c38cf44SPaul Burtonconfig MIPS_CPC
25049c38cf44SPaul Burton	bool
25052600990eSRalf Baechle
25061da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
25071da177e4SLinus Torvalds	bool
25081da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
25091da177e4SLinus Torvalds	default y
25101da177e4SLinus Torvalds
25111da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
25121da177e4SLinus Torvalds	bool
25131da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
25141da177e4SLinus Torvalds	default y
25151da177e4SLinus Torvalds
25169e2b5372SMarkos Chandraschoice
25179e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
25189e2b5372SMarkos Chandras
25199e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
25209e2b5372SMarkos Chandras	bool "None"
25219e2b5372SMarkos Chandras	help
25229e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
25239e2b5372SMarkos Chandras
25249693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
25259693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
25269e2b5372SMarkos Chandras	bool "SmartMIPS"
25279693a853SFranck Bui-Huu	help
25289693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
25299693a853SFranck Bui-Huu	  increased security at both hardware and software level for
25309693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
25319693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
25329693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
25339693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
25349693a853SFranck Bui-Huu	  here.
25359693a853SFranck Bui-Huu
2536bce86083SSteven J. Hillconfig CPU_MICROMIPS
25377fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
25389e2b5372SMarkos Chandras	bool "microMIPS"
2539bce86083SSteven J. Hill	help
2540bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2541bce86083SSteven J. Hill	  microMIPS ISA
2542bce86083SSteven J. Hill
25439e2b5372SMarkos Chandrasendchoice
25449e2b5372SMarkos Chandras
2545a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25460ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2547a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2548c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25492a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2550a5e9a69eSPaul Burton	help
2551a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2552a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25531db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
25541db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
25551db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
25561db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
25571db1af84SPaul Burton	  the size & complexity of your kernel.
2558a5e9a69eSPaul Burton
2559a5e9a69eSPaul Burton	  If unsure, say Y.
2560a5e9a69eSPaul Burton
25611da177e4SLinus Torvaldsconfig CPU_HAS_WB
2562f7062ddbSRalf Baechle	bool
2563e01402b1SRalf Baechle
2564df0ac8a4SKevin Cernekeeconfig XKS01
2565df0ac8a4SKevin Cernekee	bool
2566df0ac8a4SKevin Cernekee
2567ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2568ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2569ba9196d2SJiaxun Yang	bool
2570ba9196d2SJiaxun Yang
2571ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2572ba9196d2SJiaxun Yang	bool
2573ba9196d2SJiaxun Yang
25748256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
25758256b17eSFlorian Fainelli	bool
25768256b17eSFlorian Fainelli
257718d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2578932afdeeSYasha Cherikovsky	bool
2579932afdeeSYasha Cherikovsky	help
258018d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2581932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
258218d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
258318d84e2eSAlexander Lobakin	  systems).
2584932afdeeSYasha Cherikovsky
2585f41ae0b2SRalf Baechle#
2586f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2587f41ae0b2SRalf Baechle#
2588e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2589f41ae0b2SRalf Baechle	bool
2590e01402b1SRalf Baechle
2591f41ae0b2SRalf Baechle#
2592f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2593f41ae0b2SRalf Baechle#
2594e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2595f41ae0b2SRalf Baechle	bool
2596e01402b1SRalf Baechle
25971da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
25981da177e4SLinus Torvalds	bool
25991da177e4SLinus Torvalds	depends on !CPU_R3000
26001da177e4SLinus Torvalds	default y
26011da177e4SLinus Torvalds
26021da177e4SLinus Torvalds#
260320d60d99SMaciej W. Rozycki# CPU non-features
260420d60d99SMaciej W. Rozycki#
260520d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
260620d60d99SMaciej W. Rozycki	bool
260720d60d99SMaciej W. Rozycki
260820d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
260920d60d99SMaciej W. Rozycki	bool
261020d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
261120d60d99SMaciej W. Rozycki
261220d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
261320d60d99SMaciej W. Rozycki	bool
261420d60d99SMaciej W. Rozycki
2615071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2616071d2f0bSPaul Burton	bool
2617071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2618071d2f0bSPaul Burton
26194edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
26204edf00a4SPaul Burton	int
26214edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26224edf00a4SPaul Burton	default 0
26234edf00a4SPaul Burton
26244edf00a4SPaul Burtonconfig MIPS_ASID_BITS
26254edf00a4SPaul Burton	int
26262db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
26274edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26284edf00a4SPaul Burton	default 8
26294edf00a4SPaul Burton
26302db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
26312db003a5SPaul Burton	bool
26322db003a5SPaul Burton
26334a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
26344a5dc51eSMarcin Nowakowski	bool
26354a5dc51eSMarcin Nowakowski
2636802b8362SThomas Bogendoerfer# R4600 erratum.  Due to the lack of errata information the exact
2637802b8362SThomas Bogendoerfer# technical details aren't known.  I've experimentally found that disabling
2638802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal
2639802b8362SThomas Bogendoerfer# with the issue.
2640802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP
2641802b8362SThomas Bogendoerfer	bool
2642802b8362SThomas Bogendoerfer
26435e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
26445e5b6527SThomas Bogendoerfer#
26455e5b6527SThomas Bogendoerfer#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
26465e5b6527SThomas Bogendoerfer#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
26475e5b6527SThomas Bogendoerfer#      executed if there is no other dcache activity. If the dcache is
264818ff14c8SColin Ian King#      accessed for another instruction immediately preceding when these
26495e5b6527SThomas Bogendoerfer#      cache instructions are executing, it is possible that the dcache
26505e5b6527SThomas Bogendoerfer#      tag match outputs used by these cache instructions will be
26515e5b6527SThomas Bogendoerfer#      incorrect. These cache instructions should be preceded by at least
26525e5b6527SThomas Bogendoerfer#      four instructions that are not any kind of load or store
26535e5b6527SThomas Bogendoerfer#      instruction.
26545e5b6527SThomas Bogendoerfer#
26555e5b6527SThomas Bogendoerfer#      This is not allowed:    lw
26565e5b6527SThomas Bogendoerfer#                              nop
26575e5b6527SThomas Bogendoerfer#                              nop
26585e5b6527SThomas Bogendoerfer#                              nop
26595e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26605e5b6527SThomas Bogendoerfer#
26615e5b6527SThomas Bogendoerfer#      This is allowed:        lw
26625e5b6527SThomas Bogendoerfer#                              nop
26635e5b6527SThomas Bogendoerfer#                              nop
26645e5b6527SThomas Bogendoerfer#                              nop
26655e5b6527SThomas Bogendoerfer#                              nop
26665e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26675e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP
26685e5b6527SThomas Bogendoerfer	bool
26695e5b6527SThomas Bogendoerfer
267044def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA.
267144def342SThomas Bogendoerfer#
267244def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
267344def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
267444def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty.  These
267544def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss
267644def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer."
267744def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/
267844def342SThomas Bogendoerfer# in .pdf format.)
267944def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP
268044def342SThomas Bogendoerfer	bool
268144def342SThomas Bogendoerfer
268224a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
268324a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following
268424a1c023SThomas Bogendoerfer# operation is not guaranteed."
268524a1c023SThomas Bogendoerfer#
268624a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I
268724a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV
268824a1c023SThomas Bogendoerfer	bool
268924a1c023SThomas Bogendoerfer
2690886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2691886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same
2692886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious
2693886ee136SThomas Bogendoerfer# exceptions.
2694886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS
2695886ee136SThomas Bogendoerfer	bool
2696886ee136SThomas Bogendoerfer
2697256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2698256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically.
2699256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC
2700256ec489SThomas Bogendoerfer	bool
2701256ec489SThomas Bogendoerfer
2702a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction"
2703a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB
2704a7fbed98SThomas Bogendoerfer	bool
2705a7fbed98SThomas Bogendoerfer
270620d60d99SMaciej W. Rozycki#
27071da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
27081da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
27091da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
27101da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
27111da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
27121da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
27131da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
27141da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2715797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2716797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2717797798c1SRalf Baechle#   support.
27181da177e4SLinus Torvalds#
27191da177e4SLinus Torvaldsconfig HIGHMEM
27201da177e4SLinus Torvalds	bool "High Memory Support"
2721a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2722a4c33e83SThomas Gleixner	select KMAP_LOCAL
2723797798c1SRalf Baechle
2724797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2725797798c1SRalf Baechle	bool
2726797798c1SRalf Baechle
2727797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2728797798c1SRalf Baechle	bool
27291da177e4SLinus Torvalds
27309693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
27319693a853SFranck Bui-Huu	bool
27329693a853SFranck Bui-Huu
2733a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2734a6a4834cSSteven J. Hill	bool
2735a6a4834cSSteven J. Hill
2736377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2737377cb1b6SRalf Baechle	bool
2738377cb1b6SRalf Baechle	help
2739377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2740377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2741377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2742377cb1b6SRalf Baechle
2743a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2744a5e9a69eSPaul Burton	bool
2745a5e9a69eSPaul Burton
2746b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2747b4819b59SYoichi Yuasa	def_bool y
2748268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2749b4819b59SYoichi Yuasa
2750b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2751b1c6cd42SAtsushi Nemoto	bool
2752397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
275331473747SAtsushi Nemoto
2754d8cb4e11SRalf Baechleconfig NUMA
2755d8cb4e11SRalf Baechle	bool "NUMA Support"
2756d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2757cf8194e4STiezhu Yang	select SMP
2758d8cb4e11SRalf Baechle	help
2759d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2760d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2761d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2762172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2763d8cb4e11SRalf Baechle	  disabled.
2764d8cb4e11SRalf Baechle
2765d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2766d8cb4e11SRalf Baechle	bool
2767d8cb4e11SRalf Baechle
2768f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA
2769f3c560a6SThomas Bogendoerfer	def_bool y
2770f3c560a6SThomas Bogendoerfer	depends on NUMA
2771f3c560a6SThomas Bogendoerfer
2772f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK
2773f3c560a6SThomas Bogendoerfer	def_bool y
2774f3c560a6SThomas Bogendoerfer	depends on NUMA
2775f3c560a6SThomas Bogendoerfer
27768c530ea3SMatt Redfearnconfig RELOCATABLE
27778c530ea3SMatt Redfearn	bool "Relocatable kernel"
2778ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2779ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2780ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2781ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2782a307a4ceSJinyang He		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2783a307a4ceSJinyang He		   CPU_LOONGSON64
27848c530ea3SMatt Redfearn	help
27858c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
27868c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
27878c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
27888c530ea3SMatt Redfearn	  but are discarded at runtime
27898c530ea3SMatt Redfearn
2790069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2791069fd766SMatt Redfearn	hex "Relocation table size"
2792069fd766SMatt Redfearn	depends on RELOCATABLE
2793069fd766SMatt Redfearn	range 0x0 0x01000000
2794a307a4ceSJinyang He	default "0x00200000" if CPU_LOONGSON64
2795069fd766SMatt Redfearn	default "0x00100000"
2796a7f7f624SMasahiro Yamada	help
2797069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2798069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2799069fd766SMatt Redfearn
2800069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2801069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2802069fd766SMatt Redfearn
2803069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2804069fd766SMatt Redfearn
2805069fd766SMatt Redfearn	  If unsure, leave at the default value.
2806069fd766SMatt Redfearn
2807405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2808405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2809405bc8fdSMatt Redfearn	depends on RELOCATABLE
2810a7f7f624SMasahiro Yamada	help
2811405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2812405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2813405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2814405bc8fdSMatt Redfearn	  of kernel internals.
2815405bc8fdSMatt Redfearn
2816405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2817405bc8fdSMatt Redfearn
2818405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2819405bc8fdSMatt Redfearn
2820405bc8fdSMatt Redfearn	  If unsure, say N.
2821405bc8fdSMatt Redfearn
2822405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2823405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2824405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2825405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2826405bc8fdSMatt Redfearn	range 0x0 0x08000000
2827405bc8fdSMatt Redfearn	default "0x01000000"
2828a7f7f624SMasahiro Yamada	help
2829405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2830405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2831405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2832405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2833405bc8fdSMatt Redfearn
2834405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2835405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2836405bc8fdSMatt Redfearn
2837c80d79d7SYasunori Gotoconfig NODES_SHIFT
2838c80d79d7SYasunori Goto	int
2839c80d79d7SYasunori Goto	default "6"
2840a9ee6cf5SMike Rapoport	depends on NUMA
2841c80d79d7SYasunori Goto
284214f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
284314f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
2844e2589589SViresh Kumar	depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
284514f70012SDeng-Cheng Zhu	default y
284614f70012SDeng-Cheng Zhu	help
284714f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
284814f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
284914f70012SDeng-Cheng Zhu
2850be8fa1cbSTiezhu Yangconfig DMI
2851be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2852be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2853be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2854be8fa1cbSTiezhu Yang	default y
2855be8fa1cbSTiezhu Yang	help
2856be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2857be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2858be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2859be8fa1cbSTiezhu Yang	  BIOS code.
2860be8fa1cbSTiezhu Yang
28611da177e4SLinus Torvaldsconfig SMP
28621da177e4SLinus Torvalds	bool "Multi-Processing support"
2863e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2864e73ea273SRalf Baechle	help
28651da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
28664a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
28674a474157SRobert Graffham	  than one CPU, say Y.
28681da177e4SLinus Torvalds
28694a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
28701da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
28711da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
28724a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
28731da177e4SLinus Torvalds	  will run faster if you say N here.
28741da177e4SLinus Torvalds
28751da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
28761da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
28771da177e4SLinus Torvalds
287803502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2879ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
28801da177e4SLinus Torvalds
28811da177e4SLinus Torvalds	  If you don't know what to do here, say N.
28821da177e4SLinus Torvalds
28837840d618SMatt Redfearnconfig HOTPLUG_CPU
28847840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
28857840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
28867840d618SMatt Redfearn	help
28877840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
28887840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
28897840d618SMatt Redfearn	  (Note: power management support will enable this option
28907840d618SMatt Redfearn	    automatically on SMP systems. )
28917840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
28927840d618SMatt Redfearn
289387353d8aSRalf Baechleconfig SMP_UP
289487353d8aSRalf Baechle	bool
289587353d8aSRalf Baechle
28964a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
28974a16ff4cSRalf Baechle	bool
28984a16ff4cSRalf Baechle
28990ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
29000ee958e1SPaul Burton	bool
29010ee958e1SPaul Burton
2902e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2903e73ea273SRalf Baechle	bool
2904e73ea273SRalf Baechle
2905130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2906130e2fb7SRalf Baechle	bool
2907130e2fb7SRalf Baechle
2908130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2909130e2fb7SRalf Baechle	bool
2910130e2fb7SRalf Baechle
2911130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2912130e2fb7SRalf Baechle	bool
2913130e2fb7SRalf Baechle
2914130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2915130e2fb7SRalf Baechle	bool
2916130e2fb7SRalf Baechle
2917130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2918130e2fb7SRalf Baechle	bool
2919130e2fb7SRalf Baechle
29201da177e4SLinus Torvaldsconfig NR_CPUS
2921a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2922a91796a9SJayachandran C	range 2 256
29231da177e4SLinus Torvalds	depends on SMP
2924130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2925130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2926130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2927130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2928130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
29291da177e4SLinus Torvalds	help
29301da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
29311da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
29321da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
293372ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
293472ede9b1SAtsushi Nemoto	  and 2 for all others.
29351da177e4SLinus Torvalds
29361da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
293772ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
293872ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
293972ede9b1SAtsushi Nemoto	  power of two.
29401da177e4SLinus Torvalds
2941399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2942399aaa25SAl Cooper	bool
2943399aaa25SAl Cooper
29447820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
29457820b84bSDavid Daney	bool
29467820b84bSDavid Daney
29477820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
29487820b84bSDavid Daney	int
29497820b84bSDavid Daney	depends on SMP
29507820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
29517820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
29527820b84bSDavid Daney
29531723b4a3SAtsushi Nemoto#
29541723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
29551723b4a3SAtsushi Nemoto#
29561723b4a3SAtsushi Nemoto
29571723b4a3SAtsushi Nemotochoice
29581723b4a3SAtsushi Nemoto	prompt "Timer frequency"
29591723b4a3SAtsushi Nemoto	default HZ_250
29601723b4a3SAtsushi Nemoto	help
29611723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
29621723b4a3SAtsushi Nemoto
296367596573SPaul Burton	config HZ_24
296467596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
296567596573SPaul Burton
29661723b4a3SAtsushi Nemoto	config HZ_48
29670f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
29681723b4a3SAtsushi Nemoto
29691723b4a3SAtsushi Nemoto	config HZ_100
29701723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
29711723b4a3SAtsushi Nemoto
29721723b4a3SAtsushi Nemoto	config HZ_128
29731723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
29741723b4a3SAtsushi Nemoto
29751723b4a3SAtsushi Nemoto	config HZ_250
29761723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
29771723b4a3SAtsushi Nemoto
29781723b4a3SAtsushi Nemoto	config HZ_256
29791723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
29801723b4a3SAtsushi Nemoto
29811723b4a3SAtsushi Nemoto	config HZ_1000
29821723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
29831723b4a3SAtsushi Nemoto
29841723b4a3SAtsushi Nemoto	config HZ_1024
29851723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
29861723b4a3SAtsushi Nemoto
29871723b4a3SAtsushi Nemotoendchoice
29881723b4a3SAtsushi Nemoto
298967596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
299067596573SPaul Burton	bool
299167596573SPaul Burton
29921723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
29931723b4a3SAtsushi Nemoto	bool
29941723b4a3SAtsushi Nemoto
29951723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
29961723b4a3SAtsushi Nemoto	bool
29971723b4a3SAtsushi Nemoto
29981723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
29991723b4a3SAtsushi Nemoto	bool
30001723b4a3SAtsushi Nemoto
30011723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
30021723b4a3SAtsushi Nemoto	bool
30031723b4a3SAtsushi Nemoto
30041723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
30051723b4a3SAtsushi Nemoto	bool
30061723b4a3SAtsushi Nemoto
30071723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
30081723b4a3SAtsushi Nemoto	bool
30091723b4a3SAtsushi Nemoto
30101723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
30111723b4a3SAtsushi Nemoto	bool
30121723b4a3SAtsushi Nemoto
30131723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
30141723b4a3SAtsushi Nemoto	bool
301567596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
301667596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
301767596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
301867596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
301967596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
302067596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
302167596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
30221723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
30231723b4a3SAtsushi Nemoto
30241723b4a3SAtsushi Nemotoconfig HZ
30251723b4a3SAtsushi Nemoto	int
302667596573SPaul Burton	default 24 if HZ_24
30271723b4a3SAtsushi Nemoto	default 48 if HZ_48
30281723b4a3SAtsushi Nemoto	default 100 if HZ_100
30291723b4a3SAtsushi Nemoto	default 128 if HZ_128
30301723b4a3SAtsushi Nemoto	default 250 if HZ_250
30311723b4a3SAtsushi Nemoto	default 256 if HZ_256
30321723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
30331723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
30341723b4a3SAtsushi Nemoto
303596685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
303696685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
303796685b17SDeng-Cheng Zhu
3038ea6e942bSAtsushi Nemotoconfig KEXEC
30397d60717eSKees Cook	bool "Kexec system call"
30402965faa5SDave Young	select KEXEC_CORE
3041ea6e942bSAtsushi Nemoto	help
3042ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
3043ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
30443dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
3045ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
3046ea6e942bSAtsushi Nemoto
304701dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
3048ea6e942bSAtsushi Nemoto
3049ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
3050ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
3051bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
3052bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
3053bf220695SGeert Uytterhoeven	  made.
3054ea6e942bSAtsushi Nemoto
30557aa1c8f4SRalf Baechleconfig CRASH_DUMP
30567aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
30577aa1c8f4SRalf Baechle	help
30587aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
30597aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
30607aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
30617aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
30627aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
30637aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
30647aa1c8f4SRalf Baechle	  PHYSICAL_START.
30657aa1c8f4SRalf Baechle
30667aa1c8f4SRalf Baechleconfig PHYSICAL_START
30677aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
30688bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
30697aa1c8f4SRalf Baechle	depends on CRASH_DUMP
30707aa1c8f4SRalf Baechle	help
30717aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
30727aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
30737aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
30747aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
30757aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
30767aa1c8f4SRalf Baechle
3077597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
3078b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3079597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
3080597ce172SPaul Burton	help
3081597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
3082597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
3083597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3084597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
3085597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
3086597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
3087597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
3088597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
3089597ce172SPaul Burton	  saying N here.
3090597ce172SPaul Burton
309106e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
309206e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
309318ff14c8SColin Ian King	  worked on. In order to avoid userland becoming dependent upon current
309406e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
309506e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
309606e2e882SPaul Burton	  said details.
309706e2e882SPaul Burton
309806e2e882SPaul Burton	  If unsure, say N.
3099597ce172SPaul Burton
3100f2ffa5abSDezhong Diaoconfig USE_OF
31010b3e06fdSJonas Gorski	bool
3102f2ffa5abSDezhong Diao	select OF
3103e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
3104abd2363fSGrant Likely	select IRQ_DOMAIN
3105f2ffa5abSDezhong Diao
31062fe8ea39SDengcheng Zhuconfig UHI_BOOT
31072fe8ea39SDengcheng Zhu	bool
31082fe8ea39SDengcheng Zhu
31097fafb068SAndrew Brestickerconfig BUILTIN_DTB
31107fafb068SAndrew Bresticker	bool
31117fafb068SAndrew Bresticker
31121da8f179SJonas Gorskichoice
31135b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
31141da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
31151da8f179SJonas Gorski
31161da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
31171da8f179SJonas Gorski		bool "None"
31181da8f179SJonas Gorski		help
31191da8f179SJonas Gorski		  Do not enable appended dtb support.
31201da8f179SJonas Gorski
312187db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
312287db537dSAaro Koskinen		bool "vmlinux"
312387db537dSAaro Koskinen		help
312487db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
312587db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
312687db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
312787db537dSAaro Koskinen		  objcopy:
312887db537dSAaro Koskinen
312987db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
313087db537dSAaro Koskinen
313118ff14c8SColin Ian King		  This is meant as a backward compatibility convenience for those
313287db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
313387db537dSAaro Koskinen		  the documented boot protocol using a device tree.
313487db537dSAaro Koskinen
31351da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3136b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
31371da8f179SJonas Gorski		help
31381da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3139b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
31401da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
31411da8f179SJonas Gorski
31421da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
31431da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
31441da8f179SJonas Gorski		  the documented boot protocol using a device tree.
31451da8f179SJonas Gorski
31461da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
31471da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
31481da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
31491da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
31501da8f179SJonas Gorski		  if you don't intend to always append a DTB.
31511da8f179SJonas Gorskiendchoice
31521da8f179SJonas Gorski
31532024972eSJonas Gorskichoice
31542024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
31552bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
315687fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
31572bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
31582024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
31592024972eSJonas Gorski
31602024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
31612024972eSJonas Gorski		depends on USE_OF
31622024972eSJonas Gorski		bool "Dtb kernel arguments if available"
31632024972eSJonas Gorski
31642024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
31652024972eSJonas Gorski		depends on USE_OF
31662024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
31672024972eSJonas Gorski
31682024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
31692024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3170ed47e153SRabin Vincent
3171ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3172ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3173ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
31742024972eSJonas Gorskiendchoice
31752024972eSJonas Gorski
31765e83d430SRalf Baechleendmenu
31775e83d430SRalf Baechle
31781df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
31791df0f0ffSAtsushi Nemoto	bool
31801df0f0ffSAtsushi Nemoto	default y
31811df0f0ffSAtsushi Nemoto
31821df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
31831df0f0ffSAtsushi Nemoto	bool
31841df0f0ffSAtsushi Nemoto	default y
31851df0f0ffSAtsushi Nemoto
3186a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3187a728ab52SKirill A. Shutemov	int
31883377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3189a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3190a728ab52SKirill A. Shutemov	default 2
3191a728ab52SKirill A. Shutemov
31926c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
31936c359eb1SPaul Burton	bool
31946c359eb1SPaul Burton
31951da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
31961da177e4SLinus Torvalds
3197c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
31982eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3199c5611df9SPaul Burton	bool
3200c5611df9SPaul Burton
3201c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3202c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3203c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
32042eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
32051da177e4SLinus Torvalds
32061da177e4SLinus Torvalds#
32071da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
32081da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
32091da177e4SLinus Torvalds# users to choose the right thing ...
32101da177e4SLinus Torvalds#
32111da177e4SLinus Torvaldsconfig ISA
32121da177e4SLinus Torvalds	bool
32131da177e4SLinus Torvalds
32141da177e4SLinus Torvaldsconfig TC
32151da177e4SLinus Torvalds	bool "TURBOchannel support"
32161da177e4SLinus Torvalds	depends on MACH_DECSTATION
32171da177e4SLinus Torvalds	help
321850a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
321950a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
322050a23e6eSJustin P. Mattock	  at:
322150a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
322250a23e6eSJustin P. Mattock	  and:
322350a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
322450a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
322550a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
32261da177e4SLinus Torvalds
32271da177e4SLinus Torvaldsconfig MMU
32281da177e4SLinus Torvalds	bool
32291da177e4SLinus Torvalds	default y
32301da177e4SLinus Torvalds
3231109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3232109c32ffSMatt Redfearn	default 12 if 64BIT
3233109c32ffSMatt Redfearn	default 8
3234109c32ffSMatt Redfearn
3235109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3236109c32ffSMatt Redfearn	default 18 if 64BIT
3237109c32ffSMatt Redfearn	default 15
3238109c32ffSMatt Redfearn
3239109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3240109c32ffSMatt Redfearn	default 8
3241109c32ffSMatt Redfearn
3242109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3243109c32ffSMatt Redfearn	default 15
3244109c32ffSMatt Redfearn
3245d865bea4SRalf Baechleconfig I8253
3246d865bea4SRalf Baechle	bool
3247798778b8SRussell King	select CLKSRC_I8253
32482d02612fSThomas Gleixner	select CLKEVT_I8253
32499726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
32501da177e4SLinus Torvaldsendmenu
32511da177e4SLinus Torvalds
32521da177e4SLinus Torvaldsconfig TRAD_SIGNALS
32531da177e4SLinus Torvalds	bool
32541da177e4SLinus Torvalds
32551da177e4SLinus Torvaldsconfig MIPS32_COMPAT
325678aaf956SRalf Baechle	bool
32571da177e4SLinus Torvalds
32581da177e4SLinus Torvaldsconfig COMPAT
32591da177e4SLinus Torvalds	bool
32601da177e4SLinus Torvalds
326105e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
326205e43966SAtsushi Nemoto	bool
326305e43966SAtsushi Nemoto
32641da177e4SLinus Torvaldsconfig MIPS32_O32
32651da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
326678aaf956SRalf Baechle	depends on 64BIT
326778aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
326878aaf956SRalf Baechle	select COMPAT
326978aaf956SRalf Baechle	select MIPS32_COMPAT
327078aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32711da177e4SLinus Torvalds	help
32721da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
32731da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
32741da177e4SLinus Torvalds	  existing binaries are in this format.
32751da177e4SLinus Torvalds
32761da177e4SLinus Torvalds	  If unsure, say Y.
32771da177e4SLinus Torvalds
32781da177e4SLinus Torvaldsconfig MIPS32_N32
32791da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3280c22eacfeSRalf Baechle	depends on 64BIT
32815a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
328278aaf956SRalf Baechle	select COMPAT
328378aaf956SRalf Baechle	select MIPS32_COMPAT
328478aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32851da177e4SLinus Torvalds	help
32861da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
32871da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
32881da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
32891da177e4SLinus Torvalds	  cases.
32901da177e4SLinus Torvalds
32911da177e4SLinus Torvalds	  If unsure, say N.
32921da177e4SLinus Torvalds
32932116245eSRalf Baechlemenu "Power management options"
3294952fa954SRodolfo Giometti
3295363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3296363c55caSWu Zhangjin	def_bool y
32973f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3298363c55caSWu Zhangjin
3299f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3300f4cb5700SJohannes Berg	def_bool y
33013f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3302f4cb5700SJohannes Berg
33032116245eSRalf Baechlesource "kernel/power/Kconfig"
3304952fa954SRodolfo Giometti
33051da177e4SLinus Torvaldsendmenu
33061da177e4SLinus Torvalds
33077a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
33087a998935SViresh Kumar	bool
33097a998935SViresh Kumar
33107a998935SViresh Kumarmenu "CPU Power Management"
3311c095ebafSPaul Burton
3312c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
33137a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
33147a998935SViresh Kumarendif
33159726b43aSWu Zhangjin
3316c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3317c095ebafSPaul Burton
3318c095ebafSPaul Burtonendmenu
3319c095ebafSPaul Burton
332098cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
332198cdee0eSRalf Baechle
33222235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3323e91946d6SNathan Chancellor
3324e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3325