xref: /linux/arch/mips/Kconfig (revision b847bd64ea9f484510e27065cb2bccc58d9b829b)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
7*b847bd64SKees Cook	select ARCH_HAS_CURRENT_STACK_POINTER if !CC_IS_CLANG || CLANG_VERSION >= 140000
8dfad83cbSFlorian Fainelli	select ARCH_HAS_DEBUG_VIRTUAL if !64BIT
934c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
1034c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
1166633abdSTiezhu Yang	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA
1234c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
13e6226997SArnd Bergmann	select ARCH_HAS_STRNCPY_FROM_USER
14e6226997SArnd Bergmann	select ARCH_HAS_STRNLEN_USER
1512597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
161e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
178b3165e5SXingxing Su	select ARCH_HAS_GCOV_PROFILE_ALL
18c55944ccSNick Desaulniers	select ARCH_KEEP_MEMBLOCK
1912597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
201ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
2112597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
22dce44566SAnshuman Khandual	select ARCH_USE_MEMTEST
2325da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
240b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
25855f9a8eSAnshuman Khandual	select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES
269035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
2712597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
28d3a4e0f1SAlexander Lobakin	select ARCH_WANT_LD_ORPHAN_WARN
2910916706SShile Zhang	select BUILDTIME_TABLE_SORT
3012597988SMatt Redfearn	select CLONE_BACKWARDS
3157eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
3212597988SMatt Redfearn	select CPU_PM if CPU_IDLE
3312597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
3412597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
3512597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
3624640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
37b962aeb0SPaul Burton	select GENERIC_IOMAP
3812597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3912597988SMatt Redfearn	select GENERIC_IRQ_SHOW
406630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
41740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
42740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
43740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
44740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
45740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
4612597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
4712597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
4812597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
49446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
50906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
5112597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
5242b20995SArnd Bergmann	select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
53109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
54109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
55490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
56c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
5745e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
582ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
5912597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
60490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
6164575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
6212597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
6312597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
6412597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
6512597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
6601bdc58eSJohan Almbladh	select HAVE_EBPF_JIT if !CPU_MICROMIPS && \
6701bdc58eSJohan Almbladh				!CPU_DADDI_WORKAROUNDS && \
6801bdc58eSJohan Almbladh				!CPU_R4000_WORKAROUNDS && \
6901bdc58eSJohan Almbladh				!CPU_R4400_WORKAROUNDS
7012597988SMatt Redfearn	select HAVE_EXIT_THREAD
7167a929e0SChristoph Hellwig	select HAVE_FAST_GUP
7212597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
7329c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
7412597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
7534c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
7634c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
77b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
7812597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7912597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
80c1bf207dSDavid Daney	select HAVE_KPROBES
81c1bf207dSDavid Daney	select HAVE_KRETPROBES
82c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
83786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
8442a0bb3fSPetr Mladek	select HAVE_NMI
8512597988SMatt Redfearn	select HAVE_PERF_EVENTS
861ddc96bdSTiezhu Yang	select HAVE_PERF_REGS
871ddc96bdSTiezhu Yang	select HAVE_PERF_USER_STACK_DUMP
8808bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
899ea141adSPaul Burton	select HAVE_RSEQ
9016c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
91d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
9212597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
93a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
9412597988SMatt Redfearn	select IRQ_FORCED_THREADING
956630a8e5SChristoph Hellwig	select ISA if EISA
9612597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
9734c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
9812597988SMatt Redfearn	select PERF_USE_VMALLOC
99981aa1d3SThomas Gleixner	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
10005a0a344SArnd Bergmann	select RTC_LIB
10112597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
1024aae683fSMasahiro Yamada	select TRACE_IRQFLAGS_SUPPORT
10312597988SMatt Redfearn	select VIRT_TO_BUS
1040bb87f05SAl Viro	select ARCH_HAS_ELFCORE_COMPAT
105e0a8b93eSNemanja Rakovic	select HAVE_ARCH_KCSAN if 64BIT
1061da177e4SLinus Torvalds
107d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
108d3991572SChristoph Hellwig	bool
109d3991572SChristoph Hellwig
110c434b9f8SPaul Cercueilconfig MIPS_GENERIC
111c434b9f8SPaul Cercueil	bool
112c434b9f8SPaul Cercueil
113f0f4a753SPaul Cercueilconfig MACH_INGENIC
114f0f4a753SPaul Cercueil	bool
115f0f4a753SPaul Cercueil	select SYS_SUPPORTS_32BIT_KERNEL
116f0f4a753SPaul Cercueil	select SYS_SUPPORTS_LITTLE_ENDIAN
117f0f4a753SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
118f0f4a753SPaul Cercueil	select DMA_NONCOHERENT
1191660710cSPaul Cercueil	select ARCH_HAS_SYNC_DMA_FOR_CPU
120f0f4a753SPaul Cercueil	select IRQ_MIPS_CPU
121f0f4a753SPaul Cercueil	select PINCTRL
122f0f4a753SPaul Cercueil	select GPIOLIB
123f0f4a753SPaul Cercueil	select COMMON_CLK
124f0f4a753SPaul Cercueil	select GENERIC_IRQ_CHIP
125f0f4a753SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
126f0f4a753SPaul Cercueil	select USE_OF
127f0f4a753SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
128f0f4a753SPaul Cercueil	select MIPS_EXTERNAL_TIMER
129f0f4a753SPaul Cercueil
1301da177e4SLinus Torvaldsmenu "Machine selection"
1311da177e4SLinus Torvalds
1325e83d430SRalf Baechlechoice
1335e83d430SRalf Baechle	prompt "System type"
134c434b9f8SPaul Cercueil	default MIPS_GENERIC_KERNEL
1351da177e4SLinus Torvalds
136c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL
137eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
1384e066441SChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
139c434b9f8SPaul Cercueil	select MIPS_GENERIC
140eed0eabdSPaul Burton	select BOOT_RAW
141eed0eabdSPaul Burton	select BUILTIN_DTB
142eed0eabdSPaul Burton	select CEVT_R4K
143eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
144eed0eabdSPaul Burton	select COMMON_CLK
145eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
14634c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
147eed0eabdSPaul Burton	select CSRC_R4K
1484e066441SChristoph Hellwig	select DMA_NONCOHERENT
149eb01d42aSChristoph Hellwig	select HAVE_PCI
150eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1510211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
152eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
153eed0eabdSPaul Burton	select MIPS_GIC
154eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
155eed0eabdSPaul Burton	select NO_EXCEPT_FILL
156eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
157eed0eabdSPaul Burton	select SMP_UP if SMP
158a3078e59SMatt Redfearn	select SWAP_IO_SPACE
159eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
160eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
161eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
162eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
163eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
164eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
165eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
166eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
167eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
168eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
169eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
170eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
171eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
17234c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
173eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
174eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
175eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
176c3e2ee65SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
17734c01e41SAlexander Lobakin	select UHI_BOOT
1782e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1792e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1802e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1812e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1822e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1832e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
184eed0eabdSPaul Burton	select USE_OF
185eed0eabdSPaul Burton	help
186eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
187eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
188eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
189eed0eabdSPaul Burton	  Interface) specification.
190eed0eabdSPaul Burton
19142a4f17dSManuel Laussconfig MIPS_ALCHEMY
192c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
193d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
194f772cdb2SRalf Baechle	select CEVT_R4K
195d7ea335cSSteven J. Hill	select CSRC_R4K
19667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
197a86497d6SChristoph Hellwig	select DMA_NONCOHERENT		# Au1000,1500,1100 aren't, rest is
198d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
19942a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
20042a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
20142a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
202d30a2b47SLinus Walleij	select GPIOLIB
2031b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
20447440229SManuel Lauss	select COMMON_CLK
2051da177e4SLinus Torvalds
2067ca5dc14SFlorian Fainelliconfig AR7
2077ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
2087ca5dc14SFlorian Fainelli	select BOOT_ELF32
209b408b611SArnd Bergmann	select COMMON_CLK
2107ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
2117ca5dc14SFlorian Fainelli	select CEVT_R4K
2127ca5dc14SFlorian Fainelli	select CSRC_R4K
21367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2147ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
2157ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
2167ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
2177ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
2187ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
2197ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
220377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2211b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
222d30a2b47SLinus Walleij	select GPIOLIB
2237ca5dc14SFlorian Fainelli	select VLYNQ
2247ca5dc14SFlorian Fainelli	help
2257ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
2267ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
2277ca5dc14SFlorian Fainelli
22843cc739fSSergey Ryazanovconfig ATH25
22943cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
23043cc739fSSergey Ryazanov	select CEVT_R4K
23143cc739fSSergey Ryazanov	select CSRC_R4K
23243cc739fSSergey Ryazanov	select DMA_NONCOHERENT
23367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2341753e74eSSergey Ryazanov	select IRQ_DOMAIN
23543cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
23643cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
23743cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2388aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
23943cc739fSSergey Ryazanov	help
24043cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
24143cc739fSSergey Ryazanov
242d4a67d9dSGabor Juhosconfig ATH79
243d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
244ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
245d4a67d9dSGabor Juhos	select BOOT_RAW
246d4a67d9dSGabor Juhos	select CEVT_R4K
247d4a67d9dSGabor Juhos	select CSRC_R4K
248d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
249d30a2b47SLinus Walleij	select GPIOLIB
250a08227a2SJohn Crispin	select PINCTRL
251411520afSAlban Bedel	select COMMON_CLK
25267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
253d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
254d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
255d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
256d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
257377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
258b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
25903c8c407SAlban Bedel	select USE_OF
26053d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
261d4a67d9dSGabor Juhos	help
262d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
263d4a67d9dSGabor Juhos
2645f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2655f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
26629906e1aSÁlvaro Fernández Rojas	select ARCH_HAS_RESET_CONTROLLER
267d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
268d666cd02SKevin Cernekee	select BOOT_RAW
269d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
270d666cd02SKevin Cernekee	select USE_OF
271d666cd02SKevin Cernekee	select CEVT_R4K
272d666cd02SKevin Cernekee	select CSRC_R4K
273d666cd02SKevin Cernekee	select SYNC_R4K
274d666cd02SKevin Cernekee	select COMMON_CLK
275c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
27660b858f2SKevin Cernekee	select BCM7038_L1_IRQ
27760b858f2SKevin Cernekee	select BCM7120_L2_IRQ
27860b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
27967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
28060b858f2SKevin Cernekee	select DMA_NONCOHERENT
281d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
28260b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
283d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
284d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
28560b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
28660b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
28760b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
288d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
289d666cd02SKevin Cernekee	select SWAP_IO_SPACE
29060b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
29160b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
29260b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
29360b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2944dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
2951d987052SFlorian Fainelli	select HAVE_PCI
2961d987052SFlorian Fainelli	select PCI_DRIVERS_GENERIC
297d666cd02SKevin Cernekee	help
2985f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2995f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
3005f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
3015f2d4459SKevin Cernekee	  must be set appropriately for your board.
302d666cd02SKevin Cernekee
3031c0c13ebSAurelien Jarnoconfig BCM47XX
304c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
305fe08f8c2SHauke Mehrtens	select BOOT_RAW
30642f77542SRalf Baechle	select CEVT_R4K
307940f6b48SRalf Baechle	select CSRC_R4K
3081c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
309eb01d42aSChristoph Hellwig	select HAVE_PCI
31067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
311314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
312dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
3131c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
3141c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
315377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
3166507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
31725e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
318e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
319c949c0bcSRafał Miłecki	select GPIOLIB
320c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
321f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
3222ab71a02SRafał Miłecki	select BCM47XX_SPROM
323dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
3241c0c13ebSAurelien Jarno	help
3251c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
3261c0c13ebSAurelien Jarno
327e7300d04SMaxime Bizonconfig BCM63XX
328e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
329ae8de61cSFlorian Fainelli	select BOOT_RAW
330e7300d04SMaxime Bizon	select CEVT_R4K
331e7300d04SMaxime Bizon	select CSRC_R4K
332fc264022SJonas Gorski	select SYNC_R4K
333e7300d04SMaxime Bizon	select DMA_NONCOHERENT
33467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
335e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
336e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
337e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
3385eeaafc8SRandy Dunlap	select SYS_HAS_CPU_BMIPS32_3300
3395eeaafc8SRandy Dunlap	select SYS_HAS_CPU_BMIPS4350
3405eeaafc8SRandy Dunlap	select SYS_HAS_CPU_BMIPS4380
341e7300d04SMaxime Bizon	select SWAP_IO_SPACE
342d30a2b47SLinus Walleij	select GPIOLIB
343af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
344bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
345e7300d04SMaxime Bizon	help
346e7300d04SMaxime Bizon	  Support for BCM63XX based boards
347e7300d04SMaxime Bizon
3481da177e4SLinus Torvaldsconfig MIPS_COBALT
3493fa986faSMartin Michlmayr	bool "Cobalt Server"
35042f77542SRalf Baechle	select CEVT_R4K
351940f6b48SRalf Baechle	select CSRC_R4K
3521097c6acSYoichi Yuasa	select CEVT_GT641XX
3531da177e4SLinus Torvalds	select DMA_NONCOHERENT
354eb01d42aSChristoph Hellwig	select FORCE_PCI
355d865bea4SRalf Baechle	select I8253
3561da177e4SLinus Torvalds	select I8259
35767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
358d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
359252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3607cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3610a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
362ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3630e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3645e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
365e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3661da177e4SLinus Torvalds
3671da177e4SLinus Torvaldsconfig MACH_DECSTATION
3683fa986faSMartin Michlmayr	bool "DECstations"
3691da177e4SLinus Torvalds	select BOOT_ELF32
3706457d9fcSYoichi Yuasa	select CEVT_DS1287
37181d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3724247417dSYoichi Yuasa	select CSRC_IOASIC
37381d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
37420d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
37520d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
37620d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3771da177e4SLinus Torvalds	select DMA_NONCOHERENT
378ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
37967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3807cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3817cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
382ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3837d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3845e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3851723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3861723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3871723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
388930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3895e83d430SRalf Baechle	help
3901da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3911da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3921da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3931da177e4SLinus Torvalds
3941da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3951da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3961da177e4SLinus Torvalds
3971da177e4SLinus Torvalds		DECstation 5000/50
3981da177e4SLinus Torvalds		DECstation 5000/150
3991da177e4SLinus Torvalds		DECstation 5000/260
4001da177e4SLinus Torvalds		DECsystem 5900/260
4011da177e4SLinus Torvalds
4021da177e4SLinus Torvalds	  otherwise choose R3000.
4031da177e4SLinus Torvalds
4045e83d430SRalf Baechleconfig MACH_JAZZ
4053fa986faSMartin Michlmayr	bool "Jazz family of machines"
40639b2d756SThomas Bogendoerfer	select ARC_MEMORY
40739b2d756SThomas Bogendoerfer	select ARC_PROMLIB
408a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
4097a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
4102f9237d4SChristoph Hellwig	select DMA_OPS
4110e2794b0SRalf Baechle	select FW_ARC
4120e2794b0SRalf Baechle	select FW_ARC32
4135e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
41442f77542SRalf Baechle	select CEVT_R4K
415940f6b48SRalf Baechle	select CSRC_R4K
416e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
4175e83d430SRalf Baechle	select GENERIC_ISA_DMA
4188a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
41967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
420d865bea4SRalf Baechle	select I8253
4215e83d430SRalf Baechle	select I8259
4225e83d430SRalf Baechle	select ISA
4237cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
4245e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
4257d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
4261723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
427aadfe4b5SArnd Bergmann	select SYS_SUPPORTS_LITTLE_ENDIAN
4281da177e4SLinus Torvalds	help
4295e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
4305e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
431692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
4325e83d430SRalf Baechle	  Olivetti M700-10 workstations.
4335e83d430SRalf Baechle
434f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC
435de361e8bSPaul Burton	bool "Ingenic SoC based machines"
436f0f4a753SPaul Cercueil	select MIPS_GENERIC
437f0f4a753SPaul Cercueil	select MACH_INGENIC
438f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
439eb384937SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
440eb384937SPaul Cercueil	select MIPS_EXTERNAL_TIMER
4415ebabe59SLars-Peter Clausen
442171bb2f1SJohn Crispinconfig LANTIQ
443171bb2f1SJohn Crispin	bool "Lantiq based platforms"
444171bb2f1SJohn Crispin	select DMA_NONCOHERENT
44567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
446171bb2f1SJohn Crispin	select CEVT_R4K
447171bb2f1SJohn Crispin	select CSRC_R4K
448171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
449171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
450171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
451171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
452377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
453171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
454f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
455171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
456d30a2b47SLinus Walleij	select GPIOLIB
457171bb2f1SJohn Crispin	select SWAP_IO_SPACE
458171bb2f1SJohn Crispin	select BOOT_RAW
459bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
460a0392222SJohn Crispin	select USE_OF
4613f8c50c9SJohn Crispin	select PINCTRL
4623f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
463c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
464c530781cSJohn Crispin	select RESET_CONTROLLER
465171bb2f1SJohn Crispin
46630ad29bbSHuacai Chenconfig MACH_LOONGSON32
467caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
468c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
469ade299d8SYoichi Yuasa	help
47030ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
47185749d24SWu Zhangjin
47230ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
47330ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
47430ad29bbSHuacai Chen	  Sciences (CAS).
475ade299d8SYoichi Yuasa
47671e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
47771e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
478ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
479ca585cf9SKelvin Cheung	help
48071e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
481ca585cf9SKelvin Cheung
48271e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
483caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4846fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4856fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4866fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4876fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4886fbde6b4SJiaxun Yang	select BOOT_ELF32
4896fbde6b4SJiaxun Yang	select BOARD_SCACHE
4906fbde6b4SJiaxun Yang	select CSRC_R4K
4916fbde6b4SJiaxun Yang	select CEVT_R4K
4926fbde6b4SJiaxun Yang	select CPU_HAS_WB
4936fbde6b4SJiaxun Yang	select FORCE_PCI
4946fbde6b4SJiaxun Yang	select ISA
4956fbde6b4SJiaxun Yang	select I8259
4966fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4977d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4985125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4996fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
5006423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
5016fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
5026fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
5036fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
5046fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
5056fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
5066fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
5076fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
5086fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
50971e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
510a307a4ceSJinyang He	select SYS_SUPPORTS_RELOCATABLE
5116fbde6b4SJiaxun Yang	select ZONE_DMA32
51287fcfa7bSJiaxun Yang	select COMMON_CLK
51387fcfa7bSJiaxun Yang	select USE_OF
51487fcfa7bSJiaxun Yang	select BUILTIN_DTB
51539c1485cSHuacai Chen	select PCI_HOST_GENERIC
51671e2f4ddSJiaxun Yang	help
517caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
518caed1d1bSHuacai Chen
519caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
520caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
521caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
522caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
523ca585cf9SKelvin Cheung
5241da177e4SLinus Torvaldsconfig MIPS_MALTA
5253fa986faSMartin Michlmayr	bool "MIPS Malta board"
52661ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
527a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5287a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5291da177e4SLinus Torvalds	select BOOT_ELF32
530fa71c960SRalf Baechle	select BOOT_RAW
531e8823d26SPaul Burton	select BUILTIN_DTB
53242f77542SRalf Baechle	select CEVT_R4K
533fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
53442b002abSGuenter Roeck	select COMMON_CLK
53547bf2b03SMaksym Kokhan	select CSRC_R4K
536a86497d6SChristoph Hellwig	select DMA_NONCOHERENT
5371da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5388a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
539eb01d42aSChristoph Hellwig	select HAVE_PCI
540d865bea4SRalf Baechle	select I8253
5411da177e4SLinus Torvalds	select I8259
54247bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5435e83d430SRalf Baechle	select MIPS_BONITO64
5449318c51aSChris Dearman	select MIPS_CPU_SCACHE
54547bf2b03SMaksym Kokhan	select MIPS_GIC
546a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5475e83d430SRalf Baechle	select MIPS_MSC
54847bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
549ecafe3e9SPaul Burton	select SMP_UP if SMP
5501da177e4SLinus Torvalds	select SWAP_IO_SPACE
5517cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5527cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
553bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
554c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
555575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5567cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5575d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
558575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5597cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5607cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
561ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
562ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5635e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
564c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5655e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
566424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
56747bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5680365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
569e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
570f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
57147bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5729693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
573f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5741b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
575e8823d26SPaul Burton	select USE_OF
576886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
577abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5781da177e4SLinus Torvalds	help
579f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5801da177e4SLinus Torvalds	  board.
5811da177e4SLinus Torvalds
5822572f00dSJoshua Hendersonconfig MACH_PIC32
5832572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5842572f00dSJoshua Henderson	help
5852572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5862572f00dSJoshua Henderson
5872572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
5882572f00dSJoshua Henderson	  microcontrollers.
5892572f00dSJoshua Henderson
5905e83d430SRalf Baechleconfig MACH_VR41XX
59174142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
59242f77542SRalf Baechle	select CEVT_R4K
593940f6b48SRalf Baechle	select CSRC_R4K
5947cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
595377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
596d30a2b47SLinus Walleij	select GPIOLIB
5975e83d430SRalf Baechle
598baec970aSLauri Kasanenconfig MACH_NINTENDO64
599baec970aSLauri Kasanen	bool "Nintendo 64 console"
600baec970aSLauri Kasanen	select CEVT_R4K
601baec970aSLauri Kasanen	select CSRC_R4K
602baec970aSLauri Kasanen	select SYS_HAS_CPU_R4300
603baec970aSLauri Kasanen	select SYS_SUPPORTS_BIG_ENDIAN
604baec970aSLauri Kasanen	select SYS_SUPPORTS_ZBOOT
605baec970aSLauri Kasanen	select SYS_SUPPORTS_32BIT_KERNEL
606baec970aSLauri Kasanen	select SYS_SUPPORTS_64BIT_KERNEL
607baec970aSLauri Kasanen	select DMA_NONCOHERENT
608baec970aSLauri Kasanen	select IRQ_MIPS_CPU
609baec970aSLauri Kasanen
610ae2b5bb6SJohn Crispinconfig RALINK
611ae2b5bb6SJohn Crispin	bool "Ralink based machines"
612ae2b5bb6SJohn Crispin	select CEVT_R4K
61335f752beSArnd Bergmann	select COMMON_CLK
614ae2b5bb6SJohn Crispin	select CSRC_R4K
615ae2b5bb6SJohn Crispin	select BOOT_RAW
616ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
61767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
618ae2b5bb6SJohn Crispin	select USE_OF
619ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
620ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
621ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
622ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
623377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
6241f0400d0SChuanhong Guo	select SYS_SUPPORTS_ZBOOT
625ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
6262a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6272a153f1cSJohn Crispin	select RESET_CONTROLLER
628ae2b5bb6SJohn Crispin
6294042147aSBert Vermeulenconfig MACH_REALTEK_RTL
6304042147aSBert Vermeulen	bool "Realtek RTL838x/RTL839x based machines"
6314042147aSBert Vermeulen	select MIPS_GENERIC
6324042147aSBert Vermeulen	select DMA_NONCOHERENT
6334042147aSBert Vermeulen	select IRQ_MIPS_CPU
6344042147aSBert Vermeulen	select CSRC_R4K
6354042147aSBert Vermeulen	select CEVT_R4K
6364042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R1
6374042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R2
6384042147aSBert Vermeulen	select SYS_SUPPORTS_BIG_ENDIAN
6394042147aSBert Vermeulen	select SYS_SUPPORTS_32BIT_KERNEL
6404042147aSBert Vermeulen	select SYS_SUPPORTS_MIPS16
6414042147aSBert Vermeulen	select SYS_SUPPORTS_MULTITHREADING
6424042147aSBert Vermeulen	select SYS_SUPPORTS_VPE_LOADER
6434042147aSBert Vermeulen	select BOOT_RAW
6444042147aSBert Vermeulen	select PINCTRL
6454042147aSBert Vermeulen	select USE_OF
6464042147aSBert Vermeulen
6471da177e4SLinus Torvaldsconfig SGI_IP22
6483fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
649c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
65039b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6510e2794b0SRalf Baechle	select FW_ARC
6520e2794b0SRalf Baechle	select FW_ARC32
6537a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6541da177e4SLinus Torvalds	select BOOT_ELF32
65542f77542SRalf Baechle	select CEVT_R4K
656940f6b48SRalf Baechle	select CSRC_R4K
657e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6581da177e4SLinus Torvalds	select DMA_NONCOHERENT
6596630a8e5SChristoph Hellwig	select HAVE_EISA
660d865bea4SRalf Baechle	select I8253
66168de4803SThomas Bogendoerfer	select I8259
6621da177e4SLinus Torvalds	select IP22_CPU_SCACHE
66367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
664aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
665e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
666e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
66736e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
668e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
669e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
670e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6711da177e4SLinus Torvalds	select SWAP_IO_SPACE
6727cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6737cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
674c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
675ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
676ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6775e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
678802b8362SThomas Bogendoerfer	select WAR_R4600_V1_INDEX_ICACHEOP
6795e5b6527SThomas Bogendoerfer	select WAR_R4600_V1_HIT_CACHEOP
68044def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
681930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6821da177e4SLinus Torvalds	help
6831da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6841da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6851da177e4SLinus Torvalds	  that runs on these, say Y here.
6861da177e4SLinus Torvalds
6871da177e4SLinus Torvaldsconfig SGI_IP27
6883fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
68954aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
690397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
6910e2794b0SRalf Baechle	select FW_ARC
6920e2794b0SRalf Baechle	select FW_ARC64
693e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
6945e83d430SRalf Baechle	select BOOT_ELF64
695e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
69604100459SChristoph Hellwig	select FORCE_PCI
69736a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
698eb01d42aSChristoph Hellwig	select HAVE_PCI
69969a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
700e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
701130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
702a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
703a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7047cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
705ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7065e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
707d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
7081a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
709256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
710930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
7116c86a302SMike Rapoport	select NUMA
7121da177e4SLinus Torvalds	help
7131da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
7141da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
7151da177e4SLinus Torvalds	  here.
7161da177e4SLinus Torvalds
717e2defae5SThomas Bogendoerferconfig SGI_IP28
7187d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
719c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
72039b2d756SThomas Bogendoerfer	select ARC_PROMLIB
7210e2794b0SRalf Baechle	select FW_ARC
7220e2794b0SRalf Baechle	select FW_ARC64
7237a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
724e2defae5SThomas Bogendoerfer	select BOOT_ELF64
725e2defae5SThomas Bogendoerfer	select CEVT_R4K
726e2defae5SThomas Bogendoerfer	select CSRC_R4K
727e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
728e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
729e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
73067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7316630a8e5SChristoph Hellwig	select HAVE_EISA
732e2defae5SThomas Bogendoerfer	select I8253
733e2defae5SThomas Bogendoerfer	select I8259
734e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
735e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7365b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
737e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
738e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
739e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
740e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
741e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
742c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
743e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
744e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
745256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
746dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
747e2defae5SThomas Bogendoerfer	help
748e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
749e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
750e2defae5SThomas Bogendoerfer
7517505576dSThomas Bogendoerferconfig SGI_IP30
7527505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7537505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7547505576dSThomas Bogendoerfer	select FW_ARC
7557505576dSThomas Bogendoerfer	select FW_ARC64
7567505576dSThomas Bogendoerfer	select BOOT_ELF64
7577505576dSThomas Bogendoerfer	select CEVT_R4K
7587505576dSThomas Bogendoerfer	select CSRC_R4K
75904100459SChristoph Hellwig	select FORCE_PCI
7607505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7617505576dSThomas Bogendoerfer	select ZONE_DMA32
7627505576dSThomas Bogendoerfer	select HAVE_PCI
7637505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7647505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7657505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7667505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7677505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7687505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7697505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7707505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7717505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
772256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
7737505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
7747505576dSThomas Bogendoerfer	select ARC_MEMORY
7757505576dSThomas Bogendoerfer	help
7767505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
7777505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
7787505576dSThomas Bogendoerfer
7791da177e4SLinus Torvaldsconfig SGI_IP32
780cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
78139b2d756SThomas Bogendoerfer	select ARC_MEMORY
78239b2d756SThomas Bogendoerfer	select ARC_PROMLIB
78303df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7840e2794b0SRalf Baechle	select FW_ARC
7850e2794b0SRalf Baechle	select FW_ARC32
7861da177e4SLinus Torvalds	select BOOT_ELF32
78742f77542SRalf Baechle	select CEVT_R4K
788940f6b48SRalf Baechle	select CSRC_R4K
7891da177e4SLinus Torvalds	select DMA_NONCOHERENT
790eb01d42aSChristoph Hellwig	select HAVE_PCI
79167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7921da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7931da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7947cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7957cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7967cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
797dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
798ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7995e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
800886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
8011da177e4SLinus Torvalds	help
8021da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
8031da177e4SLinus Torvalds
804ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
805ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
8065e83d430SRalf Baechle	select BOOT_ELF32
8075e83d430SRalf Baechle	select SIBYTE_BCM1120
8085e83d430SRalf Baechle	select SWAP_IO_SPACE
8097cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8105e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8115e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8125e83d430SRalf Baechle
813ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
814ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
8155e83d430SRalf Baechle	select BOOT_ELF32
8165e83d430SRalf Baechle	select SIBYTE_BCM1120
8175e83d430SRalf Baechle	select SWAP_IO_SPACE
8187cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8195e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8205e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8215e83d430SRalf Baechle
8225e83d430SRalf Baechleconfig SIBYTE_CRHONE
8233fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
8245e83d430SRalf Baechle	select BOOT_ELF32
8255e83d430SRalf Baechle	select SIBYTE_BCM1125
8265e83d430SRalf Baechle	select SWAP_IO_SPACE
8277cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8285e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8295e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8305e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8315e83d430SRalf Baechle
832ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
833ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
834ade299d8SYoichi Yuasa	select BOOT_ELF32
835ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
836ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
837ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
838ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
839ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
840ade299d8SYoichi Yuasa
841ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
842ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
843ade299d8SYoichi Yuasa	select BOOT_ELF32
844fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
845ade299d8SYoichi Yuasa	select SIBYTE_SB1250
846ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
847ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
848ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
849ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
850ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
851cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
852e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
853ade299d8SYoichi Yuasa
854ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
855ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
856ade299d8SYoichi Yuasa	select BOOT_ELF32
857fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
858ade299d8SYoichi Yuasa	select SIBYTE_SB1250
859ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
860ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
861ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
862ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
863ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
864756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
865ade299d8SYoichi Yuasa
866ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
867ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
868ade299d8SYoichi Yuasa	select BOOT_ELF32
869ade299d8SYoichi Yuasa	select SIBYTE_SB1250
870ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
871ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
872ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
873ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
874e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
875ade299d8SYoichi Yuasa
876ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
877ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
878ade299d8SYoichi Yuasa	select BOOT_ELF32
879ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
880ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
881ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
882ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
883ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
884651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
885ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
886cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
887e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
888ade299d8SYoichi Yuasa
88914b36af4SThomas Bogendoerferconfig SNI_RM
89014b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
89139b2d756SThomas Bogendoerfer	select ARC_MEMORY
89239b2d756SThomas Bogendoerfer	select ARC_PROMLIB
8930e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8940e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
895aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8965e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
897a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
8987a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
8995e83d430SRalf Baechle	select BOOT_ELF32
90042f77542SRalf Baechle	select CEVT_R4K
901940f6b48SRalf Baechle	select CSRC_R4K
902e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
9035e83d430SRalf Baechle	select DMA_NONCOHERENT
9045e83d430SRalf Baechle	select GENERIC_ISA_DMA
9056630a8e5SChristoph Hellwig	select HAVE_EISA
9068a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
907eb01d42aSChristoph Hellwig	select HAVE_PCI
90867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
909d865bea4SRalf Baechle	select I8253
9105e83d430SRalf Baechle	select I8259
9115e83d430SRalf Baechle	select ISA
912564c836fSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_6
9134a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
9147cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
9154a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
916c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
9174a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
91836a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
919ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
9207d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
9214a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
9225e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
9235e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
92444def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
9251da177e4SLinus Torvalds	help
92614b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
92714b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
9285e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
9295e83d430SRalf Baechle	  support this machine type.
9301da177e4SLinus Torvalds
931edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
932edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
93324a1c023SThomas Bogendoerfer	select WAR_TX49XX_ICACHE_INDEX_INV
93423fbee9dSRalf Baechle
93573b4390fSRalf Baechleconfig MIKROTIK_RB532
93673b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
93773b4390fSRalf Baechle	select CEVT_R4K
93873b4390fSRalf Baechle	select CSRC_R4K
93973b4390fSRalf Baechle	select DMA_NONCOHERENT
940eb01d42aSChristoph Hellwig	select HAVE_PCI
94167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
94273b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
94373b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
94473b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
94573b4390fSRalf Baechle	select SWAP_IO_SPACE
94673b4390fSRalf Baechle	select BOOT_RAW
947d30a2b47SLinus Walleij	select GPIOLIB
948930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
94973b4390fSRalf Baechle	help
95073b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
95173b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
95273b4390fSRalf Baechle
9539ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9549ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
955a86c7f72SDavid Daney	select CEVT_R4K
956ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9571753d50cSChristoph Hellwig	select HAVE_RAPIDIO
958d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
959a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
960a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
961f65aad41SRalf Baechle	select EDAC_SUPPORT
962b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
96373569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
96473569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
965a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9665e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
967eb01d42aSChristoph Hellwig	select HAVE_PCI
96878bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
96978bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
97078bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
971f00e001eSDavid Daney	select ZONE_DMA32
972d30a2b47SLinus Walleij	select GPIOLIB
9736e511163SDavid Daney	select USE_OF
9746e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9756e511163SDavid Daney	select SYS_SUPPORTS_SMP
9767820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9777820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
978e326479fSAndrew Bresticker	select BUILTIN_DTB
979f766b28aSJulian Braha	select MTD
9808c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
98109230cbcSChristoph Hellwig	select SWIOTLB
9823ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
983a86c7f72SDavid Daney	help
984a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
985a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
986a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
987a86c7f72SDavid Daney	  Some of the supported boards are:
988a86c7f72SDavid Daney		EBT3000
989a86c7f72SDavid Daney		EBH3000
990a86c7f72SDavid Daney		EBH3100
991a86c7f72SDavid Daney		Thunder
992a86c7f72SDavid Daney		Kodama
993a86c7f72SDavid Daney		Hikari
994a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
995a86c7f72SDavid Daney
9961da177e4SLinus Torvaldsendchoice
9971da177e4SLinus Torvalds
998e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
9993b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1000d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1001a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1002e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10038945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1004eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
1005a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig"
10065e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10078ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10082572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1009ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
101029c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
101138b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
101222b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10135e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1014a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
101571e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
101630ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
101730ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
101838b18f72SRalf Baechle
10195e83d430SRalf Baechleendmenu
10205e83d430SRalf Baechle
10213c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10223c9ee7efSAkinobu Mita	bool
10233c9ee7efSAkinobu Mita	default y
10243c9ee7efSAkinobu Mita
10251da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
10261da177e4SLinus Torvalds	bool
10271da177e4SLinus Torvalds	default y
10281da177e4SLinus Torvalds
1029ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
10301cc89038SAtsushi Nemoto	bool
10311cc89038SAtsushi Nemoto	default y
10321cc89038SAtsushi Nemoto
10331da177e4SLinus Torvalds#
10341da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10351da177e4SLinus Torvalds#
10360e2794b0SRalf Baechleconfig FW_ARC
10371da177e4SLinus Torvalds	bool
10381da177e4SLinus Torvalds
103961ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
104061ed242dSRalf Baechle	bool
104161ed242dSRalf Baechle
10429267a30dSMarc St-Jeanconfig BOOT_RAW
10439267a30dSMarc St-Jean	bool
10449267a30dSMarc St-Jean
1045217dd11eSRalf Baechleconfig CEVT_BCM1480
1046217dd11eSRalf Baechle	bool
1047217dd11eSRalf Baechle
10486457d9fcSYoichi Yuasaconfig CEVT_DS1287
10496457d9fcSYoichi Yuasa	bool
10506457d9fcSYoichi Yuasa
10511097c6acSYoichi Yuasaconfig CEVT_GT641XX
10521097c6acSYoichi Yuasa	bool
10531097c6acSYoichi Yuasa
105442f77542SRalf Baechleconfig CEVT_R4K
105542f77542SRalf Baechle	bool
105642f77542SRalf Baechle
1057217dd11eSRalf Baechleconfig CEVT_SB1250
1058217dd11eSRalf Baechle	bool
1059217dd11eSRalf Baechle
1060229f773eSAtsushi Nemotoconfig CEVT_TXX9
1061229f773eSAtsushi Nemoto	bool
1062229f773eSAtsushi Nemoto
1063217dd11eSRalf Baechleconfig CSRC_BCM1480
1064217dd11eSRalf Baechle	bool
1065217dd11eSRalf Baechle
10664247417dSYoichi Yuasaconfig CSRC_IOASIC
10674247417dSYoichi Yuasa	bool
10684247417dSYoichi Yuasa
1069940f6b48SRalf Baechleconfig CSRC_R4K
107038586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1071940f6b48SRalf Baechle	bool
1072940f6b48SRalf Baechle
1073217dd11eSRalf Baechleconfig CSRC_SB1250
1074217dd11eSRalf Baechle	bool
1075217dd11eSRalf Baechle
1076a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1077a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1078a7f4df4eSAlex Smith
1079a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1080d30a2b47SLinus Walleij	select GPIOLIB
1081a9aec7feSAtsushi Nemoto	bool
1082a9aec7feSAtsushi Nemoto
10830e2794b0SRalf Baechleconfig FW_CFE
1084df78b5c8SAurelien Jarno	bool
1085df78b5c8SAurelien Jarno
108640e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
108740e084a5SRalf Baechle	bool
108840e084a5SRalf Baechle
108920d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
109020d33064SPaul Burton	bool
1091347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
10925748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
109320d33064SPaul Burton
10941da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
10951da177e4SLinus Torvalds	bool
1096db91427bSChristoph Hellwig	#
1097db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1098db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1099db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1100db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1101db91427bSChristoph Hellwig	# significant advantages.
1102db91427bSChristoph Hellwig	#
1103419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1104fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1105f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1106fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
110734dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
110834dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
11094ce588cdSRalf Baechle
111036a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11111da177e4SLinus Torvalds	bool
11121da177e4SLinus Torvalds
11131b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1114dbb74540SRalf Baechle	bool
1115dbb74540SRalf Baechle
11161da177e4SLinus Torvaldsconfig MIPS_BONITO64
11171da177e4SLinus Torvalds	bool
11181da177e4SLinus Torvalds
11191da177e4SLinus Torvaldsconfig MIPS_MSC
11201da177e4SLinus Torvalds	bool
11211da177e4SLinus Torvalds
112239b8d525SRalf Baechleconfig SYNC_R4K
112339b8d525SRalf Baechle	bool
112439b8d525SRalf Baechle
1125ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1126d388d685SMaciej W. Rozycki	def_bool n
1127d388d685SMaciej W. Rozycki
11284e0748f5SMarkos Chandrasconfig GENERIC_CSUM
112918d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
11304e0748f5SMarkos Chandras
11318313da30SRalf Baechleconfig GENERIC_ISA_DMA
11328313da30SRalf Baechle	bool
11338313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1134a35bee8aSNamhyung Kim	select ISA_DMA_API
11358313da30SRalf Baechle
1136aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1137aa414dffSRalf Baechle	bool
11388313da30SRalf Baechle	select GENERIC_ISA_DMA
1139aa414dffSRalf Baechle
114078bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
114178bdbbacSMasahiro Yamada	bool
114278bdbbacSMasahiro Yamada
114378bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
114478bdbbacSMasahiro Yamada	bool
114578bdbbacSMasahiro Yamada
114678bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
114778bdbbacSMasahiro Yamada	bool
114878bdbbacSMasahiro Yamada
1149a35bee8aSNamhyung Kimconfig ISA_DMA_API
1150a35bee8aSNamhyung Kim	bool
1151a35bee8aSNamhyung Kim
11528c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
11538c530ea3SMatt Redfearn	bool
11548c530ea3SMatt Redfearn	help
11558c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
11568c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
11578c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
11588c530ea3SMatt Redfearn
11595e83d430SRalf Baechle#
11606b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
11615e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
11625e83d430SRalf Baechle# choice statement should be more obvious to the user.
11635e83d430SRalf Baechle#
11645e83d430SRalf Baechlechoice
11656b2aac42SMasanari Iida	prompt "Endianness selection"
11661da177e4SLinus Torvalds	help
11671da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
11685e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
11693cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
11705e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
11713dde6ad8SDavid Sterba	  one or the other endianness.
11725e83d430SRalf Baechle
11735e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
11745e83d430SRalf Baechle	bool "Big endian"
11755e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
11765e83d430SRalf Baechle
11775e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
11785e83d430SRalf Baechle	bool "Little endian"
11795e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
11805e83d430SRalf Baechle
11815e83d430SRalf Baechleendchoice
11825e83d430SRalf Baechle
118322b0763aSDavid Daneyconfig EXPORT_UASM
118422b0763aSDavid Daney	bool
118522b0763aSDavid Daney
11862116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
11872116245eSRalf Baechle	bool
11882116245eSRalf Baechle
11895e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
11905e83d430SRalf Baechle	bool
11915e83d430SRalf Baechle
11925e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
11935e83d430SRalf Baechle	bool
11941da177e4SLinus Torvalds
1195aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1196aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1197aa1762f4SDavid Daney
11989267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
11999267a30dSMarc St-Jean	bool
12009267a30dSMarc St-Jean
12019267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12029267a30dSMarc St-Jean	bool
12039267a30dSMarc St-Jean
12048420fd00SAtsushi Nemotoconfig IRQ_TXX9
12058420fd00SAtsushi Nemoto	bool
12068420fd00SAtsushi Nemoto
1207d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1208d5ab1a69SYoichi Yuasa	bool
1209d5ab1a69SYoichi Yuasa
1210252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
12111da177e4SLinus Torvalds	bool
12121da177e4SLinus Torvalds
1213a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1214a57140e9SThomas Bogendoerfer	bool
1215a57140e9SThomas Bogendoerfer
12169267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
12179267a30dSMarc St-Jean	bool
12189267a30dSMarc St-Jean
1219a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1220a7e07b1aSMarkos Chandras	bool
1221a7e07b1aSMarkos Chandras
12221da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
12231da177e4SLinus Torvalds	bool
12241da177e4SLinus Torvalds
1225e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1226e2defae5SThomas Bogendoerfer	bool
1227e2defae5SThomas Bogendoerfer
12285b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
12295b438c44SThomas Bogendoerfer	bool
12305b438c44SThomas Bogendoerfer
1231e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1232e2defae5SThomas Bogendoerfer	bool
1233e2defae5SThomas Bogendoerfer
1234e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1235e2defae5SThomas Bogendoerfer	bool
1236e2defae5SThomas Bogendoerfer
1237e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1238e2defae5SThomas Bogendoerfer	bool
1239e2defae5SThomas Bogendoerfer
1240e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1241e2defae5SThomas Bogendoerfer	bool
1242e2defae5SThomas Bogendoerfer
1243e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1244e2defae5SThomas Bogendoerfer	bool
1245e2defae5SThomas Bogendoerfer
12460e2794b0SRalf Baechleconfig FW_ARC32
12475e83d430SRalf Baechle	bool
12485e83d430SRalf Baechle
1249aaa9fad3SPaul Bolleconfig FW_SNIPROM
1250231a35d3SThomas Bogendoerfer	bool
1251231a35d3SThomas Bogendoerfer
12521da177e4SLinus Torvaldsconfig BOOT_ELF32
12531da177e4SLinus Torvalds	bool
12541da177e4SLinus Torvalds
1255930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1256930beb5aSFlorian Fainelli	bool
1257930beb5aSFlorian Fainelli
1258930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1259930beb5aSFlorian Fainelli	bool
1260930beb5aSFlorian Fainelli
1261930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1262930beb5aSFlorian Fainelli	bool
1263930beb5aSFlorian Fainelli
1264930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1265930beb5aSFlorian Fainelli	bool
1266930beb5aSFlorian Fainelli
12671da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
12681da177e4SLinus Torvalds	int
1269a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
12705432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
12715432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
12725432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
12731da177e4SLinus Torvalds	default "5"
12741da177e4SLinus Torvalds
1275e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1276e9422427SThomas Bogendoerfer	bool
1277e9422427SThomas Bogendoerfer
12781da177e4SLinus Torvaldsconfig ARC_CONSOLE
12791da177e4SLinus Torvalds	bool "ARC console support"
1280e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
12811da177e4SLinus Torvalds
12821da177e4SLinus Torvaldsconfig ARC_MEMORY
12831da177e4SLinus Torvalds	bool
12841da177e4SLinus Torvalds
12851da177e4SLinus Torvaldsconfig ARC_PROMLIB
12861da177e4SLinus Torvalds	bool
12871da177e4SLinus Torvalds
12880e2794b0SRalf Baechleconfig FW_ARC64
12891da177e4SLinus Torvalds	bool
12901da177e4SLinus Torvalds
12911da177e4SLinus Torvaldsconfig BOOT_ELF64
12921da177e4SLinus Torvalds	bool
12931da177e4SLinus Torvalds
12941da177e4SLinus Torvaldsmenu "CPU selection"
12951da177e4SLinus Torvalds
12961da177e4SLinus Torvaldschoice
12971da177e4SLinus Torvalds	prompt "CPU type"
12981da177e4SLinus Torvalds	default CPU_R4X00
12991da177e4SLinus Torvalds
1300268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1301caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1302268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1303d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
130451522217SJiaxun Yang	select CPU_MIPSR2
130551522217SJiaxun Yang	select CPU_HAS_PREFETCH
13060e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
13070e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
13080e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
13097507445bSHuacai Chen	select CPU_SUPPORTS_MSA
131051522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
131151522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
13120e476d91SHuacai Chen	select WEAK_ORDERING
13130e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
13147507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1315b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
131617c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
13177f3b3c2bSJackie Liu	select MIPS_FP_SUPPORT
1318d30a2b47SLinus Walleij	select GPIOLIB
131909230cbcSChristoph Hellwig	select SWIOTLB
13200f78355cSHuacai Chen	select HAVE_KVM
13210e476d91SHuacai Chen	help
1322caed1d1bSHuacai Chen		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1323caed1d1bSHuacai Chen		cores implements the MIPS64R2 instruction set with many extensions,
1324caed1d1bSHuacai Chen		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1325caed1d1bSHuacai Chen		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1326caed1d1bSHuacai Chen		Loongson-2E/2F is not covered here and will be removed in future.
13270e476d91SHuacai Chen
1328caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1329caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
13301e820da3SHuacai Chen	default n
1331268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
13321e820da3SHuacai Chen	help
1333caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
13341e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1335268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
13361e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
13371e820da3SHuacai Chen	  Fast TLB refill support, etc.
13381e820da3SHuacai Chen
13391e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
13401e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
13411e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1342caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
13431e820da3SHuacai Chen
1344e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
13453f059a7eSXi Ruoyao	bool "Loongson-3 LLSC Workarounds"
1346e02e07e3SHuacai Chen	default y if SMP
1347268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1348e02e07e3SHuacai Chen	help
1349caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1350e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1351e02e07e3SHuacai Chen
13523f059a7eSXi Ruoyao	  Say Y, unless you know what you are doing.
1353e02e07e3SHuacai Chen
1354ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1355ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1356ec7a9318SWANG Xuerui	default y
1357ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1358ec7a9318SWANG Xuerui	help
1359ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1360ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1361ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1362ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1363ec7a9318SWANG Xuerui
1364ec7a9318SWANG Xuerui	  If unsure, please say Y.
1365ec7a9318SWANG Xuerui
13663702bba5SWu Zhangjinconfig CPU_LOONGSON2E
13673702bba5SWu Zhangjin	bool "Loongson 2E"
13683702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1369268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
13702a21c730SFuxin Zhang	help
13712a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
13722a21c730SFuxin Zhang	  with many extensions.
13732a21c730SFuxin Zhang
137425985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
13756f7a251aSWu Zhangjin	  bonito64.
13766f7a251aSWu Zhangjin
13776f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
13786f7a251aSWu Zhangjin	bool "Loongson 2F"
13796f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1380268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
1381d30a2b47SLinus Walleij	select GPIOLIB
13826f7a251aSWu Zhangjin	help
13836f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
13846f7a251aSWu Zhangjin	  with many extensions.
13856f7a251aSWu Zhangjin
13866f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
13876f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
13886f7a251aSWu Zhangjin	  Loongson2E.
13896f7a251aSWu Zhangjin
1390ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1391ca585cf9SKelvin Cheung	bool "Loongson 1B"
1392ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1393b2afb64cSHuacai Chen	select CPU_LOONGSON32
13949ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1395ca585cf9SKelvin Cheung	help
1396ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1397968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1398968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1399ca585cf9SKelvin Cheung
140012e3280bSYang Lingconfig CPU_LOONGSON1C
140112e3280bSYang Ling	bool "Loongson 1C"
140212e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1403b2afb64cSHuacai Chen	select CPU_LOONGSON32
140412e3280bSYang Ling	select LEDS_GPIO_REGISTER
140512e3280bSYang Ling	help
140612e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1407968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1408968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
140912e3280bSYang Ling
14106e760c8dSRalf Baechleconfig CPU_MIPS32_R1
14116e760c8dSRalf Baechle	bool "MIPS32 Release 1"
14127cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
14136e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1414797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1415ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14166e760c8dSRalf Baechle	help
14175e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14181e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14191e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14201e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14211e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14221e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
14231e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
14241e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
14251e5f1caaSRalf Baechle	  performance.
14261e5f1caaSRalf Baechle
14271e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
14281e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
14297cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
14301e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1431797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1432ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1433a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
14342235a54dSSanjay Lal	select HAVE_KVM
14351e5f1caaSRalf Baechle	help
14365e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
14376e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14386e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14396e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
14406e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14411da177e4SLinus Torvalds
1442ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1443ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1444ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1445ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1446ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1447ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1448ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1449ab7c01fdSSerge Semin	select HAVE_KVM
1450ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1451ab7c01fdSSerge Semin	help
1452ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1453ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1454ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1455ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1456ab7c01fdSSerge Semin
14577fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1458674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
14597fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
14607fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
146118d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
14627fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
14637fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
14647fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
14657fd08ca5SLeonid Yegoshin	select HAVE_KVM
14667fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
14677fd08ca5SLeonid Yegoshin	help
14687fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
14697fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
14707fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
14717fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
14727fd08ca5SLeonid Yegoshin
14736e760c8dSRalf Baechleconfig CPU_MIPS64_R1
14746e760c8dSRalf Baechle	bool "MIPS64 Release 1"
14757cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1476797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1477ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1478ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1479ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14809cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
14816e760c8dSRalf Baechle	help
14826e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14836e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
14846e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
14856e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
14866e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
14871e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
14881e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
14891e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
14901e5f1caaSRalf Baechle	  performance.
14911e5f1caaSRalf Baechle
14921e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
14931e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
14947cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1495797798c1SRalf Baechle	select CPU_HAS_PREFETCH
14961e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
14971e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1498ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14999cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1500a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
150140a2df49SJames Hogan	select HAVE_KVM
15021e5f1caaSRalf Baechle	help
15031e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15041e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15051e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15061e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15071e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15081da177e4SLinus Torvalds
1509ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1510ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1511ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1512ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1513ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1514ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1515ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1516ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1517ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1518ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1519ab7c01fdSSerge Semin	select HAVE_KVM
1520ab7c01fdSSerge Semin	help
1521ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1522ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1523ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1524ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1525ab7c01fdSSerge Semin
15267fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1527674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
15287fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
15297fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
153018d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15317fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15327fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
15337fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1534afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
15357fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15362e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
153740a2df49SJames Hogan	select HAVE_KVM
15387fd08ca5SLeonid Yegoshin	help
15397fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15407fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
15417fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
15427fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
15437fd08ca5SLeonid Yegoshin
1544281e3aeaSSerge Seminconfig CPU_P5600
1545281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1546281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1547281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1548281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1549281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1550281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1551281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1552281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1553281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1554281e3aeaSSerge Semin	select HAVE_KVM
1555281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1556281e3aeaSSerge Semin	help
1557281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1558281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1559281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1560281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1561281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1562281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1563281e3aeaSSerge Semin	  eJTAG and PDtrace.
1564281e3aeaSSerge Semin
15651da177e4SLinus Torvaldsconfig CPU_R3000
15661da177e4SLinus Torvalds	bool "R3000"
15677cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1568f7062ddbSRalf Baechle	select CPU_HAS_WB
156954746829SPaul Burton	select CPU_R3K_TLB
1570ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1571797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15721da177e4SLinus Torvalds	help
15731da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
15741da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
15751da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
15761da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
15771da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
15781da177e4SLinus Torvalds	  try to recompile with R3000.
15791da177e4SLinus Torvalds
15801da177e4SLinus Torvaldsconfig CPU_VR41XX
15811da177e4SLinus Torvalds	bool "R41xx"
15827cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1583ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1584ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
15851da177e4SLinus Torvalds	help
15865e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
15871da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
15881da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
15891da177e4SLinus Torvalds	  processor or vice versa.
15901da177e4SLinus Torvalds
159165ce6197SLauri Kasanenconfig CPU_R4300
159265ce6197SLauri Kasanen	bool "R4300"
159365ce6197SLauri Kasanen	depends on SYS_HAS_CPU_R4300
159465ce6197SLauri Kasanen	select CPU_SUPPORTS_32BIT_KERNEL
159565ce6197SLauri Kasanen	select CPU_SUPPORTS_64BIT_KERNEL
159665ce6197SLauri Kasanen	help
159765ce6197SLauri Kasanen	  MIPS Technologies R4300-series processors.
159865ce6197SLauri Kasanen
15991da177e4SLinus Torvaldsconfig CPU_R4X00
16001da177e4SLinus Torvalds	bool "R4x00"
16017cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1602ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1603ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1604970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16051da177e4SLinus Torvalds	help
16061da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
16071da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
16081da177e4SLinus Torvalds
16091da177e4SLinus Torvaldsconfig CPU_TX49XX
16101da177e4SLinus Torvalds	bool "R49XX"
16117cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1612de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1613ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1614ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1615970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16161da177e4SLinus Torvalds
16171da177e4SLinus Torvaldsconfig CPU_R5000
16181da177e4SLinus Torvalds	bool "R5000"
16197cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1620ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1621ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1622970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16231da177e4SLinus Torvalds	help
16241da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
16251da177e4SLinus Torvalds
1626542c1020SShinya Kuribayashiconfig CPU_R5500
1627542c1020SShinya Kuribayashi	bool "R5500"
1628542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1629542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1630542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
16319cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1632542c1020SShinya Kuribayashi	help
1633542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1634542c1020SShinya Kuribayashi	  instruction set.
1635542c1020SShinya Kuribayashi
16361da177e4SLinus Torvaldsconfig CPU_NEVADA
16371da177e4SLinus Torvalds	bool "RM52xx"
16387cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1639ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1640ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1641970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16421da177e4SLinus Torvalds	help
16431da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
16441da177e4SLinus Torvalds
16451da177e4SLinus Torvaldsconfig CPU_R10000
16461da177e4SLinus Torvalds	bool "R10000"
16477cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
16485e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1649ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1650ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1651797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1652970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16531da177e4SLinus Torvalds	help
16541da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
16551da177e4SLinus Torvalds
16561da177e4SLinus Torvaldsconfig CPU_RM7000
16571da177e4SLinus Torvalds	bool "RM7000"
16587cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
16595e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1660ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1661ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1662797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1663970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16641da177e4SLinus Torvalds
16651da177e4SLinus Torvaldsconfig CPU_SB1
16661da177e4SLinus Torvalds	bool "SB1"
16677cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1668ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1669ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1670797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1671970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16720004a9dfSRalf Baechle	select WEAK_ORDERING
16731da177e4SLinus Torvalds
1674a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1675a86c7f72SDavid Daney	bool "Cavium Octeon processor"
16765e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1677a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1678a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1679a86c7f72SDavid Daney	select WEAK_ORDERING
1680a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
16819cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1682df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1683df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1684930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
16850ae3abcdSJames Hogan	select HAVE_KVM
1686a86c7f72SDavid Daney	help
1687a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1688a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1689a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1690a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1691a86c7f72SDavid Daney
1692cd746249SJonas Gorskiconfig CPU_BMIPS
1693cd746249SJonas Gorski	bool "Broadcom BMIPS"
1694cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1695cd746249SJonas Gorski	select CPU_MIPS32
1696fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1697cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1698cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1699cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1700cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1701cd746249SJonas Gorski	select DMA_NONCOHERENT
170267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1703cd746249SJonas Gorski	select SWAP_IO_SPACE
1704cd746249SJonas Gorski	select WEAK_ORDERING
1705c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
170669aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1707a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1708a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1709bf8bde41SFlorian Fainelli	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
1710c1c0c461SKevin Cernekee	help
1711fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1712c1c0c461SKevin Cernekee
17131da177e4SLinus Torvaldsendchoice
17141da177e4SLinus Torvalds
1715a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1716a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1717a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1718281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1719281e3aeaSSerge Semin		   CPU_P5600
1720a6e18781SLeonid Yegoshin	help
1721a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1722a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1723a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1724a6e18781SLeonid Yegoshin
1725a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1726a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1727a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1728a6e18781SLeonid Yegoshin	select EVA
1729a6e18781SLeonid Yegoshin	default y
1730a6e18781SLeonid Yegoshin	help
1731a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1732a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1733a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1734a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1735a6e18781SLeonid Yegoshin
1736c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1737c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1738c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1739281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1740c5b36783SSteven J. Hill	help
1741c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1742c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1743c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1744c5b36783SSteven J. Hill
1745c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1746c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1747c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1748c5b36783SSteven J. Hill	depends on !EVA
1749c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1750c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1751c5b36783SSteven J. Hill	select XPA
1752c5b36783SSteven J. Hill	select HIGHMEM
1753d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1754c5b36783SSteven J. Hill	default n
1755c5b36783SSteven J. Hill	help
1756c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1757c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1758c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1759c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1760c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1761c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1762c5b36783SSteven J. Hill
1763622844bfSWu Zhangjinif CPU_LOONGSON2F
1764622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1765622844bfSWu Zhangjin	bool
1766622844bfSWu Zhangjin
1767622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1768622844bfSWu Zhangjin	bool
1769622844bfSWu Zhangjin
1770622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1771622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1772622844bfSWu Zhangjin	default y
1773622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1774622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1775622844bfSWu Zhangjin	help
1776622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1777622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1778622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1779622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1780622844bfSWu Zhangjin
1781622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1782622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1783622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1784622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1785622844bfSWu Zhangjin	  systems.
1786622844bfSWu Zhangjin
1787622844bfSWu Zhangjin	  If unsure, please say Y.
1788622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1789622844bfSWu Zhangjin
17901b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
17911b93b3c3SWu Zhangjin	bool
17921b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
17931b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
179431c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
17951b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1796fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
17974e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
1798a510b616SPaul Cercueil	select HAVE_KERNEL_ZSTD
17991b93b3c3SWu Zhangjin
18001b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
18011b93b3c3SWu Zhangjin	bool
18021b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
18031b93b3c3SWu Zhangjin
1804dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1805dbb98314SAlban Bedel	bool
1806dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1807dbb98314SAlban Bedel
1808268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
18093702bba5SWu Zhangjin	bool
18103702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
18113702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
18123702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1813970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1814e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
18153702bba5SWu Zhangjin
1816b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1817ca585cf9SKelvin Cheung	bool
1818ca585cf9SKelvin Cheung	select CPU_MIPS32
18197e280f6bSJiaxun Yang	select CPU_MIPSR2
1820ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1821ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1822ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1823f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1824ca585cf9SKelvin Cheung
1825fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
182604fa8bf7SJonas Gorski	select SMP_UP if SMP
18271bbb6c1bSKevin Cernekee	bool
1828cd746249SJonas Gorski
1829cd746249SJonas Gorskiconfig CPU_BMIPS4350
1830cd746249SJonas Gorski	bool
1831cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1832cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1833cd746249SJonas Gorski
1834cd746249SJonas Gorskiconfig CPU_BMIPS4380
1835cd746249SJonas Gorski	bool
1836bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1837cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1838cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1839b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1840cd746249SJonas Gorski
1841cd746249SJonas Gorskiconfig CPU_BMIPS5000
1842cd746249SJonas Gorski	bool
1843cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1844bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1845cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1846cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1847b4720809SFlorian Fainelli	select CPU_HAS_RIXI
18481bbb6c1bSKevin Cernekee
1849268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
18500e476d91SHuacai Chen	bool
18510e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1852b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
18530e476d91SHuacai Chen
18543702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
18552a21c730SFuxin Zhang	bool
18562a21c730SFuxin Zhang
18576f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
18586f7a251aSWu Zhangjin	bool
185955045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
186055045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
18616f7a251aSWu Zhangjin
1862ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1863ca585cf9SKelvin Cheung	bool
1864ca585cf9SKelvin Cheung
186512e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
186612e3280bSYang Ling	bool
186712e3280bSYang Ling
18687cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
18697cf8053bSRalf Baechle	bool
18707cf8053bSRalf Baechle
18717cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
18727cf8053bSRalf Baechle	bool
18737cf8053bSRalf Baechle
1874a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1875a6e18781SLeonid Yegoshin	bool
1876a6e18781SLeonid Yegoshin
1877c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1878c5b36783SSteven J. Hill	bool
18799ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1880c5b36783SSteven J. Hill
18817fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
18827fd08ca5SLeonid Yegoshin	bool
18839ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
18847fd08ca5SLeonid Yegoshin
18857cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
18867cf8053bSRalf Baechle	bool
18877cf8053bSRalf Baechle
18887cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
18897cf8053bSRalf Baechle	bool
18907cf8053bSRalf Baechle
1891fd4eb90bSLukas Bulwahnconfig SYS_HAS_CPU_MIPS64_R5
1892fd4eb90bSLukas Bulwahn	bool
1893fd4eb90bSLukas Bulwahn	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1894fd4eb90bSLukas Bulwahn
18957fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
18967fd08ca5SLeonid Yegoshin	bool
18979ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
18987fd08ca5SLeonid Yegoshin
1899281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
1900281e3aeaSSerge Semin	bool
1901281e3aeaSSerge Semin	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1902281e3aeaSSerge Semin
19037cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
19047cf8053bSRalf Baechle	bool
19057cf8053bSRalf Baechle
19067cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
19077cf8053bSRalf Baechle	bool
19087cf8053bSRalf Baechle
190965ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300
191065ce6197SLauri Kasanen	bool
191165ce6197SLauri Kasanen
19127cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
19137cf8053bSRalf Baechle	bool
19147cf8053bSRalf Baechle
19157cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
19167cf8053bSRalf Baechle	bool
19177cf8053bSRalf Baechle
19187cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
19197cf8053bSRalf Baechle	bool
19207cf8053bSRalf Baechle
1921542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
1922542c1020SShinya Kuribayashi	bool
1923542c1020SShinya Kuribayashi
19247cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
19257cf8053bSRalf Baechle	bool
19267cf8053bSRalf Baechle
19277cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
19287cf8053bSRalf Baechle	bool
19299ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19307cf8053bSRalf Baechle
19317cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
19327cf8053bSRalf Baechle	bool
19337cf8053bSRalf Baechle
19347cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
19357cf8053bSRalf Baechle	bool
19367cf8053bSRalf Baechle
19375e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
19385e683389SDavid Daney	bool
19395e683389SDavid Daney
1940cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
1941c1c0c461SKevin Cernekee	bool
1942c1c0c461SKevin Cernekee
1943fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
1944c1c0c461SKevin Cernekee	bool
1945cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1946c1c0c461SKevin Cernekee
1947c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
1948c1c0c461SKevin Cernekee	bool
1949cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1950c1c0c461SKevin Cernekee
1951c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
1952c1c0c461SKevin Cernekee	bool
1953cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1954c1c0c461SKevin Cernekee
1955c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
1956c1c0c461SKevin Cernekee	bool
1957cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1958f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
1959c1c0c461SKevin Cernekee
196017099b11SRalf Baechle#
196117099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
196217099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
196317099b11SRalf Baechle#
19640004a9dfSRalf Baechleconfig WEAK_ORDERING
19650004a9dfSRalf Baechle	bool
196617099b11SRalf Baechle
196717099b11SRalf Baechle#
196817099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
196917099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
197017099b11SRalf Baechle#
197117099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
197217099b11SRalf Baechle	bool
19735e83d430SRalf Baechleendmenu
19745e83d430SRalf Baechle
19755e83d430SRalf Baechle#
19765e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
19775e83d430SRalf Baechle#
19785e83d430SRalf Baechleconfig CPU_MIPS32
19795e83d430SRalf Baechle	bool
1980ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
1981281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
19825e83d430SRalf Baechle
19835e83d430SRalf Baechleconfig CPU_MIPS64
19845e83d430SRalf Baechle	bool
1985ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
19865a4fa44fSJason A. Donenfeld		     CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
19875e83d430SRalf Baechle
19885e83d430SRalf Baechle#
198957eeacedSPaul Burton# These indicate the revision of the architecture
19905e83d430SRalf Baechle#
19915e83d430SRalf Baechleconfig CPU_MIPSR1
19925e83d430SRalf Baechle	bool
19935e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
19945e83d430SRalf Baechle
19955e83d430SRalf Baechleconfig CPU_MIPSR2
19965e83d430SRalf Baechle	bool
1997a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
19988256b17eSFlorian Fainelli	select CPU_HAS_RIXI
1999ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2000a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20015e83d430SRalf Baechle
2002ab7c01fdSSerge Seminconfig CPU_MIPSR5
2003ab7c01fdSSerge Semin	bool
2004281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2005ab7c01fdSSerge Semin	select CPU_HAS_RIXI
2006ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2007ab7c01fdSSerge Semin	select MIPS_SPRAM
2008ab7c01fdSSerge Semin
20097fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
20107fd08ca5SLeonid Yegoshin	bool
20117fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
20128256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2013ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
201487321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
20152db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
20164a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2017a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20185e83d430SRalf Baechle
201957eeacedSPaul Burtonconfig TARGET_ISA_REV
202057eeacedSPaul Burton	int
202157eeacedSPaul Burton	default 1 if CPU_MIPSR1
202257eeacedSPaul Burton	default 2 if CPU_MIPSR2
2023ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
202457eeacedSPaul Burton	default 6 if CPU_MIPSR6
202557eeacedSPaul Burton	default 0
202657eeacedSPaul Burton	help
202757eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
202857eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
202957eeacedSPaul Burton
2030a6e18781SLeonid Yegoshinconfig EVA
2031a6e18781SLeonid Yegoshin	bool
2032a6e18781SLeonid Yegoshin
2033c5b36783SSteven J. Hillconfig XPA
2034c5b36783SSteven J. Hill	bool
2035c5b36783SSteven J. Hill
20365e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
20375e83d430SRalf Baechle	bool
20385e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
20395e83d430SRalf Baechle	bool
20405e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
20415e83d430SRalf Baechle	bool
20425e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
20435e83d430SRalf Baechle	bool
204455045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
204555045ff5SWu Zhangjin	bool
204655045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
204755045ff5SWu Zhangjin	bool
20489cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
20499cffd154SDavid Daney	bool
2050a670c82dSLukas Bulwahn	depends on !(32BIT && (PHYS_ADDR_T_64BIT || EVA))
205182622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
205282622284SDavid Daney	bool
2053c6972fb9SHuang Pei	depends on 64BIT
205495b8a5e0SThomas Bogendoerfer	default y if (CPU_MIPSR2 || CPU_MIPSR6)
20555e83d430SRalf Baechle
20568192c9eaSDavid Daney#
20578192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
20588192c9eaSDavid Daney#
20598192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
20608192c9eaSDavid Daney	bool
2061679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
20628192c9eaSDavid Daney
20635e83d430SRalf Baechlemenu "Kernel type"
20645e83d430SRalf Baechle
20655e83d430SRalf Baechlechoice
20665e83d430SRalf Baechle	prompt "Kernel code model"
20675e83d430SRalf Baechle	help
20685e83d430SRalf Baechle	  You should only select this option if you have a workload that
20695e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
20705e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
20715e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
20725e83d430SRalf Baechle
20735e83d430SRalf Baechleconfig 32BIT
20745e83d430SRalf Baechle	bool "32-bit kernel"
20755e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
20765e83d430SRalf Baechle	select TRAD_SIGNALS
20775e83d430SRalf Baechle	help
20785e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2079f17c4ca3SRalf Baechle
20805e83d430SRalf Baechleconfig 64BIT
20815e83d430SRalf Baechle	bool "64-bit kernel"
20825e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
20835e83d430SRalf Baechle	help
20845e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
20855e83d430SRalf Baechle
20865e83d430SRalf Baechleendchoice
20875e83d430SRalf Baechle
20881e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
20891e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
20901e321fa9SLeonid Yegoshin	depends on 64BIT
20911e321fa9SLeonid Yegoshin	help
20923377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
20933377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
20943377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
20953377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
20963377e227SAlex Belits	  level of page tables is added which imposes both a memory
20973377e227SAlex Belits	  overhead as well as slower TLB fault handling.
20983377e227SAlex Belits
20991e321fa9SLeonid Yegoshin	  If unsure, say N.
21001e321fa9SLeonid Yegoshin
210179876cc1SYunQiang Suconfig ZBOOT_LOAD_ADDRESS
210279876cc1SYunQiang Su	hex "Compressed kernel load address"
210379876cc1SYunQiang Su	default 0xffffffff80400000 if BCM47XX
210479876cc1SYunQiang Su	default 0x0
210579876cc1SYunQiang Su	depends on SYS_SUPPORTS_ZBOOT
210679876cc1SYunQiang Su	help
210779876cc1SYunQiang Su	  The address to load compressed kernel, aka vmlinuz.
210879876cc1SYunQiang Su
210979876cc1SYunQiang Su	  This is only used if non-zero.
211079876cc1SYunQiang Su
21111da177e4SLinus Torvaldschoice
21121da177e4SLinus Torvalds	prompt "Kernel page size"
21131da177e4SLinus Torvalds	default PAGE_SIZE_4KB
21141da177e4SLinus Torvalds
21151da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
21161da177e4SLinus Torvalds	bool "4kB"
2117268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
21181da177e4SLinus Torvalds	help
21191da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
21201da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
21211da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
21221da177e4SLinus Torvalds	  recommended for low memory systems.
21231da177e4SLinus Torvalds
21241da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
21251da177e4SLinus Torvalds	bool "8kB"
2126c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
21271e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
21281da177e4SLinus Torvalds	help
21291da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
21301da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2131c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2132c2aeaaeaSPaul Burton	  distribution to support this.
21331da177e4SLinus Torvalds
21341da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
21351da177e4SLinus Torvalds	bool "16kB"
2136455481fcSThomas Bogendoerfer	depends on !CPU_R3000
21371da177e4SLinus Torvalds	help
21381da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
21391da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2140714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2141714bfad6SRalf Baechle	  Linux distribution to support this.
21421da177e4SLinus Torvalds
2143c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2144c52399beSRalf Baechle	bool "32kB"
2145c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
21461e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2147c52399beSRalf Baechle	help
2148c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2149c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2150c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2151c52399beSRalf Baechle	  distribution to support this.
2152c52399beSRalf Baechle
21531da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
21541da177e4SLinus Torvalds	bool "64kB"
2155455481fcSThomas Bogendoerfer	depends on !CPU_R3000
21561da177e4SLinus Torvalds	help
21571da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
21581da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
21591da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2160714bfad6SRalf Baechle	  writing this option is still high experimental.
21611da177e4SLinus Torvalds
21621da177e4SLinus Torvaldsendchoice
21631da177e4SLinus Torvalds
2164c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2165c9bace7cSDavid Daney	int "Maximum zone order"
2166e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2167e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2168e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2169e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2170e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2171e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2172ef923a76SPaul Cercueil	range 0 64
2173c9bace7cSDavid Daney	default "11"
2174c9bace7cSDavid Daney	help
2175c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2176c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2177c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2178c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2179c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2180c9bace7cSDavid Daney	  increase this value.
2181c9bace7cSDavid Daney
2182c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2183c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2184c9bace7cSDavid Daney
2185c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2186c9bace7cSDavid Daney	  when choosing a value for this option.
2187c9bace7cSDavid Daney
21881da177e4SLinus Torvaldsconfig BOARD_SCACHE
21891da177e4SLinus Torvalds	bool
21901da177e4SLinus Torvalds
21911da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
21921da177e4SLinus Torvalds	bool
21931da177e4SLinus Torvalds	select BOARD_SCACHE
21941da177e4SLinus Torvalds
21959318c51aSChris Dearman#
21969318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
21979318c51aSChris Dearman#
21989318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
21999318c51aSChris Dearman	bool
22009318c51aSChris Dearman	select BOARD_SCACHE
22019318c51aSChris Dearman
22021da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
22031da177e4SLinus Torvalds	bool
22041da177e4SLinus Torvalds	select BOARD_SCACHE
22051da177e4SLinus Torvalds
22061da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
22071da177e4SLinus Torvalds	bool
22081da177e4SLinus Torvalds	select BOARD_SCACHE
22091da177e4SLinus Torvalds
22101da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
22111da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
22121da177e4SLinus Torvalds	depends on CPU_SB1
22131da177e4SLinus Torvalds	help
22141da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
22151da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
22161da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
22171da177e4SLinus Torvalds
22181da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2219c8094b53SRalf Baechle	bool
22201da177e4SLinus Torvalds
22213165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
22223165c846SFlorian Fainelli	bool
2223455481fcSThomas Bogendoerfer	default y if !CPU_R3000
22243165c846SFlorian Fainelli
2225c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2226183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2227183b40f9SPaul Burton	default y
2228183b40f9SPaul Burton	help
2229183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2230183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2231183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2232183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2233183b40f9SPaul Burton	  receive a SIGILL.
2234183b40f9SPaul Burton
2235183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2236183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2237183b40f9SPaul Burton
2238183b40f9SPaul Burton	  If unsure, say y.
2239c92e47e5SPaul Burton
224097f7dcbfSPaul Burtonconfig CPU_R2300_FPU
224197f7dcbfSPaul Burton	bool
2242c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2243455481fcSThomas Bogendoerfer	default y if CPU_R3000
224497f7dcbfSPaul Burton
224554746829SPaul Burtonconfig CPU_R3K_TLB
224654746829SPaul Burton	bool
224754746829SPaul Burton
224891405eb6SFlorian Fainelliconfig CPU_R4K_FPU
224991405eb6SFlorian Fainelli	bool
2250c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
225197f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
225291405eb6SFlorian Fainelli
225362cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
225462cedc4fSFlorian Fainelli	bool
225554746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
225662cedc4fSFlorian Fainelli
225759d6ab86SRalf Baechleconfig MIPS_MT_SMP
2258a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
22595cbf9688SPaul Burton	default y
2260527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
226159d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2262d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2263c080faa5SSteven J. Hill	select SYNC_R4K
226459d6ab86SRalf Baechle	select MIPS_MT
226559d6ab86SRalf Baechle	select SMP
226687353d8aSRalf Baechle	select SMP_UP
2267c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2268c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2269399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
227059d6ab86SRalf Baechle	help
2271c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2272c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2273c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2274c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2275c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
227659d6ab86SRalf Baechle
2277f41ae0b2SRalf Baechleconfig MIPS_MT
2278f41ae0b2SRalf Baechle	bool
2279f41ae0b2SRalf Baechle
22800ab7aefcSRalf Baechleconfig SCHED_SMT
22810ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
22820ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
22830ab7aefcSRalf Baechle	default n
22840ab7aefcSRalf Baechle	help
22850ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
22860ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
22870ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
22880ab7aefcSRalf Baechle
22890ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
22900ab7aefcSRalf Baechle	bool
22910ab7aefcSRalf Baechle
2292f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2293f41ae0b2SRalf Baechle	bool
2294f41ae0b2SRalf Baechle
2295f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2296f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2297f088fc84SRalf Baechle	default y
2298b633648cSRalf Baechle	depends on MIPS_MT_SMP
229907cc0c9eSRalf Baechle
2300b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2301b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
23029eaa9a82SPaul Burton	depends on CPU_MIPSR6
2303c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2304b0a668fbSLeonid Yegoshin	default y
2305b0a668fbSLeonid Yegoshin	help
2306b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2307b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
230807edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2309b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2310b0a668fbSLeonid Yegoshin	  final kernel image.
2311b0a668fbSLeonid Yegoshin
2312f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2313f35764e7SJames Hogan	bool
2314f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2315f35764e7SJames Hogan	help
2316f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2317f35764e7SJames Hogan	  physical_memsize.
2318f35764e7SJames Hogan
231907cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
232007cc0c9eSRalf Baechle	bool "VPE loader support."
2321f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
232207cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
232307cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
232407cc0c9eSRalf Baechle	select MIPS_MT
232507cc0c9eSRalf Baechle	help
232607cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
232707cc0c9eSRalf Baechle	  onto another VPE and running it.
2328f088fc84SRalf Baechle
232917a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
233017a1d523SDeng-Cheng Zhu	bool
233117a1d523SDeng-Cheng Zhu	default "y"
233217a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
233317a1d523SDeng-Cheng Zhu
23341a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
23351a2a6d7eSDeng-Cheng Zhu	bool
23361a2a6d7eSDeng-Cheng Zhu	default "y"
23371a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
23381a2a6d7eSDeng-Cheng Zhu
2339e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2340e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2341e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2342e01402b1SRalf Baechle	default y
2343e01402b1SRalf Baechle	help
2344e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2345e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2346e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2347e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2348e01402b1SRalf Baechle
2349e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2350e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2351e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2352e01402b1SRalf Baechle
2353da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2354da615cf6SDeng-Cheng Zhu	bool
2355da615cf6SDeng-Cheng Zhu	default "y"
2356da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2357da615cf6SDeng-Cheng Zhu
23582c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
23592c973ef0SDeng-Cheng Zhu	bool
23602c973ef0SDeng-Cheng Zhu	default "y"
23612c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
23622c973ef0SDeng-Cheng Zhu
23634a16ff4cSRalf Baechleconfig MIPS_CMP
23645cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
23655676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2366b10b43baSMarkos Chandras	select SMP
2367eb9b5141STim Anderson	select SYNC_R4K
2368b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
23694a16ff4cSRalf Baechle	select WEAK_ORDERING
23704a16ff4cSRalf Baechle	default n
23714a16ff4cSRalf Baechle	help
2372044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2373044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2374044505c7SPaul Burton	  its ability to start secondary CPUs.
23754a16ff4cSRalf Baechle
23765cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
23775cac93b3SPaul Burton	  instead of this.
23785cac93b3SPaul Burton
23790ee958e1SPaul Burtonconfig MIPS_CPS
23800ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
23815a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
23820ee958e1SPaul Burton	select MIPS_CM
23831d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
23840ee958e1SPaul Burton	select SMP
23850ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
23861d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2387c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
23880ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
23890ee958e1SPaul Burton	select WEAK_ORDERING
2390d8d3276bSWei Li	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
23910ee958e1SPaul Burton	help
23920ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
23930ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
23940ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
23950ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
23960ee958e1SPaul Burton	  support is unavailable.
23970ee958e1SPaul Burton
23983179d37eSPaul Burtonconfig MIPS_CPS_PM
239939a59593SMarkos Chandras	depends on MIPS_CPS
24003179d37eSPaul Burton	bool
24013179d37eSPaul Burton
24029f98f3ddSPaul Burtonconfig MIPS_CM
24039f98f3ddSPaul Burton	bool
24043c9b4166SPaul Burton	select MIPS_CPC
24059f98f3ddSPaul Burton
24069c38cf44SPaul Burtonconfig MIPS_CPC
24079c38cf44SPaul Burton	bool
24082600990eSRalf Baechle
24091da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
24101da177e4SLinus Torvalds	bool
24111da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
24121da177e4SLinus Torvalds	default y
24131da177e4SLinus Torvalds
24141da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
24151da177e4SLinus Torvalds	bool
24161da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
24171da177e4SLinus Torvalds	default y
24181da177e4SLinus Torvalds
24199e2b5372SMarkos Chandraschoice
24209e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
24219e2b5372SMarkos Chandras
24229e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
24239e2b5372SMarkos Chandras	bool "None"
24249e2b5372SMarkos Chandras	help
24259e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
24269e2b5372SMarkos Chandras
24279693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
24289693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
24299e2b5372SMarkos Chandras	bool "SmartMIPS"
24309693a853SFranck Bui-Huu	help
24319693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
24329693a853SFranck Bui-Huu	  increased security at both hardware and software level for
24339693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
24349693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
24359693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
24369693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
24379693a853SFranck Bui-Huu	  here.
24389693a853SFranck Bui-Huu
2439bce86083SSteven J. Hillconfig CPU_MICROMIPS
24407fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
24419e2b5372SMarkos Chandras	bool "microMIPS"
2442bce86083SSteven J. Hill	help
2443bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2444bce86083SSteven J. Hill	  microMIPS ISA
2445bce86083SSteven J. Hill
24469e2b5372SMarkos Chandrasendchoice
24479e2b5372SMarkos Chandras
2448a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
24490ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2450a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2451c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
24522a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2453a5e9a69eSPaul Burton	help
2454a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2455a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
24561db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
24571db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
24581db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
24591db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
24601db1af84SPaul Burton	  the size & complexity of your kernel.
2461a5e9a69eSPaul Burton
2462a5e9a69eSPaul Burton	  If unsure, say Y.
2463a5e9a69eSPaul Burton
24641da177e4SLinus Torvaldsconfig CPU_HAS_WB
2465f7062ddbSRalf Baechle	bool
2466e01402b1SRalf Baechle
2467df0ac8a4SKevin Cernekeeconfig XKS01
2468df0ac8a4SKevin Cernekee	bool
2469df0ac8a4SKevin Cernekee
2470ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2471ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2472ba9196d2SJiaxun Yang	bool
2473ba9196d2SJiaxun Yang
2474ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2475ba9196d2SJiaxun Yang	bool
2476ba9196d2SJiaxun Yang
24778256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
24788256b17eSFlorian Fainelli	bool
24798256b17eSFlorian Fainelli
248018d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2481932afdeeSYasha Cherikovsky	bool
2482932afdeeSYasha Cherikovsky	help
248318d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2484932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
248518d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
248618d84e2eSAlexander Lobakin	  systems).
2487932afdeeSYasha Cherikovsky
2488f41ae0b2SRalf Baechle#
2489f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2490f41ae0b2SRalf Baechle#
2491e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2492f41ae0b2SRalf Baechle	bool
2493e01402b1SRalf Baechle
2494f41ae0b2SRalf Baechle#
2495f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2496f41ae0b2SRalf Baechle#
2497e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2498f41ae0b2SRalf Baechle	bool
2499e01402b1SRalf Baechle
25001da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
25011da177e4SLinus Torvalds	bool
25021da177e4SLinus Torvalds	depends on !CPU_R3000
25031da177e4SLinus Torvalds	default y
25041da177e4SLinus Torvalds
25051da177e4SLinus Torvalds#
250620d60d99SMaciej W. Rozycki# CPU non-features
250720d60d99SMaciej W. Rozycki#
2508b56d1cafSThomas Bogendoerfer
2509b56d1cafSThomas Bogendoerfer# Work around the "daddi" and "daddiu" CPU errata:
2510b56d1cafSThomas Bogendoerfer#
2511b56d1cafSThomas Bogendoerfer# - The `daddi' instruction fails to trap on overflow.
2512b56d1cafSThomas Bogendoerfer#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2513b56d1cafSThomas Bogendoerfer#   erratum #23
2514b56d1cafSThomas Bogendoerfer#
2515b56d1cafSThomas Bogendoerfer# - The `daddiu' instruction can produce an incorrect result.
2516b56d1cafSThomas Bogendoerfer#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2517b56d1cafSThomas Bogendoerfer#   erratum #41
2518b56d1cafSThomas Bogendoerfer#   "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2519b56d1cafSThomas Bogendoerfer#   #15
2520b56d1cafSThomas Bogendoerfer#   "MIPS R4400PC/SC Errata, Processor Revision 1.0", erratum #7
2521b56d1cafSThomas Bogendoerfer#   "MIPS R4400MC Errata, Processor Revision 1.0", erratum #5
252220d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
252320d60d99SMaciej W. Rozycki	bool
252420d60d99SMaciej W. Rozycki
2525b56d1cafSThomas Bogendoerfer# Work around certain R4000 CPU errata (as implemented by GCC):
2526b56d1cafSThomas Bogendoerfer#
2527b56d1cafSThomas Bogendoerfer# - A double-word or a variable shift may give an incorrect result
2528b56d1cafSThomas Bogendoerfer#   if executed immediately after starting an integer division:
2529b56d1cafSThomas Bogendoerfer#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2530b56d1cafSThomas Bogendoerfer#   erratum #28
2531b56d1cafSThomas Bogendoerfer#   "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2532b56d1cafSThomas Bogendoerfer#   #19
2533b56d1cafSThomas Bogendoerfer#
2534b56d1cafSThomas Bogendoerfer# - A double-word or a variable shift may give an incorrect result
2535b56d1cafSThomas Bogendoerfer#   if executed while an integer multiplication is in progress:
2536b56d1cafSThomas Bogendoerfer#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2537b56d1cafSThomas Bogendoerfer#   errata #16 & #28
2538b56d1cafSThomas Bogendoerfer#
2539b56d1cafSThomas Bogendoerfer# - An integer division may give an incorrect result if started in
2540b56d1cafSThomas Bogendoerfer#   a delay slot of a taken branch or a jump:
2541b56d1cafSThomas Bogendoerfer#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2542b56d1cafSThomas Bogendoerfer#   erratum #52
254320d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
254420d60d99SMaciej W. Rozycki	bool
254520d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
254620d60d99SMaciej W. Rozycki
2547b56d1cafSThomas Bogendoerfer# Work around certain R4400 CPU errata (as implemented by GCC):
2548b56d1cafSThomas Bogendoerfer#
2549b56d1cafSThomas Bogendoerfer# - A double-word or a variable shift may give an incorrect result
2550b56d1cafSThomas Bogendoerfer#   if executed immediately after starting an integer division:
2551b56d1cafSThomas Bogendoerfer#   "MIPS R4400MC Errata, Processor Revision 1.0", erratum #10
2552b56d1cafSThomas Bogendoerfer#   "MIPS R4400MC Errata, Processor Revision 2.0 & 3.0", erratum #4
255320d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
255420d60d99SMaciej W. Rozycki	bool
255520d60d99SMaciej W. Rozycki
2556071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2557071d2f0bSPaul Burton	bool
2558071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2559071d2f0bSPaul Burton
25604edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
25614edf00a4SPaul Burton	int
2562455481fcSThomas Bogendoerfer	default 6 if CPU_R3000
25634edf00a4SPaul Burton	default 0
25644edf00a4SPaul Burton
25654edf00a4SPaul Burtonconfig MIPS_ASID_BITS
25664edf00a4SPaul Burton	int
25672db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
2568455481fcSThomas Bogendoerfer	default 6 if CPU_R3000
25694edf00a4SPaul Burton	default 8
25704edf00a4SPaul Burton
25712db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
25722db003a5SPaul Burton	bool
25732db003a5SPaul Burton
25744a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
25754a5dc51eSMarcin Nowakowski	bool
25764a5dc51eSMarcin Nowakowski
2577802b8362SThomas Bogendoerfer# R4600 erratum.  Due to the lack of errata information the exact
2578802b8362SThomas Bogendoerfer# technical details aren't known.  I've experimentally found that disabling
2579802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal
2580802b8362SThomas Bogendoerfer# with the issue.
2581802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP
2582802b8362SThomas Bogendoerfer	bool
2583802b8362SThomas Bogendoerfer
25845e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
25855e5b6527SThomas Bogendoerfer#
25865e5b6527SThomas Bogendoerfer#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
25875e5b6527SThomas Bogendoerfer#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
25885e5b6527SThomas Bogendoerfer#      executed if there is no other dcache activity. If the dcache is
258918ff14c8SColin Ian King#      accessed for another instruction immediately preceding when these
25905e5b6527SThomas Bogendoerfer#      cache instructions are executing, it is possible that the dcache
25915e5b6527SThomas Bogendoerfer#      tag match outputs used by these cache instructions will be
25925e5b6527SThomas Bogendoerfer#      incorrect. These cache instructions should be preceded by at least
25935e5b6527SThomas Bogendoerfer#      four instructions that are not any kind of load or store
25945e5b6527SThomas Bogendoerfer#      instruction.
25955e5b6527SThomas Bogendoerfer#
25965e5b6527SThomas Bogendoerfer#      This is not allowed:    lw
25975e5b6527SThomas Bogendoerfer#                              nop
25985e5b6527SThomas Bogendoerfer#                              nop
25995e5b6527SThomas Bogendoerfer#                              nop
26005e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26015e5b6527SThomas Bogendoerfer#
26025e5b6527SThomas Bogendoerfer#      This is allowed:        lw
26035e5b6527SThomas Bogendoerfer#                              nop
26045e5b6527SThomas Bogendoerfer#                              nop
26055e5b6527SThomas Bogendoerfer#                              nop
26065e5b6527SThomas Bogendoerfer#                              nop
26075e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26085e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP
26095e5b6527SThomas Bogendoerfer	bool
26105e5b6527SThomas Bogendoerfer
261144def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA.
261244def342SThomas Bogendoerfer#
261344def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
261444def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
261544def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty.  These
261644def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss
261744def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer."
261844def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/
261944def342SThomas Bogendoerfer# in .pdf format.)
262044def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP
262144def342SThomas Bogendoerfer	bool
262244def342SThomas Bogendoerfer
262324a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
262424a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following
262524a1c023SThomas Bogendoerfer# operation is not guaranteed."
262624a1c023SThomas Bogendoerfer#
262724a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I
262824a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV
262924a1c023SThomas Bogendoerfer	bool
263024a1c023SThomas Bogendoerfer
2631886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2632886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same
2633886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious
2634886ee136SThomas Bogendoerfer# exceptions.
2635886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS
2636886ee136SThomas Bogendoerfer	bool
2637886ee136SThomas Bogendoerfer
2638256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2639256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically.
2640256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC
2641256ec489SThomas Bogendoerfer	bool
2642256ec489SThomas Bogendoerfer
2643a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction"
2644a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB
2645a7fbed98SThomas Bogendoerfer	bool
2646a7fbed98SThomas Bogendoerfer
264720d60d99SMaciej W. Rozycki#
26481da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
26491da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
26501da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
26511da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
26521da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
26531da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
26541da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
26551da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2656797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2657797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2658797798c1SRalf Baechle#   support.
26591da177e4SLinus Torvalds#
26601da177e4SLinus Torvaldsconfig HIGHMEM
26611da177e4SLinus Torvalds	bool "High Memory Support"
2662a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2663a4c33e83SThomas Gleixner	select KMAP_LOCAL
2664797798c1SRalf Baechle
2665797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2666797798c1SRalf Baechle	bool
2667797798c1SRalf Baechle
2668797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2669797798c1SRalf Baechle	bool
26701da177e4SLinus Torvalds
26719693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
26729693a853SFranck Bui-Huu	bool
26739693a853SFranck Bui-Huu
2674a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2675a6a4834cSSteven J. Hill	bool
2676a6a4834cSSteven J. Hill
2677377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2678377cb1b6SRalf Baechle	bool
2679377cb1b6SRalf Baechle	help
2680377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2681377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2682377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2683377cb1b6SRalf Baechle
2684a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2685a5e9a69eSPaul Burton	bool
2686a5e9a69eSPaul Burton
2687b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2688b4819b59SYoichi Yuasa	def_bool y
2689268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2690b4819b59SYoichi Yuasa
2691b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2692b1c6cd42SAtsushi Nemoto	bool
2693397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
269431473747SAtsushi Nemoto
2695d8cb4e11SRalf Baechleconfig NUMA
2696d8cb4e11SRalf Baechle	bool "NUMA Support"
2697d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2698cf8194e4STiezhu Yang	select SMP
26997ecd19cfSKefeng Wang	select HAVE_SETUP_PER_CPU_AREA
27007ecd19cfSKefeng Wang	select NEED_PER_CPU_EMBED_FIRST_CHUNK
2701d8cb4e11SRalf Baechle	help
2702d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2703d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2704d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2705172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2706d8cb4e11SRalf Baechle	  disabled.
2707d8cb4e11SRalf Baechle
2708d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2709d8cb4e11SRalf Baechle	bool
2710d8cb4e11SRalf Baechle
27118c530ea3SMatt Redfearnconfig RELOCATABLE
27128c530ea3SMatt Redfearn	bool "Relocatable kernel"
2713ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2714ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2715ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2716ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2717a307a4ceSJinyang He		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2718a307a4ceSJinyang He		   CPU_LOONGSON64
27198c530ea3SMatt Redfearn	help
27208c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
27218c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
27228c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
27238c530ea3SMatt Redfearn	  but are discarded at runtime
27248c530ea3SMatt Redfearn
2725069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2726069fd766SMatt Redfearn	hex "Relocation table size"
2727069fd766SMatt Redfearn	depends on RELOCATABLE
2728069fd766SMatt Redfearn	range 0x0 0x01000000
2729a307a4ceSJinyang He	default "0x00200000" if CPU_LOONGSON64
2730069fd766SMatt Redfearn	default "0x00100000"
2731a7f7f624SMasahiro Yamada	help
2732069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2733069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2734069fd766SMatt Redfearn
2735069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2736069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2737069fd766SMatt Redfearn
2738069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2739069fd766SMatt Redfearn
2740069fd766SMatt Redfearn	  If unsure, leave at the default value.
2741069fd766SMatt Redfearn
2742405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2743405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2744405bc8fdSMatt Redfearn	depends on RELOCATABLE
2745a7f7f624SMasahiro Yamada	help
2746405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2747405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2748405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2749405bc8fdSMatt Redfearn	  of kernel internals.
2750405bc8fdSMatt Redfearn
2751405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2752405bc8fdSMatt Redfearn
2753405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2754405bc8fdSMatt Redfearn
2755405bc8fdSMatt Redfearn	  If unsure, say N.
2756405bc8fdSMatt Redfearn
2757405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2758405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2759405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2760405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2761405bc8fdSMatt Redfearn	range 0x0 0x08000000
2762405bc8fdSMatt Redfearn	default "0x01000000"
2763a7f7f624SMasahiro Yamada	help
2764405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2765405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2766405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2767405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2768405bc8fdSMatt Redfearn
2769405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2770405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2771405bc8fdSMatt Redfearn
2772c80d79d7SYasunori Gotoconfig NODES_SHIFT
2773c80d79d7SYasunori Goto	int
2774c80d79d7SYasunori Goto	default "6"
2775a9ee6cf5SMike Rapoport	depends on NUMA
2776c80d79d7SYasunori Goto
277714f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
277814f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
277995b8a5e0SThomas Bogendoerfer	depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64)
278014f70012SDeng-Cheng Zhu	default y
278114f70012SDeng-Cheng Zhu	help
278214f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
278314f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
278414f70012SDeng-Cheng Zhu
2785be8fa1cbSTiezhu Yangconfig DMI
2786be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2787be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2788be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2789be8fa1cbSTiezhu Yang	default y
2790be8fa1cbSTiezhu Yang	help
2791be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2792be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2793be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2794be8fa1cbSTiezhu Yang	  BIOS code.
2795be8fa1cbSTiezhu Yang
27961da177e4SLinus Torvaldsconfig SMP
27971da177e4SLinus Torvalds	bool "Multi-Processing support"
2798e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2799e73ea273SRalf Baechle	help
28001da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
28014a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
28024a474157SRobert Graffham	  than one CPU, say Y.
28031da177e4SLinus Torvalds
28044a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
28051da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
28061da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
28074a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
28081da177e4SLinus Torvalds	  will run faster if you say N here.
28091da177e4SLinus Torvalds
28101da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
28111da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
28121da177e4SLinus Torvalds
281303502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2814ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
28151da177e4SLinus Torvalds
28161da177e4SLinus Torvalds	  If you don't know what to do here, say N.
28171da177e4SLinus Torvalds
28187840d618SMatt Redfearnconfig HOTPLUG_CPU
28197840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
28207840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
28217840d618SMatt Redfearn	help
28227840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
28237840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
28247840d618SMatt Redfearn	  (Note: power management support will enable this option
28257840d618SMatt Redfearn	    automatically on SMP systems. )
28267840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
28277840d618SMatt Redfearn
282887353d8aSRalf Baechleconfig SMP_UP
282987353d8aSRalf Baechle	bool
283087353d8aSRalf Baechle
28314a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
28324a16ff4cSRalf Baechle	bool
28334a16ff4cSRalf Baechle
28340ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
28350ee958e1SPaul Burton	bool
28360ee958e1SPaul Burton
2837e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2838e73ea273SRalf Baechle	bool
2839e73ea273SRalf Baechle
2840130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2841130e2fb7SRalf Baechle	bool
2842130e2fb7SRalf Baechle
2843130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2844130e2fb7SRalf Baechle	bool
2845130e2fb7SRalf Baechle
2846130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2847130e2fb7SRalf Baechle	bool
2848130e2fb7SRalf Baechle
2849130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2850130e2fb7SRalf Baechle	bool
2851130e2fb7SRalf Baechle
2852130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2853130e2fb7SRalf Baechle	bool
2854130e2fb7SRalf Baechle
28551da177e4SLinus Torvaldsconfig NR_CPUS
2856a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2857a91796a9SJayachandran C	range 2 256
28581da177e4SLinus Torvalds	depends on SMP
2859130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2860130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2861130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2862130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2863130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
28641da177e4SLinus Torvalds	help
28651da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
28661da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
28671da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
286872ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
286972ede9b1SAtsushi Nemoto	  and 2 for all others.
28701da177e4SLinus Torvalds
28711da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
287272ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
287372ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
287472ede9b1SAtsushi Nemoto	  power of two.
28751da177e4SLinus Torvalds
2876399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2877399aaa25SAl Cooper	bool
2878399aaa25SAl Cooper
28797820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
28807820b84bSDavid Daney	bool
28817820b84bSDavid Daney
28827820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
28837820b84bSDavid Daney	int
28847820b84bSDavid Daney	depends on SMP
28857820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
28867820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
28877820b84bSDavid Daney
28881723b4a3SAtsushi Nemoto#
28891723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
28901723b4a3SAtsushi Nemoto#
28911723b4a3SAtsushi Nemoto
28921723b4a3SAtsushi Nemotochoice
28931723b4a3SAtsushi Nemoto	prompt "Timer frequency"
28941723b4a3SAtsushi Nemoto	default HZ_250
28951723b4a3SAtsushi Nemoto	help
28961723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
28971723b4a3SAtsushi Nemoto
289867596573SPaul Burton	config HZ_24
289967596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
290067596573SPaul Burton
29011723b4a3SAtsushi Nemoto	config HZ_48
29020f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
29031723b4a3SAtsushi Nemoto
29041723b4a3SAtsushi Nemoto	config HZ_100
29051723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
29061723b4a3SAtsushi Nemoto
29071723b4a3SAtsushi Nemoto	config HZ_128
29081723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
29091723b4a3SAtsushi Nemoto
29101723b4a3SAtsushi Nemoto	config HZ_250
29111723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
29121723b4a3SAtsushi Nemoto
29131723b4a3SAtsushi Nemoto	config HZ_256
29141723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
29151723b4a3SAtsushi Nemoto
29161723b4a3SAtsushi Nemoto	config HZ_1000
29171723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
29181723b4a3SAtsushi Nemoto
29191723b4a3SAtsushi Nemoto	config HZ_1024
29201723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
29211723b4a3SAtsushi Nemoto
29221723b4a3SAtsushi Nemotoendchoice
29231723b4a3SAtsushi Nemoto
292467596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
292567596573SPaul Burton	bool
292667596573SPaul Burton
29271723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
29281723b4a3SAtsushi Nemoto	bool
29291723b4a3SAtsushi Nemoto
29301723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
29311723b4a3SAtsushi Nemoto	bool
29321723b4a3SAtsushi Nemoto
29331723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
29341723b4a3SAtsushi Nemoto	bool
29351723b4a3SAtsushi Nemoto
29361723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
29371723b4a3SAtsushi Nemoto	bool
29381723b4a3SAtsushi Nemoto
29391723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
29401723b4a3SAtsushi Nemoto	bool
29411723b4a3SAtsushi Nemoto
29421723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
29431723b4a3SAtsushi Nemoto	bool
29441723b4a3SAtsushi Nemoto
29451723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
29461723b4a3SAtsushi Nemoto	bool
29471723b4a3SAtsushi Nemoto
29481723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
29491723b4a3SAtsushi Nemoto	bool
295067596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
295167596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
295267596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
295367596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
295467596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
295567596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
295667596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
29571723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
29581723b4a3SAtsushi Nemoto
29591723b4a3SAtsushi Nemotoconfig HZ
29601723b4a3SAtsushi Nemoto	int
296167596573SPaul Burton	default 24 if HZ_24
29621723b4a3SAtsushi Nemoto	default 48 if HZ_48
29631723b4a3SAtsushi Nemoto	default 100 if HZ_100
29641723b4a3SAtsushi Nemoto	default 128 if HZ_128
29651723b4a3SAtsushi Nemoto	default 250 if HZ_250
29661723b4a3SAtsushi Nemoto	default 256 if HZ_256
29671723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
29681723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
29691723b4a3SAtsushi Nemoto
297096685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
297196685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
297296685b17SDeng-Cheng Zhu
2973ea6e942bSAtsushi Nemotoconfig KEXEC
29747d60717eSKees Cook	bool "Kexec system call"
29752965faa5SDave Young	select KEXEC_CORE
2976ea6e942bSAtsushi Nemoto	help
2977ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
2978ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
29793dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
2980ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
2981ea6e942bSAtsushi Nemoto
298201dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
2983ea6e942bSAtsushi Nemoto
2984ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
2985ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
2986bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
2987bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
2988bf220695SGeert Uytterhoeven	  made.
2989ea6e942bSAtsushi Nemoto
29907aa1c8f4SRalf Baechleconfig CRASH_DUMP
29917aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
29927aa1c8f4SRalf Baechle	help
29937aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
29947aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
29957aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
29967aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
29977aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
29987aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
29997aa1c8f4SRalf Baechle	  PHYSICAL_START.
30007aa1c8f4SRalf Baechle
30017aa1c8f4SRalf Baechleconfig PHYSICAL_START
30027aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
30038bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
30047aa1c8f4SRalf Baechle	depends on CRASH_DUMP
30057aa1c8f4SRalf Baechle	help
30067aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
30077aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
30087aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
30097aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
30107aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
30117aa1c8f4SRalf Baechle
3012597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
3013b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3014597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
3015597ce172SPaul Burton	help
3016597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
3017597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
3018597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3019597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
3020597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
3021597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
3022597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
3023597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
3024597ce172SPaul Burton	  saying N here.
3025597ce172SPaul Burton
302606e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
302706e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
302818ff14c8SColin Ian King	  worked on. In order to avoid userland becoming dependent upon current
302906e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
303006e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
303106e2e882SPaul Burton	  said details.
303206e2e882SPaul Burton
303306e2e882SPaul Burton	  If unsure, say N.
3034597ce172SPaul Burton
3035f2ffa5abSDezhong Diaoconfig USE_OF
30360b3e06fdSJonas Gorski	bool
3037f2ffa5abSDezhong Diao	select OF
3038e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
3039abd2363fSGrant Likely	select IRQ_DOMAIN
3040f2ffa5abSDezhong Diao
30412fe8ea39SDengcheng Zhuconfig UHI_BOOT
30422fe8ea39SDengcheng Zhu	bool
30432fe8ea39SDengcheng Zhu
30447fafb068SAndrew Brestickerconfig BUILTIN_DTB
30457fafb068SAndrew Bresticker	bool
30467fafb068SAndrew Bresticker
30471da8f179SJonas Gorskichoice
30485b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
30491da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
30501da8f179SJonas Gorski
30511da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
30521da8f179SJonas Gorski		bool "None"
30531da8f179SJonas Gorski		help
30541da8f179SJonas Gorski		  Do not enable appended dtb support.
30551da8f179SJonas Gorski
305687db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
305787db537dSAaro Koskinen		bool "vmlinux"
305887db537dSAaro Koskinen		help
305987db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
306087db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
306187db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
306287db537dSAaro Koskinen		  objcopy:
306387db537dSAaro Koskinen
306487db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
306587db537dSAaro Koskinen
306618ff14c8SColin Ian King		  This is meant as a backward compatibility convenience for those
306787db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
306887db537dSAaro Koskinen		  the documented boot protocol using a device tree.
306987db537dSAaro Koskinen
30701da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3071b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
30721da8f179SJonas Gorski		help
30731da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3074b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
30751da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
30761da8f179SJonas Gorski
30771da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
30781da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
30791da8f179SJonas Gorski		  the documented boot protocol using a device tree.
30801da8f179SJonas Gorski
30811da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
30821da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
30831da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
30841da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
30851da8f179SJonas Gorski		  if you don't intend to always append a DTB.
30861da8f179SJonas Gorskiendchoice
30871da8f179SJonas Gorski
30882024972eSJonas Gorskichoice
30892024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
30902bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
309187fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
30922bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
30932024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
30942024972eSJonas Gorski
30952024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
30962024972eSJonas Gorski		depends on USE_OF
30972024972eSJonas Gorski		bool "Dtb kernel arguments if available"
30982024972eSJonas Gorski
30992024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
31002024972eSJonas Gorski		depends on USE_OF
31012024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
31022024972eSJonas Gorski
31032024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
31042024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3105ed47e153SRabin Vincent
3106ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3107ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3108ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
31092024972eSJonas Gorskiendchoice
31102024972eSJonas Gorski
31115e83d430SRalf Baechleendmenu
31125e83d430SRalf Baechle
31131df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
31141df0f0ffSAtsushi Nemoto	bool
31151df0f0ffSAtsushi Nemoto	default y
31161df0f0ffSAtsushi Nemoto
31171df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
31181df0f0ffSAtsushi Nemoto	bool
31191df0f0ffSAtsushi Nemoto	default y
31201df0f0ffSAtsushi Nemoto
3121a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3122a728ab52SKirill A. Shutemov	int
31233377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
312441ce097fSHuang Pei	default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48)
3125a728ab52SKirill A. Shutemov	default 2
3126a728ab52SKirill A. Shutemov
31276c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
31286c359eb1SPaul Burton	bool
31296c359eb1SPaul Burton
31301da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
31311da177e4SLinus Torvalds
3132c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
31332eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3134c5611df9SPaul Burton	bool
3135c5611df9SPaul Burton
3136c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3137c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3138c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
31392eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
31401da177e4SLinus Torvalds
31411da177e4SLinus Torvalds#
31421da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
31431da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
31441da177e4SLinus Torvalds# users to choose the right thing ...
31451da177e4SLinus Torvalds#
31461da177e4SLinus Torvaldsconfig ISA
31471da177e4SLinus Torvalds	bool
31481da177e4SLinus Torvalds
31491da177e4SLinus Torvaldsconfig TC
31501da177e4SLinus Torvalds	bool "TURBOchannel support"
31511da177e4SLinus Torvalds	depends on MACH_DECSTATION
31521da177e4SLinus Torvalds	help
315350a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
315450a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
315550a23e6eSJustin P. Mattock	  at:
315650a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
315750a23e6eSJustin P. Mattock	  and:
315850a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
315950a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
316050a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
31611da177e4SLinus Torvalds
31621da177e4SLinus Torvaldsconfig MMU
31631da177e4SLinus Torvalds	bool
31641da177e4SLinus Torvalds	default y
31651da177e4SLinus Torvalds
3166109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3167109c32ffSMatt Redfearn	default 12 if 64BIT
3168109c32ffSMatt Redfearn	default 8
3169109c32ffSMatt Redfearn
3170109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3171109c32ffSMatt Redfearn	default 18 if 64BIT
3172109c32ffSMatt Redfearn	default 15
3173109c32ffSMatt Redfearn
3174109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3175109c32ffSMatt Redfearn	default 8
3176109c32ffSMatt Redfearn
3177109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3178109c32ffSMatt Redfearn	default 15
3179109c32ffSMatt Redfearn
3180d865bea4SRalf Baechleconfig I8253
3181d865bea4SRalf Baechle	bool
3182798778b8SRussell King	select CLKSRC_I8253
31832d02612fSThomas Gleixner	select CLKEVT_I8253
31849726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
31851da177e4SLinus Torvaldsendmenu
31861da177e4SLinus Torvalds
31871da177e4SLinus Torvaldsconfig TRAD_SIGNALS
31881da177e4SLinus Torvalds	bool
31891da177e4SLinus Torvalds
31901da177e4SLinus Torvaldsconfig MIPS32_COMPAT
319178aaf956SRalf Baechle	bool
31921da177e4SLinus Torvalds
31931da177e4SLinus Torvaldsconfig COMPAT
31941da177e4SLinus Torvalds	bool
31951da177e4SLinus Torvalds
319605e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
319705e43966SAtsushi Nemoto	bool
319805e43966SAtsushi Nemoto
31991da177e4SLinus Torvaldsconfig MIPS32_O32
32001da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
320178aaf956SRalf Baechle	depends on 64BIT
320278aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
320378aaf956SRalf Baechle	select COMPAT
320478aaf956SRalf Baechle	select MIPS32_COMPAT
320578aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32061da177e4SLinus Torvalds	help
32071da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
32081da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
32091da177e4SLinus Torvalds	  existing binaries are in this format.
32101da177e4SLinus Torvalds
32111da177e4SLinus Torvalds	  If unsure, say Y.
32121da177e4SLinus Torvalds
32131da177e4SLinus Torvaldsconfig MIPS32_N32
32141da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3215c22eacfeSRalf Baechle	depends on 64BIT
32165a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
321778aaf956SRalf Baechle	select COMPAT
321878aaf956SRalf Baechle	select MIPS32_COMPAT
321978aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32201da177e4SLinus Torvalds	help
32211da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
32221da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
32231da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
32241da177e4SLinus Torvalds	  cases.
32251da177e4SLinus Torvalds
32261da177e4SLinus Torvalds	  If unsure, say N.
32271da177e4SLinus Torvalds
3228d49fc692SNathan Chancellorconfig CC_HAS_MNO_BRANCH_LIKELY
3229d49fc692SNathan Chancellor	def_bool y
3230d49fc692SNathan Chancellor	depends on $(cc-option,-mno-branch-likely)
3231d49fc692SNathan Chancellor
32322116245eSRalf Baechlemenu "Power management options"
3233952fa954SRodolfo Giometti
3234363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3235363c55caSWu Zhangjin	def_bool y
32363f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3237363c55caSWu Zhangjin
3238f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3239f4cb5700SJohannes Berg	def_bool y
32403f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3241f4cb5700SJohannes Berg
32422116245eSRalf Baechlesource "kernel/power/Kconfig"
3243952fa954SRodolfo Giometti
32441da177e4SLinus Torvaldsendmenu
32451da177e4SLinus Torvalds
32467a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
32477a998935SViresh Kumar	bool
32487a998935SViresh Kumar
32497a998935SViresh Kumarmenu "CPU Power Management"
3250c095ebafSPaul Burton
3251c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
32527a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
32537a998935SViresh Kumarendif
32549726b43aSWu Zhangjin
3255c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3256c095ebafSPaul Burton
3257c095ebafSPaul Burtonendmenu
3258c095ebafSPaul Burton
32592235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3260e91946d6SNathan Chancellor
3261e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3262