xref: /linux/arch/mips/Kconfig (revision a8c0f1c634507a36ef87a23cfd93720f6142ad9a)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
734c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
834c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
934c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
1012597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
111e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
128b3165e5SXingxing Su	select ARCH_HAS_GCOV_PROFILE_ALL
13*a8c0f1c6STiezhu Yang	select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL
1412597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
151ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1612597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1725da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
180b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
199035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
2012597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
2110916706SShile Zhang	select BUILDTIME_TABLE_SORT
2212597988SMatt Redfearn	select CLONE_BACKWARDS
2357eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
2412597988SMatt Redfearn	select CPU_PM if CPU_IDLE
2512597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2612597988SMatt Redfearn	select GENERIC_CLOCKEVENTS
2712597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2812597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
2924640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
30b962aeb0SPaul Burton	select GENERIC_IOMAP
3112597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3212597988SMatt Redfearn	select GENERIC_IRQ_SHOW
336630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
34740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
35740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
36740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
37740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
38740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
3912597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
4012597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
4112597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
42446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
4312597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
44906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
4512597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
4688547001SJason Wessel	select HAVE_ARCH_KGDB
47109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
48109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
49490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
50c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
5145e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
522ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
5336366e36SPaul Burton	select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
5412597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
55490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
5664575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
5712597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
5812597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
5912597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
6012597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
6134c01e41SAlexander Lobakin	select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
6212597988SMatt Redfearn	select HAVE_EXIT_THREAD
6367a929e0SChristoph Hellwig	select HAVE_FAST_GUP
6412597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
6529c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
6612597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
6734c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
6834c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
6912597988SMatt Redfearn	select HAVE_IDE
70b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
7112597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7212597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
73c1bf207dSDavid Daney	select HAVE_KPROBES
74c1bf207dSDavid Daney	select HAVE_KRETPROBES
75c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
76786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
7742a0bb3fSPetr Mladek	select HAVE_NMI
7812597988SMatt Redfearn	select HAVE_OPROFILE
7912597988SMatt Redfearn	select HAVE_PERF_EVENTS
8008bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
819ea141adSPaul Burton	select HAVE_RSEQ
8216c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
83d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
8412597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
85a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
8612597988SMatt Redfearn	select IRQ_FORCED_THREADING
876630a8e5SChristoph Hellwig	select ISA if EISA
8812597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
8934c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
9012597988SMatt Redfearn	select PERF_USE_VMALLOC
91981aa1d3SThomas Gleixner	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
9205a0a344SArnd Bergmann	select RTC_LIB
935e6e9852SChristoph Hellwig	select SET_FS
9412597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
9512597988SMatt Redfearn	select VIRT_TO_BUS
961da177e4SLinus Torvalds
97d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
98d3991572SChristoph Hellwig	bool
99d3991572SChristoph Hellwig
100c434b9f8SPaul Cercueilconfig MIPS_GENERIC
101c434b9f8SPaul Cercueil	bool
102c434b9f8SPaul Cercueil
103f0f4a753SPaul Cercueilconfig MACH_INGENIC
104f0f4a753SPaul Cercueil	bool
105f0f4a753SPaul Cercueil	select SYS_SUPPORTS_32BIT_KERNEL
106f0f4a753SPaul Cercueil	select SYS_SUPPORTS_LITTLE_ENDIAN
107f0f4a753SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
108f0f4a753SPaul Cercueil	select DMA_NONCOHERENT
109f0f4a753SPaul Cercueil	select IRQ_MIPS_CPU
110f0f4a753SPaul Cercueil	select PINCTRL
111f0f4a753SPaul Cercueil	select GPIOLIB
112f0f4a753SPaul Cercueil	select COMMON_CLK
113f0f4a753SPaul Cercueil	select GENERIC_IRQ_CHIP
114f0f4a753SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
115f0f4a753SPaul Cercueil	select USE_OF
116f0f4a753SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
117f0f4a753SPaul Cercueil	select MIPS_EXTERNAL_TIMER
118f0f4a753SPaul Cercueil
1191da177e4SLinus Torvaldsmenu "Machine selection"
1201da177e4SLinus Torvalds
1215e83d430SRalf Baechlechoice
1225e83d430SRalf Baechle	prompt "System type"
123c434b9f8SPaul Cercueil	default MIPS_GENERIC_KERNEL
1241da177e4SLinus Torvalds
125c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL
126eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
127c434b9f8SPaul Cercueil	select MIPS_GENERIC
128eed0eabdSPaul Burton	select BOOT_RAW
129eed0eabdSPaul Burton	select BUILTIN_DTB
130eed0eabdSPaul Burton	select CEVT_R4K
131eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
132eed0eabdSPaul Burton	select COMMON_CLK
133eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
13434c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
135eed0eabdSPaul Burton	select CSRC_R4K
136eed0eabdSPaul Burton	select DMA_PERDEV_COHERENT
137eb01d42aSChristoph Hellwig	select HAVE_PCI
138eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1390211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
140eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
141eed0eabdSPaul Burton	select MIPS_GIC
142eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
143eed0eabdSPaul Burton	select NO_EXCEPT_FILL
144eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
145eed0eabdSPaul Burton	select SMP_UP if SMP
146a3078e59SMatt Redfearn	select SWAP_IO_SPACE
147eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
148eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
149eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
150eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
151eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
152eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
153eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
154eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
155eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
156eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
157eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
158eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
159eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
16034c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
161eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
162eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
163eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
164c3e2ee65SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
16534c01e41SAlexander Lobakin	select UHI_BOOT
1662e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1672e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1682e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1692e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1702e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1712e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
172eed0eabdSPaul Burton	select USE_OF
173eed0eabdSPaul Burton	help
174eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
175eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
176eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
177eed0eabdSPaul Burton	  Interface) specification.
178eed0eabdSPaul Burton
17942a4f17dSManuel Laussconfig MIPS_ALCHEMY
180c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
181d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
182f772cdb2SRalf Baechle	select CEVT_R4K
183d7ea335cSSteven J. Hill	select CSRC_R4K
18467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
18588e9a93cSManuel Lauss	select DMA_MAYBE_COHERENT	# Au1000,1500,1100 aren't, rest is
186d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
18742a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
18842a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
18942a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
190d30a2b47SLinus Walleij	select GPIOLIB
1911b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
19247440229SManuel Lauss	select COMMON_CLK
1931da177e4SLinus Torvalds
1947ca5dc14SFlorian Fainelliconfig AR7
1957ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1967ca5dc14SFlorian Fainelli	select BOOT_ELF32
1977ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
1987ca5dc14SFlorian Fainelli	select CEVT_R4K
1997ca5dc14SFlorian Fainelli	select CSRC_R4K
20067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2017ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
2027ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
2037ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
2047ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
2057ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
2067ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
207377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2081b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
209d30a2b47SLinus Walleij	select GPIOLIB
2107ca5dc14SFlorian Fainelli	select VLYNQ
211bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
2127ca5dc14SFlorian Fainelli	help
2137ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
2147ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
2157ca5dc14SFlorian Fainelli
21643cc739fSSergey Ryazanovconfig ATH25
21743cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
21843cc739fSSergey Ryazanov	select CEVT_R4K
21943cc739fSSergey Ryazanov	select CSRC_R4K
22043cc739fSSergey Ryazanov	select DMA_NONCOHERENT
22167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2221753e74eSSergey Ryazanov	select IRQ_DOMAIN
22343cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
22443cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
22543cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2268aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
22743cc739fSSergey Ryazanov	help
22843cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
22943cc739fSSergey Ryazanov
230d4a67d9dSGabor Juhosconfig ATH79
231d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
232ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
233d4a67d9dSGabor Juhos	select BOOT_RAW
234d4a67d9dSGabor Juhos	select CEVT_R4K
235d4a67d9dSGabor Juhos	select CSRC_R4K
236d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
237d30a2b47SLinus Walleij	select GPIOLIB
238a08227a2SJohn Crispin	select PINCTRL
239411520afSAlban Bedel	select COMMON_CLK
24067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
241d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
242d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
243d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
244d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
245377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
246b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
24703c8c407SAlban Bedel	select USE_OF
24853d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
249d4a67d9dSGabor Juhos	help
250d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
251d4a67d9dSGabor Juhos
2525f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2535f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
25429906e1aSÁlvaro Fernández Rojas	select ARCH_HAS_RESET_CONTROLLER
255d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
256d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
257d666cd02SKevin Cernekee	select BOOT_RAW
258d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
259d666cd02SKevin Cernekee	select USE_OF
260d666cd02SKevin Cernekee	select CEVT_R4K
261d666cd02SKevin Cernekee	select CSRC_R4K
262d666cd02SKevin Cernekee	select SYNC_R4K
263d666cd02SKevin Cernekee	select COMMON_CLK
264c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
26560b858f2SKevin Cernekee	select BCM7038_L1_IRQ
26660b858f2SKevin Cernekee	select BCM7120_L2_IRQ
26760b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
26867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
26960b858f2SKevin Cernekee	select DMA_NONCOHERENT
270d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
27160b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
272d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
273d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
27460b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
27560b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
27660b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
277d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
278d666cd02SKevin Cernekee	select SWAP_IO_SPACE
27960b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
28060b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
28160b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
28260b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2834dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
284d666cd02SKevin Cernekee	help
2855f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2865f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2875f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2885f2d4459SKevin Cernekee	  must be set appropriately for your board.
289d666cd02SKevin Cernekee
2901c0c13ebSAurelien Jarnoconfig BCM47XX
291c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
292fe08f8c2SHauke Mehrtens	select BOOT_RAW
29342f77542SRalf Baechle	select CEVT_R4K
294940f6b48SRalf Baechle	select CSRC_R4K
2951c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
296eb01d42aSChristoph Hellwig	select HAVE_PCI
29767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
298314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
299dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
3001c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
3011c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
302377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
3036507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
30425e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
305e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
306c949c0bcSRafał Miłecki	select GPIOLIB
307c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
308f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
3092ab71a02SRafał Miłecki	select BCM47XX_SPROM
310dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
3111c0c13ebSAurelien Jarno	help
3121c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
3131c0c13ebSAurelien Jarno
314e7300d04SMaxime Bizonconfig BCM63XX
315e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
316ae8de61cSFlorian Fainelli	select BOOT_RAW
317e7300d04SMaxime Bizon	select CEVT_R4K
318e7300d04SMaxime Bizon	select CSRC_R4K
319fc264022SJonas Gorski	select SYNC_R4K
320e7300d04SMaxime Bizon	select DMA_NONCOHERENT
32167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
322e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
323e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
324e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
325e7300d04SMaxime Bizon	select SWAP_IO_SPACE
326d30a2b47SLinus Walleij	select GPIOLIB
327af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
328c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
329bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
330e7300d04SMaxime Bizon	help
331e7300d04SMaxime Bizon	  Support for BCM63XX based boards
332e7300d04SMaxime Bizon
3331da177e4SLinus Torvaldsconfig MIPS_COBALT
3343fa986faSMartin Michlmayr	bool "Cobalt Server"
33542f77542SRalf Baechle	select CEVT_R4K
336940f6b48SRalf Baechle	select CSRC_R4K
3371097c6acSYoichi Yuasa	select CEVT_GT641XX
3381da177e4SLinus Torvalds	select DMA_NONCOHERENT
339eb01d42aSChristoph Hellwig	select FORCE_PCI
340d865bea4SRalf Baechle	select I8253
3411da177e4SLinus Torvalds	select I8259
34267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
343d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
344252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3457cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3460a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
347ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3480e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3495e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
350e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3511da177e4SLinus Torvalds
3521da177e4SLinus Torvaldsconfig MACH_DECSTATION
3533fa986faSMartin Michlmayr	bool "DECstations"
3541da177e4SLinus Torvalds	select BOOT_ELF32
3556457d9fcSYoichi Yuasa	select CEVT_DS1287
35681d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3574247417dSYoichi Yuasa	select CSRC_IOASIC
35881d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
35920d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
36020d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
36120d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3621da177e4SLinus Torvalds	select DMA_NONCOHERENT
363ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
36467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3657cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3667cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
367ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3687d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3695e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3701723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3711723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3721723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
373930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3745e83d430SRalf Baechle	help
3751da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3761da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3771da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3781da177e4SLinus Torvalds
3791da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3801da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3811da177e4SLinus Torvalds
3821da177e4SLinus Torvalds		DECstation 5000/50
3831da177e4SLinus Torvalds		DECstation 5000/150
3841da177e4SLinus Torvalds		DECstation 5000/260
3851da177e4SLinus Torvalds		DECsystem 5900/260
3861da177e4SLinus Torvalds
3871da177e4SLinus Torvalds	  otherwise choose R3000.
3881da177e4SLinus Torvalds
3895e83d430SRalf Baechleconfig MACH_JAZZ
3903fa986faSMartin Michlmayr	bool "Jazz family of machines"
39139b2d756SThomas Bogendoerfer	select ARC_MEMORY
39239b2d756SThomas Bogendoerfer	select ARC_PROMLIB
393a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
3947a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
3952f9237d4SChristoph Hellwig	select DMA_OPS
3960e2794b0SRalf Baechle	select FW_ARC
3970e2794b0SRalf Baechle	select FW_ARC32
3985e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
39942f77542SRalf Baechle	select CEVT_R4K
400940f6b48SRalf Baechle	select CSRC_R4K
401e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
4025e83d430SRalf Baechle	select GENERIC_ISA_DMA
4038a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
40467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
405d865bea4SRalf Baechle	select I8253
4065e83d430SRalf Baechle	select I8259
4075e83d430SRalf Baechle	select ISA
4087cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
4095e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
4107d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
4111723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
4121da177e4SLinus Torvalds	help
4135e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
4145e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
415692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
4165e83d430SRalf Baechle	  Olivetti M700-10 workstations.
4175e83d430SRalf Baechle
418f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC
419de361e8bSPaul Burton	bool "Ingenic SoC based machines"
420f0f4a753SPaul Cercueil	select MIPS_GENERIC
421f0f4a753SPaul Cercueil	select MACH_INGENIC
422f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
4235ebabe59SLars-Peter Clausen
424171bb2f1SJohn Crispinconfig LANTIQ
425171bb2f1SJohn Crispin	bool "Lantiq based platforms"
426171bb2f1SJohn Crispin	select DMA_NONCOHERENT
42767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
428171bb2f1SJohn Crispin	select CEVT_R4K
429171bb2f1SJohn Crispin	select CSRC_R4K
430171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
431171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
432171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
433171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
434377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
435171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
436f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
437171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
438d30a2b47SLinus Walleij	select GPIOLIB
439171bb2f1SJohn Crispin	select SWAP_IO_SPACE
440171bb2f1SJohn Crispin	select BOOT_RAW
441287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
442bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
443a0392222SJohn Crispin	select USE_OF
4443f8c50c9SJohn Crispin	select PINCTRL
4453f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
446c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
447c530781cSJohn Crispin	select RESET_CONTROLLER
448171bb2f1SJohn Crispin
44930ad29bbSHuacai Chenconfig MACH_LOONGSON32
450caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
451c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
452ade299d8SYoichi Yuasa	help
45330ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
45485749d24SWu Zhangjin
45530ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
45630ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
45730ad29bbSHuacai Chen	  Sciences (CAS).
458ade299d8SYoichi Yuasa
45971e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
46071e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
461ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
462ca585cf9SKelvin Cheung	help
46371e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
464ca585cf9SKelvin Cheung
46571e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
466caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4676fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4686fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4696fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4706fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4716fbde6b4SJiaxun Yang	select BOOT_ELF32
4726fbde6b4SJiaxun Yang	select BOARD_SCACHE
4736fbde6b4SJiaxun Yang	select CSRC_R4K
4746fbde6b4SJiaxun Yang	select CEVT_R4K
4756fbde6b4SJiaxun Yang	select CPU_HAS_WB
4766fbde6b4SJiaxun Yang	select FORCE_PCI
4776fbde6b4SJiaxun Yang	select ISA
4786fbde6b4SJiaxun Yang	select I8259
4796fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4807d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4815125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4826fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
4836423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
4846fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
4856fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
4866fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
4876fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
4886fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
4896fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
4906fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
4916fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
49271e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
493a307a4ceSJinyang He	select SYS_SUPPORTS_RELOCATABLE
4946fbde6b4SJiaxun Yang	select ZONE_DMA32
4956fbde6b4SJiaxun Yang	select NUMA
4961062fc45STiezhu Yang	select SMP
49787fcfa7bSJiaxun Yang	select COMMON_CLK
49887fcfa7bSJiaxun Yang	select USE_OF
49987fcfa7bSJiaxun Yang	select BUILTIN_DTB
50039c1485cSHuacai Chen	select PCI_HOST_GENERIC
50171e2f4ddSJiaxun Yang	help
502caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
503caed1d1bSHuacai Chen
504caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
505caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
506caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
507caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
508ca585cf9SKelvin Cheung
5096a438309SAndrew Brestickerconfig MACH_PISTACHIO
5106a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
5116a438309SAndrew Bresticker	select BOOT_ELF32
5126a438309SAndrew Bresticker	select BOOT_RAW
5136a438309SAndrew Bresticker	select CEVT_R4K
5146a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
5156a438309SAndrew Bresticker	select COMMON_CLK
5166a438309SAndrew Bresticker	select CSRC_R4K
517645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
518d30a2b47SLinus Walleij	select GPIOLIB
51967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5206a438309SAndrew Bresticker	select MFD_SYSCON
5216a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
5226a438309SAndrew Bresticker	select MIPS_GIC
5236a438309SAndrew Bresticker	select PINCTRL
5246a438309SAndrew Bresticker	select REGULATOR
5256a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
5266a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
5276a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
5286a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
5296a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
53041cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
5316a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
532018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
533018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
5346a438309SAndrew Bresticker	select USE_OF
5356a438309SAndrew Bresticker	help
5366a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
5376a438309SAndrew Bresticker
5381da177e4SLinus Torvaldsconfig MIPS_MALTA
5393fa986faSMartin Michlmayr	bool "MIPS Malta board"
54061ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
541a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5427a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5431da177e4SLinus Torvalds	select BOOT_ELF32
544fa71c960SRalf Baechle	select BOOT_RAW
545e8823d26SPaul Burton	select BUILTIN_DTB
54642f77542SRalf Baechle	select CEVT_R4K
547fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
54842b002abSGuenter Roeck	select COMMON_CLK
54947bf2b03SMaksym Kokhan	select CSRC_R4K
550885014bcSFelix Fietkau	select DMA_MAYBE_COHERENT
5511da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5528a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
553eb01d42aSChristoph Hellwig	select HAVE_PCI
554d865bea4SRalf Baechle	select I8253
5551da177e4SLinus Torvalds	select I8259
55647bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5575e83d430SRalf Baechle	select MIPS_BONITO64
5589318c51aSChris Dearman	select MIPS_CPU_SCACHE
55947bf2b03SMaksym Kokhan	select MIPS_GIC
560a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5615e83d430SRalf Baechle	select MIPS_MSC
56247bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
563ecafe3e9SPaul Burton	select SMP_UP if SMP
5641da177e4SLinus Torvalds	select SWAP_IO_SPACE
5657cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5667cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
567bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
568c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
569575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5707cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5715d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
572575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5737cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5747cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
575ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
576ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5775e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
578c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5795e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
580424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
58147bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5820365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
583e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
584f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
58547bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5869693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
587f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5881b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
589e8823d26SPaul Burton	select USE_OF
590886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
591abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5921da177e4SLinus Torvalds	help
593f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5941da177e4SLinus Torvalds	  board.
5951da177e4SLinus Torvalds
5962572f00dSJoshua Hendersonconfig MACH_PIC32
5972572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5982572f00dSJoshua Henderson	help
5992572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
6002572f00dSJoshua Henderson
6012572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
6022572f00dSJoshua Henderson	  microcontrollers.
6032572f00dSJoshua Henderson
6045e83d430SRalf Baechleconfig MACH_VR41XX
60574142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
60642f77542SRalf Baechle	select CEVT_R4K
607940f6b48SRalf Baechle	select CSRC_R4K
6087cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
609377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
610d30a2b47SLinus Walleij	select GPIOLIB
6115e83d430SRalf Baechle
612ae2b5bb6SJohn Crispinconfig RALINK
613ae2b5bb6SJohn Crispin	bool "Ralink based machines"
614ae2b5bb6SJohn Crispin	select CEVT_R4K
615ae2b5bb6SJohn Crispin	select CSRC_R4K
616ae2b5bb6SJohn Crispin	select BOOT_RAW
617ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
61867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
619ae2b5bb6SJohn Crispin	select USE_OF
620ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
621ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
622ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
623ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
624377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
6251f0400d0SChuanhong Guo	select SYS_SUPPORTS_ZBOOT
626ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
627ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6282a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6292a153f1cSJohn Crispin	select RESET_CONTROLLER
630ae2b5bb6SJohn Crispin
6311da177e4SLinus Torvaldsconfig SGI_IP22
6323fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
633c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
63439b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6350e2794b0SRalf Baechle	select FW_ARC
6360e2794b0SRalf Baechle	select FW_ARC32
6377a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6381da177e4SLinus Torvalds	select BOOT_ELF32
63942f77542SRalf Baechle	select CEVT_R4K
640940f6b48SRalf Baechle	select CSRC_R4K
641e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6421da177e4SLinus Torvalds	select DMA_NONCOHERENT
6436630a8e5SChristoph Hellwig	select HAVE_EISA
644d865bea4SRalf Baechle	select I8253
64568de4803SThomas Bogendoerfer	select I8259
6461da177e4SLinus Torvalds	select IP22_CPU_SCACHE
64767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
648aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
649e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
650e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
65136e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
652e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
653e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
654e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6551da177e4SLinus Torvalds	select SWAP_IO_SPACE
6567cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6577cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
658c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
659ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
660ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6615e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
662802b8362SThomas Bogendoerfer	select WAR_R4600_V1_INDEX_ICACHEOP
6635e5b6527SThomas Bogendoerfer	select WAR_R4600_V1_HIT_CACHEOP
66444def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
665930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6661da177e4SLinus Torvalds	help
6671da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6681da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6691da177e4SLinus Torvalds	  that runs on these, say Y here.
6701da177e4SLinus Torvalds
6711da177e4SLinus Torvaldsconfig SGI_IP27
6723fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
67354aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
674397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
6750e2794b0SRalf Baechle	select FW_ARC
6760e2794b0SRalf Baechle	select FW_ARC64
677e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
6785e83d430SRalf Baechle	select BOOT_ELF64
679e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
68036a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
681eb01d42aSChristoph Hellwig	select HAVE_PCI
68269a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
683e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
684130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
685a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
686a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
6877cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
688ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6895e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
690d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
6911a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
692256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
693930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6946c86a302SMike Rapoport	select NUMA
6951da177e4SLinus Torvalds	help
6961da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
6971da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
6981da177e4SLinus Torvalds	  here.
6991da177e4SLinus Torvalds
700e2defae5SThomas Bogendoerferconfig SGI_IP28
7017d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
702c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
70339b2d756SThomas Bogendoerfer	select ARC_PROMLIB
7040e2794b0SRalf Baechle	select FW_ARC
7050e2794b0SRalf Baechle	select FW_ARC64
7067a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
707e2defae5SThomas Bogendoerfer	select BOOT_ELF64
708e2defae5SThomas Bogendoerfer	select CEVT_R4K
709e2defae5SThomas Bogendoerfer	select CSRC_R4K
710e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
711e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
712e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
71367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7146630a8e5SChristoph Hellwig	select HAVE_EISA
715e2defae5SThomas Bogendoerfer	select I8253
716e2defae5SThomas Bogendoerfer	select I8259
717e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
718e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7195b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
720e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
721e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
722e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
723e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
724e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
725c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
726e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
727e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
728256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
729dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
730e2defae5SThomas Bogendoerfer	help
731e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
732e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
733e2defae5SThomas Bogendoerfer
7347505576dSThomas Bogendoerferconfig SGI_IP30
7357505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7367505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7377505576dSThomas Bogendoerfer	select FW_ARC
7387505576dSThomas Bogendoerfer	select FW_ARC64
7397505576dSThomas Bogendoerfer	select BOOT_ELF64
7407505576dSThomas Bogendoerfer	select CEVT_R4K
7417505576dSThomas Bogendoerfer	select CSRC_R4K
7427505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7437505576dSThomas Bogendoerfer	select ZONE_DMA32
7447505576dSThomas Bogendoerfer	select HAVE_PCI
7457505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7467505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7477505576dSThomas Bogendoerfer	select NR_CPUS_DEFAULT_2
7487505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7497505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7507505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7517505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7527505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7537505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7547505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
755256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
7567505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
7577505576dSThomas Bogendoerfer	select ARC_MEMORY
7587505576dSThomas Bogendoerfer	help
7597505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
7607505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
7617505576dSThomas Bogendoerfer
7621da177e4SLinus Torvaldsconfig SGI_IP32
763cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
76439b2d756SThomas Bogendoerfer	select ARC_MEMORY
76539b2d756SThomas Bogendoerfer	select ARC_PROMLIB
76603df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7670e2794b0SRalf Baechle	select FW_ARC
7680e2794b0SRalf Baechle	select FW_ARC32
7691da177e4SLinus Torvalds	select BOOT_ELF32
77042f77542SRalf Baechle	select CEVT_R4K
771940f6b48SRalf Baechle	select CSRC_R4K
7721da177e4SLinus Torvalds	select DMA_NONCOHERENT
773eb01d42aSChristoph Hellwig	select HAVE_PCI
77467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7751da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7761da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7777cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7787cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7797cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
780dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
781ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7825e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
783886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
7841da177e4SLinus Torvalds	help
7851da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
7861da177e4SLinus Torvalds
787ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
788ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
7895e83d430SRalf Baechle	select BOOT_ELF32
7905e83d430SRalf Baechle	select SIBYTE_BCM1120
7915e83d430SRalf Baechle	select SWAP_IO_SPACE
7927cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7935e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7945e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7955e83d430SRalf Baechle
796ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
797ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
7985e83d430SRalf Baechle	select BOOT_ELF32
7995e83d430SRalf Baechle	select SIBYTE_BCM1120
8005e83d430SRalf Baechle	select SWAP_IO_SPACE
8017cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8025e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8035e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8045e83d430SRalf Baechle
8055e83d430SRalf Baechleconfig SIBYTE_CRHONE
8063fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
8075e83d430SRalf Baechle	select BOOT_ELF32
8085e83d430SRalf Baechle	select SIBYTE_BCM1125
8095e83d430SRalf Baechle	select SWAP_IO_SPACE
8107cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8115e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8125e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8135e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8145e83d430SRalf Baechle
815ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
816ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
817ade299d8SYoichi Yuasa	select BOOT_ELF32
818ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
819ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
820ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
821ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
822ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
823ade299d8SYoichi Yuasa
824ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
825ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
826ade299d8SYoichi Yuasa	select BOOT_ELF32
827fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
828ade299d8SYoichi Yuasa	select SIBYTE_SB1250
829ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
830ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
831ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
832ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
833ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
834cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
835e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
836ade299d8SYoichi Yuasa
837ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
838ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
839ade299d8SYoichi Yuasa	select BOOT_ELF32
840fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
841ade299d8SYoichi Yuasa	select SIBYTE_SB1250
842ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
843ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
844ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
845ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
846ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
847756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
848ade299d8SYoichi Yuasa
849ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
850ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
851ade299d8SYoichi Yuasa	select BOOT_ELF32
852ade299d8SYoichi Yuasa	select SIBYTE_SB1250
853ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
854ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
855ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
856ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
857e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
858ade299d8SYoichi Yuasa
859ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
860ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
861ade299d8SYoichi Yuasa	select BOOT_ELF32
862ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
863ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
864ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
865ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
866ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
867651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
868ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
869cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
870e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
871ade299d8SYoichi Yuasa
87214b36af4SThomas Bogendoerferconfig SNI_RM
87314b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
87439b2d756SThomas Bogendoerfer	select ARC_MEMORY
87539b2d756SThomas Bogendoerfer	select ARC_PROMLIB
8760e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8770e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
878aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8795e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
880a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
8817a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
8825e83d430SRalf Baechle	select BOOT_ELF32
88342f77542SRalf Baechle	select CEVT_R4K
884940f6b48SRalf Baechle	select CSRC_R4K
885e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
8865e83d430SRalf Baechle	select DMA_NONCOHERENT
8875e83d430SRalf Baechle	select GENERIC_ISA_DMA
8886630a8e5SChristoph Hellwig	select HAVE_EISA
8898a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
890eb01d42aSChristoph Hellwig	select HAVE_PCI
89167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
892d865bea4SRalf Baechle	select I8253
8935e83d430SRalf Baechle	select I8259
8945e83d430SRalf Baechle	select ISA
895564c836fSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_6
8964a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
8977cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
8984a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
899c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
9004a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
90136a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
902ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
9037d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
9044a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
9055e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
9065e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
90744def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
9081da177e4SLinus Torvalds	help
90914b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
91014b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
9115e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
9125e83d430SRalf Baechle	  support this machine type.
9131da177e4SLinus Torvalds
914edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
915edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
9165e83d430SRalf Baechle
917edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
918edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
91924a1c023SThomas Bogendoerfer	select WAR_TX49XX_ICACHE_INDEX_INV
92023fbee9dSRalf Baechle
92173b4390fSRalf Baechleconfig MIKROTIK_RB532
92273b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
92373b4390fSRalf Baechle	select CEVT_R4K
92473b4390fSRalf Baechle	select CSRC_R4K
92573b4390fSRalf Baechle	select DMA_NONCOHERENT
926eb01d42aSChristoph Hellwig	select HAVE_PCI
92767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
92873b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
92973b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
93073b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
93173b4390fSRalf Baechle	select SWAP_IO_SPACE
93273b4390fSRalf Baechle	select BOOT_RAW
933d30a2b47SLinus Walleij	select GPIOLIB
934930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
93573b4390fSRalf Baechle	help
93673b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
93773b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
93873b4390fSRalf Baechle
9399ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9409ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
941a86c7f72SDavid Daney	select CEVT_R4K
942ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9431753d50cSChristoph Hellwig	select HAVE_RAPIDIO
944d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
945a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
946a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
947f65aad41SRalf Baechle	select EDAC_SUPPORT
948b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
94973569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
95073569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
951a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9525e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
953eb01d42aSChristoph Hellwig	select HAVE_PCI
95478bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
95578bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
95678bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
957f00e001eSDavid Daney	select ZONE_DMA32
958465aaed0SDavid Daney	select HOLES_IN_ZONE
959d30a2b47SLinus Walleij	select GPIOLIB
9606e511163SDavid Daney	select USE_OF
9616e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9626e511163SDavid Daney	select SYS_SUPPORTS_SMP
9637820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9647820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
965e326479fSAndrew Bresticker	select BUILTIN_DTB
9668c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
96709230cbcSChristoph Hellwig	select SWIOTLB
9683ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
969a86c7f72SDavid Daney	help
970a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
971a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
972a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
973a86c7f72SDavid Daney	  Some of the supported boards are:
974a86c7f72SDavid Daney		EBT3000
975a86c7f72SDavid Daney		EBH3000
976a86c7f72SDavid Daney		EBH3100
977a86c7f72SDavid Daney		Thunder
978a86c7f72SDavid Daney		Kodama
979a86c7f72SDavid Daney		Hikari
980a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
981a86c7f72SDavid Daney
9827f058e85SJayachandran Cconfig NLM_XLR_BOARD
9837f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
9847f058e85SJayachandran C	select BOOT_ELF32
9857f058e85SJayachandran C	select NLM_COMMON
9867f058e85SJayachandran C	select SYS_HAS_CPU_XLR
9877f058e85SJayachandran C	select SYS_SUPPORTS_SMP
988eb01d42aSChristoph Hellwig	select HAVE_PCI
9897f058e85SJayachandran C	select SWAP_IO_SPACE
9907f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9917f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
992d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
9937f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9947f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9957f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
9967f058e85SJayachandran C	select CEVT_R4K
9977f058e85SJayachandran C	select CSRC_R4K
99867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
999b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10007f058e85SJayachandran C	select SYNC_R4K
10017f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
10028f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10038f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10047f058e85SJayachandran C	help
10057f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
10067f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
10077f058e85SJayachandran C
10081c773ea4SJayachandran Cconfig NLM_XLP_BOARD
10091c773ea4SJayachandran C	bool "Netlogic XLP based systems"
10101c773ea4SJayachandran C	select BOOT_ELF32
10111c773ea4SJayachandran C	select NLM_COMMON
10121c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
10131c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
1014eb01d42aSChristoph Hellwig	select HAVE_PCI
10151c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10161c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1017d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1018d30a2b47SLinus Walleij	select GPIOLIB
10191c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10201c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
10211c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10221c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
10231c773ea4SJayachandran C	select CEVT_R4K
10241c773ea4SJayachandran C	select CSRC_R4K
102567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1026b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10271c773ea4SJayachandran C	select SYNC_R4K
10281c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
10292f6528e1SJayachandran C	select USE_OF
10308f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10318f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10321c773ea4SJayachandran C	help
10331c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
10341c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
10351c773ea4SJayachandran C
10361da177e4SLinus Torvaldsendchoice
10371da177e4SLinus Torvalds
1038e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10393b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1040d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1041a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1042e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10438945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1044eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
1045a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig"
10465e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10478ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10482572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1049af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
1050ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
105129c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
105238b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
105322b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10545e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1055a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
105671e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
105730ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
105830ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10597f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
106038b18f72SRalf Baechle
10615e83d430SRalf Baechleendmenu
10625e83d430SRalf Baechle
10633c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10643c9ee7efSAkinobu Mita	bool
10653c9ee7efSAkinobu Mita	default y
10663c9ee7efSAkinobu Mita
10671da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
10681da177e4SLinus Torvalds	bool
10691da177e4SLinus Torvalds	default y
10701da177e4SLinus Torvalds
1071ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
10721cc89038SAtsushi Nemoto	bool
10731cc89038SAtsushi Nemoto	default y
10741cc89038SAtsushi Nemoto
10751da177e4SLinus Torvalds#
10761da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10771da177e4SLinus Torvalds#
10780e2794b0SRalf Baechleconfig FW_ARC
10791da177e4SLinus Torvalds	bool
10801da177e4SLinus Torvalds
108161ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
108261ed242dSRalf Baechle	bool
108361ed242dSRalf Baechle
10849267a30dSMarc St-Jeanconfig BOOT_RAW
10859267a30dSMarc St-Jean	bool
10869267a30dSMarc St-Jean
1087217dd11eSRalf Baechleconfig CEVT_BCM1480
1088217dd11eSRalf Baechle	bool
1089217dd11eSRalf Baechle
10906457d9fcSYoichi Yuasaconfig CEVT_DS1287
10916457d9fcSYoichi Yuasa	bool
10926457d9fcSYoichi Yuasa
10931097c6acSYoichi Yuasaconfig CEVT_GT641XX
10941097c6acSYoichi Yuasa	bool
10951097c6acSYoichi Yuasa
109642f77542SRalf Baechleconfig CEVT_R4K
109742f77542SRalf Baechle	bool
109842f77542SRalf Baechle
1099217dd11eSRalf Baechleconfig CEVT_SB1250
1100217dd11eSRalf Baechle	bool
1101217dd11eSRalf Baechle
1102229f773eSAtsushi Nemotoconfig CEVT_TXX9
1103229f773eSAtsushi Nemoto	bool
1104229f773eSAtsushi Nemoto
1105217dd11eSRalf Baechleconfig CSRC_BCM1480
1106217dd11eSRalf Baechle	bool
1107217dd11eSRalf Baechle
11084247417dSYoichi Yuasaconfig CSRC_IOASIC
11094247417dSYoichi Yuasa	bool
11104247417dSYoichi Yuasa
1111940f6b48SRalf Baechleconfig CSRC_R4K
111238586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1113940f6b48SRalf Baechle	bool
1114940f6b48SRalf Baechle
1115217dd11eSRalf Baechleconfig CSRC_SB1250
1116217dd11eSRalf Baechle	bool
1117217dd11eSRalf Baechle
1118a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1119a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1120a7f4df4eSAlex Smith
1121a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1122d30a2b47SLinus Walleij	select GPIOLIB
1123a9aec7feSAtsushi Nemoto	bool
1124a9aec7feSAtsushi Nemoto
11250e2794b0SRalf Baechleconfig FW_CFE
1126df78b5c8SAurelien Jarno	bool
1127df78b5c8SAurelien Jarno
112840e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
112940e084a5SRalf Baechle	bool
113040e084a5SRalf Baechle
1131885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT
1132f3ecc0ffSChristoph Hellwig	select ARCH_HAS_DMA_COHERENCE_H
1133885014bcSFelix Fietkau	select DMA_NONCOHERENT
1134885014bcSFelix Fietkau	bool
1135885014bcSFelix Fietkau
113620d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
113720d33064SPaul Burton	bool
1138347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11395748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
114020d33064SPaul Burton
11411da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11421da177e4SLinus Torvalds	bool
1143db91427bSChristoph Hellwig	#
1144db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1145db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1146db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1147db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1148db91427bSChristoph Hellwig	# significant advantages.
1149db91427bSChristoph Hellwig	#
1150419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1151fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1152f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1153fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
115434dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
115534dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
11564ce588cdSRalf Baechle
115736a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11581da177e4SLinus Torvalds	bool
11591da177e4SLinus Torvalds
11601b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1161dbb74540SRalf Baechle	bool
1162dbb74540SRalf Baechle
11631da177e4SLinus Torvaldsconfig MIPS_BONITO64
11641da177e4SLinus Torvalds	bool
11651da177e4SLinus Torvalds
11661da177e4SLinus Torvaldsconfig MIPS_MSC
11671da177e4SLinus Torvalds	bool
11681da177e4SLinus Torvalds
116939b8d525SRalf Baechleconfig SYNC_R4K
117039b8d525SRalf Baechle	bool
117139b8d525SRalf Baechle
1172ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1173d388d685SMaciej W. Rozycki	def_bool n
1174d388d685SMaciej W. Rozycki
11754e0748f5SMarkos Chandrasconfig GENERIC_CSUM
117618d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
11774e0748f5SMarkos Chandras
11788313da30SRalf Baechleconfig GENERIC_ISA_DMA
11798313da30SRalf Baechle	bool
11808313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1181a35bee8aSNamhyung Kim	select ISA_DMA_API
11828313da30SRalf Baechle
1183aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1184aa414dffSRalf Baechle	bool
11858313da30SRalf Baechle	select GENERIC_ISA_DMA
1186aa414dffSRalf Baechle
118778bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
118878bdbbacSMasahiro Yamada	bool
118978bdbbacSMasahiro Yamada
119078bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
119178bdbbacSMasahiro Yamada	bool
119278bdbbacSMasahiro Yamada
119378bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
119478bdbbacSMasahiro Yamada	bool
119578bdbbacSMasahiro Yamada
1196a35bee8aSNamhyung Kimconfig ISA_DMA_API
1197a35bee8aSNamhyung Kim	bool
1198a35bee8aSNamhyung Kim
1199465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1200465aaed0SDavid Daney	bool
1201465aaed0SDavid Daney
12028c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
12038c530ea3SMatt Redfearn	bool
12048c530ea3SMatt Redfearn	help
12058c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
12068c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
12078c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
12088c530ea3SMatt Redfearn
1209f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1210f381bf6dSDavid Daney	def_bool y
1211f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1212f381bf6dSDavid Daney
1213f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1214f381bf6dSDavid Daney	def_bool y
1215f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1216f381bf6dSDavid Daney
1217f381bf6dSDavid Daney
12185e83d430SRalf Baechle#
12196b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
12205e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
12215e83d430SRalf Baechle# choice statement should be more obvious to the user.
12225e83d430SRalf Baechle#
12235e83d430SRalf Baechlechoice
12246b2aac42SMasanari Iida	prompt "Endianness selection"
12251da177e4SLinus Torvalds	help
12261da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12275e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12283cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12295e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12303dde6ad8SDavid Sterba	  one or the other endianness.
12315e83d430SRalf Baechle
12325e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12335e83d430SRalf Baechle	bool "Big endian"
12345e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12355e83d430SRalf Baechle
12365e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12375e83d430SRalf Baechle	bool "Little endian"
12385e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12395e83d430SRalf Baechle
12405e83d430SRalf Baechleendchoice
12415e83d430SRalf Baechle
124222b0763aSDavid Daneyconfig EXPORT_UASM
124322b0763aSDavid Daney	bool
124422b0763aSDavid Daney
12452116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12462116245eSRalf Baechle	bool
12472116245eSRalf Baechle
12485e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12495e83d430SRalf Baechle	bool
12505e83d430SRalf Baechle
12515e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12525e83d430SRalf Baechle	bool
12531da177e4SLinus Torvalds
12549cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12559cffd154SDavid Daney	bool
125645e03e62SDaniel Silsby	depends on CPU_SUPPORTS_HUGEPAGES
12579cffd154SDavid Daney	default y
12589cffd154SDavid Daney
1259aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1260aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1261aa1762f4SDavid Daney
12621da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K
12631da177e4SLinus Torvalds	bool
12641da177e4SLinus Torvalds
12659267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12669267a30dSMarc St-Jean	bool
12679267a30dSMarc St-Jean
12689267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12699267a30dSMarc St-Jean	bool
12709267a30dSMarc St-Jean
12718420fd00SAtsushi Nemotoconfig IRQ_TXX9
12728420fd00SAtsushi Nemoto	bool
12738420fd00SAtsushi Nemoto
1274d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1275d5ab1a69SYoichi Yuasa	bool
1276d5ab1a69SYoichi Yuasa
1277252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
12781da177e4SLinus Torvalds	bool
12791da177e4SLinus Torvalds
1280a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1281a57140e9SThomas Bogendoerfer	bool
1282a57140e9SThomas Bogendoerfer
12839267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
12849267a30dSMarc St-Jean	bool
12859267a30dSMarc St-Jean
1286a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1287a7e07b1aSMarkos Chandras	bool
1288a7e07b1aSMarkos Chandras
12891da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
12901da177e4SLinus Torvalds	bool
12911da177e4SLinus Torvalds
1292e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1293e2defae5SThomas Bogendoerfer	bool
1294e2defae5SThomas Bogendoerfer
12955b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
12965b438c44SThomas Bogendoerfer	bool
12975b438c44SThomas Bogendoerfer
1298e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1299e2defae5SThomas Bogendoerfer	bool
1300e2defae5SThomas Bogendoerfer
1301e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1302e2defae5SThomas Bogendoerfer	bool
1303e2defae5SThomas Bogendoerfer
1304e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1305e2defae5SThomas Bogendoerfer	bool
1306e2defae5SThomas Bogendoerfer
1307e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1308e2defae5SThomas Bogendoerfer	bool
1309e2defae5SThomas Bogendoerfer
1310e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1311e2defae5SThomas Bogendoerfer	bool
1312e2defae5SThomas Bogendoerfer
13130e2794b0SRalf Baechleconfig FW_ARC32
13145e83d430SRalf Baechle	bool
13155e83d430SRalf Baechle
1316aaa9fad3SPaul Bolleconfig FW_SNIPROM
1317231a35d3SThomas Bogendoerfer	bool
1318231a35d3SThomas Bogendoerfer
13191da177e4SLinus Torvaldsconfig BOOT_ELF32
13201da177e4SLinus Torvalds	bool
13211da177e4SLinus Torvalds
1322930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1323930beb5aSFlorian Fainelli	bool
1324930beb5aSFlorian Fainelli
1325930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1326930beb5aSFlorian Fainelli	bool
1327930beb5aSFlorian Fainelli
1328930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1329930beb5aSFlorian Fainelli	bool
1330930beb5aSFlorian Fainelli
1331930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1332930beb5aSFlorian Fainelli	bool
1333930beb5aSFlorian Fainelli
13341da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13351da177e4SLinus Torvalds	int
1336a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13375432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13385432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13395432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13401da177e4SLinus Torvalds	default "5"
13411da177e4SLinus Torvalds
1342e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1343e9422427SThomas Bogendoerfer	bool
1344e9422427SThomas Bogendoerfer
13451da177e4SLinus Torvaldsconfig ARC_CONSOLE
13461da177e4SLinus Torvalds	bool "ARC console support"
1347e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13481da177e4SLinus Torvalds
13491da177e4SLinus Torvaldsconfig ARC_MEMORY
13501da177e4SLinus Torvalds	bool
13511da177e4SLinus Torvalds
13521da177e4SLinus Torvaldsconfig ARC_PROMLIB
13531da177e4SLinus Torvalds	bool
13541da177e4SLinus Torvalds
13550e2794b0SRalf Baechleconfig FW_ARC64
13561da177e4SLinus Torvalds	bool
13571da177e4SLinus Torvalds
13581da177e4SLinus Torvaldsconfig BOOT_ELF64
13591da177e4SLinus Torvalds	bool
13601da177e4SLinus Torvalds
13611da177e4SLinus Torvaldsmenu "CPU selection"
13621da177e4SLinus Torvalds
13631da177e4SLinus Torvaldschoice
13641da177e4SLinus Torvalds	prompt "CPU type"
13651da177e4SLinus Torvalds	default CPU_R4X00
13661da177e4SLinus Torvalds
1367268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1368caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1369268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1370d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
137151522217SJiaxun Yang	select CPU_MIPSR2
137251522217SJiaxun Yang	select CPU_HAS_PREFETCH
13730e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
13740e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
13750e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
13767507445bSHuacai Chen	select CPU_SUPPORTS_MSA
137751522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
137851522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
13790e476d91SHuacai Chen	select WEAK_ORDERING
13800e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
13817507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1382b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
138317c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1384d30a2b47SLinus Walleij	select GPIOLIB
138509230cbcSChristoph Hellwig	select SWIOTLB
13860f78355cSHuacai Chen	select HAVE_KVM
13870e476d91SHuacai Chen	help
1388caed1d1bSHuacai Chen		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1389caed1d1bSHuacai Chen		cores implements the MIPS64R2 instruction set with many extensions,
1390caed1d1bSHuacai Chen		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1391caed1d1bSHuacai Chen		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1392caed1d1bSHuacai Chen		Loongson-2E/2F is not covered here and will be removed in future.
13930e476d91SHuacai Chen
1394caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1395caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
13961e820da3SHuacai Chen	default n
1397268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
13981e820da3SHuacai Chen	help
1399caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
14001e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1401268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
14021e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
14031e820da3SHuacai Chen	  Fast TLB refill support, etc.
14041e820da3SHuacai Chen
14051e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14061e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14071e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1408caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
14091e820da3SHuacai Chen
1410e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1411caed1d1bSHuacai Chen	bool "Old Loongson-3 LLSC Workarounds"
1412e02e07e3SHuacai Chen	default y if SMP
1413268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1414e02e07e3SHuacai Chen	help
1415caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1416e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1417e02e07e3SHuacai Chen
1418caed1d1bSHuacai Chen	  Newer Loongson-3 will fix these issues and no workarounds are needed.
1419e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1420e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1421e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1422e02e07e3SHuacai Chen
1423e02e07e3SHuacai Chen	  If unsure, please say Y.
1424e02e07e3SHuacai Chen
1425ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1426ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1427ec7a9318SWANG Xuerui	default y
1428ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1429ec7a9318SWANG Xuerui	help
1430ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1431ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1432ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1433ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1434ec7a9318SWANG Xuerui
1435ec7a9318SWANG Xuerui	  If unsure, please say Y.
1436ec7a9318SWANG Xuerui
14373702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14383702bba5SWu Zhangjin	bool "Loongson 2E"
14393702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1440268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
14412a21c730SFuxin Zhang	help
14422a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14432a21c730SFuxin Zhang	  with many extensions.
14442a21c730SFuxin Zhang
144525985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14466f7a251aSWu Zhangjin	  bonito64.
14476f7a251aSWu Zhangjin
14486f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14496f7a251aSWu Zhangjin	bool "Loongson 2F"
14506f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1451268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
1452d30a2b47SLinus Walleij	select GPIOLIB
14536f7a251aSWu Zhangjin	help
14546f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14556f7a251aSWu Zhangjin	  with many extensions.
14566f7a251aSWu Zhangjin
14576f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14586f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14596f7a251aSWu Zhangjin	  Loongson2E.
14606f7a251aSWu Zhangjin
1461ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1462ca585cf9SKelvin Cheung	bool "Loongson 1B"
1463ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1464b2afb64cSHuacai Chen	select CPU_LOONGSON32
14659ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1466ca585cf9SKelvin Cheung	help
1467ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1468968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1469968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1470ca585cf9SKelvin Cheung
147112e3280bSYang Lingconfig CPU_LOONGSON1C
147212e3280bSYang Ling	bool "Loongson 1C"
147312e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1474b2afb64cSHuacai Chen	select CPU_LOONGSON32
147512e3280bSYang Ling	select LEDS_GPIO_REGISTER
147612e3280bSYang Ling	help
147712e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1478968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1479968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
148012e3280bSYang Ling
14816e760c8dSRalf Baechleconfig CPU_MIPS32_R1
14826e760c8dSRalf Baechle	bool "MIPS32 Release 1"
14837cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
14846e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1485797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1486ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14876e760c8dSRalf Baechle	help
14885e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14891e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14901e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14911e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14921e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14931e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
14941e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
14951e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
14961e5f1caaSRalf Baechle	  performance.
14971e5f1caaSRalf Baechle
14981e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
14991e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
15007cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
15011e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1502797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1503ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1504a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
15052235a54dSSanjay Lal	select HAVE_KVM
15061e5f1caaSRalf Baechle	help
15075e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15086e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15096e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15106e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15116e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15121da177e4SLinus Torvalds
1513ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1514ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1515ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1516ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1517ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1518ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1519ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1520ab7c01fdSSerge Semin	select HAVE_KVM
1521ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1522ab7c01fdSSerge Semin	help
1523ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1524ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1525ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1526ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1527ab7c01fdSSerge Semin
15287fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1529674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15307fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15317fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
153218d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15337fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15347fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15357fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15367fd08ca5SLeonid Yegoshin	select HAVE_KVM
15377fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15387fd08ca5SLeonid Yegoshin	help
15397fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15407fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15417fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15427fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15437fd08ca5SLeonid Yegoshin
15446e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15456e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15467cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1547797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1548ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1549ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1550ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15519cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15526e760c8dSRalf Baechle	help
15536e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15546e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15556e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15566e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15576e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15581e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15591e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15601e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15611e5f1caaSRalf Baechle	  performance.
15621e5f1caaSRalf Baechle
15631e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15641e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15657cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1566797798c1SRalf Baechle	select CPU_HAS_PREFETCH
15671e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15681e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1569ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15709cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1571a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
157240a2df49SJames Hogan	select HAVE_KVM
15731e5f1caaSRalf Baechle	help
15741e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15751e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15761e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15771e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15781e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15791da177e4SLinus Torvalds
1580ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1581ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1582ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1583ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1584ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1585ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1586ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1587ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1588ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1589ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1590ab7c01fdSSerge Semin	select HAVE_KVM
1591ab7c01fdSSerge Semin	help
1592ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1593ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1594ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1595ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1596ab7c01fdSSerge Semin
15977fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1598674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
15997fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
16007fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
160118d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
16027fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
16037fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
16047fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1605afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
16067fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
16072e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
160840a2df49SJames Hogan	select HAVE_KVM
16097fd08ca5SLeonid Yegoshin	help
16107fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
16117fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
16127fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
16137fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
16147fd08ca5SLeonid Yegoshin
1615281e3aeaSSerge Seminconfig CPU_P5600
1616281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1617281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1618281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1619281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1620281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1621281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1622281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1623281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1624281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1625281e3aeaSSerge Semin	select HAVE_KVM
1626281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1627281e3aeaSSerge Semin	help
1628281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1629281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1630281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1631281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1632281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1633281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1634281e3aeaSSerge Semin	  eJTAG and PDtrace.
1635281e3aeaSSerge Semin
16361da177e4SLinus Torvaldsconfig CPU_R3000
16371da177e4SLinus Torvalds	bool "R3000"
16387cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1639f7062ddbSRalf Baechle	select CPU_HAS_WB
164054746829SPaul Burton	select CPU_R3K_TLB
1641ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1642797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
16431da177e4SLinus Torvalds	help
16441da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
16451da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
16461da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
16471da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
16481da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
16491da177e4SLinus Torvalds	  try to recompile with R3000.
16501da177e4SLinus Torvalds
16511da177e4SLinus Torvaldsconfig CPU_TX39XX
16521da177e4SLinus Torvalds	bool "R39XX"
16537cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1654ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
165554746829SPaul Burton	select CPU_R3K_TLB
16561da177e4SLinus Torvalds
16571da177e4SLinus Torvaldsconfig CPU_VR41XX
16581da177e4SLinus Torvalds	bool "R41xx"
16597cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1660ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1661ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16621da177e4SLinus Torvalds	help
16635e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16641da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16651da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16661da177e4SLinus Torvalds	  processor or vice versa.
16671da177e4SLinus Torvalds
16681da177e4SLinus Torvaldsconfig CPU_R4X00
16691da177e4SLinus Torvalds	bool "R4x00"
16707cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1671ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1672ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1673970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16741da177e4SLinus Torvalds	help
16751da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
16761da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
16771da177e4SLinus Torvalds
16781da177e4SLinus Torvaldsconfig CPU_TX49XX
16791da177e4SLinus Torvalds	bool "R49XX"
16807cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1681de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1682ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1683ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1684970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16851da177e4SLinus Torvalds
16861da177e4SLinus Torvaldsconfig CPU_R5000
16871da177e4SLinus Torvalds	bool "R5000"
16887cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1689ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1690ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1691970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16921da177e4SLinus Torvalds	help
16931da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
16941da177e4SLinus Torvalds
1695542c1020SShinya Kuribayashiconfig CPU_R5500
1696542c1020SShinya Kuribayashi	bool "R5500"
1697542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1698542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1699542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
17009cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1701542c1020SShinya Kuribayashi	help
1702542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1703542c1020SShinya Kuribayashi	  instruction set.
1704542c1020SShinya Kuribayashi
17051da177e4SLinus Torvaldsconfig CPU_NEVADA
17061da177e4SLinus Torvalds	bool "RM52xx"
17077cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1708ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1709ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1710970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17111da177e4SLinus Torvalds	help
17121da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
17131da177e4SLinus Torvalds
17141da177e4SLinus Torvaldsconfig CPU_R10000
17151da177e4SLinus Torvalds	bool "R10000"
17167cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
17175e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1718ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1719ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1720797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1721970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17221da177e4SLinus Torvalds	help
17231da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
17241da177e4SLinus Torvalds
17251da177e4SLinus Torvaldsconfig CPU_RM7000
17261da177e4SLinus Torvalds	bool "RM7000"
17277cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
17285e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1729ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1730ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1731797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1732970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17331da177e4SLinus Torvalds
17341da177e4SLinus Torvaldsconfig CPU_SB1
17351da177e4SLinus Torvalds	bool "SB1"
17367cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1737ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1738ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1739797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1740970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17410004a9dfSRalf Baechle	select WEAK_ORDERING
17421da177e4SLinus Torvalds
1743a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1744a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17455e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1746a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1747a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1748a86c7f72SDavid Daney	select WEAK_ORDERING
1749a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17509cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1751df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1752df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1753930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17540ae3abcdSJames Hogan	select HAVE_KVM
1755a86c7f72SDavid Daney	help
1756a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1757a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1758a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1759a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1760a86c7f72SDavid Daney
1761cd746249SJonas Gorskiconfig CPU_BMIPS
1762cd746249SJonas Gorski	bool "Broadcom BMIPS"
1763cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1764cd746249SJonas Gorski	select CPU_MIPS32
1765fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1766cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1767cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1768cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1769cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1770cd746249SJonas Gorski	select DMA_NONCOHERENT
177167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1772cd746249SJonas Gorski	select SWAP_IO_SPACE
1773cd746249SJonas Gorski	select WEAK_ORDERING
1774c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
177569aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1776a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1777a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1778c1c0c461SKevin Cernekee	help
1779fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1780c1c0c461SKevin Cernekee
17817f058e85SJayachandran Cconfig CPU_XLR
17827f058e85SJayachandran C	bool "Netlogic XLR SoC"
17837f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
17847f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17857f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17867f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1787970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17887f058e85SJayachandran C	select WEAK_ORDERING
17897f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17907f058e85SJayachandran C	help
17917f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
17921c773ea4SJayachandran C
17931c773ea4SJayachandran Cconfig CPU_XLP
17941c773ea4SJayachandran C	bool "Netlogic XLP SoC"
17951c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
17961c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17971c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17981c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
17991c773ea4SJayachandran C	select WEAK_ORDERING
18001c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
18011c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1802d6504846SJayachandran C	select CPU_MIPSR2
1803ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
18042db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
18051c773ea4SJayachandran C	help
18061c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
18071da177e4SLinus Torvaldsendchoice
18081da177e4SLinus Torvalds
1809a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1810a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1811a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1812281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1813281e3aeaSSerge Semin		   CPU_P5600
1814a6e18781SLeonid Yegoshin	help
1815a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1816a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1817a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1818a6e18781SLeonid Yegoshin
1819a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1820a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1821a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1822a6e18781SLeonid Yegoshin	select EVA
1823a6e18781SLeonid Yegoshin	default y
1824a6e18781SLeonid Yegoshin	help
1825a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1826a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1827a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1828a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1829a6e18781SLeonid Yegoshin
1830c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1831c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1832c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1833281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1834c5b36783SSteven J. Hill	help
1835c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1836c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1837c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1838c5b36783SSteven J. Hill
1839c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1840c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1841c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1842c5b36783SSteven J. Hill	depends on !EVA
1843c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1844c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1845c5b36783SSteven J. Hill	select XPA
1846c5b36783SSteven J. Hill	select HIGHMEM
1847d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1848c5b36783SSteven J. Hill	default n
1849c5b36783SSteven J. Hill	help
1850c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1851c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1852c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1853c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1854c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1855c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1856c5b36783SSteven J. Hill
1857622844bfSWu Zhangjinif CPU_LOONGSON2F
1858622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1859622844bfSWu Zhangjin	bool
1860622844bfSWu Zhangjin
1861622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1862622844bfSWu Zhangjin	bool
1863622844bfSWu Zhangjin
1864622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1865622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1866622844bfSWu Zhangjin	default y
1867622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1868622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1869622844bfSWu Zhangjin	help
1870622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1871622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1872622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1873622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1874622844bfSWu Zhangjin
1875622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1876622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1877622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1878622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1879622844bfSWu Zhangjin	  systems.
1880622844bfSWu Zhangjin
1881622844bfSWu Zhangjin	  If unsure, please say Y.
1882622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1883622844bfSWu Zhangjin
18841b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
18851b93b3c3SWu Zhangjin	bool
18861b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
18871b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
188831c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
18891b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1890fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
18914e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
1892a510b616SPaul Cercueil	select HAVE_KERNEL_ZSTD
18931b93b3c3SWu Zhangjin
18941b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
18951b93b3c3SWu Zhangjin	bool
18961b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
18971b93b3c3SWu Zhangjin
1898dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1899dbb98314SAlban Bedel	bool
1900dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1901dbb98314SAlban Bedel
1902268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
19033702bba5SWu Zhangjin	bool
19043702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
19053702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
19063702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1907970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1908e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
19093702bba5SWu Zhangjin
1910b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1911ca585cf9SKelvin Cheung	bool
1912ca585cf9SKelvin Cheung	select CPU_MIPS32
19137e280f6bSJiaxun Yang	select CPU_MIPSR2
1914ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1915ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1916ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1917f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1918ca585cf9SKelvin Cheung
1919fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
192004fa8bf7SJonas Gorski	select SMP_UP if SMP
19211bbb6c1bSKevin Cernekee	bool
1922cd746249SJonas Gorski
1923cd746249SJonas Gorskiconfig CPU_BMIPS4350
1924cd746249SJonas Gorski	bool
1925cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1926cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1927cd746249SJonas Gorski
1928cd746249SJonas Gorskiconfig CPU_BMIPS4380
1929cd746249SJonas Gorski	bool
1930bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1931cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1932cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1933b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1934cd746249SJonas Gorski
1935cd746249SJonas Gorskiconfig CPU_BMIPS5000
1936cd746249SJonas Gorski	bool
1937cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1938bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1939cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1940cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1941b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19421bbb6c1bSKevin Cernekee
1943268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
19440e476d91SHuacai Chen	bool
19450e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1946b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19470e476d91SHuacai Chen
19483702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19492a21c730SFuxin Zhang	bool
19502a21c730SFuxin Zhang
19516f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19526f7a251aSWu Zhangjin	bool
195355045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
195455045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
19556f7a251aSWu Zhangjin
1956ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1957ca585cf9SKelvin Cheung	bool
1958ca585cf9SKelvin Cheung
195912e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
196012e3280bSYang Ling	bool
196112e3280bSYang Ling
19627cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
19637cf8053bSRalf Baechle	bool
19647cf8053bSRalf Baechle
19657cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
19667cf8053bSRalf Baechle	bool
19677cf8053bSRalf Baechle
1968a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1969a6e18781SLeonid Yegoshin	bool
1970a6e18781SLeonid Yegoshin
1971c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1972c5b36783SSteven J. Hill	bool
19739ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1974c5b36783SSteven J. Hill
19757fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
19767fd08ca5SLeonid Yegoshin	bool
19779ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19787fd08ca5SLeonid Yegoshin
19797cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
19807cf8053bSRalf Baechle	bool
19817cf8053bSRalf Baechle
19827cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
19837cf8053bSRalf Baechle	bool
19847cf8053bSRalf Baechle
19857fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
19867fd08ca5SLeonid Yegoshin	bool
19879ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19887fd08ca5SLeonid Yegoshin
1989281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
1990281e3aeaSSerge Semin	bool
1991281e3aeaSSerge Semin	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1992281e3aeaSSerge Semin
19937cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
19947cf8053bSRalf Baechle	bool
19957cf8053bSRalf Baechle
19967cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
19977cf8053bSRalf Baechle	bool
19987cf8053bSRalf Baechle
19997cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
20007cf8053bSRalf Baechle	bool
20017cf8053bSRalf Baechle
20027cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
20037cf8053bSRalf Baechle	bool
20047cf8053bSRalf Baechle
20057cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
20067cf8053bSRalf Baechle	bool
20077cf8053bSRalf Baechle
20087cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
20097cf8053bSRalf Baechle	bool
20107cf8053bSRalf Baechle
2011542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
2012542c1020SShinya Kuribayashi	bool
2013542c1020SShinya Kuribayashi
20147cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
20157cf8053bSRalf Baechle	bool
20167cf8053bSRalf Baechle
20177cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
20187cf8053bSRalf Baechle	bool
20199ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20207cf8053bSRalf Baechle
20217cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
20227cf8053bSRalf Baechle	bool
20237cf8053bSRalf Baechle
20247cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
20257cf8053bSRalf Baechle	bool
20267cf8053bSRalf Baechle
20275e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
20285e683389SDavid Daney	bool
20295e683389SDavid Daney
2030cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
2031c1c0c461SKevin Cernekee	bool
2032c1c0c461SKevin Cernekee
2033fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
2034c1c0c461SKevin Cernekee	bool
2035cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2036c1c0c461SKevin Cernekee
2037c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2038c1c0c461SKevin Cernekee	bool
2039cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2040c1c0c461SKevin Cernekee
2041c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2042c1c0c461SKevin Cernekee	bool
2043cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2044c1c0c461SKevin Cernekee
2045c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2046c1c0c461SKevin Cernekee	bool
2047cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2048f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2049c1c0c461SKevin Cernekee
20507f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20517f058e85SJayachandran C	bool
20527f058e85SJayachandran C
20531c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20541c773ea4SJayachandran C	bool
20551c773ea4SJayachandran C
205617099b11SRalf Baechle#
205717099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
205817099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
205917099b11SRalf Baechle#
20600004a9dfSRalf Baechleconfig WEAK_ORDERING
20610004a9dfSRalf Baechle	bool
206217099b11SRalf Baechle
206317099b11SRalf Baechle#
206417099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
206517099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
206617099b11SRalf Baechle#
206717099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
206817099b11SRalf Baechle	bool
20695e83d430SRalf Baechleendmenu
20705e83d430SRalf Baechle
20715e83d430SRalf Baechle#
20725e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
20735e83d430SRalf Baechle#
20745e83d430SRalf Baechleconfig CPU_MIPS32
20755e83d430SRalf Baechle	bool
2076ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
2077281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
20785e83d430SRalf Baechle
20795e83d430SRalf Baechleconfig CPU_MIPS64
20805e83d430SRalf Baechle	bool
2081ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2082ab7c01fdSSerge Semin		     CPU_MIPS64_R6
20835e83d430SRalf Baechle
20845e83d430SRalf Baechle#
208557eeacedSPaul Burton# These indicate the revision of the architecture
20865e83d430SRalf Baechle#
20875e83d430SRalf Baechleconfig CPU_MIPSR1
20885e83d430SRalf Baechle	bool
20895e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
20905e83d430SRalf Baechle
20915e83d430SRalf Baechleconfig CPU_MIPSR2
20925e83d430SRalf Baechle	bool
2093a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
20948256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2095ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2096a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20975e83d430SRalf Baechle
2098ab7c01fdSSerge Seminconfig CPU_MIPSR5
2099ab7c01fdSSerge Semin	bool
2100281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2101ab7c01fdSSerge Semin	select CPU_HAS_RIXI
2102ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2103ab7c01fdSSerge Semin	select MIPS_SPRAM
2104ab7c01fdSSerge Semin
21057fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
21067fd08ca5SLeonid Yegoshin	bool
21077fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
21088256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2109ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
211087321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
21112db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
21124a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2113a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21145e83d430SRalf Baechle
211557eeacedSPaul Burtonconfig TARGET_ISA_REV
211657eeacedSPaul Burton	int
211757eeacedSPaul Burton	default 1 if CPU_MIPSR1
211857eeacedSPaul Burton	default 2 if CPU_MIPSR2
2119ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
212057eeacedSPaul Burton	default 6 if CPU_MIPSR6
212157eeacedSPaul Burton	default 0
212257eeacedSPaul Burton	help
212357eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
212457eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
212557eeacedSPaul Burton
2126a6e18781SLeonid Yegoshinconfig EVA
2127a6e18781SLeonid Yegoshin	bool
2128a6e18781SLeonid Yegoshin
2129c5b36783SSteven J. Hillconfig XPA
2130c5b36783SSteven J. Hill	bool
2131c5b36783SSteven J. Hill
21325e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
21335e83d430SRalf Baechle	bool
21345e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
21355e83d430SRalf Baechle	bool
21365e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
21375e83d430SRalf Baechle	bool
21385e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
21395e83d430SRalf Baechle	bool
214055045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
214155045ff5SWu Zhangjin	bool
214255045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
214355045ff5SWu Zhangjin	bool
21449cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
21459cffd154SDavid Daney	bool
2146171543e7SDaniel Silsby	depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
214782622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
214882622284SDavid Daney	bool
2149cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21505e83d430SRalf Baechle
21518192c9eaSDavid Daney#
21528192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21538192c9eaSDavid Daney#
21548192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21558192c9eaSDavid Daney	bool
2156679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21578192c9eaSDavid Daney
21585e83d430SRalf Baechlemenu "Kernel type"
21595e83d430SRalf Baechle
21605e83d430SRalf Baechlechoice
21615e83d430SRalf Baechle	prompt "Kernel code model"
21625e83d430SRalf Baechle	help
21635e83d430SRalf Baechle	  You should only select this option if you have a workload that
21645e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
21655e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
21665e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
21675e83d430SRalf Baechle
21685e83d430SRalf Baechleconfig 32BIT
21695e83d430SRalf Baechle	bool "32-bit kernel"
21705e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
21715e83d430SRalf Baechle	select TRAD_SIGNALS
21725e83d430SRalf Baechle	help
21735e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2174f17c4ca3SRalf Baechle
21755e83d430SRalf Baechleconfig 64BIT
21765e83d430SRalf Baechle	bool "64-bit kernel"
21775e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
21785e83d430SRalf Baechle	help
21795e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
21805e83d430SRalf Baechle
21815e83d430SRalf Baechleendchoice
21825e83d430SRalf Baechle
21832235a54dSSanjay Lalconfig KVM_GUEST
21842235a54dSSanjay Lal	bool "KVM Guest Kernel"
218501edc5e7SJiaxun Yang	depends on CPU_MIPS32_R2
2186f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
21872235a54dSSanjay Lal	help
2188caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2189caa1faa7SJames Hogan	  mode.
21902235a54dSSanjay Lal
2191eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2192eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
21932235a54dSSanjay Lal	depends on KVM_GUEST
2194eda3d33cSJames Hogan	default 100
21952235a54dSSanjay Lal	help
2196eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2197eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2198eda3d33cSJames Hogan	  timer frequency is specified directly.
21992235a54dSSanjay Lal
22001e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
22011e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
22021e321fa9SLeonid Yegoshin	depends on 64BIT
22031e321fa9SLeonid Yegoshin	help
22043377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
22053377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
22063377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
22073377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
22083377e227SAlex Belits	  level of page tables is added which imposes both a memory
22093377e227SAlex Belits	  overhead as well as slower TLB fault handling.
22103377e227SAlex Belits
22111e321fa9SLeonid Yegoshin	  If unsure, say N.
22121e321fa9SLeonid Yegoshin
22131da177e4SLinus Torvaldschoice
22141da177e4SLinus Torvalds	prompt "Kernel page size"
22151da177e4SLinus Torvalds	default PAGE_SIZE_4KB
22161da177e4SLinus Torvalds
22171da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
22181da177e4SLinus Torvalds	bool "4kB"
2219268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
22201da177e4SLinus Torvalds	help
22211da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
22221da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
22231da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
22241da177e4SLinus Torvalds	  recommended for low memory systems.
22251da177e4SLinus Torvalds
22261da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
22271da177e4SLinus Torvalds	bool "8kB"
2228c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
22291e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
22301da177e4SLinus Torvalds	help
22311da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
22321da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2233c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2234c2aeaaeaSPaul Burton	  distribution to support this.
22351da177e4SLinus Torvalds
22361da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
22371da177e4SLinus Torvalds	bool "16kB"
2238714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
22391da177e4SLinus Torvalds	help
22401da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
22411da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2242714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2243714bfad6SRalf Baechle	  Linux distribution to support this.
22441da177e4SLinus Torvalds
2245c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2246c52399beSRalf Baechle	bool "32kB"
2247c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22481e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2249c52399beSRalf Baechle	help
2250c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2251c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2252c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2253c52399beSRalf Baechle	  distribution to support this.
2254c52399beSRalf Baechle
22551da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22561da177e4SLinus Torvalds	bool "64kB"
22573b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22581da177e4SLinus Torvalds	help
22591da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
22601da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
22611da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2262714bfad6SRalf Baechle	  writing this option is still high experimental.
22631da177e4SLinus Torvalds
22641da177e4SLinus Torvaldsendchoice
22651da177e4SLinus Torvalds
2266c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2267c9bace7cSDavid Daney	int "Maximum zone order"
2268e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2269e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2270e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2271e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2272e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2273e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2274ef923a76SPaul Cercueil	range 0 64
2275c9bace7cSDavid Daney	default "11"
2276c9bace7cSDavid Daney	help
2277c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2278c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2279c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2280c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2281c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2282c9bace7cSDavid Daney	  increase this value.
2283c9bace7cSDavid Daney
2284c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2285c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2286c9bace7cSDavid Daney
2287c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2288c9bace7cSDavid Daney	  when choosing a value for this option.
2289c9bace7cSDavid Daney
22901da177e4SLinus Torvaldsconfig BOARD_SCACHE
22911da177e4SLinus Torvalds	bool
22921da177e4SLinus Torvalds
22931da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
22941da177e4SLinus Torvalds	bool
22951da177e4SLinus Torvalds	select BOARD_SCACHE
22961da177e4SLinus Torvalds
22979318c51aSChris Dearman#
22989318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
22999318c51aSChris Dearman#
23009318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
23019318c51aSChris Dearman	bool
23029318c51aSChris Dearman	select BOARD_SCACHE
23039318c51aSChris Dearman
23041da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
23051da177e4SLinus Torvalds	bool
23061da177e4SLinus Torvalds	select BOARD_SCACHE
23071da177e4SLinus Torvalds
23081da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
23091da177e4SLinus Torvalds	bool
23101da177e4SLinus Torvalds	select BOARD_SCACHE
23111da177e4SLinus Torvalds
23121da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
23131da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
23141da177e4SLinus Torvalds	depends on CPU_SB1
23151da177e4SLinus Torvalds	help
23161da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
23171da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
23181da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
23191da177e4SLinus Torvalds
23201da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2321c8094b53SRalf Baechle	bool
23221da177e4SLinus Torvalds
23233165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
23243165c846SFlorian Fainelli	bool
2325c2aeaaeaSPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
23263165c846SFlorian Fainelli
2327c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2328183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2329183b40f9SPaul Burton	default y
2330183b40f9SPaul Burton	help
2331183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2332183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2333183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2334183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2335183b40f9SPaul Burton	  receive a SIGILL.
2336183b40f9SPaul Burton
2337183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2338183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2339183b40f9SPaul Burton
2340183b40f9SPaul Burton	  If unsure, say y.
2341c92e47e5SPaul Burton
234297f7dcbfSPaul Burtonconfig CPU_R2300_FPU
234397f7dcbfSPaul Burton	bool
2344c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
234597f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
234697f7dcbfSPaul Burton
234754746829SPaul Burtonconfig CPU_R3K_TLB
234854746829SPaul Burton	bool
234954746829SPaul Burton
235091405eb6SFlorian Fainelliconfig CPU_R4K_FPU
235191405eb6SFlorian Fainelli	bool
2352c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
235397f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
235491405eb6SFlorian Fainelli
235562cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
235662cedc4fSFlorian Fainelli	bool
235754746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
235862cedc4fSFlorian Fainelli
235959d6ab86SRalf Baechleconfig MIPS_MT_SMP
2360a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
23615cbf9688SPaul Burton	default y
2362527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
236359d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2364d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2365c080faa5SSteven J. Hill	select SYNC_R4K
236659d6ab86SRalf Baechle	select MIPS_MT
236759d6ab86SRalf Baechle	select SMP
236887353d8aSRalf Baechle	select SMP_UP
2369c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2370c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2371399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
237259d6ab86SRalf Baechle	help
2373c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2374c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2375c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2376c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2377c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
237859d6ab86SRalf Baechle
2379f41ae0b2SRalf Baechleconfig MIPS_MT
2380f41ae0b2SRalf Baechle	bool
2381f41ae0b2SRalf Baechle
23820ab7aefcSRalf Baechleconfig SCHED_SMT
23830ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
23840ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
23850ab7aefcSRalf Baechle	default n
23860ab7aefcSRalf Baechle	help
23870ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
23880ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
23890ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
23900ab7aefcSRalf Baechle
23910ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
23920ab7aefcSRalf Baechle	bool
23930ab7aefcSRalf Baechle
2394f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2395f41ae0b2SRalf Baechle	bool
2396f41ae0b2SRalf Baechle
2397f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2398f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2399f088fc84SRalf Baechle	default y
2400b633648cSRalf Baechle	depends on MIPS_MT_SMP
240107cc0c9eSRalf Baechle
2402b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2403b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
24049eaa9a82SPaul Burton	depends on CPU_MIPSR6
2405c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2406b0a668fbSLeonid Yegoshin	default y
2407b0a668fbSLeonid Yegoshin	help
2408b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2409b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
241007edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2411b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2412b0a668fbSLeonid Yegoshin	  final kernel image.
2413b0a668fbSLeonid Yegoshin
2414f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2415f35764e7SJames Hogan	bool
2416f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2417f35764e7SJames Hogan	help
2418f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2419f35764e7SJames Hogan	  physical_memsize.
2420f35764e7SJames Hogan
242107cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
242207cc0c9eSRalf Baechle	bool "VPE loader support."
2423f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
242407cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
242507cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
242607cc0c9eSRalf Baechle	select MIPS_MT
242707cc0c9eSRalf Baechle	help
242807cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
242907cc0c9eSRalf Baechle	  onto another VPE and running it.
2430f088fc84SRalf Baechle
243117a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
243217a1d523SDeng-Cheng Zhu	bool
243317a1d523SDeng-Cheng Zhu	default "y"
243417a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
243517a1d523SDeng-Cheng Zhu
24361a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
24371a2a6d7eSDeng-Cheng Zhu	bool
24381a2a6d7eSDeng-Cheng Zhu	default "y"
24391a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
24401a2a6d7eSDeng-Cheng Zhu
2441e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2442e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2443e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2444e01402b1SRalf Baechle	default y
2445e01402b1SRalf Baechle	help
2446e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2447e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2448e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2449e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2450e01402b1SRalf Baechle
2451e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2452e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2453e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2454e01402b1SRalf Baechle
2455da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2456da615cf6SDeng-Cheng Zhu	bool
2457da615cf6SDeng-Cheng Zhu	default "y"
2458da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2459da615cf6SDeng-Cheng Zhu
24602c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
24612c973ef0SDeng-Cheng Zhu	bool
24622c973ef0SDeng-Cheng Zhu	default "y"
24632c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
24642c973ef0SDeng-Cheng Zhu
24654a16ff4cSRalf Baechleconfig MIPS_CMP
24665cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
24675676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2468b10b43baSMarkos Chandras	select SMP
2469eb9b5141STim Anderson	select SYNC_R4K
2470b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
24714a16ff4cSRalf Baechle	select WEAK_ORDERING
24724a16ff4cSRalf Baechle	default n
24734a16ff4cSRalf Baechle	help
2474044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2475044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2476044505c7SPaul Burton	  its ability to start secondary CPUs.
24774a16ff4cSRalf Baechle
24785cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
24795cac93b3SPaul Burton	  instead of this.
24805cac93b3SPaul Burton
24810ee958e1SPaul Burtonconfig MIPS_CPS
24820ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
24835a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
24840ee958e1SPaul Burton	select MIPS_CM
24851d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
24860ee958e1SPaul Burton	select SMP
24870ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
24881d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2489c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
24900ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
24910ee958e1SPaul Burton	select WEAK_ORDERING
2492d8d3276bSWei Li	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
24930ee958e1SPaul Burton	help
24940ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
24950ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
24960ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
24970ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
24980ee958e1SPaul Burton	  support is unavailable.
24990ee958e1SPaul Burton
25003179d37eSPaul Burtonconfig MIPS_CPS_PM
250139a59593SMarkos Chandras	depends on MIPS_CPS
25023179d37eSPaul Burton	bool
25033179d37eSPaul Burton
25049f98f3ddSPaul Burtonconfig MIPS_CM
25059f98f3ddSPaul Burton	bool
25063c9b4166SPaul Burton	select MIPS_CPC
25079f98f3ddSPaul Burton
25089c38cf44SPaul Burtonconfig MIPS_CPC
25099c38cf44SPaul Burton	bool
25102600990eSRalf Baechle
25111da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
25121da177e4SLinus Torvalds	bool
25131da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
25141da177e4SLinus Torvalds	default y
25151da177e4SLinus Torvalds
25161da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
25171da177e4SLinus Torvalds	bool
25181da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
25191da177e4SLinus Torvalds	default y
25201da177e4SLinus Torvalds
25219e2b5372SMarkos Chandraschoice
25229e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
25239e2b5372SMarkos Chandras
25249e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
25259e2b5372SMarkos Chandras	bool "None"
25269e2b5372SMarkos Chandras	help
25279e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
25289e2b5372SMarkos Chandras
25299693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
25309693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
25319e2b5372SMarkos Chandras	bool "SmartMIPS"
25329693a853SFranck Bui-Huu	help
25339693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
25349693a853SFranck Bui-Huu	  increased security at both hardware and software level for
25359693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
25369693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
25379693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
25389693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
25399693a853SFranck Bui-Huu	  here.
25409693a853SFranck Bui-Huu
2541bce86083SSteven J. Hillconfig CPU_MICROMIPS
25427fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
25439e2b5372SMarkos Chandras	bool "microMIPS"
2544bce86083SSteven J. Hill	help
2545bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2546bce86083SSteven J. Hill	  microMIPS ISA
2547bce86083SSteven J. Hill
25489e2b5372SMarkos Chandrasendchoice
25499e2b5372SMarkos Chandras
2550a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25510ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2552a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2553c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25542a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2555a5e9a69eSPaul Burton	help
2556a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2557a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25581db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
25591db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
25601db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
25611db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
25621db1af84SPaul Burton	  the size & complexity of your kernel.
2563a5e9a69eSPaul Burton
2564a5e9a69eSPaul Burton	  If unsure, say Y.
2565a5e9a69eSPaul Burton
25661da177e4SLinus Torvaldsconfig CPU_HAS_WB
2567f7062ddbSRalf Baechle	bool
2568e01402b1SRalf Baechle
2569df0ac8a4SKevin Cernekeeconfig XKS01
2570df0ac8a4SKevin Cernekee	bool
2571df0ac8a4SKevin Cernekee
2572ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2573ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2574ba9196d2SJiaxun Yang	bool
2575ba9196d2SJiaxun Yang
2576ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2577ba9196d2SJiaxun Yang	bool
2578ba9196d2SJiaxun Yang
25798256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
25808256b17eSFlorian Fainelli	bool
25818256b17eSFlorian Fainelli
258218d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2583932afdeeSYasha Cherikovsky	bool
2584932afdeeSYasha Cherikovsky	help
258518d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2586932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
258718d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
258818d84e2eSAlexander Lobakin	  systems).
2589932afdeeSYasha Cherikovsky
2590f41ae0b2SRalf Baechle#
2591f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2592f41ae0b2SRalf Baechle#
2593e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2594f41ae0b2SRalf Baechle	bool
2595e01402b1SRalf Baechle
2596f41ae0b2SRalf Baechle#
2597f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2598f41ae0b2SRalf Baechle#
2599e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2600f41ae0b2SRalf Baechle	bool
2601e01402b1SRalf Baechle
26021da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
26031da177e4SLinus Torvalds	bool
26041da177e4SLinus Torvalds	depends on !CPU_R3000
26051da177e4SLinus Torvalds	default y
26061da177e4SLinus Torvalds
26071da177e4SLinus Torvalds#
260820d60d99SMaciej W. Rozycki# CPU non-features
260920d60d99SMaciej W. Rozycki#
261020d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
261120d60d99SMaciej W. Rozycki	bool
261220d60d99SMaciej W. Rozycki
261320d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
261420d60d99SMaciej W. Rozycki	bool
261520d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
261620d60d99SMaciej W. Rozycki
261720d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
261820d60d99SMaciej W. Rozycki	bool
261920d60d99SMaciej W. Rozycki
2620071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2621071d2f0bSPaul Burton	bool
2622071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2623071d2f0bSPaul Burton
26244edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
26254edf00a4SPaul Burton	int
26264edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26274edf00a4SPaul Burton	default 0
26284edf00a4SPaul Burton
26294edf00a4SPaul Burtonconfig MIPS_ASID_BITS
26304edf00a4SPaul Burton	int
26312db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
26324edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26334edf00a4SPaul Burton	default 8
26344edf00a4SPaul Burton
26352db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
26362db003a5SPaul Burton	bool
26372db003a5SPaul Burton
26384a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
26394a5dc51eSMarcin Nowakowski	bool
26404a5dc51eSMarcin Nowakowski
2641802b8362SThomas Bogendoerfer# R4600 erratum.  Due to the lack of errata information the exact
2642802b8362SThomas Bogendoerfer# technical details aren't known.  I've experimentally found that disabling
2643802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal
2644802b8362SThomas Bogendoerfer# with the issue.
2645802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP
2646802b8362SThomas Bogendoerfer	bool
2647802b8362SThomas Bogendoerfer
26485e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
26495e5b6527SThomas Bogendoerfer#
26505e5b6527SThomas Bogendoerfer#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
26515e5b6527SThomas Bogendoerfer#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
26525e5b6527SThomas Bogendoerfer#      executed if there is no other dcache activity. If the dcache is
265318ff14c8SColin Ian King#      accessed for another instruction immediately preceding when these
26545e5b6527SThomas Bogendoerfer#      cache instructions are executing, it is possible that the dcache
26555e5b6527SThomas Bogendoerfer#      tag match outputs used by these cache instructions will be
26565e5b6527SThomas Bogendoerfer#      incorrect. These cache instructions should be preceded by at least
26575e5b6527SThomas Bogendoerfer#      four instructions that are not any kind of load or store
26585e5b6527SThomas Bogendoerfer#      instruction.
26595e5b6527SThomas Bogendoerfer#
26605e5b6527SThomas Bogendoerfer#      This is not allowed:    lw
26615e5b6527SThomas Bogendoerfer#                              nop
26625e5b6527SThomas Bogendoerfer#                              nop
26635e5b6527SThomas Bogendoerfer#                              nop
26645e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26655e5b6527SThomas Bogendoerfer#
26665e5b6527SThomas Bogendoerfer#      This is allowed:        lw
26675e5b6527SThomas Bogendoerfer#                              nop
26685e5b6527SThomas Bogendoerfer#                              nop
26695e5b6527SThomas Bogendoerfer#                              nop
26705e5b6527SThomas Bogendoerfer#                              nop
26715e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26725e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP
26735e5b6527SThomas Bogendoerfer	bool
26745e5b6527SThomas Bogendoerfer
267544def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA.
267644def342SThomas Bogendoerfer#
267744def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
267844def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
267944def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty.  These
268044def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss
268144def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer."
268244def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/
268344def342SThomas Bogendoerfer# in .pdf format.)
268444def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP
268544def342SThomas Bogendoerfer	bool
268644def342SThomas Bogendoerfer
268724a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
268824a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following
268924a1c023SThomas Bogendoerfer# operation is not guaranteed."
269024a1c023SThomas Bogendoerfer#
269124a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I
269224a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV
269324a1c023SThomas Bogendoerfer	bool
269424a1c023SThomas Bogendoerfer
2695886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2696886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same
2697886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious
2698886ee136SThomas Bogendoerfer# exceptions.
2699886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS
2700886ee136SThomas Bogendoerfer	bool
2701886ee136SThomas Bogendoerfer
2702256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2703256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically.
2704256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC
2705256ec489SThomas Bogendoerfer	bool
2706256ec489SThomas Bogendoerfer
2707a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction"
2708a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB
2709a7fbed98SThomas Bogendoerfer	bool
2710a7fbed98SThomas Bogendoerfer
271120d60d99SMaciej W. Rozycki#
27121da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
27131da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
27141da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
27151da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
27161da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
27171da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
27181da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
27191da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2720797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2721797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2722797798c1SRalf Baechle#   support.
27231da177e4SLinus Torvalds#
27241da177e4SLinus Torvaldsconfig HIGHMEM
27251da177e4SLinus Torvalds	bool "High Memory Support"
2726a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2727797798c1SRalf Baechle
2728797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2729797798c1SRalf Baechle	bool
2730797798c1SRalf Baechle
2731797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2732797798c1SRalf Baechle	bool
27331da177e4SLinus Torvalds
27349693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
27359693a853SFranck Bui-Huu	bool
27369693a853SFranck Bui-Huu
2737a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2738a6a4834cSSteven J. Hill	bool
2739a6a4834cSSteven J. Hill
2740377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2741377cb1b6SRalf Baechle	bool
2742377cb1b6SRalf Baechle	help
2743377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2744377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2745377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2746377cb1b6SRalf Baechle
2747a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2748a5e9a69eSPaul Burton	bool
2749a5e9a69eSPaul Burton
2750b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2751b4819b59SYoichi Yuasa	def_bool y
2752268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2753b4819b59SYoichi Yuasa
2754b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2755b1c6cd42SAtsushi Nemoto	bool
2756397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
275731473747SAtsushi Nemoto
2758d8cb4e11SRalf Baechleconfig NUMA
2759d8cb4e11SRalf Baechle	bool "NUMA Support"
2760d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2761d8cb4e11SRalf Baechle	help
2762d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2763d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2764d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2765172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2766d8cb4e11SRalf Baechle	  disabled.
2767d8cb4e11SRalf Baechle
2768d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2769d8cb4e11SRalf Baechle	bool
2770d8cb4e11SRalf Baechle
2771f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA
2772f3c560a6SThomas Bogendoerfer	def_bool y
2773f3c560a6SThomas Bogendoerfer	depends on NUMA
2774f3c560a6SThomas Bogendoerfer
2775f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK
2776f3c560a6SThomas Bogendoerfer	def_bool y
2777f3c560a6SThomas Bogendoerfer	depends on NUMA
2778f3c560a6SThomas Bogendoerfer
27798c530ea3SMatt Redfearnconfig RELOCATABLE
27808c530ea3SMatt Redfearn	bool "Relocatable kernel"
2781ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2782ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2783ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2784ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2785a307a4ceSJinyang He		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2786a307a4ceSJinyang He		   CPU_LOONGSON64
27878c530ea3SMatt Redfearn	help
27888c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
27898c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
27908c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
27918c530ea3SMatt Redfearn	  but are discarded at runtime
27928c530ea3SMatt Redfearn
2793069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2794069fd766SMatt Redfearn	hex "Relocation table size"
2795069fd766SMatt Redfearn	depends on RELOCATABLE
2796069fd766SMatt Redfearn	range 0x0 0x01000000
2797a307a4ceSJinyang He	default "0x00200000" if CPU_LOONGSON64
2798069fd766SMatt Redfearn	default "0x00100000"
2799a7f7f624SMasahiro Yamada	help
2800069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2801069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2802069fd766SMatt Redfearn
2803069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2804069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2805069fd766SMatt Redfearn
2806069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2807069fd766SMatt Redfearn
2808069fd766SMatt Redfearn	  If unsure, leave at the default value.
2809069fd766SMatt Redfearn
2810405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2811405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2812405bc8fdSMatt Redfearn	depends on RELOCATABLE
2813a7f7f624SMasahiro Yamada	help
2814405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2815405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2816405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2817405bc8fdSMatt Redfearn	  of kernel internals.
2818405bc8fdSMatt Redfearn
2819405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2820405bc8fdSMatt Redfearn
2821405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2822405bc8fdSMatt Redfearn
2823405bc8fdSMatt Redfearn	  If unsure, say N.
2824405bc8fdSMatt Redfearn
2825405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2826405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2827405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2828405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2829405bc8fdSMatt Redfearn	range 0x0 0x08000000
2830405bc8fdSMatt Redfearn	default "0x01000000"
2831a7f7f624SMasahiro Yamada	help
2832405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2833405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2834405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2835405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2836405bc8fdSMatt Redfearn
2837405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2838405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2839405bc8fdSMatt Redfearn
2840c80d79d7SYasunori Gotoconfig NODES_SHIFT
2841c80d79d7SYasunori Goto	int
2842c80d79d7SYasunori Goto	default "6"
2843c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2844c80d79d7SYasunori Goto
284514f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
284614f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
2847268a2d60SJiaxun Yang	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
284814f70012SDeng-Cheng Zhu	default y
284914f70012SDeng-Cheng Zhu	help
285014f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
285114f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
285214f70012SDeng-Cheng Zhu
2853be8fa1cbSTiezhu Yangconfig DMI
2854be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2855be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2856be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2857be8fa1cbSTiezhu Yang	default y
2858be8fa1cbSTiezhu Yang	help
2859be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2860be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2861be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2862be8fa1cbSTiezhu Yang	  BIOS code.
2863be8fa1cbSTiezhu Yang
28641da177e4SLinus Torvaldsconfig SMP
28651da177e4SLinus Torvalds	bool "Multi-Processing support"
2866e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2867e73ea273SRalf Baechle	help
28681da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
28694a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
28704a474157SRobert Graffham	  than one CPU, say Y.
28711da177e4SLinus Torvalds
28724a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
28731da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
28741da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
28754a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
28761da177e4SLinus Torvalds	  will run faster if you say N here.
28771da177e4SLinus Torvalds
28781da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
28791da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
28801da177e4SLinus Torvalds
288103502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2882ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
28831da177e4SLinus Torvalds
28841da177e4SLinus Torvalds	  If you don't know what to do here, say N.
28851da177e4SLinus Torvalds
28867840d618SMatt Redfearnconfig HOTPLUG_CPU
28877840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
28887840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
28897840d618SMatt Redfearn	help
28907840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
28917840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
28927840d618SMatt Redfearn	  (Note: power management support will enable this option
28937840d618SMatt Redfearn	    automatically on SMP systems. )
28947840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
28957840d618SMatt Redfearn
289687353d8aSRalf Baechleconfig SMP_UP
289787353d8aSRalf Baechle	bool
289887353d8aSRalf Baechle
28994a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
29004a16ff4cSRalf Baechle	bool
29014a16ff4cSRalf Baechle
29020ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
29030ee958e1SPaul Burton	bool
29040ee958e1SPaul Burton
2905e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2906e73ea273SRalf Baechle	bool
2907e73ea273SRalf Baechle
2908130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2909130e2fb7SRalf Baechle	bool
2910130e2fb7SRalf Baechle
2911130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2912130e2fb7SRalf Baechle	bool
2913130e2fb7SRalf Baechle
2914130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2915130e2fb7SRalf Baechle	bool
2916130e2fb7SRalf Baechle
2917130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2918130e2fb7SRalf Baechle	bool
2919130e2fb7SRalf Baechle
2920130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2921130e2fb7SRalf Baechle	bool
2922130e2fb7SRalf Baechle
29231da177e4SLinus Torvaldsconfig NR_CPUS
2924a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2925a91796a9SJayachandran C	range 2 256
29261da177e4SLinus Torvalds	depends on SMP
2927130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2928130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2929130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2930130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2931130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
29321da177e4SLinus Torvalds	help
29331da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
29341da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
29351da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
293672ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
293772ede9b1SAtsushi Nemoto	  and 2 for all others.
29381da177e4SLinus Torvalds
29391da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
294072ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
294172ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
294272ede9b1SAtsushi Nemoto	  power of two.
29431da177e4SLinus Torvalds
2944399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2945399aaa25SAl Cooper	bool
2946399aaa25SAl Cooper
29477820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
29487820b84bSDavid Daney	bool
29497820b84bSDavid Daney
29507820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
29517820b84bSDavid Daney	int
29527820b84bSDavid Daney	depends on SMP
29537820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
29547820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
29557820b84bSDavid Daney
29561723b4a3SAtsushi Nemoto#
29571723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
29581723b4a3SAtsushi Nemoto#
29591723b4a3SAtsushi Nemoto
29601723b4a3SAtsushi Nemotochoice
29611723b4a3SAtsushi Nemoto	prompt "Timer frequency"
29621723b4a3SAtsushi Nemoto	default HZ_250
29631723b4a3SAtsushi Nemoto	help
29641723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
29651723b4a3SAtsushi Nemoto
296667596573SPaul Burton	config HZ_24
296767596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
296867596573SPaul Burton
29691723b4a3SAtsushi Nemoto	config HZ_48
29700f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
29711723b4a3SAtsushi Nemoto
29721723b4a3SAtsushi Nemoto	config HZ_100
29731723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
29741723b4a3SAtsushi Nemoto
29751723b4a3SAtsushi Nemoto	config HZ_128
29761723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
29771723b4a3SAtsushi Nemoto
29781723b4a3SAtsushi Nemoto	config HZ_250
29791723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
29801723b4a3SAtsushi Nemoto
29811723b4a3SAtsushi Nemoto	config HZ_256
29821723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
29831723b4a3SAtsushi Nemoto
29841723b4a3SAtsushi Nemoto	config HZ_1000
29851723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
29861723b4a3SAtsushi Nemoto
29871723b4a3SAtsushi Nemoto	config HZ_1024
29881723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
29891723b4a3SAtsushi Nemoto
29901723b4a3SAtsushi Nemotoendchoice
29911723b4a3SAtsushi Nemoto
299267596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
299367596573SPaul Burton	bool
299467596573SPaul Burton
29951723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
29961723b4a3SAtsushi Nemoto	bool
29971723b4a3SAtsushi Nemoto
29981723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
29991723b4a3SAtsushi Nemoto	bool
30001723b4a3SAtsushi Nemoto
30011723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
30021723b4a3SAtsushi Nemoto	bool
30031723b4a3SAtsushi Nemoto
30041723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
30051723b4a3SAtsushi Nemoto	bool
30061723b4a3SAtsushi Nemoto
30071723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
30081723b4a3SAtsushi Nemoto	bool
30091723b4a3SAtsushi Nemoto
30101723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
30111723b4a3SAtsushi Nemoto	bool
30121723b4a3SAtsushi Nemoto
30131723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
30141723b4a3SAtsushi Nemoto	bool
30151723b4a3SAtsushi Nemoto
30161723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
30171723b4a3SAtsushi Nemoto	bool
301867596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
301967596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
302067596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
302167596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
302267596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
302367596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
302467596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
30251723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
30261723b4a3SAtsushi Nemoto
30271723b4a3SAtsushi Nemotoconfig HZ
30281723b4a3SAtsushi Nemoto	int
302967596573SPaul Burton	default 24 if HZ_24
30301723b4a3SAtsushi Nemoto	default 48 if HZ_48
30311723b4a3SAtsushi Nemoto	default 100 if HZ_100
30321723b4a3SAtsushi Nemoto	default 128 if HZ_128
30331723b4a3SAtsushi Nemoto	default 250 if HZ_250
30341723b4a3SAtsushi Nemoto	default 256 if HZ_256
30351723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
30361723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
30371723b4a3SAtsushi Nemoto
303896685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
303996685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
304096685b17SDeng-Cheng Zhu
3041ea6e942bSAtsushi Nemotoconfig KEXEC
30427d60717eSKees Cook	bool "Kexec system call"
30432965faa5SDave Young	select KEXEC_CORE
3044ea6e942bSAtsushi Nemoto	help
3045ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
3046ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
30473dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
3048ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
3049ea6e942bSAtsushi Nemoto
305001dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
3051ea6e942bSAtsushi Nemoto
3052ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
3053ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
3054bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
3055bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
3056bf220695SGeert Uytterhoeven	  made.
3057ea6e942bSAtsushi Nemoto
30587aa1c8f4SRalf Baechleconfig CRASH_DUMP
30597aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
30607aa1c8f4SRalf Baechle	help
30617aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
30627aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
30637aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
30647aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
30657aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
30667aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
30677aa1c8f4SRalf Baechle	  PHYSICAL_START.
30687aa1c8f4SRalf Baechle
30697aa1c8f4SRalf Baechleconfig PHYSICAL_START
30707aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
30718bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
30727aa1c8f4SRalf Baechle	depends on CRASH_DUMP
30737aa1c8f4SRalf Baechle	help
30747aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
30757aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
30767aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
30777aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
30787aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
30797aa1c8f4SRalf Baechle
3080597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
3081b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3082597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
3083597ce172SPaul Burton	help
3084597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
3085597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
3086597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3087597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
3088597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
3089597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
3090597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
3091597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
3092597ce172SPaul Burton	  saying N here.
3093597ce172SPaul Burton
309406e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
309506e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
309618ff14c8SColin Ian King	  worked on. In order to avoid userland becoming dependent upon current
309706e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
309806e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
309906e2e882SPaul Burton	  said details.
310006e2e882SPaul Burton
310106e2e882SPaul Burton	  If unsure, say N.
3102597ce172SPaul Burton
3103f2ffa5abSDezhong Diaoconfig USE_OF
31040b3e06fdSJonas Gorski	bool
3105f2ffa5abSDezhong Diao	select OF
3106e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
3107abd2363fSGrant Likely	select IRQ_DOMAIN
3108f2ffa5abSDezhong Diao
31092fe8ea39SDengcheng Zhuconfig UHI_BOOT
31102fe8ea39SDengcheng Zhu	bool
31112fe8ea39SDengcheng Zhu
31127fafb068SAndrew Brestickerconfig BUILTIN_DTB
31137fafb068SAndrew Bresticker	bool
31147fafb068SAndrew Bresticker
31151da8f179SJonas Gorskichoice
31165b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
31171da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
31181da8f179SJonas Gorski
31191da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
31201da8f179SJonas Gorski		bool "None"
31211da8f179SJonas Gorski		help
31221da8f179SJonas Gorski		  Do not enable appended dtb support.
31231da8f179SJonas Gorski
312487db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
312587db537dSAaro Koskinen		bool "vmlinux"
312687db537dSAaro Koskinen		help
312787db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
312887db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
312987db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
313087db537dSAaro Koskinen		  objcopy:
313187db537dSAaro Koskinen
313287db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
313387db537dSAaro Koskinen
313418ff14c8SColin Ian King		  This is meant as a backward compatibility convenience for those
313587db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
313687db537dSAaro Koskinen		  the documented boot protocol using a device tree.
313787db537dSAaro Koskinen
31381da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3139b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
31401da8f179SJonas Gorski		help
31411da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3142b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
31431da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
31441da8f179SJonas Gorski
31451da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
31461da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
31471da8f179SJonas Gorski		  the documented boot protocol using a device tree.
31481da8f179SJonas Gorski
31491da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
31501da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
31511da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
31521da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
31531da8f179SJonas Gorski		  if you don't intend to always append a DTB.
31541da8f179SJonas Gorskiendchoice
31551da8f179SJonas Gorski
31562024972eSJonas Gorskichoice
31572024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
31582bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
315987fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
31602bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
31612024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
31622024972eSJonas Gorski
31632024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
31642024972eSJonas Gorski		depends on USE_OF
31652024972eSJonas Gorski		bool "Dtb kernel arguments if available"
31662024972eSJonas Gorski
31672024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
31682024972eSJonas Gorski		depends on USE_OF
31692024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
31702024972eSJonas Gorski
31712024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
31722024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3173ed47e153SRabin Vincent
3174ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3175ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3176ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
31772024972eSJonas Gorskiendchoice
31782024972eSJonas Gorski
31795e83d430SRalf Baechleendmenu
31805e83d430SRalf Baechle
31811df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
31821df0f0ffSAtsushi Nemoto	bool
31831df0f0ffSAtsushi Nemoto	default y
31841df0f0ffSAtsushi Nemoto
31851df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
31861df0f0ffSAtsushi Nemoto	bool
31871df0f0ffSAtsushi Nemoto	default y
31881df0f0ffSAtsushi Nemoto
3189a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3190a728ab52SKirill A. Shutemov	int
31913377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3192a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3193a728ab52SKirill A. Shutemov	default 2
3194a728ab52SKirill A. Shutemov
31956c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
31966c359eb1SPaul Burton	bool
31976c359eb1SPaul Burton
31981da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
31991da177e4SLinus Torvalds
3200c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
32012eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3202c5611df9SPaul Burton	bool
3203c5611df9SPaul Burton
3204c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3205c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3206c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
32072eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
32081da177e4SLinus Torvalds
32091da177e4SLinus Torvalds#
32101da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
32111da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
32121da177e4SLinus Torvalds# users to choose the right thing ...
32131da177e4SLinus Torvalds#
32141da177e4SLinus Torvaldsconfig ISA
32151da177e4SLinus Torvalds	bool
32161da177e4SLinus Torvalds
32171da177e4SLinus Torvaldsconfig TC
32181da177e4SLinus Torvalds	bool "TURBOchannel support"
32191da177e4SLinus Torvalds	depends on MACH_DECSTATION
32201da177e4SLinus Torvalds	help
322150a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
322250a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
322350a23e6eSJustin P. Mattock	  at:
322450a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
322550a23e6eSJustin P. Mattock	  and:
322650a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
322750a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
322850a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
32291da177e4SLinus Torvalds
32301da177e4SLinus Torvaldsconfig MMU
32311da177e4SLinus Torvalds	bool
32321da177e4SLinus Torvalds	default y
32331da177e4SLinus Torvalds
3234109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3235109c32ffSMatt Redfearn	default 12 if 64BIT
3236109c32ffSMatt Redfearn	default 8
3237109c32ffSMatt Redfearn
3238109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3239109c32ffSMatt Redfearn	default 18 if 64BIT
3240109c32ffSMatt Redfearn	default 15
3241109c32ffSMatt Redfearn
3242109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3243109c32ffSMatt Redfearn	default 8
3244109c32ffSMatt Redfearn
3245109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3246109c32ffSMatt Redfearn	default 15
3247109c32ffSMatt Redfearn
3248d865bea4SRalf Baechleconfig I8253
3249d865bea4SRalf Baechle	bool
3250798778b8SRussell King	select CLKSRC_I8253
32512d02612fSThomas Gleixner	select CLKEVT_I8253
32529726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3253d865bea4SRalf Baechle
3254e05eb3f8SRalf Baechleconfig ZONE_DMA
3255e05eb3f8SRalf Baechle	bool
3256e05eb3f8SRalf Baechle
3257cce335aeSRalf Baechleconfig ZONE_DMA32
3258cce335aeSRalf Baechle	bool
3259cce335aeSRalf Baechle
32601da177e4SLinus Torvaldsendmenu
32611da177e4SLinus Torvalds
32621da177e4SLinus Torvaldsconfig TRAD_SIGNALS
32631da177e4SLinus Torvalds	bool
32641da177e4SLinus Torvalds
32651da177e4SLinus Torvaldsconfig MIPS32_COMPAT
326678aaf956SRalf Baechle	bool
32671da177e4SLinus Torvalds
32681da177e4SLinus Torvaldsconfig COMPAT
32691da177e4SLinus Torvalds	bool
32701da177e4SLinus Torvalds
327105e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
327205e43966SAtsushi Nemoto	bool
327305e43966SAtsushi Nemoto
32741da177e4SLinus Torvaldsconfig MIPS32_O32
32751da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
327678aaf956SRalf Baechle	depends on 64BIT
327778aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
327878aaf956SRalf Baechle	select COMPAT
327978aaf956SRalf Baechle	select MIPS32_COMPAT
328078aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32811da177e4SLinus Torvalds	help
32821da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
32831da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
32841da177e4SLinus Torvalds	  existing binaries are in this format.
32851da177e4SLinus Torvalds
32861da177e4SLinus Torvalds	  If unsure, say Y.
32871da177e4SLinus Torvalds
32881da177e4SLinus Torvaldsconfig MIPS32_N32
32891da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3290c22eacfeSRalf Baechle	depends on 64BIT
32915a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
329278aaf956SRalf Baechle	select COMPAT
329378aaf956SRalf Baechle	select MIPS32_COMPAT
329478aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32951da177e4SLinus Torvalds	help
32961da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
32971da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
32981da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
32991da177e4SLinus Torvalds	  cases.
33001da177e4SLinus Torvalds
33011da177e4SLinus Torvalds	  If unsure, say N.
33021da177e4SLinus Torvalds
33031da177e4SLinus Torvaldsconfig BINFMT_ELF32
33041da177e4SLinus Torvalds	bool
33051da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3306f43edca7SRalf Baechle	select ELFCORE
33071da177e4SLinus Torvalds
33082116245eSRalf Baechlemenu "Power management options"
3309952fa954SRodolfo Giometti
3310363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3311363c55caSWu Zhangjin	def_bool y
33123f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3313363c55caSWu Zhangjin
3314f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3315f4cb5700SJohannes Berg	def_bool y
33163f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3317f4cb5700SJohannes Berg
33182116245eSRalf Baechlesource "kernel/power/Kconfig"
3319952fa954SRodolfo Giometti
33201da177e4SLinus Torvaldsendmenu
33211da177e4SLinus Torvalds
33227a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
33237a998935SViresh Kumar	bool
33247a998935SViresh Kumar
33257a998935SViresh Kumarmenu "CPU Power Management"
3326c095ebafSPaul Burton
3327c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
33287a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
33297a998935SViresh Kumarendif
33309726b43aSWu Zhangjin
3331c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3332c095ebafSPaul Burton
3333c095ebafSPaul Burtonendmenu
3334c095ebafSPaul Burton
333598cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
333698cdee0eSRalf Baechle
33372235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3338e91946d6SNathan Chancellor
3339e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3340