xref: /linux/arch/mips/Kconfig (revision a86497d66dd5891cef594744b8d56bc451aac418)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
734c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
834c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
934c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
1012597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
111e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
128b3165e5SXingxing Su	select ARCH_HAS_GCOV_PROFILE_ALL
13a8c0f1c6STiezhu Yang	select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL
1412597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
151ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1612597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1725da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
180b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
199035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
2012597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
21d3a4e0f1SAlexander Lobakin	select ARCH_WANT_LD_ORPHAN_WARN
2210916706SShile Zhang	select BUILDTIME_TABLE_SORT
2312597988SMatt Redfearn	select CLONE_BACKWARDS
2457eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
2512597988SMatt Redfearn	select CPU_PM if CPU_IDLE
2612597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2712597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2812597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
2924640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
30b962aeb0SPaul Burton	select GENERIC_IOMAP
3112597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3212597988SMatt Redfearn	select GENERIC_IRQ_SHOW
336630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
34740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
35740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
36740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
37740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
38740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
3912597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
4012597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
4112597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
42446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
4312597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
44906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
4512597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
4642b20995SArnd Bergmann	select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
47109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
48109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
49490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
50c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
5145e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
522ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
5336366e36SPaul Burton	select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
5412597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
55490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
5664575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
5712597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
5812597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
5912597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
6012597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
6134c01e41SAlexander Lobakin	select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
6212597988SMatt Redfearn	select HAVE_EXIT_THREAD
6367a929e0SChristoph Hellwig	select HAVE_FAST_GUP
6412597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
6529c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
6612597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
6734c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
6834c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
6912597988SMatt Redfearn	select HAVE_IDE
70b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
7112597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7212597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
73c1bf207dSDavid Daney	select HAVE_KPROBES
74c1bf207dSDavid Daney	select HAVE_KRETPROBES
75c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
76786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
7742a0bb3fSPetr Mladek	select HAVE_NMI
7812597988SMatt Redfearn	select HAVE_OPROFILE
7912597988SMatt Redfearn	select HAVE_PERF_EVENTS
801ddc96bdSTiezhu Yang	select HAVE_PERF_REGS
811ddc96bdSTiezhu Yang	select HAVE_PERF_USER_STACK_DUMP
8208bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
839ea141adSPaul Burton	select HAVE_RSEQ
8416c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
85d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
8612597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
87a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
8812597988SMatt Redfearn	select IRQ_FORCED_THREADING
896630a8e5SChristoph Hellwig	select ISA if EISA
9012597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
9134c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
9212597988SMatt Redfearn	select PERF_USE_VMALLOC
93981aa1d3SThomas Gleixner	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
9405a0a344SArnd Bergmann	select RTC_LIB
955e6e9852SChristoph Hellwig	select SET_FS
9612597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
9712597988SMatt Redfearn	select VIRT_TO_BUS
981da177e4SLinus Torvalds
99d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
100d3991572SChristoph Hellwig	bool
101d3991572SChristoph Hellwig
102c434b9f8SPaul Cercueilconfig MIPS_GENERIC
103c434b9f8SPaul Cercueil	bool
104c434b9f8SPaul Cercueil
105f0f4a753SPaul Cercueilconfig MACH_INGENIC
106f0f4a753SPaul Cercueil	bool
107f0f4a753SPaul Cercueil	select SYS_SUPPORTS_32BIT_KERNEL
108f0f4a753SPaul Cercueil	select SYS_SUPPORTS_LITTLE_ENDIAN
109f0f4a753SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
110f0f4a753SPaul Cercueil	select DMA_NONCOHERENT
111f0f4a753SPaul Cercueil	select IRQ_MIPS_CPU
112f0f4a753SPaul Cercueil	select PINCTRL
113f0f4a753SPaul Cercueil	select GPIOLIB
114f0f4a753SPaul Cercueil	select COMMON_CLK
115f0f4a753SPaul Cercueil	select GENERIC_IRQ_CHIP
116f0f4a753SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
117f0f4a753SPaul Cercueil	select USE_OF
118f0f4a753SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
119f0f4a753SPaul Cercueil	select MIPS_EXTERNAL_TIMER
120f0f4a753SPaul Cercueil
1211da177e4SLinus Torvaldsmenu "Machine selection"
1221da177e4SLinus Torvalds
1235e83d430SRalf Baechlechoice
1245e83d430SRalf Baechle	prompt "System type"
125c434b9f8SPaul Cercueil	default MIPS_GENERIC_KERNEL
1261da177e4SLinus Torvalds
127c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL
128eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
129c434b9f8SPaul Cercueil	select MIPS_GENERIC
130eed0eabdSPaul Burton	select BOOT_RAW
131eed0eabdSPaul Burton	select BUILTIN_DTB
132eed0eabdSPaul Burton	select CEVT_R4K
133eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
134eed0eabdSPaul Burton	select COMMON_CLK
135eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
13634c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
137eed0eabdSPaul Burton	select CSRC_R4K
138eed0eabdSPaul Burton	select DMA_PERDEV_COHERENT
139eb01d42aSChristoph Hellwig	select HAVE_PCI
140eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1410211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
142eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
143eed0eabdSPaul Burton	select MIPS_GIC
144eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
145eed0eabdSPaul Burton	select NO_EXCEPT_FILL
146eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
147eed0eabdSPaul Burton	select SMP_UP if SMP
148a3078e59SMatt Redfearn	select SWAP_IO_SPACE
149eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
150eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
151eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
152eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
153eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
154eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
155eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
156eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
157eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
158eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
159eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
160eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
161eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
16234c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
163eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
164eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
165eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
166c3e2ee65SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
16734c01e41SAlexander Lobakin	select UHI_BOOT
1682e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1692e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1702e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1712e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1722e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1732e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
174eed0eabdSPaul Burton	select USE_OF
175eed0eabdSPaul Burton	help
176eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
177eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
178eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
179eed0eabdSPaul Burton	  Interface) specification.
180eed0eabdSPaul Burton
18142a4f17dSManuel Laussconfig MIPS_ALCHEMY
182c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
183d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
184f772cdb2SRalf Baechle	select CEVT_R4K
185d7ea335cSSteven J. Hill	select CSRC_R4K
18667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
187*a86497d6SChristoph Hellwig	select DMA_NONCOHERENT		# Au1000,1500,1100 aren't, rest is
188d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
18942a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
19042a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
19142a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
192d30a2b47SLinus Walleij	select GPIOLIB
1931b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
19447440229SManuel Lauss	select COMMON_CLK
1951da177e4SLinus Torvalds
1967ca5dc14SFlorian Fainelliconfig AR7
1977ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1987ca5dc14SFlorian Fainelli	select BOOT_ELF32
1997ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
2007ca5dc14SFlorian Fainelli	select CEVT_R4K
2017ca5dc14SFlorian Fainelli	select CSRC_R4K
20267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2037ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
2047ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
2057ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
2067ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
2077ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
2087ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
209377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2101b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
211d30a2b47SLinus Walleij	select GPIOLIB
2127ca5dc14SFlorian Fainelli	select VLYNQ
213bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
2147ca5dc14SFlorian Fainelli	help
2157ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
2167ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
2177ca5dc14SFlorian Fainelli
21843cc739fSSergey Ryazanovconfig ATH25
21943cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
22043cc739fSSergey Ryazanov	select CEVT_R4K
22143cc739fSSergey Ryazanov	select CSRC_R4K
22243cc739fSSergey Ryazanov	select DMA_NONCOHERENT
22367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2241753e74eSSergey Ryazanov	select IRQ_DOMAIN
22543cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
22643cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
22743cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2288aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
22943cc739fSSergey Ryazanov	help
23043cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
23143cc739fSSergey Ryazanov
232d4a67d9dSGabor Juhosconfig ATH79
233d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
234ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
235d4a67d9dSGabor Juhos	select BOOT_RAW
236d4a67d9dSGabor Juhos	select CEVT_R4K
237d4a67d9dSGabor Juhos	select CSRC_R4K
238d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
239d30a2b47SLinus Walleij	select GPIOLIB
240a08227a2SJohn Crispin	select PINCTRL
241411520afSAlban Bedel	select COMMON_CLK
24267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
243d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
244d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
245d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
246d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
247377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
248b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
24903c8c407SAlban Bedel	select USE_OF
25053d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
251d4a67d9dSGabor Juhos	help
252d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
253d4a67d9dSGabor Juhos
2545f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2555f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
25629906e1aSÁlvaro Fernández Rojas	select ARCH_HAS_RESET_CONTROLLER
257d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
258d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
259d666cd02SKevin Cernekee	select BOOT_RAW
260d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
261d666cd02SKevin Cernekee	select USE_OF
262d666cd02SKevin Cernekee	select CEVT_R4K
263d666cd02SKevin Cernekee	select CSRC_R4K
264d666cd02SKevin Cernekee	select SYNC_R4K
265d666cd02SKevin Cernekee	select COMMON_CLK
266c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
26760b858f2SKevin Cernekee	select BCM7038_L1_IRQ
26860b858f2SKevin Cernekee	select BCM7120_L2_IRQ
26960b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
27067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
27160b858f2SKevin Cernekee	select DMA_NONCOHERENT
272d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
27360b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
274d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
275d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
27660b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
27760b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
27860b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
279d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
280d666cd02SKevin Cernekee	select SWAP_IO_SPACE
28160b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
28260b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
28360b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
28460b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2854dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
286d666cd02SKevin Cernekee	help
2875f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2885f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2895f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2905f2d4459SKevin Cernekee	  must be set appropriately for your board.
291d666cd02SKevin Cernekee
2921c0c13ebSAurelien Jarnoconfig BCM47XX
293c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
294fe08f8c2SHauke Mehrtens	select BOOT_RAW
29542f77542SRalf Baechle	select CEVT_R4K
296940f6b48SRalf Baechle	select CSRC_R4K
2971c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
298eb01d42aSChristoph Hellwig	select HAVE_PCI
29967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
300314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
301dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
3021c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
3031c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
304377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
3056507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
30625e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
307e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
308c949c0bcSRafał Miłecki	select GPIOLIB
309c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
310f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
3112ab71a02SRafał Miłecki	select BCM47XX_SPROM
312dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
3131c0c13ebSAurelien Jarno	help
3141c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
3151c0c13ebSAurelien Jarno
316e7300d04SMaxime Bizonconfig BCM63XX
317e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
318ae8de61cSFlorian Fainelli	select BOOT_RAW
319e7300d04SMaxime Bizon	select CEVT_R4K
320e7300d04SMaxime Bizon	select CSRC_R4K
321fc264022SJonas Gorski	select SYNC_R4K
322e7300d04SMaxime Bizon	select DMA_NONCOHERENT
32367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
324e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
325e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
326e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
327e7300d04SMaxime Bizon	select SWAP_IO_SPACE
328d30a2b47SLinus Walleij	select GPIOLIB
329af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
330c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
331bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
332e7300d04SMaxime Bizon	help
333e7300d04SMaxime Bizon	  Support for BCM63XX based boards
334e7300d04SMaxime Bizon
3351da177e4SLinus Torvaldsconfig MIPS_COBALT
3363fa986faSMartin Michlmayr	bool "Cobalt Server"
33742f77542SRalf Baechle	select CEVT_R4K
338940f6b48SRalf Baechle	select CSRC_R4K
3391097c6acSYoichi Yuasa	select CEVT_GT641XX
3401da177e4SLinus Torvalds	select DMA_NONCOHERENT
341eb01d42aSChristoph Hellwig	select FORCE_PCI
342d865bea4SRalf Baechle	select I8253
3431da177e4SLinus Torvalds	select I8259
34467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
345d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
346252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3477cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3480a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
349ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3500e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3515e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
352e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3531da177e4SLinus Torvalds
3541da177e4SLinus Torvaldsconfig MACH_DECSTATION
3553fa986faSMartin Michlmayr	bool "DECstations"
3561da177e4SLinus Torvalds	select BOOT_ELF32
3576457d9fcSYoichi Yuasa	select CEVT_DS1287
35881d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3594247417dSYoichi Yuasa	select CSRC_IOASIC
36081d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
36120d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
36220d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
36320d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3641da177e4SLinus Torvalds	select DMA_NONCOHERENT
365ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
36667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3677cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3687cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
369ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3707d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3715e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3721723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3731723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3741723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
375930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3765e83d430SRalf Baechle	help
3771da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3781da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3791da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3801da177e4SLinus Torvalds
3811da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3821da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3831da177e4SLinus Torvalds
3841da177e4SLinus Torvalds		DECstation 5000/50
3851da177e4SLinus Torvalds		DECstation 5000/150
3861da177e4SLinus Torvalds		DECstation 5000/260
3871da177e4SLinus Torvalds		DECsystem 5900/260
3881da177e4SLinus Torvalds
3891da177e4SLinus Torvalds	  otherwise choose R3000.
3901da177e4SLinus Torvalds
3915e83d430SRalf Baechleconfig MACH_JAZZ
3923fa986faSMartin Michlmayr	bool "Jazz family of machines"
39339b2d756SThomas Bogendoerfer	select ARC_MEMORY
39439b2d756SThomas Bogendoerfer	select ARC_PROMLIB
395a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
3967a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
3972f9237d4SChristoph Hellwig	select DMA_OPS
3980e2794b0SRalf Baechle	select FW_ARC
3990e2794b0SRalf Baechle	select FW_ARC32
4005e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
40142f77542SRalf Baechle	select CEVT_R4K
402940f6b48SRalf Baechle	select CSRC_R4K
403e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
4045e83d430SRalf Baechle	select GENERIC_ISA_DMA
4058a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
40667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
407d865bea4SRalf Baechle	select I8253
4085e83d430SRalf Baechle	select I8259
4095e83d430SRalf Baechle	select ISA
4107cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
4115e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
4127d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
4131723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
414aadfe4b5SArnd Bergmann	select SYS_SUPPORTS_LITTLE_ENDIAN
4151da177e4SLinus Torvalds	help
4165e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
4175e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
418692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
4195e83d430SRalf Baechle	  Olivetti M700-10 workstations.
4205e83d430SRalf Baechle
421f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC
422de361e8bSPaul Burton	bool "Ingenic SoC based machines"
423f0f4a753SPaul Cercueil	select MIPS_GENERIC
424f0f4a753SPaul Cercueil	select MACH_INGENIC
425f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
4265ebabe59SLars-Peter Clausen
427171bb2f1SJohn Crispinconfig LANTIQ
428171bb2f1SJohn Crispin	bool "Lantiq based platforms"
429171bb2f1SJohn Crispin	select DMA_NONCOHERENT
43067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
431171bb2f1SJohn Crispin	select CEVT_R4K
432171bb2f1SJohn Crispin	select CSRC_R4K
433171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
434171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
435171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
436171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
437377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
438171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
439f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
440171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
441d30a2b47SLinus Walleij	select GPIOLIB
442171bb2f1SJohn Crispin	select SWAP_IO_SPACE
443171bb2f1SJohn Crispin	select BOOT_RAW
444287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
445bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
446a0392222SJohn Crispin	select USE_OF
4473f8c50c9SJohn Crispin	select PINCTRL
4483f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
449c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
450c530781cSJohn Crispin	select RESET_CONTROLLER
451171bb2f1SJohn Crispin
45230ad29bbSHuacai Chenconfig MACH_LOONGSON32
453caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
454c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
455ade299d8SYoichi Yuasa	help
45630ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
45785749d24SWu Zhangjin
45830ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
45930ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
46030ad29bbSHuacai Chen	  Sciences (CAS).
461ade299d8SYoichi Yuasa
46271e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
46371e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
464ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
465ca585cf9SKelvin Cheung	help
46671e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
467ca585cf9SKelvin Cheung
46871e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
469caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4706fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4716fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4726fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4736fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4746fbde6b4SJiaxun Yang	select BOOT_ELF32
4756fbde6b4SJiaxun Yang	select BOARD_SCACHE
4766fbde6b4SJiaxun Yang	select CSRC_R4K
4776fbde6b4SJiaxun Yang	select CEVT_R4K
4786fbde6b4SJiaxun Yang	select CPU_HAS_WB
4796fbde6b4SJiaxun Yang	select FORCE_PCI
4806fbde6b4SJiaxun Yang	select ISA
4816fbde6b4SJiaxun Yang	select I8259
4826fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4837d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4845125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4856fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
4866423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
4876fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
4886fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
4896fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
4906fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
4916fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
4926fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
4936fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
4946fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
49571e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
496a307a4ceSJinyang He	select SYS_SUPPORTS_RELOCATABLE
4976fbde6b4SJiaxun Yang	select ZONE_DMA32
49887fcfa7bSJiaxun Yang	select COMMON_CLK
49987fcfa7bSJiaxun Yang	select USE_OF
50087fcfa7bSJiaxun Yang	select BUILTIN_DTB
50139c1485cSHuacai Chen	select PCI_HOST_GENERIC
50271e2f4ddSJiaxun Yang	help
503caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
504caed1d1bSHuacai Chen
505caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
506caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
507caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
508caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
509ca585cf9SKelvin Cheung
5106a438309SAndrew Brestickerconfig MACH_PISTACHIO
5116a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
5126a438309SAndrew Bresticker	select BOOT_ELF32
5136a438309SAndrew Bresticker	select BOOT_RAW
5146a438309SAndrew Bresticker	select CEVT_R4K
5156a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
5166a438309SAndrew Bresticker	select COMMON_CLK
5176a438309SAndrew Bresticker	select CSRC_R4K
518645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
519d30a2b47SLinus Walleij	select GPIOLIB
52067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5216a438309SAndrew Bresticker	select MFD_SYSCON
5226a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
5236a438309SAndrew Bresticker	select MIPS_GIC
5246a438309SAndrew Bresticker	select PINCTRL
5256a438309SAndrew Bresticker	select REGULATOR
5266a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
5276a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
5286a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
5296a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
5306a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
53141cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
5326a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
533018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
534018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
5356a438309SAndrew Bresticker	select USE_OF
5366a438309SAndrew Bresticker	help
5376a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
5386a438309SAndrew Bresticker
5391da177e4SLinus Torvaldsconfig MIPS_MALTA
5403fa986faSMartin Michlmayr	bool "MIPS Malta board"
54161ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
542a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5437a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5441da177e4SLinus Torvalds	select BOOT_ELF32
545fa71c960SRalf Baechle	select BOOT_RAW
546e8823d26SPaul Burton	select BUILTIN_DTB
54742f77542SRalf Baechle	select CEVT_R4K
548fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
54942b002abSGuenter Roeck	select COMMON_CLK
55047bf2b03SMaksym Kokhan	select CSRC_R4K
551*a86497d6SChristoph Hellwig	select DMA_NONCOHERENT
5521da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5538a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
554eb01d42aSChristoph Hellwig	select HAVE_PCI
555d865bea4SRalf Baechle	select I8253
5561da177e4SLinus Torvalds	select I8259
55747bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5585e83d430SRalf Baechle	select MIPS_BONITO64
5599318c51aSChris Dearman	select MIPS_CPU_SCACHE
56047bf2b03SMaksym Kokhan	select MIPS_GIC
561a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5625e83d430SRalf Baechle	select MIPS_MSC
56347bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
564ecafe3e9SPaul Burton	select SMP_UP if SMP
5651da177e4SLinus Torvalds	select SWAP_IO_SPACE
5667cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5677cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
568bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
569c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
570575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5717cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5725d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
573575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5747cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5757cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
576ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
577ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5785e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
579c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5805e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
581424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
58247bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5830365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
584e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
585f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
58647bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5879693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
588f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5891b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
590e8823d26SPaul Burton	select USE_OF
591886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
592abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5931da177e4SLinus Torvalds	help
594f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5951da177e4SLinus Torvalds	  board.
5961da177e4SLinus Torvalds
5972572f00dSJoshua Hendersonconfig MACH_PIC32
5982572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5992572f00dSJoshua Henderson	help
6002572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
6012572f00dSJoshua Henderson
6022572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
6032572f00dSJoshua Henderson	  microcontrollers.
6042572f00dSJoshua Henderson
6055e83d430SRalf Baechleconfig MACH_VR41XX
60674142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
60742f77542SRalf Baechle	select CEVT_R4K
608940f6b48SRalf Baechle	select CSRC_R4K
6097cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
610377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
611d30a2b47SLinus Walleij	select GPIOLIB
6125e83d430SRalf Baechle
613baec970aSLauri Kasanenconfig MACH_NINTENDO64
614baec970aSLauri Kasanen	bool "Nintendo 64 console"
615baec970aSLauri Kasanen	select CEVT_R4K
616baec970aSLauri Kasanen	select CSRC_R4K
617baec970aSLauri Kasanen	select SYS_HAS_CPU_R4300
618baec970aSLauri Kasanen	select SYS_SUPPORTS_BIG_ENDIAN
619baec970aSLauri Kasanen	select SYS_SUPPORTS_ZBOOT
620baec970aSLauri Kasanen	select SYS_SUPPORTS_32BIT_KERNEL
621baec970aSLauri Kasanen	select SYS_SUPPORTS_64BIT_KERNEL
622baec970aSLauri Kasanen	select DMA_NONCOHERENT
623baec970aSLauri Kasanen	select IRQ_MIPS_CPU
624baec970aSLauri Kasanen
625ae2b5bb6SJohn Crispinconfig RALINK
626ae2b5bb6SJohn Crispin	bool "Ralink based machines"
627ae2b5bb6SJohn Crispin	select CEVT_R4K
628ae2b5bb6SJohn Crispin	select CSRC_R4K
629ae2b5bb6SJohn Crispin	select BOOT_RAW
630ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
63167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
632ae2b5bb6SJohn Crispin	select USE_OF
633ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
634ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
635ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
636ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
637377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
6381f0400d0SChuanhong Guo	select SYS_SUPPORTS_ZBOOT
639ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
640ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6412a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6422a153f1cSJohn Crispin	select RESET_CONTROLLER
643ae2b5bb6SJohn Crispin
6444042147aSBert Vermeulenconfig MACH_REALTEK_RTL
6454042147aSBert Vermeulen	bool "Realtek RTL838x/RTL839x based machines"
6464042147aSBert Vermeulen	select MIPS_GENERIC
6474042147aSBert Vermeulen	select DMA_NONCOHERENT
6484042147aSBert Vermeulen	select IRQ_MIPS_CPU
6494042147aSBert Vermeulen	select CSRC_R4K
6504042147aSBert Vermeulen	select CEVT_R4K
6514042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R1
6524042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R2
6534042147aSBert Vermeulen	select SYS_SUPPORTS_BIG_ENDIAN
6544042147aSBert Vermeulen	select SYS_SUPPORTS_32BIT_KERNEL
6554042147aSBert Vermeulen	select SYS_SUPPORTS_MIPS16
6564042147aSBert Vermeulen	select SYS_SUPPORTS_MULTITHREADING
6574042147aSBert Vermeulen	select SYS_SUPPORTS_VPE_LOADER
6584042147aSBert Vermeulen	select SYS_HAS_EARLY_PRINTK
6594042147aSBert Vermeulen	select SYS_HAS_EARLY_PRINTK_8250
6604042147aSBert Vermeulen	select USE_GENERIC_EARLY_PRINTK_8250
6614042147aSBert Vermeulen	select BOOT_RAW
6624042147aSBert Vermeulen	select PINCTRL
6634042147aSBert Vermeulen	select USE_OF
6644042147aSBert Vermeulen
6651da177e4SLinus Torvaldsconfig SGI_IP22
6663fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
667c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
66839b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6690e2794b0SRalf Baechle	select FW_ARC
6700e2794b0SRalf Baechle	select FW_ARC32
6717a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6721da177e4SLinus Torvalds	select BOOT_ELF32
67342f77542SRalf Baechle	select CEVT_R4K
674940f6b48SRalf Baechle	select CSRC_R4K
675e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6761da177e4SLinus Torvalds	select DMA_NONCOHERENT
6776630a8e5SChristoph Hellwig	select HAVE_EISA
678d865bea4SRalf Baechle	select I8253
67968de4803SThomas Bogendoerfer	select I8259
6801da177e4SLinus Torvalds	select IP22_CPU_SCACHE
68167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
682aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
683e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
684e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
68536e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
686e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
687e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
688e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6891da177e4SLinus Torvalds	select SWAP_IO_SPACE
6907cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6917cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
692c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
693ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
694ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6955e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
696802b8362SThomas Bogendoerfer	select WAR_R4600_V1_INDEX_ICACHEOP
6975e5b6527SThomas Bogendoerfer	select WAR_R4600_V1_HIT_CACHEOP
69844def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
699930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
7001da177e4SLinus Torvalds	help
7011da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
7021da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
7031da177e4SLinus Torvalds	  that runs on these, say Y here.
7041da177e4SLinus Torvalds
7051da177e4SLinus Torvaldsconfig SGI_IP27
7063fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
70754aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
708397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
7090e2794b0SRalf Baechle	select FW_ARC
7100e2794b0SRalf Baechle	select FW_ARC64
711e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
7125e83d430SRalf Baechle	select BOOT_ELF64
713e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
71436a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
715eb01d42aSChristoph Hellwig	select HAVE_PCI
71669a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
717e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
718130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
719a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
720a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7217cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
722ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7235e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
724d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
7251a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
726256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
727930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
7286c86a302SMike Rapoport	select NUMA
7291da177e4SLinus Torvalds	help
7301da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
7311da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
7321da177e4SLinus Torvalds	  here.
7331da177e4SLinus Torvalds
734e2defae5SThomas Bogendoerferconfig SGI_IP28
7357d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
736c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
73739b2d756SThomas Bogendoerfer	select ARC_PROMLIB
7380e2794b0SRalf Baechle	select FW_ARC
7390e2794b0SRalf Baechle	select FW_ARC64
7407a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
741e2defae5SThomas Bogendoerfer	select BOOT_ELF64
742e2defae5SThomas Bogendoerfer	select CEVT_R4K
743e2defae5SThomas Bogendoerfer	select CSRC_R4K
744e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
745e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
746e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
74767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7486630a8e5SChristoph Hellwig	select HAVE_EISA
749e2defae5SThomas Bogendoerfer	select I8253
750e2defae5SThomas Bogendoerfer	select I8259
751e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
752e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7535b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
754e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
755e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
756e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
757e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
758e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
759c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
760e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
761e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
762256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
763dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
764e2defae5SThomas Bogendoerfer	help
765e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
766e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
767e2defae5SThomas Bogendoerfer
7687505576dSThomas Bogendoerferconfig SGI_IP30
7697505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7707505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7717505576dSThomas Bogendoerfer	select FW_ARC
7727505576dSThomas Bogendoerfer	select FW_ARC64
7737505576dSThomas Bogendoerfer	select BOOT_ELF64
7747505576dSThomas Bogendoerfer	select CEVT_R4K
7757505576dSThomas Bogendoerfer	select CSRC_R4K
7767505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7777505576dSThomas Bogendoerfer	select ZONE_DMA32
7787505576dSThomas Bogendoerfer	select HAVE_PCI
7797505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7807505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7817505576dSThomas Bogendoerfer	select NR_CPUS_DEFAULT_2
7827505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7837505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7847505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7857505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7867505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7877505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7887505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
789256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
7907505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
7917505576dSThomas Bogendoerfer	select ARC_MEMORY
7927505576dSThomas Bogendoerfer	help
7937505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
7947505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
7957505576dSThomas Bogendoerfer
7961da177e4SLinus Torvaldsconfig SGI_IP32
797cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
79839b2d756SThomas Bogendoerfer	select ARC_MEMORY
79939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
80003df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
8010e2794b0SRalf Baechle	select FW_ARC
8020e2794b0SRalf Baechle	select FW_ARC32
8031da177e4SLinus Torvalds	select BOOT_ELF32
80442f77542SRalf Baechle	select CEVT_R4K
805940f6b48SRalf Baechle	select CSRC_R4K
8061da177e4SLinus Torvalds	select DMA_NONCOHERENT
807eb01d42aSChristoph Hellwig	select HAVE_PCI
80867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
8091da177e4SLinus Torvalds	select R5000_CPU_SCACHE
8101da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
8117cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
8127cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
8137cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
814dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
815ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
8165e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
817886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
8181da177e4SLinus Torvalds	help
8191da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
8201da177e4SLinus Torvalds
821ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
822ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
8235e83d430SRalf Baechle	select BOOT_ELF32
8245e83d430SRalf Baechle	select SIBYTE_BCM1120
8255e83d430SRalf Baechle	select SWAP_IO_SPACE
8267cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8275e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8285e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8295e83d430SRalf Baechle
830ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
831ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
8325e83d430SRalf Baechle	select BOOT_ELF32
8335e83d430SRalf Baechle	select SIBYTE_BCM1120
8345e83d430SRalf Baechle	select SWAP_IO_SPACE
8357cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8365e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8375e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8385e83d430SRalf Baechle
8395e83d430SRalf Baechleconfig SIBYTE_CRHONE
8403fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
8415e83d430SRalf Baechle	select BOOT_ELF32
8425e83d430SRalf Baechle	select SIBYTE_BCM1125
8435e83d430SRalf Baechle	select SWAP_IO_SPACE
8447cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8455e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8465e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8475e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8485e83d430SRalf Baechle
849ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
850ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
851ade299d8SYoichi Yuasa	select BOOT_ELF32
852ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
853ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
854ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
855ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
856ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
857ade299d8SYoichi Yuasa
858ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
859ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
860ade299d8SYoichi Yuasa	select BOOT_ELF32
861fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
862ade299d8SYoichi Yuasa	select SIBYTE_SB1250
863ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
864ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
865ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
866ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
867ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
868cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
869e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
870ade299d8SYoichi Yuasa
871ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
872ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
873ade299d8SYoichi Yuasa	select BOOT_ELF32
874fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
875ade299d8SYoichi Yuasa	select SIBYTE_SB1250
876ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
877ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
878ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
879ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
880ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
881756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
882ade299d8SYoichi Yuasa
883ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
884ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
885ade299d8SYoichi Yuasa	select BOOT_ELF32
886ade299d8SYoichi Yuasa	select SIBYTE_SB1250
887ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
888ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
889ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
890ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
891e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
892ade299d8SYoichi Yuasa
893ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
894ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
895ade299d8SYoichi Yuasa	select BOOT_ELF32
896ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
897ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
898ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
899ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
900ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
901651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
902ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
903cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
904e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
905ade299d8SYoichi Yuasa
90614b36af4SThomas Bogendoerferconfig SNI_RM
90714b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
90839b2d756SThomas Bogendoerfer	select ARC_MEMORY
90939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
9100e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
9110e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
912aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
9135e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
914a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
9157a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
9165e83d430SRalf Baechle	select BOOT_ELF32
91742f77542SRalf Baechle	select CEVT_R4K
918940f6b48SRalf Baechle	select CSRC_R4K
919e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
9205e83d430SRalf Baechle	select DMA_NONCOHERENT
9215e83d430SRalf Baechle	select GENERIC_ISA_DMA
9226630a8e5SChristoph Hellwig	select HAVE_EISA
9238a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
924eb01d42aSChristoph Hellwig	select HAVE_PCI
92567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
926d865bea4SRalf Baechle	select I8253
9275e83d430SRalf Baechle	select I8259
9285e83d430SRalf Baechle	select ISA
929564c836fSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_6
9304a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
9317cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
9324a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
933c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
9344a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
93536a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
936ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
9377d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
9384a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
9395e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
9405e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
94144def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
9421da177e4SLinus Torvalds	help
94314b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
94414b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
9455e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
9465e83d430SRalf Baechle	  support this machine type.
9471da177e4SLinus Torvalds
948edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
949edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
9505e83d430SRalf Baechle
951edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
952edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
95324a1c023SThomas Bogendoerfer	select WAR_TX49XX_ICACHE_INDEX_INV
95423fbee9dSRalf Baechle
95573b4390fSRalf Baechleconfig MIKROTIK_RB532
95673b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
95773b4390fSRalf Baechle	select CEVT_R4K
95873b4390fSRalf Baechle	select CSRC_R4K
95973b4390fSRalf Baechle	select DMA_NONCOHERENT
960eb01d42aSChristoph Hellwig	select HAVE_PCI
96167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
96273b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
96373b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
96473b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
96573b4390fSRalf Baechle	select SWAP_IO_SPACE
96673b4390fSRalf Baechle	select BOOT_RAW
967d30a2b47SLinus Walleij	select GPIOLIB
968930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
96973b4390fSRalf Baechle	help
97073b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
97173b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
97273b4390fSRalf Baechle
9739ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9749ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
975a86c7f72SDavid Daney	select CEVT_R4K
976ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9771753d50cSChristoph Hellwig	select HAVE_RAPIDIO
978d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
979a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
980a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
981f65aad41SRalf Baechle	select EDAC_SUPPORT
982b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
98373569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
98473569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
985a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9865e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
987eb01d42aSChristoph Hellwig	select HAVE_PCI
98878bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
98978bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
99078bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
991f00e001eSDavid Daney	select ZONE_DMA32
992465aaed0SDavid Daney	select HOLES_IN_ZONE
993d30a2b47SLinus Walleij	select GPIOLIB
9946e511163SDavid Daney	select USE_OF
9956e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9966e511163SDavid Daney	select SYS_SUPPORTS_SMP
9977820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9987820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
999e326479fSAndrew Bresticker	select BUILTIN_DTB
10008c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
100109230cbcSChristoph Hellwig	select SWIOTLB
10023ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
1003a86c7f72SDavid Daney	help
1004a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
1005a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
1006a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
1007a86c7f72SDavid Daney	  Some of the supported boards are:
1008a86c7f72SDavid Daney		EBT3000
1009a86c7f72SDavid Daney		EBH3000
1010a86c7f72SDavid Daney		EBH3100
1011a86c7f72SDavid Daney		Thunder
1012a86c7f72SDavid Daney		Kodama
1013a86c7f72SDavid Daney		Hikari
1014a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
1015a86c7f72SDavid Daney
10167f058e85SJayachandran Cconfig NLM_XLR_BOARD
10177f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
10187f058e85SJayachandran C	select BOOT_ELF32
10197f058e85SJayachandran C	select NLM_COMMON
10207f058e85SJayachandran C	select SYS_HAS_CPU_XLR
10217f058e85SJayachandran C	select SYS_SUPPORTS_SMP
1022eb01d42aSChristoph Hellwig	select HAVE_PCI
10237f058e85SJayachandran C	select SWAP_IO_SPACE
10247f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10257f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1026d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
10277f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10287f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10297f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
10307f058e85SJayachandran C	select CEVT_R4K
10317f058e85SJayachandran C	select CSRC_R4K
103267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1033b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10347f058e85SJayachandran C	select SYNC_R4K
10357f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
10368f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10378f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10387f058e85SJayachandran C	help
10397f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
10407f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
10417f058e85SJayachandran C
10421c773ea4SJayachandran Cconfig NLM_XLP_BOARD
10431c773ea4SJayachandran C	bool "Netlogic XLP based systems"
10441c773ea4SJayachandran C	select BOOT_ELF32
10451c773ea4SJayachandran C	select NLM_COMMON
10461c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
10471c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
1048eb01d42aSChristoph Hellwig	select HAVE_PCI
10491c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10501c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1051d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1052d30a2b47SLinus Walleij	select GPIOLIB
10531c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10541c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
10551c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10561c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
10571c773ea4SJayachandran C	select CEVT_R4K
10581c773ea4SJayachandran C	select CSRC_R4K
105967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1060b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10611c773ea4SJayachandran C	select SYNC_R4K
10621c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
10632f6528e1SJayachandran C	select USE_OF
10648f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10658f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10661c773ea4SJayachandran C	help
10671c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
10681c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
10691c773ea4SJayachandran C
10701da177e4SLinus Torvaldsendchoice
10711da177e4SLinus Torvalds
1072e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10733b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1074d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1075a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1076e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10778945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1078eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
1079a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig"
10805e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10818ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10822572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1083af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
1084ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
108529c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
108638b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
108722b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10885e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1089a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
109071e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
109130ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
109230ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10937f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
109438b18f72SRalf Baechle
10955e83d430SRalf Baechleendmenu
10965e83d430SRalf Baechle
10973c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10983c9ee7efSAkinobu Mita	bool
10993c9ee7efSAkinobu Mita	default y
11003c9ee7efSAkinobu Mita
11011da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
11021da177e4SLinus Torvalds	bool
11031da177e4SLinus Torvalds	default y
11041da177e4SLinus Torvalds
1105ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
11061cc89038SAtsushi Nemoto	bool
11071cc89038SAtsushi Nemoto	default y
11081cc89038SAtsushi Nemoto
11091da177e4SLinus Torvalds#
11101da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
11111da177e4SLinus Torvalds#
11120e2794b0SRalf Baechleconfig FW_ARC
11131da177e4SLinus Torvalds	bool
11141da177e4SLinus Torvalds
111561ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
111661ed242dSRalf Baechle	bool
111761ed242dSRalf Baechle
11189267a30dSMarc St-Jeanconfig BOOT_RAW
11199267a30dSMarc St-Jean	bool
11209267a30dSMarc St-Jean
1121217dd11eSRalf Baechleconfig CEVT_BCM1480
1122217dd11eSRalf Baechle	bool
1123217dd11eSRalf Baechle
11246457d9fcSYoichi Yuasaconfig CEVT_DS1287
11256457d9fcSYoichi Yuasa	bool
11266457d9fcSYoichi Yuasa
11271097c6acSYoichi Yuasaconfig CEVT_GT641XX
11281097c6acSYoichi Yuasa	bool
11291097c6acSYoichi Yuasa
113042f77542SRalf Baechleconfig CEVT_R4K
113142f77542SRalf Baechle	bool
113242f77542SRalf Baechle
1133217dd11eSRalf Baechleconfig CEVT_SB1250
1134217dd11eSRalf Baechle	bool
1135217dd11eSRalf Baechle
1136229f773eSAtsushi Nemotoconfig CEVT_TXX9
1137229f773eSAtsushi Nemoto	bool
1138229f773eSAtsushi Nemoto
1139217dd11eSRalf Baechleconfig CSRC_BCM1480
1140217dd11eSRalf Baechle	bool
1141217dd11eSRalf Baechle
11424247417dSYoichi Yuasaconfig CSRC_IOASIC
11434247417dSYoichi Yuasa	bool
11444247417dSYoichi Yuasa
1145940f6b48SRalf Baechleconfig CSRC_R4K
114638586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1147940f6b48SRalf Baechle	bool
1148940f6b48SRalf Baechle
1149217dd11eSRalf Baechleconfig CSRC_SB1250
1150217dd11eSRalf Baechle	bool
1151217dd11eSRalf Baechle
1152a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1153a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1154a7f4df4eSAlex Smith
1155a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1156d30a2b47SLinus Walleij	select GPIOLIB
1157a9aec7feSAtsushi Nemoto	bool
1158a9aec7feSAtsushi Nemoto
11590e2794b0SRalf Baechleconfig FW_CFE
1160df78b5c8SAurelien Jarno	bool
1161df78b5c8SAurelien Jarno
116240e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
116340e084a5SRalf Baechle	bool
116440e084a5SRalf Baechle
116520d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
116620d33064SPaul Burton	bool
1167347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11685748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
116920d33064SPaul Burton
11701da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11711da177e4SLinus Torvalds	bool
1172db91427bSChristoph Hellwig	#
1173db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1174db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1175db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1176db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1177db91427bSChristoph Hellwig	# significant advantages.
1178db91427bSChristoph Hellwig	#
1179419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1180fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1181f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1182fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
118334dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
118434dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
11854ce588cdSRalf Baechle
118636a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11871da177e4SLinus Torvalds	bool
11881da177e4SLinus Torvalds
11891b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1190dbb74540SRalf Baechle	bool
1191dbb74540SRalf Baechle
11921da177e4SLinus Torvaldsconfig MIPS_BONITO64
11931da177e4SLinus Torvalds	bool
11941da177e4SLinus Torvalds
11951da177e4SLinus Torvaldsconfig MIPS_MSC
11961da177e4SLinus Torvalds	bool
11971da177e4SLinus Torvalds
119839b8d525SRalf Baechleconfig SYNC_R4K
119939b8d525SRalf Baechle	bool
120039b8d525SRalf Baechle
1201ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1202d388d685SMaciej W. Rozycki	def_bool n
1203d388d685SMaciej W. Rozycki
12044e0748f5SMarkos Chandrasconfig GENERIC_CSUM
120518d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
12064e0748f5SMarkos Chandras
12078313da30SRalf Baechleconfig GENERIC_ISA_DMA
12088313da30SRalf Baechle	bool
12098313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1210a35bee8aSNamhyung Kim	select ISA_DMA_API
12118313da30SRalf Baechle
1212aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1213aa414dffSRalf Baechle	bool
12148313da30SRalf Baechle	select GENERIC_ISA_DMA
1215aa414dffSRalf Baechle
121678bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
121778bdbbacSMasahiro Yamada	bool
121878bdbbacSMasahiro Yamada
121978bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
122078bdbbacSMasahiro Yamada	bool
122178bdbbacSMasahiro Yamada
122278bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
122378bdbbacSMasahiro Yamada	bool
122478bdbbacSMasahiro Yamada
1225a35bee8aSNamhyung Kimconfig ISA_DMA_API
1226a35bee8aSNamhyung Kim	bool
1227a35bee8aSNamhyung Kim
1228465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1229465aaed0SDavid Daney	bool
1230465aaed0SDavid Daney
12318c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
12328c530ea3SMatt Redfearn	bool
12338c530ea3SMatt Redfearn	help
12348c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
12358c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
12368c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
12378c530ea3SMatt Redfearn
1238f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1239f381bf6dSDavid Daney	def_bool y
1240f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1241f381bf6dSDavid Daney
1242f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1243f381bf6dSDavid Daney	def_bool y
1244f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1245f381bf6dSDavid Daney
1246f381bf6dSDavid Daney
12475e83d430SRalf Baechle#
12486b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
12495e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
12505e83d430SRalf Baechle# choice statement should be more obvious to the user.
12515e83d430SRalf Baechle#
12525e83d430SRalf Baechlechoice
12536b2aac42SMasanari Iida	prompt "Endianness selection"
12541da177e4SLinus Torvalds	help
12551da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12565e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12573cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12585e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12593dde6ad8SDavid Sterba	  one or the other endianness.
12605e83d430SRalf Baechle
12615e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12625e83d430SRalf Baechle	bool "Big endian"
12635e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12645e83d430SRalf Baechle
12655e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12665e83d430SRalf Baechle	bool "Little endian"
12675e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12685e83d430SRalf Baechle
12695e83d430SRalf Baechleendchoice
12705e83d430SRalf Baechle
127122b0763aSDavid Daneyconfig EXPORT_UASM
127222b0763aSDavid Daney	bool
127322b0763aSDavid Daney
12742116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12752116245eSRalf Baechle	bool
12762116245eSRalf Baechle
12775e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12785e83d430SRalf Baechle	bool
12795e83d430SRalf Baechle
12805e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12815e83d430SRalf Baechle	bool
12821da177e4SLinus Torvalds
12839cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12849cffd154SDavid Daney	bool
128545e03e62SDaniel Silsby	depends on CPU_SUPPORTS_HUGEPAGES
12869cffd154SDavid Daney	default y
12879cffd154SDavid Daney
1288aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1289aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1290aa1762f4SDavid Daney
12919267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12929267a30dSMarc St-Jean	bool
12939267a30dSMarc St-Jean
12949267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12959267a30dSMarc St-Jean	bool
12969267a30dSMarc St-Jean
12978420fd00SAtsushi Nemotoconfig IRQ_TXX9
12988420fd00SAtsushi Nemoto	bool
12998420fd00SAtsushi Nemoto
1300d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1301d5ab1a69SYoichi Yuasa	bool
1302d5ab1a69SYoichi Yuasa
1303252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
13041da177e4SLinus Torvalds	bool
13051da177e4SLinus Torvalds
1306a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1307a57140e9SThomas Bogendoerfer	bool
1308a57140e9SThomas Bogendoerfer
13099267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
13109267a30dSMarc St-Jean	bool
13119267a30dSMarc St-Jean
1312a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1313a7e07b1aSMarkos Chandras	bool
1314a7e07b1aSMarkos Chandras
13151da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
13161da177e4SLinus Torvalds	bool
13171da177e4SLinus Torvalds
1318e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1319e2defae5SThomas Bogendoerfer	bool
1320e2defae5SThomas Bogendoerfer
13215b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
13225b438c44SThomas Bogendoerfer	bool
13235b438c44SThomas Bogendoerfer
1324e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1325e2defae5SThomas Bogendoerfer	bool
1326e2defae5SThomas Bogendoerfer
1327e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1328e2defae5SThomas Bogendoerfer	bool
1329e2defae5SThomas Bogendoerfer
1330e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1331e2defae5SThomas Bogendoerfer	bool
1332e2defae5SThomas Bogendoerfer
1333e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1334e2defae5SThomas Bogendoerfer	bool
1335e2defae5SThomas Bogendoerfer
1336e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1337e2defae5SThomas Bogendoerfer	bool
1338e2defae5SThomas Bogendoerfer
13390e2794b0SRalf Baechleconfig FW_ARC32
13405e83d430SRalf Baechle	bool
13415e83d430SRalf Baechle
1342aaa9fad3SPaul Bolleconfig FW_SNIPROM
1343231a35d3SThomas Bogendoerfer	bool
1344231a35d3SThomas Bogendoerfer
13451da177e4SLinus Torvaldsconfig BOOT_ELF32
13461da177e4SLinus Torvalds	bool
13471da177e4SLinus Torvalds
1348930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1349930beb5aSFlorian Fainelli	bool
1350930beb5aSFlorian Fainelli
1351930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1352930beb5aSFlorian Fainelli	bool
1353930beb5aSFlorian Fainelli
1354930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1355930beb5aSFlorian Fainelli	bool
1356930beb5aSFlorian Fainelli
1357930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1358930beb5aSFlorian Fainelli	bool
1359930beb5aSFlorian Fainelli
13601da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13611da177e4SLinus Torvalds	int
1362a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13635432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13645432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13655432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13661da177e4SLinus Torvalds	default "5"
13671da177e4SLinus Torvalds
1368e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1369e9422427SThomas Bogendoerfer	bool
1370e9422427SThomas Bogendoerfer
13711da177e4SLinus Torvaldsconfig ARC_CONSOLE
13721da177e4SLinus Torvalds	bool "ARC console support"
1373e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13741da177e4SLinus Torvalds
13751da177e4SLinus Torvaldsconfig ARC_MEMORY
13761da177e4SLinus Torvalds	bool
13771da177e4SLinus Torvalds
13781da177e4SLinus Torvaldsconfig ARC_PROMLIB
13791da177e4SLinus Torvalds	bool
13801da177e4SLinus Torvalds
13810e2794b0SRalf Baechleconfig FW_ARC64
13821da177e4SLinus Torvalds	bool
13831da177e4SLinus Torvalds
13841da177e4SLinus Torvaldsconfig BOOT_ELF64
13851da177e4SLinus Torvalds	bool
13861da177e4SLinus Torvalds
13871da177e4SLinus Torvaldsmenu "CPU selection"
13881da177e4SLinus Torvalds
13891da177e4SLinus Torvaldschoice
13901da177e4SLinus Torvalds	prompt "CPU type"
13911da177e4SLinus Torvalds	default CPU_R4X00
13921da177e4SLinus Torvalds
1393268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1394caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1395268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1396d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
139751522217SJiaxun Yang	select CPU_MIPSR2
139851522217SJiaxun Yang	select CPU_HAS_PREFETCH
13990e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
14000e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
14010e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
14027507445bSHuacai Chen	select CPU_SUPPORTS_MSA
140351522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
140451522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
14050e476d91SHuacai Chen	select WEAK_ORDERING
14060e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
14077507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1408b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
140917c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1410d30a2b47SLinus Walleij	select GPIOLIB
141109230cbcSChristoph Hellwig	select SWIOTLB
14120f78355cSHuacai Chen	select HAVE_KVM
14130e476d91SHuacai Chen	help
1414caed1d1bSHuacai Chen		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1415caed1d1bSHuacai Chen		cores implements the MIPS64R2 instruction set with many extensions,
1416caed1d1bSHuacai Chen		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1417caed1d1bSHuacai Chen		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1418caed1d1bSHuacai Chen		Loongson-2E/2F is not covered here and will be removed in future.
14190e476d91SHuacai Chen
1420caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1421caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
14221e820da3SHuacai Chen	default n
1423268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
14241e820da3SHuacai Chen	help
1425caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
14261e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1427268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
14281e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
14291e820da3SHuacai Chen	  Fast TLB refill support, etc.
14301e820da3SHuacai Chen
14311e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14321e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14331e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1434caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
14351e820da3SHuacai Chen
1436e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1437caed1d1bSHuacai Chen	bool "Old Loongson-3 LLSC Workarounds"
1438e02e07e3SHuacai Chen	default y if SMP
1439268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1440e02e07e3SHuacai Chen	help
1441caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1442e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1443e02e07e3SHuacai Chen
1444caed1d1bSHuacai Chen	  Newer Loongson-3 will fix these issues and no workarounds are needed.
1445e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1446e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1447e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1448e02e07e3SHuacai Chen
1449e02e07e3SHuacai Chen	  If unsure, please say Y.
1450e02e07e3SHuacai Chen
1451ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1452ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1453ec7a9318SWANG Xuerui	default y
1454ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1455ec7a9318SWANG Xuerui	help
1456ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1457ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1458ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1459ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1460ec7a9318SWANG Xuerui
1461ec7a9318SWANG Xuerui	  If unsure, please say Y.
1462ec7a9318SWANG Xuerui
14633702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14643702bba5SWu Zhangjin	bool "Loongson 2E"
14653702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1466268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
14672a21c730SFuxin Zhang	help
14682a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14692a21c730SFuxin Zhang	  with many extensions.
14702a21c730SFuxin Zhang
147125985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14726f7a251aSWu Zhangjin	  bonito64.
14736f7a251aSWu Zhangjin
14746f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14756f7a251aSWu Zhangjin	bool "Loongson 2F"
14766f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1477268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
1478d30a2b47SLinus Walleij	select GPIOLIB
14796f7a251aSWu Zhangjin	help
14806f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14816f7a251aSWu Zhangjin	  with many extensions.
14826f7a251aSWu Zhangjin
14836f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14846f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14856f7a251aSWu Zhangjin	  Loongson2E.
14866f7a251aSWu Zhangjin
1487ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1488ca585cf9SKelvin Cheung	bool "Loongson 1B"
1489ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1490b2afb64cSHuacai Chen	select CPU_LOONGSON32
14919ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1492ca585cf9SKelvin Cheung	help
1493ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1494968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1495968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1496ca585cf9SKelvin Cheung
149712e3280bSYang Lingconfig CPU_LOONGSON1C
149812e3280bSYang Ling	bool "Loongson 1C"
149912e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1500b2afb64cSHuacai Chen	select CPU_LOONGSON32
150112e3280bSYang Ling	select LEDS_GPIO_REGISTER
150212e3280bSYang Ling	help
150312e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1504968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1505968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
150612e3280bSYang Ling
15076e760c8dSRalf Baechleconfig CPU_MIPS32_R1
15086e760c8dSRalf Baechle	bool "MIPS32 Release 1"
15097cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
15106e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1511797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1512ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15136e760c8dSRalf Baechle	help
15145e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15151e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15161e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15171e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15181e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15191e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
15201e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
15211e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
15221e5f1caaSRalf Baechle	  performance.
15231e5f1caaSRalf Baechle
15241e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
15251e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
15267cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
15271e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1528797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1529ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1530a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
15312235a54dSSanjay Lal	select HAVE_KVM
15321e5f1caaSRalf Baechle	help
15335e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15346e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15356e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15366e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15376e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15381da177e4SLinus Torvalds
1539ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1540ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1541ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1542ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1543ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1544ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1545ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1546ab7c01fdSSerge Semin	select HAVE_KVM
1547ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1548ab7c01fdSSerge Semin	help
1549ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1550ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1551ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1552ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1553ab7c01fdSSerge Semin
15547fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1555674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15567fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15577fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
155818d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15597fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15607fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15617fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15627fd08ca5SLeonid Yegoshin	select HAVE_KVM
15637fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15647fd08ca5SLeonid Yegoshin	help
15657fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15667fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15677fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15687fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15697fd08ca5SLeonid Yegoshin
15706e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15716e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15727cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1573797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1574ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1575ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1576ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15779cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15786e760c8dSRalf Baechle	help
15796e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15806e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15816e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15826e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15836e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15841e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15851e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15861e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15871e5f1caaSRalf Baechle	  performance.
15881e5f1caaSRalf Baechle
15891e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15901e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15917cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1592797798c1SRalf Baechle	select CPU_HAS_PREFETCH
15931e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15941e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1595ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15969cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1597a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
159840a2df49SJames Hogan	select HAVE_KVM
15991e5f1caaSRalf Baechle	help
16001e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
16011e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
16021e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
16031e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
16041e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
16051da177e4SLinus Torvalds
1606ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1607ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1608ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1609ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1610ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1611ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1612ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1613ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1614ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1615ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1616ab7c01fdSSerge Semin	select HAVE_KVM
1617ab7c01fdSSerge Semin	help
1618ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1619ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1620ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1621ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1622ab7c01fdSSerge Semin
16237fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1624674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
16257fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
16267fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
162718d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
16287fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
16297fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
16307fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1631afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
16327fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
16332e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
163440a2df49SJames Hogan	select HAVE_KVM
16357fd08ca5SLeonid Yegoshin	help
16367fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
16377fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
16387fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
16397fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
16407fd08ca5SLeonid Yegoshin
1641281e3aeaSSerge Seminconfig CPU_P5600
1642281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1643281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1644281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1645281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1646281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1647281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1648281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1649281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1650281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1651281e3aeaSSerge Semin	select HAVE_KVM
1652281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1653281e3aeaSSerge Semin	help
1654281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1655281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1656281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1657281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1658281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1659281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1660281e3aeaSSerge Semin	  eJTAG and PDtrace.
1661281e3aeaSSerge Semin
16621da177e4SLinus Torvaldsconfig CPU_R3000
16631da177e4SLinus Torvalds	bool "R3000"
16647cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1665f7062ddbSRalf Baechle	select CPU_HAS_WB
166654746829SPaul Burton	select CPU_R3K_TLB
1667ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1668797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
16691da177e4SLinus Torvalds	help
16701da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
16711da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
16721da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
16731da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
16741da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
16751da177e4SLinus Torvalds	  try to recompile with R3000.
16761da177e4SLinus Torvalds
16771da177e4SLinus Torvaldsconfig CPU_TX39XX
16781da177e4SLinus Torvalds	bool "R39XX"
16797cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1680ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
168154746829SPaul Burton	select CPU_R3K_TLB
16821da177e4SLinus Torvalds
16831da177e4SLinus Torvaldsconfig CPU_VR41XX
16841da177e4SLinus Torvalds	bool "R41xx"
16857cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1686ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1687ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16881da177e4SLinus Torvalds	help
16895e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16901da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16911da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16921da177e4SLinus Torvalds	  processor or vice versa.
16931da177e4SLinus Torvalds
169465ce6197SLauri Kasanenconfig CPU_R4300
169565ce6197SLauri Kasanen	bool "R4300"
169665ce6197SLauri Kasanen	depends on SYS_HAS_CPU_R4300
169765ce6197SLauri Kasanen	select CPU_SUPPORTS_32BIT_KERNEL
169865ce6197SLauri Kasanen	select CPU_SUPPORTS_64BIT_KERNEL
169965ce6197SLauri Kasanen	select CPU_HAS_LOAD_STORE_LR
170065ce6197SLauri Kasanen	help
170165ce6197SLauri Kasanen	  MIPS Technologies R4300-series processors.
170265ce6197SLauri Kasanen
17031da177e4SLinus Torvaldsconfig CPU_R4X00
17041da177e4SLinus Torvalds	bool "R4x00"
17057cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1706ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1707ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1708970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17091da177e4SLinus Torvalds	help
17101da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
17111da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
17121da177e4SLinus Torvalds
17131da177e4SLinus Torvaldsconfig CPU_TX49XX
17141da177e4SLinus Torvalds	bool "R49XX"
17157cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1716de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1717ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1718ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1719970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17201da177e4SLinus Torvalds
17211da177e4SLinus Torvaldsconfig CPU_R5000
17221da177e4SLinus Torvalds	bool "R5000"
17237cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1724ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1725ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1726970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17271da177e4SLinus Torvalds	help
17281da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
17291da177e4SLinus Torvalds
1730542c1020SShinya Kuribayashiconfig CPU_R5500
1731542c1020SShinya Kuribayashi	bool "R5500"
1732542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1733542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1734542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
17359cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1736542c1020SShinya Kuribayashi	help
1737542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1738542c1020SShinya Kuribayashi	  instruction set.
1739542c1020SShinya Kuribayashi
17401da177e4SLinus Torvaldsconfig CPU_NEVADA
17411da177e4SLinus Torvalds	bool "RM52xx"
17427cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1743ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1744ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1745970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17461da177e4SLinus Torvalds	help
17471da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
17481da177e4SLinus Torvalds
17491da177e4SLinus Torvaldsconfig CPU_R10000
17501da177e4SLinus Torvalds	bool "R10000"
17517cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
17525e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1753ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1754ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1755797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1756970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17571da177e4SLinus Torvalds	help
17581da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
17591da177e4SLinus Torvalds
17601da177e4SLinus Torvaldsconfig CPU_RM7000
17611da177e4SLinus Torvalds	bool "RM7000"
17627cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
17635e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1764ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1765ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1766797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1767970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17681da177e4SLinus Torvalds
17691da177e4SLinus Torvaldsconfig CPU_SB1
17701da177e4SLinus Torvalds	bool "SB1"
17717cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1772ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1773ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1774797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1775970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17760004a9dfSRalf Baechle	select WEAK_ORDERING
17771da177e4SLinus Torvalds
1778a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1779a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17805e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1781a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1782a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1783a86c7f72SDavid Daney	select WEAK_ORDERING
1784a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17859cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1786df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1787df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1788930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17890ae3abcdSJames Hogan	select HAVE_KVM
1790a86c7f72SDavid Daney	help
1791a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1792a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1793a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1794a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1795a86c7f72SDavid Daney
1796cd746249SJonas Gorskiconfig CPU_BMIPS
1797cd746249SJonas Gorski	bool "Broadcom BMIPS"
1798cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1799cd746249SJonas Gorski	select CPU_MIPS32
1800fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1801cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1802cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1803cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1804cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1805cd746249SJonas Gorski	select DMA_NONCOHERENT
180667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1807cd746249SJonas Gorski	select SWAP_IO_SPACE
1808cd746249SJonas Gorski	select WEAK_ORDERING
1809c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
181069aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1811a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1812a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1813c1c0c461SKevin Cernekee	help
1814fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1815c1c0c461SKevin Cernekee
18167f058e85SJayachandran Cconfig CPU_XLR
18177f058e85SJayachandran C	bool "Netlogic XLR SoC"
18187f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
18197f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
18207f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
18217f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1822970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
18237f058e85SJayachandran C	select WEAK_ORDERING
18247f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
18257f058e85SJayachandran C	help
18267f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
18271c773ea4SJayachandran C
18281c773ea4SJayachandran Cconfig CPU_XLP
18291c773ea4SJayachandran C	bool "Netlogic XLP SoC"
18301c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
18311c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
18321c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
18331c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
18341c773ea4SJayachandran C	select WEAK_ORDERING
18351c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
18361c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1837d6504846SJayachandran C	select CPU_MIPSR2
1838ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
18392db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
18401c773ea4SJayachandran C	help
18411c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
18421da177e4SLinus Torvaldsendchoice
18431da177e4SLinus Torvalds
1844a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1845a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1846a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1847281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1848281e3aeaSSerge Semin		   CPU_P5600
1849a6e18781SLeonid Yegoshin	help
1850a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1851a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1852a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1853a6e18781SLeonid Yegoshin
1854a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1855a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1856a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1857a6e18781SLeonid Yegoshin	select EVA
1858a6e18781SLeonid Yegoshin	default y
1859a6e18781SLeonid Yegoshin	help
1860a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1861a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1862a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1863a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1864a6e18781SLeonid Yegoshin
1865c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1866c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1867c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1868281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1869c5b36783SSteven J. Hill	help
1870c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1871c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1872c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1873c5b36783SSteven J. Hill
1874c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1875c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1876c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1877c5b36783SSteven J. Hill	depends on !EVA
1878c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1879c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1880c5b36783SSteven J. Hill	select XPA
1881c5b36783SSteven J. Hill	select HIGHMEM
1882d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1883c5b36783SSteven J. Hill	default n
1884c5b36783SSteven J. Hill	help
1885c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1886c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1887c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1888c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1889c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1890c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1891c5b36783SSteven J. Hill
1892622844bfSWu Zhangjinif CPU_LOONGSON2F
1893622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1894622844bfSWu Zhangjin	bool
1895622844bfSWu Zhangjin
1896622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1897622844bfSWu Zhangjin	bool
1898622844bfSWu Zhangjin
1899622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1900622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1901622844bfSWu Zhangjin	default y
1902622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1903622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1904622844bfSWu Zhangjin	help
1905622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1906622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1907622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1908622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1909622844bfSWu Zhangjin
1910622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1911622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1912622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1913622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1914622844bfSWu Zhangjin	  systems.
1915622844bfSWu Zhangjin
1916622844bfSWu Zhangjin	  If unsure, please say Y.
1917622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1918622844bfSWu Zhangjin
19191b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
19201b93b3c3SWu Zhangjin	bool
19211b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
19221b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
192331c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
19241b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1925fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
19264e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
1927a510b616SPaul Cercueil	select HAVE_KERNEL_ZSTD
19281b93b3c3SWu Zhangjin
19291b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
19301b93b3c3SWu Zhangjin	bool
19311b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
19321b93b3c3SWu Zhangjin
1933dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1934dbb98314SAlban Bedel	bool
1935dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1936dbb98314SAlban Bedel
1937268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
19383702bba5SWu Zhangjin	bool
19393702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
19403702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
19413702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1942970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1943e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
19443702bba5SWu Zhangjin
1945b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1946ca585cf9SKelvin Cheung	bool
1947ca585cf9SKelvin Cheung	select CPU_MIPS32
19487e280f6bSJiaxun Yang	select CPU_MIPSR2
1949ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1950ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1951ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1952f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1953ca585cf9SKelvin Cheung
1954fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
195504fa8bf7SJonas Gorski	select SMP_UP if SMP
19561bbb6c1bSKevin Cernekee	bool
1957cd746249SJonas Gorski
1958cd746249SJonas Gorskiconfig CPU_BMIPS4350
1959cd746249SJonas Gorski	bool
1960cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1961cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1962cd746249SJonas Gorski
1963cd746249SJonas Gorskiconfig CPU_BMIPS4380
1964cd746249SJonas Gorski	bool
1965bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1966cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1967cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1968b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1969cd746249SJonas Gorski
1970cd746249SJonas Gorskiconfig CPU_BMIPS5000
1971cd746249SJonas Gorski	bool
1972cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1973bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1974cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1975cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1976b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19771bbb6c1bSKevin Cernekee
1978268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
19790e476d91SHuacai Chen	bool
19800e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1981b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19820e476d91SHuacai Chen
19833702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19842a21c730SFuxin Zhang	bool
19852a21c730SFuxin Zhang
19866f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19876f7a251aSWu Zhangjin	bool
198855045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
198955045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
19906f7a251aSWu Zhangjin
1991ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1992ca585cf9SKelvin Cheung	bool
1993ca585cf9SKelvin Cheung
199412e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
199512e3280bSYang Ling	bool
199612e3280bSYang Ling
19977cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
19987cf8053bSRalf Baechle	bool
19997cf8053bSRalf Baechle
20007cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
20017cf8053bSRalf Baechle	bool
20027cf8053bSRalf Baechle
2003a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
2004a6e18781SLeonid Yegoshin	bool
2005a6e18781SLeonid Yegoshin
2006c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
2007c5b36783SSteven J. Hill	bool
20089ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2009c5b36783SSteven J. Hill
20107fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
20117fd08ca5SLeonid Yegoshin	bool
20129ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20137fd08ca5SLeonid Yegoshin
20147cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
20157cf8053bSRalf Baechle	bool
20167cf8053bSRalf Baechle
20177cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
20187cf8053bSRalf Baechle	bool
20197cf8053bSRalf Baechle
20207fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
20217fd08ca5SLeonid Yegoshin	bool
20229ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20237fd08ca5SLeonid Yegoshin
2024281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
2025281e3aeaSSerge Semin	bool
2026281e3aeaSSerge Semin	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2027281e3aeaSSerge Semin
20287cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
20297cf8053bSRalf Baechle	bool
20307cf8053bSRalf Baechle
20317cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
20327cf8053bSRalf Baechle	bool
20337cf8053bSRalf Baechle
20347cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
20357cf8053bSRalf Baechle	bool
20367cf8053bSRalf Baechle
203765ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300
203865ce6197SLauri Kasanen	bool
203965ce6197SLauri Kasanen
20407cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
20417cf8053bSRalf Baechle	bool
20427cf8053bSRalf Baechle
20437cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
20447cf8053bSRalf Baechle	bool
20457cf8053bSRalf Baechle
20467cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
20477cf8053bSRalf Baechle	bool
20487cf8053bSRalf Baechle
2049542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
2050542c1020SShinya Kuribayashi	bool
2051542c1020SShinya Kuribayashi
20527cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
20537cf8053bSRalf Baechle	bool
20547cf8053bSRalf Baechle
20557cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
20567cf8053bSRalf Baechle	bool
20579ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20587cf8053bSRalf Baechle
20597cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
20607cf8053bSRalf Baechle	bool
20617cf8053bSRalf Baechle
20627cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
20637cf8053bSRalf Baechle	bool
20647cf8053bSRalf Baechle
20655e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
20665e683389SDavid Daney	bool
20675e683389SDavid Daney
2068cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
2069c1c0c461SKevin Cernekee	bool
2070c1c0c461SKevin Cernekee
2071fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
2072c1c0c461SKevin Cernekee	bool
2073cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2074c1c0c461SKevin Cernekee
2075c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2076c1c0c461SKevin Cernekee	bool
2077cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2078c1c0c461SKevin Cernekee
2079c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2080c1c0c461SKevin Cernekee	bool
2081cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2082c1c0c461SKevin Cernekee
2083c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2084c1c0c461SKevin Cernekee	bool
2085cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2086f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2087c1c0c461SKevin Cernekee
20887f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20897f058e85SJayachandran C	bool
20907f058e85SJayachandran C
20911c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20921c773ea4SJayachandran C	bool
20931c773ea4SJayachandran C
209417099b11SRalf Baechle#
209517099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
209617099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
209717099b11SRalf Baechle#
20980004a9dfSRalf Baechleconfig WEAK_ORDERING
20990004a9dfSRalf Baechle	bool
210017099b11SRalf Baechle
210117099b11SRalf Baechle#
210217099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
210317099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
210417099b11SRalf Baechle#
210517099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
210617099b11SRalf Baechle	bool
21075e83d430SRalf Baechleendmenu
21085e83d430SRalf Baechle
21095e83d430SRalf Baechle#
21105e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
21115e83d430SRalf Baechle#
21125e83d430SRalf Baechleconfig CPU_MIPS32
21135e83d430SRalf Baechle	bool
2114ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
2115281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
21165e83d430SRalf Baechle
21175e83d430SRalf Baechleconfig CPU_MIPS64
21185e83d430SRalf Baechle	bool
2119ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2120ab7c01fdSSerge Semin		     CPU_MIPS64_R6
21215e83d430SRalf Baechle
21225e83d430SRalf Baechle#
212357eeacedSPaul Burton# These indicate the revision of the architecture
21245e83d430SRalf Baechle#
21255e83d430SRalf Baechleconfig CPU_MIPSR1
21265e83d430SRalf Baechle	bool
21275e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
21285e83d430SRalf Baechle
21295e83d430SRalf Baechleconfig CPU_MIPSR2
21305e83d430SRalf Baechle	bool
2131a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
21328256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2133ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2134a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21355e83d430SRalf Baechle
2136ab7c01fdSSerge Seminconfig CPU_MIPSR5
2137ab7c01fdSSerge Semin	bool
2138281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2139ab7c01fdSSerge Semin	select CPU_HAS_RIXI
2140ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2141ab7c01fdSSerge Semin	select MIPS_SPRAM
2142ab7c01fdSSerge Semin
21437fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
21447fd08ca5SLeonid Yegoshin	bool
21457fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
21468256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2147ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
214887321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
21492db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
21504a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2151a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21525e83d430SRalf Baechle
215357eeacedSPaul Burtonconfig TARGET_ISA_REV
215457eeacedSPaul Burton	int
215557eeacedSPaul Burton	default 1 if CPU_MIPSR1
215657eeacedSPaul Burton	default 2 if CPU_MIPSR2
2157ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
215857eeacedSPaul Burton	default 6 if CPU_MIPSR6
215957eeacedSPaul Burton	default 0
216057eeacedSPaul Burton	help
216157eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
216257eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
216357eeacedSPaul Burton
2164a6e18781SLeonid Yegoshinconfig EVA
2165a6e18781SLeonid Yegoshin	bool
2166a6e18781SLeonid Yegoshin
2167c5b36783SSteven J. Hillconfig XPA
2168c5b36783SSteven J. Hill	bool
2169c5b36783SSteven J. Hill
21705e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
21715e83d430SRalf Baechle	bool
21725e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
21735e83d430SRalf Baechle	bool
21745e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
21755e83d430SRalf Baechle	bool
21765e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
21775e83d430SRalf Baechle	bool
217855045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
217955045ff5SWu Zhangjin	bool
218055045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
218155045ff5SWu Zhangjin	bool
21829cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
21839cffd154SDavid Daney	bool
2184171543e7SDaniel Silsby	depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
218582622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
218682622284SDavid Daney	bool
2187cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21885e83d430SRalf Baechle
21898192c9eaSDavid Daney#
21908192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21918192c9eaSDavid Daney#
21928192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21938192c9eaSDavid Daney	bool
2194679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21958192c9eaSDavid Daney
21965e83d430SRalf Baechlemenu "Kernel type"
21975e83d430SRalf Baechle
21985e83d430SRalf Baechlechoice
21995e83d430SRalf Baechle	prompt "Kernel code model"
22005e83d430SRalf Baechle	help
22015e83d430SRalf Baechle	  You should only select this option if you have a workload that
22025e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
22035e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
22045e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
22055e83d430SRalf Baechle
22065e83d430SRalf Baechleconfig 32BIT
22075e83d430SRalf Baechle	bool "32-bit kernel"
22085e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
22095e83d430SRalf Baechle	select TRAD_SIGNALS
22105e83d430SRalf Baechle	help
22115e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2212f17c4ca3SRalf Baechle
22135e83d430SRalf Baechleconfig 64BIT
22145e83d430SRalf Baechle	bool "64-bit kernel"
22155e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
22165e83d430SRalf Baechle	help
22175e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
22185e83d430SRalf Baechle
22195e83d430SRalf Baechleendchoice
22205e83d430SRalf Baechle
22212235a54dSSanjay Lalconfig KVM_GUEST
22222235a54dSSanjay Lal	bool "KVM Guest Kernel"
222301edc5e7SJiaxun Yang	depends on CPU_MIPS32_R2
2224f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
22252235a54dSSanjay Lal	help
2226caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2227caa1faa7SJames Hogan	  mode.
22282235a54dSSanjay Lal
2229eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2230eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
22312235a54dSSanjay Lal	depends on KVM_GUEST
2232eda3d33cSJames Hogan	default 100
22332235a54dSSanjay Lal	help
2234eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2235eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2236eda3d33cSJames Hogan	  timer frequency is specified directly.
22372235a54dSSanjay Lal
22381e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
22391e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
22401e321fa9SLeonid Yegoshin	depends on 64BIT
22411e321fa9SLeonid Yegoshin	help
22423377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
22433377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
22443377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
22453377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
22463377e227SAlex Belits	  level of page tables is added which imposes both a memory
22473377e227SAlex Belits	  overhead as well as slower TLB fault handling.
22483377e227SAlex Belits
22491e321fa9SLeonid Yegoshin	  If unsure, say N.
22501e321fa9SLeonid Yegoshin
22511da177e4SLinus Torvaldschoice
22521da177e4SLinus Torvalds	prompt "Kernel page size"
22531da177e4SLinus Torvalds	default PAGE_SIZE_4KB
22541da177e4SLinus Torvalds
22551da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
22561da177e4SLinus Torvalds	bool "4kB"
2257268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
22581da177e4SLinus Torvalds	help
22591da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
22601da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
22611da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
22621da177e4SLinus Torvalds	  recommended for low memory systems.
22631da177e4SLinus Torvalds
22641da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
22651da177e4SLinus Torvalds	bool "8kB"
2266c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
22671e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
22681da177e4SLinus Torvalds	help
22691da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
22701da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2271c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2272c2aeaaeaSPaul Burton	  distribution to support this.
22731da177e4SLinus Torvalds
22741da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
22751da177e4SLinus Torvalds	bool "16kB"
2276714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
22771da177e4SLinus Torvalds	help
22781da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
22791da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2280714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2281714bfad6SRalf Baechle	  Linux distribution to support this.
22821da177e4SLinus Torvalds
2283c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2284c52399beSRalf Baechle	bool "32kB"
2285c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22861e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2287c52399beSRalf Baechle	help
2288c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2289c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2290c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2291c52399beSRalf Baechle	  distribution to support this.
2292c52399beSRalf Baechle
22931da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22941da177e4SLinus Torvalds	bool "64kB"
22953b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22961da177e4SLinus Torvalds	help
22971da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
22981da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
22991da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2300714bfad6SRalf Baechle	  writing this option is still high experimental.
23011da177e4SLinus Torvalds
23021da177e4SLinus Torvaldsendchoice
23031da177e4SLinus Torvalds
2304c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2305c9bace7cSDavid Daney	int "Maximum zone order"
2306e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2307e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2308e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2309e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2310e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2311e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2312ef923a76SPaul Cercueil	range 0 64
2313c9bace7cSDavid Daney	default "11"
2314c9bace7cSDavid Daney	help
2315c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2316c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2317c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2318c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2319c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2320c9bace7cSDavid Daney	  increase this value.
2321c9bace7cSDavid Daney
2322c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2323c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2324c9bace7cSDavid Daney
2325c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2326c9bace7cSDavid Daney	  when choosing a value for this option.
2327c9bace7cSDavid Daney
23281da177e4SLinus Torvaldsconfig BOARD_SCACHE
23291da177e4SLinus Torvalds	bool
23301da177e4SLinus Torvalds
23311da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
23321da177e4SLinus Torvalds	bool
23331da177e4SLinus Torvalds	select BOARD_SCACHE
23341da177e4SLinus Torvalds
23359318c51aSChris Dearman#
23369318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
23379318c51aSChris Dearman#
23389318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
23399318c51aSChris Dearman	bool
23409318c51aSChris Dearman	select BOARD_SCACHE
23419318c51aSChris Dearman
23421da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
23431da177e4SLinus Torvalds	bool
23441da177e4SLinus Torvalds	select BOARD_SCACHE
23451da177e4SLinus Torvalds
23461da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
23471da177e4SLinus Torvalds	bool
23481da177e4SLinus Torvalds	select BOARD_SCACHE
23491da177e4SLinus Torvalds
23501da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
23511da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
23521da177e4SLinus Torvalds	depends on CPU_SB1
23531da177e4SLinus Torvalds	help
23541da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
23551da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
23561da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
23571da177e4SLinus Torvalds
23581da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2359c8094b53SRalf Baechle	bool
23601da177e4SLinus Torvalds
23613165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
23623165c846SFlorian Fainelli	bool
2363c2aeaaeaSPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
23643165c846SFlorian Fainelli
2365c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2366183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2367183b40f9SPaul Burton	default y
2368183b40f9SPaul Burton	help
2369183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2370183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2371183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2372183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2373183b40f9SPaul Burton	  receive a SIGILL.
2374183b40f9SPaul Burton
2375183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2376183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2377183b40f9SPaul Burton
2378183b40f9SPaul Burton	  If unsure, say y.
2379c92e47e5SPaul Burton
238097f7dcbfSPaul Burtonconfig CPU_R2300_FPU
238197f7dcbfSPaul Burton	bool
2382c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
238397f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
238497f7dcbfSPaul Burton
238554746829SPaul Burtonconfig CPU_R3K_TLB
238654746829SPaul Burton	bool
238754746829SPaul Burton
238891405eb6SFlorian Fainelliconfig CPU_R4K_FPU
238991405eb6SFlorian Fainelli	bool
2390c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
239197f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
239291405eb6SFlorian Fainelli
239362cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
239462cedc4fSFlorian Fainelli	bool
239554746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
239662cedc4fSFlorian Fainelli
239759d6ab86SRalf Baechleconfig MIPS_MT_SMP
2398a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
23995cbf9688SPaul Burton	default y
2400527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
240159d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2402d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2403c080faa5SSteven J. Hill	select SYNC_R4K
240459d6ab86SRalf Baechle	select MIPS_MT
240559d6ab86SRalf Baechle	select SMP
240687353d8aSRalf Baechle	select SMP_UP
2407c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2408c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2409399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
241059d6ab86SRalf Baechle	help
2411c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2412c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2413c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2414c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2415c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
241659d6ab86SRalf Baechle
2417f41ae0b2SRalf Baechleconfig MIPS_MT
2418f41ae0b2SRalf Baechle	bool
2419f41ae0b2SRalf Baechle
24200ab7aefcSRalf Baechleconfig SCHED_SMT
24210ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
24220ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
24230ab7aefcSRalf Baechle	default n
24240ab7aefcSRalf Baechle	help
24250ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
24260ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
24270ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
24280ab7aefcSRalf Baechle
24290ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
24300ab7aefcSRalf Baechle	bool
24310ab7aefcSRalf Baechle
2432f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2433f41ae0b2SRalf Baechle	bool
2434f41ae0b2SRalf Baechle
2435f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2436f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2437f088fc84SRalf Baechle	default y
2438b633648cSRalf Baechle	depends on MIPS_MT_SMP
243907cc0c9eSRalf Baechle
2440b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2441b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
24429eaa9a82SPaul Burton	depends on CPU_MIPSR6
2443c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2444b0a668fbSLeonid Yegoshin	default y
2445b0a668fbSLeonid Yegoshin	help
2446b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2447b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
244807edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2449b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2450b0a668fbSLeonid Yegoshin	  final kernel image.
2451b0a668fbSLeonid Yegoshin
2452f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2453f35764e7SJames Hogan	bool
2454f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2455f35764e7SJames Hogan	help
2456f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2457f35764e7SJames Hogan	  physical_memsize.
2458f35764e7SJames Hogan
245907cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
246007cc0c9eSRalf Baechle	bool "VPE loader support."
2461f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
246207cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
246307cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
246407cc0c9eSRalf Baechle	select MIPS_MT
246507cc0c9eSRalf Baechle	help
246607cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
246707cc0c9eSRalf Baechle	  onto another VPE and running it.
2468f088fc84SRalf Baechle
246917a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
247017a1d523SDeng-Cheng Zhu	bool
247117a1d523SDeng-Cheng Zhu	default "y"
247217a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
247317a1d523SDeng-Cheng Zhu
24741a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
24751a2a6d7eSDeng-Cheng Zhu	bool
24761a2a6d7eSDeng-Cheng Zhu	default "y"
24771a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
24781a2a6d7eSDeng-Cheng Zhu
2479e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2480e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2481e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2482e01402b1SRalf Baechle	default y
2483e01402b1SRalf Baechle	help
2484e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2485e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2486e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2487e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2488e01402b1SRalf Baechle
2489e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2490e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2491e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2492e01402b1SRalf Baechle
2493da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2494da615cf6SDeng-Cheng Zhu	bool
2495da615cf6SDeng-Cheng Zhu	default "y"
2496da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2497da615cf6SDeng-Cheng Zhu
24982c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
24992c973ef0SDeng-Cheng Zhu	bool
25002c973ef0SDeng-Cheng Zhu	default "y"
25012c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
25022c973ef0SDeng-Cheng Zhu
25034a16ff4cSRalf Baechleconfig MIPS_CMP
25045cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
25055676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2506b10b43baSMarkos Chandras	select SMP
2507eb9b5141STim Anderson	select SYNC_R4K
2508b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
25094a16ff4cSRalf Baechle	select WEAK_ORDERING
25104a16ff4cSRalf Baechle	default n
25114a16ff4cSRalf Baechle	help
2512044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2513044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2514044505c7SPaul Burton	  its ability to start secondary CPUs.
25154a16ff4cSRalf Baechle
25165cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
25175cac93b3SPaul Burton	  instead of this.
25185cac93b3SPaul Burton
25190ee958e1SPaul Burtonconfig MIPS_CPS
25200ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
25215a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
25220ee958e1SPaul Burton	select MIPS_CM
25231d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
25240ee958e1SPaul Burton	select SMP
25250ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
25261d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2527c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
25280ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
25290ee958e1SPaul Burton	select WEAK_ORDERING
2530d8d3276bSWei Li	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
25310ee958e1SPaul Burton	help
25320ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
25330ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
25340ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
25350ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
25360ee958e1SPaul Burton	  support is unavailable.
25370ee958e1SPaul Burton
25383179d37eSPaul Burtonconfig MIPS_CPS_PM
253939a59593SMarkos Chandras	depends on MIPS_CPS
25403179d37eSPaul Burton	bool
25413179d37eSPaul Burton
25429f98f3ddSPaul Burtonconfig MIPS_CM
25439f98f3ddSPaul Burton	bool
25443c9b4166SPaul Burton	select MIPS_CPC
25459f98f3ddSPaul Burton
25469c38cf44SPaul Burtonconfig MIPS_CPC
25479c38cf44SPaul Burton	bool
25482600990eSRalf Baechle
25491da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
25501da177e4SLinus Torvalds	bool
25511da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
25521da177e4SLinus Torvalds	default y
25531da177e4SLinus Torvalds
25541da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
25551da177e4SLinus Torvalds	bool
25561da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
25571da177e4SLinus Torvalds	default y
25581da177e4SLinus Torvalds
25599e2b5372SMarkos Chandraschoice
25609e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
25619e2b5372SMarkos Chandras
25629e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
25639e2b5372SMarkos Chandras	bool "None"
25649e2b5372SMarkos Chandras	help
25659e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
25669e2b5372SMarkos Chandras
25679693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
25689693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
25699e2b5372SMarkos Chandras	bool "SmartMIPS"
25709693a853SFranck Bui-Huu	help
25719693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
25729693a853SFranck Bui-Huu	  increased security at both hardware and software level for
25739693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
25749693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
25759693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
25769693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
25779693a853SFranck Bui-Huu	  here.
25789693a853SFranck Bui-Huu
2579bce86083SSteven J. Hillconfig CPU_MICROMIPS
25807fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
25819e2b5372SMarkos Chandras	bool "microMIPS"
2582bce86083SSteven J. Hill	help
2583bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2584bce86083SSteven J. Hill	  microMIPS ISA
2585bce86083SSteven J. Hill
25869e2b5372SMarkos Chandrasendchoice
25879e2b5372SMarkos Chandras
2588a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25890ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2590a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2591c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25922a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2593a5e9a69eSPaul Burton	help
2594a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2595a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25961db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
25971db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
25981db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
25991db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
26001db1af84SPaul Burton	  the size & complexity of your kernel.
2601a5e9a69eSPaul Burton
2602a5e9a69eSPaul Burton	  If unsure, say Y.
2603a5e9a69eSPaul Burton
26041da177e4SLinus Torvaldsconfig CPU_HAS_WB
2605f7062ddbSRalf Baechle	bool
2606e01402b1SRalf Baechle
2607df0ac8a4SKevin Cernekeeconfig XKS01
2608df0ac8a4SKevin Cernekee	bool
2609df0ac8a4SKevin Cernekee
2610ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2611ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2612ba9196d2SJiaxun Yang	bool
2613ba9196d2SJiaxun Yang
2614ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2615ba9196d2SJiaxun Yang	bool
2616ba9196d2SJiaxun Yang
26178256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
26188256b17eSFlorian Fainelli	bool
26198256b17eSFlorian Fainelli
262018d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2621932afdeeSYasha Cherikovsky	bool
2622932afdeeSYasha Cherikovsky	help
262318d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2624932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
262518d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
262618d84e2eSAlexander Lobakin	  systems).
2627932afdeeSYasha Cherikovsky
2628f41ae0b2SRalf Baechle#
2629f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2630f41ae0b2SRalf Baechle#
2631e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2632f41ae0b2SRalf Baechle	bool
2633e01402b1SRalf Baechle
2634f41ae0b2SRalf Baechle#
2635f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2636f41ae0b2SRalf Baechle#
2637e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2638f41ae0b2SRalf Baechle	bool
2639e01402b1SRalf Baechle
26401da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
26411da177e4SLinus Torvalds	bool
26421da177e4SLinus Torvalds	depends on !CPU_R3000
26431da177e4SLinus Torvalds	default y
26441da177e4SLinus Torvalds
26451da177e4SLinus Torvalds#
264620d60d99SMaciej W. Rozycki# CPU non-features
264720d60d99SMaciej W. Rozycki#
264820d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
264920d60d99SMaciej W. Rozycki	bool
265020d60d99SMaciej W. Rozycki
265120d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
265220d60d99SMaciej W. Rozycki	bool
265320d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
265420d60d99SMaciej W. Rozycki
265520d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
265620d60d99SMaciej W. Rozycki	bool
265720d60d99SMaciej W. Rozycki
2658071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2659071d2f0bSPaul Burton	bool
2660071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2661071d2f0bSPaul Burton
26624edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
26634edf00a4SPaul Burton	int
26644edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26654edf00a4SPaul Burton	default 0
26664edf00a4SPaul Burton
26674edf00a4SPaul Burtonconfig MIPS_ASID_BITS
26684edf00a4SPaul Burton	int
26692db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
26704edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26714edf00a4SPaul Burton	default 8
26724edf00a4SPaul Burton
26732db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
26742db003a5SPaul Burton	bool
26752db003a5SPaul Burton
26764a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
26774a5dc51eSMarcin Nowakowski	bool
26784a5dc51eSMarcin Nowakowski
2679802b8362SThomas Bogendoerfer# R4600 erratum.  Due to the lack of errata information the exact
2680802b8362SThomas Bogendoerfer# technical details aren't known.  I've experimentally found that disabling
2681802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal
2682802b8362SThomas Bogendoerfer# with the issue.
2683802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP
2684802b8362SThomas Bogendoerfer	bool
2685802b8362SThomas Bogendoerfer
26865e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
26875e5b6527SThomas Bogendoerfer#
26885e5b6527SThomas Bogendoerfer#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
26895e5b6527SThomas Bogendoerfer#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
26905e5b6527SThomas Bogendoerfer#      executed if there is no other dcache activity. If the dcache is
269118ff14c8SColin Ian King#      accessed for another instruction immediately preceding when these
26925e5b6527SThomas Bogendoerfer#      cache instructions are executing, it is possible that the dcache
26935e5b6527SThomas Bogendoerfer#      tag match outputs used by these cache instructions will be
26945e5b6527SThomas Bogendoerfer#      incorrect. These cache instructions should be preceded by at least
26955e5b6527SThomas Bogendoerfer#      four instructions that are not any kind of load or store
26965e5b6527SThomas Bogendoerfer#      instruction.
26975e5b6527SThomas Bogendoerfer#
26985e5b6527SThomas Bogendoerfer#      This is not allowed:    lw
26995e5b6527SThomas Bogendoerfer#                              nop
27005e5b6527SThomas Bogendoerfer#                              nop
27015e5b6527SThomas Bogendoerfer#                              nop
27025e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
27035e5b6527SThomas Bogendoerfer#
27045e5b6527SThomas Bogendoerfer#      This is allowed:        lw
27055e5b6527SThomas Bogendoerfer#                              nop
27065e5b6527SThomas Bogendoerfer#                              nop
27075e5b6527SThomas Bogendoerfer#                              nop
27085e5b6527SThomas Bogendoerfer#                              nop
27095e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
27105e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP
27115e5b6527SThomas Bogendoerfer	bool
27125e5b6527SThomas Bogendoerfer
271344def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA.
271444def342SThomas Bogendoerfer#
271544def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
271644def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
271744def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty.  These
271844def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss
271944def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer."
272044def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/
272144def342SThomas Bogendoerfer# in .pdf format.)
272244def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP
272344def342SThomas Bogendoerfer	bool
272444def342SThomas Bogendoerfer
272524a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
272624a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following
272724a1c023SThomas Bogendoerfer# operation is not guaranteed."
272824a1c023SThomas Bogendoerfer#
272924a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I
273024a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV
273124a1c023SThomas Bogendoerfer	bool
273224a1c023SThomas Bogendoerfer
2733886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2734886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same
2735886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious
2736886ee136SThomas Bogendoerfer# exceptions.
2737886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS
2738886ee136SThomas Bogendoerfer	bool
2739886ee136SThomas Bogendoerfer
2740256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2741256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically.
2742256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC
2743256ec489SThomas Bogendoerfer	bool
2744256ec489SThomas Bogendoerfer
2745a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction"
2746a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB
2747a7fbed98SThomas Bogendoerfer	bool
2748a7fbed98SThomas Bogendoerfer
274920d60d99SMaciej W. Rozycki#
27501da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
27511da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
27521da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
27531da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
27541da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
27551da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
27561da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
27571da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2758797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2759797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2760797798c1SRalf Baechle#   support.
27611da177e4SLinus Torvalds#
27621da177e4SLinus Torvaldsconfig HIGHMEM
27631da177e4SLinus Torvalds	bool "High Memory Support"
2764a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2765a4c33e83SThomas Gleixner	select KMAP_LOCAL
2766797798c1SRalf Baechle
2767797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2768797798c1SRalf Baechle	bool
2769797798c1SRalf Baechle
2770797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2771797798c1SRalf Baechle	bool
27721da177e4SLinus Torvalds
27739693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
27749693a853SFranck Bui-Huu	bool
27759693a853SFranck Bui-Huu
2776a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2777a6a4834cSSteven J. Hill	bool
2778a6a4834cSSteven J. Hill
2779377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2780377cb1b6SRalf Baechle	bool
2781377cb1b6SRalf Baechle	help
2782377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2783377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2784377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2785377cb1b6SRalf Baechle
2786a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2787a5e9a69eSPaul Burton	bool
2788a5e9a69eSPaul Burton
2789b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2790b4819b59SYoichi Yuasa	def_bool y
2791268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2792b4819b59SYoichi Yuasa
2793b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2794b1c6cd42SAtsushi Nemoto	bool
2795397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
279631473747SAtsushi Nemoto
2797d8cb4e11SRalf Baechleconfig NUMA
2798d8cb4e11SRalf Baechle	bool "NUMA Support"
2799d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2800cf8194e4STiezhu Yang	select SMP
2801d8cb4e11SRalf Baechle	help
2802d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2803d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2804d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2805172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2806d8cb4e11SRalf Baechle	  disabled.
2807d8cb4e11SRalf Baechle
2808d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2809d8cb4e11SRalf Baechle	bool
2810d8cb4e11SRalf Baechle
2811f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA
2812f3c560a6SThomas Bogendoerfer	def_bool y
2813f3c560a6SThomas Bogendoerfer	depends on NUMA
2814f3c560a6SThomas Bogendoerfer
2815f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK
2816f3c560a6SThomas Bogendoerfer	def_bool y
2817f3c560a6SThomas Bogendoerfer	depends on NUMA
2818f3c560a6SThomas Bogendoerfer
28198c530ea3SMatt Redfearnconfig RELOCATABLE
28208c530ea3SMatt Redfearn	bool "Relocatable kernel"
2821ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2822ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2823ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2824ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2825a307a4ceSJinyang He		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2826a307a4ceSJinyang He		   CPU_LOONGSON64
28278c530ea3SMatt Redfearn	help
28288c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
28298c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
28308c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
28318c530ea3SMatt Redfearn	  but are discarded at runtime
28328c530ea3SMatt Redfearn
2833069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2834069fd766SMatt Redfearn	hex "Relocation table size"
2835069fd766SMatt Redfearn	depends on RELOCATABLE
2836069fd766SMatt Redfearn	range 0x0 0x01000000
2837a307a4ceSJinyang He	default "0x00200000" if CPU_LOONGSON64
2838069fd766SMatt Redfearn	default "0x00100000"
2839a7f7f624SMasahiro Yamada	help
2840069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2841069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2842069fd766SMatt Redfearn
2843069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2844069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2845069fd766SMatt Redfearn
2846069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2847069fd766SMatt Redfearn
2848069fd766SMatt Redfearn	  If unsure, leave at the default value.
2849069fd766SMatt Redfearn
2850405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2851405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2852405bc8fdSMatt Redfearn	depends on RELOCATABLE
2853a7f7f624SMasahiro Yamada	help
2854405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2855405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2856405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2857405bc8fdSMatt Redfearn	  of kernel internals.
2858405bc8fdSMatt Redfearn
2859405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2860405bc8fdSMatt Redfearn
2861405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2862405bc8fdSMatt Redfearn
2863405bc8fdSMatt Redfearn	  If unsure, say N.
2864405bc8fdSMatt Redfearn
2865405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2866405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2867405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2868405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2869405bc8fdSMatt Redfearn	range 0x0 0x08000000
2870405bc8fdSMatt Redfearn	default "0x01000000"
2871a7f7f624SMasahiro Yamada	help
2872405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2873405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2874405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2875405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2876405bc8fdSMatt Redfearn
2877405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2878405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2879405bc8fdSMatt Redfearn
2880c80d79d7SYasunori Gotoconfig NODES_SHIFT
2881c80d79d7SYasunori Goto	int
2882c80d79d7SYasunori Goto	default "6"
2883c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2884c80d79d7SYasunori Goto
288514f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
288614f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
2887268a2d60SJiaxun Yang	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
288814f70012SDeng-Cheng Zhu	default y
288914f70012SDeng-Cheng Zhu	help
289014f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
289114f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
289214f70012SDeng-Cheng Zhu
2893be8fa1cbSTiezhu Yangconfig DMI
2894be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2895be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2896be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2897be8fa1cbSTiezhu Yang	default y
2898be8fa1cbSTiezhu Yang	help
2899be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2900be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2901be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2902be8fa1cbSTiezhu Yang	  BIOS code.
2903be8fa1cbSTiezhu Yang
29041da177e4SLinus Torvaldsconfig SMP
29051da177e4SLinus Torvalds	bool "Multi-Processing support"
2906e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2907e73ea273SRalf Baechle	help
29081da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
29094a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
29104a474157SRobert Graffham	  than one CPU, say Y.
29111da177e4SLinus Torvalds
29124a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
29131da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
29141da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
29154a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
29161da177e4SLinus Torvalds	  will run faster if you say N here.
29171da177e4SLinus Torvalds
29181da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
29191da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
29201da177e4SLinus Torvalds
292103502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2922ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
29231da177e4SLinus Torvalds
29241da177e4SLinus Torvalds	  If you don't know what to do here, say N.
29251da177e4SLinus Torvalds
29267840d618SMatt Redfearnconfig HOTPLUG_CPU
29277840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
29287840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
29297840d618SMatt Redfearn	help
29307840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
29317840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
29327840d618SMatt Redfearn	  (Note: power management support will enable this option
29337840d618SMatt Redfearn	    automatically on SMP systems. )
29347840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
29357840d618SMatt Redfearn
293687353d8aSRalf Baechleconfig SMP_UP
293787353d8aSRalf Baechle	bool
293887353d8aSRalf Baechle
29394a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
29404a16ff4cSRalf Baechle	bool
29414a16ff4cSRalf Baechle
29420ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
29430ee958e1SPaul Burton	bool
29440ee958e1SPaul Burton
2945e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2946e73ea273SRalf Baechle	bool
2947e73ea273SRalf Baechle
2948130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2949130e2fb7SRalf Baechle	bool
2950130e2fb7SRalf Baechle
2951130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2952130e2fb7SRalf Baechle	bool
2953130e2fb7SRalf Baechle
2954130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2955130e2fb7SRalf Baechle	bool
2956130e2fb7SRalf Baechle
2957130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2958130e2fb7SRalf Baechle	bool
2959130e2fb7SRalf Baechle
2960130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2961130e2fb7SRalf Baechle	bool
2962130e2fb7SRalf Baechle
29631da177e4SLinus Torvaldsconfig NR_CPUS
2964a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2965a91796a9SJayachandran C	range 2 256
29661da177e4SLinus Torvalds	depends on SMP
2967130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2968130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2969130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2970130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2971130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
29721da177e4SLinus Torvalds	help
29731da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
29741da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
29751da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
297672ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
297772ede9b1SAtsushi Nemoto	  and 2 for all others.
29781da177e4SLinus Torvalds
29791da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
298072ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
298172ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
298272ede9b1SAtsushi Nemoto	  power of two.
29831da177e4SLinus Torvalds
2984399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2985399aaa25SAl Cooper	bool
2986399aaa25SAl Cooper
29877820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
29887820b84bSDavid Daney	bool
29897820b84bSDavid Daney
29907820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
29917820b84bSDavid Daney	int
29927820b84bSDavid Daney	depends on SMP
29937820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
29947820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
29957820b84bSDavid Daney
29961723b4a3SAtsushi Nemoto#
29971723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
29981723b4a3SAtsushi Nemoto#
29991723b4a3SAtsushi Nemoto
30001723b4a3SAtsushi Nemotochoice
30011723b4a3SAtsushi Nemoto	prompt "Timer frequency"
30021723b4a3SAtsushi Nemoto	default HZ_250
30031723b4a3SAtsushi Nemoto	help
30041723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
30051723b4a3SAtsushi Nemoto
300667596573SPaul Burton	config HZ_24
300767596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
300867596573SPaul Burton
30091723b4a3SAtsushi Nemoto	config HZ_48
30100f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
30111723b4a3SAtsushi Nemoto
30121723b4a3SAtsushi Nemoto	config HZ_100
30131723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
30141723b4a3SAtsushi Nemoto
30151723b4a3SAtsushi Nemoto	config HZ_128
30161723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
30171723b4a3SAtsushi Nemoto
30181723b4a3SAtsushi Nemoto	config HZ_250
30191723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
30201723b4a3SAtsushi Nemoto
30211723b4a3SAtsushi Nemoto	config HZ_256
30221723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
30231723b4a3SAtsushi Nemoto
30241723b4a3SAtsushi Nemoto	config HZ_1000
30251723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
30261723b4a3SAtsushi Nemoto
30271723b4a3SAtsushi Nemoto	config HZ_1024
30281723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
30291723b4a3SAtsushi Nemoto
30301723b4a3SAtsushi Nemotoendchoice
30311723b4a3SAtsushi Nemoto
303267596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
303367596573SPaul Burton	bool
303467596573SPaul Burton
30351723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
30361723b4a3SAtsushi Nemoto	bool
30371723b4a3SAtsushi Nemoto
30381723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
30391723b4a3SAtsushi Nemoto	bool
30401723b4a3SAtsushi Nemoto
30411723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
30421723b4a3SAtsushi Nemoto	bool
30431723b4a3SAtsushi Nemoto
30441723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
30451723b4a3SAtsushi Nemoto	bool
30461723b4a3SAtsushi Nemoto
30471723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
30481723b4a3SAtsushi Nemoto	bool
30491723b4a3SAtsushi Nemoto
30501723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
30511723b4a3SAtsushi Nemoto	bool
30521723b4a3SAtsushi Nemoto
30531723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
30541723b4a3SAtsushi Nemoto	bool
30551723b4a3SAtsushi Nemoto
30561723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
30571723b4a3SAtsushi Nemoto	bool
305867596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
305967596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
306067596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
306167596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
306267596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
306367596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
306467596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
30651723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
30661723b4a3SAtsushi Nemoto
30671723b4a3SAtsushi Nemotoconfig HZ
30681723b4a3SAtsushi Nemoto	int
306967596573SPaul Burton	default 24 if HZ_24
30701723b4a3SAtsushi Nemoto	default 48 if HZ_48
30711723b4a3SAtsushi Nemoto	default 100 if HZ_100
30721723b4a3SAtsushi Nemoto	default 128 if HZ_128
30731723b4a3SAtsushi Nemoto	default 250 if HZ_250
30741723b4a3SAtsushi Nemoto	default 256 if HZ_256
30751723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
30761723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
30771723b4a3SAtsushi Nemoto
307896685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
307996685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
308096685b17SDeng-Cheng Zhu
3081ea6e942bSAtsushi Nemotoconfig KEXEC
30827d60717eSKees Cook	bool "Kexec system call"
30832965faa5SDave Young	select KEXEC_CORE
3084ea6e942bSAtsushi Nemoto	help
3085ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
3086ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
30873dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
3088ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
3089ea6e942bSAtsushi Nemoto
309001dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
3091ea6e942bSAtsushi Nemoto
3092ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
3093ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
3094bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
3095bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
3096bf220695SGeert Uytterhoeven	  made.
3097ea6e942bSAtsushi Nemoto
30987aa1c8f4SRalf Baechleconfig CRASH_DUMP
30997aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
31007aa1c8f4SRalf Baechle	help
31017aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
31027aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
31037aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
31047aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
31057aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
31067aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
31077aa1c8f4SRalf Baechle	  PHYSICAL_START.
31087aa1c8f4SRalf Baechle
31097aa1c8f4SRalf Baechleconfig PHYSICAL_START
31107aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
31118bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
31127aa1c8f4SRalf Baechle	depends on CRASH_DUMP
31137aa1c8f4SRalf Baechle	help
31147aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
31157aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
31167aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
31177aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
31187aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
31197aa1c8f4SRalf Baechle
3120597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
3121b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3122597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
3123597ce172SPaul Burton	help
3124597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
3125597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
3126597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3127597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
3128597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
3129597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
3130597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
3131597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
3132597ce172SPaul Burton	  saying N here.
3133597ce172SPaul Burton
313406e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
313506e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
313618ff14c8SColin Ian King	  worked on. In order to avoid userland becoming dependent upon current
313706e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
313806e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
313906e2e882SPaul Burton	  said details.
314006e2e882SPaul Burton
314106e2e882SPaul Burton	  If unsure, say N.
3142597ce172SPaul Burton
3143f2ffa5abSDezhong Diaoconfig USE_OF
31440b3e06fdSJonas Gorski	bool
3145f2ffa5abSDezhong Diao	select OF
3146e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
3147abd2363fSGrant Likely	select IRQ_DOMAIN
3148f2ffa5abSDezhong Diao
31492fe8ea39SDengcheng Zhuconfig UHI_BOOT
31502fe8ea39SDengcheng Zhu	bool
31512fe8ea39SDengcheng Zhu
31527fafb068SAndrew Brestickerconfig BUILTIN_DTB
31537fafb068SAndrew Bresticker	bool
31547fafb068SAndrew Bresticker
31551da8f179SJonas Gorskichoice
31565b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
31571da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
31581da8f179SJonas Gorski
31591da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
31601da8f179SJonas Gorski		bool "None"
31611da8f179SJonas Gorski		help
31621da8f179SJonas Gorski		  Do not enable appended dtb support.
31631da8f179SJonas Gorski
316487db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
316587db537dSAaro Koskinen		bool "vmlinux"
316687db537dSAaro Koskinen		help
316787db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
316887db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
316987db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
317087db537dSAaro Koskinen		  objcopy:
317187db537dSAaro Koskinen
317287db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
317387db537dSAaro Koskinen
317418ff14c8SColin Ian King		  This is meant as a backward compatibility convenience for those
317587db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
317687db537dSAaro Koskinen		  the documented boot protocol using a device tree.
317787db537dSAaro Koskinen
31781da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3179b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
31801da8f179SJonas Gorski		help
31811da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3182b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
31831da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
31841da8f179SJonas Gorski
31851da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
31861da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
31871da8f179SJonas Gorski		  the documented boot protocol using a device tree.
31881da8f179SJonas Gorski
31891da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
31901da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
31911da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
31921da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
31931da8f179SJonas Gorski		  if you don't intend to always append a DTB.
31941da8f179SJonas Gorskiendchoice
31951da8f179SJonas Gorski
31962024972eSJonas Gorskichoice
31972024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
31982bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
319987fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
32002bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
32012024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
32022024972eSJonas Gorski
32032024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
32042024972eSJonas Gorski		depends on USE_OF
32052024972eSJonas Gorski		bool "Dtb kernel arguments if available"
32062024972eSJonas Gorski
32072024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
32082024972eSJonas Gorski		depends on USE_OF
32092024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
32102024972eSJonas Gorski
32112024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
32122024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3213ed47e153SRabin Vincent
3214ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3215ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3216ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
32172024972eSJonas Gorskiendchoice
32182024972eSJonas Gorski
32195e83d430SRalf Baechleendmenu
32205e83d430SRalf Baechle
32211df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
32221df0f0ffSAtsushi Nemoto	bool
32231df0f0ffSAtsushi Nemoto	default y
32241df0f0ffSAtsushi Nemoto
32251df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
32261df0f0ffSAtsushi Nemoto	bool
32271df0f0ffSAtsushi Nemoto	default y
32281df0f0ffSAtsushi Nemoto
3229a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3230a728ab52SKirill A. Shutemov	int
32313377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3232a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3233a728ab52SKirill A. Shutemov	default 2
3234a728ab52SKirill A. Shutemov
32356c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
32366c359eb1SPaul Burton	bool
32376c359eb1SPaul Burton
32381da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
32391da177e4SLinus Torvalds
3240c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
32412eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3242c5611df9SPaul Burton	bool
3243c5611df9SPaul Burton
3244c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3245c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3246c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
32472eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
32481da177e4SLinus Torvalds
32491da177e4SLinus Torvalds#
32501da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
32511da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
32521da177e4SLinus Torvalds# users to choose the right thing ...
32531da177e4SLinus Torvalds#
32541da177e4SLinus Torvaldsconfig ISA
32551da177e4SLinus Torvalds	bool
32561da177e4SLinus Torvalds
32571da177e4SLinus Torvaldsconfig TC
32581da177e4SLinus Torvalds	bool "TURBOchannel support"
32591da177e4SLinus Torvalds	depends on MACH_DECSTATION
32601da177e4SLinus Torvalds	help
326150a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
326250a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
326350a23e6eSJustin P. Mattock	  at:
326450a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
326550a23e6eSJustin P. Mattock	  and:
326650a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
326750a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
326850a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
32691da177e4SLinus Torvalds
32701da177e4SLinus Torvaldsconfig MMU
32711da177e4SLinus Torvalds	bool
32721da177e4SLinus Torvalds	default y
32731da177e4SLinus Torvalds
3274109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3275109c32ffSMatt Redfearn	default 12 if 64BIT
3276109c32ffSMatt Redfearn	default 8
3277109c32ffSMatt Redfearn
3278109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3279109c32ffSMatt Redfearn	default 18 if 64BIT
3280109c32ffSMatt Redfearn	default 15
3281109c32ffSMatt Redfearn
3282109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3283109c32ffSMatt Redfearn	default 8
3284109c32ffSMatt Redfearn
3285109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3286109c32ffSMatt Redfearn	default 15
3287109c32ffSMatt Redfearn
3288d865bea4SRalf Baechleconfig I8253
3289d865bea4SRalf Baechle	bool
3290798778b8SRussell King	select CLKSRC_I8253
32912d02612fSThomas Gleixner	select CLKEVT_I8253
32929726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3293d865bea4SRalf Baechle
3294e05eb3f8SRalf Baechleconfig ZONE_DMA
3295e05eb3f8SRalf Baechle	bool
3296e05eb3f8SRalf Baechle
3297cce335aeSRalf Baechleconfig ZONE_DMA32
3298cce335aeSRalf Baechle	bool
3299cce335aeSRalf Baechle
33001da177e4SLinus Torvaldsendmenu
33011da177e4SLinus Torvalds
33021da177e4SLinus Torvaldsconfig TRAD_SIGNALS
33031da177e4SLinus Torvalds	bool
33041da177e4SLinus Torvalds
33051da177e4SLinus Torvaldsconfig MIPS32_COMPAT
330678aaf956SRalf Baechle	bool
33071da177e4SLinus Torvalds
33081da177e4SLinus Torvaldsconfig COMPAT
33091da177e4SLinus Torvalds	bool
33101da177e4SLinus Torvalds
331105e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
331205e43966SAtsushi Nemoto	bool
331305e43966SAtsushi Nemoto
33141da177e4SLinus Torvaldsconfig MIPS32_O32
33151da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
331678aaf956SRalf Baechle	depends on 64BIT
331778aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
331878aaf956SRalf Baechle	select COMPAT
331978aaf956SRalf Baechle	select MIPS32_COMPAT
332078aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
33211da177e4SLinus Torvalds	help
33221da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
33231da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
33241da177e4SLinus Torvalds	  existing binaries are in this format.
33251da177e4SLinus Torvalds
33261da177e4SLinus Torvalds	  If unsure, say Y.
33271da177e4SLinus Torvalds
33281da177e4SLinus Torvaldsconfig MIPS32_N32
33291da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3330c22eacfeSRalf Baechle	depends on 64BIT
33315a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
333278aaf956SRalf Baechle	select COMPAT
333378aaf956SRalf Baechle	select MIPS32_COMPAT
333478aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
33351da177e4SLinus Torvalds	help
33361da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
33371da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
33381da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
33391da177e4SLinus Torvalds	  cases.
33401da177e4SLinus Torvalds
33411da177e4SLinus Torvalds	  If unsure, say N.
33421da177e4SLinus Torvalds
33431da177e4SLinus Torvaldsconfig BINFMT_ELF32
33441da177e4SLinus Torvalds	bool
33451da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3346f43edca7SRalf Baechle	select ELFCORE
33471da177e4SLinus Torvalds
33482116245eSRalf Baechlemenu "Power management options"
3349952fa954SRodolfo Giometti
3350363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3351363c55caSWu Zhangjin	def_bool y
33523f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3353363c55caSWu Zhangjin
3354f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3355f4cb5700SJohannes Berg	def_bool y
33563f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3357f4cb5700SJohannes Berg
33582116245eSRalf Baechlesource "kernel/power/Kconfig"
3359952fa954SRodolfo Giometti
33601da177e4SLinus Torvaldsendmenu
33611da177e4SLinus Torvalds
33627a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
33637a998935SViresh Kumar	bool
33647a998935SViresh Kumar
33657a998935SViresh Kumarmenu "CPU Power Management"
3366c095ebafSPaul Burton
3367c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
33687a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
33697a998935SViresh Kumarendif
33709726b43aSWu Zhangjin
3371c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3372c095ebafSPaul Burton
3373c095ebafSPaul Burtonendmenu
3374c095ebafSPaul Burton
337598cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
337698cdee0eSRalf Baechle
33772235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3378e91946d6SNathan Chancellor
3379e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3380