xref: /linux/arch/mips/Kconfig (revision a4c33e83bca133ff979e13c784c7605e1ac143df)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
734c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
834c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
934c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
1012597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
111e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
1212597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
131ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1412597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1525da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
160b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
179035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
1812597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
1910916706SShile Zhang	select BUILDTIME_TABLE_SORT
2012597988SMatt Redfearn	select CLONE_BACKWARDS
2157eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
2212597988SMatt Redfearn	select CPU_PM if CPU_IDLE
2312597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2412597988SMatt Redfearn	select GENERIC_CLOCKEVENTS
2512597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2612597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
2724640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
28b962aeb0SPaul Burton	select GENERIC_IOMAP
2912597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3012597988SMatt Redfearn	select GENERIC_IRQ_SHOW
316630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
32740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
33740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
34740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
35740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
36740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
3712597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
3812597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
3912597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
40446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
4112597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
42906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
4312597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
4488547001SJason Wessel	select HAVE_ARCH_KGDB
45109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
46109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
47490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
48c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
4945e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
502ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
5136366e36SPaul Burton	select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
5212597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
53490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
5464575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
5512597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
5612597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
5712597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
5812597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
5934c01e41SAlexander Lobakin	select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
6012597988SMatt Redfearn	select HAVE_EXIT_THREAD
6167a929e0SChristoph Hellwig	select HAVE_FAST_GUP
6212597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
6329c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
6412597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
6534c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
6634c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
6712597988SMatt Redfearn	select HAVE_IDE
68b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
6912597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7012597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
71c1bf207dSDavid Daney	select HAVE_KPROBES
72c1bf207dSDavid Daney	select HAVE_KRETPROBES
73c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
74786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
7542a0bb3fSPetr Mladek	select HAVE_NMI
7612597988SMatt Redfearn	select HAVE_OPROFILE
7712597988SMatt Redfearn	select HAVE_PERF_EVENTS
7808bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
799ea141adSPaul Burton	select HAVE_RSEQ
8016c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
81d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
8212597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
83a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
8412597988SMatt Redfearn	select IRQ_FORCED_THREADING
856630a8e5SChristoph Hellwig	select ISA if EISA
8612597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
8734c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
8812597988SMatt Redfearn	select PERF_USE_VMALLOC
89981aa1d3SThomas Gleixner	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
9005a0a344SArnd Bergmann	select RTC_LIB
915e6e9852SChristoph Hellwig	select SET_FS
9212597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
9312597988SMatt Redfearn	select VIRT_TO_BUS
941da177e4SLinus Torvalds
95d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
96d3991572SChristoph Hellwig	bool
97d3991572SChristoph Hellwig
98c434b9f8SPaul Cercueilconfig MIPS_GENERIC
99c434b9f8SPaul Cercueil	bool
100c434b9f8SPaul Cercueil
101f0f4a753SPaul Cercueilconfig MACH_INGENIC
102f0f4a753SPaul Cercueil	bool
103f0f4a753SPaul Cercueil	select SYS_SUPPORTS_32BIT_KERNEL
104f0f4a753SPaul Cercueil	select SYS_SUPPORTS_LITTLE_ENDIAN
105f0f4a753SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
106f0f4a753SPaul Cercueil	select DMA_NONCOHERENT
107f0f4a753SPaul Cercueil	select IRQ_MIPS_CPU
108f0f4a753SPaul Cercueil	select PINCTRL
109f0f4a753SPaul Cercueil	select GPIOLIB
110f0f4a753SPaul Cercueil	select COMMON_CLK
111f0f4a753SPaul Cercueil	select GENERIC_IRQ_CHIP
112f0f4a753SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
113f0f4a753SPaul Cercueil	select USE_OF
114f0f4a753SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
115f0f4a753SPaul Cercueil	select MIPS_EXTERNAL_TIMER
116f0f4a753SPaul Cercueil
1171da177e4SLinus Torvaldsmenu "Machine selection"
1181da177e4SLinus Torvalds
1195e83d430SRalf Baechlechoice
1205e83d430SRalf Baechle	prompt "System type"
121c434b9f8SPaul Cercueil	default MIPS_GENERIC_KERNEL
1221da177e4SLinus Torvalds
123c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL
124eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
125c434b9f8SPaul Cercueil	select MIPS_GENERIC
126eed0eabdSPaul Burton	select BOOT_RAW
127eed0eabdSPaul Burton	select BUILTIN_DTB
128eed0eabdSPaul Burton	select CEVT_R4K
129eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
130eed0eabdSPaul Burton	select COMMON_CLK
131eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
13234c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
133eed0eabdSPaul Burton	select CSRC_R4K
134eed0eabdSPaul Burton	select DMA_PERDEV_COHERENT
135eb01d42aSChristoph Hellwig	select HAVE_PCI
136eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1370211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
138eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
139eed0eabdSPaul Burton	select MIPS_GIC
140eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
141eed0eabdSPaul Burton	select NO_EXCEPT_FILL
142eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
143eed0eabdSPaul Burton	select SMP_UP if SMP
144a3078e59SMatt Redfearn	select SWAP_IO_SPACE
145eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
146eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
147eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
148eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
149eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
150eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
151eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
152eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
153eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
154eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
155eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
156eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
157eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
15834c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
159eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
160eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
161eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
162c3e2ee65SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
16334c01e41SAlexander Lobakin	select UHI_BOOT
1642e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1652e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1662e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1672e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1682e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1692e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
170eed0eabdSPaul Burton	select USE_OF
171eed0eabdSPaul Burton	help
172eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
173eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
174eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
175eed0eabdSPaul Burton	  Interface) specification.
176eed0eabdSPaul Burton
17742a4f17dSManuel Laussconfig MIPS_ALCHEMY
178c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
179d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
180f772cdb2SRalf Baechle	select CEVT_R4K
181d7ea335cSSteven J. Hill	select CSRC_R4K
18267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
18388e9a93cSManuel Lauss	select DMA_MAYBE_COHERENT	# Au1000,1500,1100 aren't, rest is
184d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
18542a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
18642a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
18742a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
188d30a2b47SLinus Walleij	select GPIOLIB
1891b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
19047440229SManuel Lauss	select COMMON_CLK
1911da177e4SLinus Torvalds
1927ca5dc14SFlorian Fainelliconfig AR7
1937ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1947ca5dc14SFlorian Fainelli	select BOOT_ELF32
1957ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
1967ca5dc14SFlorian Fainelli	select CEVT_R4K
1977ca5dc14SFlorian Fainelli	select CSRC_R4K
19867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1997ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
2007ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
2017ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
2027ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
2037ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
2047ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
205377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2061b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
207d30a2b47SLinus Walleij	select GPIOLIB
2087ca5dc14SFlorian Fainelli	select VLYNQ
209bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
2107ca5dc14SFlorian Fainelli	help
2117ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
2127ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
2137ca5dc14SFlorian Fainelli
21443cc739fSSergey Ryazanovconfig ATH25
21543cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
21643cc739fSSergey Ryazanov	select CEVT_R4K
21743cc739fSSergey Ryazanov	select CSRC_R4K
21843cc739fSSergey Ryazanov	select DMA_NONCOHERENT
21967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2201753e74eSSergey Ryazanov	select IRQ_DOMAIN
22143cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
22243cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
22343cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2248aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
22543cc739fSSergey Ryazanov	help
22643cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
22743cc739fSSergey Ryazanov
228d4a67d9dSGabor Juhosconfig ATH79
229d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
230ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
231d4a67d9dSGabor Juhos	select BOOT_RAW
232d4a67d9dSGabor Juhos	select CEVT_R4K
233d4a67d9dSGabor Juhos	select CSRC_R4K
234d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
235d30a2b47SLinus Walleij	select GPIOLIB
236a08227a2SJohn Crispin	select PINCTRL
237411520afSAlban Bedel	select COMMON_CLK
23867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
239d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
240d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
241d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
242d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
243377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
244b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
24503c8c407SAlban Bedel	select USE_OF
24653d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
247d4a67d9dSGabor Juhos	help
248d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
249d4a67d9dSGabor Juhos
2505f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2515f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
252d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
253d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
254d666cd02SKevin Cernekee	select BOOT_RAW
255d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
256d666cd02SKevin Cernekee	select USE_OF
257d666cd02SKevin Cernekee	select CEVT_R4K
258d666cd02SKevin Cernekee	select CSRC_R4K
259d666cd02SKevin Cernekee	select SYNC_R4K
260d666cd02SKevin Cernekee	select COMMON_CLK
261c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
26260b858f2SKevin Cernekee	select BCM7038_L1_IRQ
26360b858f2SKevin Cernekee	select BCM7120_L2_IRQ
26460b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
26567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
26660b858f2SKevin Cernekee	select DMA_NONCOHERENT
267d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
26860b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
269d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
270d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
27160b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
27260b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
27360b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
274d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
275d666cd02SKevin Cernekee	select SWAP_IO_SPACE
27660b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
27760b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
27860b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
27960b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2804dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
281d666cd02SKevin Cernekee	help
2825f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2835f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2845f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2855f2d4459SKevin Cernekee	  must be set appropriately for your board.
286d666cd02SKevin Cernekee
2871c0c13ebSAurelien Jarnoconfig BCM47XX
288c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
289fe08f8c2SHauke Mehrtens	select BOOT_RAW
29042f77542SRalf Baechle	select CEVT_R4K
291940f6b48SRalf Baechle	select CSRC_R4K
2921c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
293eb01d42aSChristoph Hellwig	select HAVE_PCI
29467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
295314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
296dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
2971c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
2981c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
299377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
3006507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
30125e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
302e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
303c949c0bcSRafał Miłecki	select GPIOLIB
304c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
305f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
3062ab71a02SRafał Miłecki	select BCM47XX_SPROM
307dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
3081c0c13ebSAurelien Jarno	help
3091c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
3101c0c13ebSAurelien Jarno
311e7300d04SMaxime Bizonconfig BCM63XX
312e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
313ae8de61cSFlorian Fainelli	select BOOT_RAW
314e7300d04SMaxime Bizon	select CEVT_R4K
315e7300d04SMaxime Bizon	select CSRC_R4K
316fc264022SJonas Gorski	select SYNC_R4K
317e7300d04SMaxime Bizon	select DMA_NONCOHERENT
31867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
319e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
320e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
321e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
322e7300d04SMaxime Bizon	select SWAP_IO_SPACE
323d30a2b47SLinus Walleij	select GPIOLIB
324af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
325c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
326bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
327e7300d04SMaxime Bizon	help
328e7300d04SMaxime Bizon	  Support for BCM63XX based boards
329e7300d04SMaxime Bizon
3301da177e4SLinus Torvaldsconfig MIPS_COBALT
3313fa986faSMartin Michlmayr	bool "Cobalt Server"
33242f77542SRalf Baechle	select CEVT_R4K
333940f6b48SRalf Baechle	select CSRC_R4K
3341097c6acSYoichi Yuasa	select CEVT_GT641XX
3351da177e4SLinus Torvalds	select DMA_NONCOHERENT
336eb01d42aSChristoph Hellwig	select FORCE_PCI
337d865bea4SRalf Baechle	select I8253
3381da177e4SLinus Torvalds	select I8259
33967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
340d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
341252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3427cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3430a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
344ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3450e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3465e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
347e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3481da177e4SLinus Torvalds
3491da177e4SLinus Torvaldsconfig MACH_DECSTATION
3503fa986faSMartin Michlmayr	bool "DECstations"
3511da177e4SLinus Torvalds	select BOOT_ELF32
3526457d9fcSYoichi Yuasa	select CEVT_DS1287
35381d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3544247417dSYoichi Yuasa	select CSRC_IOASIC
35581d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
35620d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
35720d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
35820d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3591da177e4SLinus Torvalds	select DMA_NONCOHERENT
360ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
36167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3627cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3637cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
364ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3657d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3665e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3671723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3681723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3691723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
370930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3715e83d430SRalf Baechle	help
3721da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3731da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3741da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3751da177e4SLinus Torvalds
3761da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3771da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3781da177e4SLinus Torvalds
3791da177e4SLinus Torvalds		DECstation 5000/50
3801da177e4SLinus Torvalds		DECstation 5000/150
3811da177e4SLinus Torvalds		DECstation 5000/260
3821da177e4SLinus Torvalds		DECsystem 5900/260
3831da177e4SLinus Torvalds
3841da177e4SLinus Torvalds	  otherwise choose R3000.
3851da177e4SLinus Torvalds
3865e83d430SRalf Baechleconfig MACH_JAZZ
3873fa986faSMartin Michlmayr	bool "Jazz family of machines"
38839b2d756SThomas Bogendoerfer	select ARC_MEMORY
38939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
390a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
3917a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
3922f9237d4SChristoph Hellwig	select DMA_OPS
3930e2794b0SRalf Baechle	select FW_ARC
3940e2794b0SRalf Baechle	select FW_ARC32
3955e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
39642f77542SRalf Baechle	select CEVT_R4K
397940f6b48SRalf Baechle	select CSRC_R4K
398e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
3995e83d430SRalf Baechle	select GENERIC_ISA_DMA
4008a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
40167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
402d865bea4SRalf Baechle	select I8253
4035e83d430SRalf Baechle	select I8259
4045e83d430SRalf Baechle	select ISA
4057cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
4065e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
4077d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
4081723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
4091da177e4SLinus Torvalds	help
4105e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
4115e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
412692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
4135e83d430SRalf Baechle	  Olivetti M700-10 workstations.
4145e83d430SRalf Baechle
415f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC
416de361e8bSPaul Burton	bool "Ingenic SoC based machines"
417f0f4a753SPaul Cercueil	select MIPS_GENERIC
418f0f4a753SPaul Cercueil	select MACH_INGENIC
419f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
4205ebabe59SLars-Peter Clausen
421171bb2f1SJohn Crispinconfig LANTIQ
422171bb2f1SJohn Crispin	bool "Lantiq based platforms"
423171bb2f1SJohn Crispin	select DMA_NONCOHERENT
42467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
425171bb2f1SJohn Crispin	select CEVT_R4K
426171bb2f1SJohn Crispin	select CSRC_R4K
427171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
428171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
429171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
430171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
431377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
432171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
433f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
434171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
435d30a2b47SLinus Walleij	select GPIOLIB
436171bb2f1SJohn Crispin	select SWAP_IO_SPACE
437171bb2f1SJohn Crispin	select BOOT_RAW
438287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
439bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
440a0392222SJohn Crispin	select USE_OF
4413f8c50c9SJohn Crispin	select PINCTRL
4423f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
443c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
444c530781cSJohn Crispin	select RESET_CONTROLLER
445171bb2f1SJohn Crispin
44630ad29bbSHuacai Chenconfig MACH_LOONGSON32
447caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
448c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
449ade299d8SYoichi Yuasa	help
45030ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
45185749d24SWu Zhangjin
45230ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
45330ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
45430ad29bbSHuacai Chen	  Sciences (CAS).
455ade299d8SYoichi Yuasa
45671e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
45771e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
458ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
459ca585cf9SKelvin Cheung	help
46071e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
461ca585cf9SKelvin Cheung
46271e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
463caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4646fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4656fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4666fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4676fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4686fbde6b4SJiaxun Yang	select BOOT_ELF32
4696fbde6b4SJiaxun Yang	select BOARD_SCACHE
4706fbde6b4SJiaxun Yang	select CSRC_R4K
4716fbde6b4SJiaxun Yang	select CEVT_R4K
4726fbde6b4SJiaxun Yang	select CPU_HAS_WB
4736fbde6b4SJiaxun Yang	select FORCE_PCI
4746fbde6b4SJiaxun Yang	select ISA
4756fbde6b4SJiaxun Yang	select I8259
4766fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4777d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4785125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4796fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
4806423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
4816fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
4826fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
4836fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
4846fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
4856fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
4866fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
4876fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
4886fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
48971e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
4906fbde6b4SJiaxun Yang	select ZONE_DMA32
4916fbde6b4SJiaxun Yang	select NUMA
4921062fc45STiezhu Yang	select SMP
49387fcfa7bSJiaxun Yang	select COMMON_CLK
49487fcfa7bSJiaxun Yang	select USE_OF
49587fcfa7bSJiaxun Yang	select BUILTIN_DTB
49639c1485cSHuacai Chen	select PCI_HOST_GENERIC
49771e2f4ddSJiaxun Yang	help
498caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
499caed1d1bSHuacai Chen
500caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
501caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
502caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
503caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
504ca585cf9SKelvin Cheung
5056a438309SAndrew Brestickerconfig MACH_PISTACHIO
5066a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
5076a438309SAndrew Bresticker	select BOOT_ELF32
5086a438309SAndrew Bresticker	select BOOT_RAW
5096a438309SAndrew Bresticker	select CEVT_R4K
5106a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
5116a438309SAndrew Bresticker	select COMMON_CLK
5126a438309SAndrew Bresticker	select CSRC_R4K
513645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
514d30a2b47SLinus Walleij	select GPIOLIB
51567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5166a438309SAndrew Bresticker	select MFD_SYSCON
5176a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
5186a438309SAndrew Bresticker	select MIPS_GIC
5196a438309SAndrew Bresticker	select PINCTRL
5206a438309SAndrew Bresticker	select REGULATOR
5216a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
5226a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
5236a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
5246a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
5256a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
52641cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
5276a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
528018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
529018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
5306a438309SAndrew Bresticker	select USE_OF
5316a438309SAndrew Bresticker	help
5326a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
5336a438309SAndrew Bresticker
5341da177e4SLinus Torvaldsconfig MIPS_MALTA
5353fa986faSMartin Michlmayr	bool "MIPS Malta board"
53661ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
537a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5387a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5391da177e4SLinus Torvalds	select BOOT_ELF32
540fa71c960SRalf Baechle	select BOOT_RAW
541e8823d26SPaul Burton	select BUILTIN_DTB
54242f77542SRalf Baechle	select CEVT_R4K
543fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
54442b002abSGuenter Roeck	select COMMON_CLK
54547bf2b03SMaksym Kokhan	select CSRC_R4K
546885014bcSFelix Fietkau	select DMA_MAYBE_COHERENT
5471da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5488a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
549eb01d42aSChristoph Hellwig	select HAVE_PCI
550d865bea4SRalf Baechle	select I8253
5511da177e4SLinus Torvalds	select I8259
55247bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5535e83d430SRalf Baechle	select MIPS_BONITO64
5549318c51aSChris Dearman	select MIPS_CPU_SCACHE
55547bf2b03SMaksym Kokhan	select MIPS_GIC
556a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5575e83d430SRalf Baechle	select MIPS_MSC
55847bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
559ecafe3e9SPaul Burton	select SMP_UP if SMP
5601da177e4SLinus Torvalds	select SWAP_IO_SPACE
5617cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5627cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
563bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
564c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
565575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5667cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5675d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
568575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5697cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5707cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
571ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
572ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5735e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
574c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5755e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
576424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
57747bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5780365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
579e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
580f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
58147bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5829693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
583f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5841b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
585e8823d26SPaul Burton	select USE_OF
586886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
587abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5881da177e4SLinus Torvalds	help
589f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5901da177e4SLinus Torvalds	  board.
5911da177e4SLinus Torvalds
5922572f00dSJoshua Hendersonconfig MACH_PIC32
5932572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5942572f00dSJoshua Henderson	help
5952572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5962572f00dSJoshua Henderson
5972572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
5982572f00dSJoshua Henderson	  microcontrollers.
5992572f00dSJoshua Henderson
6005e83d430SRalf Baechleconfig MACH_VR41XX
60174142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
60242f77542SRalf Baechle	select CEVT_R4K
603940f6b48SRalf Baechle	select CSRC_R4K
6047cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
605377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
606d30a2b47SLinus Walleij	select GPIOLIB
6075e83d430SRalf Baechle
608ae2b5bb6SJohn Crispinconfig RALINK
609ae2b5bb6SJohn Crispin	bool "Ralink based machines"
610ae2b5bb6SJohn Crispin	select CEVT_R4K
611ae2b5bb6SJohn Crispin	select CSRC_R4K
612ae2b5bb6SJohn Crispin	select BOOT_RAW
613ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
61467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
615ae2b5bb6SJohn Crispin	select USE_OF
616ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
617ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
618ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
619ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
620377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
6211f0400d0SChuanhong Guo	select SYS_SUPPORTS_ZBOOT
622ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
623ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6242a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6252a153f1cSJohn Crispin	select RESET_CONTROLLER
626ae2b5bb6SJohn Crispin
6271da177e4SLinus Torvaldsconfig SGI_IP22
6283fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
629c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
63039b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6310e2794b0SRalf Baechle	select FW_ARC
6320e2794b0SRalf Baechle	select FW_ARC32
6337a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6341da177e4SLinus Torvalds	select BOOT_ELF32
63542f77542SRalf Baechle	select CEVT_R4K
636940f6b48SRalf Baechle	select CSRC_R4K
637e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6381da177e4SLinus Torvalds	select DMA_NONCOHERENT
6396630a8e5SChristoph Hellwig	select HAVE_EISA
640d865bea4SRalf Baechle	select I8253
64168de4803SThomas Bogendoerfer	select I8259
6421da177e4SLinus Torvalds	select IP22_CPU_SCACHE
64367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
644aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
645e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
646e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
64736e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
648e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
649e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
650e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6511da177e4SLinus Torvalds	select SWAP_IO_SPACE
6527cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6537cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
654c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
655ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
656ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6575e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
658802b8362SThomas Bogendoerfer	select WAR_R4600_V1_INDEX_ICACHEOP
6595e5b6527SThomas Bogendoerfer	select WAR_R4600_V1_HIT_CACHEOP
66044def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
661930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6621da177e4SLinus Torvalds	help
6631da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6641da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6651da177e4SLinus Torvalds	  that runs on these, say Y here.
6661da177e4SLinus Torvalds
6671da177e4SLinus Torvaldsconfig SGI_IP27
6683fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
66954aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
670397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
6710e2794b0SRalf Baechle	select FW_ARC
6720e2794b0SRalf Baechle	select FW_ARC64
673e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
6745e83d430SRalf Baechle	select BOOT_ELF64
675e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
67636a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
677eb01d42aSChristoph Hellwig	select HAVE_PCI
67869a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
679e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
680130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
681a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
682a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
6837cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
684ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6855e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
686d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
6871a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
688256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
689930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6906c86a302SMike Rapoport	select NUMA
6911da177e4SLinus Torvalds	help
6921da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
6931da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
6941da177e4SLinus Torvalds	  here.
6951da177e4SLinus Torvalds
696e2defae5SThomas Bogendoerferconfig SGI_IP28
6977d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
698c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
69939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
7000e2794b0SRalf Baechle	select FW_ARC
7010e2794b0SRalf Baechle	select FW_ARC64
7027a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
703e2defae5SThomas Bogendoerfer	select BOOT_ELF64
704e2defae5SThomas Bogendoerfer	select CEVT_R4K
705e2defae5SThomas Bogendoerfer	select CSRC_R4K
706e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
707e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
708e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
70967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7106630a8e5SChristoph Hellwig	select HAVE_EISA
711e2defae5SThomas Bogendoerfer	select I8253
712e2defae5SThomas Bogendoerfer	select I8259
713e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
714e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7155b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
716e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
717e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
718e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
719e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
720e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
721c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
722e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
723e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
724256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
725dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
726e2defae5SThomas Bogendoerfer	help
727e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
728e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
729e2defae5SThomas Bogendoerfer
7307505576dSThomas Bogendoerferconfig SGI_IP30
7317505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7327505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7337505576dSThomas Bogendoerfer	select FW_ARC
7347505576dSThomas Bogendoerfer	select FW_ARC64
7357505576dSThomas Bogendoerfer	select BOOT_ELF64
7367505576dSThomas Bogendoerfer	select CEVT_R4K
7377505576dSThomas Bogendoerfer	select CSRC_R4K
7387505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7397505576dSThomas Bogendoerfer	select ZONE_DMA32
7407505576dSThomas Bogendoerfer	select HAVE_PCI
7417505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7427505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7437505576dSThomas Bogendoerfer	select NR_CPUS_DEFAULT_2
7447505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7457505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7467505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7477505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7487505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7497505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7507505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
751256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
7527505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
7537505576dSThomas Bogendoerfer	select ARC_MEMORY
7547505576dSThomas Bogendoerfer	help
7557505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
7567505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
7577505576dSThomas Bogendoerfer
7581da177e4SLinus Torvaldsconfig SGI_IP32
759cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
76039b2d756SThomas Bogendoerfer	select ARC_MEMORY
76139b2d756SThomas Bogendoerfer	select ARC_PROMLIB
76203df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7630e2794b0SRalf Baechle	select FW_ARC
7640e2794b0SRalf Baechle	select FW_ARC32
7651da177e4SLinus Torvalds	select BOOT_ELF32
76642f77542SRalf Baechle	select CEVT_R4K
767940f6b48SRalf Baechle	select CSRC_R4K
7681da177e4SLinus Torvalds	select DMA_NONCOHERENT
769eb01d42aSChristoph Hellwig	select HAVE_PCI
77067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7711da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7721da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7737cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7747cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7757cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
776dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
777ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7785e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
779886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
7801da177e4SLinus Torvalds	help
7811da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
7821da177e4SLinus Torvalds
783ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
784ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
7855e83d430SRalf Baechle	select BOOT_ELF32
7865e83d430SRalf Baechle	select SIBYTE_BCM1120
7875e83d430SRalf Baechle	select SWAP_IO_SPACE
7887cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7895e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7905e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7915e83d430SRalf Baechle
792ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
793ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
7945e83d430SRalf Baechle	select BOOT_ELF32
7955e83d430SRalf Baechle	select SIBYTE_BCM1120
7965e83d430SRalf Baechle	select SWAP_IO_SPACE
7977cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7985e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7995e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8005e83d430SRalf Baechle
8015e83d430SRalf Baechleconfig SIBYTE_CRHONE
8023fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
8035e83d430SRalf Baechle	select BOOT_ELF32
8045e83d430SRalf Baechle	select SIBYTE_BCM1125
8055e83d430SRalf Baechle	select SWAP_IO_SPACE
8067cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8075e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8085e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8095e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8105e83d430SRalf Baechle
811ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
812ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
813ade299d8SYoichi Yuasa	select BOOT_ELF32
814ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
815ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
816ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
817ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
818ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
819ade299d8SYoichi Yuasa
820ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
821ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
822ade299d8SYoichi Yuasa	select BOOT_ELF32
823fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
824ade299d8SYoichi Yuasa	select SIBYTE_SB1250
825ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
826ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
827ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
828ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
829ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
830cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
831e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
832ade299d8SYoichi Yuasa
833ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
834ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
835ade299d8SYoichi Yuasa	select BOOT_ELF32
836fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
837ade299d8SYoichi Yuasa	select SIBYTE_SB1250
838ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
839ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
840ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
841ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
842ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
843756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
844ade299d8SYoichi Yuasa
845ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
846ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
847ade299d8SYoichi Yuasa	select BOOT_ELF32
848ade299d8SYoichi Yuasa	select SIBYTE_SB1250
849ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
850ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
851ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
852ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
853e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
854ade299d8SYoichi Yuasa
855ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
856ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
857ade299d8SYoichi Yuasa	select BOOT_ELF32
858ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
859ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
860ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
861ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
862ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
863651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
864ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
865cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
866e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
867ade299d8SYoichi Yuasa
86814b36af4SThomas Bogendoerferconfig SNI_RM
86914b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
87039b2d756SThomas Bogendoerfer	select ARC_MEMORY
87139b2d756SThomas Bogendoerfer	select ARC_PROMLIB
8720e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8730e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
874aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8755e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
876a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
8777a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
8785e83d430SRalf Baechle	select BOOT_ELF32
87942f77542SRalf Baechle	select CEVT_R4K
880940f6b48SRalf Baechle	select CSRC_R4K
881e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
8825e83d430SRalf Baechle	select DMA_NONCOHERENT
8835e83d430SRalf Baechle	select GENERIC_ISA_DMA
8846630a8e5SChristoph Hellwig	select HAVE_EISA
8858a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
886eb01d42aSChristoph Hellwig	select HAVE_PCI
88767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
888d865bea4SRalf Baechle	select I8253
8895e83d430SRalf Baechle	select I8259
8905e83d430SRalf Baechle	select ISA
891564c836fSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_6
8924a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
8937cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
8944a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
895c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
8964a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
89736a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
898ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
8997d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
9004a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
9015e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
9025e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
90344def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
9041da177e4SLinus Torvalds	help
90514b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
90614b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
9075e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
9085e83d430SRalf Baechle	  support this machine type.
9091da177e4SLinus Torvalds
910edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
911edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
9125e83d430SRalf Baechle
913edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
914edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
91524a1c023SThomas Bogendoerfer	select WAR_TX49XX_ICACHE_INDEX_INV
91623fbee9dSRalf Baechle
91773b4390fSRalf Baechleconfig MIKROTIK_RB532
91873b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
91973b4390fSRalf Baechle	select CEVT_R4K
92073b4390fSRalf Baechle	select CSRC_R4K
92173b4390fSRalf Baechle	select DMA_NONCOHERENT
922eb01d42aSChristoph Hellwig	select HAVE_PCI
92367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
92473b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
92573b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
92673b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
92773b4390fSRalf Baechle	select SWAP_IO_SPACE
92873b4390fSRalf Baechle	select BOOT_RAW
929d30a2b47SLinus Walleij	select GPIOLIB
930930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
93173b4390fSRalf Baechle	help
93273b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
93373b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
93473b4390fSRalf Baechle
9359ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9369ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
937a86c7f72SDavid Daney	select CEVT_R4K
938ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9391753d50cSChristoph Hellwig	select HAVE_RAPIDIO
940d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
941a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
942a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
943f65aad41SRalf Baechle	select EDAC_SUPPORT
944b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
94573569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
94673569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
947a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9485e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
949eb01d42aSChristoph Hellwig	select HAVE_PCI
95078bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
95178bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
95278bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
953f00e001eSDavid Daney	select ZONE_DMA32
954465aaed0SDavid Daney	select HOLES_IN_ZONE
955d30a2b47SLinus Walleij	select GPIOLIB
9566e511163SDavid Daney	select USE_OF
9576e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9586e511163SDavid Daney	select SYS_SUPPORTS_SMP
9597820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9607820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
961e326479fSAndrew Bresticker	select BUILTIN_DTB
9628c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
96309230cbcSChristoph Hellwig	select SWIOTLB
9643ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
965a86c7f72SDavid Daney	help
966a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
967a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
968a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
969a86c7f72SDavid Daney	  Some of the supported boards are:
970a86c7f72SDavid Daney		EBT3000
971a86c7f72SDavid Daney		EBH3000
972a86c7f72SDavid Daney		EBH3100
973a86c7f72SDavid Daney		Thunder
974a86c7f72SDavid Daney		Kodama
975a86c7f72SDavid Daney		Hikari
976a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
977a86c7f72SDavid Daney
9787f058e85SJayachandran Cconfig NLM_XLR_BOARD
9797f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
9807f058e85SJayachandran C	select BOOT_ELF32
9817f058e85SJayachandran C	select NLM_COMMON
9827f058e85SJayachandran C	select SYS_HAS_CPU_XLR
9837f058e85SJayachandran C	select SYS_SUPPORTS_SMP
984eb01d42aSChristoph Hellwig	select HAVE_PCI
9857f058e85SJayachandran C	select SWAP_IO_SPACE
9867f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9877f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
988d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
9897f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9907f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9917f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
9927f058e85SJayachandran C	select CEVT_R4K
9937f058e85SJayachandran C	select CSRC_R4K
99467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
995b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
9967f058e85SJayachandran C	select SYNC_R4K
9977f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
9988f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
9998f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10007f058e85SJayachandran C	help
10017f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
10027f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
10037f058e85SJayachandran C
10041c773ea4SJayachandran Cconfig NLM_XLP_BOARD
10051c773ea4SJayachandran C	bool "Netlogic XLP based systems"
10061c773ea4SJayachandran C	select BOOT_ELF32
10071c773ea4SJayachandran C	select NLM_COMMON
10081c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
10091c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
1010eb01d42aSChristoph Hellwig	select HAVE_PCI
10111c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10121c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1013d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1014d30a2b47SLinus Walleij	select GPIOLIB
10151c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10161c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
10171c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10181c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
10191c773ea4SJayachandran C	select CEVT_R4K
10201c773ea4SJayachandran C	select CSRC_R4K
102167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1022b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10231c773ea4SJayachandran C	select SYNC_R4K
10241c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
10252f6528e1SJayachandran C	select USE_OF
10268f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10278f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10281c773ea4SJayachandran C	help
10291c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
10301c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
10311c773ea4SJayachandran C
10321da177e4SLinus Torvaldsendchoice
10331da177e4SLinus Torvalds
1034e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10353b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1036d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1037a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1038e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10398945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1040eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
1041a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig"
10425e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10438ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10442572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1045af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
1046ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
104729c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
104838b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
104922b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10505e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1051a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
105271e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
105330ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
105430ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10557f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
105638b18f72SRalf Baechle
10575e83d430SRalf Baechleendmenu
10585e83d430SRalf Baechle
10593c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10603c9ee7efSAkinobu Mita	bool
10613c9ee7efSAkinobu Mita	default y
10623c9ee7efSAkinobu Mita
10631da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
10641da177e4SLinus Torvalds	bool
10651da177e4SLinus Torvalds	default y
10661da177e4SLinus Torvalds
1067ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
10681cc89038SAtsushi Nemoto	bool
10691cc89038SAtsushi Nemoto	default y
10701cc89038SAtsushi Nemoto
10711da177e4SLinus Torvalds#
10721da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10731da177e4SLinus Torvalds#
10740e2794b0SRalf Baechleconfig FW_ARC
10751da177e4SLinus Torvalds	bool
10761da177e4SLinus Torvalds
107761ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
107861ed242dSRalf Baechle	bool
107961ed242dSRalf Baechle
10809267a30dSMarc St-Jeanconfig BOOT_RAW
10819267a30dSMarc St-Jean	bool
10829267a30dSMarc St-Jean
1083217dd11eSRalf Baechleconfig CEVT_BCM1480
1084217dd11eSRalf Baechle	bool
1085217dd11eSRalf Baechle
10866457d9fcSYoichi Yuasaconfig CEVT_DS1287
10876457d9fcSYoichi Yuasa	bool
10886457d9fcSYoichi Yuasa
10891097c6acSYoichi Yuasaconfig CEVT_GT641XX
10901097c6acSYoichi Yuasa	bool
10911097c6acSYoichi Yuasa
109242f77542SRalf Baechleconfig CEVT_R4K
109342f77542SRalf Baechle	bool
109442f77542SRalf Baechle
1095217dd11eSRalf Baechleconfig CEVT_SB1250
1096217dd11eSRalf Baechle	bool
1097217dd11eSRalf Baechle
1098229f773eSAtsushi Nemotoconfig CEVT_TXX9
1099229f773eSAtsushi Nemoto	bool
1100229f773eSAtsushi Nemoto
1101217dd11eSRalf Baechleconfig CSRC_BCM1480
1102217dd11eSRalf Baechle	bool
1103217dd11eSRalf Baechle
11044247417dSYoichi Yuasaconfig CSRC_IOASIC
11054247417dSYoichi Yuasa	bool
11064247417dSYoichi Yuasa
1107940f6b48SRalf Baechleconfig CSRC_R4K
110838586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1109940f6b48SRalf Baechle	bool
1110940f6b48SRalf Baechle
1111217dd11eSRalf Baechleconfig CSRC_SB1250
1112217dd11eSRalf Baechle	bool
1113217dd11eSRalf Baechle
1114a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1115a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1116a7f4df4eSAlex Smith
1117a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1118d30a2b47SLinus Walleij	select GPIOLIB
1119a9aec7feSAtsushi Nemoto	bool
1120a9aec7feSAtsushi Nemoto
11210e2794b0SRalf Baechleconfig FW_CFE
1122df78b5c8SAurelien Jarno	bool
1123df78b5c8SAurelien Jarno
112440e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
112540e084a5SRalf Baechle	bool
112640e084a5SRalf Baechle
1127885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT
1128f3ecc0ffSChristoph Hellwig	select ARCH_HAS_DMA_COHERENCE_H
1129885014bcSFelix Fietkau	select DMA_NONCOHERENT
1130885014bcSFelix Fietkau	bool
1131885014bcSFelix Fietkau
113220d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
113320d33064SPaul Burton	bool
1134347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11355748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
113620d33064SPaul Burton
11371da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11381da177e4SLinus Torvalds	bool
1139db91427bSChristoph Hellwig	#
1140db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1141db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1142db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1143db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1144db91427bSChristoph Hellwig	# significant advantages.
1145db91427bSChristoph Hellwig	#
1146419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1147fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1148f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1149fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
115034dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
115134dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
11524ce588cdSRalf Baechle
115336a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11541da177e4SLinus Torvalds	bool
11551da177e4SLinus Torvalds
11561b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1157dbb74540SRalf Baechle	bool
1158dbb74540SRalf Baechle
11591da177e4SLinus Torvaldsconfig MIPS_BONITO64
11601da177e4SLinus Torvalds	bool
11611da177e4SLinus Torvalds
11621da177e4SLinus Torvaldsconfig MIPS_MSC
11631da177e4SLinus Torvalds	bool
11641da177e4SLinus Torvalds
116539b8d525SRalf Baechleconfig SYNC_R4K
116639b8d525SRalf Baechle	bool
116739b8d525SRalf Baechle
1168ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1169d388d685SMaciej W. Rozycki	def_bool n
1170d388d685SMaciej W. Rozycki
11714e0748f5SMarkos Chandrasconfig GENERIC_CSUM
117218d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
11734e0748f5SMarkos Chandras
11748313da30SRalf Baechleconfig GENERIC_ISA_DMA
11758313da30SRalf Baechle	bool
11768313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1177a35bee8aSNamhyung Kim	select ISA_DMA_API
11788313da30SRalf Baechle
1179aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1180aa414dffSRalf Baechle	bool
11818313da30SRalf Baechle	select GENERIC_ISA_DMA
1182aa414dffSRalf Baechle
118378bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
118478bdbbacSMasahiro Yamada	bool
118578bdbbacSMasahiro Yamada
118678bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
118778bdbbacSMasahiro Yamada	bool
118878bdbbacSMasahiro Yamada
118978bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
119078bdbbacSMasahiro Yamada	bool
119178bdbbacSMasahiro Yamada
1192a35bee8aSNamhyung Kimconfig ISA_DMA_API
1193a35bee8aSNamhyung Kim	bool
1194a35bee8aSNamhyung Kim
1195465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1196465aaed0SDavid Daney	bool
1197465aaed0SDavid Daney
11988c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
11998c530ea3SMatt Redfearn	bool
12008c530ea3SMatt Redfearn	help
12018c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
12028c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
12038c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
12048c530ea3SMatt Redfearn
1205f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1206f381bf6dSDavid Daney	def_bool y
1207f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1208f381bf6dSDavid Daney
1209f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1210f381bf6dSDavid Daney	def_bool y
1211f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1212f381bf6dSDavid Daney
1213f381bf6dSDavid Daney
12145e83d430SRalf Baechle#
12156b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
12165e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
12175e83d430SRalf Baechle# choice statement should be more obvious to the user.
12185e83d430SRalf Baechle#
12195e83d430SRalf Baechlechoice
12206b2aac42SMasanari Iida	prompt "Endianness selection"
12211da177e4SLinus Torvalds	help
12221da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12235e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12243cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12255e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12263dde6ad8SDavid Sterba	  one or the other endianness.
12275e83d430SRalf Baechle
12285e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12295e83d430SRalf Baechle	bool "Big endian"
12305e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12315e83d430SRalf Baechle
12325e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12335e83d430SRalf Baechle	bool "Little endian"
12345e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12355e83d430SRalf Baechle
12365e83d430SRalf Baechleendchoice
12375e83d430SRalf Baechle
123822b0763aSDavid Daneyconfig EXPORT_UASM
123922b0763aSDavid Daney	bool
124022b0763aSDavid Daney
12412116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12422116245eSRalf Baechle	bool
12432116245eSRalf Baechle
12445e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12455e83d430SRalf Baechle	bool
12465e83d430SRalf Baechle
12475e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12485e83d430SRalf Baechle	bool
12491da177e4SLinus Torvalds
12509cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12519cffd154SDavid Daney	bool
125245e03e62SDaniel Silsby	depends on CPU_SUPPORTS_HUGEPAGES
12539cffd154SDavid Daney	default y
12549cffd154SDavid Daney
1255aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1256aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1257aa1762f4SDavid Daney
12581da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K
12591da177e4SLinus Torvalds	bool
12601da177e4SLinus Torvalds
12619267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12629267a30dSMarc St-Jean	bool
12639267a30dSMarc St-Jean
12649267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12659267a30dSMarc St-Jean	bool
12669267a30dSMarc St-Jean
12678420fd00SAtsushi Nemotoconfig IRQ_TXX9
12688420fd00SAtsushi Nemoto	bool
12698420fd00SAtsushi Nemoto
1270d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1271d5ab1a69SYoichi Yuasa	bool
1272d5ab1a69SYoichi Yuasa
1273252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
12741da177e4SLinus Torvalds	bool
12751da177e4SLinus Torvalds
1276a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1277a57140e9SThomas Bogendoerfer	bool
1278a57140e9SThomas Bogendoerfer
12799267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
12809267a30dSMarc St-Jean	bool
12819267a30dSMarc St-Jean
1282a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1283a7e07b1aSMarkos Chandras	bool
1284a7e07b1aSMarkos Chandras
12851da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
12861da177e4SLinus Torvalds	bool
12871da177e4SLinus Torvalds
1288e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1289e2defae5SThomas Bogendoerfer	bool
1290e2defae5SThomas Bogendoerfer
12915b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
12925b438c44SThomas Bogendoerfer	bool
12935b438c44SThomas Bogendoerfer
1294e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1295e2defae5SThomas Bogendoerfer	bool
1296e2defae5SThomas Bogendoerfer
1297e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1298e2defae5SThomas Bogendoerfer	bool
1299e2defae5SThomas Bogendoerfer
1300e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1301e2defae5SThomas Bogendoerfer	bool
1302e2defae5SThomas Bogendoerfer
1303e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1304e2defae5SThomas Bogendoerfer	bool
1305e2defae5SThomas Bogendoerfer
1306e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1307e2defae5SThomas Bogendoerfer	bool
1308e2defae5SThomas Bogendoerfer
13090e2794b0SRalf Baechleconfig FW_ARC32
13105e83d430SRalf Baechle	bool
13115e83d430SRalf Baechle
1312aaa9fad3SPaul Bolleconfig FW_SNIPROM
1313231a35d3SThomas Bogendoerfer	bool
1314231a35d3SThomas Bogendoerfer
13151da177e4SLinus Torvaldsconfig BOOT_ELF32
13161da177e4SLinus Torvalds	bool
13171da177e4SLinus Torvalds
1318930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1319930beb5aSFlorian Fainelli	bool
1320930beb5aSFlorian Fainelli
1321930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1322930beb5aSFlorian Fainelli	bool
1323930beb5aSFlorian Fainelli
1324930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1325930beb5aSFlorian Fainelli	bool
1326930beb5aSFlorian Fainelli
1327930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1328930beb5aSFlorian Fainelli	bool
1329930beb5aSFlorian Fainelli
13301da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13311da177e4SLinus Torvalds	int
1332a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13335432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13345432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13355432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13361da177e4SLinus Torvalds	default "5"
13371da177e4SLinus Torvalds
1338e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1339e9422427SThomas Bogendoerfer	bool
1340e9422427SThomas Bogendoerfer
13411da177e4SLinus Torvaldsconfig ARC_CONSOLE
13421da177e4SLinus Torvalds	bool "ARC console support"
1343e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13441da177e4SLinus Torvalds
13451da177e4SLinus Torvaldsconfig ARC_MEMORY
13461da177e4SLinus Torvalds	bool
13471da177e4SLinus Torvalds
13481da177e4SLinus Torvaldsconfig ARC_PROMLIB
13491da177e4SLinus Torvalds	bool
13501da177e4SLinus Torvalds
13510e2794b0SRalf Baechleconfig FW_ARC64
13521da177e4SLinus Torvalds	bool
13531da177e4SLinus Torvalds
13541da177e4SLinus Torvaldsconfig BOOT_ELF64
13551da177e4SLinus Torvalds	bool
13561da177e4SLinus Torvalds
13571da177e4SLinus Torvaldsmenu "CPU selection"
13581da177e4SLinus Torvalds
13591da177e4SLinus Torvaldschoice
13601da177e4SLinus Torvalds	prompt "CPU type"
13611da177e4SLinus Torvalds	default CPU_R4X00
13621da177e4SLinus Torvalds
1363268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1364caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1365268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1366d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
136751522217SJiaxun Yang	select CPU_MIPSR2
136851522217SJiaxun Yang	select CPU_HAS_PREFETCH
13690e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
13700e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
13710e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
13727507445bSHuacai Chen	select CPU_SUPPORTS_MSA
137351522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
137451522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
13750e476d91SHuacai Chen	select WEAK_ORDERING
13760e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
13777507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1378b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
137917c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1380d30a2b47SLinus Walleij	select GPIOLIB
138109230cbcSChristoph Hellwig	select SWIOTLB
13820f78355cSHuacai Chen	select HAVE_KVM
13830e476d91SHuacai Chen	help
1384caed1d1bSHuacai Chen		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1385caed1d1bSHuacai Chen		cores implements the MIPS64R2 instruction set with many extensions,
1386caed1d1bSHuacai Chen		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1387caed1d1bSHuacai Chen		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1388caed1d1bSHuacai Chen		Loongson-2E/2F is not covered here and will be removed in future.
13890e476d91SHuacai Chen
1390caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1391caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
13921e820da3SHuacai Chen	default n
1393268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
13941e820da3SHuacai Chen	help
1395caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
13961e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1397268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
13981e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
13991e820da3SHuacai Chen	  Fast TLB refill support, etc.
14001e820da3SHuacai Chen
14011e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14021e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14031e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1404caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
14051e820da3SHuacai Chen
1406e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1407caed1d1bSHuacai Chen	bool "Old Loongson-3 LLSC Workarounds"
1408e02e07e3SHuacai Chen	default y if SMP
1409268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1410e02e07e3SHuacai Chen	help
1411caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1412e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1413e02e07e3SHuacai Chen
1414caed1d1bSHuacai Chen	  Newer Loongson-3 will fix these issues and no workarounds are needed.
1415e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1416e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1417e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1418e02e07e3SHuacai Chen
1419e02e07e3SHuacai Chen	  If unsure, please say Y.
1420e02e07e3SHuacai Chen
1421ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1422ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1423ec7a9318SWANG Xuerui	default y
1424ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1425ec7a9318SWANG Xuerui	help
1426ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1427ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1428ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1429ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1430ec7a9318SWANG Xuerui
1431ec7a9318SWANG Xuerui	  If unsure, please say Y.
1432ec7a9318SWANG Xuerui
14333702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14343702bba5SWu Zhangjin	bool "Loongson 2E"
14353702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1436268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
14372a21c730SFuxin Zhang	help
14382a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14392a21c730SFuxin Zhang	  with many extensions.
14402a21c730SFuxin Zhang
144125985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14426f7a251aSWu Zhangjin	  bonito64.
14436f7a251aSWu Zhangjin
14446f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14456f7a251aSWu Zhangjin	bool "Loongson 2F"
14466f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1447268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
1448d30a2b47SLinus Walleij	select GPIOLIB
14496f7a251aSWu Zhangjin	help
14506f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14516f7a251aSWu Zhangjin	  with many extensions.
14526f7a251aSWu Zhangjin
14536f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14546f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14556f7a251aSWu Zhangjin	  Loongson2E.
14566f7a251aSWu Zhangjin
1457ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1458ca585cf9SKelvin Cheung	bool "Loongson 1B"
1459ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1460b2afb64cSHuacai Chen	select CPU_LOONGSON32
14619ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1462ca585cf9SKelvin Cheung	help
1463ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1464968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1465968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1466ca585cf9SKelvin Cheung
146712e3280bSYang Lingconfig CPU_LOONGSON1C
146812e3280bSYang Ling	bool "Loongson 1C"
146912e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1470b2afb64cSHuacai Chen	select CPU_LOONGSON32
147112e3280bSYang Ling	select LEDS_GPIO_REGISTER
147212e3280bSYang Ling	help
147312e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1474968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1475968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
147612e3280bSYang Ling
14776e760c8dSRalf Baechleconfig CPU_MIPS32_R1
14786e760c8dSRalf Baechle	bool "MIPS32 Release 1"
14797cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
14806e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1481797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1482ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14836e760c8dSRalf Baechle	help
14845e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14851e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14861e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14871e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14881e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14891e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
14901e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
14911e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
14921e5f1caaSRalf Baechle	  performance.
14931e5f1caaSRalf Baechle
14941e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
14951e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
14967cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
14971e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1498797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1499ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1500a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
15012235a54dSSanjay Lal	select HAVE_KVM
15021e5f1caaSRalf Baechle	help
15035e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15046e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15056e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15066e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15076e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15081da177e4SLinus Torvalds
1509ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1510ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1511ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1512ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1513ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1514ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1515ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1516ab7c01fdSSerge Semin	select HAVE_KVM
1517ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1518ab7c01fdSSerge Semin	help
1519ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1520ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1521ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1522ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1523ab7c01fdSSerge Semin
15247fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1525674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15267fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15277fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
152818d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15297fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15307fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15317fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15327fd08ca5SLeonid Yegoshin	select HAVE_KVM
15337fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15347fd08ca5SLeonid Yegoshin	help
15357fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15367fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15377fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15387fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15397fd08ca5SLeonid Yegoshin
15406e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15416e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15427cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1543797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1544ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1545ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1546ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15479cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15486e760c8dSRalf Baechle	help
15496e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15506e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15516e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15526e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15536e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15541e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15551e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15561e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15571e5f1caaSRalf Baechle	  performance.
15581e5f1caaSRalf Baechle
15591e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15601e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15617cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1562797798c1SRalf Baechle	select CPU_HAS_PREFETCH
15631e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15641e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1565ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15669cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1567a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
156840a2df49SJames Hogan	select HAVE_KVM
15691e5f1caaSRalf Baechle	help
15701e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15711e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15721e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15731e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15741e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15751da177e4SLinus Torvalds
1576ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1577ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1578ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1579ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1580ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1581ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1582ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1583ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1584ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1585ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1586ab7c01fdSSerge Semin	select HAVE_KVM
1587ab7c01fdSSerge Semin	help
1588ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1589ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1590ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1591ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1592ab7c01fdSSerge Semin
15937fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1594674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
15957fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
15967fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
159718d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15987fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15997fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
16007fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1601afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
16027fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
16032e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
160440a2df49SJames Hogan	select HAVE_KVM
16057fd08ca5SLeonid Yegoshin	help
16067fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
16077fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
16087fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
16097fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
16107fd08ca5SLeonid Yegoshin
1611281e3aeaSSerge Seminconfig CPU_P5600
1612281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1613281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1614281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1615281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1616281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1617281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1618281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1619281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1620281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1621281e3aeaSSerge Semin	select HAVE_KVM
1622281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1623281e3aeaSSerge Semin	help
1624281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1625281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1626281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1627281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1628281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1629281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1630281e3aeaSSerge Semin	  eJTAG and PDtrace.
1631281e3aeaSSerge Semin
16321da177e4SLinus Torvaldsconfig CPU_R3000
16331da177e4SLinus Torvalds	bool "R3000"
16347cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1635f7062ddbSRalf Baechle	select CPU_HAS_WB
163654746829SPaul Burton	select CPU_R3K_TLB
1637ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1638797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
16391da177e4SLinus Torvalds	help
16401da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
16411da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
16421da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
16431da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
16441da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
16451da177e4SLinus Torvalds	  try to recompile with R3000.
16461da177e4SLinus Torvalds
16471da177e4SLinus Torvaldsconfig CPU_TX39XX
16481da177e4SLinus Torvalds	bool "R39XX"
16497cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1650ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
165154746829SPaul Burton	select CPU_R3K_TLB
16521da177e4SLinus Torvalds
16531da177e4SLinus Torvaldsconfig CPU_VR41XX
16541da177e4SLinus Torvalds	bool "R41xx"
16557cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1656ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1657ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16581da177e4SLinus Torvalds	help
16595e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16601da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16611da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16621da177e4SLinus Torvalds	  processor or vice versa.
16631da177e4SLinus Torvalds
16641da177e4SLinus Torvaldsconfig CPU_R4X00
16651da177e4SLinus Torvalds	bool "R4x00"
16667cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1667ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1668ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1669970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16701da177e4SLinus Torvalds	help
16711da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
16721da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
16731da177e4SLinus Torvalds
16741da177e4SLinus Torvaldsconfig CPU_TX49XX
16751da177e4SLinus Torvalds	bool "R49XX"
16767cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1677de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1678ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1679ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1680970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16811da177e4SLinus Torvalds
16821da177e4SLinus Torvaldsconfig CPU_R5000
16831da177e4SLinus Torvalds	bool "R5000"
16847cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1685ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1686ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1687970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16881da177e4SLinus Torvalds	help
16891da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
16901da177e4SLinus Torvalds
1691542c1020SShinya Kuribayashiconfig CPU_R5500
1692542c1020SShinya Kuribayashi	bool "R5500"
1693542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1694542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1695542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
16969cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1697542c1020SShinya Kuribayashi	help
1698542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1699542c1020SShinya Kuribayashi	  instruction set.
1700542c1020SShinya Kuribayashi
17011da177e4SLinus Torvaldsconfig CPU_NEVADA
17021da177e4SLinus Torvalds	bool "RM52xx"
17037cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1704ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1705ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1706970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17071da177e4SLinus Torvalds	help
17081da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
17091da177e4SLinus Torvalds
17101da177e4SLinus Torvaldsconfig CPU_R10000
17111da177e4SLinus Torvalds	bool "R10000"
17127cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
17135e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1714ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1715ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1716797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1717970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17181da177e4SLinus Torvalds	help
17191da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
17201da177e4SLinus Torvalds
17211da177e4SLinus Torvaldsconfig CPU_RM7000
17221da177e4SLinus Torvalds	bool "RM7000"
17237cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
17245e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1725ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1726ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1727797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1728970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17291da177e4SLinus Torvalds
17301da177e4SLinus Torvaldsconfig CPU_SB1
17311da177e4SLinus Torvalds	bool "SB1"
17327cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1733ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1734ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1735797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1736970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17370004a9dfSRalf Baechle	select WEAK_ORDERING
17381da177e4SLinus Torvalds
1739a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1740a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17415e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1742a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1743a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1744a86c7f72SDavid Daney	select WEAK_ORDERING
1745a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17469cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1747df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1748df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1749930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17500ae3abcdSJames Hogan	select HAVE_KVM
1751a86c7f72SDavid Daney	help
1752a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1753a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1754a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1755a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1756a86c7f72SDavid Daney
1757cd746249SJonas Gorskiconfig CPU_BMIPS
1758cd746249SJonas Gorski	bool "Broadcom BMIPS"
1759cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1760cd746249SJonas Gorski	select CPU_MIPS32
1761fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1762cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1763cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1764cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1765cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1766cd746249SJonas Gorski	select DMA_NONCOHERENT
176767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1768cd746249SJonas Gorski	select SWAP_IO_SPACE
1769cd746249SJonas Gorski	select WEAK_ORDERING
1770c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
177169aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1772a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1773a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1774c1c0c461SKevin Cernekee	help
1775fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1776c1c0c461SKevin Cernekee
17777f058e85SJayachandran Cconfig CPU_XLR
17787f058e85SJayachandran C	bool "Netlogic XLR SoC"
17797f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
17807f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17817f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17827f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1783970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17847f058e85SJayachandran C	select WEAK_ORDERING
17857f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17867f058e85SJayachandran C	help
17877f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
17881c773ea4SJayachandran C
17891c773ea4SJayachandran Cconfig CPU_XLP
17901c773ea4SJayachandran C	bool "Netlogic XLP SoC"
17911c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
17921c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17931c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17941c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
17951c773ea4SJayachandran C	select WEAK_ORDERING
17961c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17971c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1798d6504846SJayachandran C	select CPU_MIPSR2
1799ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
18002db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
18011c773ea4SJayachandran C	help
18021c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
18031da177e4SLinus Torvaldsendchoice
18041da177e4SLinus Torvalds
1805a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1806a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1807a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1808281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1809281e3aeaSSerge Semin		   CPU_P5600
1810a6e18781SLeonid Yegoshin	help
1811a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1812a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1813a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1814a6e18781SLeonid Yegoshin
1815a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1816a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1817a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1818a6e18781SLeonid Yegoshin	select EVA
1819a6e18781SLeonid Yegoshin	default y
1820a6e18781SLeonid Yegoshin	help
1821a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1822a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1823a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1824a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1825a6e18781SLeonid Yegoshin
1826c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1827c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1828c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1829281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1830c5b36783SSteven J. Hill	help
1831c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1832c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1833c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1834c5b36783SSteven J. Hill
1835c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1836c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1837c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1838c5b36783SSteven J. Hill	depends on !EVA
1839c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1840c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1841c5b36783SSteven J. Hill	select XPA
1842c5b36783SSteven J. Hill	select HIGHMEM
1843d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1844c5b36783SSteven J. Hill	default n
1845c5b36783SSteven J. Hill	help
1846c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1847c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1848c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1849c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1850c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1851c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1852c5b36783SSteven J. Hill
1853622844bfSWu Zhangjinif CPU_LOONGSON2F
1854622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1855622844bfSWu Zhangjin	bool
1856622844bfSWu Zhangjin
1857622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1858622844bfSWu Zhangjin	bool
1859622844bfSWu Zhangjin
1860622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1861622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1862622844bfSWu Zhangjin	default y
1863622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1864622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1865622844bfSWu Zhangjin	help
1866622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1867622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1868622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1869622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1870622844bfSWu Zhangjin
1871622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1872622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1873622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1874622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1875622844bfSWu Zhangjin	  systems.
1876622844bfSWu Zhangjin
1877622844bfSWu Zhangjin	  If unsure, please say Y.
1878622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1879622844bfSWu Zhangjin
18801b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
18811b93b3c3SWu Zhangjin	bool
18821b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
18831b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
188431c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
18851b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1886fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
18874e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
1888a510b616SPaul Cercueil	select HAVE_KERNEL_ZSTD
18891b93b3c3SWu Zhangjin
18901b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
18911b93b3c3SWu Zhangjin	bool
18921b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
18931b93b3c3SWu Zhangjin
1894dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1895dbb98314SAlban Bedel	bool
1896dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1897dbb98314SAlban Bedel
1898268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
18993702bba5SWu Zhangjin	bool
19003702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
19013702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
19023702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1903970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1904e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
19053702bba5SWu Zhangjin
1906b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1907ca585cf9SKelvin Cheung	bool
1908ca585cf9SKelvin Cheung	select CPU_MIPS32
19097e280f6bSJiaxun Yang	select CPU_MIPSR2
1910ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1911ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1912ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1913f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1914ca585cf9SKelvin Cheung
1915fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
191604fa8bf7SJonas Gorski	select SMP_UP if SMP
19171bbb6c1bSKevin Cernekee	bool
1918cd746249SJonas Gorski
1919cd746249SJonas Gorskiconfig CPU_BMIPS4350
1920cd746249SJonas Gorski	bool
1921cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1922cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1923cd746249SJonas Gorski
1924cd746249SJonas Gorskiconfig CPU_BMIPS4380
1925cd746249SJonas Gorski	bool
1926bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1927cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1928cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1929b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1930cd746249SJonas Gorski
1931cd746249SJonas Gorskiconfig CPU_BMIPS5000
1932cd746249SJonas Gorski	bool
1933cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1934bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1935cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1936cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1937b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19381bbb6c1bSKevin Cernekee
1939268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
19400e476d91SHuacai Chen	bool
19410e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1942b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19430e476d91SHuacai Chen
19443702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19452a21c730SFuxin Zhang	bool
19462a21c730SFuxin Zhang
19476f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19486f7a251aSWu Zhangjin	bool
194955045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
195055045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
19516f7a251aSWu Zhangjin
1952ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1953ca585cf9SKelvin Cheung	bool
1954ca585cf9SKelvin Cheung
195512e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
195612e3280bSYang Ling	bool
195712e3280bSYang Ling
19587cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
19597cf8053bSRalf Baechle	bool
19607cf8053bSRalf Baechle
19617cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
19627cf8053bSRalf Baechle	bool
19637cf8053bSRalf Baechle
1964a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1965a6e18781SLeonid Yegoshin	bool
1966a6e18781SLeonid Yegoshin
1967c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1968c5b36783SSteven J. Hill	bool
19699ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1970c5b36783SSteven J. Hill
19717fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
19727fd08ca5SLeonid Yegoshin	bool
19739ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19747fd08ca5SLeonid Yegoshin
19757cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
19767cf8053bSRalf Baechle	bool
19777cf8053bSRalf Baechle
19787cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
19797cf8053bSRalf Baechle	bool
19807cf8053bSRalf Baechle
19817fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
19827fd08ca5SLeonid Yegoshin	bool
19839ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19847fd08ca5SLeonid Yegoshin
1985281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
1986281e3aeaSSerge Semin	bool
1987281e3aeaSSerge Semin	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1988281e3aeaSSerge Semin
19897cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
19907cf8053bSRalf Baechle	bool
19917cf8053bSRalf Baechle
19927cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
19937cf8053bSRalf Baechle	bool
19947cf8053bSRalf Baechle
19957cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
19967cf8053bSRalf Baechle	bool
19977cf8053bSRalf Baechle
19987cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
19997cf8053bSRalf Baechle	bool
20007cf8053bSRalf Baechle
20017cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
20027cf8053bSRalf Baechle	bool
20037cf8053bSRalf Baechle
20047cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
20057cf8053bSRalf Baechle	bool
20067cf8053bSRalf Baechle
2007542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
2008542c1020SShinya Kuribayashi	bool
2009542c1020SShinya Kuribayashi
20107cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
20117cf8053bSRalf Baechle	bool
20127cf8053bSRalf Baechle
20137cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
20147cf8053bSRalf Baechle	bool
20159ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20167cf8053bSRalf Baechle
20177cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
20187cf8053bSRalf Baechle	bool
20197cf8053bSRalf Baechle
20207cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
20217cf8053bSRalf Baechle	bool
20227cf8053bSRalf Baechle
20235e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
20245e683389SDavid Daney	bool
20255e683389SDavid Daney
2026cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
2027c1c0c461SKevin Cernekee	bool
2028c1c0c461SKevin Cernekee
2029fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
2030c1c0c461SKevin Cernekee	bool
2031cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2032c1c0c461SKevin Cernekee
2033c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2034c1c0c461SKevin Cernekee	bool
2035cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2036c1c0c461SKevin Cernekee
2037c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2038c1c0c461SKevin Cernekee	bool
2039cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2040c1c0c461SKevin Cernekee
2041c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2042c1c0c461SKevin Cernekee	bool
2043cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2044f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2045c1c0c461SKevin Cernekee
20467f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20477f058e85SJayachandran C	bool
20487f058e85SJayachandran C
20491c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20501c773ea4SJayachandran C	bool
20511c773ea4SJayachandran C
205217099b11SRalf Baechle#
205317099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
205417099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
205517099b11SRalf Baechle#
20560004a9dfSRalf Baechleconfig WEAK_ORDERING
20570004a9dfSRalf Baechle	bool
205817099b11SRalf Baechle
205917099b11SRalf Baechle#
206017099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
206117099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
206217099b11SRalf Baechle#
206317099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
206417099b11SRalf Baechle	bool
20655e83d430SRalf Baechleendmenu
20665e83d430SRalf Baechle
20675e83d430SRalf Baechle#
20685e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
20695e83d430SRalf Baechle#
20705e83d430SRalf Baechleconfig CPU_MIPS32
20715e83d430SRalf Baechle	bool
2072ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
2073281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
20745e83d430SRalf Baechle
20755e83d430SRalf Baechleconfig CPU_MIPS64
20765e83d430SRalf Baechle	bool
2077ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2078ab7c01fdSSerge Semin		     CPU_MIPS64_R6
20795e83d430SRalf Baechle
20805e83d430SRalf Baechle#
208157eeacedSPaul Burton# These indicate the revision of the architecture
20825e83d430SRalf Baechle#
20835e83d430SRalf Baechleconfig CPU_MIPSR1
20845e83d430SRalf Baechle	bool
20855e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
20865e83d430SRalf Baechle
20875e83d430SRalf Baechleconfig CPU_MIPSR2
20885e83d430SRalf Baechle	bool
2089a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
20908256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2091ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2092a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20935e83d430SRalf Baechle
2094ab7c01fdSSerge Seminconfig CPU_MIPSR5
2095ab7c01fdSSerge Semin	bool
2096281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2097ab7c01fdSSerge Semin	select CPU_HAS_RIXI
2098ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2099ab7c01fdSSerge Semin	select MIPS_SPRAM
2100ab7c01fdSSerge Semin
21017fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
21027fd08ca5SLeonid Yegoshin	bool
21037fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
21048256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2105ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
210687321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
21072db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
21084a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2109a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21105e83d430SRalf Baechle
211157eeacedSPaul Burtonconfig TARGET_ISA_REV
211257eeacedSPaul Burton	int
211357eeacedSPaul Burton	default 1 if CPU_MIPSR1
211457eeacedSPaul Burton	default 2 if CPU_MIPSR2
2115ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
211657eeacedSPaul Burton	default 6 if CPU_MIPSR6
211757eeacedSPaul Burton	default 0
211857eeacedSPaul Burton	help
211957eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
212057eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
212157eeacedSPaul Burton
2122a6e18781SLeonid Yegoshinconfig EVA
2123a6e18781SLeonid Yegoshin	bool
2124a6e18781SLeonid Yegoshin
2125c5b36783SSteven J. Hillconfig XPA
2126c5b36783SSteven J. Hill	bool
2127c5b36783SSteven J. Hill
21285e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
21295e83d430SRalf Baechle	bool
21305e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
21315e83d430SRalf Baechle	bool
21325e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
21335e83d430SRalf Baechle	bool
21345e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
21355e83d430SRalf Baechle	bool
213655045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
213755045ff5SWu Zhangjin	bool
213855045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
213955045ff5SWu Zhangjin	bool
21409cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
21419cffd154SDavid Daney	bool
2142171543e7SDaniel Silsby	depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
214382622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
214482622284SDavid Daney	bool
2145cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21465e83d430SRalf Baechle
21478192c9eaSDavid Daney#
21488192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21498192c9eaSDavid Daney#
21508192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21518192c9eaSDavid Daney	bool
2152679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21538192c9eaSDavid Daney
21545e83d430SRalf Baechlemenu "Kernel type"
21555e83d430SRalf Baechle
21565e83d430SRalf Baechlechoice
21575e83d430SRalf Baechle	prompt "Kernel code model"
21585e83d430SRalf Baechle	help
21595e83d430SRalf Baechle	  You should only select this option if you have a workload that
21605e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
21615e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
21625e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
21635e83d430SRalf Baechle
21645e83d430SRalf Baechleconfig 32BIT
21655e83d430SRalf Baechle	bool "32-bit kernel"
21665e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
21675e83d430SRalf Baechle	select TRAD_SIGNALS
21685e83d430SRalf Baechle	help
21695e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2170f17c4ca3SRalf Baechle
21715e83d430SRalf Baechleconfig 64BIT
21725e83d430SRalf Baechle	bool "64-bit kernel"
21735e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
21745e83d430SRalf Baechle	help
21755e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
21765e83d430SRalf Baechle
21775e83d430SRalf Baechleendchoice
21785e83d430SRalf Baechle
21792235a54dSSanjay Lalconfig KVM_GUEST
21802235a54dSSanjay Lal	bool "KVM Guest Kernel"
218101edc5e7SJiaxun Yang	depends on CPU_MIPS32_R2
2182f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
21832235a54dSSanjay Lal	help
2184caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2185caa1faa7SJames Hogan	  mode.
21862235a54dSSanjay Lal
2187eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2188eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
21892235a54dSSanjay Lal	depends on KVM_GUEST
2190eda3d33cSJames Hogan	default 100
21912235a54dSSanjay Lal	help
2192eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2193eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2194eda3d33cSJames Hogan	  timer frequency is specified directly.
21952235a54dSSanjay Lal
21961e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
21971e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
21981e321fa9SLeonid Yegoshin	depends on 64BIT
21991e321fa9SLeonid Yegoshin	help
22003377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
22013377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
22023377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
22033377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
22043377e227SAlex Belits	  level of page tables is added which imposes both a memory
22053377e227SAlex Belits	  overhead as well as slower TLB fault handling.
22063377e227SAlex Belits
22071e321fa9SLeonid Yegoshin	  If unsure, say N.
22081e321fa9SLeonid Yegoshin
22091da177e4SLinus Torvaldschoice
22101da177e4SLinus Torvalds	prompt "Kernel page size"
22111da177e4SLinus Torvalds	default PAGE_SIZE_4KB
22121da177e4SLinus Torvalds
22131da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
22141da177e4SLinus Torvalds	bool "4kB"
2215268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
22161da177e4SLinus Torvalds	help
22171da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
22181da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
22191da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
22201da177e4SLinus Torvalds	  recommended for low memory systems.
22211da177e4SLinus Torvalds
22221da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
22231da177e4SLinus Torvalds	bool "8kB"
2224c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
22251e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
22261da177e4SLinus Torvalds	help
22271da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
22281da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2229c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2230c2aeaaeaSPaul Burton	  distribution to support this.
22311da177e4SLinus Torvalds
22321da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
22331da177e4SLinus Torvalds	bool "16kB"
2234714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
22351da177e4SLinus Torvalds	help
22361da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
22371da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2238714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2239714bfad6SRalf Baechle	  Linux distribution to support this.
22401da177e4SLinus Torvalds
2241c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2242c52399beSRalf Baechle	bool "32kB"
2243c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22441e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2245c52399beSRalf Baechle	help
2246c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2247c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2248c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2249c52399beSRalf Baechle	  distribution to support this.
2250c52399beSRalf Baechle
22511da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22521da177e4SLinus Torvalds	bool "64kB"
22533b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22541da177e4SLinus Torvalds	help
22551da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
22561da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
22571da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2258714bfad6SRalf Baechle	  writing this option is still high experimental.
22591da177e4SLinus Torvalds
22601da177e4SLinus Torvaldsendchoice
22611da177e4SLinus Torvalds
2262c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2263c9bace7cSDavid Daney	int "Maximum zone order"
2264e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2265e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2266e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2267e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2268e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2269e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2270ef923a76SPaul Cercueil	range 0 64
2271c9bace7cSDavid Daney	default "11"
2272c9bace7cSDavid Daney	help
2273c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2274c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2275c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2276c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2277c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2278c9bace7cSDavid Daney	  increase this value.
2279c9bace7cSDavid Daney
2280c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2281c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2282c9bace7cSDavid Daney
2283c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2284c9bace7cSDavid Daney	  when choosing a value for this option.
2285c9bace7cSDavid Daney
22861da177e4SLinus Torvaldsconfig BOARD_SCACHE
22871da177e4SLinus Torvalds	bool
22881da177e4SLinus Torvalds
22891da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
22901da177e4SLinus Torvalds	bool
22911da177e4SLinus Torvalds	select BOARD_SCACHE
22921da177e4SLinus Torvalds
22939318c51aSChris Dearman#
22949318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
22959318c51aSChris Dearman#
22969318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
22979318c51aSChris Dearman	bool
22989318c51aSChris Dearman	select BOARD_SCACHE
22999318c51aSChris Dearman
23001da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
23011da177e4SLinus Torvalds	bool
23021da177e4SLinus Torvalds	select BOARD_SCACHE
23031da177e4SLinus Torvalds
23041da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
23051da177e4SLinus Torvalds	bool
23061da177e4SLinus Torvalds	select BOARD_SCACHE
23071da177e4SLinus Torvalds
23081da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
23091da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
23101da177e4SLinus Torvalds	depends on CPU_SB1
23111da177e4SLinus Torvalds	help
23121da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
23131da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
23141da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
23151da177e4SLinus Torvalds
23161da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2317c8094b53SRalf Baechle	bool
23181da177e4SLinus Torvalds
23193165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
23203165c846SFlorian Fainelli	bool
2321c2aeaaeaSPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
23223165c846SFlorian Fainelli
2323c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2324183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2325183b40f9SPaul Burton	default y
2326183b40f9SPaul Burton	help
2327183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2328183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2329183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2330183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2331183b40f9SPaul Burton	  receive a SIGILL.
2332183b40f9SPaul Burton
2333183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2334183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2335183b40f9SPaul Burton
2336183b40f9SPaul Burton	  If unsure, say y.
2337c92e47e5SPaul Burton
233897f7dcbfSPaul Burtonconfig CPU_R2300_FPU
233997f7dcbfSPaul Burton	bool
2340c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
234197f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
234297f7dcbfSPaul Burton
234354746829SPaul Burtonconfig CPU_R3K_TLB
234454746829SPaul Burton	bool
234554746829SPaul Burton
234691405eb6SFlorian Fainelliconfig CPU_R4K_FPU
234791405eb6SFlorian Fainelli	bool
2348c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
234997f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
235091405eb6SFlorian Fainelli
235162cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
235262cedc4fSFlorian Fainelli	bool
235354746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
235462cedc4fSFlorian Fainelli
235559d6ab86SRalf Baechleconfig MIPS_MT_SMP
2356a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
23575cbf9688SPaul Burton	default y
2358527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
235959d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2360d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2361c080faa5SSteven J. Hill	select SYNC_R4K
236259d6ab86SRalf Baechle	select MIPS_MT
236359d6ab86SRalf Baechle	select SMP
236487353d8aSRalf Baechle	select SMP_UP
2365c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2366c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2367399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
236859d6ab86SRalf Baechle	help
2369c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2370c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2371c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2372c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2373c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
237459d6ab86SRalf Baechle
2375f41ae0b2SRalf Baechleconfig MIPS_MT
2376f41ae0b2SRalf Baechle	bool
2377f41ae0b2SRalf Baechle
23780ab7aefcSRalf Baechleconfig SCHED_SMT
23790ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
23800ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
23810ab7aefcSRalf Baechle	default n
23820ab7aefcSRalf Baechle	help
23830ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
23840ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
23850ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
23860ab7aefcSRalf Baechle
23870ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
23880ab7aefcSRalf Baechle	bool
23890ab7aefcSRalf Baechle
2390f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2391f41ae0b2SRalf Baechle	bool
2392f41ae0b2SRalf Baechle
2393f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2394f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2395f088fc84SRalf Baechle	default y
2396b633648cSRalf Baechle	depends on MIPS_MT_SMP
239707cc0c9eSRalf Baechle
2398b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2399b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
24009eaa9a82SPaul Burton	depends on CPU_MIPSR6
2401c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2402b0a668fbSLeonid Yegoshin	default y
2403b0a668fbSLeonid Yegoshin	help
2404b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2405b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
240607edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2407b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2408b0a668fbSLeonid Yegoshin	  final kernel image.
2409b0a668fbSLeonid Yegoshin
2410f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2411f35764e7SJames Hogan	bool
2412f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2413f35764e7SJames Hogan	help
2414f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2415f35764e7SJames Hogan	  physical_memsize.
2416f35764e7SJames Hogan
241707cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
241807cc0c9eSRalf Baechle	bool "VPE loader support."
2419f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
242007cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
242107cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
242207cc0c9eSRalf Baechle	select MIPS_MT
242307cc0c9eSRalf Baechle	help
242407cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
242507cc0c9eSRalf Baechle	  onto another VPE and running it.
2426f088fc84SRalf Baechle
242717a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
242817a1d523SDeng-Cheng Zhu	bool
242917a1d523SDeng-Cheng Zhu	default "y"
243017a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
243117a1d523SDeng-Cheng Zhu
24321a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
24331a2a6d7eSDeng-Cheng Zhu	bool
24341a2a6d7eSDeng-Cheng Zhu	default "y"
24351a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
24361a2a6d7eSDeng-Cheng Zhu
2437e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2438e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2439e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2440e01402b1SRalf Baechle	default y
2441e01402b1SRalf Baechle	help
2442e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2443e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2444e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2445e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2446e01402b1SRalf Baechle
2447e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2448e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2449e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2450e01402b1SRalf Baechle
2451da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2452da615cf6SDeng-Cheng Zhu	bool
2453da615cf6SDeng-Cheng Zhu	default "y"
2454da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2455da615cf6SDeng-Cheng Zhu
24562c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
24572c973ef0SDeng-Cheng Zhu	bool
24582c973ef0SDeng-Cheng Zhu	default "y"
24592c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
24602c973ef0SDeng-Cheng Zhu
24614a16ff4cSRalf Baechleconfig MIPS_CMP
24625cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
24635676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2464b10b43baSMarkos Chandras	select SMP
2465eb9b5141STim Anderson	select SYNC_R4K
2466b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
24674a16ff4cSRalf Baechle	select WEAK_ORDERING
24684a16ff4cSRalf Baechle	default n
24694a16ff4cSRalf Baechle	help
2470044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2471044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2472044505c7SPaul Burton	  its ability to start secondary CPUs.
24734a16ff4cSRalf Baechle
24745cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
24755cac93b3SPaul Burton	  instead of this.
24765cac93b3SPaul Burton
24770ee958e1SPaul Burtonconfig MIPS_CPS
24780ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
24795a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
24800ee958e1SPaul Burton	select MIPS_CM
24811d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
24820ee958e1SPaul Burton	select SMP
24830ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
24841d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2485c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
24860ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
24870ee958e1SPaul Burton	select WEAK_ORDERING
24880ee958e1SPaul Burton	help
24890ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
24900ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
24910ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
24920ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
24930ee958e1SPaul Burton	  support is unavailable.
24940ee958e1SPaul Burton
24953179d37eSPaul Burtonconfig MIPS_CPS_PM
249639a59593SMarkos Chandras	depends on MIPS_CPS
24973179d37eSPaul Burton	bool
24983179d37eSPaul Burton
24999f98f3ddSPaul Burtonconfig MIPS_CM
25009f98f3ddSPaul Burton	bool
25013c9b4166SPaul Burton	select MIPS_CPC
25029f98f3ddSPaul Burton
25039c38cf44SPaul Burtonconfig MIPS_CPC
25049c38cf44SPaul Burton	bool
25052600990eSRalf Baechle
25061da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
25071da177e4SLinus Torvalds	bool
25081da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
25091da177e4SLinus Torvalds	default y
25101da177e4SLinus Torvalds
25111da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
25121da177e4SLinus Torvalds	bool
25131da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
25141da177e4SLinus Torvalds	default y
25151da177e4SLinus Torvalds
25169e2b5372SMarkos Chandraschoice
25179e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
25189e2b5372SMarkos Chandras
25199e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
25209e2b5372SMarkos Chandras	bool "None"
25219e2b5372SMarkos Chandras	help
25229e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
25239e2b5372SMarkos Chandras
25249693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
25259693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
25269e2b5372SMarkos Chandras	bool "SmartMIPS"
25279693a853SFranck Bui-Huu	help
25289693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
25299693a853SFranck Bui-Huu	  increased security at both hardware and software level for
25309693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
25319693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
25329693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
25339693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
25349693a853SFranck Bui-Huu	  here.
25359693a853SFranck Bui-Huu
2536bce86083SSteven J. Hillconfig CPU_MICROMIPS
25377fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
25389e2b5372SMarkos Chandras	bool "microMIPS"
2539bce86083SSteven J. Hill	help
2540bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2541bce86083SSteven J. Hill	  microMIPS ISA
2542bce86083SSteven J. Hill
25439e2b5372SMarkos Chandrasendchoice
25449e2b5372SMarkos Chandras
2545a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25460ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2547a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2548c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25492a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2550a5e9a69eSPaul Burton	help
2551a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2552a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25531db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
25541db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
25551db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
25561db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
25571db1af84SPaul Burton	  the size & complexity of your kernel.
2558a5e9a69eSPaul Burton
2559a5e9a69eSPaul Burton	  If unsure, say Y.
2560a5e9a69eSPaul Burton
25611da177e4SLinus Torvaldsconfig CPU_HAS_WB
2562f7062ddbSRalf Baechle	bool
2563e01402b1SRalf Baechle
2564df0ac8a4SKevin Cernekeeconfig XKS01
2565df0ac8a4SKevin Cernekee	bool
2566df0ac8a4SKevin Cernekee
2567ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2568ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2569ba9196d2SJiaxun Yang	bool
2570ba9196d2SJiaxun Yang
2571ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2572ba9196d2SJiaxun Yang	bool
2573ba9196d2SJiaxun Yang
25748256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
25758256b17eSFlorian Fainelli	bool
25768256b17eSFlorian Fainelli
257718d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2578932afdeeSYasha Cherikovsky	bool
2579932afdeeSYasha Cherikovsky	help
258018d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2581932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
258218d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
258318d84e2eSAlexander Lobakin	  systems).
2584932afdeeSYasha Cherikovsky
2585f41ae0b2SRalf Baechle#
2586f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2587f41ae0b2SRalf Baechle#
2588e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2589f41ae0b2SRalf Baechle	bool
2590e01402b1SRalf Baechle
2591f41ae0b2SRalf Baechle#
2592f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2593f41ae0b2SRalf Baechle#
2594e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2595f41ae0b2SRalf Baechle	bool
2596e01402b1SRalf Baechle
25971da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
25981da177e4SLinus Torvalds	bool
25991da177e4SLinus Torvalds	depends on !CPU_R3000
26001da177e4SLinus Torvalds	default y
26011da177e4SLinus Torvalds
26021da177e4SLinus Torvalds#
260320d60d99SMaciej W. Rozycki# CPU non-features
260420d60d99SMaciej W. Rozycki#
260520d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
260620d60d99SMaciej W. Rozycki	bool
260720d60d99SMaciej W. Rozycki
260820d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
260920d60d99SMaciej W. Rozycki	bool
261020d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
261120d60d99SMaciej W. Rozycki
261220d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
261320d60d99SMaciej W. Rozycki	bool
261420d60d99SMaciej W. Rozycki
2615071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2616071d2f0bSPaul Burton	bool
2617071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2618071d2f0bSPaul Burton
26194edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
26204edf00a4SPaul Burton	int
26214edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26224edf00a4SPaul Burton	default 0
26234edf00a4SPaul Burton
26244edf00a4SPaul Burtonconfig MIPS_ASID_BITS
26254edf00a4SPaul Burton	int
26262db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
26274edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26284edf00a4SPaul Burton	default 8
26294edf00a4SPaul Burton
26302db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
26312db003a5SPaul Burton	bool
26322db003a5SPaul Burton
26334a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
26344a5dc51eSMarcin Nowakowski	bool
26354a5dc51eSMarcin Nowakowski
2636802b8362SThomas Bogendoerfer# R4600 erratum.  Due to the lack of errata information the exact
2637802b8362SThomas Bogendoerfer# technical details aren't known.  I've experimentally found that disabling
2638802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal
2639802b8362SThomas Bogendoerfer# with the issue.
2640802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP
2641802b8362SThomas Bogendoerfer	bool
2642802b8362SThomas Bogendoerfer
26435e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
26445e5b6527SThomas Bogendoerfer#
26455e5b6527SThomas Bogendoerfer#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
26465e5b6527SThomas Bogendoerfer#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
26475e5b6527SThomas Bogendoerfer#      executed if there is no other dcache activity. If the dcache is
26485e5b6527SThomas Bogendoerfer#      accessed for another instruction immeidately preceding when these
26495e5b6527SThomas Bogendoerfer#      cache instructions are executing, it is possible that the dcache
26505e5b6527SThomas Bogendoerfer#      tag match outputs used by these cache instructions will be
26515e5b6527SThomas Bogendoerfer#      incorrect. These cache instructions should be preceded by at least
26525e5b6527SThomas Bogendoerfer#      four instructions that are not any kind of load or store
26535e5b6527SThomas Bogendoerfer#      instruction.
26545e5b6527SThomas Bogendoerfer#
26555e5b6527SThomas Bogendoerfer#      This is not allowed:    lw
26565e5b6527SThomas Bogendoerfer#                              nop
26575e5b6527SThomas Bogendoerfer#                              nop
26585e5b6527SThomas Bogendoerfer#                              nop
26595e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26605e5b6527SThomas Bogendoerfer#
26615e5b6527SThomas Bogendoerfer#      This is allowed:        lw
26625e5b6527SThomas Bogendoerfer#                              nop
26635e5b6527SThomas Bogendoerfer#                              nop
26645e5b6527SThomas Bogendoerfer#                              nop
26655e5b6527SThomas Bogendoerfer#                              nop
26665e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26675e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP
26685e5b6527SThomas Bogendoerfer	bool
26695e5b6527SThomas Bogendoerfer
267044def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA.
267144def342SThomas Bogendoerfer#
267244def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
267344def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
267444def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty.  These
267544def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss
267644def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer."
267744def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/
267844def342SThomas Bogendoerfer# in .pdf format.)
267944def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP
268044def342SThomas Bogendoerfer	bool
268144def342SThomas Bogendoerfer
268224a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
268324a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following
268424a1c023SThomas Bogendoerfer# operation is not guaranteed."
268524a1c023SThomas Bogendoerfer#
268624a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I
268724a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV
268824a1c023SThomas Bogendoerfer	bool
268924a1c023SThomas Bogendoerfer
2690886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2691886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same
2692886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious
2693886ee136SThomas Bogendoerfer# exceptions.
2694886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS
2695886ee136SThomas Bogendoerfer	bool
2696886ee136SThomas Bogendoerfer
2697256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2698256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically.
2699256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC
2700256ec489SThomas Bogendoerfer	bool
2701256ec489SThomas Bogendoerfer
2702a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction"
2703a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB
2704a7fbed98SThomas Bogendoerfer	bool
2705a7fbed98SThomas Bogendoerfer
270620d60d99SMaciej W. Rozycki#
27071da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
27081da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
27091da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
27101da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
27111da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
27121da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
27131da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
27141da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2715797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2716797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2717797798c1SRalf Baechle#   support.
27181da177e4SLinus Torvalds#
27191da177e4SLinus Torvaldsconfig HIGHMEM
27201da177e4SLinus Torvalds	bool "High Memory Support"
2721a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2722*a4c33e83SThomas Gleixner	select KMAP_LOCAL
2723797798c1SRalf Baechle
2724797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2725797798c1SRalf Baechle	bool
2726797798c1SRalf Baechle
2727797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2728797798c1SRalf Baechle	bool
27291da177e4SLinus Torvalds
27309693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
27319693a853SFranck Bui-Huu	bool
27329693a853SFranck Bui-Huu
2733a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2734a6a4834cSSteven J. Hill	bool
2735a6a4834cSSteven J. Hill
2736377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2737377cb1b6SRalf Baechle	bool
2738377cb1b6SRalf Baechle	help
2739377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2740377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2741377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2742377cb1b6SRalf Baechle
2743a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2744a5e9a69eSPaul Burton	bool
2745a5e9a69eSPaul Burton
2746b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2747b4819b59SYoichi Yuasa	def_bool y
2748268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2749b4819b59SYoichi Yuasa
2750b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2751b1c6cd42SAtsushi Nemoto	bool
2752397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
275331473747SAtsushi Nemoto
2754d8cb4e11SRalf Baechleconfig NUMA
2755d8cb4e11SRalf Baechle	bool "NUMA Support"
2756d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2757d8cb4e11SRalf Baechle	help
2758d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2759d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2760d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2761172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2762d8cb4e11SRalf Baechle	  disabled.
2763d8cb4e11SRalf Baechle
2764d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2765d8cb4e11SRalf Baechle	bool
2766d8cb4e11SRalf Baechle
2767f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA
2768f3c560a6SThomas Bogendoerfer	def_bool y
2769f3c560a6SThomas Bogendoerfer	depends on NUMA
2770f3c560a6SThomas Bogendoerfer
2771f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK
2772f3c560a6SThomas Bogendoerfer	def_bool y
2773f3c560a6SThomas Bogendoerfer	depends on NUMA
2774f3c560a6SThomas Bogendoerfer
27758c530ea3SMatt Redfearnconfig RELOCATABLE
27768c530ea3SMatt Redfearn	bool "Relocatable kernel"
2777ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2778ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2779ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2780ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2781281e3aeaSSerge Semin		   CPU_P5600 || CAVIUM_OCTEON_SOC
27828c530ea3SMatt Redfearn	help
27838c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
27848c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
27858c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
27868c530ea3SMatt Redfearn	  but are discarded at runtime
27878c530ea3SMatt Redfearn
2788069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2789069fd766SMatt Redfearn	hex "Relocation table size"
2790069fd766SMatt Redfearn	depends on RELOCATABLE
2791069fd766SMatt Redfearn	range 0x0 0x01000000
2792069fd766SMatt Redfearn	default "0x00100000"
2793a7f7f624SMasahiro Yamada	help
2794069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2795069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2796069fd766SMatt Redfearn
2797069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2798069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2799069fd766SMatt Redfearn
2800069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2801069fd766SMatt Redfearn
2802069fd766SMatt Redfearn	  If unsure, leave at the default value.
2803069fd766SMatt Redfearn
2804405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2805405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2806405bc8fdSMatt Redfearn	depends on RELOCATABLE
2807a7f7f624SMasahiro Yamada	help
2808405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2809405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2810405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2811405bc8fdSMatt Redfearn	  of kernel internals.
2812405bc8fdSMatt Redfearn
2813405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2814405bc8fdSMatt Redfearn
2815405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2816405bc8fdSMatt Redfearn
2817405bc8fdSMatt Redfearn	  If unsure, say N.
2818405bc8fdSMatt Redfearn
2819405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2820405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2821405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2822405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2823405bc8fdSMatt Redfearn	range 0x0 0x08000000
2824405bc8fdSMatt Redfearn	default "0x01000000"
2825a7f7f624SMasahiro Yamada	help
2826405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2827405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2828405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2829405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2830405bc8fdSMatt Redfearn
2831405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2832405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2833405bc8fdSMatt Redfearn
2834c80d79d7SYasunori Gotoconfig NODES_SHIFT
2835c80d79d7SYasunori Goto	int
2836c80d79d7SYasunori Goto	default "6"
2837c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2838c80d79d7SYasunori Goto
283914f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
284014f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
2841268a2d60SJiaxun Yang	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
284214f70012SDeng-Cheng Zhu	default y
284314f70012SDeng-Cheng Zhu	help
284414f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
284514f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
284614f70012SDeng-Cheng Zhu
2847be8fa1cbSTiezhu Yangconfig DMI
2848be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2849be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2850be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2851be8fa1cbSTiezhu Yang	default y
2852be8fa1cbSTiezhu Yang	help
2853be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2854be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2855be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2856be8fa1cbSTiezhu Yang	  BIOS code.
2857be8fa1cbSTiezhu Yang
28581da177e4SLinus Torvaldsconfig SMP
28591da177e4SLinus Torvalds	bool "Multi-Processing support"
2860e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2861e73ea273SRalf Baechle	help
28621da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
28634a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
28644a474157SRobert Graffham	  than one CPU, say Y.
28651da177e4SLinus Torvalds
28664a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
28671da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
28681da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
28694a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
28701da177e4SLinus Torvalds	  will run faster if you say N here.
28711da177e4SLinus Torvalds
28721da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
28731da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
28741da177e4SLinus Torvalds
287503502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2876ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
28771da177e4SLinus Torvalds
28781da177e4SLinus Torvalds	  If you don't know what to do here, say N.
28791da177e4SLinus Torvalds
28807840d618SMatt Redfearnconfig HOTPLUG_CPU
28817840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
28827840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
28837840d618SMatt Redfearn	help
28847840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
28857840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
28867840d618SMatt Redfearn	  (Note: power management support will enable this option
28877840d618SMatt Redfearn	    automatically on SMP systems. )
28887840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
28897840d618SMatt Redfearn
289087353d8aSRalf Baechleconfig SMP_UP
289187353d8aSRalf Baechle	bool
289287353d8aSRalf Baechle
28934a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
28944a16ff4cSRalf Baechle	bool
28954a16ff4cSRalf Baechle
28960ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
28970ee958e1SPaul Burton	bool
28980ee958e1SPaul Burton
2899e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2900e73ea273SRalf Baechle	bool
2901e73ea273SRalf Baechle
2902130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2903130e2fb7SRalf Baechle	bool
2904130e2fb7SRalf Baechle
2905130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2906130e2fb7SRalf Baechle	bool
2907130e2fb7SRalf Baechle
2908130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2909130e2fb7SRalf Baechle	bool
2910130e2fb7SRalf Baechle
2911130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2912130e2fb7SRalf Baechle	bool
2913130e2fb7SRalf Baechle
2914130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2915130e2fb7SRalf Baechle	bool
2916130e2fb7SRalf Baechle
29171da177e4SLinus Torvaldsconfig NR_CPUS
2918a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2919a91796a9SJayachandran C	range 2 256
29201da177e4SLinus Torvalds	depends on SMP
2921130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2922130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2923130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2924130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2925130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
29261da177e4SLinus Torvalds	help
29271da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
29281da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
29291da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
293072ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
293172ede9b1SAtsushi Nemoto	  and 2 for all others.
29321da177e4SLinus Torvalds
29331da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
293472ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
293572ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
293672ede9b1SAtsushi Nemoto	  power of two.
29371da177e4SLinus Torvalds
2938399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2939399aaa25SAl Cooper	bool
2940399aaa25SAl Cooper
29417820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
29427820b84bSDavid Daney	bool
29437820b84bSDavid Daney
29447820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
29457820b84bSDavid Daney	int
29467820b84bSDavid Daney	depends on SMP
29477820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
29487820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
29497820b84bSDavid Daney
29501723b4a3SAtsushi Nemoto#
29511723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
29521723b4a3SAtsushi Nemoto#
29531723b4a3SAtsushi Nemoto
29541723b4a3SAtsushi Nemotochoice
29551723b4a3SAtsushi Nemoto	prompt "Timer frequency"
29561723b4a3SAtsushi Nemoto	default HZ_250
29571723b4a3SAtsushi Nemoto	help
29581723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
29591723b4a3SAtsushi Nemoto
296067596573SPaul Burton	config HZ_24
296167596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
296267596573SPaul Burton
29631723b4a3SAtsushi Nemoto	config HZ_48
29640f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
29651723b4a3SAtsushi Nemoto
29661723b4a3SAtsushi Nemoto	config HZ_100
29671723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
29681723b4a3SAtsushi Nemoto
29691723b4a3SAtsushi Nemoto	config HZ_128
29701723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
29711723b4a3SAtsushi Nemoto
29721723b4a3SAtsushi Nemoto	config HZ_250
29731723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
29741723b4a3SAtsushi Nemoto
29751723b4a3SAtsushi Nemoto	config HZ_256
29761723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
29771723b4a3SAtsushi Nemoto
29781723b4a3SAtsushi Nemoto	config HZ_1000
29791723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
29801723b4a3SAtsushi Nemoto
29811723b4a3SAtsushi Nemoto	config HZ_1024
29821723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
29831723b4a3SAtsushi Nemoto
29841723b4a3SAtsushi Nemotoendchoice
29851723b4a3SAtsushi Nemoto
298667596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
298767596573SPaul Burton	bool
298867596573SPaul Burton
29891723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
29901723b4a3SAtsushi Nemoto	bool
29911723b4a3SAtsushi Nemoto
29921723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
29931723b4a3SAtsushi Nemoto	bool
29941723b4a3SAtsushi Nemoto
29951723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
29961723b4a3SAtsushi Nemoto	bool
29971723b4a3SAtsushi Nemoto
29981723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
29991723b4a3SAtsushi Nemoto	bool
30001723b4a3SAtsushi Nemoto
30011723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
30021723b4a3SAtsushi Nemoto	bool
30031723b4a3SAtsushi Nemoto
30041723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
30051723b4a3SAtsushi Nemoto	bool
30061723b4a3SAtsushi Nemoto
30071723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
30081723b4a3SAtsushi Nemoto	bool
30091723b4a3SAtsushi Nemoto
30101723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
30111723b4a3SAtsushi Nemoto	bool
301267596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
301367596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
301467596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
301567596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
301667596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
301767596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
301867596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
30191723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
30201723b4a3SAtsushi Nemoto
30211723b4a3SAtsushi Nemotoconfig HZ
30221723b4a3SAtsushi Nemoto	int
302367596573SPaul Burton	default 24 if HZ_24
30241723b4a3SAtsushi Nemoto	default 48 if HZ_48
30251723b4a3SAtsushi Nemoto	default 100 if HZ_100
30261723b4a3SAtsushi Nemoto	default 128 if HZ_128
30271723b4a3SAtsushi Nemoto	default 250 if HZ_250
30281723b4a3SAtsushi Nemoto	default 256 if HZ_256
30291723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
30301723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
30311723b4a3SAtsushi Nemoto
303296685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
303396685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
303496685b17SDeng-Cheng Zhu
3035ea6e942bSAtsushi Nemotoconfig KEXEC
30367d60717eSKees Cook	bool "Kexec system call"
30372965faa5SDave Young	select KEXEC_CORE
3038ea6e942bSAtsushi Nemoto	help
3039ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
3040ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
30413dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
3042ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
3043ea6e942bSAtsushi Nemoto
304401dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
3045ea6e942bSAtsushi Nemoto
3046ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
3047ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
3048bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
3049bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
3050bf220695SGeert Uytterhoeven	  made.
3051ea6e942bSAtsushi Nemoto
30527aa1c8f4SRalf Baechleconfig CRASH_DUMP
30537aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
30547aa1c8f4SRalf Baechle	help
30557aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
30567aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
30577aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
30587aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
30597aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
30607aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
30617aa1c8f4SRalf Baechle	  PHYSICAL_START.
30627aa1c8f4SRalf Baechle
30637aa1c8f4SRalf Baechleconfig PHYSICAL_START
30647aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
30658bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
30667aa1c8f4SRalf Baechle	depends on CRASH_DUMP
30677aa1c8f4SRalf Baechle	help
30687aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
30697aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
30707aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
30717aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
30727aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
30737aa1c8f4SRalf Baechle
3074597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
3075b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3076597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
3077597ce172SPaul Burton	help
3078597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
3079597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
3080597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3081597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
3082597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
3083597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
3084597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
3085597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
3086597ce172SPaul Burton	  saying N here.
3087597ce172SPaul Burton
308806e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
308906e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
309006e2e882SPaul Burton	  worked on. In order to avoid userland becoming dependant upon current
309106e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
309206e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
309306e2e882SPaul Burton	  said details.
309406e2e882SPaul Burton
309506e2e882SPaul Burton	  If unsure, say N.
3096597ce172SPaul Burton
3097f2ffa5abSDezhong Diaoconfig USE_OF
30980b3e06fdSJonas Gorski	bool
3099f2ffa5abSDezhong Diao	select OF
3100e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
3101abd2363fSGrant Likely	select IRQ_DOMAIN
3102f2ffa5abSDezhong Diao
31032fe8ea39SDengcheng Zhuconfig UHI_BOOT
31042fe8ea39SDengcheng Zhu	bool
31052fe8ea39SDengcheng Zhu
31067fafb068SAndrew Brestickerconfig BUILTIN_DTB
31077fafb068SAndrew Bresticker	bool
31087fafb068SAndrew Bresticker
31091da8f179SJonas Gorskichoice
31105b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
31111da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
31121da8f179SJonas Gorski
31131da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
31141da8f179SJonas Gorski		bool "None"
31151da8f179SJonas Gorski		help
31161da8f179SJonas Gorski		  Do not enable appended dtb support.
31171da8f179SJonas Gorski
311887db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
311987db537dSAaro Koskinen		bool "vmlinux"
312087db537dSAaro Koskinen		help
312187db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
312287db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
312387db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
312487db537dSAaro Koskinen		  objcopy:
312587db537dSAaro Koskinen
312687db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
312787db537dSAaro Koskinen
312887db537dSAaro Koskinen		  This is meant as a backward compatiblity convenience for those
312987db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
313087db537dSAaro Koskinen		  the documented boot protocol using a device tree.
313187db537dSAaro Koskinen
31321da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3133b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
31341da8f179SJonas Gorski		help
31351da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3136b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
31371da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
31381da8f179SJonas Gorski
31391da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
31401da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
31411da8f179SJonas Gorski		  the documented boot protocol using a device tree.
31421da8f179SJonas Gorski
31431da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
31441da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
31451da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
31461da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
31471da8f179SJonas Gorski		  if you don't intend to always append a DTB.
31481da8f179SJonas Gorskiendchoice
31491da8f179SJonas Gorski
31502024972eSJonas Gorskichoice
31512024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
31522bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
315387fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
31542bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
31552024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
31562024972eSJonas Gorski
31572024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
31582024972eSJonas Gorski		depends on USE_OF
31592024972eSJonas Gorski		bool "Dtb kernel arguments if available"
31602024972eSJonas Gorski
31612024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
31622024972eSJonas Gorski		depends on USE_OF
31632024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
31642024972eSJonas Gorski
31652024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
31662024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3167ed47e153SRabin Vincent
3168ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3169ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3170ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
31712024972eSJonas Gorskiendchoice
31722024972eSJonas Gorski
31735e83d430SRalf Baechleendmenu
31745e83d430SRalf Baechle
31751df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
31761df0f0ffSAtsushi Nemoto	bool
31771df0f0ffSAtsushi Nemoto	default y
31781df0f0ffSAtsushi Nemoto
31791df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
31801df0f0ffSAtsushi Nemoto	bool
31811df0f0ffSAtsushi Nemoto	default y
31821df0f0ffSAtsushi Nemoto
3183a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3184a728ab52SKirill A. Shutemov	int
31853377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3186a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3187a728ab52SKirill A. Shutemov	default 2
3188a728ab52SKirill A. Shutemov
31896c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
31906c359eb1SPaul Burton	bool
31916c359eb1SPaul Burton
31921da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
31931da177e4SLinus Torvalds
3194c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
31952eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3196c5611df9SPaul Burton	bool
3197c5611df9SPaul Burton
3198c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3199c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3200c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
32012eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
32021da177e4SLinus Torvalds
32031da177e4SLinus Torvalds#
32041da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
32051da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
32061da177e4SLinus Torvalds# users to choose the right thing ...
32071da177e4SLinus Torvalds#
32081da177e4SLinus Torvaldsconfig ISA
32091da177e4SLinus Torvalds	bool
32101da177e4SLinus Torvalds
32111da177e4SLinus Torvaldsconfig TC
32121da177e4SLinus Torvalds	bool "TURBOchannel support"
32131da177e4SLinus Torvalds	depends on MACH_DECSTATION
32141da177e4SLinus Torvalds	help
321550a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
321650a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
321750a23e6eSJustin P. Mattock	  at:
321850a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
321950a23e6eSJustin P. Mattock	  and:
322050a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
322150a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
322250a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
32231da177e4SLinus Torvalds
32241da177e4SLinus Torvaldsconfig MMU
32251da177e4SLinus Torvalds	bool
32261da177e4SLinus Torvalds	default y
32271da177e4SLinus Torvalds
3228109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3229109c32ffSMatt Redfearn	default 12 if 64BIT
3230109c32ffSMatt Redfearn	default 8
3231109c32ffSMatt Redfearn
3232109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3233109c32ffSMatt Redfearn	default 18 if 64BIT
3234109c32ffSMatt Redfearn	default 15
3235109c32ffSMatt Redfearn
3236109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3237109c32ffSMatt Redfearn	default 8
3238109c32ffSMatt Redfearn
3239109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3240109c32ffSMatt Redfearn	default 15
3241109c32ffSMatt Redfearn
3242d865bea4SRalf Baechleconfig I8253
3243d865bea4SRalf Baechle	bool
3244798778b8SRussell King	select CLKSRC_I8253
32452d02612fSThomas Gleixner	select CLKEVT_I8253
32469726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3247d865bea4SRalf Baechle
3248e05eb3f8SRalf Baechleconfig ZONE_DMA
3249e05eb3f8SRalf Baechle	bool
3250e05eb3f8SRalf Baechle
3251cce335aeSRalf Baechleconfig ZONE_DMA32
3252cce335aeSRalf Baechle	bool
3253cce335aeSRalf Baechle
32541da177e4SLinus Torvaldsendmenu
32551da177e4SLinus Torvalds
32561da177e4SLinus Torvaldsconfig TRAD_SIGNALS
32571da177e4SLinus Torvalds	bool
32581da177e4SLinus Torvalds
32591da177e4SLinus Torvaldsconfig MIPS32_COMPAT
326078aaf956SRalf Baechle	bool
32611da177e4SLinus Torvalds
32621da177e4SLinus Torvaldsconfig COMPAT
32631da177e4SLinus Torvalds	bool
32641da177e4SLinus Torvalds
326505e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
326605e43966SAtsushi Nemoto	bool
326705e43966SAtsushi Nemoto
32681da177e4SLinus Torvaldsconfig MIPS32_O32
32691da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
327078aaf956SRalf Baechle	depends on 64BIT
327178aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
327278aaf956SRalf Baechle	select COMPAT
327378aaf956SRalf Baechle	select MIPS32_COMPAT
327478aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32751da177e4SLinus Torvalds	help
32761da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
32771da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
32781da177e4SLinus Torvalds	  existing binaries are in this format.
32791da177e4SLinus Torvalds
32801da177e4SLinus Torvalds	  If unsure, say Y.
32811da177e4SLinus Torvalds
32821da177e4SLinus Torvaldsconfig MIPS32_N32
32831da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3284c22eacfeSRalf Baechle	depends on 64BIT
32855a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
328678aaf956SRalf Baechle	select COMPAT
328778aaf956SRalf Baechle	select MIPS32_COMPAT
328878aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32891da177e4SLinus Torvalds	help
32901da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
32911da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
32921da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
32931da177e4SLinus Torvalds	  cases.
32941da177e4SLinus Torvalds
32951da177e4SLinus Torvalds	  If unsure, say N.
32961da177e4SLinus Torvalds
32971da177e4SLinus Torvaldsconfig BINFMT_ELF32
32981da177e4SLinus Torvalds	bool
32991da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3300f43edca7SRalf Baechle	select ELFCORE
33011da177e4SLinus Torvalds
33022116245eSRalf Baechlemenu "Power management options"
3303952fa954SRodolfo Giometti
3304363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3305363c55caSWu Zhangjin	def_bool y
33063f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3307363c55caSWu Zhangjin
3308f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3309f4cb5700SJohannes Berg	def_bool y
33103f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3311f4cb5700SJohannes Berg
33122116245eSRalf Baechlesource "kernel/power/Kconfig"
3313952fa954SRodolfo Giometti
33141da177e4SLinus Torvaldsendmenu
33151da177e4SLinus Torvalds
33167a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
33177a998935SViresh Kumar	bool
33187a998935SViresh Kumar
33197a998935SViresh Kumarmenu "CPU Power Management"
3320c095ebafSPaul Burton
3321c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
33227a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
33237a998935SViresh Kumarendif
33249726b43aSWu Zhangjin
3325c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3326c095ebafSPaul Burton
3327c095ebafSPaul Burtonendmenu
3328c095ebafSPaul Burton
332998cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
333098cdee0eSRalf Baechle
33312235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3332e91946d6SNathan Chancellor
3333e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3334