xref: /linux/arch/mips/Kconfig (revision a307a4ce9ecd2e23c71318201330d9d648b3f818)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
734c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
834c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
934c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
1012597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
111e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
1212597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
131ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1412597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1525da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
160b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
179035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
1812597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
1910916706SShile Zhang	select BUILDTIME_TABLE_SORT
2012597988SMatt Redfearn	select CLONE_BACKWARDS
2157eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
2212597988SMatt Redfearn	select CPU_PM if CPU_IDLE
2312597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2412597988SMatt Redfearn	select GENERIC_CLOCKEVENTS
2512597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2612597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
2724640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
28b962aeb0SPaul Burton	select GENERIC_IOMAP
2912597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3012597988SMatt Redfearn	select GENERIC_IRQ_SHOW
316630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
32740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
33740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
34740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
35740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
36740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
3712597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
3812597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
3912597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
40446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
4112597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
42906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
4312597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
4488547001SJason Wessel	select HAVE_ARCH_KGDB
45109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
46109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
47490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
48c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
4945e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
502ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
5136366e36SPaul Burton	select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
5212597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
53490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
5464575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
5512597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
5612597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
5712597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
5812597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
5934c01e41SAlexander Lobakin	select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
6012597988SMatt Redfearn	select HAVE_EXIT_THREAD
6167a929e0SChristoph Hellwig	select HAVE_FAST_GUP
6212597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
6329c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
6412597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
6534c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
6634c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
6712597988SMatt Redfearn	select HAVE_IDE
68b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
6912597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7012597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
71c1bf207dSDavid Daney	select HAVE_KPROBES
72c1bf207dSDavid Daney	select HAVE_KRETPROBES
73c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
74786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
7542a0bb3fSPetr Mladek	select HAVE_NMI
7612597988SMatt Redfearn	select HAVE_OPROFILE
7712597988SMatt Redfearn	select HAVE_PERF_EVENTS
7808bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
799ea141adSPaul Burton	select HAVE_RSEQ
8016c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
81d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
8212597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
83a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
8412597988SMatt Redfearn	select IRQ_FORCED_THREADING
856630a8e5SChristoph Hellwig	select ISA if EISA
8612597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
8734c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
8812597988SMatt Redfearn	select PERF_USE_VMALLOC
89981aa1d3SThomas Gleixner	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
9005a0a344SArnd Bergmann	select RTC_LIB
915e6e9852SChristoph Hellwig	select SET_FS
9212597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
9312597988SMatt Redfearn	select VIRT_TO_BUS
941da177e4SLinus Torvalds
95d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
96d3991572SChristoph Hellwig	bool
97d3991572SChristoph Hellwig
98c434b9f8SPaul Cercueilconfig MIPS_GENERIC
99c434b9f8SPaul Cercueil	bool
100c434b9f8SPaul Cercueil
101f0f4a753SPaul Cercueilconfig MACH_INGENIC
102f0f4a753SPaul Cercueil	bool
103f0f4a753SPaul Cercueil	select SYS_SUPPORTS_32BIT_KERNEL
104f0f4a753SPaul Cercueil	select SYS_SUPPORTS_LITTLE_ENDIAN
105f0f4a753SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
106f0f4a753SPaul Cercueil	select DMA_NONCOHERENT
107f0f4a753SPaul Cercueil	select IRQ_MIPS_CPU
108f0f4a753SPaul Cercueil	select PINCTRL
109f0f4a753SPaul Cercueil	select GPIOLIB
110f0f4a753SPaul Cercueil	select COMMON_CLK
111f0f4a753SPaul Cercueil	select GENERIC_IRQ_CHIP
112f0f4a753SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
113f0f4a753SPaul Cercueil	select USE_OF
114f0f4a753SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
115f0f4a753SPaul Cercueil	select MIPS_EXTERNAL_TIMER
116f0f4a753SPaul Cercueil
1171da177e4SLinus Torvaldsmenu "Machine selection"
1181da177e4SLinus Torvalds
1195e83d430SRalf Baechlechoice
1205e83d430SRalf Baechle	prompt "System type"
121c434b9f8SPaul Cercueil	default MIPS_GENERIC_KERNEL
1221da177e4SLinus Torvalds
123c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL
124eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
125c434b9f8SPaul Cercueil	select MIPS_GENERIC
126eed0eabdSPaul Burton	select BOOT_RAW
127eed0eabdSPaul Burton	select BUILTIN_DTB
128eed0eabdSPaul Burton	select CEVT_R4K
129eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
130eed0eabdSPaul Burton	select COMMON_CLK
131eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
13234c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
133eed0eabdSPaul Burton	select CSRC_R4K
134eed0eabdSPaul Burton	select DMA_PERDEV_COHERENT
135eb01d42aSChristoph Hellwig	select HAVE_PCI
136eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1370211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
138eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
139eed0eabdSPaul Burton	select MIPS_GIC
140eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
141eed0eabdSPaul Burton	select NO_EXCEPT_FILL
142eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
143eed0eabdSPaul Burton	select SMP_UP if SMP
144a3078e59SMatt Redfearn	select SWAP_IO_SPACE
145eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
146eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
147eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
148eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
149eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
150eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
151eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
152eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
153eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
154eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
155eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
156eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
157eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
15834c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
159eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
160eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
161eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
162c3e2ee65SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
16334c01e41SAlexander Lobakin	select UHI_BOOT
1642e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1652e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1662e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1672e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1682e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1692e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
170eed0eabdSPaul Burton	select USE_OF
171eed0eabdSPaul Burton	help
172eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
173eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
174eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
175eed0eabdSPaul Burton	  Interface) specification.
176eed0eabdSPaul Burton
17742a4f17dSManuel Laussconfig MIPS_ALCHEMY
178c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
179d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
180f772cdb2SRalf Baechle	select CEVT_R4K
181d7ea335cSSteven J. Hill	select CSRC_R4K
18267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
18388e9a93cSManuel Lauss	select DMA_MAYBE_COHERENT	# Au1000,1500,1100 aren't, rest is
184d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
18542a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
18642a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
18742a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
188d30a2b47SLinus Walleij	select GPIOLIB
1891b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
19047440229SManuel Lauss	select COMMON_CLK
1911da177e4SLinus Torvalds
1927ca5dc14SFlorian Fainelliconfig AR7
1937ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1947ca5dc14SFlorian Fainelli	select BOOT_ELF32
1957ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
1967ca5dc14SFlorian Fainelli	select CEVT_R4K
1977ca5dc14SFlorian Fainelli	select CSRC_R4K
19867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1997ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
2007ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
2017ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
2027ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
2037ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
2047ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
205377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2061b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
207d30a2b47SLinus Walleij	select GPIOLIB
2087ca5dc14SFlorian Fainelli	select VLYNQ
209bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
2107ca5dc14SFlorian Fainelli	help
2117ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
2127ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
2137ca5dc14SFlorian Fainelli
21443cc739fSSergey Ryazanovconfig ATH25
21543cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
21643cc739fSSergey Ryazanov	select CEVT_R4K
21743cc739fSSergey Ryazanov	select CSRC_R4K
21843cc739fSSergey Ryazanov	select DMA_NONCOHERENT
21967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2201753e74eSSergey Ryazanov	select IRQ_DOMAIN
22143cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
22243cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
22343cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2248aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
22543cc739fSSergey Ryazanov	help
22643cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
22743cc739fSSergey Ryazanov
228d4a67d9dSGabor Juhosconfig ATH79
229d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
230ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
231d4a67d9dSGabor Juhos	select BOOT_RAW
232d4a67d9dSGabor Juhos	select CEVT_R4K
233d4a67d9dSGabor Juhos	select CSRC_R4K
234d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
235d30a2b47SLinus Walleij	select GPIOLIB
236a08227a2SJohn Crispin	select PINCTRL
237411520afSAlban Bedel	select COMMON_CLK
23867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
239d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
240d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
241d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
242d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
243377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
244b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
24503c8c407SAlban Bedel	select USE_OF
24653d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
247d4a67d9dSGabor Juhos	help
248d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
249d4a67d9dSGabor Juhos
2505f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2515f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
25229906e1aSÁlvaro Fernández Rojas	select ARCH_HAS_RESET_CONTROLLER
253d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
254d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
255d666cd02SKevin Cernekee	select BOOT_RAW
256d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
257d666cd02SKevin Cernekee	select USE_OF
258d666cd02SKevin Cernekee	select CEVT_R4K
259d666cd02SKevin Cernekee	select CSRC_R4K
260d666cd02SKevin Cernekee	select SYNC_R4K
261d666cd02SKevin Cernekee	select COMMON_CLK
262c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
26360b858f2SKevin Cernekee	select BCM7038_L1_IRQ
26460b858f2SKevin Cernekee	select BCM7120_L2_IRQ
26560b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
26667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
26760b858f2SKevin Cernekee	select DMA_NONCOHERENT
268d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
26960b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
270d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
271d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
27260b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
27360b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
27460b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
275d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
276d666cd02SKevin Cernekee	select SWAP_IO_SPACE
27760b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
27860b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
27960b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
28060b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2814dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
282d666cd02SKevin Cernekee	help
2835f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2845f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2855f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2865f2d4459SKevin Cernekee	  must be set appropriately for your board.
287d666cd02SKevin Cernekee
2881c0c13ebSAurelien Jarnoconfig BCM47XX
289c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
290fe08f8c2SHauke Mehrtens	select BOOT_RAW
29142f77542SRalf Baechle	select CEVT_R4K
292940f6b48SRalf Baechle	select CSRC_R4K
2931c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
294eb01d42aSChristoph Hellwig	select HAVE_PCI
29567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
296314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
297dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
2981c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
2991c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
300377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
3016507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
30225e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
303e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
304c949c0bcSRafał Miłecki	select GPIOLIB
305c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
306f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
3072ab71a02SRafał Miłecki	select BCM47XX_SPROM
308dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
3091c0c13ebSAurelien Jarno	help
3101c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
3111c0c13ebSAurelien Jarno
312e7300d04SMaxime Bizonconfig BCM63XX
313e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
314ae8de61cSFlorian Fainelli	select BOOT_RAW
315e7300d04SMaxime Bizon	select CEVT_R4K
316e7300d04SMaxime Bizon	select CSRC_R4K
317fc264022SJonas Gorski	select SYNC_R4K
318e7300d04SMaxime Bizon	select DMA_NONCOHERENT
31967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
320e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
321e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
322e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
323e7300d04SMaxime Bizon	select SWAP_IO_SPACE
324d30a2b47SLinus Walleij	select GPIOLIB
325af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
326c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
327bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
328e7300d04SMaxime Bizon	help
329e7300d04SMaxime Bizon	  Support for BCM63XX based boards
330e7300d04SMaxime Bizon
3311da177e4SLinus Torvaldsconfig MIPS_COBALT
3323fa986faSMartin Michlmayr	bool "Cobalt Server"
33342f77542SRalf Baechle	select CEVT_R4K
334940f6b48SRalf Baechle	select CSRC_R4K
3351097c6acSYoichi Yuasa	select CEVT_GT641XX
3361da177e4SLinus Torvalds	select DMA_NONCOHERENT
337eb01d42aSChristoph Hellwig	select FORCE_PCI
338d865bea4SRalf Baechle	select I8253
3391da177e4SLinus Torvalds	select I8259
34067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
341d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
342252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3437cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3440a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
345ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3460e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3475e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
348e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3491da177e4SLinus Torvalds
3501da177e4SLinus Torvaldsconfig MACH_DECSTATION
3513fa986faSMartin Michlmayr	bool "DECstations"
3521da177e4SLinus Torvalds	select BOOT_ELF32
3536457d9fcSYoichi Yuasa	select CEVT_DS1287
35481d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3554247417dSYoichi Yuasa	select CSRC_IOASIC
35681d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
35720d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
35820d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
35920d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3601da177e4SLinus Torvalds	select DMA_NONCOHERENT
361ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
36267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3637cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3647cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
365ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3667d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3675e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3681723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3691723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3701723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
371930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3725e83d430SRalf Baechle	help
3731da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3741da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3751da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3761da177e4SLinus Torvalds
3771da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3781da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3791da177e4SLinus Torvalds
3801da177e4SLinus Torvalds		DECstation 5000/50
3811da177e4SLinus Torvalds		DECstation 5000/150
3821da177e4SLinus Torvalds		DECstation 5000/260
3831da177e4SLinus Torvalds		DECsystem 5900/260
3841da177e4SLinus Torvalds
3851da177e4SLinus Torvalds	  otherwise choose R3000.
3861da177e4SLinus Torvalds
3875e83d430SRalf Baechleconfig MACH_JAZZ
3883fa986faSMartin Michlmayr	bool "Jazz family of machines"
38939b2d756SThomas Bogendoerfer	select ARC_MEMORY
39039b2d756SThomas Bogendoerfer	select ARC_PROMLIB
391a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
3927a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
3932f9237d4SChristoph Hellwig	select DMA_OPS
3940e2794b0SRalf Baechle	select FW_ARC
3950e2794b0SRalf Baechle	select FW_ARC32
3965e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
39742f77542SRalf Baechle	select CEVT_R4K
398940f6b48SRalf Baechle	select CSRC_R4K
399e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
4005e83d430SRalf Baechle	select GENERIC_ISA_DMA
4018a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
40267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
403d865bea4SRalf Baechle	select I8253
4045e83d430SRalf Baechle	select I8259
4055e83d430SRalf Baechle	select ISA
4067cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
4075e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
4087d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
4091723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
4101da177e4SLinus Torvalds	help
4115e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
4125e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
413692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
4145e83d430SRalf Baechle	  Olivetti M700-10 workstations.
4155e83d430SRalf Baechle
416f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC
417de361e8bSPaul Burton	bool "Ingenic SoC based machines"
418f0f4a753SPaul Cercueil	select MIPS_GENERIC
419f0f4a753SPaul Cercueil	select MACH_INGENIC
420f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
4215ebabe59SLars-Peter Clausen
422171bb2f1SJohn Crispinconfig LANTIQ
423171bb2f1SJohn Crispin	bool "Lantiq based platforms"
424171bb2f1SJohn Crispin	select DMA_NONCOHERENT
42567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
426171bb2f1SJohn Crispin	select CEVT_R4K
427171bb2f1SJohn Crispin	select CSRC_R4K
428171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
429171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
430171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
431171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
432377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
433171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
434f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
435171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
436d30a2b47SLinus Walleij	select GPIOLIB
437171bb2f1SJohn Crispin	select SWAP_IO_SPACE
438171bb2f1SJohn Crispin	select BOOT_RAW
439287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
440bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
441a0392222SJohn Crispin	select USE_OF
4423f8c50c9SJohn Crispin	select PINCTRL
4433f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
444c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
445c530781cSJohn Crispin	select RESET_CONTROLLER
446171bb2f1SJohn Crispin
44730ad29bbSHuacai Chenconfig MACH_LOONGSON32
448caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
449c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
450ade299d8SYoichi Yuasa	help
45130ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
45285749d24SWu Zhangjin
45330ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
45430ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
45530ad29bbSHuacai Chen	  Sciences (CAS).
456ade299d8SYoichi Yuasa
45771e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
45871e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
459ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
460ca585cf9SKelvin Cheung	help
46171e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
462ca585cf9SKelvin Cheung
46371e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
464caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4656fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4666fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4676fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4686fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4696fbde6b4SJiaxun Yang	select BOOT_ELF32
4706fbde6b4SJiaxun Yang	select BOARD_SCACHE
4716fbde6b4SJiaxun Yang	select CSRC_R4K
4726fbde6b4SJiaxun Yang	select CEVT_R4K
4736fbde6b4SJiaxun Yang	select CPU_HAS_WB
4746fbde6b4SJiaxun Yang	select FORCE_PCI
4756fbde6b4SJiaxun Yang	select ISA
4766fbde6b4SJiaxun Yang	select I8259
4776fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4787d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4795125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4806fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
4816423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
4826fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
4836fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
4846fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
4856fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
4866fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
4876fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
4886fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
4896fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
49071e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
491*a307a4ceSJinyang He	select SYS_SUPPORTS_RELOCATABLE
4926fbde6b4SJiaxun Yang	select ZONE_DMA32
4936fbde6b4SJiaxun Yang	select NUMA
4941062fc45STiezhu Yang	select SMP
49587fcfa7bSJiaxun Yang	select COMMON_CLK
49687fcfa7bSJiaxun Yang	select USE_OF
49787fcfa7bSJiaxun Yang	select BUILTIN_DTB
49839c1485cSHuacai Chen	select PCI_HOST_GENERIC
49971e2f4ddSJiaxun Yang	help
500caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
501caed1d1bSHuacai Chen
502caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
503caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
504caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
505caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
506ca585cf9SKelvin Cheung
5076a438309SAndrew Brestickerconfig MACH_PISTACHIO
5086a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
5096a438309SAndrew Bresticker	select BOOT_ELF32
5106a438309SAndrew Bresticker	select BOOT_RAW
5116a438309SAndrew Bresticker	select CEVT_R4K
5126a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
5136a438309SAndrew Bresticker	select COMMON_CLK
5146a438309SAndrew Bresticker	select CSRC_R4K
515645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
516d30a2b47SLinus Walleij	select GPIOLIB
51767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5186a438309SAndrew Bresticker	select MFD_SYSCON
5196a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
5206a438309SAndrew Bresticker	select MIPS_GIC
5216a438309SAndrew Bresticker	select PINCTRL
5226a438309SAndrew Bresticker	select REGULATOR
5236a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
5246a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
5256a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
5266a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
5276a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
52841cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
5296a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
530018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
531018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
5326a438309SAndrew Bresticker	select USE_OF
5336a438309SAndrew Bresticker	help
5346a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
5356a438309SAndrew Bresticker
5361da177e4SLinus Torvaldsconfig MIPS_MALTA
5373fa986faSMartin Michlmayr	bool "MIPS Malta board"
53861ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
539a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5407a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5411da177e4SLinus Torvalds	select BOOT_ELF32
542fa71c960SRalf Baechle	select BOOT_RAW
543e8823d26SPaul Burton	select BUILTIN_DTB
54442f77542SRalf Baechle	select CEVT_R4K
545fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
54642b002abSGuenter Roeck	select COMMON_CLK
54747bf2b03SMaksym Kokhan	select CSRC_R4K
548885014bcSFelix Fietkau	select DMA_MAYBE_COHERENT
5491da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5508a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
551eb01d42aSChristoph Hellwig	select HAVE_PCI
552d865bea4SRalf Baechle	select I8253
5531da177e4SLinus Torvalds	select I8259
55447bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5555e83d430SRalf Baechle	select MIPS_BONITO64
5569318c51aSChris Dearman	select MIPS_CPU_SCACHE
55747bf2b03SMaksym Kokhan	select MIPS_GIC
558a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5595e83d430SRalf Baechle	select MIPS_MSC
56047bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
561ecafe3e9SPaul Burton	select SMP_UP if SMP
5621da177e4SLinus Torvalds	select SWAP_IO_SPACE
5637cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5647cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
565bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
566c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
567575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5687cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5695d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
570575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5717cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5727cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
573ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
574ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5755e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
576c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5775e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
578424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
57947bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5800365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
581e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
582f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
58347bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5849693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
585f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5861b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
587e8823d26SPaul Burton	select USE_OF
588886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
589abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5901da177e4SLinus Torvalds	help
591f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5921da177e4SLinus Torvalds	  board.
5931da177e4SLinus Torvalds
5942572f00dSJoshua Hendersonconfig MACH_PIC32
5952572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5962572f00dSJoshua Henderson	help
5972572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5982572f00dSJoshua Henderson
5992572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
6002572f00dSJoshua Henderson	  microcontrollers.
6012572f00dSJoshua Henderson
6025e83d430SRalf Baechleconfig MACH_VR41XX
60374142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
60442f77542SRalf Baechle	select CEVT_R4K
605940f6b48SRalf Baechle	select CSRC_R4K
6067cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
607377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
608d30a2b47SLinus Walleij	select GPIOLIB
6095e83d430SRalf Baechle
610ae2b5bb6SJohn Crispinconfig RALINK
611ae2b5bb6SJohn Crispin	bool "Ralink based machines"
612ae2b5bb6SJohn Crispin	select CEVT_R4K
613ae2b5bb6SJohn Crispin	select CSRC_R4K
614ae2b5bb6SJohn Crispin	select BOOT_RAW
615ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
61667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
617ae2b5bb6SJohn Crispin	select USE_OF
618ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
619ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
620ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
621ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
622377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
6231f0400d0SChuanhong Guo	select SYS_SUPPORTS_ZBOOT
624ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
625ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6262a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6272a153f1cSJohn Crispin	select RESET_CONTROLLER
628ae2b5bb6SJohn Crispin
6291da177e4SLinus Torvaldsconfig SGI_IP22
6303fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
631c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
63239b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6330e2794b0SRalf Baechle	select FW_ARC
6340e2794b0SRalf Baechle	select FW_ARC32
6357a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6361da177e4SLinus Torvalds	select BOOT_ELF32
63742f77542SRalf Baechle	select CEVT_R4K
638940f6b48SRalf Baechle	select CSRC_R4K
639e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6401da177e4SLinus Torvalds	select DMA_NONCOHERENT
6416630a8e5SChristoph Hellwig	select HAVE_EISA
642d865bea4SRalf Baechle	select I8253
64368de4803SThomas Bogendoerfer	select I8259
6441da177e4SLinus Torvalds	select IP22_CPU_SCACHE
64567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
646aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
647e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
648e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
64936e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
650e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
651e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
652e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6531da177e4SLinus Torvalds	select SWAP_IO_SPACE
6547cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6557cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
656c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
657ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
658ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6595e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
660802b8362SThomas Bogendoerfer	select WAR_R4600_V1_INDEX_ICACHEOP
6615e5b6527SThomas Bogendoerfer	select WAR_R4600_V1_HIT_CACHEOP
66244def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
663930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6641da177e4SLinus Torvalds	help
6651da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6661da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6671da177e4SLinus Torvalds	  that runs on these, say Y here.
6681da177e4SLinus Torvalds
6691da177e4SLinus Torvaldsconfig SGI_IP27
6703fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
67154aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
672397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
6730e2794b0SRalf Baechle	select FW_ARC
6740e2794b0SRalf Baechle	select FW_ARC64
675e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
6765e83d430SRalf Baechle	select BOOT_ELF64
677e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
67836a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
679eb01d42aSChristoph Hellwig	select HAVE_PCI
68069a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
681e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
682130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
683a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
684a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
6857cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
686ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6875e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
688d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
6891a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
690256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
691930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6926c86a302SMike Rapoport	select NUMA
6931da177e4SLinus Torvalds	help
6941da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
6951da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
6961da177e4SLinus Torvalds	  here.
6971da177e4SLinus Torvalds
698e2defae5SThomas Bogendoerferconfig SGI_IP28
6997d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
700c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
70139b2d756SThomas Bogendoerfer	select ARC_PROMLIB
7020e2794b0SRalf Baechle	select FW_ARC
7030e2794b0SRalf Baechle	select FW_ARC64
7047a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
705e2defae5SThomas Bogendoerfer	select BOOT_ELF64
706e2defae5SThomas Bogendoerfer	select CEVT_R4K
707e2defae5SThomas Bogendoerfer	select CSRC_R4K
708e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
709e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
710e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
71167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7126630a8e5SChristoph Hellwig	select HAVE_EISA
713e2defae5SThomas Bogendoerfer	select I8253
714e2defae5SThomas Bogendoerfer	select I8259
715e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
716e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7175b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
718e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
719e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
720e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
721e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
722e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
723c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
724e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
725e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
726256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
727dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
728e2defae5SThomas Bogendoerfer	help
729e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
730e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
731e2defae5SThomas Bogendoerfer
7327505576dSThomas Bogendoerferconfig SGI_IP30
7337505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7347505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7357505576dSThomas Bogendoerfer	select FW_ARC
7367505576dSThomas Bogendoerfer	select FW_ARC64
7377505576dSThomas Bogendoerfer	select BOOT_ELF64
7387505576dSThomas Bogendoerfer	select CEVT_R4K
7397505576dSThomas Bogendoerfer	select CSRC_R4K
7407505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7417505576dSThomas Bogendoerfer	select ZONE_DMA32
7427505576dSThomas Bogendoerfer	select HAVE_PCI
7437505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7447505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7457505576dSThomas Bogendoerfer	select NR_CPUS_DEFAULT_2
7467505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7477505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7487505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7497505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7507505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7517505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7527505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
753256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
7547505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
7557505576dSThomas Bogendoerfer	select ARC_MEMORY
7567505576dSThomas Bogendoerfer	help
7577505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
7587505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
7597505576dSThomas Bogendoerfer
7601da177e4SLinus Torvaldsconfig SGI_IP32
761cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
76239b2d756SThomas Bogendoerfer	select ARC_MEMORY
76339b2d756SThomas Bogendoerfer	select ARC_PROMLIB
76403df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7650e2794b0SRalf Baechle	select FW_ARC
7660e2794b0SRalf Baechle	select FW_ARC32
7671da177e4SLinus Torvalds	select BOOT_ELF32
76842f77542SRalf Baechle	select CEVT_R4K
769940f6b48SRalf Baechle	select CSRC_R4K
7701da177e4SLinus Torvalds	select DMA_NONCOHERENT
771eb01d42aSChristoph Hellwig	select HAVE_PCI
77267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7731da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7741da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7757cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7767cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7777cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
778dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
779ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7805e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
781886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
7821da177e4SLinus Torvalds	help
7831da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
7841da177e4SLinus Torvalds
785ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
786ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
7875e83d430SRalf Baechle	select BOOT_ELF32
7885e83d430SRalf Baechle	select SIBYTE_BCM1120
7895e83d430SRalf Baechle	select SWAP_IO_SPACE
7907cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7915e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7925e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7935e83d430SRalf Baechle
794ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
795ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
7965e83d430SRalf Baechle	select BOOT_ELF32
7975e83d430SRalf Baechle	select SIBYTE_BCM1120
7985e83d430SRalf Baechle	select SWAP_IO_SPACE
7997cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8005e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8015e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8025e83d430SRalf Baechle
8035e83d430SRalf Baechleconfig SIBYTE_CRHONE
8043fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
8055e83d430SRalf Baechle	select BOOT_ELF32
8065e83d430SRalf Baechle	select SIBYTE_BCM1125
8075e83d430SRalf Baechle	select SWAP_IO_SPACE
8087cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8095e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8105e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8115e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8125e83d430SRalf Baechle
813ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
814ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
815ade299d8SYoichi Yuasa	select BOOT_ELF32
816ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
817ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
818ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
819ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
820ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
821ade299d8SYoichi Yuasa
822ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
823ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
824ade299d8SYoichi Yuasa	select BOOT_ELF32
825fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
826ade299d8SYoichi Yuasa	select SIBYTE_SB1250
827ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
828ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
829ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
830ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
831ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
832cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
833e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
834ade299d8SYoichi Yuasa
835ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
836ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
837ade299d8SYoichi Yuasa	select BOOT_ELF32
838fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
839ade299d8SYoichi Yuasa	select SIBYTE_SB1250
840ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
841ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
842ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
843ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
844ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
845756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
846ade299d8SYoichi Yuasa
847ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
848ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
849ade299d8SYoichi Yuasa	select BOOT_ELF32
850ade299d8SYoichi Yuasa	select SIBYTE_SB1250
851ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
852ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
853ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
854ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
855e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
856ade299d8SYoichi Yuasa
857ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
858ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
859ade299d8SYoichi Yuasa	select BOOT_ELF32
860ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
861ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
862ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
863ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
864ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
865651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
866ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
867cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
868e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
869ade299d8SYoichi Yuasa
87014b36af4SThomas Bogendoerferconfig SNI_RM
87114b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
87239b2d756SThomas Bogendoerfer	select ARC_MEMORY
87339b2d756SThomas Bogendoerfer	select ARC_PROMLIB
8740e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8750e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
876aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8775e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
878a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
8797a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
8805e83d430SRalf Baechle	select BOOT_ELF32
88142f77542SRalf Baechle	select CEVT_R4K
882940f6b48SRalf Baechle	select CSRC_R4K
883e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
8845e83d430SRalf Baechle	select DMA_NONCOHERENT
8855e83d430SRalf Baechle	select GENERIC_ISA_DMA
8866630a8e5SChristoph Hellwig	select HAVE_EISA
8878a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
888eb01d42aSChristoph Hellwig	select HAVE_PCI
88967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
890d865bea4SRalf Baechle	select I8253
8915e83d430SRalf Baechle	select I8259
8925e83d430SRalf Baechle	select ISA
893564c836fSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_6
8944a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
8957cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
8964a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
897c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
8984a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
89936a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
900ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
9017d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
9024a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
9035e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
9045e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
90544def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
9061da177e4SLinus Torvalds	help
90714b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
90814b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
9095e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
9105e83d430SRalf Baechle	  support this machine type.
9111da177e4SLinus Torvalds
912edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
913edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
9145e83d430SRalf Baechle
915edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
916edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
91724a1c023SThomas Bogendoerfer	select WAR_TX49XX_ICACHE_INDEX_INV
91823fbee9dSRalf Baechle
91973b4390fSRalf Baechleconfig MIKROTIK_RB532
92073b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
92173b4390fSRalf Baechle	select CEVT_R4K
92273b4390fSRalf Baechle	select CSRC_R4K
92373b4390fSRalf Baechle	select DMA_NONCOHERENT
924eb01d42aSChristoph Hellwig	select HAVE_PCI
92567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
92673b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
92773b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
92873b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
92973b4390fSRalf Baechle	select SWAP_IO_SPACE
93073b4390fSRalf Baechle	select BOOT_RAW
931d30a2b47SLinus Walleij	select GPIOLIB
932930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
93373b4390fSRalf Baechle	help
93473b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
93573b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
93673b4390fSRalf Baechle
9379ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9389ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
939a86c7f72SDavid Daney	select CEVT_R4K
940ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9411753d50cSChristoph Hellwig	select HAVE_RAPIDIO
942d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
943a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
944a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
945f65aad41SRalf Baechle	select EDAC_SUPPORT
946b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
94773569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
94873569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
949a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9505e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
951eb01d42aSChristoph Hellwig	select HAVE_PCI
95278bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
95378bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
95478bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
955f00e001eSDavid Daney	select ZONE_DMA32
956465aaed0SDavid Daney	select HOLES_IN_ZONE
957d30a2b47SLinus Walleij	select GPIOLIB
9586e511163SDavid Daney	select USE_OF
9596e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9606e511163SDavid Daney	select SYS_SUPPORTS_SMP
9617820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9627820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
963e326479fSAndrew Bresticker	select BUILTIN_DTB
9648c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
96509230cbcSChristoph Hellwig	select SWIOTLB
9663ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
967a86c7f72SDavid Daney	help
968a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
969a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
970a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
971a86c7f72SDavid Daney	  Some of the supported boards are:
972a86c7f72SDavid Daney		EBT3000
973a86c7f72SDavid Daney		EBH3000
974a86c7f72SDavid Daney		EBH3100
975a86c7f72SDavid Daney		Thunder
976a86c7f72SDavid Daney		Kodama
977a86c7f72SDavid Daney		Hikari
978a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
979a86c7f72SDavid Daney
9807f058e85SJayachandran Cconfig NLM_XLR_BOARD
9817f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
9827f058e85SJayachandran C	select BOOT_ELF32
9837f058e85SJayachandran C	select NLM_COMMON
9847f058e85SJayachandran C	select SYS_HAS_CPU_XLR
9857f058e85SJayachandran C	select SYS_SUPPORTS_SMP
986eb01d42aSChristoph Hellwig	select HAVE_PCI
9877f058e85SJayachandran C	select SWAP_IO_SPACE
9887f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9897f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
990d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
9917f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9927f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9937f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
9947f058e85SJayachandran C	select CEVT_R4K
9957f058e85SJayachandran C	select CSRC_R4K
99667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
997b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
9987f058e85SJayachandran C	select SYNC_R4K
9997f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
10008f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10018f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10027f058e85SJayachandran C	help
10037f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
10047f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
10057f058e85SJayachandran C
10061c773ea4SJayachandran Cconfig NLM_XLP_BOARD
10071c773ea4SJayachandran C	bool "Netlogic XLP based systems"
10081c773ea4SJayachandran C	select BOOT_ELF32
10091c773ea4SJayachandran C	select NLM_COMMON
10101c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
10111c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
1012eb01d42aSChristoph Hellwig	select HAVE_PCI
10131c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10141c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1015d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1016d30a2b47SLinus Walleij	select GPIOLIB
10171c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10181c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
10191c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10201c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
10211c773ea4SJayachandran C	select CEVT_R4K
10221c773ea4SJayachandran C	select CSRC_R4K
102367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1024b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10251c773ea4SJayachandran C	select SYNC_R4K
10261c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
10272f6528e1SJayachandran C	select USE_OF
10288f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10298f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10301c773ea4SJayachandran C	help
10311c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
10321c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
10331c773ea4SJayachandran C
10341da177e4SLinus Torvaldsendchoice
10351da177e4SLinus Torvalds
1036e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10373b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1038d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1039a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1040e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10418945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1042eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
1043a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig"
10445e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10458ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10462572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1047af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
1048ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
104929c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
105038b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
105122b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10525e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1053a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
105471e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
105530ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
105630ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10577f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
105838b18f72SRalf Baechle
10595e83d430SRalf Baechleendmenu
10605e83d430SRalf Baechle
10613c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10623c9ee7efSAkinobu Mita	bool
10633c9ee7efSAkinobu Mita	default y
10643c9ee7efSAkinobu Mita
10651da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
10661da177e4SLinus Torvalds	bool
10671da177e4SLinus Torvalds	default y
10681da177e4SLinus Torvalds
1069ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
10701cc89038SAtsushi Nemoto	bool
10711cc89038SAtsushi Nemoto	default y
10721cc89038SAtsushi Nemoto
10731da177e4SLinus Torvalds#
10741da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10751da177e4SLinus Torvalds#
10760e2794b0SRalf Baechleconfig FW_ARC
10771da177e4SLinus Torvalds	bool
10781da177e4SLinus Torvalds
107961ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
108061ed242dSRalf Baechle	bool
108161ed242dSRalf Baechle
10829267a30dSMarc St-Jeanconfig BOOT_RAW
10839267a30dSMarc St-Jean	bool
10849267a30dSMarc St-Jean
1085217dd11eSRalf Baechleconfig CEVT_BCM1480
1086217dd11eSRalf Baechle	bool
1087217dd11eSRalf Baechle
10886457d9fcSYoichi Yuasaconfig CEVT_DS1287
10896457d9fcSYoichi Yuasa	bool
10906457d9fcSYoichi Yuasa
10911097c6acSYoichi Yuasaconfig CEVT_GT641XX
10921097c6acSYoichi Yuasa	bool
10931097c6acSYoichi Yuasa
109442f77542SRalf Baechleconfig CEVT_R4K
109542f77542SRalf Baechle	bool
109642f77542SRalf Baechle
1097217dd11eSRalf Baechleconfig CEVT_SB1250
1098217dd11eSRalf Baechle	bool
1099217dd11eSRalf Baechle
1100229f773eSAtsushi Nemotoconfig CEVT_TXX9
1101229f773eSAtsushi Nemoto	bool
1102229f773eSAtsushi Nemoto
1103217dd11eSRalf Baechleconfig CSRC_BCM1480
1104217dd11eSRalf Baechle	bool
1105217dd11eSRalf Baechle
11064247417dSYoichi Yuasaconfig CSRC_IOASIC
11074247417dSYoichi Yuasa	bool
11084247417dSYoichi Yuasa
1109940f6b48SRalf Baechleconfig CSRC_R4K
111038586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1111940f6b48SRalf Baechle	bool
1112940f6b48SRalf Baechle
1113217dd11eSRalf Baechleconfig CSRC_SB1250
1114217dd11eSRalf Baechle	bool
1115217dd11eSRalf Baechle
1116a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1117a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1118a7f4df4eSAlex Smith
1119a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1120d30a2b47SLinus Walleij	select GPIOLIB
1121a9aec7feSAtsushi Nemoto	bool
1122a9aec7feSAtsushi Nemoto
11230e2794b0SRalf Baechleconfig FW_CFE
1124df78b5c8SAurelien Jarno	bool
1125df78b5c8SAurelien Jarno
112640e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
112740e084a5SRalf Baechle	bool
112840e084a5SRalf Baechle
1129885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT
1130f3ecc0ffSChristoph Hellwig	select ARCH_HAS_DMA_COHERENCE_H
1131885014bcSFelix Fietkau	select DMA_NONCOHERENT
1132885014bcSFelix Fietkau	bool
1133885014bcSFelix Fietkau
113420d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
113520d33064SPaul Burton	bool
1136347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11375748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
113820d33064SPaul Burton
11391da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11401da177e4SLinus Torvalds	bool
1141db91427bSChristoph Hellwig	#
1142db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1143db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1144db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1145db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1146db91427bSChristoph Hellwig	# significant advantages.
1147db91427bSChristoph Hellwig	#
1148419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1149fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1150f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1151fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
115234dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
115334dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
11544ce588cdSRalf Baechle
115536a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11561da177e4SLinus Torvalds	bool
11571da177e4SLinus Torvalds
11581b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1159dbb74540SRalf Baechle	bool
1160dbb74540SRalf Baechle
11611da177e4SLinus Torvaldsconfig MIPS_BONITO64
11621da177e4SLinus Torvalds	bool
11631da177e4SLinus Torvalds
11641da177e4SLinus Torvaldsconfig MIPS_MSC
11651da177e4SLinus Torvalds	bool
11661da177e4SLinus Torvalds
116739b8d525SRalf Baechleconfig SYNC_R4K
116839b8d525SRalf Baechle	bool
116939b8d525SRalf Baechle
1170ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1171d388d685SMaciej W. Rozycki	def_bool n
1172d388d685SMaciej W. Rozycki
11734e0748f5SMarkos Chandrasconfig GENERIC_CSUM
117418d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
11754e0748f5SMarkos Chandras
11768313da30SRalf Baechleconfig GENERIC_ISA_DMA
11778313da30SRalf Baechle	bool
11788313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1179a35bee8aSNamhyung Kim	select ISA_DMA_API
11808313da30SRalf Baechle
1181aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1182aa414dffSRalf Baechle	bool
11838313da30SRalf Baechle	select GENERIC_ISA_DMA
1184aa414dffSRalf Baechle
118578bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
118678bdbbacSMasahiro Yamada	bool
118778bdbbacSMasahiro Yamada
118878bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
118978bdbbacSMasahiro Yamada	bool
119078bdbbacSMasahiro Yamada
119178bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
119278bdbbacSMasahiro Yamada	bool
119378bdbbacSMasahiro Yamada
1194a35bee8aSNamhyung Kimconfig ISA_DMA_API
1195a35bee8aSNamhyung Kim	bool
1196a35bee8aSNamhyung Kim
1197465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1198465aaed0SDavid Daney	bool
1199465aaed0SDavid Daney
12008c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
12018c530ea3SMatt Redfearn	bool
12028c530ea3SMatt Redfearn	help
12038c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
12048c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
12058c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
12068c530ea3SMatt Redfearn
1207f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1208f381bf6dSDavid Daney	def_bool y
1209f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1210f381bf6dSDavid Daney
1211f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1212f381bf6dSDavid Daney	def_bool y
1213f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1214f381bf6dSDavid Daney
1215f381bf6dSDavid Daney
12165e83d430SRalf Baechle#
12176b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
12185e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
12195e83d430SRalf Baechle# choice statement should be more obvious to the user.
12205e83d430SRalf Baechle#
12215e83d430SRalf Baechlechoice
12226b2aac42SMasanari Iida	prompt "Endianness selection"
12231da177e4SLinus Torvalds	help
12241da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12255e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12263cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12275e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12283dde6ad8SDavid Sterba	  one or the other endianness.
12295e83d430SRalf Baechle
12305e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12315e83d430SRalf Baechle	bool "Big endian"
12325e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12335e83d430SRalf Baechle
12345e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12355e83d430SRalf Baechle	bool "Little endian"
12365e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12375e83d430SRalf Baechle
12385e83d430SRalf Baechleendchoice
12395e83d430SRalf Baechle
124022b0763aSDavid Daneyconfig EXPORT_UASM
124122b0763aSDavid Daney	bool
124222b0763aSDavid Daney
12432116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12442116245eSRalf Baechle	bool
12452116245eSRalf Baechle
12465e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12475e83d430SRalf Baechle	bool
12485e83d430SRalf Baechle
12495e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12505e83d430SRalf Baechle	bool
12511da177e4SLinus Torvalds
12529cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12539cffd154SDavid Daney	bool
125445e03e62SDaniel Silsby	depends on CPU_SUPPORTS_HUGEPAGES
12559cffd154SDavid Daney	default y
12569cffd154SDavid Daney
1257aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1258aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1259aa1762f4SDavid Daney
12601da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K
12611da177e4SLinus Torvalds	bool
12621da177e4SLinus Torvalds
12639267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12649267a30dSMarc St-Jean	bool
12659267a30dSMarc St-Jean
12669267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12679267a30dSMarc St-Jean	bool
12689267a30dSMarc St-Jean
12698420fd00SAtsushi Nemotoconfig IRQ_TXX9
12708420fd00SAtsushi Nemoto	bool
12718420fd00SAtsushi Nemoto
1272d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1273d5ab1a69SYoichi Yuasa	bool
1274d5ab1a69SYoichi Yuasa
1275252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
12761da177e4SLinus Torvalds	bool
12771da177e4SLinus Torvalds
1278a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1279a57140e9SThomas Bogendoerfer	bool
1280a57140e9SThomas Bogendoerfer
12819267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
12829267a30dSMarc St-Jean	bool
12839267a30dSMarc St-Jean
1284a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1285a7e07b1aSMarkos Chandras	bool
1286a7e07b1aSMarkos Chandras
12871da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
12881da177e4SLinus Torvalds	bool
12891da177e4SLinus Torvalds
1290e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1291e2defae5SThomas Bogendoerfer	bool
1292e2defae5SThomas Bogendoerfer
12935b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
12945b438c44SThomas Bogendoerfer	bool
12955b438c44SThomas Bogendoerfer
1296e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1297e2defae5SThomas Bogendoerfer	bool
1298e2defae5SThomas Bogendoerfer
1299e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1300e2defae5SThomas Bogendoerfer	bool
1301e2defae5SThomas Bogendoerfer
1302e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1303e2defae5SThomas Bogendoerfer	bool
1304e2defae5SThomas Bogendoerfer
1305e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1306e2defae5SThomas Bogendoerfer	bool
1307e2defae5SThomas Bogendoerfer
1308e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1309e2defae5SThomas Bogendoerfer	bool
1310e2defae5SThomas Bogendoerfer
13110e2794b0SRalf Baechleconfig FW_ARC32
13125e83d430SRalf Baechle	bool
13135e83d430SRalf Baechle
1314aaa9fad3SPaul Bolleconfig FW_SNIPROM
1315231a35d3SThomas Bogendoerfer	bool
1316231a35d3SThomas Bogendoerfer
13171da177e4SLinus Torvaldsconfig BOOT_ELF32
13181da177e4SLinus Torvalds	bool
13191da177e4SLinus Torvalds
1320930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1321930beb5aSFlorian Fainelli	bool
1322930beb5aSFlorian Fainelli
1323930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1324930beb5aSFlorian Fainelli	bool
1325930beb5aSFlorian Fainelli
1326930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1327930beb5aSFlorian Fainelli	bool
1328930beb5aSFlorian Fainelli
1329930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1330930beb5aSFlorian Fainelli	bool
1331930beb5aSFlorian Fainelli
13321da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13331da177e4SLinus Torvalds	int
1334a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13355432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13365432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13375432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13381da177e4SLinus Torvalds	default "5"
13391da177e4SLinus Torvalds
1340e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1341e9422427SThomas Bogendoerfer	bool
1342e9422427SThomas Bogendoerfer
13431da177e4SLinus Torvaldsconfig ARC_CONSOLE
13441da177e4SLinus Torvalds	bool "ARC console support"
1345e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13461da177e4SLinus Torvalds
13471da177e4SLinus Torvaldsconfig ARC_MEMORY
13481da177e4SLinus Torvalds	bool
13491da177e4SLinus Torvalds
13501da177e4SLinus Torvaldsconfig ARC_PROMLIB
13511da177e4SLinus Torvalds	bool
13521da177e4SLinus Torvalds
13530e2794b0SRalf Baechleconfig FW_ARC64
13541da177e4SLinus Torvalds	bool
13551da177e4SLinus Torvalds
13561da177e4SLinus Torvaldsconfig BOOT_ELF64
13571da177e4SLinus Torvalds	bool
13581da177e4SLinus Torvalds
13591da177e4SLinus Torvaldsmenu "CPU selection"
13601da177e4SLinus Torvalds
13611da177e4SLinus Torvaldschoice
13621da177e4SLinus Torvalds	prompt "CPU type"
13631da177e4SLinus Torvalds	default CPU_R4X00
13641da177e4SLinus Torvalds
1365268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1366caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1367268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1368d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
136951522217SJiaxun Yang	select CPU_MIPSR2
137051522217SJiaxun Yang	select CPU_HAS_PREFETCH
13710e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
13720e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
13730e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
13747507445bSHuacai Chen	select CPU_SUPPORTS_MSA
137551522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
137651522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
13770e476d91SHuacai Chen	select WEAK_ORDERING
13780e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
13797507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1380b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
138117c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1382d30a2b47SLinus Walleij	select GPIOLIB
138309230cbcSChristoph Hellwig	select SWIOTLB
13840f78355cSHuacai Chen	select HAVE_KVM
13850e476d91SHuacai Chen	help
1386caed1d1bSHuacai Chen		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1387caed1d1bSHuacai Chen		cores implements the MIPS64R2 instruction set with many extensions,
1388caed1d1bSHuacai Chen		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1389caed1d1bSHuacai Chen		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1390caed1d1bSHuacai Chen		Loongson-2E/2F is not covered here and will be removed in future.
13910e476d91SHuacai Chen
1392caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1393caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
13941e820da3SHuacai Chen	default n
1395268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
13961e820da3SHuacai Chen	help
1397caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
13981e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1399268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
14001e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
14011e820da3SHuacai Chen	  Fast TLB refill support, etc.
14021e820da3SHuacai Chen
14031e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14041e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14051e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1406caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
14071e820da3SHuacai Chen
1408e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1409caed1d1bSHuacai Chen	bool "Old Loongson-3 LLSC Workarounds"
1410e02e07e3SHuacai Chen	default y if SMP
1411268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1412e02e07e3SHuacai Chen	help
1413caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1414e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1415e02e07e3SHuacai Chen
1416caed1d1bSHuacai Chen	  Newer Loongson-3 will fix these issues and no workarounds are needed.
1417e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1418e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1419e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1420e02e07e3SHuacai Chen
1421e02e07e3SHuacai Chen	  If unsure, please say Y.
1422e02e07e3SHuacai Chen
1423ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1424ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1425ec7a9318SWANG Xuerui	default y
1426ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1427ec7a9318SWANG Xuerui	help
1428ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1429ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1430ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1431ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1432ec7a9318SWANG Xuerui
1433ec7a9318SWANG Xuerui	  If unsure, please say Y.
1434ec7a9318SWANG Xuerui
14353702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14363702bba5SWu Zhangjin	bool "Loongson 2E"
14373702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1438268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
14392a21c730SFuxin Zhang	help
14402a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14412a21c730SFuxin Zhang	  with many extensions.
14422a21c730SFuxin Zhang
144325985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14446f7a251aSWu Zhangjin	  bonito64.
14456f7a251aSWu Zhangjin
14466f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14476f7a251aSWu Zhangjin	bool "Loongson 2F"
14486f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1449268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
1450d30a2b47SLinus Walleij	select GPIOLIB
14516f7a251aSWu Zhangjin	help
14526f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14536f7a251aSWu Zhangjin	  with many extensions.
14546f7a251aSWu Zhangjin
14556f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14566f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14576f7a251aSWu Zhangjin	  Loongson2E.
14586f7a251aSWu Zhangjin
1459ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1460ca585cf9SKelvin Cheung	bool "Loongson 1B"
1461ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1462b2afb64cSHuacai Chen	select CPU_LOONGSON32
14639ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1464ca585cf9SKelvin Cheung	help
1465ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1466968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1467968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1468ca585cf9SKelvin Cheung
146912e3280bSYang Lingconfig CPU_LOONGSON1C
147012e3280bSYang Ling	bool "Loongson 1C"
147112e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1472b2afb64cSHuacai Chen	select CPU_LOONGSON32
147312e3280bSYang Ling	select LEDS_GPIO_REGISTER
147412e3280bSYang Ling	help
147512e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1476968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1477968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
147812e3280bSYang Ling
14796e760c8dSRalf Baechleconfig CPU_MIPS32_R1
14806e760c8dSRalf Baechle	bool "MIPS32 Release 1"
14817cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
14826e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1483797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1484ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14856e760c8dSRalf Baechle	help
14865e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14871e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14881e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14891e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14901e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14911e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
14921e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
14931e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
14941e5f1caaSRalf Baechle	  performance.
14951e5f1caaSRalf Baechle
14961e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
14971e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
14987cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
14991e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1500797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1501ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1502a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
15032235a54dSSanjay Lal	select HAVE_KVM
15041e5f1caaSRalf Baechle	help
15055e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15066e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15076e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15086e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15096e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15101da177e4SLinus Torvalds
1511ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1512ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1513ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1514ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1515ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1516ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1517ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1518ab7c01fdSSerge Semin	select HAVE_KVM
1519ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1520ab7c01fdSSerge Semin	help
1521ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1522ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1523ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1524ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1525ab7c01fdSSerge Semin
15267fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1527674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15287fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15297fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
153018d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15317fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15327fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15337fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15347fd08ca5SLeonid Yegoshin	select HAVE_KVM
15357fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15367fd08ca5SLeonid Yegoshin	help
15377fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15387fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15397fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15407fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15417fd08ca5SLeonid Yegoshin
15426e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15436e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15447cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1545797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1546ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1547ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1548ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15499cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15506e760c8dSRalf Baechle	help
15516e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15526e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15536e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15546e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15556e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15561e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15571e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15581e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15591e5f1caaSRalf Baechle	  performance.
15601e5f1caaSRalf Baechle
15611e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15621e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15637cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1564797798c1SRalf Baechle	select CPU_HAS_PREFETCH
15651e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15661e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1567ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15689cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1569a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
157040a2df49SJames Hogan	select HAVE_KVM
15711e5f1caaSRalf Baechle	help
15721e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15731e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15741e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15751e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15761e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15771da177e4SLinus Torvalds
1578ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1579ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1580ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1581ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1582ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1583ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1584ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1585ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1586ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1587ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1588ab7c01fdSSerge Semin	select HAVE_KVM
1589ab7c01fdSSerge Semin	help
1590ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1591ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1592ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1593ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1594ab7c01fdSSerge Semin
15957fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1596674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
15977fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
15987fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
159918d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
16007fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
16017fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
16027fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1603afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
16047fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
16052e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
160640a2df49SJames Hogan	select HAVE_KVM
16077fd08ca5SLeonid Yegoshin	help
16087fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
16097fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
16107fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
16117fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
16127fd08ca5SLeonid Yegoshin
1613281e3aeaSSerge Seminconfig CPU_P5600
1614281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1615281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1616281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1617281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1618281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1619281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1620281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1621281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1622281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1623281e3aeaSSerge Semin	select HAVE_KVM
1624281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1625281e3aeaSSerge Semin	help
1626281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1627281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1628281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1629281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1630281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1631281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1632281e3aeaSSerge Semin	  eJTAG and PDtrace.
1633281e3aeaSSerge Semin
16341da177e4SLinus Torvaldsconfig CPU_R3000
16351da177e4SLinus Torvalds	bool "R3000"
16367cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1637f7062ddbSRalf Baechle	select CPU_HAS_WB
163854746829SPaul Burton	select CPU_R3K_TLB
1639ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1640797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
16411da177e4SLinus Torvalds	help
16421da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
16431da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
16441da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
16451da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
16461da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
16471da177e4SLinus Torvalds	  try to recompile with R3000.
16481da177e4SLinus Torvalds
16491da177e4SLinus Torvaldsconfig CPU_TX39XX
16501da177e4SLinus Torvalds	bool "R39XX"
16517cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1652ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
165354746829SPaul Burton	select CPU_R3K_TLB
16541da177e4SLinus Torvalds
16551da177e4SLinus Torvaldsconfig CPU_VR41XX
16561da177e4SLinus Torvalds	bool "R41xx"
16577cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1658ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1659ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16601da177e4SLinus Torvalds	help
16615e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16621da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16631da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16641da177e4SLinus Torvalds	  processor or vice versa.
16651da177e4SLinus Torvalds
16661da177e4SLinus Torvaldsconfig CPU_R4X00
16671da177e4SLinus Torvalds	bool "R4x00"
16687cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1669ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1670ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1671970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16721da177e4SLinus Torvalds	help
16731da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
16741da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
16751da177e4SLinus Torvalds
16761da177e4SLinus Torvaldsconfig CPU_TX49XX
16771da177e4SLinus Torvalds	bool "R49XX"
16787cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1679de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1680ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1681ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1682970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16831da177e4SLinus Torvalds
16841da177e4SLinus Torvaldsconfig CPU_R5000
16851da177e4SLinus Torvalds	bool "R5000"
16867cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1687ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1688ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1689970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16901da177e4SLinus Torvalds	help
16911da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
16921da177e4SLinus Torvalds
1693542c1020SShinya Kuribayashiconfig CPU_R5500
1694542c1020SShinya Kuribayashi	bool "R5500"
1695542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1696542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1697542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
16989cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1699542c1020SShinya Kuribayashi	help
1700542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1701542c1020SShinya Kuribayashi	  instruction set.
1702542c1020SShinya Kuribayashi
17031da177e4SLinus Torvaldsconfig CPU_NEVADA
17041da177e4SLinus Torvalds	bool "RM52xx"
17057cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1706ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1707ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1708970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17091da177e4SLinus Torvalds	help
17101da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
17111da177e4SLinus Torvalds
17121da177e4SLinus Torvaldsconfig CPU_R10000
17131da177e4SLinus Torvalds	bool "R10000"
17147cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
17155e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1716ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1717ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1718797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1719970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17201da177e4SLinus Torvalds	help
17211da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
17221da177e4SLinus Torvalds
17231da177e4SLinus Torvaldsconfig CPU_RM7000
17241da177e4SLinus Torvalds	bool "RM7000"
17257cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
17265e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1727ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1728ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1729797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1730970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17311da177e4SLinus Torvalds
17321da177e4SLinus Torvaldsconfig CPU_SB1
17331da177e4SLinus Torvalds	bool "SB1"
17347cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1735ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1736ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1737797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1738970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17390004a9dfSRalf Baechle	select WEAK_ORDERING
17401da177e4SLinus Torvalds
1741a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1742a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17435e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1744a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1745a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1746a86c7f72SDavid Daney	select WEAK_ORDERING
1747a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17489cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1749df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1750df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1751930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17520ae3abcdSJames Hogan	select HAVE_KVM
1753a86c7f72SDavid Daney	help
1754a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1755a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1756a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1757a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1758a86c7f72SDavid Daney
1759cd746249SJonas Gorskiconfig CPU_BMIPS
1760cd746249SJonas Gorski	bool "Broadcom BMIPS"
1761cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1762cd746249SJonas Gorski	select CPU_MIPS32
1763fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1764cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1765cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1766cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1767cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1768cd746249SJonas Gorski	select DMA_NONCOHERENT
176967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1770cd746249SJonas Gorski	select SWAP_IO_SPACE
1771cd746249SJonas Gorski	select WEAK_ORDERING
1772c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
177369aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1774a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1775a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1776c1c0c461SKevin Cernekee	help
1777fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1778c1c0c461SKevin Cernekee
17797f058e85SJayachandran Cconfig CPU_XLR
17807f058e85SJayachandran C	bool "Netlogic XLR SoC"
17817f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
17827f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17837f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17847f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1785970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17867f058e85SJayachandran C	select WEAK_ORDERING
17877f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17887f058e85SJayachandran C	help
17897f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
17901c773ea4SJayachandran C
17911c773ea4SJayachandran Cconfig CPU_XLP
17921c773ea4SJayachandran C	bool "Netlogic XLP SoC"
17931c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
17941c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17951c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17961c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
17971c773ea4SJayachandran C	select WEAK_ORDERING
17981c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17991c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1800d6504846SJayachandran C	select CPU_MIPSR2
1801ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
18022db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
18031c773ea4SJayachandran C	help
18041c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
18051da177e4SLinus Torvaldsendchoice
18061da177e4SLinus Torvalds
1807a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1808a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1809a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1810281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1811281e3aeaSSerge Semin		   CPU_P5600
1812a6e18781SLeonid Yegoshin	help
1813a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1814a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1815a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1816a6e18781SLeonid Yegoshin
1817a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1818a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1819a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1820a6e18781SLeonid Yegoshin	select EVA
1821a6e18781SLeonid Yegoshin	default y
1822a6e18781SLeonid Yegoshin	help
1823a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1824a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1825a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1826a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1827a6e18781SLeonid Yegoshin
1828c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1829c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1830c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1831281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1832c5b36783SSteven J. Hill	help
1833c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1834c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1835c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1836c5b36783SSteven J. Hill
1837c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1838c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1839c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1840c5b36783SSteven J. Hill	depends on !EVA
1841c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1842c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1843c5b36783SSteven J. Hill	select XPA
1844c5b36783SSteven J. Hill	select HIGHMEM
1845d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1846c5b36783SSteven J. Hill	default n
1847c5b36783SSteven J. Hill	help
1848c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1849c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1850c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1851c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1852c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1853c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1854c5b36783SSteven J. Hill
1855622844bfSWu Zhangjinif CPU_LOONGSON2F
1856622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1857622844bfSWu Zhangjin	bool
1858622844bfSWu Zhangjin
1859622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1860622844bfSWu Zhangjin	bool
1861622844bfSWu Zhangjin
1862622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1863622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1864622844bfSWu Zhangjin	default y
1865622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1866622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1867622844bfSWu Zhangjin	help
1868622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1869622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1870622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1871622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1872622844bfSWu Zhangjin
1873622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1874622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1875622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1876622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1877622844bfSWu Zhangjin	  systems.
1878622844bfSWu Zhangjin
1879622844bfSWu Zhangjin	  If unsure, please say Y.
1880622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1881622844bfSWu Zhangjin
18821b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
18831b93b3c3SWu Zhangjin	bool
18841b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
18851b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
188631c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
18871b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1888fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
18894e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
1890a510b616SPaul Cercueil	select HAVE_KERNEL_ZSTD
18911b93b3c3SWu Zhangjin
18921b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
18931b93b3c3SWu Zhangjin	bool
18941b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
18951b93b3c3SWu Zhangjin
1896dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1897dbb98314SAlban Bedel	bool
1898dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1899dbb98314SAlban Bedel
1900268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
19013702bba5SWu Zhangjin	bool
19023702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
19033702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
19043702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1905970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1906e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
19073702bba5SWu Zhangjin
1908b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1909ca585cf9SKelvin Cheung	bool
1910ca585cf9SKelvin Cheung	select CPU_MIPS32
19117e280f6bSJiaxun Yang	select CPU_MIPSR2
1912ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1913ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1914ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1915f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1916ca585cf9SKelvin Cheung
1917fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
191804fa8bf7SJonas Gorski	select SMP_UP if SMP
19191bbb6c1bSKevin Cernekee	bool
1920cd746249SJonas Gorski
1921cd746249SJonas Gorskiconfig CPU_BMIPS4350
1922cd746249SJonas Gorski	bool
1923cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1924cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1925cd746249SJonas Gorski
1926cd746249SJonas Gorskiconfig CPU_BMIPS4380
1927cd746249SJonas Gorski	bool
1928bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1929cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1930cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1931b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1932cd746249SJonas Gorski
1933cd746249SJonas Gorskiconfig CPU_BMIPS5000
1934cd746249SJonas Gorski	bool
1935cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1936bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1937cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1938cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1939b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19401bbb6c1bSKevin Cernekee
1941268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
19420e476d91SHuacai Chen	bool
19430e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1944b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19450e476d91SHuacai Chen
19463702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19472a21c730SFuxin Zhang	bool
19482a21c730SFuxin Zhang
19496f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19506f7a251aSWu Zhangjin	bool
195155045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
195255045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
19536f7a251aSWu Zhangjin
1954ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1955ca585cf9SKelvin Cheung	bool
1956ca585cf9SKelvin Cheung
195712e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
195812e3280bSYang Ling	bool
195912e3280bSYang Ling
19607cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
19617cf8053bSRalf Baechle	bool
19627cf8053bSRalf Baechle
19637cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
19647cf8053bSRalf Baechle	bool
19657cf8053bSRalf Baechle
1966a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1967a6e18781SLeonid Yegoshin	bool
1968a6e18781SLeonid Yegoshin
1969c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1970c5b36783SSteven J. Hill	bool
19719ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1972c5b36783SSteven J. Hill
19737fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
19747fd08ca5SLeonid Yegoshin	bool
19759ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19767fd08ca5SLeonid Yegoshin
19777cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
19787cf8053bSRalf Baechle	bool
19797cf8053bSRalf Baechle
19807cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
19817cf8053bSRalf Baechle	bool
19827cf8053bSRalf Baechle
19837fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
19847fd08ca5SLeonid Yegoshin	bool
19859ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19867fd08ca5SLeonid Yegoshin
1987281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
1988281e3aeaSSerge Semin	bool
1989281e3aeaSSerge Semin	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1990281e3aeaSSerge Semin
19917cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
19927cf8053bSRalf Baechle	bool
19937cf8053bSRalf Baechle
19947cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
19957cf8053bSRalf Baechle	bool
19967cf8053bSRalf Baechle
19977cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
19987cf8053bSRalf Baechle	bool
19997cf8053bSRalf Baechle
20007cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
20017cf8053bSRalf Baechle	bool
20027cf8053bSRalf Baechle
20037cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
20047cf8053bSRalf Baechle	bool
20057cf8053bSRalf Baechle
20067cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
20077cf8053bSRalf Baechle	bool
20087cf8053bSRalf Baechle
2009542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
2010542c1020SShinya Kuribayashi	bool
2011542c1020SShinya Kuribayashi
20127cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
20137cf8053bSRalf Baechle	bool
20147cf8053bSRalf Baechle
20157cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
20167cf8053bSRalf Baechle	bool
20179ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20187cf8053bSRalf Baechle
20197cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
20207cf8053bSRalf Baechle	bool
20217cf8053bSRalf Baechle
20227cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
20237cf8053bSRalf Baechle	bool
20247cf8053bSRalf Baechle
20255e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
20265e683389SDavid Daney	bool
20275e683389SDavid Daney
2028cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
2029c1c0c461SKevin Cernekee	bool
2030c1c0c461SKevin Cernekee
2031fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
2032c1c0c461SKevin Cernekee	bool
2033cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2034c1c0c461SKevin Cernekee
2035c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2036c1c0c461SKevin Cernekee	bool
2037cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2038c1c0c461SKevin Cernekee
2039c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2040c1c0c461SKevin Cernekee	bool
2041cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2042c1c0c461SKevin Cernekee
2043c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2044c1c0c461SKevin Cernekee	bool
2045cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2046f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2047c1c0c461SKevin Cernekee
20487f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20497f058e85SJayachandran C	bool
20507f058e85SJayachandran C
20511c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20521c773ea4SJayachandran C	bool
20531c773ea4SJayachandran C
205417099b11SRalf Baechle#
205517099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
205617099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
205717099b11SRalf Baechle#
20580004a9dfSRalf Baechleconfig WEAK_ORDERING
20590004a9dfSRalf Baechle	bool
206017099b11SRalf Baechle
206117099b11SRalf Baechle#
206217099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
206317099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
206417099b11SRalf Baechle#
206517099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
206617099b11SRalf Baechle	bool
20675e83d430SRalf Baechleendmenu
20685e83d430SRalf Baechle
20695e83d430SRalf Baechle#
20705e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
20715e83d430SRalf Baechle#
20725e83d430SRalf Baechleconfig CPU_MIPS32
20735e83d430SRalf Baechle	bool
2074ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
2075281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
20765e83d430SRalf Baechle
20775e83d430SRalf Baechleconfig CPU_MIPS64
20785e83d430SRalf Baechle	bool
2079ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2080ab7c01fdSSerge Semin		     CPU_MIPS64_R6
20815e83d430SRalf Baechle
20825e83d430SRalf Baechle#
208357eeacedSPaul Burton# These indicate the revision of the architecture
20845e83d430SRalf Baechle#
20855e83d430SRalf Baechleconfig CPU_MIPSR1
20865e83d430SRalf Baechle	bool
20875e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
20885e83d430SRalf Baechle
20895e83d430SRalf Baechleconfig CPU_MIPSR2
20905e83d430SRalf Baechle	bool
2091a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
20928256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2093ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2094a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20955e83d430SRalf Baechle
2096ab7c01fdSSerge Seminconfig CPU_MIPSR5
2097ab7c01fdSSerge Semin	bool
2098281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2099ab7c01fdSSerge Semin	select CPU_HAS_RIXI
2100ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2101ab7c01fdSSerge Semin	select MIPS_SPRAM
2102ab7c01fdSSerge Semin
21037fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
21047fd08ca5SLeonid Yegoshin	bool
21057fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
21068256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2107ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
210887321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
21092db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
21104a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2111a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21125e83d430SRalf Baechle
211357eeacedSPaul Burtonconfig TARGET_ISA_REV
211457eeacedSPaul Burton	int
211557eeacedSPaul Burton	default 1 if CPU_MIPSR1
211657eeacedSPaul Burton	default 2 if CPU_MIPSR2
2117ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
211857eeacedSPaul Burton	default 6 if CPU_MIPSR6
211957eeacedSPaul Burton	default 0
212057eeacedSPaul Burton	help
212157eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
212257eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
212357eeacedSPaul Burton
2124a6e18781SLeonid Yegoshinconfig EVA
2125a6e18781SLeonid Yegoshin	bool
2126a6e18781SLeonid Yegoshin
2127c5b36783SSteven J. Hillconfig XPA
2128c5b36783SSteven J. Hill	bool
2129c5b36783SSteven J. Hill
21305e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
21315e83d430SRalf Baechle	bool
21325e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
21335e83d430SRalf Baechle	bool
21345e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
21355e83d430SRalf Baechle	bool
21365e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
21375e83d430SRalf Baechle	bool
213855045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
213955045ff5SWu Zhangjin	bool
214055045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
214155045ff5SWu Zhangjin	bool
21429cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
21439cffd154SDavid Daney	bool
2144171543e7SDaniel Silsby	depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
214582622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
214682622284SDavid Daney	bool
2147cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21485e83d430SRalf Baechle
21498192c9eaSDavid Daney#
21508192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21518192c9eaSDavid Daney#
21528192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21538192c9eaSDavid Daney	bool
2154679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21558192c9eaSDavid Daney
21565e83d430SRalf Baechlemenu "Kernel type"
21575e83d430SRalf Baechle
21585e83d430SRalf Baechlechoice
21595e83d430SRalf Baechle	prompt "Kernel code model"
21605e83d430SRalf Baechle	help
21615e83d430SRalf Baechle	  You should only select this option if you have a workload that
21625e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
21635e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
21645e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
21655e83d430SRalf Baechle
21665e83d430SRalf Baechleconfig 32BIT
21675e83d430SRalf Baechle	bool "32-bit kernel"
21685e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
21695e83d430SRalf Baechle	select TRAD_SIGNALS
21705e83d430SRalf Baechle	help
21715e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2172f17c4ca3SRalf Baechle
21735e83d430SRalf Baechleconfig 64BIT
21745e83d430SRalf Baechle	bool "64-bit kernel"
21755e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
21765e83d430SRalf Baechle	help
21775e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
21785e83d430SRalf Baechle
21795e83d430SRalf Baechleendchoice
21805e83d430SRalf Baechle
21812235a54dSSanjay Lalconfig KVM_GUEST
21822235a54dSSanjay Lal	bool "KVM Guest Kernel"
218301edc5e7SJiaxun Yang	depends on CPU_MIPS32_R2
2184f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
21852235a54dSSanjay Lal	help
2186caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2187caa1faa7SJames Hogan	  mode.
21882235a54dSSanjay Lal
2189eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2190eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
21912235a54dSSanjay Lal	depends on KVM_GUEST
2192eda3d33cSJames Hogan	default 100
21932235a54dSSanjay Lal	help
2194eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2195eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2196eda3d33cSJames Hogan	  timer frequency is specified directly.
21972235a54dSSanjay Lal
21981e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
21991e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
22001e321fa9SLeonid Yegoshin	depends on 64BIT
22011e321fa9SLeonid Yegoshin	help
22023377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
22033377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
22043377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
22053377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
22063377e227SAlex Belits	  level of page tables is added which imposes both a memory
22073377e227SAlex Belits	  overhead as well as slower TLB fault handling.
22083377e227SAlex Belits
22091e321fa9SLeonid Yegoshin	  If unsure, say N.
22101e321fa9SLeonid Yegoshin
22111da177e4SLinus Torvaldschoice
22121da177e4SLinus Torvalds	prompt "Kernel page size"
22131da177e4SLinus Torvalds	default PAGE_SIZE_4KB
22141da177e4SLinus Torvalds
22151da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
22161da177e4SLinus Torvalds	bool "4kB"
2217268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
22181da177e4SLinus Torvalds	help
22191da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
22201da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
22211da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
22221da177e4SLinus Torvalds	  recommended for low memory systems.
22231da177e4SLinus Torvalds
22241da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
22251da177e4SLinus Torvalds	bool "8kB"
2226c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
22271e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
22281da177e4SLinus Torvalds	help
22291da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
22301da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2231c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2232c2aeaaeaSPaul Burton	  distribution to support this.
22331da177e4SLinus Torvalds
22341da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
22351da177e4SLinus Torvalds	bool "16kB"
2236714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
22371da177e4SLinus Torvalds	help
22381da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
22391da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2240714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2241714bfad6SRalf Baechle	  Linux distribution to support this.
22421da177e4SLinus Torvalds
2243c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2244c52399beSRalf Baechle	bool "32kB"
2245c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22461e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2247c52399beSRalf Baechle	help
2248c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2249c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2250c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2251c52399beSRalf Baechle	  distribution to support this.
2252c52399beSRalf Baechle
22531da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22541da177e4SLinus Torvalds	bool "64kB"
22553b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22561da177e4SLinus Torvalds	help
22571da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
22581da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
22591da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2260714bfad6SRalf Baechle	  writing this option is still high experimental.
22611da177e4SLinus Torvalds
22621da177e4SLinus Torvaldsendchoice
22631da177e4SLinus Torvalds
2264c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2265c9bace7cSDavid Daney	int "Maximum zone order"
2266e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2267e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2268e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2269e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2270e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2271e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2272ef923a76SPaul Cercueil	range 0 64
2273c9bace7cSDavid Daney	default "11"
2274c9bace7cSDavid Daney	help
2275c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2276c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2277c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2278c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2279c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2280c9bace7cSDavid Daney	  increase this value.
2281c9bace7cSDavid Daney
2282c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2283c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2284c9bace7cSDavid Daney
2285c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2286c9bace7cSDavid Daney	  when choosing a value for this option.
2287c9bace7cSDavid Daney
22881da177e4SLinus Torvaldsconfig BOARD_SCACHE
22891da177e4SLinus Torvalds	bool
22901da177e4SLinus Torvalds
22911da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
22921da177e4SLinus Torvalds	bool
22931da177e4SLinus Torvalds	select BOARD_SCACHE
22941da177e4SLinus Torvalds
22959318c51aSChris Dearman#
22969318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
22979318c51aSChris Dearman#
22989318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
22999318c51aSChris Dearman	bool
23009318c51aSChris Dearman	select BOARD_SCACHE
23019318c51aSChris Dearman
23021da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
23031da177e4SLinus Torvalds	bool
23041da177e4SLinus Torvalds	select BOARD_SCACHE
23051da177e4SLinus Torvalds
23061da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
23071da177e4SLinus Torvalds	bool
23081da177e4SLinus Torvalds	select BOARD_SCACHE
23091da177e4SLinus Torvalds
23101da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
23111da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
23121da177e4SLinus Torvalds	depends on CPU_SB1
23131da177e4SLinus Torvalds	help
23141da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
23151da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
23161da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
23171da177e4SLinus Torvalds
23181da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2319c8094b53SRalf Baechle	bool
23201da177e4SLinus Torvalds
23213165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
23223165c846SFlorian Fainelli	bool
2323c2aeaaeaSPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
23243165c846SFlorian Fainelli
2325c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2326183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2327183b40f9SPaul Burton	default y
2328183b40f9SPaul Burton	help
2329183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2330183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2331183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2332183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2333183b40f9SPaul Burton	  receive a SIGILL.
2334183b40f9SPaul Burton
2335183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2336183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2337183b40f9SPaul Burton
2338183b40f9SPaul Burton	  If unsure, say y.
2339c92e47e5SPaul Burton
234097f7dcbfSPaul Burtonconfig CPU_R2300_FPU
234197f7dcbfSPaul Burton	bool
2342c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
234397f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
234497f7dcbfSPaul Burton
234554746829SPaul Burtonconfig CPU_R3K_TLB
234654746829SPaul Burton	bool
234754746829SPaul Burton
234891405eb6SFlorian Fainelliconfig CPU_R4K_FPU
234991405eb6SFlorian Fainelli	bool
2350c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
235197f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
235291405eb6SFlorian Fainelli
235362cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
235462cedc4fSFlorian Fainelli	bool
235554746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
235662cedc4fSFlorian Fainelli
235759d6ab86SRalf Baechleconfig MIPS_MT_SMP
2358a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
23595cbf9688SPaul Burton	default y
2360527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
236159d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2362d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2363c080faa5SSteven J. Hill	select SYNC_R4K
236459d6ab86SRalf Baechle	select MIPS_MT
236559d6ab86SRalf Baechle	select SMP
236687353d8aSRalf Baechle	select SMP_UP
2367c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2368c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2369399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
237059d6ab86SRalf Baechle	help
2371c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2372c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2373c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2374c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2375c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
237659d6ab86SRalf Baechle
2377f41ae0b2SRalf Baechleconfig MIPS_MT
2378f41ae0b2SRalf Baechle	bool
2379f41ae0b2SRalf Baechle
23800ab7aefcSRalf Baechleconfig SCHED_SMT
23810ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
23820ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
23830ab7aefcSRalf Baechle	default n
23840ab7aefcSRalf Baechle	help
23850ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
23860ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
23870ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
23880ab7aefcSRalf Baechle
23890ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
23900ab7aefcSRalf Baechle	bool
23910ab7aefcSRalf Baechle
2392f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2393f41ae0b2SRalf Baechle	bool
2394f41ae0b2SRalf Baechle
2395f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2396f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2397f088fc84SRalf Baechle	default y
2398b633648cSRalf Baechle	depends on MIPS_MT_SMP
239907cc0c9eSRalf Baechle
2400b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2401b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
24029eaa9a82SPaul Burton	depends on CPU_MIPSR6
2403c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2404b0a668fbSLeonid Yegoshin	default y
2405b0a668fbSLeonid Yegoshin	help
2406b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2407b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
240807edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2409b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2410b0a668fbSLeonid Yegoshin	  final kernel image.
2411b0a668fbSLeonid Yegoshin
2412f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2413f35764e7SJames Hogan	bool
2414f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2415f35764e7SJames Hogan	help
2416f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2417f35764e7SJames Hogan	  physical_memsize.
2418f35764e7SJames Hogan
241907cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
242007cc0c9eSRalf Baechle	bool "VPE loader support."
2421f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
242207cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
242307cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
242407cc0c9eSRalf Baechle	select MIPS_MT
242507cc0c9eSRalf Baechle	help
242607cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
242707cc0c9eSRalf Baechle	  onto another VPE and running it.
2428f088fc84SRalf Baechle
242917a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
243017a1d523SDeng-Cheng Zhu	bool
243117a1d523SDeng-Cheng Zhu	default "y"
243217a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
243317a1d523SDeng-Cheng Zhu
24341a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
24351a2a6d7eSDeng-Cheng Zhu	bool
24361a2a6d7eSDeng-Cheng Zhu	default "y"
24371a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
24381a2a6d7eSDeng-Cheng Zhu
2439e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2440e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2441e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2442e01402b1SRalf Baechle	default y
2443e01402b1SRalf Baechle	help
2444e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2445e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2446e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2447e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2448e01402b1SRalf Baechle
2449e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2450e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2451e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2452e01402b1SRalf Baechle
2453da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2454da615cf6SDeng-Cheng Zhu	bool
2455da615cf6SDeng-Cheng Zhu	default "y"
2456da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2457da615cf6SDeng-Cheng Zhu
24582c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
24592c973ef0SDeng-Cheng Zhu	bool
24602c973ef0SDeng-Cheng Zhu	default "y"
24612c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
24622c973ef0SDeng-Cheng Zhu
24634a16ff4cSRalf Baechleconfig MIPS_CMP
24645cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
24655676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2466b10b43baSMarkos Chandras	select SMP
2467eb9b5141STim Anderson	select SYNC_R4K
2468b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
24694a16ff4cSRalf Baechle	select WEAK_ORDERING
24704a16ff4cSRalf Baechle	default n
24714a16ff4cSRalf Baechle	help
2472044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2473044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2474044505c7SPaul Burton	  its ability to start secondary CPUs.
24754a16ff4cSRalf Baechle
24765cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
24775cac93b3SPaul Burton	  instead of this.
24785cac93b3SPaul Burton
24790ee958e1SPaul Burtonconfig MIPS_CPS
24800ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
24815a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
24820ee958e1SPaul Burton	select MIPS_CM
24831d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
24840ee958e1SPaul Burton	select SMP
24850ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
24861d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2487c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
24880ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
24890ee958e1SPaul Burton	select WEAK_ORDERING
24900ee958e1SPaul Burton	help
24910ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
24920ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
24930ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
24940ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
24950ee958e1SPaul Burton	  support is unavailable.
24960ee958e1SPaul Burton
24973179d37eSPaul Burtonconfig MIPS_CPS_PM
249839a59593SMarkos Chandras	depends on MIPS_CPS
24993179d37eSPaul Burton	bool
25003179d37eSPaul Burton
25019f98f3ddSPaul Burtonconfig MIPS_CM
25029f98f3ddSPaul Burton	bool
25033c9b4166SPaul Burton	select MIPS_CPC
25049f98f3ddSPaul Burton
25059c38cf44SPaul Burtonconfig MIPS_CPC
25069c38cf44SPaul Burton	bool
25072600990eSRalf Baechle
25081da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
25091da177e4SLinus Torvalds	bool
25101da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
25111da177e4SLinus Torvalds	default y
25121da177e4SLinus Torvalds
25131da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
25141da177e4SLinus Torvalds	bool
25151da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
25161da177e4SLinus Torvalds	default y
25171da177e4SLinus Torvalds
25189e2b5372SMarkos Chandraschoice
25199e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
25209e2b5372SMarkos Chandras
25219e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
25229e2b5372SMarkos Chandras	bool "None"
25239e2b5372SMarkos Chandras	help
25249e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
25259e2b5372SMarkos Chandras
25269693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
25279693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
25289e2b5372SMarkos Chandras	bool "SmartMIPS"
25299693a853SFranck Bui-Huu	help
25309693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
25319693a853SFranck Bui-Huu	  increased security at both hardware and software level for
25329693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
25339693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
25349693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
25359693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
25369693a853SFranck Bui-Huu	  here.
25379693a853SFranck Bui-Huu
2538bce86083SSteven J. Hillconfig CPU_MICROMIPS
25397fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
25409e2b5372SMarkos Chandras	bool "microMIPS"
2541bce86083SSteven J. Hill	help
2542bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2543bce86083SSteven J. Hill	  microMIPS ISA
2544bce86083SSteven J. Hill
25459e2b5372SMarkos Chandrasendchoice
25469e2b5372SMarkos Chandras
2547a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25480ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2549a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2550c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25512a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2552a5e9a69eSPaul Burton	help
2553a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2554a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25551db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
25561db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
25571db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
25581db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
25591db1af84SPaul Burton	  the size & complexity of your kernel.
2560a5e9a69eSPaul Burton
2561a5e9a69eSPaul Burton	  If unsure, say Y.
2562a5e9a69eSPaul Burton
25631da177e4SLinus Torvaldsconfig CPU_HAS_WB
2564f7062ddbSRalf Baechle	bool
2565e01402b1SRalf Baechle
2566df0ac8a4SKevin Cernekeeconfig XKS01
2567df0ac8a4SKevin Cernekee	bool
2568df0ac8a4SKevin Cernekee
2569ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2570ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2571ba9196d2SJiaxun Yang	bool
2572ba9196d2SJiaxun Yang
2573ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2574ba9196d2SJiaxun Yang	bool
2575ba9196d2SJiaxun Yang
25768256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
25778256b17eSFlorian Fainelli	bool
25788256b17eSFlorian Fainelli
257918d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2580932afdeeSYasha Cherikovsky	bool
2581932afdeeSYasha Cherikovsky	help
258218d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2583932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
258418d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
258518d84e2eSAlexander Lobakin	  systems).
2586932afdeeSYasha Cherikovsky
2587f41ae0b2SRalf Baechle#
2588f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2589f41ae0b2SRalf Baechle#
2590e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2591f41ae0b2SRalf Baechle	bool
2592e01402b1SRalf Baechle
2593f41ae0b2SRalf Baechle#
2594f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2595f41ae0b2SRalf Baechle#
2596e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2597f41ae0b2SRalf Baechle	bool
2598e01402b1SRalf Baechle
25991da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
26001da177e4SLinus Torvalds	bool
26011da177e4SLinus Torvalds	depends on !CPU_R3000
26021da177e4SLinus Torvalds	default y
26031da177e4SLinus Torvalds
26041da177e4SLinus Torvalds#
260520d60d99SMaciej W. Rozycki# CPU non-features
260620d60d99SMaciej W. Rozycki#
260720d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
260820d60d99SMaciej W. Rozycki	bool
260920d60d99SMaciej W. Rozycki
261020d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
261120d60d99SMaciej W. Rozycki	bool
261220d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
261320d60d99SMaciej W. Rozycki
261420d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
261520d60d99SMaciej W. Rozycki	bool
261620d60d99SMaciej W. Rozycki
2617071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2618071d2f0bSPaul Burton	bool
2619071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2620071d2f0bSPaul Burton
26214edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
26224edf00a4SPaul Burton	int
26234edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26244edf00a4SPaul Burton	default 0
26254edf00a4SPaul Burton
26264edf00a4SPaul Burtonconfig MIPS_ASID_BITS
26274edf00a4SPaul Burton	int
26282db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
26294edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26304edf00a4SPaul Burton	default 8
26314edf00a4SPaul Burton
26322db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
26332db003a5SPaul Burton	bool
26342db003a5SPaul Burton
26354a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
26364a5dc51eSMarcin Nowakowski	bool
26374a5dc51eSMarcin Nowakowski
2638802b8362SThomas Bogendoerfer# R4600 erratum.  Due to the lack of errata information the exact
2639802b8362SThomas Bogendoerfer# technical details aren't known.  I've experimentally found that disabling
2640802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal
2641802b8362SThomas Bogendoerfer# with the issue.
2642802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP
2643802b8362SThomas Bogendoerfer	bool
2644802b8362SThomas Bogendoerfer
26455e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
26465e5b6527SThomas Bogendoerfer#
26475e5b6527SThomas Bogendoerfer#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
26485e5b6527SThomas Bogendoerfer#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
26495e5b6527SThomas Bogendoerfer#      executed if there is no other dcache activity. If the dcache is
265018ff14c8SColin Ian King#      accessed for another instruction immediately preceding when these
26515e5b6527SThomas Bogendoerfer#      cache instructions are executing, it is possible that the dcache
26525e5b6527SThomas Bogendoerfer#      tag match outputs used by these cache instructions will be
26535e5b6527SThomas Bogendoerfer#      incorrect. These cache instructions should be preceded by at least
26545e5b6527SThomas Bogendoerfer#      four instructions that are not any kind of load or store
26555e5b6527SThomas Bogendoerfer#      instruction.
26565e5b6527SThomas Bogendoerfer#
26575e5b6527SThomas Bogendoerfer#      This is not allowed:    lw
26585e5b6527SThomas Bogendoerfer#                              nop
26595e5b6527SThomas Bogendoerfer#                              nop
26605e5b6527SThomas Bogendoerfer#                              nop
26615e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26625e5b6527SThomas Bogendoerfer#
26635e5b6527SThomas Bogendoerfer#      This is allowed:        lw
26645e5b6527SThomas Bogendoerfer#                              nop
26655e5b6527SThomas Bogendoerfer#                              nop
26665e5b6527SThomas Bogendoerfer#                              nop
26675e5b6527SThomas Bogendoerfer#                              nop
26685e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26695e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP
26705e5b6527SThomas Bogendoerfer	bool
26715e5b6527SThomas Bogendoerfer
267244def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA.
267344def342SThomas Bogendoerfer#
267444def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
267544def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
267644def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty.  These
267744def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss
267844def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer."
267944def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/
268044def342SThomas Bogendoerfer# in .pdf format.)
268144def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP
268244def342SThomas Bogendoerfer	bool
268344def342SThomas Bogendoerfer
268424a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
268524a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following
268624a1c023SThomas Bogendoerfer# operation is not guaranteed."
268724a1c023SThomas Bogendoerfer#
268824a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I
268924a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV
269024a1c023SThomas Bogendoerfer	bool
269124a1c023SThomas Bogendoerfer
2692886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2693886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same
2694886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious
2695886ee136SThomas Bogendoerfer# exceptions.
2696886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS
2697886ee136SThomas Bogendoerfer	bool
2698886ee136SThomas Bogendoerfer
2699256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2700256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically.
2701256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC
2702256ec489SThomas Bogendoerfer	bool
2703256ec489SThomas Bogendoerfer
2704a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction"
2705a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB
2706a7fbed98SThomas Bogendoerfer	bool
2707a7fbed98SThomas Bogendoerfer
270820d60d99SMaciej W. Rozycki#
27091da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
27101da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
27111da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
27121da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
27131da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
27141da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
27151da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
27161da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2717797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2718797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2719797798c1SRalf Baechle#   support.
27201da177e4SLinus Torvalds#
27211da177e4SLinus Torvaldsconfig HIGHMEM
27221da177e4SLinus Torvalds	bool "High Memory Support"
2723a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2724797798c1SRalf Baechle
2725797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2726797798c1SRalf Baechle	bool
2727797798c1SRalf Baechle
2728797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2729797798c1SRalf Baechle	bool
27301da177e4SLinus Torvalds
27319693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
27329693a853SFranck Bui-Huu	bool
27339693a853SFranck Bui-Huu
2734a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2735a6a4834cSSteven J. Hill	bool
2736a6a4834cSSteven J. Hill
2737377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2738377cb1b6SRalf Baechle	bool
2739377cb1b6SRalf Baechle	help
2740377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2741377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2742377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2743377cb1b6SRalf Baechle
2744a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2745a5e9a69eSPaul Burton	bool
2746a5e9a69eSPaul Burton
2747b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2748b4819b59SYoichi Yuasa	def_bool y
2749268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2750b4819b59SYoichi Yuasa
2751b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2752b1c6cd42SAtsushi Nemoto	bool
2753397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
275431473747SAtsushi Nemoto
2755d8cb4e11SRalf Baechleconfig NUMA
2756d8cb4e11SRalf Baechle	bool "NUMA Support"
2757d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2758d8cb4e11SRalf Baechle	help
2759d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2760d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2761d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2762172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2763d8cb4e11SRalf Baechle	  disabled.
2764d8cb4e11SRalf Baechle
2765d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2766d8cb4e11SRalf Baechle	bool
2767d8cb4e11SRalf Baechle
2768f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA
2769f3c560a6SThomas Bogendoerfer	def_bool y
2770f3c560a6SThomas Bogendoerfer	depends on NUMA
2771f3c560a6SThomas Bogendoerfer
2772f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK
2773f3c560a6SThomas Bogendoerfer	def_bool y
2774f3c560a6SThomas Bogendoerfer	depends on NUMA
2775f3c560a6SThomas Bogendoerfer
27768c530ea3SMatt Redfearnconfig RELOCATABLE
27778c530ea3SMatt Redfearn	bool "Relocatable kernel"
2778ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2779ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2780ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2781ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2782*a307a4ceSJinyang He		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2783*a307a4ceSJinyang He		   CPU_LOONGSON64
27848c530ea3SMatt Redfearn	help
27858c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
27868c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
27878c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
27888c530ea3SMatt Redfearn	  but are discarded at runtime
27898c530ea3SMatt Redfearn
2790069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2791069fd766SMatt Redfearn	hex "Relocation table size"
2792069fd766SMatt Redfearn	depends on RELOCATABLE
2793069fd766SMatt Redfearn	range 0x0 0x01000000
2794*a307a4ceSJinyang He	default "0x00200000" if CPU_LOONGSON64
2795069fd766SMatt Redfearn	default "0x00100000"
2796a7f7f624SMasahiro Yamada	help
2797069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2798069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2799069fd766SMatt Redfearn
2800069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2801069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2802069fd766SMatt Redfearn
2803069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2804069fd766SMatt Redfearn
2805069fd766SMatt Redfearn	  If unsure, leave at the default value.
2806069fd766SMatt Redfearn
2807405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2808405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2809405bc8fdSMatt Redfearn	depends on RELOCATABLE
2810a7f7f624SMasahiro Yamada	help
2811405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2812405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2813405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2814405bc8fdSMatt Redfearn	  of kernel internals.
2815405bc8fdSMatt Redfearn
2816405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2817405bc8fdSMatt Redfearn
2818405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2819405bc8fdSMatt Redfearn
2820405bc8fdSMatt Redfearn	  If unsure, say N.
2821405bc8fdSMatt Redfearn
2822405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2823405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2824405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2825405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2826405bc8fdSMatt Redfearn	range 0x0 0x08000000
2827405bc8fdSMatt Redfearn	default "0x01000000"
2828a7f7f624SMasahiro Yamada	help
2829405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2830405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2831405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2832405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2833405bc8fdSMatt Redfearn
2834405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2835405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2836405bc8fdSMatt Redfearn
2837c80d79d7SYasunori Gotoconfig NODES_SHIFT
2838c80d79d7SYasunori Goto	int
2839c80d79d7SYasunori Goto	default "6"
2840c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2841c80d79d7SYasunori Goto
284214f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
284314f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
2844268a2d60SJiaxun Yang	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
284514f70012SDeng-Cheng Zhu	default y
284614f70012SDeng-Cheng Zhu	help
284714f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
284814f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
284914f70012SDeng-Cheng Zhu
2850be8fa1cbSTiezhu Yangconfig DMI
2851be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2852be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2853be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2854be8fa1cbSTiezhu Yang	default y
2855be8fa1cbSTiezhu Yang	help
2856be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2857be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2858be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2859be8fa1cbSTiezhu Yang	  BIOS code.
2860be8fa1cbSTiezhu Yang
28611da177e4SLinus Torvaldsconfig SMP
28621da177e4SLinus Torvalds	bool "Multi-Processing support"
2863e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2864e73ea273SRalf Baechle	help
28651da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
28664a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
28674a474157SRobert Graffham	  than one CPU, say Y.
28681da177e4SLinus Torvalds
28694a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
28701da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
28711da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
28724a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
28731da177e4SLinus Torvalds	  will run faster if you say N here.
28741da177e4SLinus Torvalds
28751da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
28761da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
28771da177e4SLinus Torvalds
287803502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2879ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
28801da177e4SLinus Torvalds
28811da177e4SLinus Torvalds	  If you don't know what to do here, say N.
28821da177e4SLinus Torvalds
28837840d618SMatt Redfearnconfig HOTPLUG_CPU
28847840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
28857840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
28867840d618SMatt Redfearn	help
28877840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
28887840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
28897840d618SMatt Redfearn	  (Note: power management support will enable this option
28907840d618SMatt Redfearn	    automatically on SMP systems. )
28917840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
28927840d618SMatt Redfearn
289387353d8aSRalf Baechleconfig SMP_UP
289487353d8aSRalf Baechle	bool
289587353d8aSRalf Baechle
28964a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
28974a16ff4cSRalf Baechle	bool
28984a16ff4cSRalf Baechle
28990ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
29000ee958e1SPaul Burton	bool
29010ee958e1SPaul Burton
2902e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2903e73ea273SRalf Baechle	bool
2904e73ea273SRalf Baechle
2905130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2906130e2fb7SRalf Baechle	bool
2907130e2fb7SRalf Baechle
2908130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2909130e2fb7SRalf Baechle	bool
2910130e2fb7SRalf Baechle
2911130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2912130e2fb7SRalf Baechle	bool
2913130e2fb7SRalf Baechle
2914130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2915130e2fb7SRalf Baechle	bool
2916130e2fb7SRalf Baechle
2917130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2918130e2fb7SRalf Baechle	bool
2919130e2fb7SRalf Baechle
29201da177e4SLinus Torvaldsconfig NR_CPUS
2921a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2922a91796a9SJayachandran C	range 2 256
29231da177e4SLinus Torvalds	depends on SMP
2924130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2925130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2926130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2927130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2928130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
29291da177e4SLinus Torvalds	help
29301da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
29311da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
29321da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
293372ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
293472ede9b1SAtsushi Nemoto	  and 2 for all others.
29351da177e4SLinus Torvalds
29361da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
293772ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
293872ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
293972ede9b1SAtsushi Nemoto	  power of two.
29401da177e4SLinus Torvalds
2941399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2942399aaa25SAl Cooper	bool
2943399aaa25SAl Cooper
29447820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
29457820b84bSDavid Daney	bool
29467820b84bSDavid Daney
29477820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
29487820b84bSDavid Daney	int
29497820b84bSDavid Daney	depends on SMP
29507820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
29517820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
29527820b84bSDavid Daney
29531723b4a3SAtsushi Nemoto#
29541723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
29551723b4a3SAtsushi Nemoto#
29561723b4a3SAtsushi Nemoto
29571723b4a3SAtsushi Nemotochoice
29581723b4a3SAtsushi Nemoto	prompt "Timer frequency"
29591723b4a3SAtsushi Nemoto	default HZ_250
29601723b4a3SAtsushi Nemoto	help
29611723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
29621723b4a3SAtsushi Nemoto
296367596573SPaul Burton	config HZ_24
296467596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
296567596573SPaul Burton
29661723b4a3SAtsushi Nemoto	config HZ_48
29670f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
29681723b4a3SAtsushi Nemoto
29691723b4a3SAtsushi Nemoto	config HZ_100
29701723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
29711723b4a3SAtsushi Nemoto
29721723b4a3SAtsushi Nemoto	config HZ_128
29731723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
29741723b4a3SAtsushi Nemoto
29751723b4a3SAtsushi Nemoto	config HZ_250
29761723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
29771723b4a3SAtsushi Nemoto
29781723b4a3SAtsushi Nemoto	config HZ_256
29791723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
29801723b4a3SAtsushi Nemoto
29811723b4a3SAtsushi Nemoto	config HZ_1000
29821723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
29831723b4a3SAtsushi Nemoto
29841723b4a3SAtsushi Nemoto	config HZ_1024
29851723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
29861723b4a3SAtsushi Nemoto
29871723b4a3SAtsushi Nemotoendchoice
29881723b4a3SAtsushi Nemoto
298967596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
299067596573SPaul Burton	bool
299167596573SPaul Burton
29921723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
29931723b4a3SAtsushi Nemoto	bool
29941723b4a3SAtsushi Nemoto
29951723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
29961723b4a3SAtsushi Nemoto	bool
29971723b4a3SAtsushi Nemoto
29981723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
29991723b4a3SAtsushi Nemoto	bool
30001723b4a3SAtsushi Nemoto
30011723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
30021723b4a3SAtsushi Nemoto	bool
30031723b4a3SAtsushi Nemoto
30041723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
30051723b4a3SAtsushi Nemoto	bool
30061723b4a3SAtsushi Nemoto
30071723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
30081723b4a3SAtsushi Nemoto	bool
30091723b4a3SAtsushi Nemoto
30101723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
30111723b4a3SAtsushi Nemoto	bool
30121723b4a3SAtsushi Nemoto
30131723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
30141723b4a3SAtsushi Nemoto	bool
301567596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
301667596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
301767596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
301867596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
301967596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
302067596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
302167596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
30221723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
30231723b4a3SAtsushi Nemoto
30241723b4a3SAtsushi Nemotoconfig HZ
30251723b4a3SAtsushi Nemoto	int
302667596573SPaul Burton	default 24 if HZ_24
30271723b4a3SAtsushi Nemoto	default 48 if HZ_48
30281723b4a3SAtsushi Nemoto	default 100 if HZ_100
30291723b4a3SAtsushi Nemoto	default 128 if HZ_128
30301723b4a3SAtsushi Nemoto	default 250 if HZ_250
30311723b4a3SAtsushi Nemoto	default 256 if HZ_256
30321723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
30331723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
30341723b4a3SAtsushi Nemoto
303596685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
303696685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
303796685b17SDeng-Cheng Zhu
3038ea6e942bSAtsushi Nemotoconfig KEXEC
30397d60717eSKees Cook	bool "Kexec system call"
30402965faa5SDave Young	select KEXEC_CORE
3041ea6e942bSAtsushi Nemoto	help
3042ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
3043ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
30443dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
3045ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
3046ea6e942bSAtsushi Nemoto
304701dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
3048ea6e942bSAtsushi Nemoto
3049ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
3050ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
3051bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
3052bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
3053bf220695SGeert Uytterhoeven	  made.
3054ea6e942bSAtsushi Nemoto
30557aa1c8f4SRalf Baechleconfig CRASH_DUMP
30567aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
30577aa1c8f4SRalf Baechle	help
30587aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
30597aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
30607aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
30617aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
30627aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
30637aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
30647aa1c8f4SRalf Baechle	  PHYSICAL_START.
30657aa1c8f4SRalf Baechle
30667aa1c8f4SRalf Baechleconfig PHYSICAL_START
30677aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
30688bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
30697aa1c8f4SRalf Baechle	depends on CRASH_DUMP
30707aa1c8f4SRalf Baechle	help
30717aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
30727aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
30737aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
30747aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
30757aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
30767aa1c8f4SRalf Baechle
3077597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
3078b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3079597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
3080597ce172SPaul Burton	help
3081597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
3082597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
3083597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3084597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
3085597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
3086597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
3087597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
3088597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
3089597ce172SPaul Burton	  saying N here.
3090597ce172SPaul Burton
309106e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
309206e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
309318ff14c8SColin Ian King	  worked on. In order to avoid userland becoming dependent upon current
309406e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
309506e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
309606e2e882SPaul Burton	  said details.
309706e2e882SPaul Burton
309806e2e882SPaul Burton	  If unsure, say N.
3099597ce172SPaul Burton
3100f2ffa5abSDezhong Diaoconfig USE_OF
31010b3e06fdSJonas Gorski	bool
3102f2ffa5abSDezhong Diao	select OF
3103e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
3104abd2363fSGrant Likely	select IRQ_DOMAIN
3105f2ffa5abSDezhong Diao
31062fe8ea39SDengcheng Zhuconfig UHI_BOOT
31072fe8ea39SDengcheng Zhu	bool
31082fe8ea39SDengcheng Zhu
31097fafb068SAndrew Brestickerconfig BUILTIN_DTB
31107fafb068SAndrew Bresticker	bool
31117fafb068SAndrew Bresticker
31121da8f179SJonas Gorskichoice
31135b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
31141da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
31151da8f179SJonas Gorski
31161da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
31171da8f179SJonas Gorski		bool "None"
31181da8f179SJonas Gorski		help
31191da8f179SJonas Gorski		  Do not enable appended dtb support.
31201da8f179SJonas Gorski
312187db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
312287db537dSAaro Koskinen		bool "vmlinux"
312387db537dSAaro Koskinen		help
312487db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
312587db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
312687db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
312787db537dSAaro Koskinen		  objcopy:
312887db537dSAaro Koskinen
312987db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
313087db537dSAaro Koskinen
313118ff14c8SColin Ian King		  This is meant as a backward compatibility convenience for those
313287db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
313387db537dSAaro Koskinen		  the documented boot protocol using a device tree.
313487db537dSAaro Koskinen
31351da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3136b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
31371da8f179SJonas Gorski		help
31381da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3139b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
31401da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
31411da8f179SJonas Gorski
31421da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
31431da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
31441da8f179SJonas Gorski		  the documented boot protocol using a device tree.
31451da8f179SJonas Gorski
31461da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
31471da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
31481da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
31491da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
31501da8f179SJonas Gorski		  if you don't intend to always append a DTB.
31511da8f179SJonas Gorskiendchoice
31521da8f179SJonas Gorski
31532024972eSJonas Gorskichoice
31542024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
31552bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
315687fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
31572bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
31582024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
31592024972eSJonas Gorski
31602024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
31612024972eSJonas Gorski		depends on USE_OF
31622024972eSJonas Gorski		bool "Dtb kernel arguments if available"
31632024972eSJonas Gorski
31642024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
31652024972eSJonas Gorski		depends on USE_OF
31662024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
31672024972eSJonas Gorski
31682024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
31692024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3170ed47e153SRabin Vincent
3171ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3172ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3173ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
31742024972eSJonas Gorskiendchoice
31752024972eSJonas Gorski
31765e83d430SRalf Baechleendmenu
31775e83d430SRalf Baechle
31781df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
31791df0f0ffSAtsushi Nemoto	bool
31801df0f0ffSAtsushi Nemoto	default y
31811df0f0ffSAtsushi Nemoto
31821df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
31831df0f0ffSAtsushi Nemoto	bool
31841df0f0ffSAtsushi Nemoto	default y
31851df0f0ffSAtsushi Nemoto
3186a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3187a728ab52SKirill A. Shutemov	int
31883377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3189a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3190a728ab52SKirill A. Shutemov	default 2
3191a728ab52SKirill A. Shutemov
31926c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
31936c359eb1SPaul Burton	bool
31946c359eb1SPaul Burton
31951da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
31961da177e4SLinus Torvalds
3197c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
31982eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3199c5611df9SPaul Burton	bool
3200c5611df9SPaul Burton
3201c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3202c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3203c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
32042eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
32051da177e4SLinus Torvalds
32061da177e4SLinus Torvalds#
32071da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
32081da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
32091da177e4SLinus Torvalds# users to choose the right thing ...
32101da177e4SLinus Torvalds#
32111da177e4SLinus Torvaldsconfig ISA
32121da177e4SLinus Torvalds	bool
32131da177e4SLinus Torvalds
32141da177e4SLinus Torvaldsconfig TC
32151da177e4SLinus Torvalds	bool "TURBOchannel support"
32161da177e4SLinus Torvalds	depends on MACH_DECSTATION
32171da177e4SLinus Torvalds	help
321850a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
321950a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
322050a23e6eSJustin P. Mattock	  at:
322150a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
322250a23e6eSJustin P. Mattock	  and:
322350a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
322450a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
322550a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
32261da177e4SLinus Torvalds
32271da177e4SLinus Torvaldsconfig MMU
32281da177e4SLinus Torvalds	bool
32291da177e4SLinus Torvalds	default y
32301da177e4SLinus Torvalds
3231109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3232109c32ffSMatt Redfearn	default 12 if 64BIT
3233109c32ffSMatt Redfearn	default 8
3234109c32ffSMatt Redfearn
3235109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3236109c32ffSMatt Redfearn	default 18 if 64BIT
3237109c32ffSMatt Redfearn	default 15
3238109c32ffSMatt Redfearn
3239109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3240109c32ffSMatt Redfearn	default 8
3241109c32ffSMatt Redfearn
3242109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3243109c32ffSMatt Redfearn	default 15
3244109c32ffSMatt Redfearn
3245d865bea4SRalf Baechleconfig I8253
3246d865bea4SRalf Baechle	bool
3247798778b8SRussell King	select CLKSRC_I8253
32482d02612fSThomas Gleixner	select CLKEVT_I8253
32499726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3250d865bea4SRalf Baechle
3251e05eb3f8SRalf Baechleconfig ZONE_DMA
3252e05eb3f8SRalf Baechle	bool
3253e05eb3f8SRalf Baechle
3254cce335aeSRalf Baechleconfig ZONE_DMA32
3255cce335aeSRalf Baechle	bool
3256cce335aeSRalf Baechle
32571da177e4SLinus Torvaldsendmenu
32581da177e4SLinus Torvalds
32591da177e4SLinus Torvaldsconfig TRAD_SIGNALS
32601da177e4SLinus Torvalds	bool
32611da177e4SLinus Torvalds
32621da177e4SLinus Torvaldsconfig MIPS32_COMPAT
326378aaf956SRalf Baechle	bool
32641da177e4SLinus Torvalds
32651da177e4SLinus Torvaldsconfig COMPAT
32661da177e4SLinus Torvalds	bool
32671da177e4SLinus Torvalds
326805e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
326905e43966SAtsushi Nemoto	bool
327005e43966SAtsushi Nemoto
32711da177e4SLinus Torvaldsconfig MIPS32_O32
32721da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
327378aaf956SRalf Baechle	depends on 64BIT
327478aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
327578aaf956SRalf Baechle	select COMPAT
327678aaf956SRalf Baechle	select MIPS32_COMPAT
327778aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32781da177e4SLinus Torvalds	help
32791da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
32801da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
32811da177e4SLinus Torvalds	  existing binaries are in this format.
32821da177e4SLinus Torvalds
32831da177e4SLinus Torvalds	  If unsure, say Y.
32841da177e4SLinus Torvalds
32851da177e4SLinus Torvaldsconfig MIPS32_N32
32861da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3287c22eacfeSRalf Baechle	depends on 64BIT
32885a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
328978aaf956SRalf Baechle	select COMPAT
329078aaf956SRalf Baechle	select MIPS32_COMPAT
329178aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32921da177e4SLinus Torvalds	help
32931da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
32941da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
32951da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
32961da177e4SLinus Torvalds	  cases.
32971da177e4SLinus Torvalds
32981da177e4SLinus Torvalds	  If unsure, say N.
32991da177e4SLinus Torvalds
33001da177e4SLinus Torvaldsconfig BINFMT_ELF32
33011da177e4SLinus Torvalds	bool
33021da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3303f43edca7SRalf Baechle	select ELFCORE
33041da177e4SLinus Torvalds
33052116245eSRalf Baechlemenu "Power management options"
3306952fa954SRodolfo Giometti
3307363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3308363c55caSWu Zhangjin	def_bool y
33093f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3310363c55caSWu Zhangjin
3311f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3312f4cb5700SJohannes Berg	def_bool y
33133f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3314f4cb5700SJohannes Berg
33152116245eSRalf Baechlesource "kernel/power/Kconfig"
3316952fa954SRodolfo Giometti
33171da177e4SLinus Torvaldsendmenu
33181da177e4SLinus Torvalds
33197a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
33207a998935SViresh Kumar	bool
33217a998935SViresh Kumar
33227a998935SViresh Kumarmenu "CPU Power Management"
3323c095ebafSPaul Burton
3324c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
33257a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
33267a998935SViresh Kumarendif
33279726b43aSWu Zhangjin
3328c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3329c095ebafSPaul Burton
3330c095ebafSPaul Burtonendmenu
3331c095ebafSPaul Burton
333298cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
333398cdee0eSRalf Baechle
33342235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3335e91946d6SNathan Chancellor
3336e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3337