1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 512597988SMatt Redfearn select ARCH_BINFMT_ELF_STATE 612597988SMatt Redfearn select ARCH_CLOCKSOURCE_DATA 712597988SMatt Redfearn select ARCH_DISCARD_MEMBLOCK 812597988SMatt Redfearn select ARCH_HAS_ELF_RANDOMIZE 912597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 10393c1262SMark Salter select ARCH_MIGHT_HAVE_PC_SERIO 1112597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 121ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 1312597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 1425da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 150b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 1612597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 1712597988SMatt Redfearn select BUILDTIME_EXTABLE_SORT 1812597988SMatt Redfearn select CLONE_BACKWARDS 1912597988SMatt Redfearn select CPU_PM if CPU_IDLE 2012597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 2112597988SMatt Redfearn select GENERIC_CLOCKEVENTS 2212597988SMatt Redfearn select GENERIC_CMOS_UPDATE 2312597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 2412597988SMatt Redfearn select GENERIC_IRQ_PROBE 2512597988SMatt Redfearn select GENERIC_IRQ_SHOW 2612597988SMatt Redfearn select GENERIC_PCI_IOMAP 2712597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 2812597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 2912597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 3012597988SMatt Redfearn select HANDLE_DOMAIN_IRQ 3112597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 3288547001SJason Wessel select HAVE_ARCH_KGDB 33109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 34109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 35490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 36c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 3712597988SMatt Redfearn select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES && 64BIT 38f381bf6dSDavid Daney select HAVE_CBPF_JIT if (!64BIT && !CPU_MICROMIPS) 39f381bf6dSDavid Daney select HAVE_EBPF_JIT if (64BIT && !CPU_MICROMIPS) 4012597988SMatt Redfearn select HAVE_CC_STACKPROTECTOR 4112597988SMatt Redfearn select HAVE_CONTEXT_TRACKING 4212597988SMatt Redfearn select HAVE_COPY_THREAD_TLS 4364575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 4412597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 4512597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 4612597988SMatt Redfearn select HAVE_DMA_API_DEBUG 4712597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 4812597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 4912597988SMatt Redfearn select HAVE_EXIT_THREAD 5012597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 5129c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 5212597988SMatt Redfearn select HAVE_FUNCTION_TRACER 5312597988SMatt Redfearn select HAVE_GENERIC_DMA_COHERENT 5412597988SMatt Redfearn select HAVE_IDE 5512597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 5612597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 57c1bf207dSDavid Daney select HAVE_KPROBES 58c1bf207dSDavid Daney select HAVE_KRETPROBES 599d15ffc8STejun Heo select HAVE_MEMBLOCK 609d15ffc8STejun Heo select HAVE_MEMBLOCK_NODE_MAP 61786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 6242a0bb3fSPetr Mladek select HAVE_NMI 6312597988SMatt Redfearn select HAVE_OPROFILE 6412597988SMatt Redfearn select HAVE_PERF_EVENTS 6508bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 6612597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 67a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 6812597988SMatt Redfearn select IRQ_FORCED_THREADING 6912597988SMatt Redfearn select MODULES_USE_ELF_RELA if MODULES && 64BIT 7012597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 7112597988SMatt Redfearn select PERF_USE_VMALLOC 7212597988SMatt Redfearn select RTC_LIB if !MACH_LOONGSON64 7312597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 7412597988SMatt Redfearn select VIRT_TO_BUS 751da177e4SLinus Torvalds 761da177e4SLinus Torvaldsmenu "Machine selection" 771da177e4SLinus Torvalds 785e83d430SRalf Baechlechoice 795e83d430SRalf Baechle prompt "System type" 80d41e6858SMatt Redfearn default MIPS_GENERIC 811da177e4SLinus Torvalds 82eed0eabdSPaul Burtonconfig MIPS_GENERIC 83eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 84eed0eabdSPaul Burton select BOOT_RAW 85eed0eabdSPaul Burton select BUILTIN_DTB 86eed0eabdSPaul Burton select CEVT_R4K 87eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 88eed0eabdSPaul Burton select COMMON_CLK 89eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_VI 90eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 91eed0eabdSPaul Burton select CSRC_R4K 92eed0eabdSPaul Burton select DMA_PERDEV_COHERENT 93eed0eabdSPaul Burton select HW_HAS_PCI 94eed0eabdSPaul Burton select IRQ_MIPS_CPU 95eed0eabdSPaul Burton select LIBFDT 96eed0eabdSPaul Burton select MIPS_CPU_SCACHE 97eed0eabdSPaul Burton select MIPS_GIC 98eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 99eed0eabdSPaul Burton select NO_EXCEPT_FILL 100eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 101eed0eabdSPaul Burton select PINCTRL 102eed0eabdSPaul Burton select SMP_UP if SMP 103a3078e59SMatt Redfearn select SWAP_IO_SPACE 104eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 105eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 106eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 107eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 108eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 109eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 110eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 111eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 112eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 113eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 114eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 115eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 116eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS_CPS 117eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 118eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 119eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 120eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 1212e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1222e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1232e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1242e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1252e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1262e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 127eed0eabdSPaul Burton select USE_OF 128eed0eabdSPaul Burton help 129eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 130eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 131eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 132eed0eabdSPaul Burton Interface) specification. 133eed0eabdSPaul Burton 13442a4f17dSManuel Laussconfig MIPS_ALCHEMY 135c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 13634adb28dSRalf Baechle select ARCH_PHYS_ADDR_T_64BIT 137f772cdb2SRalf Baechle select CEVT_R4K 138d7ea335cSSteven J. Hill select CSRC_R4K 13967e38cf2SRalf Baechle select IRQ_MIPS_CPU 14088e9a93cSManuel Lauss select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is 14142a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 14242a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 14342a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 144d30a2b47SLinus Walleij select GPIOLIB 1451b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 14647440229SManuel Lauss select COMMON_CLK 1471da177e4SLinus Torvalds 1487ca5dc14SFlorian Fainelliconfig AR7 1497ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 1507ca5dc14SFlorian Fainelli select BOOT_ELF32 1517ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 1527ca5dc14SFlorian Fainelli select CEVT_R4K 1537ca5dc14SFlorian Fainelli select CSRC_R4K 15467e38cf2SRalf Baechle select IRQ_MIPS_CPU 1557ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 1567ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 1577ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 1587ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 1597ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 1607ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 161377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 1621b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 163d30a2b47SLinus Walleij select GPIOLIB 1647ca5dc14SFlorian Fainelli select VLYNQ 1658551fb64SYoichi Yuasa select HAVE_CLK 1667ca5dc14SFlorian Fainelli help 1677ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 1687ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 1697ca5dc14SFlorian Fainelli 17043cc739fSSergey Ryazanovconfig ATH25 17143cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 17243cc739fSSergey Ryazanov select CEVT_R4K 17343cc739fSSergey Ryazanov select CSRC_R4K 17443cc739fSSergey Ryazanov select DMA_NONCOHERENT 17567e38cf2SRalf Baechle select IRQ_MIPS_CPU 1761753e74eSSergey Ryazanov select IRQ_DOMAIN 17743cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 17843cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 17943cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 1808aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 18143cc739fSSergey Ryazanov help 18243cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 18343cc739fSSergey Ryazanov 184d4a67d9dSGabor Juhosconfig ATH79 185d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 186ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 187d4a67d9dSGabor Juhos select BOOT_RAW 188d4a67d9dSGabor Juhos select CEVT_R4K 189d4a67d9dSGabor Juhos select CSRC_R4K 190d4a67d9dSGabor Juhos select DMA_NONCOHERENT 191d30a2b47SLinus Walleij select GPIOLIB 19294638067SGabor Juhos select HAVE_CLK 193411520afSAlban Bedel select COMMON_CLK 1942c4f1ac5SGabor Juhos select CLKDEV_LOOKUP 19567e38cf2SRalf Baechle select IRQ_MIPS_CPU 1960aabf1a4SGabor Juhos select MIPS_MACHINE 197d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 198d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 199d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 200d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 201377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 202b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 20303c8c407SAlban Bedel select USE_OF 204d4a67d9dSGabor Juhos help 205d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 206d4a67d9dSGabor Juhos 2075f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2085f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 209d666cd02SKevin Cernekee select BOOT_RAW 210d666cd02SKevin Cernekee select NO_EXCEPT_FILL 211d666cd02SKevin Cernekee select USE_OF 212d666cd02SKevin Cernekee select CEVT_R4K 213d666cd02SKevin Cernekee select CSRC_R4K 214d666cd02SKevin Cernekee select SYNC_R4K 215d666cd02SKevin Cernekee select COMMON_CLK 216c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 21760b858f2SKevin Cernekee select BCM7038_L1_IRQ 21860b858f2SKevin Cernekee select BCM7120_L2_IRQ 21960b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 22067e38cf2SRalf Baechle select IRQ_MIPS_CPU 22160b858f2SKevin Cernekee select DMA_NONCOHERENT 222d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 22360b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 224d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 225d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 22660b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 22760b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 22860b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 229d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 230d666cd02SKevin Cernekee select SWAP_IO_SPACE 23160b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 23260b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 23360b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 23460b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2354dc4704cSJustin Chen select HARDIRQS_SW_RESEND 236d666cd02SKevin Cernekee help 2375f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2385f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2395f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2405f2d4459SKevin Cernekee must be set appropriately for your board. 241d666cd02SKevin Cernekee 2421c0c13ebSAurelien Jarnoconfig BCM47XX 243c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 244fe08f8c2SHauke Mehrtens select BOOT_RAW 24542f77542SRalf Baechle select CEVT_R4K 246940f6b48SRalf Baechle select CSRC_R4K 2471c0c13ebSAurelien Jarno select DMA_NONCOHERENT 2481c0c13ebSAurelien Jarno select HW_HAS_PCI 24967e38cf2SRalf Baechle select IRQ_MIPS_CPU 250314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 251dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 2521c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 2531c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 254377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2556507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 25625e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 257e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 258c949c0bcSRafał Miłecki select GPIOLIB 259c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 260f6e734a8SRafał Miłecki select BCM47XX_NVRAM 2612ab71a02SRafał Miłecki select BCM47XX_SPROM 2621c0c13ebSAurelien Jarno help 2631c0c13ebSAurelien Jarno Support for BCM47XX based boards 2641c0c13ebSAurelien Jarno 265e7300d04SMaxime Bizonconfig BCM63XX 266e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 267ae8de61cSFlorian Fainelli select BOOT_RAW 268e7300d04SMaxime Bizon select CEVT_R4K 269e7300d04SMaxime Bizon select CSRC_R4K 270fc264022SJonas Gorski select SYNC_R4K 271e7300d04SMaxime Bizon select DMA_NONCOHERENT 27267e38cf2SRalf Baechle select IRQ_MIPS_CPU 273e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 274e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 275e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 276e7300d04SMaxime Bizon select SWAP_IO_SPACE 277d30a2b47SLinus Walleij select GPIOLIB 2783e82eeebSYoichi Yuasa select HAVE_CLK 279af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 280c5af3c2dSJonas Gorski select CLKDEV_LOOKUP 281e7300d04SMaxime Bizon help 282e7300d04SMaxime Bizon Support for BCM63XX based boards 283e7300d04SMaxime Bizon 2841da177e4SLinus Torvaldsconfig MIPS_COBALT 2853fa986faSMartin Michlmayr bool "Cobalt Server" 28642f77542SRalf Baechle select CEVT_R4K 287940f6b48SRalf Baechle select CSRC_R4K 2881097c6acSYoichi Yuasa select CEVT_GT641XX 2891da177e4SLinus Torvalds select DMA_NONCOHERENT 2901da177e4SLinus Torvalds select HW_HAS_PCI 291d865bea4SRalf Baechle select I8253 2921da177e4SLinus Torvalds select I8259 29367e38cf2SRalf Baechle select IRQ_MIPS_CPU 294d5ab1a69SYoichi Yuasa select IRQ_GT641XX 295252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 296e25bfc92SYoichi Yuasa select PCI 2977cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 2980a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 299ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3000e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3015e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 302e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3031da177e4SLinus Torvalds 3041da177e4SLinus Torvaldsconfig MACH_DECSTATION 3053fa986faSMartin Michlmayr bool "DECstations" 3061da177e4SLinus Torvalds select BOOT_ELF32 3076457d9fcSYoichi Yuasa select CEVT_DS1287 30881d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3094247417dSYoichi Yuasa select CSRC_IOASIC 31081d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 31120d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 31220d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 31320d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3141da177e4SLinus Torvalds select DMA_NONCOHERENT 315ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 31667e38cf2SRalf Baechle select IRQ_MIPS_CPU 3177cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3187cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 319ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3207d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3215e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3221723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3231723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3241723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 325930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3265e83d430SRalf Baechle help 3271da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3281da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3291da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3301da177e4SLinus Torvalds 3311da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3321da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3331da177e4SLinus Torvalds 3341da177e4SLinus Torvalds DECstation 5000/50 3351da177e4SLinus Torvalds DECstation 5000/150 3361da177e4SLinus Torvalds DECstation 5000/260 3371da177e4SLinus Torvalds DECsystem 5900/260 3381da177e4SLinus Torvalds 3391da177e4SLinus Torvalds otherwise choose R3000. 3401da177e4SLinus Torvalds 3415e83d430SRalf Baechleconfig MACH_JAZZ 3423fa986faSMartin Michlmayr bool "Jazz family of machines" 343*a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 3440e2794b0SRalf Baechle select FW_ARC 3450e2794b0SRalf Baechle select FW_ARC32 3465e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 34742f77542SRalf Baechle select CEVT_R4K 348940f6b48SRalf Baechle select CSRC_R4K 349e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 3505e83d430SRalf Baechle select GENERIC_ISA_DMA 3518a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 35267e38cf2SRalf Baechle select IRQ_MIPS_CPU 353d865bea4SRalf Baechle select I8253 3545e83d430SRalf Baechle select I8259 3555e83d430SRalf Baechle select ISA 3567cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 3575e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 3587d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3591723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 3601da177e4SLinus Torvalds help 3615e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 3625e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 363692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 3645e83d430SRalf Baechle Olivetti M700-10 workstations. 3655e83d430SRalf Baechle 366de361e8bSPaul Burtonconfig MACH_INGENIC 367de361e8bSPaul Burton bool "Ingenic SoC based machines" 3685ebabe59SLars-Peter Clausen select SYS_SUPPORTS_32BIT_KERNEL 3695ebabe59SLars-Peter Clausen select SYS_SUPPORTS_LITTLE_ENDIAN 370f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 3715ebabe59SLars-Peter Clausen select DMA_NONCOHERENT 37267e38cf2SRalf Baechle select IRQ_MIPS_CPU 37337b4c3caSPaul Cercueil select PINCTRL 374d30a2b47SLinus Walleij select GPIOLIB 375ff1930c6SPaul Burton select COMMON_CLK 37683bc7692SLars-Peter Clausen select GENERIC_IRQ_CHIP 377ffb1843dSPaul Burton select BUILTIN_DTB 378ffb1843dSPaul Burton select USE_OF 3796ec127fbSPaul Burton select LIBFDT 3805ebabe59SLars-Peter Clausen 381171bb2f1SJohn Crispinconfig LANTIQ 382171bb2f1SJohn Crispin bool "Lantiq based platforms" 383171bb2f1SJohn Crispin select DMA_NONCOHERENT 38467e38cf2SRalf Baechle select IRQ_MIPS_CPU 385171bb2f1SJohn Crispin select CEVT_R4K 386171bb2f1SJohn Crispin select CSRC_R4K 387171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 388171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 389171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 390171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 391377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 392171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 393171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 394d30a2b47SLinus Walleij select GPIOLIB 395171bb2f1SJohn Crispin select SWAP_IO_SPACE 396171bb2f1SJohn Crispin select BOOT_RAW 397287e3f3fSJohn Crispin select CLKDEV_LOOKUP 398a0392222SJohn Crispin select USE_OF 3993f8c50c9SJohn Crispin select PINCTRL 4003f8c50c9SJohn Crispin select PINCTRL_LANTIQ 401c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 402c530781cSJohn Crispin select RESET_CONTROLLER 403171bb2f1SJohn Crispin 4041f21d2bdSBrian Murphyconfig LASAT 4051f21d2bdSBrian Murphy bool "LASAT Networks platforms" 40642f77542SRalf Baechle select CEVT_R4K 40716f0bbbcSRalf Baechle select CRC32 408940f6b48SRalf Baechle select CSRC_R4K 4091f21d2bdSBrian Murphy select DMA_NONCOHERENT 4101f21d2bdSBrian Murphy select SYS_HAS_EARLY_PRINTK 4111f21d2bdSBrian Murphy select HW_HAS_PCI 41267e38cf2SRalf Baechle select IRQ_MIPS_CPU 4131f21d2bdSBrian Murphy select PCI_GT64XXX_PCI0 4141f21d2bdSBrian Murphy select MIPS_NILE4 4151f21d2bdSBrian Murphy select R5000_CPU_SCACHE 4161f21d2bdSBrian Murphy select SYS_HAS_CPU_R5000 4171f21d2bdSBrian Murphy select SYS_SUPPORTS_32BIT_KERNEL 4181f21d2bdSBrian Murphy select SYS_SUPPORTS_64BIT_KERNEL if BROKEN 4191f21d2bdSBrian Murphy select SYS_SUPPORTS_LITTLE_ENDIAN 4201f21d2bdSBrian Murphy 42130ad29bbSHuacai Chenconfig MACH_LOONGSON32 42230ad29bbSHuacai Chen bool "Loongson-1 family of machines" 423c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 424ade299d8SYoichi Yuasa help 42530ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 42685749d24SWu Zhangjin 42730ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 42830ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 42930ad29bbSHuacai Chen Sciences (CAS). 430ade299d8SYoichi Yuasa 43130ad29bbSHuacai Chenconfig MACH_LOONGSON64 43230ad29bbSHuacai Chen bool "Loongson-2/3 family of machines" 433ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 434ca585cf9SKelvin Cheung help 43530ad29bbSHuacai Chen This enables the support of Loongson-2/3 family of machines. 436ca585cf9SKelvin Cheung 43730ad29bbSHuacai Chen Loongson-2 is a family of single-core CPUs and Loongson-3 is a 43830ad29bbSHuacai Chen family of multi-core CPUs. They are both 64-bit general-purpose 43930ad29bbSHuacai Chen MIPS-compatible CPUs. Loongson-2/3 are developed by the Institute 44030ad29bbSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS) 44130ad29bbSHuacai Chen in the People's Republic of China. The chief architect is Professor 44230ad29bbSHuacai Chen Weiwu Hu. 443ca585cf9SKelvin Cheung 4446a438309SAndrew Brestickerconfig MACH_PISTACHIO 4456a438309SAndrew Bresticker bool "IMG Pistachio SoC based boards" 4466a438309SAndrew Bresticker select BOOT_ELF32 4476a438309SAndrew Bresticker select BOOT_RAW 4486a438309SAndrew Bresticker select CEVT_R4K 4496a438309SAndrew Bresticker select CLKSRC_MIPS_GIC 4506a438309SAndrew Bresticker select COMMON_CLK 4516a438309SAndrew Bresticker select CSRC_R4K 452645c7827SZubair Lutfullah Kakakhel select DMA_NONCOHERENT 453d30a2b47SLinus Walleij select GPIOLIB 45467e38cf2SRalf Baechle select IRQ_MIPS_CPU 4556a438309SAndrew Bresticker select LIBFDT 4566a438309SAndrew Bresticker select MFD_SYSCON 4576a438309SAndrew Bresticker select MIPS_CPU_SCACHE 4586a438309SAndrew Bresticker select MIPS_GIC 4596a438309SAndrew Bresticker select PINCTRL 4606a438309SAndrew Bresticker select REGULATOR 4616a438309SAndrew Bresticker select SYS_HAS_CPU_MIPS32_R2 4626a438309SAndrew Bresticker select SYS_SUPPORTS_32BIT_KERNEL 4636a438309SAndrew Bresticker select SYS_SUPPORTS_LITTLE_ENDIAN 4646a438309SAndrew Bresticker select SYS_SUPPORTS_MIPS_CPS 4656a438309SAndrew Bresticker select SYS_SUPPORTS_MULTITHREADING 46641cc07beSMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 4676a438309SAndrew Bresticker select SYS_SUPPORTS_ZBOOT 468018f62eeSEzequiel Garcia select SYS_HAS_EARLY_PRINTK 469018f62eeSEzequiel Garcia select USE_GENERIC_EARLY_PRINTK_8250 4706a438309SAndrew Bresticker select USE_OF 4716a438309SAndrew Bresticker help 4726a438309SAndrew Bresticker This enables support for the IMG Pistachio SoC platform. 4736a438309SAndrew Bresticker 4741da177e4SLinus Torvaldsconfig MIPS_MALTA 4753fa986faSMartin Michlmayr bool "MIPS Malta board" 47661ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 477*a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 4781da177e4SLinus Torvalds select BOOT_ELF32 479fa71c960SRalf Baechle select BOOT_RAW 480e8823d26SPaul Burton select BUILTIN_DTB 48142f77542SRalf Baechle select CEVT_R4K 482940f6b48SRalf Baechle select CSRC_R4K 483fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 48442b002abSGuenter Roeck select COMMON_CLK 485885014bcSFelix Fietkau select DMA_MAYBE_COHERENT 4861da177e4SLinus Torvalds select GENERIC_ISA_DMA 4878a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 48867e38cf2SRalf Baechle select IRQ_MIPS_CPU 4898a19b8f1SAndrew Bresticker select MIPS_GIC 4901da177e4SLinus Torvalds select HW_HAS_PCI 491d865bea4SRalf Baechle select I8253 4921da177e4SLinus Torvalds select I8259 4935e83d430SRalf Baechle select MIPS_BONITO64 4949318c51aSChris Dearman select MIPS_CPU_SCACHE 495a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 496252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 4975e83d430SRalf Baechle select MIPS_MSC 498ecafe3e9SPaul Burton select SMP_UP if SMP 4991da177e4SLinus Torvalds select SWAP_IO_SPACE 5007cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5017cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 502bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 503c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 504575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5057cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5065d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 507575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5087cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5097cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 510ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 511ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5125e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 513c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5145e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 515424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 5160365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 517e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 518377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 519f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 5209693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 5211b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 5228c530ea3SMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 523e8823d26SPaul Burton select USE_OF 52438ec82feSPaul Burton select LIBFDT 525abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 526e81a8c7dSPaul Burton select BUILTIN_DTB 527e81a8c7dSPaul Burton select LIBFDT 5281da177e4SLinus Torvalds help 529f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5301da177e4SLinus Torvalds board. 5311da177e4SLinus Torvalds 5322572f00dSJoshua Hendersonconfig MACH_PIC32 5332572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5342572f00dSJoshua Henderson help 5352572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 5362572f00dSJoshua Henderson 5372572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 5382572f00dSJoshua Henderson microcontrollers. 5392572f00dSJoshua Henderson 540a83860c2SRalf Baechleconfig NEC_MARKEINS 541a83860c2SRalf Baechle bool "NEC EMMA2RH Mark-eins board" 542a83860c2SRalf Baechle select SOC_EMMA2RH 543a83860c2SRalf Baechle select HW_HAS_PCI 544a83860c2SRalf Baechle help 545a83860c2SRalf Baechle This enables support for the NEC Electronics Mark-eins boards. 546ade299d8SYoichi Yuasa 5475e83d430SRalf Baechleconfig MACH_VR41XX 54874142d65SYoichi Yuasa bool "NEC VR4100 series based machines" 54942f77542SRalf Baechle select CEVT_R4K 550940f6b48SRalf Baechle select CSRC_R4K 5517cf8053bSRalf Baechle select SYS_HAS_CPU_VR41XX 552377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 553d30a2b47SLinus Walleij select GPIOLIB 5545e83d430SRalf Baechle 555edb6310aSDaniel Lairdconfig NXP_STB220 556edb6310aSDaniel Laird bool "NXP STB220 board" 557edb6310aSDaniel Laird select SOC_PNX833X 558edb6310aSDaniel Laird help 559edb6310aSDaniel Laird Support for NXP Semiconductors STB220 Development Board. 560edb6310aSDaniel Laird 561edb6310aSDaniel Lairdconfig NXP_STB225 562edb6310aSDaniel Laird bool "NXP 225 board" 563edb6310aSDaniel Laird select SOC_PNX833X 564edb6310aSDaniel Laird select SOC_PNX8335 565edb6310aSDaniel Laird help 566edb6310aSDaniel Laird Support for NXP Semiconductors STB225 Development Board. 567edb6310aSDaniel Laird 5689267a30dSMarc St-Jeanconfig PMC_MSP 5699267a30dSMarc St-Jean bool "PMC-Sierra MSP chipsets" 57039d30c13SAnoop P A select CEVT_R4K 57139d30c13SAnoop P A select CSRC_R4K 5729267a30dSMarc St-Jean select DMA_NONCOHERENT 5739267a30dSMarc St-Jean select SWAP_IO_SPACE 5749267a30dSMarc St-Jean select NO_EXCEPT_FILL 5759267a30dSMarc St-Jean select BOOT_RAW 5769267a30dSMarc St-Jean select SYS_HAS_CPU_MIPS32_R1 5779267a30dSMarc St-Jean select SYS_HAS_CPU_MIPS32_R2 5789267a30dSMarc St-Jean select SYS_SUPPORTS_32BIT_KERNEL 5799267a30dSMarc St-Jean select SYS_SUPPORTS_BIG_ENDIAN 580377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 58167e38cf2SRalf Baechle select IRQ_MIPS_CPU 5829267a30dSMarc St-Jean select SERIAL_8250 5839267a30dSMarc St-Jean select SERIAL_8250_CONSOLE 5849296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_MMIO 5859296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 5869267a30dSMarc St-Jean help 5879267a30dSMarc St-Jean This adds support for the PMC-Sierra family of Multi-Service 5889267a30dSMarc St-Jean Processor System-On-A-Chips. These parts include a number 5899267a30dSMarc St-Jean of integrated peripherals, interfaces and DSPs in addition to 5909267a30dSMarc St-Jean a variety of MIPS cores. 5919267a30dSMarc St-Jean 592ae2b5bb6SJohn Crispinconfig RALINK 593ae2b5bb6SJohn Crispin bool "Ralink based machines" 594ae2b5bb6SJohn Crispin select CEVT_R4K 595ae2b5bb6SJohn Crispin select CSRC_R4K 596ae2b5bb6SJohn Crispin select BOOT_RAW 597ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 59867e38cf2SRalf Baechle select IRQ_MIPS_CPU 599ae2b5bb6SJohn Crispin select USE_OF 600ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 601ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 602ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 603ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 604377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 605ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 606ae2b5bb6SJohn Crispin select CLKDEV_LOOKUP 6072a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6082a153f1cSJohn Crispin select RESET_CONTROLLER 609ae2b5bb6SJohn Crispin 6101da177e4SLinus Torvaldsconfig SGI_IP22 6113fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 6120e2794b0SRalf Baechle select FW_ARC 6130e2794b0SRalf Baechle select FW_ARC32 6141da177e4SLinus Torvalds select BOOT_ELF32 61542f77542SRalf Baechle select CEVT_R4K 616940f6b48SRalf Baechle select CSRC_R4K 617e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6181da177e4SLinus Torvalds select DMA_NONCOHERENT 6195e83d430SRalf Baechle select HW_HAS_EISA 620d865bea4SRalf Baechle select I8253 62168de4803SThomas Bogendoerfer select I8259 6221da177e4SLinus Torvalds select IP22_CPU_SCACHE 62367e38cf2SRalf Baechle select IRQ_MIPS_CPU 624aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 625e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 626e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 62736e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 628e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 629e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 630e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6311da177e4SLinus Torvalds select SWAP_IO_SPACE 6327cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6337cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 6342b5e63f6SMartin Michlmayr # 6352b5e63f6SMartin Michlmayr # Disable EARLY_PRINTK for now since it leads to overwritten prom 6362b5e63f6SMartin Michlmayr # memory during early boot on some machines. 6372b5e63f6SMartin Michlmayr # 6382b5e63f6SMartin Michlmayr # See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com 6392b5e63f6SMartin Michlmayr # for a more details discussion 6402b5e63f6SMartin Michlmayr # 6412b5e63f6SMartin Michlmayr # select SYS_HAS_EARLY_PRINTK 642ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 643ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6445e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 645930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6461da177e4SLinus Torvalds help 6471da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 6481da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 6491da177e4SLinus Torvalds that runs on these, say Y here. 6501da177e4SLinus Torvalds 6511da177e4SLinus Torvaldsconfig SGI_IP27 6523fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 6530e2794b0SRalf Baechle select FW_ARC 6540e2794b0SRalf Baechle select FW_ARC64 6555e83d430SRalf Baechle select BOOT_ELF64 656e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 657634286f1SRalf Baechle select DMA_COHERENT 65836a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 6591da177e4SLinus Torvalds select HW_HAS_PCI 660130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 6617cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 662ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6635e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 664d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 6651a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 666930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6671da177e4SLinus Torvalds help 6681da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 6691da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 6701da177e4SLinus Torvalds here. 6711da177e4SLinus Torvalds 672e2defae5SThomas Bogendoerferconfig SGI_IP28 6737d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 6740e2794b0SRalf Baechle select FW_ARC 6750e2794b0SRalf Baechle select FW_ARC64 676e2defae5SThomas Bogendoerfer select BOOT_ELF64 677e2defae5SThomas Bogendoerfer select CEVT_R4K 678e2defae5SThomas Bogendoerfer select CSRC_R4K 679e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 680e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 681e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 68267e38cf2SRalf Baechle select IRQ_MIPS_CPU 683e2defae5SThomas Bogendoerfer select HW_HAS_EISA 684e2defae5SThomas Bogendoerfer select I8253 685e2defae5SThomas Bogendoerfer select I8259 686e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 687e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 6885b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 689e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 690e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 691e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 692e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 693e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 6942b5e63f6SMartin Michlmayr # 6952b5e63f6SMartin Michlmayr # Disable EARLY_PRINTK for now since it leads to overwritten prom 6962b5e63f6SMartin Michlmayr # memory during early boot on some machines. 6972b5e63f6SMartin Michlmayr # 6982b5e63f6SMartin Michlmayr # See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com 6992b5e63f6SMartin Michlmayr # for a more details discussion 7002b5e63f6SMartin Michlmayr # 7012b5e63f6SMartin Michlmayr # select SYS_HAS_EARLY_PRINTK 702e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 703e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 704dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 705e2defae5SThomas Bogendoerfer help 706e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 707e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 708e2defae5SThomas Bogendoerfer 7091da177e4SLinus Torvaldsconfig SGI_IP32 710cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 7110e2794b0SRalf Baechle select FW_ARC 7120e2794b0SRalf Baechle select FW_ARC32 7131da177e4SLinus Torvalds select BOOT_ELF32 71442f77542SRalf Baechle select CEVT_R4K 715940f6b48SRalf Baechle select CSRC_R4K 7161da177e4SLinus Torvalds select DMA_NONCOHERENT 7171da177e4SLinus Torvalds select HW_HAS_PCI 71867e38cf2SRalf Baechle select IRQ_MIPS_CPU 7191da177e4SLinus Torvalds select R5000_CPU_SCACHE 7201da177e4SLinus Torvalds select RM7000_CPU_SCACHE 7217cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 7227cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 7237cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 724dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 725ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7265e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7271da177e4SLinus Torvalds help 7281da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 7291da177e4SLinus Torvalds 730ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 731ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 7325e83d430SRalf Baechle select BOOT_ELF32 7335e83d430SRalf Baechle select DMA_COHERENT 7345e83d430SRalf Baechle select SIBYTE_BCM1120 7355e83d430SRalf Baechle select SWAP_IO_SPACE 7367cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7375e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7385e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7395e83d430SRalf Baechle 740ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 741ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 7425e83d430SRalf Baechle select BOOT_ELF32 7435e83d430SRalf Baechle select DMA_COHERENT 7445e83d430SRalf Baechle select SIBYTE_BCM1120 7455e83d430SRalf Baechle select SWAP_IO_SPACE 7467cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7475e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7485e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7495e83d430SRalf Baechle 7505e83d430SRalf Baechleconfig SIBYTE_CRHONE 7513fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 7525e83d430SRalf Baechle select BOOT_ELF32 7535e83d430SRalf Baechle select DMA_COHERENT 7545e83d430SRalf Baechle select SIBYTE_BCM1125 7555e83d430SRalf Baechle select SWAP_IO_SPACE 7567cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7575e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7585e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 7595e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7605e83d430SRalf Baechle 761ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 762ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 763ade299d8SYoichi Yuasa select BOOT_ELF32 764ade299d8SYoichi Yuasa select DMA_COHERENT 765ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 766ade299d8SYoichi Yuasa select SWAP_IO_SPACE 767ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 768ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 769ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 770ade299d8SYoichi Yuasa 771ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 772ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 773ade299d8SYoichi Yuasa select BOOT_ELF32 774ade299d8SYoichi Yuasa select DMA_COHERENT 775fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 776ade299d8SYoichi Yuasa select SIBYTE_SB1250 777ade299d8SYoichi Yuasa select SWAP_IO_SPACE 778ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 779ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 780ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 781ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 782cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 783ade299d8SYoichi Yuasa 784ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 785ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 786ade299d8SYoichi Yuasa select BOOT_ELF32 787ade299d8SYoichi Yuasa select DMA_COHERENT 788fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 789ade299d8SYoichi Yuasa select SIBYTE_SB1250 790ade299d8SYoichi Yuasa select SWAP_IO_SPACE 791ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 792ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 793ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 794ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 795ade299d8SYoichi Yuasa 796ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 797ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 798ade299d8SYoichi Yuasa select BOOT_ELF32 799ade299d8SYoichi Yuasa select DMA_COHERENT 800ade299d8SYoichi Yuasa select SIBYTE_SB1250 801ade299d8SYoichi Yuasa select SWAP_IO_SPACE 802ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 803ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 804ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 805ade299d8SYoichi Yuasa 806ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 807ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 808ade299d8SYoichi Yuasa select BOOT_ELF32 809ade299d8SYoichi Yuasa select DMA_COHERENT 810ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 811ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 812ade299d8SYoichi Yuasa select SWAP_IO_SPACE 813ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 814ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 815651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 816ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 817cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 818ade299d8SYoichi Yuasa 81914b36af4SThomas Bogendoerferconfig SNI_RM 82014b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 8210e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 8220e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 823aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 8245e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 825*a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 8265e83d430SRalf Baechle select BOOT_ELF32 82742f77542SRalf Baechle select CEVT_R4K 828940f6b48SRalf Baechle select CSRC_R4K 829e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 8305e83d430SRalf Baechle select DMA_NONCOHERENT 8315e83d430SRalf Baechle select GENERIC_ISA_DMA 8328a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 8335e83d430SRalf Baechle select HW_HAS_EISA 8345e83d430SRalf Baechle select HW_HAS_PCI 83567e38cf2SRalf Baechle select IRQ_MIPS_CPU 836d865bea4SRalf Baechle select I8253 8375e83d430SRalf Baechle select I8259 8385e83d430SRalf Baechle select ISA 8394a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 8407cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 8414a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 842c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 8434a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 84436a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 845ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 8467d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 8474a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 8485e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8495e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8501da177e4SLinus Torvalds help 85114b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 85214b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 8535e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 8545e83d430SRalf Baechle support this machine type. 8551da177e4SLinus Torvalds 856edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX 857edcaf1a6SAtsushi Nemoto bool "Toshiba TX39 series based machines" 8585e83d430SRalf Baechle 859edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 860edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 86123fbee9dSRalf Baechle 86273b4390fSRalf Baechleconfig MIKROTIK_RB532 86373b4390fSRalf Baechle bool "Mikrotik RB532 boards" 86473b4390fSRalf Baechle select CEVT_R4K 86573b4390fSRalf Baechle select CSRC_R4K 86673b4390fSRalf Baechle select DMA_NONCOHERENT 86773b4390fSRalf Baechle select HW_HAS_PCI 86867e38cf2SRalf Baechle select IRQ_MIPS_CPU 86973b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 87073b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 87173b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 87273b4390fSRalf Baechle select SWAP_IO_SPACE 87373b4390fSRalf Baechle select BOOT_RAW 874d30a2b47SLinus Walleij select GPIOLIB 875930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 87673b4390fSRalf Baechle help 87773b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 87873b4390fSRalf Baechle based on the IDT RC32434 SoC. 87973b4390fSRalf Baechle 8809ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 8819ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 882a86c7f72SDavid Daney select CEVT_R4K 88334adb28dSRalf Baechle select ARCH_PHYS_ADDR_T_64BIT 884a86c7f72SDavid Daney select DMA_COHERENT 885a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 886a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 887f65aad41SRalf Baechle select EDAC_SUPPORT 888b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 88973569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 89073569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 891a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 8925e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 893e8635b48SDavid Daney select HW_HAS_PCI 894f00e001eSDavid Daney select ZONE_DMA32 895465aaed0SDavid Daney select HOLES_IN_ZONE 896d30a2b47SLinus Walleij select GPIOLIB 8976e511163SDavid Daney select LIBFDT 8986e511163SDavid Daney select USE_OF 8996e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9006e511163SDavid Daney select SYS_SUPPORTS_SMP 9017820b84bSDavid Daney select NR_CPUS_DEFAULT_64 9027820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 903e326479fSAndrew Bresticker select BUILTIN_DTB 9048c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 9053ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 906a86c7f72SDavid Daney help 907a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 908a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 909a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 910a86c7f72SDavid Daney Some of the supported boards are: 911a86c7f72SDavid Daney EBT3000 912a86c7f72SDavid Daney EBH3000 913a86c7f72SDavid Daney EBH3100 914a86c7f72SDavid Daney Thunder 915a86c7f72SDavid Daney Kodama 916a86c7f72SDavid Daney Hikari 917a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 918a86c7f72SDavid Daney 9197f058e85SJayachandran Cconfig NLM_XLR_BOARD 9207f058e85SJayachandran C bool "Netlogic XLR/XLS based systems" 9217f058e85SJayachandran C select BOOT_ELF32 9227f058e85SJayachandran C select NLM_COMMON 9237f058e85SJayachandran C select SYS_HAS_CPU_XLR 9247f058e85SJayachandran C select SYS_SUPPORTS_SMP 9257f058e85SJayachandran C select HW_HAS_PCI 9267f058e85SJayachandran C select SWAP_IO_SPACE 9277f058e85SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9287f058e85SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 92934adb28dSRalf Baechle select ARCH_PHYS_ADDR_T_64BIT 9307f058e85SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9317f058e85SJayachandran C select SYS_SUPPORTS_HIGHMEM 9327f058e85SJayachandran C select DMA_COHERENT 9337f058e85SJayachandran C select NR_CPUS_DEFAULT_32 9347f058e85SJayachandran C select CEVT_R4K 9357f058e85SJayachandran C select CSRC_R4K 93667e38cf2SRalf Baechle select IRQ_MIPS_CPU 937b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9387f058e85SJayachandran C select SYNC_R4K 9397f058e85SJayachandran C select SYS_HAS_EARLY_PRINTK 9408f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 9418f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 9427f058e85SJayachandran C help 9437f058e85SJayachandran C Support for systems based on Netlogic XLR and XLS processors. 9447f058e85SJayachandran C Say Y here if you have a XLR or XLS based board. 9457f058e85SJayachandran C 9461c773ea4SJayachandran Cconfig NLM_XLP_BOARD 9471c773ea4SJayachandran C bool "Netlogic XLP based systems" 9481c773ea4SJayachandran C select BOOT_ELF32 9491c773ea4SJayachandran C select NLM_COMMON 9501c773ea4SJayachandran C select SYS_HAS_CPU_XLP 9511c773ea4SJayachandran C select SYS_SUPPORTS_SMP 9521c773ea4SJayachandran C select HW_HAS_PCI 9531c773ea4SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9541c773ea4SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 95534adb28dSRalf Baechle select ARCH_PHYS_ADDR_T_64BIT 956d30a2b47SLinus Walleij select GPIOLIB 9571c773ea4SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9581c773ea4SJayachandran C select SYS_SUPPORTS_LITTLE_ENDIAN 9591c773ea4SJayachandran C select SYS_SUPPORTS_HIGHMEM 9601c773ea4SJayachandran C select DMA_COHERENT 9611c773ea4SJayachandran C select NR_CPUS_DEFAULT_32 9621c773ea4SJayachandran C select CEVT_R4K 9631c773ea4SJayachandran C select CSRC_R4K 96467e38cf2SRalf Baechle select IRQ_MIPS_CPU 965b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9661c773ea4SJayachandran C select SYNC_R4K 9671c773ea4SJayachandran C select SYS_HAS_EARLY_PRINTK 9682f6528e1SJayachandran C select USE_OF 9698f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 9708f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 9711c773ea4SJayachandran C help 9721c773ea4SJayachandran C This board is based on Netlogic XLP Processor. 9731c773ea4SJayachandran C Say Y here if you have a XLP based board. 9741c773ea4SJayachandran C 9759bc463beSDavid Daneyconfig MIPS_PARAVIRT 9769bc463beSDavid Daney bool "Para-Virtualized guest system" 9779bc463beSDavid Daney select CEVT_R4K 9789bc463beSDavid Daney select CSRC_R4K 9799bc463beSDavid Daney select DMA_COHERENT 9809bc463beSDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 9819bc463beSDavid Daney select SYS_SUPPORTS_32BIT_KERNEL 9829bc463beSDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 9839bc463beSDavid Daney select SYS_SUPPORTS_SMP 9849bc463beSDavid Daney select NR_CPUS_DEFAULT_4 9859bc463beSDavid Daney select SYS_HAS_EARLY_PRINTK 9869bc463beSDavid Daney select SYS_HAS_CPU_MIPS32_R2 9879bc463beSDavid Daney select SYS_HAS_CPU_MIPS64_R2 9889bc463beSDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 9899bc463beSDavid Daney select HW_HAS_PCI 9909bc463beSDavid Daney select SWAP_IO_SPACE 9919bc463beSDavid Daney help 9929bc463beSDavid Daney This option supports guest running under ???? 9939bc463beSDavid Daney 9941da177e4SLinus Torvaldsendchoice 9951da177e4SLinus Torvalds 996e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 9973b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 998d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 999a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 1000e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 10018945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 1002eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 10035e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 10045ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig" 10058ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 10061f21d2bdSBrian Murphysource "arch/mips/lasat/Kconfig" 10072572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1008af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig" 10090f3a05cbSRalf Baechlesource "arch/mips/pmcs-msp71xx/Kconfig" 1010ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 101129c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 101238b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 101322b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 10145e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig" 1015a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 101630ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 101730ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 10187f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig" 1019ae6e7e63SDavid Daneysource "arch/mips/paravirt/Kconfig" 102038b18f72SRalf Baechle 10215e83d430SRalf Baechleendmenu 10225e83d430SRalf Baechle 10231da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 10241da177e4SLinus Torvalds bool 10251da177e4SLinus Torvalds default y 10261da177e4SLinus Torvalds 10271da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 10281da177e4SLinus Torvalds bool 10291da177e4SLinus Torvalds 10303c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 10313c9ee7efSAkinobu Mita bool 10323c9ee7efSAkinobu Mita default y 10333c9ee7efSAkinobu Mita 10341da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 10351da177e4SLinus Torvalds bool 10361da177e4SLinus Torvalds default y 10371da177e4SLinus Torvalds 1038ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 10391cc89038SAtsushi Nemoto bool 10401cc89038SAtsushi Nemoto default y 10411cc89038SAtsushi Nemoto 10421da177e4SLinus Torvalds# 10431da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 10441da177e4SLinus Torvalds# 10450e2794b0SRalf Baechleconfig FW_ARC 10461da177e4SLinus Torvalds bool 10471da177e4SLinus Torvalds 104861ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 104961ed242dSRalf Baechle bool 105061ed242dSRalf Baechle 10519267a30dSMarc St-Jeanconfig BOOT_RAW 10529267a30dSMarc St-Jean bool 10539267a30dSMarc St-Jean 1054217dd11eSRalf Baechleconfig CEVT_BCM1480 1055217dd11eSRalf Baechle bool 1056217dd11eSRalf Baechle 10576457d9fcSYoichi Yuasaconfig CEVT_DS1287 10586457d9fcSYoichi Yuasa bool 10596457d9fcSYoichi Yuasa 10601097c6acSYoichi Yuasaconfig CEVT_GT641XX 10611097c6acSYoichi Yuasa bool 10621097c6acSYoichi Yuasa 106342f77542SRalf Baechleconfig CEVT_R4K 106442f77542SRalf Baechle bool 106542f77542SRalf Baechle 1066217dd11eSRalf Baechleconfig CEVT_SB1250 1067217dd11eSRalf Baechle bool 1068217dd11eSRalf Baechle 1069229f773eSAtsushi Nemotoconfig CEVT_TXX9 1070229f773eSAtsushi Nemoto bool 1071229f773eSAtsushi Nemoto 1072217dd11eSRalf Baechleconfig CSRC_BCM1480 1073217dd11eSRalf Baechle bool 1074217dd11eSRalf Baechle 10754247417dSYoichi Yuasaconfig CSRC_IOASIC 10764247417dSYoichi Yuasa bool 10774247417dSYoichi Yuasa 1078940f6b48SRalf Baechleconfig CSRC_R4K 1079940f6b48SRalf Baechle bool 1080940f6b48SRalf Baechle 1081217dd11eSRalf Baechleconfig CSRC_SB1250 1082217dd11eSRalf Baechle bool 1083217dd11eSRalf Baechle 1084a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1085a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1086a7f4df4eSAlex Smith 1087a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1088d30a2b47SLinus Walleij select GPIOLIB 1089a9aec7feSAtsushi Nemoto bool 1090a9aec7feSAtsushi Nemoto 10910e2794b0SRalf Baechleconfig FW_CFE 1092df78b5c8SAurelien Jarno bool 1093df78b5c8SAurelien Jarno 10944bafad92SFUJITA Tomonoriconfig ARCH_DMA_ADDR_T_64BIT 109534adb28dSRalf Baechle def_bool (HIGHMEM && ARCH_PHYS_ADDR_T_64BIT) || 64BIT 10964bafad92SFUJITA Tomonori 109740e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 109840e084a5SRalf Baechle bool 109940e084a5SRalf Baechle 1100885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT 1101885014bcSFelix Fietkau select DMA_NONCOHERENT 1102885014bcSFelix Fietkau bool 1103885014bcSFelix Fietkau 110420d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 110520d33064SPaul Burton bool 110620d33064SPaul Burton select DMA_MAYBE_COHERENT 110720d33064SPaul Burton 11081da177e4SLinus Torvaldsconfig DMA_COHERENT 11091da177e4SLinus Torvalds bool 11101da177e4SLinus Torvalds 11111da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 11121da177e4SLinus Torvalds bool 1113e1e02b32SFUJITA Tomonori select NEED_DMA_MAP_STATE 11144ce588cdSRalf Baechle 1115e1e02b32SFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 11164ce588cdSRalf Baechle bool 11171da177e4SLinus Torvalds 111836a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11191da177e4SLinus Torvalds bool 11201da177e4SLinus Torvalds 11211b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1122dbb74540SRalf Baechle bool 1123dbb74540SRalf Baechle 11241da177e4SLinus Torvaldsconfig MIPS_BONITO64 11251da177e4SLinus Torvalds bool 11261da177e4SLinus Torvalds 11271da177e4SLinus Torvaldsconfig MIPS_MSC 11281da177e4SLinus Torvalds bool 11291da177e4SLinus Torvalds 11301f21d2bdSBrian Murphyconfig MIPS_NILE4 11311f21d2bdSBrian Murphy bool 11321f21d2bdSBrian Murphy 113339b8d525SRalf Baechleconfig SYNC_R4K 113439b8d525SRalf Baechle bool 113539b8d525SRalf Baechle 1136487d70d0SGabor Juhosconfig MIPS_MACHINE 1137487d70d0SGabor Juhos def_bool n 1138487d70d0SGabor Juhos 1139ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1140d388d685SMaciej W. Rozycki def_bool n 1141d388d685SMaciej W. Rozycki 11424e0748f5SMarkos Chandrasconfig GENERIC_CSUM 11434e0748f5SMarkos Chandras bool 11444e0748f5SMarkos Chandras 11458313da30SRalf Baechleconfig GENERIC_ISA_DMA 11468313da30SRalf Baechle bool 11478313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1148a35bee8aSNamhyung Kim select ISA_DMA_API 11498313da30SRalf Baechle 1150aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1151aa414dffSRalf Baechle bool 11528313da30SRalf Baechle select GENERIC_ISA_DMA 1153aa414dffSRalf Baechle 1154a35bee8aSNamhyung Kimconfig ISA_DMA_API 1155a35bee8aSNamhyung Kim bool 1156a35bee8aSNamhyung Kim 1157465aaed0SDavid Daneyconfig HOLES_IN_ZONE 1158465aaed0SDavid Daney bool 1159465aaed0SDavid Daney 11608c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 11618c530ea3SMatt Redfearn bool 11628c530ea3SMatt Redfearn help 11638c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 11648c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 11658c530ea3SMatt Redfearn to allow access to command line and entropy sources. 11668c530ea3SMatt Redfearn 1167f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT 1168f381bf6dSDavid Daney def_bool y 1169f381bf6dSDavid Daney depends on BPF_JIT && HAVE_CBPF_JIT 1170f381bf6dSDavid Daney 1171f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT 1172f381bf6dSDavid Daney def_bool y 1173f381bf6dSDavid Daney depends on BPF_JIT && HAVE_EBPF_JIT 1174f381bf6dSDavid Daney 1175f381bf6dSDavid Daney 11765e83d430SRalf Baechle# 11776b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 11785e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 11795e83d430SRalf Baechle# choice statement should be more obvious to the user. 11805e83d430SRalf Baechle# 11815e83d430SRalf Baechlechoice 11826b2aac42SMasanari Iida prompt "Endianness selection" 11831da177e4SLinus Torvalds help 11841da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 11855e83d430SRalf Baechle byte order. These modes require different kernels and a different 11863cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 11875e83d430SRalf Baechle particular system but some systems are just as commonly used in the 11883dde6ad8SDavid Sterba one or the other endianness. 11895e83d430SRalf Baechle 11905e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 11915e83d430SRalf Baechle bool "Big endian" 11925e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 11935e83d430SRalf Baechle 11945e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 11955e83d430SRalf Baechle bool "Little endian" 11965e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 11975e83d430SRalf Baechle 11985e83d430SRalf Baechleendchoice 11995e83d430SRalf Baechle 120022b0763aSDavid Daneyconfig EXPORT_UASM 120122b0763aSDavid Daney bool 120222b0763aSDavid Daney 12032116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12042116245eSRalf Baechle bool 12052116245eSRalf Baechle 12065e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 12075e83d430SRalf Baechle bool 12085e83d430SRalf Baechle 12095e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 12105e83d430SRalf Baechle bool 12111da177e4SLinus Torvalds 12129cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS 12139cffd154SDavid Daney bool 12149cffd154SDavid Daney depends on CPU_SUPPORTS_HUGEPAGES && 64BIT 12159cffd154SDavid Daney default y 12169cffd154SDavid Daney 1217aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1218aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1219aa1762f4SDavid Daney 12201da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K 12211da177e4SLinus Torvalds bool 12221da177e4SLinus Torvalds 12239267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 12249267a30dSMarc St-Jean bool 12259267a30dSMarc St-Jean 12269267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 12279267a30dSMarc St-Jean bool 12289267a30dSMarc St-Jean 12298420fd00SAtsushi Nemotoconfig IRQ_TXX9 12308420fd00SAtsushi Nemoto bool 12318420fd00SAtsushi Nemoto 1232d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1233d5ab1a69SYoichi Yuasa bool 1234d5ab1a69SYoichi Yuasa 1235252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 12361da177e4SLinus Torvalds bool 12371da177e4SLinus Torvalds 12389267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 12399267a30dSMarc St-Jean bool 12409267a30dSMarc St-Jean 1241a83860c2SRalf Baechleconfig SOC_EMMA2RH 1242a83860c2SRalf Baechle bool 1243a83860c2SRalf Baechle select CEVT_R4K 1244a83860c2SRalf Baechle select CSRC_R4K 1245a83860c2SRalf Baechle select DMA_NONCOHERENT 124667e38cf2SRalf Baechle select IRQ_MIPS_CPU 1247a83860c2SRalf Baechle select SWAP_IO_SPACE 1248a83860c2SRalf Baechle select SYS_HAS_CPU_R5500 1249a83860c2SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 1250a83860c2SRalf Baechle select SYS_SUPPORTS_64BIT_KERNEL 1251a83860c2SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 1252a83860c2SRalf Baechle 1253edb6310aSDaniel Lairdconfig SOC_PNX833X 1254edb6310aSDaniel Laird bool 1255edb6310aSDaniel Laird select CEVT_R4K 1256edb6310aSDaniel Laird select CSRC_R4K 125767e38cf2SRalf Baechle select IRQ_MIPS_CPU 1258edb6310aSDaniel Laird select DMA_NONCOHERENT 1259edb6310aSDaniel Laird select SYS_HAS_CPU_MIPS32_R2 1260edb6310aSDaniel Laird select SYS_SUPPORTS_32BIT_KERNEL 1261edb6310aSDaniel Laird select SYS_SUPPORTS_LITTLE_ENDIAN 1262edb6310aSDaniel Laird select SYS_SUPPORTS_BIG_ENDIAN 1263377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 1264edb6310aSDaniel Laird select CPU_MIPSR2_IRQ_VI 1265edb6310aSDaniel Laird 1266edb6310aSDaniel Lairdconfig SOC_PNX8335 1267edb6310aSDaniel Laird bool 1268edb6310aSDaniel Laird select SOC_PNX833X 1269edb6310aSDaniel Laird 1270a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1271a7e07b1aSMarkos Chandras bool 1272a7e07b1aSMarkos Chandras 12731da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 12741da177e4SLinus Torvalds bool 12751da177e4SLinus Torvalds 1276e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1277e2defae5SThomas Bogendoerfer bool 1278e2defae5SThomas Bogendoerfer 12795b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 12805b438c44SThomas Bogendoerfer bool 12815b438c44SThomas Bogendoerfer 1282e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1283e2defae5SThomas Bogendoerfer bool 1284e2defae5SThomas Bogendoerfer 1285e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1286e2defae5SThomas Bogendoerfer bool 1287e2defae5SThomas Bogendoerfer 1288e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1289e2defae5SThomas Bogendoerfer bool 1290e2defae5SThomas Bogendoerfer 1291e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1292e2defae5SThomas Bogendoerfer bool 1293e2defae5SThomas Bogendoerfer 1294e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1295e2defae5SThomas Bogendoerfer bool 1296e2defae5SThomas Bogendoerfer 12970e2794b0SRalf Baechleconfig FW_ARC32 12985e83d430SRalf Baechle bool 12995e83d430SRalf Baechle 1300aaa9fad3SPaul Bolleconfig FW_SNIPROM 1301231a35d3SThomas Bogendoerfer bool 1302231a35d3SThomas Bogendoerfer 13031da177e4SLinus Torvaldsconfig BOOT_ELF32 13041da177e4SLinus Torvalds bool 13051da177e4SLinus Torvalds 1306930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1307930beb5aSFlorian Fainelli bool 1308930beb5aSFlorian Fainelli 1309930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1310930beb5aSFlorian Fainelli bool 1311930beb5aSFlorian Fainelli 1312930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1313930beb5aSFlorian Fainelli bool 1314930beb5aSFlorian Fainelli 1315930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1316930beb5aSFlorian Fainelli bool 1317930beb5aSFlorian Fainelli 13181da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 13191da177e4SLinus Torvalds int 1320a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 13215432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 13225432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 13235432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 13241da177e4SLinus Torvalds default "5" 13251da177e4SLinus Torvalds 13261da177e4SLinus Torvaldsconfig HAVE_STD_PC_SERIAL_PORT 13271da177e4SLinus Torvalds bool 13281da177e4SLinus Torvalds 13291da177e4SLinus Torvaldsconfig ARC_CONSOLE 13301da177e4SLinus Torvalds bool "ARC console support" 1331e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 13321da177e4SLinus Torvalds 13331da177e4SLinus Torvaldsconfig ARC_MEMORY 13341da177e4SLinus Torvalds bool 133514b36af4SThomas Bogendoerfer depends on MACH_JAZZ || SNI_RM || SGI_IP32 13361da177e4SLinus Torvalds default y 13371da177e4SLinus Torvalds 13381da177e4SLinus Torvaldsconfig ARC_PROMLIB 13391da177e4SLinus Torvalds bool 1340e2defae5SThomas Bogendoerfer depends on MACH_JAZZ || SNI_RM || SGI_IP22 || SGI_IP28 || SGI_IP32 13411da177e4SLinus Torvalds default y 13421da177e4SLinus Torvalds 13430e2794b0SRalf Baechleconfig FW_ARC64 13441da177e4SLinus Torvalds bool 13451da177e4SLinus Torvalds 13461da177e4SLinus Torvaldsconfig BOOT_ELF64 13471da177e4SLinus Torvalds bool 13481da177e4SLinus Torvalds 13491da177e4SLinus Torvaldsmenu "CPU selection" 13501da177e4SLinus Torvalds 13511da177e4SLinus Torvaldschoice 13521da177e4SLinus Torvalds prompt "CPU type" 13531da177e4SLinus Torvalds default CPU_R4X00 13541da177e4SLinus Torvalds 13550e476d91SHuacai Chenconfig CPU_LOONGSON3 13560e476d91SHuacai Chen bool "Loongson 3 CPU" 13570e476d91SHuacai Chen depends on SYS_HAS_CPU_LOONGSON3 13580e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 13590e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 13600e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 13610e476d91SHuacai Chen select WEAK_ORDERING 13620e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 1363b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 136417c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 1365d30a2b47SLinus Walleij select GPIOLIB 13660e476d91SHuacai Chen help 13670e476d91SHuacai Chen The Loongson 3 processor implements the MIPS64R2 instruction 13680e476d91SHuacai Chen set with many extensions. 13690e476d91SHuacai Chen 13701e820da3SHuacai Chenconfig LOONGSON3_ENHANCEMENT 13711e820da3SHuacai Chen bool "New Loongson 3 CPU Enhancements" 13721e820da3SHuacai Chen default n 13731e820da3SHuacai Chen select CPU_MIPSR2 13741e820da3SHuacai Chen select CPU_HAS_PREFETCH 13751e820da3SHuacai Chen depends on CPU_LOONGSON3 13761e820da3SHuacai Chen help 13771e820da3SHuacai Chen New Loongson 3 CPU (since Loongson-3A R2, as opposed to Loongson-3A 13781e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 13791e820da3SHuacai Chen FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPv2 ASE, User 13801e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 13811e820da3SHuacai Chen Fast TLB refill support, etc. 13821e820da3SHuacai Chen 13831e820da3SHuacai Chen This option enable those enhancements which are not probed at run 13841e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 13851e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 13861e820da3SHuacai Chen new Loongson 3 machines only, please say 'Y' here. 13871e820da3SHuacai Chen 13883702bba5SWu Zhangjinconfig CPU_LOONGSON2E 13893702bba5SWu Zhangjin bool "Loongson 2E" 13903702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 13913702bba5SWu Zhangjin select CPU_LOONGSON2 13922a21c730SFuxin Zhang help 13932a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 13942a21c730SFuxin Zhang with many extensions. 13952a21c730SFuxin Zhang 139625985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 13976f7a251aSWu Zhangjin bonito64. 13986f7a251aSWu Zhangjin 13996f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 14006f7a251aSWu Zhangjin bool "Loongson 2F" 14016f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 14026f7a251aSWu Zhangjin select CPU_LOONGSON2 1403d30a2b47SLinus Walleij select GPIOLIB 14046f7a251aSWu Zhangjin help 14056f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 14066f7a251aSWu Zhangjin with many extensions. 14076f7a251aSWu Zhangjin 14086f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 14096f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 14106f7a251aSWu Zhangjin Loongson2E. 14116f7a251aSWu Zhangjin 1412ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1413ca585cf9SKelvin Cheung bool "Loongson 1B" 1414ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1415ca585cf9SKelvin Cheung select CPU_LOONGSON1 14169ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1417ca585cf9SKelvin Cheung help 1418ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1419ca585cf9SKelvin Cheung release 2 instruction set. 1420ca585cf9SKelvin Cheung 142112e3280bSYang Lingconfig CPU_LOONGSON1C 142212e3280bSYang Ling bool "Loongson 1C" 142312e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 142412e3280bSYang Ling select CPU_LOONGSON1 142512e3280bSYang Ling select LEDS_GPIO_REGISTER 142612e3280bSYang Ling help 142712e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 142812e3280bSYang Ling release 2 instruction set. 142912e3280bSYang Ling 14306e760c8dSRalf Baechleconfig CPU_MIPS32_R1 14316e760c8dSRalf Baechle bool "MIPS32 Release 1" 14327cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 14336e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1434797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1435ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14366e760c8dSRalf Baechle help 14375e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 14381e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14391e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14401e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 14411e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14421e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 14431e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 14441e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 14451e5f1caaSRalf Baechle performance. 14461e5f1caaSRalf Baechle 14471e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 14481e5f1caaSRalf Baechle bool "MIPS32 Release 2" 14497cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 14501e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1451797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1452ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1453a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 14542235a54dSSanjay Lal select HAVE_KVM 14551e5f1caaSRalf Baechle help 14565e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 14576e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14586e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14596e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14606e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14611da177e4SLinus Torvalds 14627fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1463674d10e2SMarkos Chandras bool "MIPS32 Release 6" 14647fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 14657fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 14667fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 14677fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 14687fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 14694e0748f5SMarkos Chandras select GENERIC_CSUM 14707fd08ca5SLeonid Yegoshin select HAVE_KVM 14717fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 14727fd08ca5SLeonid Yegoshin help 14737fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 14747fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 14757fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 14767fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 14777fd08ca5SLeonid Yegoshin 14786e760c8dSRalf Baechleconfig CPU_MIPS64_R1 14796e760c8dSRalf Baechle bool "MIPS64 Release 1" 14807cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1481797798c1SRalf Baechle select CPU_HAS_PREFETCH 1482ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1483ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1484ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14859cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 14866e760c8dSRalf Baechle help 14876e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 14886e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 14896e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 14906e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14916e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 14921e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 14931e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 14941e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 14951e5f1caaSRalf Baechle performance. 14961e5f1caaSRalf Baechle 14971e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 14981e5f1caaSRalf Baechle bool "MIPS64 Release 2" 14997cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1500797798c1SRalf Baechle select CPU_HAS_PREFETCH 15011e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 15021e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1503ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15049cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1505a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 150640a2df49SJames Hogan select HAVE_KVM 15071e5f1caaSRalf Baechle help 15081e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 15091e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15101e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15111e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15121e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15131da177e4SLinus Torvalds 15147fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1515674d10e2SMarkos Chandras bool "MIPS64 Release 6" 15167fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 15177fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 15187fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15197fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 15207fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 15217fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15224e0748f5SMarkos Chandras select GENERIC_CSUM 15232e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 152440a2df49SJames Hogan select HAVE_KVM 15257fd08ca5SLeonid Yegoshin help 15267fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15277fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 15287fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 15297fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 15307fd08ca5SLeonid Yegoshin 15311da177e4SLinus Torvaldsconfig CPU_R3000 15321da177e4SLinus Torvalds bool "R3000" 15337cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1534f7062ddbSRalf Baechle select CPU_HAS_WB 1535ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1536797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15371da177e4SLinus Torvalds help 15381da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 15391da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 15401da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 15411da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 15421da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 15431da177e4SLinus Torvalds try to recompile with R3000. 15441da177e4SLinus Torvalds 15451da177e4SLinus Torvaldsconfig CPU_TX39XX 15461da177e4SLinus Torvalds bool "R39XX" 15477cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX39XX 1548ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 15491da177e4SLinus Torvalds 15501da177e4SLinus Torvaldsconfig CPU_VR41XX 15511da177e4SLinus Torvalds bool "R41xx" 15527cf8053bSRalf Baechle depends on SYS_HAS_CPU_VR41XX 1553ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1554ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 15551da177e4SLinus Torvalds help 15565e83d430SRalf Baechle The options selects support for the NEC VR4100 series of processors. 15571da177e4SLinus Torvalds Only choose this option if you have one of these processors as a 15581da177e4SLinus Torvalds kernel built with this option will not run on any other type of 15591da177e4SLinus Torvalds processor or vice versa. 15601da177e4SLinus Torvalds 15611da177e4SLinus Torvaldsconfig CPU_R4300 15621da177e4SLinus Torvalds bool "R4300" 15637cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4300 1564ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1565ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 15661da177e4SLinus Torvalds help 15671da177e4SLinus Torvalds MIPS Technologies R4300-series processors. 15681da177e4SLinus Torvalds 15691da177e4SLinus Torvaldsconfig CPU_R4X00 15701da177e4SLinus Torvalds bool "R4x00" 15717cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1572ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1573ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1574970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15751da177e4SLinus Torvalds help 15761da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 15771da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 15781da177e4SLinus Torvalds 15791da177e4SLinus Torvaldsconfig CPU_TX49XX 15801da177e4SLinus Torvalds bool "R49XX" 15817cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1582de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1583ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1584ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1585970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15861da177e4SLinus Torvalds 15871da177e4SLinus Torvaldsconfig CPU_R5000 15881da177e4SLinus Torvalds bool "R5000" 15897cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1590ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1591ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1592970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15931da177e4SLinus Torvalds help 15941da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 15951da177e4SLinus Torvalds 15961da177e4SLinus Torvaldsconfig CPU_R5432 15971da177e4SLinus Torvalds bool "R5432" 15987cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5432 15995e83d430SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 16005e83d430SRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1601970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16021da177e4SLinus Torvalds 1603542c1020SShinya Kuribayashiconfig CPU_R5500 1604542c1020SShinya Kuribayashi bool "R5500" 1605542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1606542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1607542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 16089cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1609542c1020SShinya Kuribayashi help 1610542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1611542c1020SShinya Kuribayashi instruction set. 1612542c1020SShinya Kuribayashi 16131da177e4SLinus Torvaldsconfig CPU_NEVADA 16141da177e4SLinus Torvalds bool "RM52xx" 16157cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1616ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1617ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1618970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16191da177e4SLinus Torvalds help 16201da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 16211da177e4SLinus Torvalds 16221da177e4SLinus Torvaldsconfig CPU_R8000 16231da177e4SLinus Torvalds bool "R8000" 16247cf8053bSRalf Baechle depends on SYS_HAS_CPU_R8000 16255e83d430SRalf Baechle select CPU_HAS_PREFETCH 1626ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 16271da177e4SLinus Torvalds help 16281da177e4SLinus Torvalds MIPS Technologies R8000 processors. Note these processors are 16291da177e4SLinus Torvalds uncommon and the support for them is incomplete. 16301da177e4SLinus Torvalds 16311da177e4SLinus Torvaldsconfig CPU_R10000 16321da177e4SLinus Torvalds bool "R10000" 16337cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 16345e83d430SRalf Baechle select CPU_HAS_PREFETCH 1635ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1636ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1637797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1638970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16391da177e4SLinus Torvalds help 16401da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 16411da177e4SLinus Torvalds 16421da177e4SLinus Torvaldsconfig CPU_RM7000 16431da177e4SLinus Torvalds bool "RM7000" 16447cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 16455e83d430SRalf Baechle select CPU_HAS_PREFETCH 1646ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1647ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1648797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1649970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16501da177e4SLinus Torvalds 16511da177e4SLinus Torvaldsconfig CPU_SB1 16521da177e4SLinus Torvalds bool "SB1" 16537cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1654ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1655ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1656797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1657970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16580004a9dfSRalf Baechle select WEAK_ORDERING 16591da177e4SLinus Torvalds 1660a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1661a86c7f72SDavid Daney bool "Cavium Octeon processor" 16625e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1663a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1664a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1665a86c7f72SDavid Daney select WEAK_ORDERING 1666a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 16679cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1668df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1669df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1670930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 16710ae3abcdSJames Hogan select HAVE_KVM 1672a86c7f72SDavid Daney help 1673a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1674a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1675a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1676a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1677a86c7f72SDavid Daney 1678cd746249SJonas Gorskiconfig CPU_BMIPS 1679cd746249SJonas Gorski bool "Broadcom BMIPS" 1680cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1681cd746249SJonas Gorski select CPU_MIPS32 1682fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1683cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1684cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1685cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1686cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1687cd746249SJonas Gorski select DMA_NONCOHERENT 168867e38cf2SRalf Baechle select IRQ_MIPS_CPU 1689cd746249SJonas Gorski select SWAP_IO_SPACE 1690cd746249SJonas Gorski select WEAK_ORDERING 1691c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 169269aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1693a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1694a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1695c1c0c461SKevin Cernekee help 1696fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1697c1c0c461SKevin Cernekee 16987f058e85SJayachandran Cconfig CPU_XLR 16997f058e85SJayachandran C bool "Netlogic XLR SoC" 17007f058e85SJayachandran C depends on SYS_HAS_CPU_XLR 17017f058e85SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17027f058e85SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17037f058e85SJayachandran C select CPU_SUPPORTS_HIGHMEM 1704970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17057f058e85SJayachandran C select WEAK_ORDERING 17067f058e85SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17077f058e85SJayachandran C help 17087f058e85SJayachandran C Netlogic Microsystems XLR/XLS processors. 17091c773ea4SJayachandran C 17101c773ea4SJayachandran Cconfig CPU_XLP 17111c773ea4SJayachandran C bool "Netlogic XLP SoC" 17121c773ea4SJayachandran C depends on SYS_HAS_CPU_XLP 17131c773ea4SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17141c773ea4SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17151c773ea4SJayachandran C select CPU_SUPPORTS_HIGHMEM 17161c773ea4SJayachandran C select WEAK_ORDERING 17171c773ea4SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17181c773ea4SJayachandran C select CPU_HAS_PREFETCH 1719d6504846SJayachandran C select CPU_MIPSR2 1720ddba6833SPrem Mallappa select CPU_SUPPORTS_HUGEPAGES 17212db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 17221c773ea4SJayachandran C help 17231c773ea4SJayachandran C Netlogic Microsystems XLP processors. 17241da177e4SLinus Torvaldsendchoice 17251da177e4SLinus Torvalds 1726a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1727a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1728a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 17297fd08ca5SLeonid Yegoshin depends on CPU_MIPS32_R2 || CPU_MIPS32_R6 1730a6e18781SLeonid Yegoshin help 1731a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1732a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1733a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1734a6e18781SLeonid Yegoshin 1735a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1736a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1737a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1738a6e18781SLeonid Yegoshin select EVA 1739a6e18781SLeonid Yegoshin default y 1740a6e18781SLeonid Yegoshin help 1741a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1742a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1743a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1744a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1745a6e18781SLeonid Yegoshin 1746c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1747c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1748c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1749c5b36783SSteven J. Hill depends on CPU_MIPS32_R2 1750c5b36783SSteven J. Hill help 1751c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1752c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1753c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1754c5b36783SSteven J. Hill 1755c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1756c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1757c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1758c5b36783SSteven J. Hill depends on !EVA 1759c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1760c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1761c5b36783SSteven J. Hill select XPA 1762c5b36783SSteven J. Hill select HIGHMEM 1763c5b36783SSteven J. Hill select ARCH_PHYS_ADDR_T_64BIT 1764c5b36783SSteven J. Hill default n 1765c5b36783SSteven J. Hill help 1766c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1767c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1768c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1769c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1770c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1771c5b36783SSteven J. Hill If unsure, say 'N' here. 1772c5b36783SSteven J. Hill 1773622844bfSWu Zhangjinif CPU_LOONGSON2F 1774622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1775622844bfSWu Zhangjin bool 1776622844bfSWu Zhangjin 1777622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1778622844bfSWu Zhangjin bool 1779622844bfSWu Zhangjin 1780622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1781622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1782622844bfSWu Zhangjin default y 1783622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1784622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1785622844bfSWu Zhangjin help 1786622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1787622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1788622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1789622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1790622844bfSWu Zhangjin 1791622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1792622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1793622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1794622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1795622844bfSWu Zhangjin systems. 1796622844bfSWu Zhangjin 1797622844bfSWu Zhangjin If unsure, please say Y. 1798622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1799622844bfSWu Zhangjin 18001b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 18011b93b3c3SWu Zhangjin bool 18021b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 18031b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 180431c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 18051b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1806fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 18074e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 18081b93b3c3SWu Zhangjin 18091b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 18101b93b3c3SWu Zhangjin bool 18111b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 18121b93b3c3SWu Zhangjin 1813dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1814dbb98314SAlban Bedel bool 1815dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1816dbb98314SAlban Bedel 18173702bba5SWu Zhangjinconfig CPU_LOONGSON2 18183702bba5SWu Zhangjin bool 18193702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 18203702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 18213702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1822970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 18233702bba5SWu Zhangjin 1824ca585cf9SKelvin Cheungconfig CPU_LOONGSON1 1825ca585cf9SKelvin Cheung bool 1826ca585cf9SKelvin Cheung select CPU_MIPS32 1827ca585cf9SKelvin Cheung select CPU_MIPSR2 1828ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1829ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1830ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1831f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1832ca585cf9SKelvin Cheung 1833fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 183404fa8bf7SJonas Gorski select SMP_UP if SMP 18351bbb6c1bSKevin Cernekee bool 1836cd746249SJonas Gorski 1837cd746249SJonas Gorskiconfig CPU_BMIPS4350 1838cd746249SJonas Gorski bool 1839cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1840cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1841cd746249SJonas Gorski 1842cd746249SJonas Gorskiconfig CPU_BMIPS4380 1843cd746249SJonas Gorski bool 1844bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1845cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1846cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1847b4720809SFlorian Fainelli select CPU_HAS_RIXI 1848cd746249SJonas Gorski 1849cd746249SJonas Gorskiconfig CPU_BMIPS5000 1850cd746249SJonas Gorski bool 1851cd746249SJonas Gorski select MIPS_CPU_SCACHE 1852bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1853cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1854cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1855b4720809SFlorian Fainelli select CPU_HAS_RIXI 18561bbb6c1bSKevin Cernekee 18570e476d91SHuacai Chenconfig SYS_HAS_CPU_LOONGSON3 18580e476d91SHuacai Chen bool 18590e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1860b2edcfc8SHuacai Chen select CPU_HAS_RIXI 18610e476d91SHuacai Chen 18623702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 18632a21c730SFuxin Zhang bool 18642a21c730SFuxin Zhang 18656f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 18666f7a251aSWu Zhangjin bool 186755045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 186855045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 186922f1fdfdSWu Zhangjin select CPU_SUPPORTS_UNCACHED_ACCELERATED 18706f7a251aSWu Zhangjin 1871ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1872ca585cf9SKelvin Cheung bool 1873ca585cf9SKelvin Cheung 187412e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 187512e3280bSYang Ling bool 187612e3280bSYang Ling 18777cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 18787cf8053bSRalf Baechle bool 18797cf8053bSRalf Baechle 18807cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 18817cf8053bSRalf Baechle bool 18827cf8053bSRalf Baechle 1883a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 1884a6e18781SLeonid Yegoshin bool 1885a6e18781SLeonid Yegoshin 1886c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 1887c5b36783SSteven J. Hill bool 1888c5b36783SSteven J. Hill 18897fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 18907fd08ca5SLeonid Yegoshin bool 18917fd08ca5SLeonid Yegoshin 18927cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 18937cf8053bSRalf Baechle bool 18947cf8053bSRalf Baechle 18957cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 18967cf8053bSRalf Baechle bool 18977cf8053bSRalf Baechle 18987fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 18997fd08ca5SLeonid Yegoshin bool 19007fd08ca5SLeonid Yegoshin 19017cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 19027cf8053bSRalf Baechle bool 19037cf8053bSRalf Baechle 19047cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX 19057cf8053bSRalf Baechle bool 19067cf8053bSRalf Baechle 19077cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX 19087cf8053bSRalf Baechle bool 19097cf8053bSRalf Baechle 19107cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4300 19117cf8053bSRalf Baechle bool 19127cf8053bSRalf Baechle 19137cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 19147cf8053bSRalf Baechle bool 19157cf8053bSRalf Baechle 19167cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 19177cf8053bSRalf Baechle bool 19187cf8053bSRalf Baechle 19197cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 19207cf8053bSRalf Baechle bool 19217cf8053bSRalf Baechle 19227cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5432 19237cf8053bSRalf Baechle bool 19247cf8053bSRalf Baechle 1925542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 1926542c1020SShinya Kuribayashi bool 1927542c1020SShinya Kuribayashi 19287cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 19297cf8053bSRalf Baechle bool 19307cf8053bSRalf Baechle 19317cf8053bSRalf Baechleconfig SYS_HAS_CPU_R8000 19327cf8053bSRalf Baechle bool 19337cf8053bSRalf Baechle 19347cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 19357cf8053bSRalf Baechle bool 19367cf8053bSRalf Baechle 19377cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 19387cf8053bSRalf Baechle bool 19397cf8053bSRalf Baechle 19407cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 19417cf8053bSRalf Baechle bool 19427cf8053bSRalf Baechle 19435e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 19445e683389SDavid Daney bool 19455e683389SDavid Daney 1946cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 1947c1c0c461SKevin Cernekee bool 1948c1c0c461SKevin Cernekee 1949fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 1950c1c0c461SKevin Cernekee bool 1951cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1952c1c0c461SKevin Cernekee 1953c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 1954c1c0c461SKevin Cernekee bool 1955cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1956c1c0c461SKevin Cernekee 1957c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 1958c1c0c461SKevin Cernekee bool 1959cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1960c1c0c461SKevin Cernekee 1961c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 1962c1c0c461SKevin Cernekee bool 1963cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1964c1c0c461SKevin Cernekee 19657f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR 19667f058e85SJayachandran C bool 19677f058e85SJayachandran C 19681c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP 19691c773ea4SJayachandran C bool 19701c773ea4SJayachandran C 1971b6911bbaSPaul Burtonconfig MIPS_MALTA_PM 1972b6911bbaSPaul Burton depends on MIPS_MALTA 1973b6911bbaSPaul Burton depends on PCI 1974b6911bbaSPaul Burton bool 1975b6911bbaSPaul Burton default y 1976b6911bbaSPaul Burton 197717099b11SRalf Baechle# 197817099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 197917099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 198017099b11SRalf Baechle# 19810004a9dfSRalf Baechleconfig WEAK_ORDERING 19820004a9dfSRalf Baechle bool 198317099b11SRalf Baechle 198417099b11SRalf Baechle# 198517099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 198617099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 198717099b11SRalf Baechle# 198817099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 198917099b11SRalf Baechle bool 19905e83d430SRalf Baechleendmenu 19915e83d430SRalf Baechle 19925e83d430SRalf Baechle# 19935e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 19945e83d430SRalf Baechle# 19955e83d430SRalf Baechleconfig CPU_MIPS32 19965e83d430SRalf Baechle bool 19977fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6 19985e83d430SRalf Baechle 19995e83d430SRalf Baechleconfig CPU_MIPS64 20005e83d430SRalf Baechle bool 20017fd08ca5SLeonid Yegoshin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6 20025e83d430SRalf Baechle 20035e83d430SRalf Baechle# 2004c09b47d8SChris Dearman# These two indicate the revision of the architecture, either Release 1 or Release 2 20055e83d430SRalf Baechle# 20065e83d430SRalf Baechleconfig CPU_MIPSR1 20075e83d430SRalf Baechle bool 20085e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 20095e83d430SRalf Baechle 20105e83d430SRalf Baechleconfig CPU_MIPSR2 20115e83d430SRalf Baechle bool 2012a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 20138256b17eSFlorian Fainelli select CPU_HAS_RIXI 2014a7e07b1aSMarkos Chandras select MIPS_SPRAM 20155e83d430SRalf Baechle 20167fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 20177fd08ca5SLeonid Yegoshin bool 20187fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 20198256b17eSFlorian Fainelli select CPU_HAS_RIXI 202087321fddSPaul Burton select HAVE_ARCH_BITREVERSE 20212db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 2022a7e07b1aSMarkos Chandras select MIPS_SPRAM 20235e83d430SRalf Baechle 2024a6e18781SLeonid Yegoshinconfig EVA 2025a6e18781SLeonid Yegoshin bool 2026a6e18781SLeonid Yegoshin 2027c5b36783SSteven J. Hillconfig XPA 2028c5b36783SSteven J. Hill bool 2029c5b36783SSteven J. Hill 20305e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 20315e83d430SRalf Baechle bool 20325e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 20335e83d430SRalf Baechle bool 20345e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 20355e83d430SRalf Baechle bool 20365e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 20375e83d430SRalf Baechle bool 203855045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 203955045ff5SWu Zhangjin bool 204055045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 204155045ff5SWu Zhangjin bool 20429cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 20439cffd154SDavid Daney bool 204422f1fdfdSWu Zhangjinconfig CPU_SUPPORTS_UNCACHED_ACCELERATED 204522f1fdfdSWu Zhangjin bool 204682622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 204782622284SDavid Daney bool 2048cebf8c0fSPaul Burton default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP 20495e83d430SRalf Baechle 20508192c9eaSDavid Daney# 20518192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 20528192c9eaSDavid Daney# 20538192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 20548192c9eaSDavid Daney bool 2055679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 20568192c9eaSDavid Daney 20575e83d430SRalf Baechlemenu "Kernel type" 20585e83d430SRalf Baechle 20595e83d430SRalf Baechlechoice 20605e83d430SRalf Baechle prompt "Kernel code model" 20615e83d430SRalf Baechle help 20625e83d430SRalf Baechle You should only select this option if you have a workload that 20635e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 20645e83d430SRalf Baechle large memory. You will only be presented a single option in this 20655e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 20665e83d430SRalf Baechle 20675e83d430SRalf Baechleconfig 32BIT 20685e83d430SRalf Baechle bool "32-bit kernel" 20695e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 20705e83d430SRalf Baechle select TRAD_SIGNALS 20715e83d430SRalf Baechle help 20725e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2073f17c4ca3SRalf Baechle 20745e83d430SRalf Baechleconfig 64BIT 20755e83d430SRalf Baechle bool "64-bit kernel" 20765e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 20775e83d430SRalf Baechle help 20785e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 20795e83d430SRalf Baechle 20805e83d430SRalf Baechleendchoice 20815e83d430SRalf Baechle 20822235a54dSSanjay Lalconfig KVM_GUEST 20832235a54dSSanjay Lal bool "KVM Guest Kernel" 2084f2a5b1d7SJames Hogan depends on BROKEN_ON_SMP 20852235a54dSSanjay Lal help 2086caa1faa7SJames Hogan Select this option if building a guest kernel for KVM (Trap & Emulate) 2087caa1faa7SJames Hogan mode. 20882235a54dSSanjay Lal 2089eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ 2090eda3d33cSJames Hogan int "Count/Compare Timer Frequency (MHz)" 20912235a54dSSanjay Lal depends on KVM_GUEST 2092eda3d33cSJames Hogan default 100 20932235a54dSSanjay Lal help 2094eda3d33cSJames Hogan Set this to non-zero if building a guest kernel for KVM to skip RTC 2095eda3d33cSJames Hogan emulation when determining guest CPU Frequency. Instead, the guest's 2096eda3d33cSJames Hogan timer frequency is specified directly. 20972235a54dSSanjay Lal 20981e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 20991e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 21001e321fa9SLeonid Yegoshin depends on 64BIT 21011e321fa9SLeonid Yegoshin help 21023377e227SAlex Belits Support a maximum at least 48 bits of application virtual 21033377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 21043377e227SAlex Belits For page sizes 16k and above, this option results in a small 21053377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 21063377e227SAlex Belits level of page tables is added which imposes both a memory 21073377e227SAlex Belits overhead as well as slower TLB fault handling. 21083377e227SAlex Belits 21091e321fa9SLeonid Yegoshin If unsure, say N. 21101e321fa9SLeonid Yegoshin 21111da177e4SLinus Torvaldschoice 21121da177e4SLinus Torvalds prompt "Kernel page size" 21131da177e4SLinus Torvalds default PAGE_SIZE_4KB 21141da177e4SLinus Torvalds 21151da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 21161da177e4SLinus Torvalds bool "4kB" 21170e476d91SHuacai Chen depends on !CPU_LOONGSON2 && !CPU_LOONGSON3 21181da177e4SLinus Torvalds help 21191da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 21201da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 21211da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 21221da177e4SLinus Torvalds recommended for low memory systems. 21231da177e4SLinus Torvalds 21241da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 21251da177e4SLinus Torvalds bool "8kB" 21267d60717eSKees Cook depends on CPU_R8000 || CPU_CAVIUM_OCTEON 21271e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 21281da177e4SLinus Torvalds help 21291da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 21301da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2131c52399beSRalf Baechle only on R8000 and cnMIPS processors. Note that you will need a 2132c52399beSRalf Baechle suitable Linux distribution to support this. 21331da177e4SLinus Torvalds 21341da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 21351da177e4SLinus Torvalds bool "16kB" 2136714bfad6SRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX 21371da177e4SLinus Torvalds help 21381da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 21391da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2140714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2141714bfad6SRalf Baechle Linux distribution to support this. 21421da177e4SLinus Torvalds 2143c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2144c52399beSRalf Baechle bool "32kB" 2145c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 21461e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2147c52399beSRalf Baechle help 2148c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2149c52399beSRalf Baechle the price of higher memory consumption. This option is available 2150c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2151c52399beSRalf Baechle distribution to support this. 2152c52399beSRalf Baechle 21531da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 21541da177e4SLinus Torvalds bool "64kB" 21553b2db173SPaul Burton depends on !CPU_R3000 && !CPU_TX39XX 21561da177e4SLinus Torvalds help 21571da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 21581da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 21591da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2160714bfad6SRalf Baechle writing this option is still high experimental. 21611da177e4SLinus Torvalds 21621da177e4SLinus Torvaldsendchoice 21631da177e4SLinus Torvalds 2164c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER 2165c9bace7cSDavid Daney int "Maximum zone order" 2166e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2167e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2168e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2169e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2170e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2171e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2172c9bace7cSDavid Daney range 11 64 2173c9bace7cSDavid Daney default "11" 2174c9bace7cSDavid Daney help 2175c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2176c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2177c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2178c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2179c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2180c9bace7cSDavid Daney increase this value. 2181c9bace7cSDavid Daney 2182c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2183c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2184c9bace7cSDavid Daney 2185c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2186c9bace7cSDavid Daney when choosing a value for this option. 2187c9bace7cSDavid Daney 21881da177e4SLinus Torvaldsconfig BOARD_SCACHE 21891da177e4SLinus Torvalds bool 21901da177e4SLinus Torvalds 21911da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 21921da177e4SLinus Torvalds bool 21931da177e4SLinus Torvalds select BOARD_SCACHE 21941da177e4SLinus Torvalds 21959318c51aSChris Dearman# 21969318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 21979318c51aSChris Dearman# 21989318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 21999318c51aSChris Dearman bool 22009318c51aSChris Dearman select BOARD_SCACHE 22019318c51aSChris Dearman 22021da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 22031da177e4SLinus Torvalds bool 22041da177e4SLinus Torvalds select BOARD_SCACHE 22051da177e4SLinus Torvalds 22061da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 22071da177e4SLinus Torvalds bool 22081da177e4SLinus Torvalds select BOARD_SCACHE 22091da177e4SLinus Torvalds 22101da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 22111da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 22121da177e4SLinus Torvalds depends on CPU_SB1 22131da177e4SLinus Torvalds help 22141da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 22151da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 22161da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 22171da177e4SLinus Torvalds 22181da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2219c8094b53SRalf Baechle bool 22201da177e4SLinus Torvalds 22213165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 22223165c846SFlorian Fainelli bool 22233b2db173SPaul Burton default y if !(CPU_R3000 || CPU_R8000 || CPU_TX39XX) 22243165c846SFlorian Fainelli 222591405eb6SFlorian Fainelliconfig CPU_R4K_FPU 222691405eb6SFlorian Fainelli bool 2227a2aea699SPaul Burton default y if !(CPU_R3000 || CPU_TX39XX) 222891405eb6SFlorian Fainelli 222962cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 223062cedc4fSFlorian Fainelli bool 223162cedc4fSFlorian Fainelli default y if !(CPU_R3000 || CPU_R8000 || CPU_SB1 || CPU_TX39XX || CPU_CAVIUM_OCTEON) 223262cedc4fSFlorian Fainelli 223359d6ab86SRalf Baechleconfig MIPS_MT_SMP 2234a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 22355cbf9688SPaul Burton default y 2236527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 223759d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2238d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2239c080faa5SSteven J. Hill select SYNC_R4K 224059d6ab86SRalf Baechle select MIPS_MT 224159d6ab86SRalf Baechle select SMP 224287353d8aSRalf Baechle select SMP_UP 2243c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2244c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2245399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 224659d6ab86SRalf Baechle help 2247c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2248c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2249c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2250c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2251c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 225259d6ab86SRalf Baechle 2253f41ae0b2SRalf Baechleconfig MIPS_MT 2254f41ae0b2SRalf Baechle bool 2255f41ae0b2SRalf Baechle 22560ab7aefcSRalf Baechleconfig SCHED_SMT 22570ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 22580ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 22590ab7aefcSRalf Baechle default n 22600ab7aefcSRalf Baechle help 22610ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 22620ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 22630ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 22640ab7aefcSRalf Baechle 22650ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 22660ab7aefcSRalf Baechle bool 22670ab7aefcSRalf Baechle 2268f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2269f41ae0b2SRalf Baechle bool 2270f41ae0b2SRalf Baechle 2271f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2272f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2273f088fc84SRalf Baechle default y 2274b633648cSRalf Baechle depends on MIPS_MT_SMP 227507cc0c9eSRalf Baechle 2276b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2277b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 22789eaa9a82SPaul Burton depends on CPU_MIPSR6 2279b0a668fbSLeonid Yegoshin default y 2280b0a668fbSLeonid Yegoshin help 2281b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2282b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 228307edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2284b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2285b0a668fbSLeonid Yegoshin final kernel image. 2286b0a668fbSLeonid Yegoshin 228707cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 228807cc0c9eSRalf Baechle bool "VPE loader support." 2289704e6460SMarkos Chandras depends on SYS_SUPPORTS_MULTITHREADING && MODULES 229007cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 229107cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 229207cc0c9eSRalf Baechle select MIPS_MT 229307cc0c9eSRalf Baechle help 229407cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 229507cc0c9eSRalf Baechle onto another VPE and running it. 2296f088fc84SRalf Baechle 229717a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 229817a1d523SDeng-Cheng Zhu bool 229917a1d523SDeng-Cheng Zhu default "y" 230017a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 230117a1d523SDeng-Cheng Zhu 23021a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 23031a2a6d7eSDeng-Cheng Zhu bool 23041a2a6d7eSDeng-Cheng Zhu default "y" 23051a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 23061a2a6d7eSDeng-Cheng Zhu 2307e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2308e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2309e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2310e01402b1SRalf Baechle default y 2311e01402b1SRalf Baechle help 2312e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2313e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2314e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2315e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2316e01402b1SRalf Baechle 2317e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2318e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2319e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 23205e83d430SRalf Baechle help 2321e01402b1SRalf Baechle 2322da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2323da615cf6SDeng-Cheng Zhu bool 2324da615cf6SDeng-Cheng Zhu default "y" 2325da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2326da615cf6SDeng-Cheng Zhu 23272c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 23282c973ef0SDeng-Cheng Zhu bool 23292c973ef0SDeng-Cheng Zhu default "y" 23302c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 23312c973ef0SDeng-Cheng Zhu 23324a16ff4cSRalf Baechleconfig MIPS_CMP 23335cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 23345676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2335b10b43baSMarkos Chandras select SMP 2336eb9b5141STim Anderson select SYNC_R4K 2337b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 23384a16ff4cSRalf Baechle select WEAK_ORDERING 23394a16ff4cSRalf Baechle default n 23404a16ff4cSRalf Baechle help 2341044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2342044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2343044505c7SPaul Burton its ability to start secondary CPUs. 23444a16ff4cSRalf Baechle 23455cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 23465cac93b3SPaul Burton instead of this. 23475cac93b3SPaul Burton 23480ee958e1SPaul Burtonconfig MIPS_CPS 23490ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 23505a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 23510ee958e1SPaul Burton select MIPS_CM 23521d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 23530ee958e1SPaul Burton select SMP 23540ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 23551d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2356c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 23570ee958e1SPaul Burton select SYS_SUPPORTS_SMP 23580ee958e1SPaul Burton select WEAK_ORDERING 23590ee958e1SPaul Burton help 23600ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 23610ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 23620ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 23630ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 23640ee958e1SPaul Burton support is unavailable. 23650ee958e1SPaul Burton 23663179d37eSPaul Burtonconfig MIPS_CPS_PM 236739a59593SMarkos Chandras depends on MIPS_CPS 23683179d37eSPaul Burton bool 23693179d37eSPaul Burton 23709f98f3ddSPaul Burtonconfig MIPS_CM 23719f98f3ddSPaul Burton bool 23723c9b4166SPaul Burton select MIPS_CPC 23739f98f3ddSPaul Burton 23749c38cf44SPaul Burtonconfig MIPS_CPC 23759c38cf44SPaul Burton bool 23762600990eSRalf Baechle 23771da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 23781da177e4SLinus Torvalds bool 23791da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 23801da177e4SLinus Torvalds default y 23811da177e4SLinus Torvalds 23821da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 23831da177e4SLinus Torvalds bool 23841da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 23851da177e4SLinus Torvalds default y 23861da177e4SLinus Torvalds 23872235a54dSSanjay Lal 238860ec6571Spascal@pabr.orgconfig ARCH_PHYS_ADDR_T_64BIT 238934adb28dSRalf Baechle bool 239060ec6571Spascal@pabr.org 23919e2b5372SMarkos Chandraschoice 23929e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 23939e2b5372SMarkos Chandras 23949e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 23959e2b5372SMarkos Chandras bool "None" 23969e2b5372SMarkos Chandras help 23979e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 23989e2b5372SMarkos Chandras 23999693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 24009693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 24019e2b5372SMarkos Chandras bool "SmartMIPS" 24029693a853SFranck Bui-Huu help 24039693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 24049693a853SFranck Bui-Huu increased security at both hardware and software level for 24059693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 24069693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 24079693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 24089693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 24099693a853SFranck Bui-Huu here. 24109693a853SFranck Bui-Huu 2411bce86083SSteven J. Hillconfig CPU_MICROMIPS 24127fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 24139e2b5372SMarkos Chandras bool "microMIPS" 2414bce86083SSteven J. Hill help 2415bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2416bce86083SSteven J. Hill microMIPS ISA 2417bce86083SSteven J. Hill 24189e2b5372SMarkos Chandrasendchoice 24199e2b5372SMarkos Chandras 2420a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 24210ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2422a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 24232a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2424a5e9a69eSPaul Burton help 2425a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2426a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 24271db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 24281db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 24291db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 24301db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 24311db1af84SPaul Burton the size & complexity of your kernel. 2432a5e9a69eSPaul Burton 2433a5e9a69eSPaul Burton If unsure, say Y. 2434a5e9a69eSPaul Burton 24351da177e4SLinus Torvaldsconfig CPU_HAS_WB 2436f7062ddbSRalf Baechle bool 2437e01402b1SRalf Baechle 2438df0ac8a4SKevin Cernekeeconfig XKS01 2439df0ac8a4SKevin Cernekee bool 2440df0ac8a4SKevin Cernekee 24418256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 24428256b17eSFlorian Fainelli bool 24438256b17eSFlorian Fainelli 2444f41ae0b2SRalf Baechle# 2445f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2446f41ae0b2SRalf Baechle# 2447e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2448f41ae0b2SRalf Baechle bool 2449e01402b1SRalf Baechle 2450f41ae0b2SRalf Baechle# 2451f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2452f41ae0b2SRalf Baechle# 2453e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2454f41ae0b2SRalf Baechle bool 2455e01402b1SRalf Baechle 24561da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 24571da177e4SLinus Torvalds bool 24581da177e4SLinus Torvalds depends on !CPU_R3000 24591da177e4SLinus Torvalds default y 24601da177e4SLinus Torvalds 24611da177e4SLinus Torvalds# 246220d60d99SMaciej W. Rozycki# CPU non-features 246320d60d99SMaciej W. Rozycki# 246420d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 246520d60d99SMaciej W. Rozycki bool 246620d60d99SMaciej W. Rozycki 246720d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 246820d60d99SMaciej W. Rozycki bool 246920d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 247020d60d99SMaciej W. Rozycki 247120d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 247220d60d99SMaciej W. Rozycki bool 247320d60d99SMaciej W. Rozycki 24744edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 24754edf00a4SPaul Burton int 24764edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 24774edf00a4SPaul Burton default 4 if CPU_R8000 24784edf00a4SPaul Burton default 0 24794edf00a4SPaul Burton 24804edf00a4SPaul Burtonconfig MIPS_ASID_BITS 24814edf00a4SPaul Burton int 24822db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 24834edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 24844edf00a4SPaul Burton default 8 24854edf00a4SPaul Burton 24862db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 24872db003a5SPaul Burton bool 24882db003a5SPaul Burton 248920d60d99SMaciej W. Rozycki# 24901da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 24911da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 24921da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 24931da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 24941da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 24951da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 24961da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 24971da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2498797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2499797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2500797798c1SRalf Baechle# support. 25011da177e4SLinus Torvalds# 25021da177e4SLinus Torvaldsconfig HIGHMEM 25031da177e4SLinus Torvalds bool "High Memory Support" 2504a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2505797798c1SRalf Baechle 2506797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2507797798c1SRalf Baechle bool 2508797798c1SRalf Baechle 2509797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2510797798c1SRalf Baechle bool 25111da177e4SLinus Torvalds 25129693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 25139693a853SFranck Bui-Huu bool 25149693a853SFranck Bui-Huu 2515a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2516a6a4834cSSteven J. Hill bool 2517a6a4834cSSteven J. Hill 2518377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2519377cb1b6SRalf Baechle bool 2520377cb1b6SRalf Baechle help 2521377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2522377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2523377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2524377cb1b6SRalf Baechle 2525a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2526a5e9a69eSPaul Burton bool 2527a5e9a69eSPaul Burton 2528b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2529b4819b59SYoichi Yuasa def_bool y 2530f133f22dSWu Zhangjin depends on !NUMA && !CPU_LOONGSON2 2531b4819b59SYoichi Yuasa 2532d8cb4e11SRalf Baechleconfig ARCH_DISCONTIGMEM_ENABLE 2533d8cb4e11SRalf Baechle bool 2534d8cb4e11SRalf Baechle default y if SGI_IP27 2535d8cb4e11SRalf Baechle help 25363dde6ad8SDavid Sterba Say Y to support efficient handling of discontiguous physical memory, 2537d8cb4e11SRalf Baechle for architectures which are either NUMA (Non-Uniform Memory Access) 2538d8cb4e11SRalf Baechle or have huge holes in the physical address space for other reasons. 2539d8cb4e11SRalf Baechle See <file:Documentation/vm/numa> for more. 2540d8cb4e11SRalf Baechle 2541b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2542b1c6cd42SAtsushi Nemoto bool 25437de58fabSAtsushi Nemoto select SPARSEMEM_STATIC 254431473747SAtsushi Nemoto 2545d8cb4e11SRalf Baechleconfig NUMA 2546d8cb4e11SRalf Baechle bool "NUMA Support" 2547d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2548d8cb4e11SRalf Baechle help 2549d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2550d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2551d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2552d8cb4e11SRalf Baechle leave it disabled; on single node systems disable this option 2553d8cb4e11SRalf Baechle disabled. 2554d8cb4e11SRalf Baechle 2555d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2556d8cb4e11SRalf Baechle bool 2557d8cb4e11SRalf Baechle 25588c530ea3SMatt Redfearnconfig RELOCATABLE 25598c530ea3SMatt Redfearn bool "Relocatable kernel" 25603ff72be4SSteven J. Hill depends on SYS_SUPPORTS_RELOCATABLE && (CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_MIPS32_R6 || CPU_MIPS64_R6 || CAVIUM_OCTEON_SOC) 25618c530ea3SMatt Redfearn help 25628c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 25638c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 25648c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 25658c530ea3SMatt Redfearn but are discarded at runtime 25668c530ea3SMatt Redfearn 2567069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2568069fd766SMatt Redfearn hex "Relocation table size" 2569069fd766SMatt Redfearn depends on RELOCATABLE 2570069fd766SMatt Redfearn range 0x0 0x01000000 2571069fd766SMatt Redfearn default "0x00100000" 2572069fd766SMatt Redfearn ---help--- 2573069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2574069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2575069fd766SMatt Redfearn 2576069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2577069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2578069fd766SMatt Redfearn 2579069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2580069fd766SMatt Redfearn 2581069fd766SMatt Redfearn If unsure, leave at the default value. 2582069fd766SMatt Redfearn 2583405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2584405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2585405bc8fdSMatt Redfearn depends on RELOCATABLE 2586405bc8fdSMatt Redfearn ---help--- 2587405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2588405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2589405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2590405bc8fdSMatt Redfearn of kernel internals. 2591405bc8fdSMatt Redfearn 2592405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2593405bc8fdSMatt Redfearn 2594405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2595405bc8fdSMatt Redfearn 2596405bc8fdSMatt Redfearn If unsure, say N. 2597405bc8fdSMatt Redfearn 2598405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2599405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2600405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2601405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2602405bc8fdSMatt Redfearn range 0x0 0x08000000 2603405bc8fdSMatt Redfearn default "0x01000000" 2604405bc8fdSMatt Redfearn ---help--- 2605405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2606405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2607405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2608405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2609405bc8fdSMatt Redfearn 2610405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2611405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2612405bc8fdSMatt Redfearn 2613c80d79d7SYasunori Gotoconfig NODES_SHIFT 2614c80d79d7SYasunori Goto int 2615c80d79d7SYasunori Goto default "6" 2616c80d79d7SYasunori Goto depends on NEED_MULTIPLE_NODES 2617c80d79d7SYasunori Goto 261814f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 261914f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 262023021b2bSYang Shi depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON3) 262114f70012SDeng-Cheng Zhu default y 262214f70012SDeng-Cheng Zhu help 262314f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 262414f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 262514f70012SDeng-Cheng Zhu 2626b4819b59SYoichi Yuasasource "mm/Kconfig" 2627b4819b59SYoichi Yuasa 26281da177e4SLinus Torvaldsconfig SMP 26291da177e4SLinus Torvalds bool "Multi-Processing support" 2630e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2631e73ea273SRalf Baechle help 26321da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 26334a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 26344a474157SRobert Graffham than one CPU, say Y. 26351da177e4SLinus Torvalds 26364a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 26371da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 26381da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 26394a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 26401da177e4SLinus Torvalds will run faster if you say N here. 26411da177e4SLinus Torvalds 26421da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 26431da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 26441da177e4SLinus Torvalds 264503502faaSAdrian Bunk See also the SMP-HOWTO available at 264603502faaSAdrian Bunk <http://www.tldp.org/docs.html#howto>. 26471da177e4SLinus Torvalds 26481da177e4SLinus Torvalds If you don't know what to do here, say N. 26491da177e4SLinus Torvalds 26507840d618SMatt Redfearnconfig HOTPLUG_CPU 26517840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 26527840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 26537840d618SMatt Redfearn help 26547840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 26557840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 26567840d618SMatt Redfearn (Note: power management support will enable this option 26577840d618SMatt Redfearn automatically on SMP systems. ) 26587840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 26597840d618SMatt Redfearn 266087353d8aSRalf Baechleconfig SMP_UP 266187353d8aSRalf Baechle bool 266287353d8aSRalf Baechle 26634a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 26644a16ff4cSRalf Baechle bool 26654a16ff4cSRalf Baechle 26660ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 26670ee958e1SPaul Burton bool 26680ee958e1SPaul Burton 2669e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2670e73ea273SRalf Baechle bool 2671e73ea273SRalf Baechle 2672130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2673130e2fb7SRalf Baechle bool 2674130e2fb7SRalf Baechle 2675130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2676130e2fb7SRalf Baechle bool 2677130e2fb7SRalf Baechle 2678130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2679130e2fb7SRalf Baechle bool 2680130e2fb7SRalf Baechle 2681130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2682130e2fb7SRalf Baechle bool 2683130e2fb7SRalf Baechle 2684130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2685130e2fb7SRalf Baechle bool 2686130e2fb7SRalf Baechle 26871da177e4SLinus Torvaldsconfig NR_CPUS 2688a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2689a91796a9SJayachandran C range 2 256 26901da177e4SLinus Torvalds depends on SMP 2691130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2692130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2693130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2694130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2695130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 26961da177e4SLinus Torvalds help 26971da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 26981da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 26991da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 270072ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 270172ede9b1SAtsushi Nemoto and 2 for all others. 27021da177e4SLinus Torvalds 27031da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 270472ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 270572ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 270672ede9b1SAtsushi Nemoto power of two. 27071da177e4SLinus Torvalds 2708399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2709399aaa25SAl Cooper bool 2710399aaa25SAl Cooper 27117820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 27127820b84bSDavid Daney bool 27137820b84bSDavid Daney 27147820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 27157820b84bSDavid Daney int 27167820b84bSDavid Daney depends on SMP 27177820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 27187820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 27197820b84bSDavid Daney 27201723b4a3SAtsushi Nemoto# 27211723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 27221723b4a3SAtsushi Nemoto# 27231723b4a3SAtsushi Nemoto 27241723b4a3SAtsushi Nemotochoice 27251723b4a3SAtsushi Nemoto prompt "Timer frequency" 27261723b4a3SAtsushi Nemoto default HZ_250 27271723b4a3SAtsushi Nemoto help 27281723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 27291723b4a3SAtsushi Nemoto 273067596573SPaul Burton config HZ_24 273167596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 273267596573SPaul Burton 27331723b4a3SAtsushi Nemoto config HZ_48 27340f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 27351723b4a3SAtsushi Nemoto 27361723b4a3SAtsushi Nemoto config HZ_100 27371723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 27381723b4a3SAtsushi Nemoto 27391723b4a3SAtsushi Nemoto config HZ_128 27401723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 27411723b4a3SAtsushi Nemoto 27421723b4a3SAtsushi Nemoto config HZ_250 27431723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 27441723b4a3SAtsushi Nemoto 27451723b4a3SAtsushi Nemoto config HZ_256 27461723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 27471723b4a3SAtsushi Nemoto 27481723b4a3SAtsushi Nemoto config HZ_1000 27491723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 27501723b4a3SAtsushi Nemoto 27511723b4a3SAtsushi Nemoto config HZ_1024 27521723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 27531723b4a3SAtsushi Nemoto 27541723b4a3SAtsushi Nemotoendchoice 27551723b4a3SAtsushi Nemoto 275667596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 275767596573SPaul Burton bool 275867596573SPaul Burton 27591723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 27601723b4a3SAtsushi Nemoto bool 27611723b4a3SAtsushi Nemoto 27621723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 27631723b4a3SAtsushi Nemoto bool 27641723b4a3SAtsushi Nemoto 27651723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 27661723b4a3SAtsushi Nemoto bool 27671723b4a3SAtsushi Nemoto 27681723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 27691723b4a3SAtsushi Nemoto bool 27701723b4a3SAtsushi Nemoto 27711723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 27721723b4a3SAtsushi Nemoto bool 27731723b4a3SAtsushi Nemoto 27741723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 27751723b4a3SAtsushi Nemoto bool 27761723b4a3SAtsushi Nemoto 27771723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 27781723b4a3SAtsushi Nemoto bool 27791723b4a3SAtsushi Nemoto 27801723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 27811723b4a3SAtsushi Nemoto bool 278267596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 278367596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 278467596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 278567596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 278667596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 278767596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 278867596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 27891723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 27901723b4a3SAtsushi Nemoto 27911723b4a3SAtsushi Nemotoconfig HZ 27921723b4a3SAtsushi Nemoto int 279367596573SPaul Burton default 24 if HZ_24 27941723b4a3SAtsushi Nemoto default 48 if HZ_48 27951723b4a3SAtsushi Nemoto default 100 if HZ_100 27961723b4a3SAtsushi Nemoto default 128 if HZ_128 27971723b4a3SAtsushi Nemoto default 250 if HZ_250 27981723b4a3SAtsushi Nemoto default 256 if HZ_256 27991723b4a3SAtsushi Nemoto default 1000 if HZ_1000 28001723b4a3SAtsushi Nemoto default 1024 if HZ_1024 28011723b4a3SAtsushi Nemoto 280296685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 280396685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 280496685b17SDeng-Cheng Zhu 2805e80de850SRalf Baechlesource "kernel/Kconfig.preempt" 28061da177e4SLinus Torvalds 2807ea6e942bSAtsushi Nemotoconfig KEXEC 28087d60717eSKees Cook bool "Kexec system call" 28092965faa5SDave Young select KEXEC_CORE 2810ea6e942bSAtsushi Nemoto help 2811ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 2812ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 28133dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 2814ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 2815ea6e942bSAtsushi Nemoto 281601dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 2817ea6e942bSAtsushi Nemoto 2818ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 2819ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 2820bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 2821bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 2822bf220695SGeert Uytterhoeven made. 2823ea6e942bSAtsushi Nemoto 28247aa1c8f4SRalf Baechleconfig CRASH_DUMP 28257aa1c8f4SRalf Baechle bool "Kernel crash dumps" 28267aa1c8f4SRalf Baechle help 28277aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 28287aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 28297aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 28307aa1c8f4SRalf Baechle a specially reserved region and then later executed after 28317aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 28327aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 28337aa1c8f4SRalf Baechle PHYSICAL_START. 28347aa1c8f4SRalf Baechle 28357aa1c8f4SRalf Baechleconfig PHYSICAL_START 28367aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 28377aa1c8f4SRalf Baechle default "0xffffffff84000000" if 64BIT 28387aa1c8f4SRalf Baechle default "0x84000000" if 32BIT 28397aa1c8f4SRalf Baechle depends on CRASH_DUMP 28407aa1c8f4SRalf Baechle help 28417aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 28427aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 28437aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 28447aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 28457aa1c8f4SRalf Baechle passed to the panic-ed kernel). 28467aa1c8f4SRalf Baechle 2847ea6e942bSAtsushi Nemotoconfig SECCOMP 2848ea6e942bSAtsushi Nemoto bool "Enable seccomp to safely compute untrusted bytecode" 2849293c5bd1SRalf Baechle depends on PROC_FS 2850ea6e942bSAtsushi Nemoto default y 2851ea6e942bSAtsushi Nemoto help 2852ea6e942bSAtsushi Nemoto This kernel feature is useful for number crunching applications 2853ea6e942bSAtsushi Nemoto that may need to compute untrusted bytecode during their 2854ea6e942bSAtsushi Nemoto execution. By using pipes or other transports made available to 2855ea6e942bSAtsushi Nemoto the process as file descriptors supporting the read/write 2856ea6e942bSAtsushi Nemoto syscalls, it's possible to isolate those applications in 2857ea6e942bSAtsushi Nemoto their own address space using seccomp. Once seccomp is 2858ea6e942bSAtsushi Nemoto enabled via /proc/<pid>/seccomp, it cannot be disabled 2859ea6e942bSAtsushi Nemoto and the task is only allowed to execute a few safe syscalls 2860ea6e942bSAtsushi Nemoto defined by each seccomp mode. 2861ea6e942bSAtsushi Nemoto 2862ea6e942bSAtsushi Nemoto If unsure, say Y. Only embedded should say N here. 2863ea6e942bSAtsushi Nemoto 2864597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 28650ce3417eSPaul Burton bool "Support for O32 binaries using 64-bit FP" 2866597ce172SPaul Burton depends on 32BIT || MIPS32_O32 2867597ce172SPaul Burton help 2868597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 2869597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 2870597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 2871597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 2872597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 2873597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 2874597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 2875597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 2876597ce172SPaul Burton saying N here. 2877597ce172SPaul Burton 287806e2e882SPaul Burton Although binutils currently supports use of this flag the details 287906e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 288006e2e882SPaul Burton worked on. In order to avoid userland becoming dependant upon current 288106e2e882SPaul Burton behaviour before the details have been finalised, this option should 288206e2e882SPaul Burton be considered experimental and only enabled by those working upon 288306e2e882SPaul Burton said details. 288406e2e882SPaul Burton 288506e2e882SPaul Burton If unsure, say N. 2886597ce172SPaul Burton 2887f2ffa5abSDezhong Diaoconfig USE_OF 28880b3e06fdSJonas Gorski bool 2889f2ffa5abSDezhong Diao select OF 2890e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 2891abd2363fSGrant Likely select IRQ_DOMAIN 2892f2ffa5abSDezhong Diao 28937fafb068SAndrew Brestickerconfig BUILTIN_DTB 28947fafb068SAndrew Bresticker bool 28957fafb068SAndrew Bresticker 28961da8f179SJonas Gorskichoice 28975b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 28981da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 28991da8f179SJonas Gorski 29001da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 29011da8f179SJonas Gorski bool "None" 29021da8f179SJonas Gorski help 29031da8f179SJonas Gorski Do not enable appended dtb support. 29041da8f179SJonas Gorski 290587db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 290687db537dSAaro Koskinen bool "vmlinux" 290787db537dSAaro Koskinen help 290887db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 290987db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 291087db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 291187db537dSAaro Koskinen objcopy: 291287db537dSAaro Koskinen 291387db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 291487db537dSAaro Koskinen 291587db537dSAaro Koskinen This is meant as a backward compatiblity convenience for those 291687db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 291787db537dSAaro Koskinen the documented boot protocol using a device tree. 291887db537dSAaro Koskinen 29191da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 2920b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 29211da8f179SJonas Gorski help 29221da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 2923b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 29241da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 29251da8f179SJonas Gorski 29261da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 29271da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 29281da8f179SJonas Gorski the documented boot protocol using a device tree. 29291da8f179SJonas Gorski 29301da8f179SJonas Gorski Beware that there is very little in terms of protection against 29311da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 29321da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 29331da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 29341da8f179SJonas Gorski if you don't intend to always append a DTB. 29351da8f179SJonas Gorskiendchoice 29361da8f179SJonas Gorski 29372024972eSJonas Gorskichoice 29382024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 29392bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 29403f5f0a44SPaul Burton !MIPS_MALTA && \ 29412bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 29422024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 29432024972eSJonas Gorski 29442024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 29452024972eSJonas Gorski depends on USE_OF 29462024972eSJonas Gorski bool "Dtb kernel arguments if available" 29472024972eSJonas Gorski 29482024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 29492024972eSJonas Gorski depends on USE_OF 29502024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 29512024972eSJonas Gorski 29522024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 29532024972eSJonas Gorski bool "Bootloader kernel arguments if available" 2954ed47e153SRabin Vincent 2955ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 2956ed47e153SRabin Vincent depends on CMDLINE_BOOL 2957ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 29582024972eSJonas Gorskiendchoice 29592024972eSJonas Gorski 29605e83d430SRalf Baechleendmenu 29615e83d430SRalf Baechle 29621df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 29631df0f0ffSAtsushi Nemoto bool 29641df0f0ffSAtsushi Nemoto default y 29651df0f0ffSAtsushi Nemoto 29661df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 29671df0f0ffSAtsushi Nemoto bool 29681df0f0ffSAtsushi Nemoto default y 29691df0f0ffSAtsushi Nemoto 2970e1e16115SAaro Koskinenconfig HAVE_LATENCYTOP_SUPPORT 2971e1e16115SAaro Koskinen bool 2972e1e16115SAaro Koskinen default y 2973e1e16115SAaro Koskinen 2974a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 2975a728ab52SKirill A. Shutemov int 29763377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 2977a728ab52SKirill A. Shutemov default 3 if 64BIT && !PAGE_SIZE_64KB 2978a728ab52SKirill A. Shutemov default 2 2979a728ab52SKirill A. Shutemov 2980b6c3539bSRalf Baechlesource "init/Kconfig" 2981b6c3539bSRalf Baechle 2982dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 2983dc52ddc0SMatt Helsley 29841da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 29851da177e4SLinus Torvalds 29865e83d430SRalf Baechleconfig HW_HAS_EISA 29875e83d430SRalf Baechle bool 29881da177e4SLinus Torvaldsconfig HW_HAS_PCI 29891da177e4SLinus Torvalds bool 29901da177e4SLinus Torvalds 29911da177e4SLinus Torvaldsconfig PCI 29921da177e4SLinus Torvalds bool "Support for PCI controller" 29931da177e4SLinus Torvalds depends on HW_HAS_PCI 2994abb4ae46SRalf Baechle select PCI_DOMAINS 29951da177e4SLinus Torvalds help 29961da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 29971da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 29981da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, or VESA. If you have PCI, 29991da177e4SLinus Torvalds say Y, otherwise N. 30001da177e4SLinus Torvalds 30010e476d91SHuacai Chenconfig HT_PCI 30020e476d91SHuacai Chen bool "Support for HT-linked PCI" 30030e476d91SHuacai Chen default y 30040e476d91SHuacai Chen depends on CPU_LOONGSON3 30050e476d91SHuacai Chen select PCI 30060e476d91SHuacai Chen select PCI_DOMAINS 30070e476d91SHuacai Chen help 30080e476d91SHuacai Chen Loongson family machines use Hyper-Transport bus for inter-core 30090e476d91SHuacai Chen connection and device connection. The PCI bus is a subordinate 30100e476d91SHuacai Chen linked at HT. Choose Y for Loongson-3 based machines. 30110e476d91SHuacai Chen 30121da177e4SLinus Torvaldsconfig PCI_DOMAINS 30131da177e4SLinus Torvalds bool 30141da177e4SLinus Torvalds 301588555b48SPaul Burtonconfig PCI_DOMAINS_GENERIC 301688555b48SPaul Burton bool 301788555b48SPaul Burton 3018c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 301987dd9a4dSPaul Burton select PCI_DOMAINS_GENERIC if PCI_DOMAINS 3020c5611df9SPaul Burton bool 3021c5611df9SPaul Burton 3022c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3023c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3024c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 3025c5611df9SPaul Burton 30261da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 30271da177e4SLinus Torvalds 30281da177e4SLinus Torvalds# 30291da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 30301da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 30311da177e4SLinus Torvalds# users to choose the right thing ... 30321da177e4SLinus Torvalds# 30331da177e4SLinus Torvaldsconfig ISA 30341da177e4SLinus Torvalds bool 30351da177e4SLinus Torvalds 30361da177e4SLinus Torvaldsconfig EISA 30371da177e4SLinus Torvalds bool "EISA support" 30385e83d430SRalf Baechle depends on HW_HAS_EISA 30391da177e4SLinus Torvalds select ISA 3040aa414dffSRalf Baechle select GENERIC_ISA_DMA 30411da177e4SLinus Torvalds ---help--- 30421da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 30431da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 30441da177e4SLinus Torvalds 30451da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 30461da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 30471da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 30481da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 30491da177e4SLinus Torvalds 30501da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 30511da177e4SLinus Torvalds 30521da177e4SLinus Torvalds Otherwise, say N. 30531da177e4SLinus Torvalds 30541da177e4SLinus Torvaldssource "drivers/eisa/Kconfig" 30551da177e4SLinus Torvalds 30561da177e4SLinus Torvaldsconfig TC 30571da177e4SLinus Torvalds bool "TURBOchannel support" 30581da177e4SLinus Torvalds depends on MACH_DECSTATION 30591da177e4SLinus Torvalds help 306050a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 306150a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 306250a23e6eSJustin P. Mattock at: 306350a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 306450a23e6eSJustin P. Mattock and: 306550a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 306650a23e6eSJustin P. Mattock Linux driver support status is documented at: 306750a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 30681da177e4SLinus Torvalds 30691da177e4SLinus Torvaldsconfig MMU 30701da177e4SLinus Torvalds bool 30711da177e4SLinus Torvalds default y 30721da177e4SLinus Torvalds 3073109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3074109c32ffSMatt Redfearn default 12 if 64BIT 3075109c32ffSMatt Redfearn default 8 3076109c32ffSMatt Redfearn 3077109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3078109c32ffSMatt Redfearn default 18 if 64BIT 3079109c32ffSMatt Redfearn default 15 3080109c32ffSMatt Redfearn 3081109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3082109c32ffSMatt Redfearn default 8 3083109c32ffSMatt Redfearn 3084109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3085109c32ffSMatt Redfearn default 15 3086109c32ffSMatt Redfearn 3087d865bea4SRalf Baechleconfig I8253 3088d865bea4SRalf Baechle bool 3089798778b8SRussell King select CLKSRC_I8253 30902d02612fSThomas Gleixner select CLKEVT_I8253 30919726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 3092d865bea4SRalf Baechle 3093e05eb3f8SRalf Baechleconfig ZONE_DMA 3094e05eb3f8SRalf Baechle bool 3095e05eb3f8SRalf Baechle 3096cce335aeSRalf Baechleconfig ZONE_DMA32 3097cce335aeSRalf Baechle bool 3098cce335aeSRalf Baechle 30991da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 31001da177e4SLinus Torvalds 3101388b78adSAlexandre Bounineconfig RAPIDIO 310256abde72SAlexandre Bounine tristate "RapidIO support" 3103388b78adSAlexandre Bounine depends on PCI 3104388b78adSAlexandre Bounine default n 3105388b78adSAlexandre Bounine help 3106388b78adSAlexandre Bounine If you say Y here, the kernel will include drivers and 3107388b78adSAlexandre Bounine infrastructure code to support RapidIO interconnect devices. 3108388b78adSAlexandre Bounine 3109388b78adSAlexandre Bouninesource "drivers/rapidio/Kconfig" 3110388b78adSAlexandre Bounine 31111da177e4SLinus Torvaldsendmenu 31121da177e4SLinus Torvalds 31131da177e4SLinus Torvaldsmenu "Executable file formats" 31141da177e4SLinus Torvalds 31151da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 31161da177e4SLinus Torvalds 31171da177e4SLinus Torvaldsconfig TRAD_SIGNALS 31181da177e4SLinus Torvalds bool 31191da177e4SLinus Torvalds 31201da177e4SLinus Torvaldsconfig MIPS32_COMPAT 312178aaf956SRalf Baechle bool 31221da177e4SLinus Torvalds 31231da177e4SLinus Torvaldsconfig COMPAT 31241da177e4SLinus Torvalds bool 31251da177e4SLinus Torvalds 312605e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT 312705e43966SAtsushi Nemoto bool 312805e43966SAtsushi Nemoto 31291da177e4SLinus Torvaldsconfig MIPS32_O32 31301da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 313178aaf956SRalf Baechle depends on 64BIT 313278aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 313378aaf956SRalf Baechle select COMPAT 313478aaf956SRalf Baechle select MIPS32_COMPAT 313578aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 31361da177e4SLinus Torvalds help 31371da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 31381da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 31391da177e4SLinus Torvalds existing binaries are in this format. 31401da177e4SLinus Torvalds 31411da177e4SLinus Torvalds If unsure, say Y. 31421da177e4SLinus Torvalds 31431da177e4SLinus Torvaldsconfig MIPS32_N32 31441da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3145c22eacfeSRalf Baechle depends on 64BIT 314678aaf956SRalf Baechle select COMPAT 314778aaf956SRalf Baechle select MIPS32_COMPAT 314878aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 31491da177e4SLinus Torvalds help 31501da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 31511da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 31521da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 31531da177e4SLinus Torvalds cases. 31541da177e4SLinus Torvalds 31551da177e4SLinus Torvalds If unsure, say N. 31561da177e4SLinus Torvalds 31571da177e4SLinus Torvaldsconfig BINFMT_ELF32 31581da177e4SLinus Torvalds bool 31591da177e4SLinus Torvalds default y if MIPS32_O32 || MIPS32_N32 3160f43edca7SRalf Baechle select ELFCORE 31611da177e4SLinus Torvalds 31622116245eSRalf Baechleendmenu 31631da177e4SLinus Torvalds 31642116245eSRalf Baechlemenu "Power management options" 3165952fa954SRodolfo Giometti 3166363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3167363c55caSWu Zhangjin def_bool y 31683f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3169363c55caSWu Zhangjin 3170f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3171f4cb5700SJohannes Berg def_bool y 31723f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3173f4cb5700SJohannes Berg 31742116245eSRalf Baechlesource "kernel/power/Kconfig" 3175952fa954SRodolfo Giometti 31761da177e4SLinus Torvaldsendmenu 31771da177e4SLinus Torvalds 31787a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 31797a998935SViresh Kumar bool 31807a998935SViresh Kumar 31817a998935SViresh Kumarmenu "CPU Power Management" 3182c095ebafSPaul Burton 3183c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 31847a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 31857a998935SViresh Kumarendif 31869726b43aSWu Zhangjin 3187c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3188c095ebafSPaul Burton 3189c095ebafSPaul Burtonendmenu 3190c095ebafSPaul Burton 3191d5950b43SSam Ravnborgsource "net/Kconfig" 3192d5950b43SSam Ravnborg 31931da177e4SLinus Torvaldssource "drivers/Kconfig" 31941da177e4SLinus Torvalds 319598cdee0eSRalf Baechlesource "drivers/firmware/Kconfig" 319698cdee0eSRalf Baechle 31971da177e4SLinus Torvaldssource "fs/Kconfig" 31981da177e4SLinus Torvalds 31991da177e4SLinus Torvaldssource "arch/mips/Kconfig.debug" 32001da177e4SLinus Torvalds 32011da177e4SLinus Torvaldssource "security/Kconfig" 32021da177e4SLinus Torvalds 32031da177e4SLinus Torvaldssource "crypto/Kconfig" 32041da177e4SLinus Torvalds 32051da177e4SLinus Torvaldssource "lib/Kconfig" 32062235a54dSSanjay Lal 32072235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3208