1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 512597988SMatt Redfearn select ARCH_BINFMT_ELF_STATE 612597988SMatt Redfearn select ARCH_CLOCKSOURCE_DATA 712597988SMatt Redfearn select ARCH_DISCARD_MEMBLOCK 812597988SMatt Redfearn select ARCH_HAS_ELF_RANDOMIZE 912597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 1012597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 111ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 1212597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 1325da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 140b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 1512597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 1612597988SMatt Redfearn select BUILDTIME_EXTABLE_SORT 1712597988SMatt Redfearn select CLONE_BACKWARDS 1812597988SMatt Redfearn select CPU_PM if CPU_IDLE 1912597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 2012597988SMatt Redfearn select GENERIC_CLOCKEVENTS 2112597988SMatt Redfearn select GENERIC_CMOS_UPDATE 2212597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 2312597988SMatt Redfearn select GENERIC_IRQ_PROBE 2412597988SMatt Redfearn select GENERIC_IRQ_SHOW 2512597988SMatt Redfearn select GENERIC_PCI_IOMAP 2612597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 2712597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 2812597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 2912597988SMatt Redfearn select HANDLE_DOMAIN_IRQ 3012597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 3188547001SJason Wessel select HAVE_ARCH_KGDB 32109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 33109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 34490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 35c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 3612597988SMatt Redfearn select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES && 64BIT 37f381bf6dSDavid Daney select HAVE_CBPF_JIT if (!64BIT && !CPU_MICROMIPS) 38f381bf6dSDavid Daney select HAVE_EBPF_JIT if (64BIT && !CPU_MICROMIPS) 3912597988SMatt Redfearn select HAVE_CC_STACKPROTECTOR 4012597988SMatt Redfearn select HAVE_CONTEXT_TRACKING 4112597988SMatt Redfearn select HAVE_COPY_THREAD_TLS 4264575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 4312597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 4412597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 4512597988SMatt Redfearn select HAVE_DMA_API_DEBUG 4612597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 4712597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 4812597988SMatt Redfearn select HAVE_EXIT_THREAD 4912597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 5029c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 5112597988SMatt Redfearn select HAVE_FUNCTION_TRACER 5212597988SMatt Redfearn select HAVE_GENERIC_DMA_COHERENT 5312597988SMatt Redfearn select HAVE_IDE 5412597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 5512597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 56c1bf207dSDavid Daney select HAVE_KPROBES 57c1bf207dSDavid Daney select HAVE_KRETPROBES 589d15ffc8STejun Heo select HAVE_MEMBLOCK 599d15ffc8STejun Heo select HAVE_MEMBLOCK_NODE_MAP 60786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 6142a0bb3fSPetr Mladek select HAVE_NMI 6212597988SMatt Redfearn select HAVE_OPROFILE 6312597988SMatt Redfearn select HAVE_PERF_EVENTS 6408bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 6512597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 66a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 6712597988SMatt Redfearn select IRQ_FORCED_THREADING 6812597988SMatt Redfearn select MODULES_USE_ELF_RELA if MODULES && 64BIT 6912597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 7012597988SMatt Redfearn select PERF_USE_VMALLOC 7112597988SMatt Redfearn select RTC_LIB if !MACH_LOONGSON64 7212597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 7312597988SMatt Redfearn select VIRT_TO_BUS 741da177e4SLinus Torvalds 751da177e4SLinus Torvaldsmenu "Machine selection" 761da177e4SLinus Torvalds 775e83d430SRalf Baechlechoice 785e83d430SRalf Baechle prompt "System type" 79d41e6858SMatt Redfearn default MIPS_GENERIC 801da177e4SLinus Torvalds 81eed0eabdSPaul Burtonconfig MIPS_GENERIC 82eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 83eed0eabdSPaul Burton select BOOT_RAW 84eed0eabdSPaul Burton select BUILTIN_DTB 85eed0eabdSPaul Burton select CEVT_R4K 86eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 87eed0eabdSPaul Burton select COMMON_CLK 88eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_VI 89eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 90eed0eabdSPaul Burton select CSRC_R4K 91eed0eabdSPaul Burton select DMA_PERDEV_COHERENT 92eed0eabdSPaul Burton select HW_HAS_PCI 93eed0eabdSPaul Burton select IRQ_MIPS_CPU 94eed0eabdSPaul Burton select LIBFDT 95eed0eabdSPaul Burton select MIPS_CPU_SCACHE 96eed0eabdSPaul Burton select MIPS_GIC 97eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 98eed0eabdSPaul Burton select NO_EXCEPT_FILL 99eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 100eed0eabdSPaul Burton select PINCTRL 101eed0eabdSPaul Burton select SMP_UP if SMP 102a3078e59SMatt Redfearn select SWAP_IO_SPACE 103eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 104eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 105eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 106eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 107eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 108eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 109eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 110eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 111eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 112eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 113eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 114eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 115eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS_CPS 116eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 117eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 118eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 119eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 1202e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1212e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1222e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1232e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1242e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1252e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 126eed0eabdSPaul Burton select USE_OF 127eed0eabdSPaul Burton help 128eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 129eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 130eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 131eed0eabdSPaul Burton Interface) specification. 132eed0eabdSPaul Burton 13342a4f17dSManuel Laussconfig MIPS_ALCHEMY 134c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 13534adb28dSRalf Baechle select ARCH_PHYS_ADDR_T_64BIT 136f772cdb2SRalf Baechle select CEVT_R4K 137d7ea335cSSteven J. Hill select CSRC_R4K 13867e38cf2SRalf Baechle select IRQ_MIPS_CPU 13988e9a93cSManuel Lauss select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is 14042a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 14142a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 14242a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 143d30a2b47SLinus Walleij select GPIOLIB 1441b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 14547440229SManuel Lauss select COMMON_CLK 1461da177e4SLinus Torvalds 1477ca5dc14SFlorian Fainelliconfig AR7 1487ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 1497ca5dc14SFlorian Fainelli select BOOT_ELF32 1507ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 1517ca5dc14SFlorian Fainelli select CEVT_R4K 1527ca5dc14SFlorian Fainelli select CSRC_R4K 15367e38cf2SRalf Baechle select IRQ_MIPS_CPU 1547ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 1557ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 1567ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 1577ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 1587ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 1597ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 160377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 1611b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 162d30a2b47SLinus Walleij select GPIOLIB 1637ca5dc14SFlorian Fainelli select VLYNQ 1648551fb64SYoichi Yuasa select HAVE_CLK 1657ca5dc14SFlorian Fainelli help 1667ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 1677ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 1687ca5dc14SFlorian Fainelli 16943cc739fSSergey Ryazanovconfig ATH25 17043cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 17143cc739fSSergey Ryazanov select CEVT_R4K 17243cc739fSSergey Ryazanov select CSRC_R4K 17343cc739fSSergey Ryazanov select DMA_NONCOHERENT 17467e38cf2SRalf Baechle select IRQ_MIPS_CPU 1751753e74eSSergey Ryazanov select IRQ_DOMAIN 17643cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 17743cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 17843cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 1798aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 18043cc739fSSergey Ryazanov help 18143cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 18243cc739fSSergey Ryazanov 183d4a67d9dSGabor Juhosconfig ATH79 184d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 185ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 186d4a67d9dSGabor Juhos select BOOT_RAW 187d4a67d9dSGabor Juhos select CEVT_R4K 188d4a67d9dSGabor Juhos select CSRC_R4K 189d4a67d9dSGabor Juhos select DMA_NONCOHERENT 190d30a2b47SLinus Walleij select GPIOLIB 19194638067SGabor Juhos select HAVE_CLK 192411520afSAlban Bedel select COMMON_CLK 1932c4f1ac5SGabor Juhos select CLKDEV_LOOKUP 19467e38cf2SRalf Baechle select IRQ_MIPS_CPU 1950aabf1a4SGabor Juhos select MIPS_MACHINE 196d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 197d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 198d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 199d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 200377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 201b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 20203c8c407SAlban Bedel select USE_OF 203d4a67d9dSGabor Juhos help 204d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 205d4a67d9dSGabor Juhos 2065f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2075f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 208d666cd02SKevin Cernekee select BOOT_RAW 209d666cd02SKevin Cernekee select NO_EXCEPT_FILL 210d666cd02SKevin Cernekee select USE_OF 211d666cd02SKevin Cernekee select CEVT_R4K 212d666cd02SKevin Cernekee select CSRC_R4K 213d666cd02SKevin Cernekee select SYNC_R4K 214d666cd02SKevin Cernekee select COMMON_CLK 215c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 21660b858f2SKevin Cernekee select BCM7038_L1_IRQ 21760b858f2SKevin Cernekee select BCM7120_L2_IRQ 21860b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 21967e38cf2SRalf Baechle select IRQ_MIPS_CPU 22060b858f2SKevin Cernekee select DMA_NONCOHERENT 221d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 22260b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 223d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 224d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 22560b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 22660b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 22760b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 228d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 229d666cd02SKevin Cernekee select SWAP_IO_SPACE 23060b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 23160b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 23260b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 23360b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2344dc4704cSJustin Chen select HARDIRQS_SW_RESEND 235d666cd02SKevin Cernekee help 2365f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2375f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2385f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2395f2d4459SKevin Cernekee must be set appropriately for your board. 240d666cd02SKevin Cernekee 2411c0c13ebSAurelien Jarnoconfig BCM47XX 242c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 243fe08f8c2SHauke Mehrtens select BOOT_RAW 24442f77542SRalf Baechle select CEVT_R4K 245940f6b48SRalf Baechle select CSRC_R4K 2461c0c13ebSAurelien Jarno select DMA_NONCOHERENT 2471c0c13ebSAurelien Jarno select HW_HAS_PCI 24867e38cf2SRalf Baechle select IRQ_MIPS_CPU 249314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 250dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 2511c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 2521c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 253377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2546507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 25525e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 256e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 257c949c0bcSRafał Miłecki select GPIOLIB 258c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 259f6e734a8SRafał Miłecki select BCM47XX_NVRAM 2602ab71a02SRafał Miłecki select BCM47XX_SPROM 2611c0c13ebSAurelien Jarno help 2621c0c13ebSAurelien Jarno Support for BCM47XX based boards 2631c0c13ebSAurelien Jarno 264e7300d04SMaxime Bizonconfig BCM63XX 265e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 266ae8de61cSFlorian Fainelli select BOOT_RAW 267e7300d04SMaxime Bizon select CEVT_R4K 268e7300d04SMaxime Bizon select CSRC_R4K 269fc264022SJonas Gorski select SYNC_R4K 270e7300d04SMaxime Bizon select DMA_NONCOHERENT 27167e38cf2SRalf Baechle select IRQ_MIPS_CPU 272e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 273e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 274e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 275e7300d04SMaxime Bizon select SWAP_IO_SPACE 276d30a2b47SLinus Walleij select GPIOLIB 2773e82eeebSYoichi Yuasa select HAVE_CLK 278af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 279c5af3c2dSJonas Gorski select CLKDEV_LOOKUP 280e7300d04SMaxime Bizon help 281e7300d04SMaxime Bizon Support for BCM63XX based boards 282e7300d04SMaxime Bizon 2831da177e4SLinus Torvaldsconfig MIPS_COBALT 2843fa986faSMartin Michlmayr bool "Cobalt Server" 28542f77542SRalf Baechle select CEVT_R4K 286940f6b48SRalf Baechle select CSRC_R4K 2871097c6acSYoichi Yuasa select CEVT_GT641XX 2881da177e4SLinus Torvalds select DMA_NONCOHERENT 2891da177e4SLinus Torvalds select HW_HAS_PCI 290d865bea4SRalf Baechle select I8253 2911da177e4SLinus Torvalds select I8259 29267e38cf2SRalf Baechle select IRQ_MIPS_CPU 293d5ab1a69SYoichi Yuasa select IRQ_GT641XX 294252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 295e25bfc92SYoichi Yuasa select PCI 2967cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 2970a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 298ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 2990e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3005e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 301e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3021da177e4SLinus Torvalds 3031da177e4SLinus Torvaldsconfig MACH_DECSTATION 3043fa986faSMartin Michlmayr bool "DECstations" 3051da177e4SLinus Torvalds select BOOT_ELF32 3066457d9fcSYoichi Yuasa select CEVT_DS1287 30781d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3084247417dSYoichi Yuasa select CSRC_IOASIC 30981d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 31020d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 31120d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 31220d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3131da177e4SLinus Torvalds select DMA_NONCOHERENT 314ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 31567e38cf2SRalf Baechle select IRQ_MIPS_CPU 3167cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3177cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 318ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3197d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3205e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3211723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3221723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3231723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 324930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3255e83d430SRalf Baechle help 3261da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3271da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3281da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3291da177e4SLinus Torvalds 3301da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3311da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3321da177e4SLinus Torvalds 3331da177e4SLinus Torvalds DECstation 5000/50 3341da177e4SLinus Torvalds DECstation 5000/150 3351da177e4SLinus Torvalds DECstation 5000/260 3361da177e4SLinus Torvalds DECsystem 5900/260 3371da177e4SLinus Torvalds 3381da177e4SLinus Torvalds otherwise choose R3000. 3391da177e4SLinus Torvalds 3405e83d430SRalf Baechleconfig MACH_JAZZ 3413fa986faSMartin Michlmayr bool "Jazz family of machines" 342a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 343*7a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 3440e2794b0SRalf Baechle select FW_ARC 3450e2794b0SRalf Baechle select FW_ARC32 3465e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 34742f77542SRalf Baechle select CEVT_R4K 348940f6b48SRalf Baechle select CSRC_R4K 349e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 3505e83d430SRalf Baechle select GENERIC_ISA_DMA 3518a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 35267e38cf2SRalf Baechle select IRQ_MIPS_CPU 353d865bea4SRalf Baechle select I8253 3545e83d430SRalf Baechle select I8259 3555e83d430SRalf Baechle select ISA 3567cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 3575e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 3587d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3591723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 3601da177e4SLinus Torvalds help 3615e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 3625e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 363692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 3645e83d430SRalf Baechle Olivetti M700-10 workstations. 3655e83d430SRalf Baechle 366de361e8bSPaul Burtonconfig MACH_INGENIC 367de361e8bSPaul Burton bool "Ingenic SoC based machines" 3685ebabe59SLars-Peter Clausen select SYS_SUPPORTS_32BIT_KERNEL 3695ebabe59SLars-Peter Clausen select SYS_SUPPORTS_LITTLE_ENDIAN 370f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 3715ebabe59SLars-Peter Clausen select DMA_NONCOHERENT 37267e38cf2SRalf Baechle select IRQ_MIPS_CPU 37337b4c3caSPaul Cercueil select PINCTRL 374d30a2b47SLinus Walleij select GPIOLIB 375ff1930c6SPaul Burton select COMMON_CLK 37683bc7692SLars-Peter Clausen select GENERIC_IRQ_CHIP 377ffb1843dSPaul Burton select BUILTIN_DTB 378ffb1843dSPaul Burton select USE_OF 3796ec127fbSPaul Burton select LIBFDT 3805ebabe59SLars-Peter Clausen 381171bb2f1SJohn Crispinconfig LANTIQ 382171bb2f1SJohn Crispin bool "Lantiq based platforms" 383171bb2f1SJohn Crispin select DMA_NONCOHERENT 38467e38cf2SRalf Baechle select IRQ_MIPS_CPU 385171bb2f1SJohn Crispin select CEVT_R4K 386171bb2f1SJohn Crispin select CSRC_R4K 387171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 388171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 389171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 390171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 391377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 392171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 393171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 394d30a2b47SLinus Walleij select GPIOLIB 395171bb2f1SJohn Crispin select SWAP_IO_SPACE 396171bb2f1SJohn Crispin select BOOT_RAW 397287e3f3fSJohn Crispin select CLKDEV_LOOKUP 398a0392222SJohn Crispin select USE_OF 3993f8c50c9SJohn Crispin select PINCTRL 4003f8c50c9SJohn Crispin select PINCTRL_LANTIQ 401c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 402c530781cSJohn Crispin select RESET_CONTROLLER 403171bb2f1SJohn Crispin 4041f21d2bdSBrian Murphyconfig LASAT 4051f21d2bdSBrian Murphy bool "LASAT Networks platforms" 40642f77542SRalf Baechle select CEVT_R4K 40716f0bbbcSRalf Baechle select CRC32 408940f6b48SRalf Baechle select CSRC_R4K 4091f21d2bdSBrian Murphy select DMA_NONCOHERENT 4101f21d2bdSBrian Murphy select SYS_HAS_EARLY_PRINTK 4111f21d2bdSBrian Murphy select HW_HAS_PCI 41267e38cf2SRalf Baechle select IRQ_MIPS_CPU 4131f21d2bdSBrian Murphy select PCI_GT64XXX_PCI0 4141f21d2bdSBrian Murphy select MIPS_NILE4 4151f21d2bdSBrian Murphy select R5000_CPU_SCACHE 4161f21d2bdSBrian Murphy select SYS_HAS_CPU_R5000 4171f21d2bdSBrian Murphy select SYS_SUPPORTS_32BIT_KERNEL 4181f21d2bdSBrian Murphy select SYS_SUPPORTS_64BIT_KERNEL if BROKEN 4191f21d2bdSBrian Murphy select SYS_SUPPORTS_LITTLE_ENDIAN 4201f21d2bdSBrian Murphy 42130ad29bbSHuacai Chenconfig MACH_LOONGSON32 42230ad29bbSHuacai Chen bool "Loongson-1 family of machines" 423c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 424ade299d8SYoichi Yuasa help 42530ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 42685749d24SWu Zhangjin 42730ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 42830ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 42930ad29bbSHuacai Chen Sciences (CAS). 430ade299d8SYoichi Yuasa 43130ad29bbSHuacai Chenconfig MACH_LOONGSON64 43230ad29bbSHuacai Chen bool "Loongson-2/3 family of machines" 433ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 434ca585cf9SKelvin Cheung help 43530ad29bbSHuacai Chen This enables the support of Loongson-2/3 family of machines. 436ca585cf9SKelvin Cheung 43730ad29bbSHuacai Chen Loongson-2 is a family of single-core CPUs and Loongson-3 is a 43830ad29bbSHuacai Chen family of multi-core CPUs. They are both 64-bit general-purpose 43930ad29bbSHuacai Chen MIPS-compatible CPUs. Loongson-2/3 are developed by the Institute 44030ad29bbSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS) 44130ad29bbSHuacai Chen in the People's Republic of China. The chief architect is Professor 44230ad29bbSHuacai Chen Weiwu Hu. 443ca585cf9SKelvin Cheung 4446a438309SAndrew Brestickerconfig MACH_PISTACHIO 4456a438309SAndrew Bresticker bool "IMG Pistachio SoC based boards" 4466a438309SAndrew Bresticker select BOOT_ELF32 4476a438309SAndrew Bresticker select BOOT_RAW 4486a438309SAndrew Bresticker select CEVT_R4K 4496a438309SAndrew Bresticker select CLKSRC_MIPS_GIC 4506a438309SAndrew Bresticker select COMMON_CLK 4516a438309SAndrew Bresticker select CSRC_R4K 452645c7827SZubair Lutfullah Kakakhel select DMA_NONCOHERENT 453d30a2b47SLinus Walleij select GPIOLIB 45467e38cf2SRalf Baechle select IRQ_MIPS_CPU 4556a438309SAndrew Bresticker select LIBFDT 4566a438309SAndrew Bresticker select MFD_SYSCON 4576a438309SAndrew Bresticker select MIPS_CPU_SCACHE 4586a438309SAndrew Bresticker select MIPS_GIC 4596a438309SAndrew Bresticker select PINCTRL 4606a438309SAndrew Bresticker select REGULATOR 4616a438309SAndrew Bresticker select SYS_HAS_CPU_MIPS32_R2 4626a438309SAndrew Bresticker select SYS_SUPPORTS_32BIT_KERNEL 4636a438309SAndrew Bresticker select SYS_SUPPORTS_LITTLE_ENDIAN 4646a438309SAndrew Bresticker select SYS_SUPPORTS_MIPS_CPS 4656a438309SAndrew Bresticker select SYS_SUPPORTS_MULTITHREADING 46641cc07beSMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 4676a438309SAndrew Bresticker select SYS_SUPPORTS_ZBOOT 468018f62eeSEzequiel Garcia select SYS_HAS_EARLY_PRINTK 469018f62eeSEzequiel Garcia select USE_GENERIC_EARLY_PRINTK_8250 4706a438309SAndrew Bresticker select USE_OF 4716a438309SAndrew Bresticker help 4726a438309SAndrew Bresticker This enables support for the IMG Pistachio SoC platform. 4736a438309SAndrew Bresticker 4741da177e4SLinus Torvaldsconfig MIPS_MALTA 4753fa986faSMartin Michlmayr bool "MIPS Malta board" 47661ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 477a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 478*7a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 4791da177e4SLinus Torvalds select BOOT_ELF32 480fa71c960SRalf Baechle select BOOT_RAW 481e8823d26SPaul Burton select BUILTIN_DTB 48242f77542SRalf Baechle select CEVT_R4K 483940f6b48SRalf Baechle select CSRC_R4K 484fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 48542b002abSGuenter Roeck select COMMON_CLK 486885014bcSFelix Fietkau select DMA_MAYBE_COHERENT 4871da177e4SLinus Torvalds select GENERIC_ISA_DMA 4888a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 48967e38cf2SRalf Baechle select IRQ_MIPS_CPU 4908a19b8f1SAndrew Bresticker select MIPS_GIC 4911da177e4SLinus Torvalds select HW_HAS_PCI 492d865bea4SRalf Baechle select I8253 4931da177e4SLinus Torvalds select I8259 4945e83d430SRalf Baechle select MIPS_BONITO64 4959318c51aSChris Dearman select MIPS_CPU_SCACHE 496a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 497252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 4985e83d430SRalf Baechle select MIPS_MSC 499ecafe3e9SPaul Burton select SMP_UP if SMP 5001da177e4SLinus Torvalds select SWAP_IO_SPACE 5017cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5027cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 503bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 504c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 505575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5067cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5075d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 508575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5097cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5107cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 511ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 512ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5135e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 514c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5155e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 516424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 5170365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 518e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 519377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 520f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 5219693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 5221b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 5238c530ea3SMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 524e8823d26SPaul Burton select USE_OF 52538ec82feSPaul Burton select LIBFDT 526abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 527e81a8c7dSPaul Burton select BUILTIN_DTB 528e81a8c7dSPaul Burton select LIBFDT 5291da177e4SLinus Torvalds help 530f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5311da177e4SLinus Torvalds board. 5321da177e4SLinus Torvalds 5332572f00dSJoshua Hendersonconfig MACH_PIC32 5342572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5352572f00dSJoshua Henderson help 5362572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 5372572f00dSJoshua Henderson 5382572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 5392572f00dSJoshua Henderson microcontrollers. 5402572f00dSJoshua Henderson 541a83860c2SRalf Baechleconfig NEC_MARKEINS 542a83860c2SRalf Baechle bool "NEC EMMA2RH Mark-eins board" 543a83860c2SRalf Baechle select SOC_EMMA2RH 544a83860c2SRalf Baechle select HW_HAS_PCI 545a83860c2SRalf Baechle help 546a83860c2SRalf Baechle This enables support for the NEC Electronics Mark-eins boards. 547ade299d8SYoichi Yuasa 5485e83d430SRalf Baechleconfig MACH_VR41XX 54974142d65SYoichi Yuasa bool "NEC VR4100 series based machines" 55042f77542SRalf Baechle select CEVT_R4K 551940f6b48SRalf Baechle select CSRC_R4K 5527cf8053bSRalf Baechle select SYS_HAS_CPU_VR41XX 553377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 554d30a2b47SLinus Walleij select GPIOLIB 5555e83d430SRalf Baechle 556edb6310aSDaniel Lairdconfig NXP_STB220 557edb6310aSDaniel Laird bool "NXP STB220 board" 558edb6310aSDaniel Laird select SOC_PNX833X 559edb6310aSDaniel Laird help 560edb6310aSDaniel Laird Support for NXP Semiconductors STB220 Development Board. 561edb6310aSDaniel Laird 562edb6310aSDaniel Lairdconfig NXP_STB225 563edb6310aSDaniel Laird bool "NXP 225 board" 564edb6310aSDaniel Laird select SOC_PNX833X 565edb6310aSDaniel Laird select SOC_PNX8335 566edb6310aSDaniel Laird help 567edb6310aSDaniel Laird Support for NXP Semiconductors STB225 Development Board. 568edb6310aSDaniel Laird 5699267a30dSMarc St-Jeanconfig PMC_MSP 5709267a30dSMarc St-Jean bool "PMC-Sierra MSP chipsets" 57139d30c13SAnoop P A select CEVT_R4K 57239d30c13SAnoop P A select CSRC_R4K 5739267a30dSMarc St-Jean select DMA_NONCOHERENT 5749267a30dSMarc St-Jean select SWAP_IO_SPACE 5759267a30dSMarc St-Jean select NO_EXCEPT_FILL 5769267a30dSMarc St-Jean select BOOT_RAW 5779267a30dSMarc St-Jean select SYS_HAS_CPU_MIPS32_R1 5789267a30dSMarc St-Jean select SYS_HAS_CPU_MIPS32_R2 5799267a30dSMarc St-Jean select SYS_SUPPORTS_32BIT_KERNEL 5809267a30dSMarc St-Jean select SYS_SUPPORTS_BIG_ENDIAN 581377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 58267e38cf2SRalf Baechle select IRQ_MIPS_CPU 5839267a30dSMarc St-Jean select SERIAL_8250 5849267a30dSMarc St-Jean select SERIAL_8250_CONSOLE 5859296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_MMIO 5869296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 5879267a30dSMarc St-Jean help 5889267a30dSMarc St-Jean This adds support for the PMC-Sierra family of Multi-Service 5899267a30dSMarc St-Jean Processor System-On-A-Chips. These parts include a number 5909267a30dSMarc St-Jean of integrated peripherals, interfaces and DSPs in addition to 5919267a30dSMarc St-Jean a variety of MIPS cores. 5929267a30dSMarc St-Jean 593ae2b5bb6SJohn Crispinconfig RALINK 594ae2b5bb6SJohn Crispin bool "Ralink based machines" 595ae2b5bb6SJohn Crispin select CEVT_R4K 596ae2b5bb6SJohn Crispin select CSRC_R4K 597ae2b5bb6SJohn Crispin select BOOT_RAW 598ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 59967e38cf2SRalf Baechle select IRQ_MIPS_CPU 600ae2b5bb6SJohn Crispin select USE_OF 601ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 602ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 603ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 604ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 605377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 606ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 607ae2b5bb6SJohn Crispin select CLKDEV_LOOKUP 6082a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6092a153f1cSJohn Crispin select RESET_CONTROLLER 610ae2b5bb6SJohn Crispin 6111da177e4SLinus Torvaldsconfig SGI_IP22 6123fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 6130e2794b0SRalf Baechle select FW_ARC 6140e2794b0SRalf Baechle select FW_ARC32 615*7a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 6161da177e4SLinus Torvalds select BOOT_ELF32 61742f77542SRalf Baechle select CEVT_R4K 618940f6b48SRalf Baechle select CSRC_R4K 619e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6201da177e4SLinus Torvalds select DMA_NONCOHERENT 6215e83d430SRalf Baechle select HW_HAS_EISA 622d865bea4SRalf Baechle select I8253 62368de4803SThomas Bogendoerfer select I8259 6241da177e4SLinus Torvalds select IP22_CPU_SCACHE 62567e38cf2SRalf Baechle select IRQ_MIPS_CPU 626aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 627e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 628e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 62936e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 630e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 631e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 632e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6331da177e4SLinus Torvalds select SWAP_IO_SPACE 6347cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6357cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 6362b5e63f6SMartin Michlmayr # 6372b5e63f6SMartin Michlmayr # Disable EARLY_PRINTK for now since it leads to overwritten prom 6382b5e63f6SMartin Michlmayr # memory during early boot on some machines. 6392b5e63f6SMartin Michlmayr # 6402b5e63f6SMartin Michlmayr # See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com 6412b5e63f6SMartin Michlmayr # for a more details discussion 6422b5e63f6SMartin Michlmayr # 6432b5e63f6SMartin Michlmayr # select SYS_HAS_EARLY_PRINTK 644ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 645ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6465e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 647930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6481da177e4SLinus Torvalds help 6491da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 6501da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 6511da177e4SLinus Torvalds that runs on these, say Y here. 6521da177e4SLinus Torvalds 6531da177e4SLinus Torvaldsconfig SGI_IP27 6543fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 6550e2794b0SRalf Baechle select FW_ARC 6560e2794b0SRalf Baechle select FW_ARC64 6575e83d430SRalf Baechle select BOOT_ELF64 658e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 659634286f1SRalf Baechle select DMA_COHERENT 66036a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 6611da177e4SLinus Torvalds select HW_HAS_PCI 662130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 6637cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 664ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6655e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 666d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 6671a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 668930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6691da177e4SLinus Torvalds help 6701da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 6711da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 6721da177e4SLinus Torvalds here. 6731da177e4SLinus Torvalds 674e2defae5SThomas Bogendoerferconfig SGI_IP28 6757d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 6760e2794b0SRalf Baechle select FW_ARC 6770e2794b0SRalf Baechle select FW_ARC64 678*7a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 679e2defae5SThomas Bogendoerfer select BOOT_ELF64 680e2defae5SThomas Bogendoerfer select CEVT_R4K 681e2defae5SThomas Bogendoerfer select CSRC_R4K 682e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 683e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 684e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 68567e38cf2SRalf Baechle select IRQ_MIPS_CPU 686e2defae5SThomas Bogendoerfer select HW_HAS_EISA 687e2defae5SThomas Bogendoerfer select I8253 688e2defae5SThomas Bogendoerfer select I8259 689e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 690e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 6915b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 692e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 693e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 694e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 695e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 696e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 6972b5e63f6SMartin Michlmayr # 6982b5e63f6SMartin Michlmayr # Disable EARLY_PRINTK for now since it leads to overwritten prom 6992b5e63f6SMartin Michlmayr # memory during early boot on some machines. 7002b5e63f6SMartin Michlmayr # 7012b5e63f6SMartin Michlmayr # See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com 7022b5e63f6SMartin Michlmayr # for a more details discussion 7032b5e63f6SMartin Michlmayr # 7042b5e63f6SMartin Michlmayr # select SYS_HAS_EARLY_PRINTK 705e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 706e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 707dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 708e2defae5SThomas Bogendoerfer help 709e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 710e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 711e2defae5SThomas Bogendoerfer 7121da177e4SLinus Torvaldsconfig SGI_IP32 713cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 7140e2794b0SRalf Baechle select FW_ARC 7150e2794b0SRalf Baechle select FW_ARC32 7161da177e4SLinus Torvalds select BOOT_ELF32 71742f77542SRalf Baechle select CEVT_R4K 718940f6b48SRalf Baechle select CSRC_R4K 7191da177e4SLinus Torvalds select DMA_NONCOHERENT 7201da177e4SLinus Torvalds select HW_HAS_PCI 72167e38cf2SRalf Baechle select IRQ_MIPS_CPU 7221da177e4SLinus Torvalds select R5000_CPU_SCACHE 7231da177e4SLinus Torvalds select RM7000_CPU_SCACHE 7247cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 7257cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 7267cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 727dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 728ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7295e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7301da177e4SLinus Torvalds help 7311da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 7321da177e4SLinus Torvalds 733ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 734ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 7355e83d430SRalf Baechle select BOOT_ELF32 7365e83d430SRalf Baechle select DMA_COHERENT 7375e83d430SRalf Baechle select SIBYTE_BCM1120 7385e83d430SRalf Baechle select SWAP_IO_SPACE 7397cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7405e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7415e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7425e83d430SRalf Baechle 743ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 744ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 7455e83d430SRalf Baechle select BOOT_ELF32 7465e83d430SRalf Baechle select DMA_COHERENT 7475e83d430SRalf Baechle select SIBYTE_BCM1120 7485e83d430SRalf Baechle select SWAP_IO_SPACE 7497cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7505e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7515e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7525e83d430SRalf Baechle 7535e83d430SRalf Baechleconfig SIBYTE_CRHONE 7543fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 7555e83d430SRalf Baechle select BOOT_ELF32 7565e83d430SRalf Baechle select DMA_COHERENT 7575e83d430SRalf Baechle select SIBYTE_BCM1125 7585e83d430SRalf Baechle select SWAP_IO_SPACE 7597cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7605e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7615e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 7625e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7635e83d430SRalf Baechle 764ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 765ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 766ade299d8SYoichi Yuasa select BOOT_ELF32 767ade299d8SYoichi Yuasa select DMA_COHERENT 768ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 769ade299d8SYoichi Yuasa select SWAP_IO_SPACE 770ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 771ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 772ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 773ade299d8SYoichi Yuasa 774ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 775ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 776ade299d8SYoichi Yuasa select BOOT_ELF32 777ade299d8SYoichi Yuasa select DMA_COHERENT 778fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 779ade299d8SYoichi Yuasa select SIBYTE_SB1250 780ade299d8SYoichi Yuasa select SWAP_IO_SPACE 781ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 782ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 783ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 784ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 785cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 786ade299d8SYoichi Yuasa 787ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 788ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 789ade299d8SYoichi Yuasa select BOOT_ELF32 790ade299d8SYoichi Yuasa select DMA_COHERENT 791fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 792ade299d8SYoichi Yuasa select SIBYTE_SB1250 793ade299d8SYoichi Yuasa select SWAP_IO_SPACE 794ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 795ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 796ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 797ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 798ade299d8SYoichi Yuasa 799ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 800ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 801ade299d8SYoichi Yuasa select BOOT_ELF32 802ade299d8SYoichi Yuasa select DMA_COHERENT 803ade299d8SYoichi Yuasa select SIBYTE_SB1250 804ade299d8SYoichi Yuasa select SWAP_IO_SPACE 805ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 806ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 807ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 808ade299d8SYoichi Yuasa 809ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 810ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 811ade299d8SYoichi Yuasa select BOOT_ELF32 812ade299d8SYoichi Yuasa select DMA_COHERENT 813ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 814ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 815ade299d8SYoichi Yuasa select SWAP_IO_SPACE 816ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 817ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 818651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 819ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 820cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 821ade299d8SYoichi Yuasa 82214b36af4SThomas Bogendoerferconfig SNI_RM 82314b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 8240e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 8250e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 826aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 8275e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 828a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 829*7a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 8305e83d430SRalf Baechle select BOOT_ELF32 83142f77542SRalf Baechle select CEVT_R4K 832940f6b48SRalf Baechle select CSRC_R4K 833e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 8345e83d430SRalf Baechle select DMA_NONCOHERENT 8355e83d430SRalf Baechle select GENERIC_ISA_DMA 8368a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 8375e83d430SRalf Baechle select HW_HAS_EISA 8385e83d430SRalf Baechle select HW_HAS_PCI 83967e38cf2SRalf Baechle select IRQ_MIPS_CPU 840d865bea4SRalf Baechle select I8253 8415e83d430SRalf Baechle select I8259 8425e83d430SRalf Baechle select ISA 8434a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 8447cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 8454a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 846c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 8474a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 84836a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 849ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 8507d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 8514a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 8525e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8535e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8541da177e4SLinus Torvalds help 85514b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 85614b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 8575e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 8585e83d430SRalf Baechle support this machine type. 8591da177e4SLinus Torvalds 860edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX 861edcaf1a6SAtsushi Nemoto bool "Toshiba TX39 series based machines" 8625e83d430SRalf Baechle 863edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 864edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 86523fbee9dSRalf Baechle 86673b4390fSRalf Baechleconfig MIKROTIK_RB532 86773b4390fSRalf Baechle bool "Mikrotik RB532 boards" 86873b4390fSRalf Baechle select CEVT_R4K 86973b4390fSRalf Baechle select CSRC_R4K 87073b4390fSRalf Baechle select DMA_NONCOHERENT 87173b4390fSRalf Baechle select HW_HAS_PCI 87267e38cf2SRalf Baechle select IRQ_MIPS_CPU 87373b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 87473b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 87573b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 87673b4390fSRalf Baechle select SWAP_IO_SPACE 87773b4390fSRalf Baechle select BOOT_RAW 878d30a2b47SLinus Walleij select GPIOLIB 879930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 88073b4390fSRalf Baechle help 88173b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 88273b4390fSRalf Baechle based on the IDT RC32434 SoC. 88373b4390fSRalf Baechle 8849ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 8859ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 886a86c7f72SDavid Daney select CEVT_R4K 88734adb28dSRalf Baechle select ARCH_PHYS_ADDR_T_64BIT 888a86c7f72SDavid Daney select DMA_COHERENT 889a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 890a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 891f65aad41SRalf Baechle select EDAC_SUPPORT 892b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 89373569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 89473569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 895a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 8965e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 897e8635b48SDavid Daney select HW_HAS_PCI 898f00e001eSDavid Daney select ZONE_DMA32 899465aaed0SDavid Daney select HOLES_IN_ZONE 900d30a2b47SLinus Walleij select GPIOLIB 9016e511163SDavid Daney select LIBFDT 9026e511163SDavid Daney select USE_OF 9036e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9046e511163SDavid Daney select SYS_SUPPORTS_SMP 9057820b84bSDavid Daney select NR_CPUS_DEFAULT_64 9067820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 907e326479fSAndrew Bresticker select BUILTIN_DTB 9088c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 9093ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 910a86c7f72SDavid Daney help 911a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 912a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 913a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 914a86c7f72SDavid Daney Some of the supported boards are: 915a86c7f72SDavid Daney EBT3000 916a86c7f72SDavid Daney EBH3000 917a86c7f72SDavid Daney EBH3100 918a86c7f72SDavid Daney Thunder 919a86c7f72SDavid Daney Kodama 920a86c7f72SDavid Daney Hikari 921a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 922a86c7f72SDavid Daney 9237f058e85SJayachandran Cconfig NLM_XLR_BOARD 9247f058e85SJayachandran C bool "Netlogic XLR/XLS based systems" 9257f058e85SJayachandran C select BOOT_ELF32 9267f058e85SJayachandran C select NLM_COMMON 9277f058e85SJayachandran C select SYS_HAS_CPU_XLR 9287f058e85SJayachandran C select SYS_SUPPORTS_SMP 9297f058e85SJayachandran C select HW_HAS_PCI 9307f058e85SJayachandran C select SWAP_IO_SPACE 9317f058e85SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9327f058e85SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 93334adb28dSRalf Baechle select ARCH_PHYS_ADDR_T_64BIT 9347f058e85SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9357f058e85SJayachandran C select SYS_SUPPORTS_HIGHMEM 9367f058e85SJayachandran C select DMA_COHERENT 9377f058e85SJayachandran C select NR_CPUS_DEFAULT_32 9387f058e85SJayachandran C select CEVT_R4K 9397f058e85SJayachandran C select CSRC_R4K 94067e38cf2SRalf Baechle select IRQ_MIPS_CPU 941b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9427f058e85SJayachandran C select SYNC_R4K 9437f058e85SJayachandran C select SYS_HAS_EARLY_PRINTK 9448f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 9458f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 9467f058e85SJayachandran C help 9477f058e85SJayachandran C Support for systems based on Netlogic XLR and XLS processors. 9487f058e85SJayachandran C Say Y here if you have a XLR or XLS based board. 9497f058e85SJayachandran C 9501c773ea4SJayachandran Cconfig NLM_XLP_BOARD 9511c773ea4SJayachandran C bool "Netlogic XLP based systems" 9521c773ea4SJayachandran C select BOOT_ELF32 9531c773ea4SJayachandran C select NLM_COMMON 9541c773ea4SJayachandran C select SYS_HAS_CPU_XLP 9551c773ea4SJayachandran C select SYS_SUPPORTS_SMP 9561c773ea4SJayachandran C select HW_HAS_PCI 9571c773ea4SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9581c773ea4SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 95934adb28dSRalf Baechle select ARCH_PHYS_ADDR_T_64BIT 960d30a2b47SLinus Walleij select GPIOLIB 9611c773ea4SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9621c773ea4SJayachandran C select SYS_SUPPORTS_LITTLE_ENDIAN 9631c773ea4SJayachandran C select SYS_SUPPORTS_HIGHMEM 9641c773ea4SJayachandran C select DMA_COHERENT 9651c773ea4SJayachandran C select NR_CPUS_DEFAULT_32 9661c773ea4SJayachandran C select CEVT_R4K 9671c773ea4SJayachandran C select CSRC_R4K 96867e38cf2SRalf Baechle select IRQ_MIPS_CPU 969b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9701c773ea4SJayachandran C select SYNC_R4K 9711c773ea4SJayachandran C select SYS_HAS_EARLY_PRINTK 9722f6528e1SJayachandran C select USE_OF 9738f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 9748f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 9751c773ea4SJayachandran C help 9761c773ea4SJayachandran C This board is based on Netlogic XLP Processor. 9771c773ea4SJayachandran C Say Y here if you have a XLP based board. 9781c773ea4SJayachandran C 9799bc463beSDavid Daneyconfig MIPS_PARAVIRT 9809bc463beSDavid Daney bool "Para-Virtualized guest system" 9819bc463beSDavid Daney select CEVT_R4K 9829bc463beSDavid Daney select CSRC_R4K 9839bc463beSDavid Daney select DMA_COHERENT 9849bc463beSDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 9859bc463beSDavid Daney select SYS_SUPPORTS_32BIT_KERNEL 9869bc463beSDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 9879bc463beSDavid Daney select SYS_SUPPORTS_SMP 9889bc463beSDavid Daney select NR_CPUS_DEFAULT_4 9899bc463beSDavid Daney select SYS_HAS_EARLY_PRINTK 9909bc463beSDavid Daney select SYS_HAS_CPU_MIPS32_R2 9919bc463beSDavid Daney select SYS_HAS_CPU_MIPS64_R2 9929bc463beSDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 9939bc463beSDavid Daney select HW_HAS_PCI 9949bc463beSDavid Daney select SWAP_IO_SPACE 9959bc463beSDavid Daney help 9969bc463beSDavid Daney This option supports guest running under ???? 9979bc463beSDavid Daney 9981da177e4SLinus Torvaldsendchoice 9991da177e4SLinus Torvalds 1000e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 10013b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 1002d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 1003a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 1004e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 10058945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 1006eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 10075e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 10085ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig" 10098ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 10101f21d2bdSBrian Murphysource "arch/mips/lasat/Kconfig" 10112572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1012af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig" 10130f3a05cbSRalf Baechlesource "arch/mips/pmcs-msp71xx/Kconfig" 1014ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 101529c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 101638b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 101722b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 10185e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig" 1019a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 102030ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 102130ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 10227f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig" 1023ae6e7e63SDavid Daneysource "arch/mips/paravirt/Kconfig" 102438b18f72SRalf Baechle 10255e83d430SRalf Baechleendmenu 10265e83d430SRalf Baechle 10271da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 10281da177e4SLinus Torvalds bool 10291da177e4SLinus Torvalds default y 10301da177e4SLinus Torvalds 10311da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 10321da177e4SLinus Torvalds bool 10331da177e4SLinus Torvalds 10343c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 10353c9ee7efSAkinobu Mita bool 10363c9ee7efSAkinobu Mita default y 10373c9ee7efSAkinobu Mita 10381da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 10391da177e4SLinus Torvalds bool 10401da177e4SLinus Torvalds default y 10411da177e4SLinus Torvalds 1042ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 10431cc89038SAtsushi Nemoto bool 10441cc89038SAtsushi Nemoto default y 10451cc89038SAtsushi Nemoto 10461da177e4SLinus Torvalds# 10471da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 10481da177e4SLinus Torvalds# 10490e2794b0SRalf Baechleconfig FW_ARC 10501da177e4SLinus Torvalds bool 10511da177e4SLinus Torvalds 105261ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 105361ed242dSRalf Baechle bool 105461ed242dSRalf Baechle 10559267a30dSMarc St-Jeanconfig BOOT_RAW 10569267a30dSMarc St-Jean bool 10579267a30dSMarc St-Jean 1058217dd11eSRalf Baechleconfig CEVT_BCM1480 1059217dd11eSRalf Baechle bool 1060217dd11eSRalf Baechle 10616457d9fcSYoichi Yuasaconfig CEVT_DS1287 10626457d9fcSYoichi Yuasa bool 10636457d9fcSYoichi Yuasa 10641097c6acSYoichi Yuasaconfig CEVT_GT641XX 10651097c6acSYoichi Yuasa bool 10661097c6acSYoichi Yuasa 106742f77542SRalf Baechleconfig CEVT_R4K 106842f77542SRalf Baechle bool 106942f77542SRalf Baechle 1070217dd11eSRalf Baechleconfig CEVT_SB1250 1071217dd11eSRalf Baechle bool 1072217dd11eSRalf Baechle 1073229f773eSAtsushi Nemotoconfig CEVT_TXX9 1074229f773eSAtsushi Nemoto bool 1075229f773eSAtsushi Nemoto 1076217dd11eSRalf Baechleconfig CSRC_BCM1480 1077217dd11eSRalf Baechle bool 1078217dd11eSRalf Baechle 10794247417dSYoichi Yuasaconfig CSRC_IOASIC 10804247417dSYoichi Yuasa bool 10814247417dSYoichi Yuasa 1082940f6b48SRalf Baechleconfig CSRC_R4K 1083940f6b48SRalf Baechle bool 1084940f6b48SRalf Baechle 1085217dd11eSRalf Baechleconfig CSRC_SB1250 1086217dd11eSRalf Baechle bool 1087217dd11eSRalf Baechle 1088a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1089a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1090a7f4df4eSAlex Smith 1091a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1092d30a2b47SLinus Walleij select GPIOLIB 1093a9aec7feSAtsushi Nemoto bool 1094a9aec7feSAtsushi Nemoto 10950e2794b0SRalf Baechleconfig FW_CFE 1096df78b5c8SAurelien Jarno bool 1097df78b5c8SAurelien Jarno 10984bafad92SFUJITA Tomonoriconfig ARCH_DMA_ADDR_T_64BIT 109934adb28dSRalf Baechle def_bool (HIGHMEM && ARCH_PHYS_ADDR_T_64BIT) || 64BIT 11004bafad92SFUJITA Tomonori 110140e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 110240e084a5SRalf Baechle bool 110340e084a5SRalf Baechle 1104885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT 1105885014bcSFelix Fietkau select DMA_NONCOHERENT 1106885014bcSFelix Fietkau bool 1107885014bcSFelix Fietkau 110820d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 110920d33064SPaul Burton bool 111020d33064SPaul Burton select DMA_MAYBE_COHERENT 111120d33064SPaul Burton 11121da177e4SLinus Torvaldsconfig DMA_COHERENT 11131da177e4SLinus Torvalds bool 11141da177e4SLinus Torvalds 11151da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 11161da177e4SLinus Torvalds bool 1117e1e02b32SFUJITA Tomonori select NEED_DMA_MAP_STATE 11184ce588cdSRalf Baechle 1119e1e02b32SFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 11204ce588cdSRalf Baechle bool 11211da177e4SLinus Torvalds 112236a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11231da177e4SLinus Torvalds bool 11241da177e4SLinus Torvalds 11251b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1126dbb74540SRalf Baechle bool 1127dbb74540SRalf Baechle 11281da177e4SLinus Torvaldsconfig MIPS_BONITO64 11291da177e4SLinus Torvalds bool 11301da177e4SLinus Torvalds 11311da177e4SLinus Torvaldsconfig MIPS_MSC 11321da177e4SLinus Torvalds bool 11331da177e4SLinus Torvalds 11341f21d2bdSBrian Murphyconfig MIPS_NILE4 11351f21d2bdSBrian Murphy bool 11361f21d2bdSBrian Murphy 113739b8d525SRalf Baechleconfig SYNC_R4K 113839b8d525SRalf Baechle bool 113939b8d525SRalf Baechle 1140487d70d0SGabor Juhosconfig MIPS_MACHINE 1141487d70d0SGabor Juhos def_bool n 1142487d70d0SGabor Juhos 1143ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1144d388d685SMaciej W. Rozycki def_bool n 1145d388d685SMaciej W. Rozycki 11464e0748f5SMarkos Chandrasconfig GENERIC_CSUM 11474e0748f5SMarkos Chandras bool 11484e0748f5SMarkos Chandras 11498313da30SRalf Baechleconfig GENERIC_ISA_DMA 11508313da30SRalf Baechle bool 11518313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1152a35bee8aSNamhyung Kim select ISA_DMA_API 11538313da30SRalf Baechle 1154aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1155aa414dffSRalf Baechle bool 11568313da30SRalf Baechle select GENERIC_ISA_DMA 1157aa414dffSRalf Baechle 1158a35bee8aSNamhyung Kimconfig ISA_DMA_API 1159a35bee8aSNamhyung Kim bool 1160a35bee8aSNamhyung Kim 1161465aaed0SDavid Daneyconfig HOLES_IN_ZONE 1162465aaed0SDavid Daney bool 1163465aaed0SDavid Daney 11648c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 11658c530ea3SMatt Redfearn bool 11668c530ea3SMatt Redfearn help 11678c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 11688c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 11698c530ea3SMatt Redfearn to allow access to command line and entropy sources. 11708c530ea3SMatt Redfearn 1171f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT 1172f381bf6dSDavid Daney def_bool y 1173f381bf6dSDavid Daney depends on BPF_JIT && HAVE_CBPF_JIT 1174f381bf6dSDavid Daney 1175f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT 1176f381bf6dSDavid Daney def_bool y 1177f381bf6dSDavid Daney depends on BPF_JIT && HAVE_EBPF_JIT 1178f381bf6dSDavid Daney 1179f381bf6dSDavid Daney 11805e83d430SRalf Baechle# 11816b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 11825e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 11835e83d430SRalf Baechle# choice statement should be more obvious to the user. 11845e83d430SRalf Baechle# 11855e83d430SRalf Baechlechoice 11866b2aac42SMasanari Iida prompt "Endianness selection" 11871da177e4SLinus Torvalds help 11881da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 11895e83d430SRalf Baechle byte order. These modes require different kernels and a different 11903cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 11915e83d430SRalf Baechle particular system but some systems are just as commonly used in the 11923dde6ad8SDavid Sterba one or the other endianness. 11935e83d430SRalf Baechle 11945e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 11955e83d430SRalf Baechle bool "Big endian" 11965e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 11975e83d430SRalf Baechle 11985e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 11995e83d430SRalf Baechle bool "Little endian" 12005e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 12015e83d430SRalf Baechle 12025e83d430SRalf Baechleendchoice 12035e83d430SRalf Baechle 120422b0763aSDavid Daneyconfig EXPORT_UASM 120522b0763aSDavid Daney bool 120622b0763aSDavid Daney 12072116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12082116245eSRalf Baechle bool 12092116245eSRalf Baechle 12105e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 12115e83d430SRalf Baechle bool 12125e83d430SRalf Baechle 12135e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 12145e83d430SRalf Baechle bool 12151da177e4SLinus Torvalds 12169cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS 12179cffd154SDavid Daney bool 12189cffd154SDavid Daney depends on CPU_SUPPORTS_HUGEPAGES && 64BIT 12199cffd154SDavid Daney default y 12209cffd154SDavid Daney 1221aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1222aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1223aa1762f4SDavid Daney 12241da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K 12251da177e4SLinus Torvalds bool 12261da177e4SLinus Torvalds 12279267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 12289267a30dSMarc St-Jean bool 12299267a30dSMarc St-Jean 12309267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 12319267a30dSMarc St-Jean bool 12329267a30dSMarc St-Jean 12338420fd00SAtsushi Nemotoconfig IRQ_TXX9 12348420fd00SAtsushi Nemoto bool 12358420fd00SAtsushi Nemoto 1236d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1237d5ab1a69SYoichi Yuasa bool 1238d5ab1a69SYoichi Yuasa 1239252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 12401da177e4SLinus Torvalds bool 12411da177e4SLinus Torvalds 12429267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 12439267a30dSMarc St-Jean bool 12449267a30dSMarc St-Jean 1245a83860c2SRalf Baechleconfig SOC_EMMA2RH 1246a83860c2SRalf Baechle bool 1247a83860c2SRalf Baechle select CEVT_R4K 1248a83860c2SRalf Baechle select CSRC_R4K 1249a83860c2SRalf Baechle select DMA_NONCOHERENT 125067e38cf2SRalf Baechle select IRQ_MIPS_CPU 1251a83860c2SRalf Baechle select SWAP_IO_SPACE 1252a83860c2SRalf Baechle select SYS_HAS_CPU_R5500 1253a83860c2SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 1254a83860c2SRalf Baechle select SYS_SUPPORTS_64BIT_KERNEL 1255a83860c2SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 1256a83860c2SRalf Baechle 1257edb6310aSDaniel Lairdconfig SOC_PNX833X 1258edb6310aSDaniel Laird bool 1259edb6310aSDaniel Laird select CEVT_R4K 1260edb6310aSDaniel Laird select CSRC_R4K 126167e38cf2SRalf Baechle select IRQ_MIPS_CPU 1262edb6310aSDaniel Laird select DMA_NONCOHERENT 1263edb6310aSDaniel Laird select SYS_HAS_CPU_MIPS32_R2 1264edb6310aSDaniel Laird select SYS_SUPPORTS_32BIT_KERNEL 1265edb6310aSDaniel Laird select SYS_SUPPORTS_LITTLE_ENDIAN 1266edb6310aSDaniel Laird select SYS_SUPPORTS_BIG_ENDIAN 1267377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 1268edb6310aSDaniel Laird select CPU_MIPSR2_IRQ_VI 1269edb6310aSDaniel Laird 1270edb6310aSDaniel Lairdconfig SOC_PNX8335 1271edb6310aSDaniel Laird bool 1272edb6310aSDaniel Laird select SOC_PNX833X 1273edb6310aSDaniel Laird 1274a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1275a7e07b1aSMarkos Chandras bool 1276a7e07b1aSMarkos Chandras 12771da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 12781da177e4SLinus Torvalds bool 12791da177e4SLinus Torvalds 1280e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1281e2defae5SThomas Bogendoerfer bool 1282e2defae5SThomas Bogendoerfer 12835b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 12845b438c44SThomas Bogendoerfer bool 12855b438c44SThomas Bogendoerfer 1286e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1287e2defae5SThomas Bogendoerfer bool 1288e2defae5SThomas Bogendoerfer 1289e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1290e2defae5SThomas Bogendoerfer bool 1291e2defae5SThomas Bogendoerfer 1292e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1293e2defae5SThomas Bogendoerfer bool 1294e2defae5SThomas Bogendoerfer 1295e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1296e2defae5SThomas Bogendoerfer bool 1297e2defae5SThomas Bogendoerfer 1298e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1299e2defae5SThomas Bogendoerfer bool 1300e2defae5SThomas Bogendoerfer 13010e2794b0SRalf Baechleconfig FW_ARC32 13025e83d430SRalf Baechle bool 13035e83d430SRalf Baechle 1304aaa9fad3SPaul Bolleconfig FW_SNIPROM 1305231a35d3SThomas Bogendoerfer bool 1306231a35d3SThomas Bogendoerfer 13071da177e4SLinus Torvaldsconfig BOOT_ELF32 13081da177e4SLinus Torvalds bool 13091da177e4SLinus Torvalds 1310930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1311930beb5aSFlorian Fainelli bool 1312930beb5aSFlorian Fainelli 1313930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1314930beb5aSFlorian Fainelli bool 1315930beb5aSFlorian Fainelli 1316930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1317930beb5aSFlorian Fainelli bool 1318930beb5aSFlorian Fainelli 1319930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1320930beb5aSFlorian Fainelli bool 1321930beb5aSFlorian Fainelli 13221da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 13231da177e4SLinus Torvalds int 1324a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 13255432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 13265432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 13275432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 13281da177e4SLinus Torvalds default "5" 13291da177e4SLinus Torvalds 13301da177e4SLinus Torvaldsconfig HAVE_STD_PC_SERIAL_PORT 13311da177e4SLinus Torvalds bool 13321da177e4SLinus Torvalds 13331da177e4SLinus Torvaldsconfig ARC_CONSOLE 13341da177e4SLinus Torvalds bool "ARC console support" 1335e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 13361da177e4SLinus Torvalds 13371da177e4SLinus Torvaldsconfig ARC_MEMORY 13381da177e4SLinus Torvalds bool 133914b36af4SThomas Bogendoerfer depends on MACH_JAZZ || SNI_RM || SGI_IP32 13401da177e4SLinus Torvalds default y 13411da177e4SLinus Torvalds 13421da177e4SLinus Torvaldsconfig ARC_PROMLIB 13431da177e4SLinus Torvalds bool 1344e2defae5SThomas Bogendoerfer depends on MACH_JAZZ || SNI_RM || SGI_IP22 || SGI_IP28 || SGI_IP32 13451da177e4SLinus Torvalds default y 13461da177e4SLinus Torvalds 13470e2794b0SRalf Baechleconfig FW_ARC64 13481da177e4SLinus Torvalds bool 13491da177e4SLinus Torvalds 13501da177e4SLinus Torvaldsconfig BOOT_ELF64 13511da177e4SLinus Torvalds bool 13521da177e4SLinus Torvalds 13531da177e4SLinus Torvaldsmenu "CPU selection" 13541da177e4SLinus Torvalds 13551da177e4SLinus Torvaldschoice 13561da177e4SLinus Torvalds prompt "CPU type" 13571da177e4SLinus Torvalds default CPU_R4X00 13581da177e4SLinus Torvalds 13590e476d91SHuacai Chenconfig CPU_LOONGSON3 13600e476d91SHuacai Chen bool "Loongson 3 CPU" 13610e476d91SHuacai Chen depends on SYS_HAS_CPU_LOONGSON3 13620e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 13630e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 13640e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 13650e476d91SHuacai Chen select WEAK_ORDERING 13660e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 1367b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 136817c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 1369d30a2b47SLinus Walleij select GPIOLIB 13700e476d91SHuacai Chen help 13710e476d91SHuacai Chen The Loongson 3 processor implements the MIPS64R2 instruction 13720e476d91SHuacai Chen set with many extensions. 13730e476d91SHuacai Chen 13741e820da3SHuacai Chenconfig LOONGSON3_ENHANCEMENT 13751e820da3SHuacai Chen bool "New Loongson 3 CPU Enhancements" 13761e820da3SHuacai Chen default n 13771e820da3SHuacai Chen select CPU_MIPSR2 13781e820da3SHuacai Chen select CPU_HAS_PREFETCH 13791e820da3SHuacai Chen depends on CPU_LOONGSON3 13801e820da3SHuacai Chen help 13811e820da3SHuacai Chen New Loongson 3 CPU (since Loongson-3A R2, as opposed to Loongson-3A 13821e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 13831e820da3SHuacai Chen FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPv2 ASE, User 13841e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 13851e820da3SHuacai Chen Fast TLB refill support, etc. 13861e820da3SHuacai Chen 13871e820da3SHuacai Chen This option enable those enhancements which are not probed at run 13881e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 13891e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 13901e820da3SHuacai Chen new Loongson 3 machines only, please say 'Y' here. 13911e820da3SHuacai Chen 13923702bba5SWu Zhangjinconfig CPU_LOONGSON2E 13933702bba5SWu Zhangjin bool "Loongson 2E" 13943702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 13953702bba5SWu Zhangjin select CPU_LOONGSON2 13962a21c730SFuxin Zhang help 13972a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 13982a21c730SFuxin Zhang with many extensions. 13992a21c730SFuxin Zhang 140025985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 14016f7a251aSWu Zhangjin bonito64. 14026f7a251aSWu Zhangjin 14036f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 14046f7a251aSWu Zhangjin bool "Loongson 2F" 14056f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 14066f7a251aSWu Zhangjin select CPU_LOONGSON2 1407d30a2b47SLinus Walleij select GPIOLIB 14086f7a251aSWu Zhangjin help 14096f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 14106f7a251aSWu Zhangjin with many extensions. 14116f7a251aSWu Zhangjin 14126f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 14136f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 14146f7a251aSWu Zhangjin Loongson2E. 14156f7a251aSWu Zhangjin 1416ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1417ca585cf9SKelvin Cheung bool "Loongson 1B" 1418ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1419ca585cf9SKelvin Cheung select CPU_LOONGSON1 14209ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1421ca585cf9SKelvin Cheung help 1422ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1423ca585cf9SKelvin Cheung release 2 instruction set. 1424ca585cf9SKelvin Cheung 142512e3280bSYang Lingconfig CPU_LOONGSON1C 142612e3280bSYang Ling bool "Loongson 1C" 142712e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 142812e3280bSYang Ling select CPU_LOONGSON1 142912e3280bSYang Ling select LEDS_GPIO_REGISTER 143012e3280bSYang Ling help 143112e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 143212e3280bSYang Ling release 2 instruction set. 143312e3280bSYang Ling 14346e760c8dSRalf Baechleconfig CPU_MIPS32_R1 14356e760c8dSRalf Baechle bool "MIPS32 Release 1" 14367cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 14376e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1438797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1439ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14406e760c8dSRalf Baechle help 14415e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 14421e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14431e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14441e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 14451e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14461e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 14471e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 14481e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 14491e5f1caaSRalf Baechle performance. 14501e5f1caaSRalf Baechle 14511e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 14521e5f1caaSRalf Baechle bool "MIPS32 Release 2" 14537cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 14541e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1455797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1456ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1457a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 14582235a54dSSanjay Lal select HAVE_KVM 14591e5f1caaSRalf Baechle help 14605e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 14616e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14626e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14636e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14646e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14651da177e4SLinus Torvalds 14667fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1467674d10e2SMarkos Chandras bool "MIPS32 Release 6" 14687fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 14697fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 14707fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 14717fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 14727fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 14734e0748f5SMarkos Chandras select GENERIC_CSUM 14747fd08ca5SLeonid Yegoshin select HAVE_KVM 14757fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 14767fd08ca5SLeonid Yegoshin help 14777fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 14787fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 14797fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 14807fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 14817fd08ca5SLeonid Yegoshin 14826e760c8dSRalf Baechleconfig CPU_MIPS64_R1 14836e760c8dSRalf Baechle bool "MIPS64 Release 1" 14847cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1485797798c1SRalf Baechle select CPU_HAS_PREFETCH 1486ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1487ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1488ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14899cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 14906e760c8dSRalf Baechle help 14916e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 14926e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 14936e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 14946e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14956e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 14961e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 14971e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 14981e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 14991e5f1caaSRalf Baechle performance. 15001e5f1caaSRalf Baechle 15011e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 15021e5f1caaSRalf Baechle bool "MIPS64 Release 2" 15037cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1504797798c1SRalf Baechle select CPU_HAS_PREFETCH 15051e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 15061e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1507ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15089cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1509a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 151040a2df49SJames Hogan select HAVE_KVM 15111e5f1caaSRalf Baechle help 15121e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 15131e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15141e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15151e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15161e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15171da177e4SLinus Torvalds 15187fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1519674d10e2SMarkos Chandras bool "MIPS64 Release 6" 15207fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 15217fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 15227fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15237fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 15247fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 15257fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15264e0748f5SMarkos Chandras select GENERIC_CSUM 15272e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 152840a2df49SJames Hogan select HAVE_KVM 15297fd08ca5SLeonid Yegoshin help 15307fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15317fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 15327fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 15337fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 15347fd08ca5SLeonid Yegoshin 15351da177e4SLinus Torvaldsconfig CPU_R3000 15361da177e4SLinus Torvalds bool "R3000" 15377cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1538f7062ddbSRalf Baechle select CPU_HAS_WB 1539ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1540797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15411da177e4SLinus Torvalds help 15421da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 15431da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 15441da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 15451da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 15461da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 15471da177e4SLinus Torvalds try to recompile with R3000. 15481da177e4SLinus Torvalds 15491da177e4SLinus Torvaldsconfig CPU_TX39XX 15501da177e4SLinus Torvalds bool "R39XX" 15517cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX39XX 1552ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 15531da177e4SLinus Torvalds 15541da177e4SLinus Torvaldsconfig CPU_VR41XX 15551da177e4SLinus Torvalds bool "R41xx" 15567cf8053bSRalf Baechle depends on SYS_HAS_CPU_VR41XX 1557ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1558ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 15591da177e4SLinus Torvalds help 15605e83d430SRalf Baechle The options selects support for the NEC VR4100 series of processors. 15611da177e4SLinus Torvalds Only choose this option if you have one of these processors as a 15621da177e4SLinus Torvalds kernel built with this option will not run on any other type of 15631da177e4SLinus Torvalds processor or vice versa. 15641da177e4SLinus Torvalds 15651da177e4SLinus Torvaldsconfig CPU_R4300 15661da177e4SLinus Torvalds bool "R4300" 15677cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4300 1568ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1569ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 15701da177e4SLinus Torvalds help 15711da177e4SLinus Torvalds MIPS Technologies R4300-series processors. 15721da177e4SLinus Torvalds 15731da177e4SLinus Torvaldsconfig CPU_R4X00 15741da177e4SLinus Torvalds bool "R4x00" 15757cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1576ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1577ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1578970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15791da177e4SLinus Torvalds help 15801da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 15811da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 15821da177e4SLinus Torvalds 15831da177e4SLinus Torvaldsconfig CPU_TX49XX 15841da177e4SLinus Torvalds bool "R49XX" 15857cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1586de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1587ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1588ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1589970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15901da177e4SLinus Torvalds 15911da177e4SLinus Torvaldsconfig CPU_R5000 15921da177e4SLinus Torvalds bool "R5000" 15937cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1594ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1595ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1596970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15971da177e4SLinus Torvalds help 15981da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 15991da177e4SLinus Torvalds 16001da177e4SLinus Torvaldsconfig CPU_R5432 16011da177e4SLinus Torvalds bool "R5432" 16027cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5432 16035e83d430SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 16045e83d430SRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1605970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16061da177e4SLinus Torvalds 1607542c1020SShinya Kuribayashiconfig CPU_R5500 1608542c1020SShinya Kuribayashi bool "R5500" 1609542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1610542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1611542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 16129cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1613542c1020SShinya Kuribayashi help 1614542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1615542c1020SShinya Kuribayashi instruction set. 1616542c1020SShinya Kuribayashi 16171da177e4SLinus Torvaldsconfig CPU_NEVADA 16181da177e4SLinus Torvalds bool "RM52xx" 16197cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1620ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1621ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1622970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16231da177e4SLinus Torvalds help 16241da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 16251da177e4SLinus Torvalds 16261da177e4SLinus Torvaldsconfig CPU_R8000 16271da177e4SLinus Torvalds bool "R8000" 16287cf8053bSRalf Baechle depends on SYS_HAS_CPU_R8000 16295e83d430SRalf Baechle select CPU_HAS_PREFETCH 1630ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 16311da177e4SLinus Torvalds help 16321da177e4SLinus Torvalds MIPS Technologies R8000 processors. Note these processors are 16331da177e4SLinus Torvalds uncommon and the support for them is incomplete. 16341da177e4SLinus Torvalds 16351da177e4SLinus Torvaldsconfig CPU_R10000 16361da177e4SLinus Torvalds bool "R10000" 16377cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 16385e83d430SRalf Baechle select CPU_HAS_PREFETCH 1639ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1640ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1641797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1642970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16431da177e4SLinus Torvalds help 16441da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 16451da177e4SLinus Torvalds 16461da177e4SLinus Torvaldsconfig CPU_RM7000 16471da177e4SLinus Torvalds bool "RM7000" 16487cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 16495e83d430SRalf Baechle select CPU_HAS_PREFETCH 1650ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1651ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1652797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1653970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16541da177e4SLinus Torvalds 16551da177e4SLinus Torvaldsconfig CPU_SB1 16561da177e4SLinus Torvalds bool "SB1" 16577cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1658ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1659ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1660797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1661970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16620004a9dfSRalf Baechle select WEAK_ORDERING 16631da177e4SLinus Torvalds 1664a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1665a86c7f72SDavid Daney bool "Cavium Octeon processor" 16665e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1667a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1668a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1669a86c7f72SDavid Daney select WEAK_ORDERING 1670a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 16719cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1672df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1673df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1674930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 16750ae3abcdSJames Hogan select HAVE_KVM 1676a86c7f72SDavid Daney help 1677a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1678a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1679a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1680a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1681a86c7f72SDavid Daney 1682cd746249SJonas Gorskiconfig CPU_BMIPS 1683cd746249SJonas Gorski bool "Broadcom BMIPS" 1684cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1685cd746249SJonas Gorski select CPU_MIPS32 1686fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1687cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1688cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1689cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1690cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1691cd746249SJonas Gorski select DMA_NONCOHERENT 169267e38cf2SRalf Baechle select IRQ_MIPS_CPU 1693cd746249SJonas Gorski select SWAP_IO_SPACE 1694cd746249SJonas Gorski select WEAK_ORDERING 1695c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 169669aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1697a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1698a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1699c1c0c461SKevin Cernekee help 1700fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1701c1c0c461SKevin Cernekee 17027f058e85SJayachandran Cconfig CPU_XLR 17037f058e85SJayachandran C bool "Netlogic XLR SoC" 17047f058e85SJayachandran C depends on SYS_HAS_CPU_XLR 17057f058e85SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17067f058e85SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17077f058e85SJayachandran C select CPU_SUPPORTS_HIGHMEM 1708970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17097f058e85SJayachandran C select WEAK_ORDERING 17107f058e85SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17117f058e85SJayachandran C help 17127f058e85SJayachandran C Netlogic Microsystems XLR/XLS processors. 17131c773ea4SJayachandran C 17141c773ea4SJayachandran Cconfig CPU_XLP 17151c773ea4SJayachandran C bool "Netlogic XLP SoC" 17161c773ea4SJayachandran C depends on SYS_HAS_CPU_XLP 17171c773ea4SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17181c773ea4SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17191c773ea4SJayachandran C select CPU_SUPPORTS_HIGHMEM 17201c773ea4SJayachandran C select WEAK_ORDERING 17211c773ea4SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17221c773ea4SJayachandran C select CPU_HAS_PREFETCH 1723d6504846SJayachandran C select CPU_MIPSR2 1724ddba6833SPrem Mallappa select CPU_SUPPORTS_HUGEPAGES 17252db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 17261c773ea4SJayachandran C help 17271c773ea4SJayachandran C Netlogic Microsystems XLP processors. 17281da177e4SLinus Torvaldsendchoice 17291da177e4SLinus Torvalds 1730a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1731a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1732a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 17337fd08ca5SLeonid Yegoshin depends on CPU_MIPS32_R2 || CPU_MIPS32_R6 1734a6e18781SLeonid Yegoshin help 1735a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1736a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1737a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1738a6e18781SLeonid Yegoshin 1739a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1740a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1741a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1742a6e18781SLeonid Yegoshin select EVA 1743a6e18781SLeonid Yegoshin default y 1744a6e18781SLeonid Yegoshin help 1745a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1746a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1747a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1748a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1749a6e18781SLeonid Yegoshin 1750c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1751c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1752c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1753c5b36783SSteven J. Hill depends on CPU_MIPS32_R2 1754c5b36783SSteven J. Hill help 1755c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1756c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1757c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1758c5b36783SSteven J. Hill 1759c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1760c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1761c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1762c5b36783SSteven J. Hill depends on !EVA 1763c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1764c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1765c5b36783SSteven J. Hill select XPA 1766c5b36783SSteven J. Hill select HIGHMEM 1767c5b36783SSteven J. Hill select ARCH_PHYS_ADDR_T_64BIT 1768c5b36783SSteven J. Hill default n 1769c5b36783SSteven J. Hill help 1770c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1771c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1772c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1773c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1774c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1775c5b36783SSteven J. Hill If unsure, say 'N' here. 1776c5b36783SSteven J. Hill 1777622844bfSWu Zhangjinif CPU_LOONGSON2F 1778622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1779622844bfSWu Zhangjin bool 1780622844bfSWu Zhangjin 1781622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1782622844bfSWu Zhangjin bool 1783622844bfSWu Zhangjin 1784622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1785622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1786622844bfSWu Zhangjin default y 1787622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1788622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1789622844bfSWu Zhangjin help 1790622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1791622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1792622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1793622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1794622844bfSWu Zhangjin 1795622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1796622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1797622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1798622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1799622844bfSWu Zhangjin systems. 1800622844bfSWu Zhangjin 1801622844bfSWu Zhangjin If unsure, please say Y. 1802622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1803622844bfSWu Zhangjin 18041b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 18051b93b3c3SWu Zhangjin bool 18061b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 18071b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 180831c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 18091b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1810fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 18114e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 18121b93b3c3SWu Zhangjin 18131b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 18141b93b3c3SWu Zhangjin bool 18151b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 18161b93b3c3SWu Zhangjin 1817dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1818dbb98314SAlban Bedel bool 1819dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1820dbb98314SAlban Bedel 18213702bba5SWu Zhangjinconfig CPU_LOONGSON2 18223702bba5SWu Zhangjin bool 18233702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 18243702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 18253702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1826970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 18273702bba5SWu Zhangjin 1828ca585cf9SKelvin Cheungconfig CPU_LOONGSON1 1829ca585cf9SKelvin Cheung bool 1830ca585cf9SKelvin Cheung select CPU_MIPS32 1831ca585cf9SKelvin Cheung select CPU_MIPSR2 1832ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1833ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1834ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1835f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1836ca585cf9SKelvin Cheung 1837fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 183804fa8bf7SJonas Gorski select SMP_UP if SMP 18391bbb6c1bSKevin Cernekee bool 1840cd746249SJonas Gorski 1841cd746249SJonas Gorskiconfig CPU_BMIPS4350 1842cd746249SJonas Gorski bool 1843cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1844cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1845cd746249SJonas Gorski 1846cd746249SJonas Gorskiconfig CPU_BMIPS4380 1847cd746249SJonas Gorski bool 1848bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1849cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1850cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1851b4720809SFlorian Fainelli select CPU_HAS_RIXI 1852cd746249SJonas Gorski 1853cd746249SJonas Gorskiconfig CPU_BMIPS5000 1854cd746249SJonas Gorski bool 1855cd746249SJonas Gorski select MIPS_CPU_SCACHE 1856bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1857cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1858cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1859b4720809SFlorian Fainelli select CPU_HAS_RIXI 18601bbb6c1bSKevin Cernekee 18610e476d91SHuacai Chenconfig SYS_HAS_CPU_LOONGSON3 18620e476d91SHuacai Chen bool 18630e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1864b2edcfc8SHuacai Chen select CPU_HAS_RIXI 18650e476d91SHuacai Chen 18663702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 18672a21c730SFuxin Zhang bool 18682a21c730SFuxin Zhang 18696f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 18706f7a251aSWu Zhangjin bool 187155045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 187255045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 187322f1fdfdSWu Zhangjin select CPU_SUPPORTS_UNCACHED_ACCELERATED 18746f7a251aSWu Zhangjin 1875ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1876ca585cf9SKelvin Cheung bool 1877ca585cf9SKelvin Cheung 187812e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 187912e3280bSYang Ling bool 188012e3280bSYang Ling 18817cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 18827cf8053bSRalf Baechle bool 18837cf8053bSRalf Baechle 18847cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 18857cf8053bSRalf Baechle bool 18867cf8053bSRalf Baechle 1887a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 1888a6e18781SLeonid Yegoshin bool 1889a6e18781SLeonid Yegoshin 1890c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 1891c5b36783SSteven J. Hill bool 1892c5b36783SSteven J. Hill 18937fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 18947fd08ca5SLeonid Yegoshin bool 18957fd08ca5SLeonid Yegoshin 18967cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 18977cf8053bSRalf Baechle bool 18987cf8053bSRalf Baechle 18997cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 19007cf8053bSRalf Baechle bool 19017cf8053bSRalf Baechle 19027fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 19037fd08ca5SLeonid Yegoshin bool 19047fd08ca5SLeonid Yegoshin 19057cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 19067cf8053bSRalf Baechle bool 19077cf8053bSRalf Baechle 19087cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX 19097cf8053bSRalf Baechle bool 19107cf8053bSRalf Baechle 19117cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX 19127cf8053bSRalf Baechle bool 19137cf8053bSRalf Baechle 19147cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4300 19157cf8053bSRalf Baechle bool 19167cf8053bSRalf Baechle 19177cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 19187cf8053bSRalf Baechle bool 19197cf8053bSRalf Baechle 19207cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 19217cf8053bSRalf Baechle bool 19227cf8053bSRalf Baechle 19237cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 19247cf8053bSRalf Baechle bool 19257cf8053bSRalf Baechle 19267cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5432 19277cf8053bSRalf Baechle bool 19287cf8053bSRalf Baechle 1929542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 1930542c1020SShinya Kuribayashi bool 1931542c1020SShinya Kuribayashi 19327cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 19337cf8053bSRalf Baechle bool 19347cf8053bSRalf Baechle 19357cf8053bSRalf Baechleconfig SYS_HAS_CPU_R8000 19367cf8053bSRalf Baechle bool 19377cf8053bSRalf Baechle 19387cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 19397cf8053bSRalf Baechle bool 19407cf8053bSRalf Baechle 19417cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 19427cf8053bSRalf Baechle bool 19437cf8053bSRalf Baechle 19447cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 19457cf8053bSRalf Baechle bool 19467cf8053bSRalf Baechle 19475e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 19485e683389SDavid Daney bool 19495e683389SDavid Daney 1950cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 1951c1c0c461SKevin Cernekee bool 1952c1c0c461SKevin Cernekee 1953fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 1954c1c0c461SKevin Cernekee bool 1955cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1956c1c0c461SKevin Cernekee 1957c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 1958c1c0c461SKevin Cernekee bool 1959cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1960c1c0c461SKevin Cernekee 1961c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 1962c1c0c461SKevin Cernekee bool 1963cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1964c1c0c461SKevin Cernekee 1965c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 1966c1c0c461SKevin Cernekee bool 1967cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1968c1c0c461SKevin Cernekee 19697f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR 19707f058e85SJayachandran C bool 19717f058e85SJayachandran C 19721c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP 19731c773ea4SJayachandran C bool 19741c773ea4SJayachandran C 1975b6911bbaSPaul Burtonconfig MIPS_MALTA_PM 1976b6911bbaSPaul Burton depends on MIPS_MALTA 1977b6911bbaSPaul Burton depends on PCI 1978b6911bbaSPaul Burton bool 1979b6911bbaSPaul Burton default y 1980b6911bbaSPaul Burton 198117099b11SRalf Baechle# 198217099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 198317099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 198417099b11SRalf Baechle# 19850004a9dfSRalf Baechleconfig WEAK_ORDERING 19860004a9dfSRalf Baechle bool 198717099b11SRalf Baechle 198817099b11SRalf Baechle# 198917099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 199017099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 199117099b11SRalf Baechle# 199217099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 199317099b11SRalf Baechle bool 19945e83d430SRalf Baechleendmenu 19955e83d430SRalf Baechle 19965e83d430SRalf Baechle# 19975e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 19985e83d430SRalf Baechle# 19995e83d430SRalf Baechleconfig CPU_MIPS32 20005e83d430SRalf Baechle bool 20017fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6 20025e83d430SRalf Baechle 20035e83d430SRalf Baechleconfig CPU_MIPS64 20045e83d430SRalf Baechle bool 20057fd08ca5SLeonid Yegoshin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6 20065e83d430SRalf Baechle 20075e83d430SRalf Baechle# 2008c09b47d8SChris Dearman# These two indicate the revision of the architecture, either Release 1 or Release 2 20095e83d430SRalf Baechle# 20105e83d430SRalf Baechleconfig CPU_MIPSR1 20115e83d430SRalf Baechle bool 20125e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 20135e83d430SRalf Baechle 20145e83d430SRalf Baechleconfig CPU_MIPSR2 20155e83d430SRalf Baechle bool 2016a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 20178256b17eSFlorian Fainelli select CPU_HAS_RIXI 2018a7e07b1aSMarkos Chandras select MIPS_SPRAM 20195e83d430SRalf Baechle 20207fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 20217fd08ca5SLeonid Yegoshin bool 20227fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 20238256b17eSFlorian Fainelli select CPU_HAS_RIXI 202487321fddSPaul Burton select HAVE_ARCH_BITREVERSE 20252db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 2026a7e07b1aSMarkos Chandras select MIPS_SPRAM 20275e83d430SRalf Baechle 2028a6e18781SLeonid Yegoshinconfig EVA 2029a6e18781SLeonid Yegoshin bool 2030a6e18781SLeonid Yegoshin 2031c5b36783SSteven J. Hillconfig XPA 2032c5b36783SSteven J. Hill bool 2033c5b36783SSteven J. Hill 20345e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 20355e83d430SRalf Baechle bool 20365e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 20375e83d430SRalf Baechle bool 20385e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 20395e83d430SRalf Baechle bool 20405e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 20415e83d430SRalf Baechle bool 204255045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 204355045ff5SWu Zhangjin bool 204455045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 204555045ff5SWu Zhangjin bool 20469cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 20479cffd154SDavid Daney bool 204822f1fdfdSWu Zhangjinconfig CPU_SUPPORTS_UNCACHED_ACCELERATED 204922f1fdfdSWu Zhangjin bool 205082622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 205182622284SDavid Daney bool 2052cebf8c0fSPaul Burton default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP 20535e83d430SRalf Baechle 20548192c9eaSDavid Daney# 20558192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 20568192c9eaSDavid Daney# 20578192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 20588192c9eaSDavid Daney bool 2059679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 20608192c9eaSDavid Daney 20615e83d430SRalf Baechlemenu "Kernel type" 20625e83d430SRalf Baechle 20635e83d430SRalf Baechlechoice 20645e83d430SRalf Baechle prompt "Kernel code model" 20655e83d430SRalf Baechle help 20665e83d430SRalf Baechle You should only select this option if you have a workload that 20675e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 20685e83d430SRalf Baechle large memory. You will only be presented a single option in this 20695e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 20705e83d430SRalf Baechle 20715e83d430SRalf Baechleconfig 32BIT 20725e83d430SRalf Baechle bool "32-bit kernel" 20735e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 20745e83d430SRalf Baechle select TRAD_SIGNALS 20755e83d430SRalf Baechle help 20765e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2077f17c4ca3SRalf Baechle 20785e83d430SRalf Baechleconfig 64BIT 20795e83d430SRalf Baechle bool "64-bit kernel" 20805e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 20815e83d430SRalf Baechle help 20825e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 20835e83d430SRalf Baechle 20845e83d430SRalf Baechleendchoice 20855e83d430SRalf Baechle 20862235a54dSSanjay Lalconfig KVM_GUEST 20872235a54dSSanjay Lal bool "KVM Guest Kernel" 2088f2a5b1d7SJames Hogan depends on BROKEN_ON_SMP 20892235a54dSSanjay Lal help 2090caa1faa7SJames Hogan Select this option if building a guest kernel for KVM (Trap & Emulate) 2091caa1faa7SJames Hogan mode. 20922235a54dSSanjay Lal 2093eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ 2094eda3d33cSJames Hogan int "Count/Compare Timer Frequency (MHz)" 20952235a54dSSanjay Lal depends on KVM_GUEST 2096eda3d33cSJames Hogan default 100 20972235a54dSSanjay Lal help 2098eda3d33cSJames Hogan Set this to non-zero if building a guest kernel for KVM to skip RTC 2099eda3d33cSJames Hogan emulation when determining guest CPU Frequency. Instead, the guest's 2100eda3d33cSJames Hogan timer frequency is specified directly. 21012235a54dSSanjay Lal 21021e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 21031e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 21041e321fa9SLeonid Yegoshin depends on 64BIT 21051e321fa9SLeonid Yegoshin help 21063377e227SAlex Belits Support a maximum at least 48 bits of application virtual 21073377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 21083377e227SAlex Belits For page sizes 16k and above, this option results in a small 21093377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 21103377e227SAlex Belits level of page tables is added which imposes both a memory 21113377e227SAlex Belits overhead as well as slower TLB fault handling. 21123377e227SAlex Belits 21131e321fa9SLeonid Yegoshin If unsure, say N. 21141e321fa9SLeonid Yegoshin 21151da177e4SLinus Torvaldschoice 21161da177e4SLinus Torvalds prompt "Kernel page size" 21171da177e4SLinus Torvalds default PAGE_SIZE_4KB 21181da177e4SLinus Torvalds 21191da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 21201da177e4SLinus Torvalds bool "4kB" 21210e476d91SHuacai Chen depends on !CPU_LOONGSON2 && !CPU_LOONGSON3 21221da177e4SLinus Torvalds help 21231da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 21241da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 21251da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 21261da177e4SLinus Torvalds recommended for low memory systems. 21271da177e4SLinus Torvalds 21281da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 21291da177e4SLinus Torvalds bool "8kB" 21307d60717eSKees Cook depends on CPU_R8000 || CPU_CAVIUM_OCTEON 21311e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 21321da177e4SLinus Torvalds help 21331da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 21341da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2135c52399beSRalf Baechle only on R8000 and cnMIPS processors. Note that you will need a 2136c52399beSRalf Baechle suitable Linux distribution to support this. 21371da177e4SLinus Torvalds 21381da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 21391da177e4SLinus Torvalds bool "16kB" 2140714bfad6SRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX 21411da177e4SLinus Torvalds help 21421da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 21431da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2144714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2145714bfad6SRalf Baechle Linux distribution to support this. 21461da177e4SLinus Torvalds 2147c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2148c52399beSRalf Baechle bool "32kB" 2149c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 21501e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2151c52399beSRalf Baechle help 2152c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2153c52399beSRalf Baechle the price of higher memory consumption. This option is available 2154c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2155c52399beSRalf Baechle distribution to support this. 2156c52399beSRalf Baechle 21571da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 21581da177e4SLinus Torvalds bool "64kB" 21593b2db173SPaul Burton depends on !CPU_R3000 && !CPU_TX39XX 21601da177e4SLinus Torvalds help 21611da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 21621da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 21631da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2164714bfad6SRalf Baechle writing this option is still high experimental. 21651da177e4SLinus Torvalds 21661da177e4SLinus Torvaldsendchoice 21671da177e4SLinus Torvalds 2168c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER 2169c9bace7cSDavid Daney int "Maximum zone order" 2170e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2171e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2172e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2173e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2174e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2175e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2176c9bace7cSDavid Daney range 11 64 2177c9bace7cSDavid Daney default "11" 2178c9bace7cSDavid Daney help 2179c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2180c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2181c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2182c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2183c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2184c9bace7cSDavid Daney increase this value. 2185c9bace7cSDavid Daney 2186c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2187c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2188c9bace7cSDavid Daney 2189c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2190c9bace7cSDavid Daney when choosing a value for this option. 2191c9bace7cSDavid Daney 21921da177e4SLinus Torvaldsconfig BOARD_SCACHE 21931da177e4SLinus Torvalds bool 21941da177e4SLinus Torvalds 21951da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 21961da177e4SLinus Torvalds bool 21971da177e4SLinus Torvalds select BOARD_SCACHE 21981da177e4SLinus Torvalds 21999318c51aSChris Dearman# 22009318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 22019318c51aSChris Dearman# 22029318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 22039318c51aSChris Dearman bool 22049318c51aSChris Dearman select BOARD_SCACHE 22059318c51aSChris Dearman 22061da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 22071da177e4SLinus Torvalds bool 22081da177e4SLinus Torvalds select BOARD_SCACHE 22091da177e4SLinus Torvalds 22101da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 22111da177e4SLinus Torvalds bool 22121da177e4SLinus Torvalds select BOARD_SCACHE 22131da177e4SLinus Torvalds 22141da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 22151da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 22161da177e4SLinus Torvalds depends on CPU_SB1 22171da177e4SLinus Torvalds help 22181da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 22191da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 22201da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 22211da177e4SLinus Torvalds 22221da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2223c8094b53SRalf Baechle bool 22241da177e4SLinus Torvalds 22253165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 22263165c846SFlorian Fainelli bool 22273b2db173SPaul Burton default y if !(CPU_R3000 || CPU_R8000 || CPU_TX39XX) 22283165c846SFlorian Fainelli 222991405eb6SFlorian Fainelliconfig CPU_R4K_FPU 223091405eb6SFlorian Fainelli bool 2231a2aea699SPaul Burton default y if !(CPU_R3000 || CPU_TX39XX) 223291405eb6SFlorian Fainelli 223362cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 223462cedc4fSFlorian Fainelli bool 223562cedc4fSFlorian Fainelli default y if !(CPU_R3000 || CPU_R8000 || CPU_SB1 || CPU_TX39XX || CPU_CAVIUM_OCTEON) 223662cedc4fSFlorian Fainelli 223759d6ab86SRalf Baechleconfig MIPS_MT_SMP 2238a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 22395cbf9688SPaul Burton default y 2240527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 224159d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2242d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2243c080faa5SSteven J. Hill select SYNC_R4K 224459d6ab86SRalf Baechle select MIPS_MT 224559d6ab86SRalf Baechle select SMP 224687353d8aSRalf Baechle select SMP_UP 2247c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2248c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2249399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 225059d6ab86SRalf Baechle help 2251c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2252c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2253c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2254c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2255c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 225659d6ab86SRalf Baechle 2257f41ae0b2SRalf Baechleconfig MIPS_MT 2258f41ae0b2SRalf Baechle bool 2259f41ae0b2SRalf Baechle 22600ab7aefcSRalf Baechleconfig SCHED_SMT 22610ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 22620ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 22630ab7aefcSRalf Baechle default n 22640ab7aefcSRalf Baechle help 22650ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 22660ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 22670ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 22680ab7aefcSRalf Baechle 22690ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 22700ab7aefcSRalf Baechle bool 22710ab7aefcSRalf Baechle 2272f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2273f41ae0b2SRalf Baechle bool 2274f41ae0b2SRalf Baechle 2275f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2276f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2277f088fc84SRalf Baechle default y 2278b633648cSRalf Baechle depends on MIPS_MT_SMP 227907cc0c9eSRalf Baechle 2280b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2281b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 22829eaa9a82SPaul Burton depends on CPU_MIPSR6 2283b0a668fbSLeonid Yegoshin default y 2284b0a668fbSLeonid Yegoshin help 2285b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2286b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 228707edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2288b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2289b0a668fbSLeonid Yegoshin final kernel image. 2290b0a668fbSLeonid Yegoshin 229107cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 229207cc0c9eSRalf Baechle bool "VPE loader support." 2293704e6460SMarkos Chandras depends on SYS_SUPPORTS_MULTITHREADING && MODULES 229407cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 229507cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 229607cc0c9eSRalf Baechle select MIPS_MT 229707cc0c9eSRalf Baechle help 229807cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 229907cc0c9eSRalf Baechle onto another VPE and running it. 2300f088fc84SRalf Baechle 230117a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 230217a1d523SDeng-Cheng Zhu bool 230317a1d523SDeng-Cheng Zhu default "y" 230417a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 230517a1d523SDeng-Cheng Zhu 23061a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 23071a2a6d7eSDeng-Cheng Zhu bool 23081a2a6d7eSDeng-Cheng Zhu default "y" 23091a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 23101a2a6d7eSDeng-Cheng Zhu 2311e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2312e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2313e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2314e01402b1SRalf Baechle default y 2315e01402b1SRalf Baechle help 2316e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2317e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2318e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2319e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2320e01402b1SRalf Baechle 2321e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2322e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2323e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 23245e83d430SRalf Baechle help 2325e01402b1SRalf Baechle 2326da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2327da615cf6SDeng-Cheng Zhu bool 2328da615cf6SDeng-Cheng Zhu default "y" 2329da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2330da615cf6SDeng-Cheng Zhu 23312c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 23322c973ef0SDeng-Cheng Zhu bool 23332c973ef0SDeng-Cheng Zhu default "y" 23342c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 23352c973ef0SDeng-Cheng Zhu 23364a16ff4cSRalf Baechleconfig MIPS_CMP 23375cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 23385676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2339b10b43baSMarkos Chandras select SMP 2340eb9b5141STim Anderson select SYNC_R4K 2341b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 23424a16ff4cSRalf Baechle select WEAK_ORDERING 23434a16ff4cSRalf Baechle default n 23444a16ff4cSRalf Baechle help 2345044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2346044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2347044505c7SPaul Burton its ability to start secondary CPUs. 23484a16ff4cSRalf Baechle 23495cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 23505cac93b3SPaul Burton instead of this. 23515cac93b3SPaul Burton 23520ee958e1SPaul Burtonconfig MIPS_CPS 23530ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 23545a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 23550ee958e1SPaul Burton select MIPS_CM 23561d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 23570ee958e1SPaul Burton select SMP 23580ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 23591d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2360c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 23610ee958e1SPaul Burton select SYS_SUPPORTS_SMP 23620ee958e1SPaul Burton select WEAK_ORDERING 23630ee958e1SPaul Burton help 23640ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 23650ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 23660ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 23670ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 23680ee958e1SPaul Burton support is unavailable. 23690ee958e1SPaul Burton 23703179d37eSPaul Burtonconfig MIPS_CPS_PM 237139a59593SMarkos Chandras depends on MIPS_CPS 23723179d37eSPaul Burton bool 23733179d37eSPaul Burton 23749f98f3ddSPaul Burtonconfig MIPS_CM 23759f98f3ddSPaul Burton bool 23763c9b4166SPaul Burton select MIPS_CPC 23779f98f3ddSPaul Burton 23789c38cf44SPaul Burtonconfig MIPS_CPC 23799c38cf44SPaul Burton bool 23802600990eSRalf Baechle 23811da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 23821da177e4SLinus Torvalds bool 23831da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 23841da177e4SLinus Torvalds default y 23851da177e4SLinus Torvalds 23861da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 23871da177e4SLinus Torvalds bool 23881da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 23891da177e4SLinus Torvalds default y 23901da177e4SLinus Torvalds 23912235a54dSSanjay Lal 239260ec6571Spascal@pabr.orgconfig ARCH_PHYS_ADDR_T_64BIT 239334adb28dSRalf Baechle bool 239460ec6571Spascal@pabr.org 23959e2b5372SMarkos Chandraschoice 23969e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 23979e2b5372SMarkos Chandras 23989e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 23999e2b5372SMarkos Chandras bool "None" 24009e2b5372SMarkos Chandras help 24019e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 24029e2b5372SMarkos Chandras 24039693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 24049693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 24059e2b5372SMarkos Chandras bool "SmartMIPS" 24069693a853SFranck Bui-Huu help 24079693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 24089693a853SFranck Bui-Huu increased security at both hardware and software level for 24099693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 24109693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 24119693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 24129693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 24139693a853SFranck Bui-Huu here. 24149693a853SFranck Bui-Huu 2415bce86083SSteven J. Hillconfig CPU_MICROMIPS 24167fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 24179e2b5372SMarkos Chandras bool "microMIPS" 2418bce86083SSteven J. Hill help 2419bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2420bce86083SSteven J. Hill microMIPS ISA 2421bce86083SSteven J. Hill 24229e2b5372SMarkos Chandrasendchoice 24239e2b5372SMarkos Chandras 2424a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 24250ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2426a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 24272a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2428a5e9a69eSPaul Burton help 2429a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2430a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 24311db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 24321db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 24331db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 24341db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 24351db1af84SPaul Burton the size & complexity of your kernel. 2436a5e9a69eSPaul Burton 2437a5e9a69eSPaul Burton If unsure, say Y. 2438a5e9a69eSPaul Burton 24391da177e4SLinus Torvaldsconfig CPU_HAS_WB 2440f7062ddbSRalf Baechle bool 2441e01402b1SRalf Baechle 2442df0ac8a4SKevin Cernekeeconfig XKS01 2443df0ac8a4SKevin Cernekee bool 2444df0ac8a4SKevin Cernekee 24458256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 24468256b17eSFlorian Fainelli bool 24478256b17eSFlorian Fainelli 2448f41ae0b2SRalf Baechle# 2449f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2450f41ae0b2SRalf Baechle# 2451e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2452f41ae0b2SRalf Baechle bool 2453e01402b1SRalf Baechle 2454f41ae0b2SRalf Baechle# 2455f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2456f41ae0b2SRalf Baechle# 2457e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2458f41ae0b2SRalf Baechle bool 2459e01402b1SRalf Baechle 24601da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 24611da177e4SLinus Torvalds bool 24621da177e4SLinus Torvalds depends on !CPU_R3000 24631da177e4SLinus Torvalds default y 24641da177e4SLinus Torvalds 24651da177e4SLinus Torvalds# 246620d60d99SMaciej W. Rozycki# CPU non-features 246720d60d99SMaciej W. Rozycki# 246820d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 246920d60d99SMaciej W. Rozycki bool 247020d60d99SMaciej W. Rozycki 247120d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 247220d60d99SMaciej W. Rozycki bool 247320d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 247420d60d99SMaciej W. Rozycki 247520d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 247620d60d99SMaciej W. Rozycki bool 247720d60d99SMaciej W. Rozycki 24784edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 24794edf00a4SPaul Burton int 24804edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 24814edf00a4SPaul Burton default 4 if CPU_R8000 24824edf00a4SPaul Burton default 0 24834edf00a4SPaul Burton 24844edf00a4SPaul Burtonconfig MIPS_ASID_BITS 24854edf00a4SPaul Burton int 24862db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 24874edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 24884edf00a4SPaul Burton default 8 24894edf00a4SPaul Burton 24902db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 24912db003a5SPaul Burton bool 24922db003a5SPaul Burton 249320d60d99SMaciej W. Rozycki# 24941da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 24951da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 24961da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 24971da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 24981da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 24991da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 25001da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 25011da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2502797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2503797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2504797798c1SRalf Baechle# support. 25051da177e4SLinus Torvalds# 25061da177e4SLinus Torvaldsconfig HIGHMEM 25071da177e4SLinus Torvalds bool "High Memory Support" 2508a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2509797798c1SRalf Baechle 2510797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2511797798c1SRalf Baechle bool 2512797798c1SRalf Baechle 2513797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2514797798c1SRalf Baechle bool 25151da177e4SLinus Torvalds 25169693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 25179693a853SFranck Bui-Huu bool 25189693a853SFranck Bui-Huu 2519a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2520a6a4834cSSteven J. Hill bool 2521a6a4834cSSteven J. Hill 2522377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2523377cb1b6SRalf Baechle bool 2524377cb1b6SRalf Baechle help 2525377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2526377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2527377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2528377cb1b6SRalf Baechle 2529a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2530a5e9a69eSPaul Burton bool 2531a5e9a69eSPaul Burton 2532b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2533b4819b59SYoichi Yuasa def_bool y 2534f133f22dSWu Zhangjin depends on !NUMA && !CPU_LOONGSON2 2535b4819b59SYoichi Yuasa 2536d8cb4e11SRalf Baechleconfig ARCH_DISCONTIGMEM_ENABLE 2537d8cb4e11SRalf Baechle bool 2538d8cb4e11SRalf Baechle default y if SGI_IP27 2539d8cb4e11SRalf Baechle help 25403dde6ad8SDavid Sterba Say Y to support efficient handling of discontiguous physical memory, 2541d8cb4e11SRalf Baechle for architectures which are either NUMA (Non-Uniform Memory Access) 2542d8cb4e11SRalf Baechle or have huge holes in the physical address space for other reasons. 2543d8cb4e11SRalf Baechle See <file:Documentation/vm/numa> for more. 2544d8cb4e11SRalf Baechle 2545b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2546b1c6cd42SAtsushi Nemoto bool 25477de58fabSAtsushi Nemoto select SPARSEMEM_STATIC 254831473747SAtsushi Nemoto 2549d8cb4e11SRalf Baechleconfig NUMA 2550d8cb4e11SRalf Baechle bool "NUMA Support" 2551d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2552d8cb4e11SRalf Baechle help 2553d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2554d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2555d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2556d8cb4e11SRalf Baechle leave it disabled; on single node systems disable this option 2557d8cb4e11SRalf Baechle disabled. 2558d8cb4e11SRalf Baechle 2559d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2560d8cb4e11SRalf Baechle bool 2561d8cb4e11SRalf Baechle 25628c530ea3SMatt Redfearnconfig RELOCATABLE 25638c530ea3SMatt Redfearn bool "Relocatable kernel" 25643ff72be4SSteven J. Hill depends on SYS_SUPPORTS_RELOCATABLE && (CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_MIPS32_R6 || CPU_MIPS64_R6 || CAVIUM_OCTEON_SOC) 25658c530ea3SMatt Redfearn help 25668c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 25678c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 25688c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 25698c530ea3SMatt Redfearn but are discarded at runtime 25708c530ea3SMatt Redfearn 2571069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2572069fd766SMatt Redfearn hex "Relocation table size" 2573069fd766SMatt Redfearn depends on RELOCATABLE 2574069fd766SMatt Redfearn range 0x0 0x01000000 2575069fd766SMatt Redfearn default "0x00100000" 2576069fd766SMatt Redfearn ---help--- 2577069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2578069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2579069fd766SMatt Redfearn 2580069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2581069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2582069fd766SMatt Redfearn 2583069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2584069fd766SMatt Redfearn 2585069fd766SMatt Redfearn If unsure, leave at the default value. 2586069fd766SMatt Redfearn 2587405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2588405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2589405bc8fdSMatt Redfearn depends on RELOCATABLE 2590405bc8fdSMatt Redfearn ---help--- 2591405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2592405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2593405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2594405bc8fdSMatt Redfearn of kernel internals. 2595405bc8fdSMatt Redfearn 2596405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2597405bc8fdSMatt Redfearn 2598405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2599405bc8fdSMatt Redfearn 2600405bc8fdSMatt Redfearn If unsure, say N. 2601405bc8fdSMatt Redfearn 2602405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2603405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2604405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2605405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2606405bc8fdSMatt Redfearn range 0x0 0x08000000 2607405bc8fdSMatt Redfearn default "0x01000000" 2608405bc8fdSMatt Redfearn ---help--- 2609405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2610405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2611405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2612405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2613405bc8fdSMatt Redfearn 2614405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2615405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2616405bc8fdSMatt Redfearn 2617c80d79d7SYasunori Gotoconfig NODES_SHIFT 2618c80d79d7SYasunori Goto int 2619c80d79d7SYasunori Goto default "6" 2620c80d79d7SYasunori Goto depends on NEED_MULTIPLE_NODES 2621c80d79d7SYasunori Goto 262214f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 262314f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 262423021b2bSYang Shi depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON3) 262514f70012SDeng-Cheng Zhu default y 262614f70012SDeng-Cheng Zhu help 262714f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 262814f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 262914f70012SDeng-Cheng Zhu 2630b4819b59SYoichi Yuasasource "mm/Kconfig" 2631b4819b59SYoichi Yuasa 26321da177e4SLinus Torvaldsconfig SMP 26331da177e4SLinus Torvalds bool "Multi-Processing support" 2634e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2635e73ea273SRalf Baechle help 26361da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 26374a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 26384a474157SRobert Graffham than one CPU, say Y. 26391da177e4SLinus Torvalds 26404a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 26411da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 26421da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 26434a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 26441da177e4SLinus Torvalds will run faster if you say N here. 26451da177e4SLinus Torvalds 26461da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 26471da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 26481da177e4SLinus Torvalds 264903502faaSAdrian Bunk See also the SMP-HOWTO available at 265003502faaSAdrian Bunk <http://www.tldp.org/docs.html#howto>. 26511da177e4SLinus Torvalds 26521da177e4SLinus Torvalds If you don't know what to do here, say N. 26531da177e4SLinus Torvalds 26547840d618SMatt Redfearnconfig HOTPLUG_CPU 26557840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 26567840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 26577840d618SMatt Redfearn help 26587840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 26597840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 26607840d618SMatt Redfearn (Note: power management support will enable this option 26617840d618SMatt Redfearn automatically on SMP systems. ) 26627840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 26637840d618SMatt Redfearn 266487353d8aSRalf Baechleconfig SMP_UP 266587353d8aSRalf Baechle bool 266687353d8aSRalf Baechle 26674a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 26684a16ff4cSRalf Baechle bool 26694a16ff4cSRalf Baechle 26700ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 26710ee958e1SPaul Burton bool 26720ee958e1SPaul Burton 2673e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2674e73ea273SRalf Baechle bool 2675e73ea273SRalf Baechle 2676130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2677130e2fb7SRalf Baechle bool 2678130e2fb7SRalf Baechle 2679130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2680130e2fb7SRalf Baechle bool 2681130e2fb7SRalf Baechle 2682130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2683130e2fb7SRalf Baechle bool 2684130e2fb7SRalf Baechle 2685130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2686130e2fb7SRalf Baechle bool 2687130e2fb7SRalf Baechle 2688130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2689130e2fb7SRalf Baechle bool 2690130e2fb7SRalf Baechle 26911da177e4SLinus Torvaldsconfig NR_CPUS 2692a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2693a91796a9SJayachandran C range 2 256 26941da177e4SLinus Torvalds depends on SMP 2695130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2696130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2697130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2698130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2699130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 27001da177e4SLinus Torvalds help 27011da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 27021da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 27031da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 270472ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 270572ede9b1SAtsushi Nemoto and 2 for all others. 27061da177e4SLinus Torvalds 27071da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 270872ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 270972ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 271072ede9b1SAtsushi Nemoto power of two. 27111da177e4SLinus Torvalds 2712399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2713399aaa25SAl Cooper bool 2714399aaa25SAl Cooper 27157820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 27167820b84bSDavid Daney bool 27177820b84bSDavid Daney 27187820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 27197820b84bSDavid Daney int 27207820b84bSDavid Daney depends on SMP 27217820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 27227820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 27237820b84bSDavid Daney 27241723b4a3SAtsushi Nemoto# 27251723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 27261723b4a3SAtsushi Nemoto# 27271723b4a3SAtsushi Nemoto 27281723b4a3SAtsushi Nemotochoice 27291723b4a3SAtsushi Nemoto prompt "Timer frequency" 27301723b4a3SAtsushi Nemoto default HZ_250 27311723b4a3SAtsushi Nemoto help 27321723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 27331723b4a3SAtsushi Nemoto 273467596573SPaul Burton config HZ_24 273567596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 273667596573SPaul Burton 27371723b4a3SAtsushi Nemoto config HZ_48 27380f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 27391723b4a3SAtsushi Nemoto 27401723b4a3SAtsushi Nemoto config HZ_100 27411723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 27421723b4a3SAtsushi Nemoto 27431723b4a3SAtsushi Nemoto config HZ_128 27441723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 27451723b4a3SAtsushi Nemoto 27461723b4a3SAtsushi Nemoto config HZ_250 27471723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 27481723b4a3SAtsushi Nemoto 27491723b4a3SAtsushi Nemoto config HZ_256 27501723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 27511723b4a3SAtsushi Nemoto 27521723b4a3SAtsushi Nemoto config HZ_1000 27531723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 27541723b4a3SAtsushi Nemoto 27551723b4a3SAtsushi Nemoto config HZ_1024 27561723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 27571723b4a3SAtsushi Nemoto 27581723b4a3SAtsushi Nemotoendchoice 27591723b4a3SAtsushi Nemoto 276067596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 276167596573SPaul Burton bool 276267596573SPaul Burton 27631723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 27641723b4a3SAtsushi Nemoto bool 27651723b4a3SAtsushi Nemoto 27661723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 27671723b4a3SAtsushi Nemoto bool 27681723b4a3SAtsushi Nemoto 27691723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 27701723b4a3SAtsushi Nemoto bool 27711723b4a3SAtsushi Nemoto 27721723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 27731723b4a3SAtsushi Nemoto bool 27741723b4a3SAtsushi Nemoto 27751723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 27761723b4a3SAtsushi Nemoto bool 27771723b4a3SAtsushi Nemoto 27781723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 27791723b4a3SAtsushi Nemoto bool 27801723b4a3SAtsushi Nemoto 27811723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 27821723b4a3SAtsushi Nemoto bool 27831723b4a3SAtsushi Nemoto 27841723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 27851723b4a3SAtsushi Nemoto bool 278667596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 278767596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 278867596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 278967596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 279067596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 279167596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 279267596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 27931723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 27941723b4a3SAtsushi Nemoto 27951723b4a3SAtsushi Nemotoconfig HZ 27961723b4a3SAtsushi Nemoto int 279767596573SPaul Burton default 24 if HZ_24 27981723b4a3SAtsushi Nemoto default 48 if HZ_48 27991723b4a3SAtsushi Nemoto default 100 if HZ_100 28001723b4a3SAtsushi Nemoto default 128 if HZ_128 28011723b4a3SAtsushi Nemoto default 250 if HZ_250 28021723b4a3SAtsushi Nemoto default 256 if HZ_256 28031723b4a3SAtsushi Nemoto default 1000 if HZ_1000 28041723b4a3SAtsushi Nemoto default 1024 if HZ_1024 28051723b4a3SAtsushi Nemoto 280696685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 280796685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 280896685b17SDeng-Cheng Zhu 2809e80de850SRalf Baechlesource "kernel/Kconfig.preempt" 28101da177e4SLinus Torvalds 2811ea6e942bSAtsushi Nemotoconfig KEXEC 28127d60717eSKees Cook bool "Kexec system call" 28132965faa5SDave Young select KEXEC_CORE 2814ea6e942bSAtsushi Nemoto help 2815ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 2816ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 28173dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 2818ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 2819ea6e942bSAtsushi Nemoto 282001dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 2821ea6e942bSAtsushi Nemoto 2822ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 2823ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 2824bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 2825bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 2826bf220695SGeert Uytterhoeven made. 2827ea6e942bSAtsushi Nemoto 28287aa1c8f4SRalf Baechleconfig CRASH_DUMP 28297aa1c8f4SRalf Baechle bool "Kernel crash dumps" 28307aa1c8f4SRalf Baechle help 28317aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 28327aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 28337aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 28347aa1c8f4SRalf Baechle a specially reserved region and then later executed after 28357aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 28367aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 28377aa1c8f4SRalf Baechle PHYSICAL_START. 28387aa1c8f4SRalf Baechle 28397aa1c8f4SRalf Baechleconfig PHYSICAL_START 28407aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 28417aa1c8f4SRalf Baechle default "0xffffffff84000000" if 64BIT 28427aa1c8f4SRalf Baechle default "0x84000000" if 32BIT 28437aa1c8f4SRalf Baechle depends on CRASH_DUMP 28447aa1c8f4SRalf Baechle help 28457aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 28467aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 28477aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 28487aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 28497aa1c8f4SRalf Baechle passed to the panic-ed kernel). 28507aa1c8f4SRalf Baechle 2851ea6e942bSAtsushi Nemotoconfig SECCOMP 2852ea6e942bSAtsushi Nemoto bool "Enable seccomp to safely compute untrusted bytecode" 2853293c5bd1SRalf Baechle depends on PROC_FS 2854ea6e942bSAtsushi Nemoto default y 2855ea6e942bSAtsushi Nemoto help 2856ea6e942bSAtsushi Nemoto This kernel feature is useful for number crunching applications 2857ea6e942bSAtsushi Nemoto that may need to compute untrusted bytecode during their 2858ea6e942bSAtsushi Nemoto execution. By using pipes or other transports made available to 2859ea6e942bSAtsushi Nemoto the process as file descriptors supporting the read/write 2860ea6e942bSAtsushi Nemoto syscalls, it's possible to isolate those applications in 2861ea6e942bSAtsushi Nemoto their own address space using seccomp. Once seccomp is 2862ea6e942bSAtsushi Nemoto enabled via /proc/<pid>/seccomp, it cannot be disabled 2863ea6e942bSAtsushi Nemoto and the task is only allowed to execute a few safe syscalls 2864ea6e942bSAtsushi Nemoto defined by each seccomp mode. 2865ea6e942bSAtsushi Nemoto 2866ea6e942bSAtsushi Nemoto If unsure, say Y. Only embedded should say N here. 2867ea6e942bSAtsushi Nemoto 2868597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 28690ce3417eSPaul Burton bool "Support for O32 binaries using 64-bit FP" 2870597ce172SPaul Burton depends on 32BIT || MIPS32_O32 2871597ce172SPaul Burton help 2872597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 2873597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 2874597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 2875597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 2876597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 2877597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 2878597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 2879597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 2880597ce172SPaul Burton saying N here. 2881597ce172SPaul Burton 288206e2e882SPaul Burton Although binutils currently supports use of this flag the details 288306e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 288406e2e882SPaul Burton worked on. In order to avoid userland becoming dependant upon current 288506e2e882SPaul Burton behaviour before the details have been finalised, this option should 288606e2e882SPaul Burton be considered experimental and only enabled by those working upon 288706e2e882SPaul Burton said details. 288806e2e882SPaul Burton 288906e2e882SPaul Burton If unsure, say N. 2890597ce172SPaul Burton 2891f2ffa5abSDezhong Diaoconfig USE_OF 28920b3e06fdSJonas Gorski bool 2893f2ffa5abSDezhong Diao select OF 2894e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 2895abd2363fSGrant Likely select IRQ_DOMAIN 2896f2ffa5abSDezhong Diao 28977fafb068SAndrew Brestickerconfig BUILTIN_DTB 28987fafb068SAndrew Bresticker bool 28997fafb068SAndrew Bresticker 29001da8f179SJonas Gorskichoice 29015b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 29021da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 29031da8f179SJonas Gorski 29041da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 29051da8f179SJonas Gorski bool "None" 29061da8f179SJonas Gorski help 29071da8f179SJonas Gorski Do not enable appended dtb support. 29081da8f179SJonas Gorski 290987db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 291087db537dSAaro Koskinen bool "vmlinux" 291187db537dSAaro Koskinen help 291287db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 291387db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 291487db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 291587db537dSAaro Koskinen objcopy: 291687db537dSAaro Koskinen 291787db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 291887db537dSAaro Koskinen 291987db537dSAaro Koskinen This is meant as a backward compatiblity convenience for those 292087db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 292187db537dSAaro Koskinen the documented boot protocol using a device tree. 292287db537dSAaro Koskinen 29231da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 2924b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 29251da8f179SJonas Gorski help 29261da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 2927b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 29281da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 29291da8f179SJonas Gorski 29301da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 29311da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 29321da8f179SJonas Gorski the documented boot protocol using a device tree. 29331da8f179SJonas Gorski 29341da8f179SJonas Gorski Beware that there is very little in terms of protection against 29351da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 29361da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 29371da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 29381da8f179SJonas Gorski if you don't intend to always append a DTB. 29391da8f179SJonas Gorskiendchoice 29401da8f179SJonas Gorski 29412024972eSJonas Gorskichoice 29422024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 29432bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 29443f5f0a44SPaul Burton !MIPS_MALTA && \ 29452bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 29462024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 29472024972eSJonas Gorski 29482024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 29492024972eSJonas Gorski depends on USE_OF 29502024972eSJonas Gorski bool "Dtb kernel arguments if available" 29512024972eSJonas Gorski 29522024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 29532024972eSJonas Gorski depends on USE_OF 29542024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 29552024972eSJonas Gorski 29562024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 29572024972eSJonas Gorski bool "Bootloader kernel arguments if available" 2958ed47e153SRabin Vincent 2959ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 2960ed47e153SRabin Vincent depends on CMDLINE_BOOL 2961ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 29622024972eSJonas Gorskiendchoice 29632024972eSJonas Gorski 29645e83d430SRalf Baechleendmenu 29655e83d430SRalf Baechle 29661df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 29671df0f0ffSAtsushi Nemoto bool 29681df0f0ffSAtsushi Nemoto default y 29691df0f0ffSAtsushi Nemoto 29701df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 29711df0f0ffSAtsushi Nemoto bool 29721df0f0ffSAtsushi Nemoto default y 29731df0f0ffSAtsushi Nemoto 2974e1e16115SAaro Koskinenconfig HAVE_LATENCYTOP_SUPPORT 2975e1e16115SAaro Koskinen bool 2976e1e16115SAaro Koskinen default y 2977e1e16115SAaro Koskinen 2978a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 2979a728ab52SKirill A. Shutemov int 29803377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 2981a728ab52SKirill A. Shutemov default 3 if 64BIT && !PAGE_SIZE_64KB 2982a728ab52SKirill A. Shutemov default 2 2983a728ab52SKirill A. Shutemov 2984b6c3539bSRalf Baechlesource "init/Kconfig" 2985b6c3539bSRalf Baechle 2986dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 2987dc52ddc0SMatt Helsley 29881da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 29891da177e4SLinus Torvalds 29905e83d430SRalf Baechleconfig HW_HAS_EISA 29915e83d430SRalf Baechle bool 29921da177e4SLinus Torvaldsconfig HW_HAS_PCI 29931da177e4SLinus Torvalds bool 29941da177e4SLinus Torvalds 29951da177e4SLinus Torvaldsconfig PCI 29961da177e4SLinus Torvalds bool "Support for PCI controller" 29971da177e4SLinus Torvalds depends on HW_HAS_PCI 2998abb4ae46SRalf Baechle select PCI_DOMAINS 29991da177e4SLinus Torvalds help 30001da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 30011da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 30021da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, or VESA. If you have PCI, 30031da177e4SLinus Torvalds say Y, otherwise N. 30041da177e4SLinus Torvalds 30050e476d91SHuacai Chenconfig HT_PCI 30060e476d91SHuacai Chen bool "Support for HT-linked PCI" 30070e476d91SHuacai Chen default y 30080e476d91SHuacai Chen depends on CPU_LOONGSON3 30090e476d91SHuacai Chen select PCI 30100e476d91SHuacai Chen select PCI_DOMAINS 30110e476d91SHuacai Chen help 30120e476d91SHuacai Chen Loongson family machines use Hyper-Transport bus for inter-core 30130e476d91SHuacai Chen connection and device connection. The PCI bus is a subordinate 30140e476d91SHuacai Chen linked at HT. Choose Y for Loongson-3 based machines. 30150e476d91SHuacai Chen 30161da177e4SLinus Torvaldsconfig PCI_DOMAINS 30171da177e4SLinus Torvalds bool 30181da177e4SLinus Torvalds 301988555b48SPaul Burtonconfig PCI_DOMAINS_GENERIC 302088555b48SPaul Burton bool 302188555b48SPaul Burton 3022c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 302387dd9a4dSPaul Burton select PCI_DOMAINS_GENERIC if PCI_DOMAINS 3024c5611df9SPaul Burton bool 3025c5611df9SPaul Burton 3026c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3027c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3028c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 3029c5611df9SPaul Burton 30301da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 30311da177e4SLinus Torvalds 30321da177e4SLinus Torvalds# 30331da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 30341da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 30351da177e4SLinus Torvalds# users to choose the right thing ... 30361da177e4SLinus Torvalds# 30371da177e4SLinus Torvaldsconfig ISA 30381da177e4SLinus Torvalds bool 30391da177e4SLinus Torvalds 30401da177e4SLinus Torvaldsconfig EISA 30411da177e4SLinus Torvalds bool "EISA support" 30425e83d430SRalf Baechle depends on HW_HAS_EISA 30431da177e4SLinus Torvalds select ISA 3044aa414dffSRalf Baechle select GENERIC_ISA_DMA 30451da177e4SLinus Torvalds ---help--- 30461da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 30471da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 30481da177e4SLinus Torvalds 30491da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 30501da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 30511da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 30521da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 30531da177e4SLinus Torvalds 30541da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 30551da177e4SLinus Torvalds 30561da177e4SLinus Torvalds Otherwise, say N. 30571da177e4SLinus Torvalds 30581da177e4SLinus Torvaldssource "drivers/eisa/Kconfig" 30591da177e4SLinus Torvalds 30601da177e4SLinus Torvaldsconfig TC 30611da177e4SLinus Torvalds bool "TURBOchannel support" 30621da177e4SLinus Torvalds depends on MACH_DECSTATION 30631da177e4SLinus Torvalds help 306450a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 306550a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 306650a23e6eSJustin P. Mattock at: 306750a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 306850a23e6eSJustin P. Mattock and: 306950a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 307050a23e6eSJustin P. Mattock Linux driver support status is documented at: 307150a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 30721da177e4SLinus Torvalds 30731da177e4SLinus Torvaldsconfig MMU 30741da177e4SLinus Torvalds bool 30751da177e4SLinus Torvalds default y 30761da177e4SLinus Torvalds 3077109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3078109c32ffSMatt Redfearn default 12 if 64BIT 3079109c32ffSMatt Redfearn default 8 3080109c32ffSMatt Redfearn 3081109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3082109c32ffSMatt Redfearn default 18 if 64BIT 3083109c32ffSMatt Redfearn default 15 3084109c32ffSMatt Redfearn 3085109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3086109c32ffSMatt Redfearn default 8 3087109c32ffSMatt Redfearn 3088109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3089109c32ffSMatt Redfearn default 15 3090109c32ffSMatt Redfearn 3091d865bea4SRalf Baechleconfig I8253 3092d865bea4SRalf Baechle bool 3093798778b8SRussell King select CLKSRC_I8253 30942d02612fSThomas Gleixner select CLKEVT_I8253 30959726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 3096d865bea4SRalf Baechle 3097e05eb3f8SRalf Baechleconfig ZONE_DMA 3098e05eb3f8SRalf Baechle bool 3099e05eb3f8SRalf Baechle 3100cce335aeSRalf Baechleconfig ZONE_DMA32 3101cce335aeSRalf Baechle bool 3102cce335aeSRalf Baechle 31031da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 31041da177e4SLinus Torvalds 3105388b78adSAlexandre Bounineconfig RAPIDIO 310656abde72SAlexandre Bounine tristate "RapidIO support" 3107388b78adSAlexandre Bounine depends on PCI 3108388b78adSAlexandre Bounine default n 3109388b78adSAlexandre Bounine help 3110388b78adSAlexandre Bounine If you say Y here, the kernel will include drivers and 3111388b78adSAlexandre Bounine infrastructure code to support RapidIO interconnect devices. 3112388b78adSAlexandre Bounine 3113388b78adSAlexandre Bouninesource "drivers/rapidio/Kconfig" 3114388b78adSAlexandre Bounine 31151da177e4SLinus Torvaldsendmenu 31161da177e4SLinus Torvalds 31171da177e4SLinus Torvaldsmenu "Executable file formats" 31181da177e4SLinus Torvalds 31191da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 31201da177e4SLinus Torvalds 31211da177e4SLinus Torvaldsconfig TRAD_SIGNALS 31221da177e4SLinus Torvalds bool 31231da177e4SLinus Torvalds 31241da177e4SLinus Torvaldsconfig MIPS32_COMPAT 312578aaf956SRalf Baechle bool 31261da177e4SLinus Torvalds 31271da177e4SLinus Torvaldsconfig COMPAT 31281da177e4SLinus Torvalds bool 31291da177e4SLinus Torvalds 313005e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT 313105e43966SAtsushi Nemoto bool 313205e43966SAtsushi Nemoto 31331da177e4SLinus Torvaldsconfig MIPS32_O32 31341da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 313578aaf956SRalf Baechle depends on 64BIT 313678aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 313778aaf956SRalf Baechle select COMPAT 313878aaf956SRalf Baechle select MIPS32_COMPAT 313978aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 31401da177e4SLinus Torvalds help 31411da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 31421da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 31431da177e4SLinus Torvalds existing binaries are in this format. 31441da177e4SLinus Torvalds 31451da177e4SLinus Torvalds If unsure, say Y. 31461da177e4SLinus Torvalds 31471da177e4SLinus Torvaldsconfig MIPS32_N32 31481da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3149c22eacfeSRalf Baechle depends on 64BIT 315078aaf956SRalf Baechle select COMPAT 315178aaf956SRalf Baechle select MIPS32_COMPAT 315278aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 31531da177e4SLinus Torvalds help 31541da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 31551da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 31561da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 31571da177e4SLinus Torvalds cases. 31581da177e4SLinus Torvalds 31591da177e4SLinus Torvalds If unsure, say N. 31601da177e4SLinus Torvalds 31611da177e4SLinus Torvaldsconfig BINFMT_ELF32 31621da177e4SLinus Torvalds bool 31631da177e4SLinus Torvalds default y if MIPS32_O32 || MIPS32_N32 3164f43edca7SRalf Baechle select ELFCORE 31651da177e4SLinus Torvalds 31662116245eSRalf Baechleendmenu 31671da177e4SLinus Torvalds 31682116245eSRalf Baechlemenu "Power management options" 3169952fa954SRodolfo Giometti 3170363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3171363c55caSWu Zhangjin def_bool y 31723f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3173363c55caSWu Zhangjin 3174f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3175f4cb5700SJohannes Berg def_bool y 31763f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3177f4cb5700SJohannes Berg 31782116245eSRalf Baechlesource "kernel/power/Kconfig" 3179952fa954SRodolfo Giometti 31801da177e4SLinus Torvaldsendmenu 31811da177e4SLinus Torvalds 31827a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 31837a998935SViresh Kumar bool 31847a998935SViresh Kumar 31857a998935SViresh Kumarmenu "CPU Power Management" 3186c095ebafSPaul Burton 3187c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 31887a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 31897a998935SViresh Kumarendif 31909726b43aSWu Zhangjin 3191c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3192c095ebafSPaul Burton 3193c095ebafSPaul Burtonendmenu 3194c095ebafSPaul Burton 3195d5950b43SSam Ravnborgsource "net/Kconfig" 3196d5950b43SSam Ravnborg 31971da177e4SLinus Torvaldssource "drivers/Kconfig" 31981da177e4SLinus Torvalds 319998cdee0eSRalf Baechlesource "drivers/firmware/Kconfig" 320098cdee0eSRalf Baechle 32011da177e4SLinus Torvaldssource "fs/Kconfig" 32021da177e4SLinus Torvalds 32031da177e4SLinus Torvaldssource "arch/mips/Kconfig.debug" 32041da177e4SLinus Torvalds 32051da177e4SLinus Torvaldssource "security/Kconfig" 32061da177e4SLinus Torvalds 32071da177e4SLinus Torvaldssource "crypto/Kconfig" 32081da177e4SLinus Torvalds 32091da177e4SLinus Torvaldssource "lib/Kconfig" 32102235a54dSSanjay Lal 32112235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3212