1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T if !64BIT 6ea6a3737SPaul Burton select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT 7b847bd64SKees Cook select ARCH_HAS_CURRENT_STACK_POINTER if !CC_IS_CLANG || CLANG_VERSION >= 140000 8dfad83cbSFlorian Fainelli select ARCH_HAS_DEBUG_VIRTUAL if !64BIT 934c01e41SAlexander Lobakin select ARCH_HAS_FORTIFY_SOURCE 1034c01e41SAlexander Lobakin select ARCH_HAS_KCOV 1166633abdSTiezhu Yang select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA 1234c01e41SAlexander Lobakin select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI) 13e6226997SArnd Bergmann select ARCH_HAS_STRNCPY_FROM_USER 14e6226997SArnd Bergmann select ARCH_HAS_STRNLEN_USER 1512597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 161e35918aSHassan Naveed select ARCH_HAS_UBSAN_SANITIZE_ALL 178b3165e5SXingxing Su select ARCH_HAS_GCOV_PROFILE_ALL 18c55944ccSNick Desaulniers select ARCH_KEEP_MEMBLOCK 1912597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 201ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 2112597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 22dce44566SAnshuman Khandual select ARCH_USE_MEMTEST 2325da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 240b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 25855f9a8eSAnshuman Khandual select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES 269035bd29SAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 2712597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 28d3a4e0f1SAlexander Lobakin select ARCH_WANT_LD_ORPHAN_WARN 2910916706SShile Zhang select BUILDTIME_TABLE_SORT 3012597988SMatt Redfearn select CLONE_BACKWARDS 3157eeacedSPaul Burton select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1) 3212597988SMatt Redfearn select CPU_PM if CPU_IDLE 3312597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 3412597988SMatt Redfearn select GENERIC_CMOS_UPDATE 3512597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 3624640f23SVincenzo Frascino select GENERIC_GETTIMEOFDAY 37b962aeb0SPaul Burton select GENERIC_IOMAP 3812597988SMatt Redfearn select GENERIC_IRQ_PROBE 3912597988SMatt Redfearn select GENERIC_IRQ_SHOW 406630a8e5SChristoph Hellwig select GENERIC_ISA_DMA if EISA 41740129b3SAntony Pavlov select GENERIC_LIB_ASHLDI3 42740129b3SAntony Pavlov select GENERIC_LIB_ASHRDI3 43740129b3SAntony Pavlov select GENERIC_LIB_CMPDI2 44740129b3SAntony Pavlov select GENERIC_LIB_LSHRDI3 45740129b3SAntony Pavlov select GENERIC_LIB_UCMPDI2 4612597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 4712597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 4812597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 496ca297d4SPeter Zijlstra select GUP_GET_PXX_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT 50906d441fSPaul Burton select HAVE_ARCH_COMPILER_H 5112597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 5242b20995SArnd Bergmann select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT 53109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 54109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 55490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 56c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 5745e03e62SDaniel Silsby select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES 582ff2b7ecSMasahiro Yamada select HAVE_ASM_MODVERSIONS 5924a9c541SFrederic Weisbecker select HAVE_CONTEXT_TRACKING_USER 60490f561bSFrederic Weisbecker select HAVE_TIF_NOHZ 6164575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 6212597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 6312597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 6412597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 6512597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 66*7364d60cSJiaxun Yang select HAVE_EBPF_JIT if !CPU_MICROMIPS 6712597988SMatt Redfearn select HAVE_EXIT_THREAD 6867a929e0SChristoph Hellwig select HAVE_FAST_GUP 6912597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 7029c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 7112597988SMatt Redfearn select HAVE_FUNCTION_TRACER 7234c01e41SAlexander Lobakin select HAVE_GCC_PLUGINS 7334c01e41SAlexander Lobakin select HAVE_GENERIC_VDSO 74b3a428b4SHassan Naveed select HAVE_IOREMAP_PROT 7512597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 7612597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 77c1bf207dSDavid Daney select HAVE_KPROBES 78c1bf207dSDavid Daney select HAVE_KRETPROBES 79c0436b50SPaul Burton select HAVE_LD_DEAD_CODE_DATA_ELIMINATION 80786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 8142a0bb3fSPetr Mladek select HAVE_NMI 8212597988SMatt Redfearn select HAVE_PERF_EVENTS 831ddc96bdSTiezhu Yang select HAVE_PERF_REGS 841ddc96bdSTiezhu Yang select HAVE_PERF_USER_STACK_DUMP 8508bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 869ea141adSPaul Burton select HAVE_RSEQ 8716c0f03fSHassan Naveed select HAVE_SPARSE_SYSCALL_NR 88d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 8912597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 90a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 9112597988SMatt Redfearn select IRQ_FORCED_THREADING 926630a8e5SChristoph Hellwig select ISA if EISA 9312597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 9434c01e41SAlexander Lobakin select MODULES_USE_ELF_RELA if MODULES && 64BIT 9512597988SMatt Redfearn select PERF_USE_VMALLOC 96981aa1d3SThomas Gleixner select PCI_MSI_ARCH_FALLBACKS if PCI_MSI 9705a0a344SArnd Bergmann select RTC_LIB 9812597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 994aae683fSMasahiro Yamada select TRACE_IRQFLAGS_SUPPORT 1000bb87f05SAl Viro select ARCH_HAS_ELFCORE_COMPAT 101e0a8b93eSNemanja Rakovic select HAVE_ARCH_KCSAN if 64BIT 1021da177e4SLinus Torvalds 103d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR 104d3991572SChristoph Hellwig bool 105d3991572SChristoph Hellwig 106c434b9f8SPaul Cercueilconfig MIPS_GENERIC 107c434b9f8SPaul Cercueil bool 108c434b9f8SPaul Cercueil 109f0f4a753SPaul Cercueilconfig MACH_INGENIC 110f0f4a753SPaul Cercueil bool 111f0f4a753SPaul Cercueil select SYS_SUPPORTS_32BIT_KERNEL 112f0f4a753SPaul Cercueil select SYS_SUPPORTS_LITTLE_ENDIAN 113f0f4a753SPaul Cercueil select SYS_SUPPORTS_ZBOOT 114f0f4a753SPaul Cercueil select DMA_NONCOHERENT 1151660710cSPaul Cercueil select ARCH_HAS_SYNC_DMA_FOR_CPU 116f0f4a753SPaul Cercueil select IRQ_MIPS_CPU 117f0f4a753SPaul Cercueil select PINCTRL 118f0f4a753SPaul Cercueil select GPIOLIB 119f0f4a753SPaul Cercueil select COMMON_CLK 120f0f4a753SPaul Cercueil select GENERIC_IRQ_CHIP 121f0f4a753SPaul Cercueil select BUILTIN_DTB if MIPS_NO_APPENDED_DTB 122f0f4a753SPaul Cercueil select USE_OF 123f0f4a753SPaul Cercueil select CPU_SUPPORTS_CPUFREQ 124f0f4a753SPaul Cercueil select MIPS_EXTERNAL_TIMER 125f0f4a753SPaul Cercueil 1261da177e4SLinus Torvaldsmenu "Machine selection" 1271da177e4SLinus Torvalds 1285e83d430SRalf Baechlechoice 1295e83d430SRalf Baechle prompt "System type" 130c434b9f8SPaul Cercueil default MIPS_GENERIC_KERNEL 1311da177e4SLinus Torvalds 132c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL 133eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 1344e066441SChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 135c434b9f8SPaul Cercueil select MIPS_GENERIC 136eed0eabdSPaul Burton select BOOT_RAW 137eed0eabdSPaul Burton select BUILTIN_DTB 138eed0eabdSPaul Burton select CEVT_R4K 139eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 140eed0eabdSPaul Burton select COMMON_CLK 141eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 14234c01e41SAlexander Lobakin select CPU_MIPSR2_IRQ_VI 143eed0eabdSPaul Burton select CSRC_R4K 1444e066441SChristoph Hellwig select DMA_NONCOHERENT 145eb01d42aSChristoph Hellwig select HAVE_PCI 146eed0eabdSPaul Burton select IRQ_MIPS_CPU 1470211d49eSPaul Burton select MIPS_AUTO_PFN_OFFSET 148eed0eabdSPaul Burton select MIPS_CPU_SCACHE 149eed0eabdSPaul Burton select MIPS_GIC 150eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 151eed0eabdSPaul Burton select NO_EXCEPT_FILL 152eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 153eed0eabdSPaul Burton select SMP_UP if SMP 154a3078e59SMatt Redfearn select SWAP_IO_SPACE 155eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 156eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 157eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 158eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 159eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 160eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 161eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 162eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 163eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 164eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 165eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 166eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 167eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 16834c01e41SAlexander Lobakin select SYS_SUPPORTS_MIPS_CPS 169eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 170eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 171eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 172c3e2ee65SPaul Cercueil select SYS_SUPPORTS_ZBOOT 17334c01e41SAlexander Lobakin select UHI_BOOT 1742e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1752e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1762e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1772e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1782e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1792e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 180eed0eabdSPaul Burton select USE_OF 181eed0eabdSPaul Burton help 182eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 183eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 184eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 185eed0eabdSPaul Burton Interface) specification. 186eed0eabdSPaul Burton 18742a4f17dSManuel Laussconfig MIPS_ALCHEMY 188c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 189d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 190f772cdb2SRalf Baechle select CEVT_R4K 191d7ea335cSSteven J. Hill select CSRC_R4K 19267e38cf2SRalf Baechle select IRQ_MIPS_CPU 193a86497d6SChristoph Hellwig select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is 194d3991572SChristoph Hellwig select MIPS_FIXUP_BIGPHYS_ADDR if PCI 19542a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 19642a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 19742a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 198d30a2b47SLinus Walleij select GPIOLIB 1991b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 20047440229SManuel Lauss select COMMON_CLK 2011da177e4SLinus Torvalds 2027ca5dc14SFlorian Fainelliconfig AR7 2037ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 2047ca5dc14SFlorian Fainelli select BOOT_ELF32 205b408b611SArnd Bergmann select COMMON_CLK 2067ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 2077ca5dc14SFlorian Fainelli select CEVT_R4K 2087ca5dc14SFlorian Fainelli select CSRC_R4K 20967e38cf2SRalf Baechle select IRQ_MIPS_CPU 2107ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 2117ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 2127ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 2137ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 2147ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 2157ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 216377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2171b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 218d30a2b47SLinus Walleij select GPIOLIB 2197ca5dc14SFlorian Fainelli select VLYNQ 2207ca5dc14SFlorian Fainelli help 2217ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 2227ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 2237ca5dc14SFlorian Fainelli 22443cc739fSSergey Ryazanovconfig ATH25 22543cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 22643cc739fSSergey Ryazanov select CEVT_R4K 22743cc739fSSergey Ryazanov select CSRC_R4K 22843cc739fSSergey Ryazanov select DMA_NONCOHERENT 22967e38cf2SRalf Baechle select IRQ_MIPS_CPU 2301753e74eSSergey Ryazanov select IRQ_DOMAIN 23143cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 23243cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 23343cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 2348aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 23543cc739fSSergey Ryazanov help 23643cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 23743cc739fSSergey Ryazanov 238d4a67d9dSGabor Juhosconfig ATH79 239d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 240ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 241d4a67d9dSGabor Juhos select BOOT_RAW 242d4a67d9dSGabor Juhos select CEVT_R4K 243d4a67d9dSGabor Juhos select CSRC_R4K 244d4a67d9dSGabor Juhos select DMA_NONCOHERENT 245d30a2b47SLinus Walleij select GPIOLIB 246a08227a2SJohn Crispin select PINCTRL 247411520afSAlban Bedel select COMMON_CLK 24867e38cf2SRalf Baechle select IRQ_MIPS_CPU 249d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 250d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 251d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 252d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 253377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 254b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 25503c8c407SAlban Bedel select USE_OF 25653d473fcSAlban Bedel select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 257d4a67d9dSGabor Juhos help 258d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 259d4a67d9dSGabor Juhos 2605f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2615f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 26229906e1aSÁlvaro Fernández Rojas select ARCH_HAS_RESET_CONTROLLER 263d59098a0SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 264d666cd02SKevin Cernekee select BOOT_RAW 265d666cd02SKevin Cernekee select NO_EXCEPT_FILL 266d666cd02SKevin Cernekee select USE_OF 267d666cd02SKevin Cernekee select CEVT_R4K 268d666cd02SKevin Cernekee select CSRC_R4K 269d666cd02SKevin Cernekee select SYNC_R4K 270d666cd02SKevin Cernekee select COMMON_CLK 271c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 27260b858f2SKevin Cernekee select BCM7038_L1_IRQ 27360b858f2SKevin Cernekee select BCM7120_L2_IRQ 27460b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 27567e38cf2SRalf Baechle select IRQ_MIPS_CPU 27660b858f2SKevin Cernekee select DMA_NONCOHERENT 277d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 27860b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 279d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 280d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 28160b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 28260b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 28360b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 284d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 285d666cd02SKevin Cernekee select SWAP_IO_SPACE 28660b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 28760b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 28860b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 28960b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2904dc4704cSJustin Chen select HARDIRQS_SW_RESEND 2911d987052SFlorian Fainelli select HAVE_PCI 2921d987052SFlorian Fainelli select PCI_DRIVERS_GENERIC 293466ab2eaSFlorian Fainelli select FW_CFE 294d666cd02SKevin Cernekee help 2955f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2965f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2975f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2985f2d4459SKevin Cernekee must be set appropriately for your board. 299d666cd02SKevin Cernekee 3001c0c13ebSAurelien Jarnoconfig BCM47XX 301c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 302fe08f8c2SHauke Mehrtens select BOOT_RAW 30342f77542SRalf Baechle select CEVT_R4K 304940f6b48SRalf Baechle select CSRC_R4K 3051c0c13ebSAurelien Jarno select DMA_NONCOHERENT 306eb01d42aSChristoph Hellwig select HAVE_PCI 30767e38cf2SRalf Baechle select IRQ_MIPS_CPU 308314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 309dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 3101c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 3111c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 312377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 3136507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 31425e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 315e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 316c949c0bcSRafał Miłecki select GPIOLIB 317c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 318f6e734a8SRafał Miłecki select BCM47XX_NVRAM 3192ab71a02SRafał Miłecki select BCM47XX_SPROM 320dfe00495SMatt Redfearn select BCM47XX_SSB if !BCM47XX_BCMA 3211c0c13ebSAurelien Jarno help 3221c0c13ebSAurelien Jarno Support for BCM47XX based boards 3231c0c13ebSAurelien Jarno 324e7300d04SMaxime Bizonconfig BCM63XX 325e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 326ae8de61cSFlorian Fainelli select BOOT_RAW 327e7300d04SMaxime Bizon select CEVT_R4K 328e7300d04SMaxime Bizon select CSRC_R4K 329fc264022SJonas Gorski select SYNC_R4K 330e7300d04SMaxime Bizon select DMA_NONCOHERENT 33167e38cf2SRalf Baechle select IRQ_MIPS_CPU 332e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 333e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 334e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 3355eeaafc8SRandy Dunlap select SYS_HAS_CPU_BMIPS32_3300 3365eeaafc8SRandy Dunlap select SYS_HAS_CPU_BMIPS4350 3375eeaafc8SRandy Dunlap select SYS_HAS_CPU_BMIPS4380 338e7300d04SMaxime Bizon select SWAP_IO_SPACE 339d30a2b47SLinus Walleij select GPIOLIB 340af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 341bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 342e7300d04SMaxime Bizon help 343e7300d04SMaxime Bizon Support for BCM63XX based boards 344e7300d04SMaxime Bizon 3451da177e4SLinus Torvaldsconfig MIPS_COBALT 3463fa986faSMartin Michlmayr bool "Cobalt Server" 34742f77542SRalf Baechle select CEVT_R4K 348940f6b48SRalf Baechle select CSRC_R4K 3491097c6acSYoichi Yuasa select CEVT_GT641XX 3501da177e4SLinus Torvalds select DMA_NONCOHERENT 351eb01d42aSChristoph Hellwig select FORCE_PCI 352d865bea4SRalf Baechle select I8253 3531da177e4SLinus Torvalds select I8259 35467e38cf2SRalf Baechle select IRQ_MIPS_CPU 355d5ab1a69SYoichi Yuasa select IRQ_GT641XX 356252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 3577cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 3580a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 359ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3600e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3615e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 362e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3631da177e4SLinus Torvalds 3641da177e4SLinus Torvaldsconfig MACH_DECSTATION 3653fa986faSMartin Michlmayr bool "DECstations" 3661da177e4SLinus Torvalds select BOOT_ELF32 3676457d9fcSYoichi Yuasa select CEVT_DS1287 36881d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3694247417dSYoichi Yuasa select CSRC_IOASIC 37081d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 37120d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 37220d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 37320d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3741da177e4SLinus Torvalds select DMA_NONCOHERENT 375ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 37667e38cf2SRalf Baechle select IRQ_MIPS_CPU 3777cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3787cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 379ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3807d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3815e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3821723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3831723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3841723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 385930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3865e83d430SRalf Baechle help 3871da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3881da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3891da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3901da177e4SLinus Torvalds 3911da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3921da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3931da177e4SLinus Torvalds 3941da177e4SLinus Torvalds DECstation 5000/50 3951da177e4SLinus Torvalds DECstation 5000/150 3961da177e4SLinus Torvalds DECstation 5000/260 3971da177e4SLinus Torvalds DECsystem 5900/260 3981da177e4SLinus Torvalds 3991da177e4SLinus Torvalds otherwise choose R3000. 4001da177e4SLinus Torvalds 4015e83d430SRalf Baechleconfig MACH_JAZZ 4023fa986faSMartin Michlmayr bool "Jazz family of machines" 40339b2d756SThomas Bogendoerfer select ARC_MEMORY 40439b2d756SThomas Bogendoerfer select ARC_PROMLIB 405a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 4067a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 4072f9237d4SChristoph Hellwig select DMA_OPS 4080e2794b0SRalf Baechle select FW_ARC 4090e2794b0SRalf Baechle select FW_ARC32 4105e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 41142f77542SRalf Baechle select CEVT_R4K 412940f6b48SRalf Baechle select CSRC_R4K 413e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 4145e83d430SRalf Baechle select GENERIC_ISA_DMA 4158a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 41667e38cf2SRalf Baechle select IRQ_MIPS_CPU 417d865bea4SRalf Baechle select I8253 4185e83d430SRalf Baechle select I8259 4195e83d430SRalf Baechle select ISA 4207cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 4215e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 4227d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 4231723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 424aadfe4b5SArnd Bergmann select SYS_SUPPORTS_LITTLE_ENDIAN 4251da177e4SLinus Torvalds help 4265e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 4275e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 428692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 4295e83d430SRalf Baechle Olivetti M700-10 workstations. 4305e83d430SRalf Baechle 431f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC 432de361e8bSPaul Burton bool "Ingenic SoC based machines" 433f0f4a753SPaul Cercueil select MIPS_GENERIC 434f0f4a753SPaul Cercueil select MACH_INGENIC 435f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 436eb384937SPaul Cercueil select CPU_SUPPORTS_CPUFREQ 437eb384937SPaul Cercueil select MIPS_EXTERNAL_TIMER 4385ebabe59SLars-Peter Clausen 439171bb2f1SJohn Crispinconfig LANTIQ 440171bb2f1SJohn Crispin bool "Lantiq based platforms" 441171bb2f1SJohn Crispin select DMA_NONCOHERENT 44267e38cf2SRalf Baechle select IRQ_MIPS_CPU 443171bb2f1SJohn Crispin select CEVT_R4K 444171bb2f1SJohn Crispin select CSRC_R4K 445171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 446171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 447171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 448171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 449377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 450171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 451f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 452171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 453d30a2b47SLinus Walleij select GPIOLIB 454171bb2f1SJohn Crispin select SWAP_IO_SPACE 455171bb2f1SJohn Crispin select BOOT_RAW 456bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 457a0392222SJohn Crispin select USE_OF 4583f8c50c9SJohn Crispin select PINCTRL 4593f8c50c9SJohn Crispin select PINCTRL_LANTIQ 460c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 461c530781cSJohn Crispin select RESET_CONTROLLER 462171bb2f1SJohn Crispin 46330ad29bbSHuacai Chenconfig MACH_LOONGSON32 464caed1d1bSHuacai Chen bool "Loongson 32-bit family of machines" 465c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 466ade299d8SYoichi Yuasa help 46730ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 46885749d24SWu Zhangjin 46930ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 47030ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 47130ad29bbSHuacai Chen Sciences (CAS). 472ade299d8SYoichi Yuasa 47371e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF 47471e2f4ddSJiaxun Yang bool "Loongson-2E/F family of machines" 475ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 476ca585cf9SKelvin Cheung help 47771e2f4ddSJiaxun Yang This enables the support of early Loongson-2E/F family of machines. 478ca585cf9SKelvin Cheung 47971e2f4ddSJiaxun Yangconfig MACH_LOONGSON64 480caed1d1bSHuacai Chen bool "Loongson 64-bit family of machines" 4816fbde6b4SJiaxun Yang select ARCH_SPARSEMEM_ENABLE 4826fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_PARPORT 4836fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_SERIO 4846fbde6b4SJiaxun Yang select GENERIC_ISA_DMA_SUPPORT_BROKEN 4856fbde6b4SJiaxun Yang select BOOT_ELF32 4866fbde6b4SJiaxun Yang select BOARD_SCACHE 4876fbde6b4SJiaxun Yang select CSRC_R4K 4886fbde6b4SJiaxun Yang select CEVT_R4K 4896fbde6b4SJiaxun Yang select CPU_HAS_WB 4906fbde6b4SJiaxun Yang select FORCE_PCI 4916fbde6b4SJiaxun Yang select ISA 4926fbde6b4SJiaxun Yang select I8259 4936fbde6b4SJiaxun Yang select IRQ_MIPS_CPU 4947d6d2837SJiaxun Yang select NO_EXCEPT_FILL 4955125bfeeSTiezhu Yang select NR_CPUS_DEFAULT_64 4966fbde6b4SJiaxun Yang select USE_GENERIC_EARLY_PRINTK_8250 4976423e59aSJiaxun Yang select PCI_DRIVERS_GENERIC 4986fbde6b4SJiaxun Yang select SYS_HAS_CPU_LOONGSON64 4996fbde6b4SJiaxun Yang select SYS_HAS_EARLY_PRINTK 5006fbde6b4SJiaxun Yang select SYS_SUPPORTS_SMP 5016fbde6b4SJiaxun Yang select SYS_SUPPORTS_HOTPLUG_CPU 5026fbde6b4SJiaxun Yang select SYS_SUPPORTS_NUMA 5036fbde6b4SJiaxun Yang select SYS_SUPPORTS_64BIT_KERNEL 5046fbde6b4SJiaxun Yang select SYS_SUPPORTS_HIGHMEM 5056fbde6b4SJiaxun Yang select SYS_SUPPORTS_LITTLE_ENDIAN 50671e2f4ddSJiaxun Yang select SYS_SUPPORTS_ZBOOT 507a307a4ceSJinyang He select SYS_SUPPORTS_RELOCATABLE 5086fbde6b4SJiaxun Yang select ZONE_DMA32 50987fcfa7bSJiaxun Yang select COMMON_CLK 51087fcfa7bSJiaxun Yang select USE_OF 51187fcfa7bSJiaxun Yang select BUILTIN_DTB 51239c1485cSHuacai Chen select PCI_HOST_GENERIC 513f8f9f21cSFeiyang Chen select HAVE_ARCH_NODEDATA_EXTENSION if NUMA 51471e2f4ddSJiaxun Yang help 515caed1d1bSHuacai Chen This enables the support of Loongson-2/3 family of machines. 516caed1d1bSHuacai Chen 517caed1d1bSHuacai Chen Loongson-2 and Loongson-3 are 64-bit general-purpose processors with 518caed1d1bSHuacai Chen GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E 519caed1d1bSHuacai Chen and Loongson-2F which will be removed), developed by the Institute 520caed1d1bSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS). 521ca585cf9SKelvin Cheung 5221da177e4SLinus Torvaldsconfig MIPS_MALTA 5233fa986faSMartin Michlmayr bool "MIPS Malta board" 52461ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 525a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 5267a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 5271da177e4SLinus Torvalds select BOOT_ELF32 528fa71c960SRalf Baechle select BOOT_RAW 529e8823d26SPaul Burton select BUILTIN_DTB 53042f77542SRalf Baechle select CEVT_R4K 531fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 53242b002abSGuenter Roeck select COMMON_CLK 53347bf2b03SMaksym Kokhan select CSRC_R4K 534a86497d6SChristoph Hellwig select DMA_NONCOHERENT 5351da177e4SLinus Torvalds select GENERIC_ISA_DMA 5368a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 537eb01d42aSChristoph Hellwig select HAVE_PCI 538d865bea4SRalf Baechle select I8253 5391da177e4SLinus Torvalds select I8259 54047bf2b03SMaksym Kokhan select IRQ_MIPS_CPU 5415e83d430SRalf Baechle select MIPS_BONITO64 5429318c51aSChris Dearman select MIPS_CPU_SCACHE 54347bf2b03SMaksym Kokhan select MIPS_GIC 544a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 5455e83d430SRalf Baechle select MIPS_MSC 54647bf2b03SMaksym Kokhan select PCI_GT64XXX_PCI0 547ecafe3e9SPaul Burton select SMP_UP if SMP 5481da177e4SLinus Torvalds select SWAP_IO_SPACE 5497cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5507cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 551bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 552c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 553575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5547cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5555d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 556575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5577cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5587cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 559ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 560ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5615e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 562c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5635e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 564424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 56547bf2b03SMaksym Kokhan select SYS_SUPPORTS_MIPS16 5660365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 567e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 568f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 56947bf2b03SMaksym Kokhan select SYS_SUPPORTS_RELOCATABLE 5709693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 571f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 5721b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 573e8823d26SPaul Burton select USE_OF 574886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 575abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 5761da177e4SLinus Torvalds help 577f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5781da177e4SLinus Torvalds board. 5791da177e4SLinus Torvalds 5802572f00dSJoshua Hendersonconfig MACH_PIC32 5812572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5822572f00dSJoshua Henderson help 5832572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 5842572f00dSJoshua Henderson 5852572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 5862572f00dSJoshua Henderson microcontrollers. 5872572f00dSJoshua Henderson 588baec970aSLauri Kasanenconfig MACH_NINTENDO64 589baec970aSLauri Kasanen bool "Nintendo 64 console" 590baec970aSLauri Kasanen select CEVT_R4K 591baec970aSLauri Kasanen select CSRC_R4K 592baec970aSLauri Kasanen select SYS_HAS_CPU_R4300 593baec970aSLauri Kasanen select SYS_SUPPORTS_BIG_ENDIAN 594baec970aSLauri Kasanen select SYS_SUPPORTS_ZBOOT 595baec970aSLauri Kasanen select SYS_SUPPORTS_32BIT_KERNEL 596baec970aSLauri Kasanen select SYS_SUPPORTS_64BIT_KERNEL 597baec970aSLauri Kasanen select DMA_NONCOHERENT 598baec970aSLauri Kasanen select IRQ_MIPS_CPU 599baec970aSLauri Kasanen 600ae2b5bb6SJohn Crispinconfig RALINK 601ae2b5bb6SJohn Crispin bool "Ralink based machines" 602ae2b5bb6SJohn Crispin select CEVT_R4K 60335f752beSArnd Bergmann select COMMON_CLK 604ae2b5bb6SJohn Crispin select CSRC_R4K 605ae2b5bb6SJohn Crispin select BOOT_RAW 606ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 60767e38cf2SRalf Baechle select IRQ_MIPS_CPU 608ae2b5bb6SJohn Crispin select USE_OF 609ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 610ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 611ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 612ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 613377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 6141f0400d0SChuanhong Guo select SYS_SUPPORTS_ZBOOT 615ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 6162a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6172a153f1cSJohn Crispin select RESET_CONTROLLER 618ae2b5bb6SJohn Crispin 6194042147aSBert Vermeulenconfig MACH_REALTEK_RTL 6204042147aSBert Vermeulen bool "Realtek RTL838x/RTL839x based machines" 6214042147aSBert Vermeulen select MIPS_GENERIC 6224042147aSBert Vermeulen select DMA_NONCOHERENT 6234042147aSBert Vermeulen select IRQ_MIPS_CPU 6244042147aSBert Vermeulen select CSRC_R4K 6254042147aSBert Vermeulen select CEVT_R4K 6264042147aSBert Vermeulen select SYS_HAS_CPU_MIPS32_R1 6274042147aSBert Vermeulen select SYS_HAS_CPU_MIPS32_R2 6284042147aSBert Vermeulen select SYS_SUPPORTS_BIG_ENDIAN 6294042147aSBert Vermeulen select SYS_SUPPORTS_32BIT_KERNEL 6304042147aSBert Vermeulen select SYS_SUPPORTS_MIPS16 6314042147aSBert Vermeulen select SYS_SUPPORTS_MULTITHREADING 6324042147aSBert Vermeulen select SYS_SUPPORTS_VPE_LOADER 6334042147aSBert Vermeulen select BOOT_RAW 6344042147aSBert Vermeulen select PINCTRL 6354042147aSBert Vermeulen select USE_OF 6364042147aSBert Vermeulen 6371da177e4SLinus Torvaldsconfig SGI_IP22 6383fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 639c0de00b2SThomas Bogendoerfer select ARC_MEMORY 64039b2d756SThomas Bogendoerfer select ARC_PROMLIB 6410e2794b0SRalf Baechle select FW_ARC 6420e2794b0SRalf Baechle select FW_ARC32 6437a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 6441da177e4SLinus Torvalds select BOOT_ELF32 64542f77542SRalf Baechle select CEVT_R4K 646940f6b48SRalf Baechle select CSRC_R4K 647e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6481da177e4SLinus Torvalds select DMA_NONCOHERENT 6496630a8e5SChristoph Hellwig select HAVE_EISA 650d865bea4SRalf Baechle select I8253 65168de4803SThomas Bogendoerfer select I8259 6521da177e4SLinus Torvalds select IP22_CPU_SCACHE 65367e38cf2SRalf Baechle select IRQ_MIPS_CPU 654aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 655e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 656e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 65736e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 658e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 659e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 660e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6611da177e4SLinus Torvalds select SWAP_IO_SPACE 6627cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6637cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 664c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 665ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 666ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6675e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 668802b8362SThomas Bogendoerfer select WAR_R4600_V1_INDEX_ICACHEOP 6695e5b6527SThomas Bogendoerfer select WAR_R4600_V1_HIT_CACHEOP 67044def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 671930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6721da177e4SLinus Torvalds help 6731da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 6741da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 6751da177e4SLinus Torvalds that runs on these, say Y here. 6761da177e4SLinus Torvalds 6771da177e4SLinus Torvaldsconfig SGI_IP27 6783fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 67954aed4ddSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 680397dc00eSMike Rapoport select ARCH_SPARSEMEM_ENABLE 6810e2794b0SRalf Baechle select FW_ARC 6820e2794b0SRalf Baechle select FW_ARC64 683e9422427SThomas Bogendoerfer select ARC_CMDLINE_ONLY 6845e83d430SRalf Baechle select BOOT_ELF64 685e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 68604100459SChristoph Hellwig select FORCE_PCI 68736a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 688eb01d42aSChristoph Hellwig select HAVE_PCI 68969a07a41SThomas Bogendoerfer select IRQ_MIPS_CPU 690e6308b6dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 691130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 692a57140e9SThomas Bogendoerfer select PCI_DRIVERS_GENERIC 693a57140e9SThomas Bogendoerfer select PCI_XTALK_BRIDGE 6947cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 695ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6965e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 697d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 6981a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 699256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 700930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 7016c86a302SMike Rapoport select NUMA 702f8f9f21cSFeiyang Chen select HAVE_ARCH_NODEDATA_EXTENSION 7031da177e4SLinus Torvalds help 7041da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 7051da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 7061da177e4SLinus Torvalds here. 7071da177e4SLinus Torvalds 708e2defae5SThomas Bogendoerferconfig SGI_IP28 7097d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 710c0de00b2SThomas Bogendoerfer select ARC_MEMORY 71139b2d756SThomas Bogendoerfer select ARC_PROMLIB 7120e2794b0SRalf Baechle select FW_ARC 7130e2794b0SRalf Baechle select FW_ARC64 7147a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 715e2defae5SThomas Bogendoerfer select BOOT_ELF64 716e2defae5SThomas Bogendoerfer select CEVT_R4K 717e2defae5SThomas Bogendoerfer select CSRC_R4K 718e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 719e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 720e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 72167e38cf2SRalf Baechle select IRQ_MIPS_CPU 7226630a8e5SChristoph Hellwig select HAVE_EISA 723e2defae5SThomas Bogendoerfer select I8253 724e2defae5SThomas Bogendoerfer select I8259 725e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 726e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 7275b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 728e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 729e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 730e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 731e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 732e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 733c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 734e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 735e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 736256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 737dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 738e2defae5SThomas Bogendoerfer help 739e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 740e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 741e2defae5SThomas Bogendoerfer 7427505576dSThomas Bogendoerferconfig SGI_IP30 7437505576dSThomas Bogendoerfer bool "SGI IP30 (Octane/Octane2)" 7447505576dSThomas Bogendoerfer select ARCH_HAS_PHYS_TO_DMA 7457505576dSThomas Bogendoerfer select FW_ARC 7467505576dSThomas Bogendoerfer select FW_ARC64 7477505576dSThomas Bogendoerfer select BOOT_ELF64 7487505576dSThomas Bogendoerfer select CEVT_R4K 7497505576dSThomas Bogendoerfer select CSRC_R4K 75004100459SChristoph Hellwig select FORCE_PCI 7517505576dSThomas Bogendoerfer select SYNC_R4K if SMP 7527505576dSThomas Bogendoerfer select ZONE_DMA32 7537505576dSThomas Bogendoerfer select HAVE_PCI 7547505576dSThomas Bogendoerfer select IRQ_MIPS_CPU 7557505576dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 7567505576dSThomas Bogendoerfer select PCI_DRIVERS_GENERIC 7577505576dSThomas Bogendoerfer select PCI_XTALK_BRIDGE 7587505576dSThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 7597505576dSThomas Bogendoerfer select SYS_HAS_CPU_R10000 7607505576dSThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 7617505576dSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 7627505576dSThomas Bogendoerfer select SYS_SUPPORTS_SMP 763256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 7647505576dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 7657505576dSThomas Bogendoerfer select ARC_MEMORY 7667505576dSThomas Bogendoerfer help 7677505576dSThomas Bogendoerfer These are the SGI Octane and Octane2 graphics workstations. To 7687505576dSThomas Bogendoerfer compile a Linux kernel that runs on these, say Y here. 7697505576dSThomas Bogendoerfer 7701da177e4SLinus Torvaldsconfig SGI_IP32 771cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 77239b2d756SThomas Bogendoerfer select ARC_MEMORY 77339b2d756SThomas Bogendoerfer select ARC_PROMLIB 77403df8229SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 7750e2794b0SRalf Baechle select FW_ARC 7760e2794b0SRalf Baechle select FW_ARC32 7771da177e4SLinus Torvalds select BOOT_ELF32 77842f77542SRalf Baechle select CEVT_R4K 779940f6b48SRalf Baechle select CSRC_R4K 7801da177e4SLinus Torvalds select DMA_NONCOHERENT 781eb01d42aSChristoph Hellwig select HAVE_PCI 78267e38cf2SRalf Baechle select IRQ_MIPS_CPU 7831da177e4SLinus Torvalds select R5000_CPU_SCACHE 7841da177e4SLinus Torvalds select RM7000_CPU_SCACHE 7857cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 7867cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 7877cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 788dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 789ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7905e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 791886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 7921da177e4SLinus Torvalds help 7931da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 7941da177e4SLinus Torvalds 795ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 796ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 7975e83d430SRalf Baechle select BOOT_ELF32 7985e83d430SRalf Baechle select SIBYTE_BCM1120 7995e83d430SRalf Baechle select SWAP_IO_SPACE 8007cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8015e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8025e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8035e83d430SRalf Baechle 804ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 805ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 8065e83d430SRalf Baechle select BOOT_ELF32 8075e83d430SRalf Baechle select SIBYTE_BCM1120 8085e83d430SRalf Baechle select SWAP_IO_SPACE 8097cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8105e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8115e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8125e83d430SRalf Baechle 8135e83d430SRalf Baechleconfig SIBYTE_CRHONE 8143fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 8155e83d430SRalf Baechle select BOOT_ELF32 8165e83d430SRalf Baechle select SIBYTE_BCM1125 8175e83d430SRalf Baechle select SWAP_IO_SPACE 8187cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8195e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8205e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8215e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8225e83d430SRalf Baechle 823ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 824ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 825ade299d8SYoichi Yuasa select BOOT_ELF32 826ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 827ade299d8SYoichi Yuasa select SWAP_IO_SPACE 828ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 829ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 830ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 831ade299d8SYoichi Yuasa 832ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 833ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 834ade299d8SYoichi Yuasa select BOOT_ELF32 835fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 836ade299d8SYoichi Yuasa select SIBYTE_SB1250 837ade299d8SYoichi Yuasa select SWAP_IO_SPACE 838ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 839ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 840ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 841ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 842cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 843e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 844ade299d8SYoichi Yuasa 845ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 846ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 847ade299d8SYoichi Yuasa select BOOT_ELF32 848fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 849ade299d8SYoichi Yuasa select SIBYTE_SB1250 850ade299d8SYoichi Yuasa select SWAP_IO_SPACE 851ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 852ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 853ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 854ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 855756d6d83SMaciej W. Rozycki select ZONE_DMA32 if 64BIT 856ade299d8SYoichi Yuasa 857ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 858ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 859ade299d8SYoichi Yuasa select BOOT_ELF32 860ade299d8SYoichi Yuasa select SIBYTE_SB1250 861ade299d8SYoichi Yuasa select SWAP_IO_SPACE 862ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 863ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 864ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 865e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 866ade299d8SYoichi Yuasa 867ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 868ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 869ade299d8SYoichi Yuasa select BOOT_ELF32 870ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 871ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 872ade299d8SYoichi Yuasa select SWAP_IO_SPACE 873ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 874ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 875651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 876ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 877cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 878e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 879ade299d8SYoichi Yuasa 88014b36af4SThomas Bogendoerferconfig SNI_RM 88114b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 88239b2d756SThomas Bogendoerfer select ARC_MEMORY 88339b2d756SThomas Bogendoerfer select ARC_PROMLIB 8840e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 8850e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 886aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 8875e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 888a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 8897a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 8905e83d430SRalf Baechle select BOOT_ELF32 89142f77542SRalf Baechle select CEVT_R4K 892940f6b48SRalf Baechle select CSRC_R4K 893e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 8945e83d430SRalf Baechle select DMA_NONCOHERENT 8955e83d430SRalf Baechle select GENERIC_ISA_DMA 8966630a8e5SChristoph Hellwig select HAVE_EISA 8978a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 898eb01d42aSChristoph Hellwig select HAVE_PCI 89967e38cf2SRalf Baechle select IRQ_MIPS_CPU 900d865bea4SRalf Baechle select I8253 9015e83d430SRalf Baechle select I8259 9025e83d430SRalf Baechle select ISA 903564c836fSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_6 9044a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 9057cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 9064a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 907c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 9084a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 90936a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 910ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 9117d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 9124a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 9135e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 9145e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 91544def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 9161da177e4SLinus Torvalds help 91714b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 91814b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 9195e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 9205e83d430SRalf Baechle support this machine type. 9211da177e4SLinus Torvalds 922edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 923edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 92424a1c023SThomas Bogendoerfer select WAR_TX49XX_ICACHE_INDEX_INV 92523fbee9dSRalf Baechle 92673b4390fSRalf Baechleconfig MIKROTIK_RB532 92773b4390fSRalf Baechle bool "Mikrotik RB532 boards" 92873b4390fSRalf Baechle select CEVT_R4K 92973b4390fSRalf Baechle select CSRC_R4K 93073b4390fSRalf Baechle select DMA_NONCOHERENT 931eb01d42aSChristoph Hellwig select HAVE_PCI 93267e38cf2SRalf Baechle select IRQ_MIPS_CPU 93373b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 93473b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 93573b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 93673b4390fSRalf Baechle select SWAP_IO_SPACE 93773b4390fSRalf Baechle select BOOT_RAW 938d30a2b47SLinus Walleij select GPIOLIB 939930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 94073b4390fSRalf Baechle help 94173b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 94273b4390fSRalf Baechle based on the IDT RC32434 SoC. 94373b4390fSRalf Baechle 9449ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 9459ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 946a86c7f72SDavid Daney select CEVT_R4K 947ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 9481753d50cSChristoph Hellwig select HAVE_RAPIDIO 949d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 950a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 951a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 952f65aad41SRalf Baechle select EDAC_SUPPORT 953b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 95473569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 95573569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 956a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 9575e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 958eb01d42aSChristoph Hellwig select HAVE_PCI 95978bdbbacSMasahiro Yamada select HAVE_PLAT_DELAY 96078bdbbacSMasahiro Yamada select HAVE_PLAT_FW_INIT_CMDLINE 96178bdbbacSMasahiro Yamada select HAVE_PLAT_MEMCPY 962f00e001eSDavid Daney select ZONE_DMA32 963d30a2b47SLinus Walleij select GPIOLIB 9646e511163SDavid Daney select USE_OF 9656e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9666e511163SDavid Daney select SYS_SUPPORTS_SMP 9677820b84bSDavid Daney select NR_CPUS_DEFAULT_64 9687820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 969e326479fSAndrew Bresticker select BUILTIN_DTB 970f766b28aSJulian Braha select MTD 9718c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 97209230cbcSChristoph Hellwig select SWIOTLB 9733ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 974a86c7f72SDavid Daney help 975a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 976a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 977a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 978a86c7f72SDavid Daney Some of the supported boards are: 979a86c7f72SDavid Daney EBT3000 980a86c7f72SDavid Daney EBH3000 981a86c7f72SDavid Daney EBH3100 982a86c7f72SDavid Daney Thunder 983a86c7f72SDavid Daney Kodama 984a86c7f72SDavid Daney Hikari 985a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 986a86c7f72SDavid Daney 9871da177e4SLinus Torvaldsendchoice 9881da177e4SLinus Torvalds 989e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 9903b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 991d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 992a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 993e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 9948945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 995eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 996a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig" 9975e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 9988ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 9992572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1000ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 100129c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 100238b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 100322b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 1004a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 100571e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig" 100630ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 100730ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 100838b18f72SRalf Baechle 10095e83d430SRalf Baechleendmenu 10105e83d430SRalf Baechle 10113c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 10123c9ee7efSAkinobu Mita bool 10133c9ee7efSAkinobu Mita default y 10143c9ee7efSAkinobu Mita 10151da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 10161da177e4SLinus Torvalds bool 10171da177e4SLinus Torvalds default y 10181da177e4SLinus Torvalds 1019ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 10201cc89038SAtsushi Nemoto bool 10211cc89038SAtsushi Nemoto default y 10221cc89038SAtsushi Nemoto 10231da177e4SLinus Torvalds# 10241da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 10251da177e4SLinus Torvalds# 10260e2794b0SRalf Baechleconfig FW_ARC 10271da177e4SLinus Torvalds bool 10281da177e4SLinus Torvalds 102961ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 103061ed242dSRalf Baechle bool 103161ed242dSRalf Baechle 10329267a30dSMarc St-Jeanconfig BOOT_RAW 10339267a30dSMarc St-Jean bool 10349267a30dSMarc St-Jean 1035217dd11eSRalf Baechleconfig CEVT_BCM1480 1036217dd11eSRalf Baechle bool 1037217dd11eSRalf Baechle 10386457d9fcSYoichi Yuasaconfig CEVT_DS1287 10396457d9fcSYoichi Yuasa bool 10406457d9fcSYoichi Yuasa 10411097c6acSYoichi Yuasaconfig CEVT_GT641XX 10421097c6acSYoichi Yuasa bool 10431097c6acSYoichi Yuasa 104442f77542SRalf Baechleconfig CEVT_R4K 104542f77542SRalf Baechle bool 104642f77542SRalf Baechle 1047217dd11eSRalf Baechleconfig CEVT_SB1250 1048217dd11eSRalf Baechle bool 1049217dd11eSRalf Baechle 1050229f773eSAtsushi Nemotoconfig CEVT_TXX9 1051229f773eSAtsushi Nemoto bool 1052229f773eSAtsushi Nemoto 1053217dd11eSRalf Baechleconfig CSRC_BCM1480 1054217dd11eSRalf Baechle bool 1055217dd11eSRalf Baechle 10564247417dSYoichi Yuasaconfig CSRC_IOASIC 10574247417dSYoichi Yuasa bool 10584247417dSYoichi Yuasa 1059940f6b48SRalf Baechleconfig CSRC_R4K 106038586428SSerge Semin select CLOCKSOURCE_WATCHDOG if CPU_FREQ 1061940f6b48SRalf Baechle bool 1062940f6b48SRalf Baechle 1063217dd11eSRalf Baechleconfig CSRC_SB1250 1064217dd11eSRalf Baechle bool 1065217dd11eSRalf Baechle 1066a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1067a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1068a7f4df4eSAlex Smith 1069a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1070d30a2b47SLinus Walleij select GPIOLIB 1071a9aec7feSAtsushi Nemoto bool 1072a9aec7feSAtsushi Nemoto 10730e2794b0SRalf Baechleconfig FW_CFE 1074df78b5c8SAurelien Jarno bool 1075df78b5c8SAurelien Jarno 107640e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 107740e084a5SRalf Baechle bool 107840e084a5SRalf Baechle 107920d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 108020d33064SPaul Burton bool 1081347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 10825748e1b3SChristoph Hellwig select DMA_NONCOHERENT 108320d33064SPaul Burton 10841da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 10851da177e4SLinus Torvalds bool 1086db91427bSChristoph Hellwig # 1087db91427bSChristoph Hellwig # MIPS allows mixing "slightly different" Cacheability and Coherency 1088db91427bSChristoph Hellwig # Attribute bits. It is believed that the uncached access through 1089db91427bSChristoph Hellwig # KSEG1 and the implementation specific "uncached accelerated" used 1090db91427bSChristoph Hellwig # by pgprot_writcombine can be mixed, and the latter sometimes provides 1091db91427bSChristoph Hellwig # significant advantages. 1092db91427bSChristoph Hellwig # 1093419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE 1094fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_PREP_COHERENT 1095f8c55dc6SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1096fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_SET_UNCACHED 109734dc0ea6SChristoph Hellwig select DMA_NONCOHERENT_MMAP 109834dc0ea6SChristoph Hellwig select NEED_DMA_MAP_STATE 10994ce588cdSRalf Baechle 110036a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11011da177e4SLinus Torvalds bool 11021da177e4SLinus Torvalds 11031b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1104dbb74540SRalf Baechle bool 1105dbb74540SRalf Baechle 11061da177e4SLinus Torvaldsconfig MIPS_BONITO64 11071da177e4SLinus Torvalds bool 11081da177e4SLinus Torvalds 11091da177e4SLinus Torvaldsconfig MIPS_MSC 11101da177e4SLinus Torvalds bool 11111da177e4SLinus Torvalds 111239b8d525SRalf Baechleconfig SYNC_R4K 111339b8d525SRalf Baechle bool 111439b8d525SRalf Baechle 1115ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1116d388d685SMaciej W. Rozycki def_bool n 1117d388d685SMaciej W. Rozycki 11184e0748f5SMarkos Chandrasconfig GENERIC_CSUM 111918d84e2eSAlexander Lobakin def_bool CPU_NO_LOAD_STORE_LR 11204e0748f5SMarkos Chandras 11218313da30SRalf Baechleconfig GENERIC_ISA_DMA 11228313da30SRalf Baechle bool 11238313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1124a35bee8aSNamhyung Kim select ISA_DMA_API 11258313da30SRalf Baechle 1126aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1127aa414dffSRalf Baechle bool 11288313da30SRalf Baechle select GENERIC_ISA_DMA 1129aa414dffSRalf Baechle 113078bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY 113178bdbbacSMasahiro Yamada bool 113278bdbbacSMasahiro Yamada 113378bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE 113478bdbbacSMasahiro Yamada bool 113578bdbbacSMasahiro Yamada 113678bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY 113778bdbbacSMasahiro Yamada bool 113878bdbbacSMasahiro Yamada 1139a35bee8aSNamhyung Kimconfig ISA_DMA_API 1140a35bee8aSNamhyung Kim bool 1141a35bee8aSNamhyung Kim 11428c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 11438c530ea3SMatt Redfearn bool 11448c530ea3SMatt Redfearn help 11458c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 11468c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 11478c530ea3SMatt Redfearn to allow access to command line and entropy sources. 11488c530ea3SMatt Redfearn 11495e83d430SRalf Baechle# 11506b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 11515e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 11525e83d430SRalf Baechle# choice statement should be more obvious to the user. 11535e83d430SRalf Baechle# 11545e83d430SRalf Baechlechoice 11556b2aac42SMasanari Iida prompt "Endianness selection" 11561da177e4SLinus Torvalds help 11571da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 11585e83d430SRalf Baechle byte order. These modes require different kernels and a different 11593cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 11605e83d430SRalf Baechle particular system but some systems are just as commonly used in the 11613dde6ad8SDavid Sterba one or the other endianness. 11625e83d430SRalf Baechle 11635e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 11645e83d430SRalf Baechle bool "Big endian" 11655e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 11665e83d430SRalf Baechle 11675e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 11685e83d430SRalf Baechle bool "Little endian" 11695e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 11705e83d430SRalf Baechle 11715e83d430SRalf Baechleendchoice 11725e83d430SRalf Baechle 117322b0763aSDavid Daneyconfig EXPORT_UASM 117422b0763aSDavid Daney bool 117522b0763aSDavid Daney 11762116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 11772116245eSRalf Baechle bool 11782116245eSRalf Baechle 11795e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 11805e83d430SRalf Baechle bool 11815e83d430SRalf Baechle 11825e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 11835e83d430SRalf Baechle bool 11841da177e4SLinus Torvalds 1185aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1186aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1187aa1762f4SDavid Daney 11889267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 11899267a30dSMarc St-Jean bool 11909267a30dSMarc St-Jean 11919267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 11929267a30dSMarc St-Jean bool 11939267a30dSMarc St-Jean 11948420fd00SAtsushi Nemotoconfig IRQ_TXX9 11958420fd00SAtsushi Nemoto bool 11968420fd00SAtsushi Nemoto 1197d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1198d5ab1a69SYoichi Yuasa bool 1199d5ab1a69SYoichi Yuasa 1200252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 12011da177e4SLinus Torvalds bool 12021da177e4SLinus Torvalds 1203a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE 1204a57140e9SThomas Bogendoerfer bool 1205a57140e9SThomas Bogendoerfer 12069267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 12079267a30dSMarc St-Jean bool 12089267a30dSMarc St-Jean 1209a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1210a7e07b1aSMarkos Chandras bool 1211a7e07b1aSMarkos Chandras 12121da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 12131da177e4SLinus Torvalds bool 12141da177e4SLinus Torvalds 1215e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1216e2defae5SThomas Bogendoerfer bool 1217e2defae5SThomas Bogendoerfer 12185b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 12195b438c44SThomas Bogendoerfer bool 12205b438c44SThomas Bogendoerfer 1221e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1222e2defae5SThomas Bogendoerfer bool 1223e2defae5SThomas Bogendoerfer 1224e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1225e2defae5SThomas Bogendoerfer bool 1226e2defae5SThomas Bogendoerfer 1227e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1228e2defae5SThomas Bogendoerfer bool 1229e2defae5SThomas Bogendoerfer 1230e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1231e2defae5SThomas Bogendoerfer bool 1232e2defae5SThomas Bogendoerfer 1233e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1234e2defae5SThomas Bogendoerfer bool 1235e2defae5SThomas Bogendoerfer 12360e2794b0SRalf Baechleconfig FW_ARC32 12375e83d430SRalf Baechle bool 12385e83d430SRalf Baechle 1239aaa9fad3SPaul Bolleconfig FW_SNIPROM 1240231a35d3SThomas Bogendoerfer bool 1241231a35d3SThomas Bogendoerfer 12421da177e4SLinus Torvaldsconfig BOOT_ELF32 12431da177e4SLinus Torvalds bool 12441da177e4SLinus Torvalds 1245930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1246930beb5aSFlorian Fainelli bool 1247930beb5aSFlorian Fainelli 1248930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1249930beb5aSFlorian Fainelli bool 1250930beb5aSFlorian Fainelli 1251930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1252930beb5aSFlorian Fainelli bool 1253930beb5aSFlorian Fainelli 1254930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1255930beb5aSFlorian Fainelli bool 1256930beb5aSFlorian Fainelli 12571da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 12581da177e4SLinus Torvalds int 1259a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 12605432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 12615432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 12625432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 12631da177e4SLinus Torvalds default "5" 12641da177e4SLinus Torvalds 1265e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY 1266e9422427SThomas Bogendoerfer bool 1267e9422427SThomas Bogendoerfer 12681da177e4SLinus Torvaldsconfig ARC_CONSOLE 12691da177e4SLinus Torvalds bool "ARC console support" 1270e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 12711da177e4SLinus Torvalds 12721da177e4SLinus Torvaldsconfig ARC_MEMORY 12731da177e4SLinus Torvalds bool 12741da177e4SLinus Torvalds 12751da177e4SLinus Torvaldsconfig ARC_PROMLIB 12761da177e4SLinus Torvalds bool 12771da177e4SLinus Torvalds 12780e2794b0SRalf Baechleconfig FW_ARC64 12791da177e4SLinus Torvalds bool 12801da177e4SLinus Torvalds 12811da177e4SLinus Torvaldsconfig BOOT_ELF64 12821da177e4SLinus Torvalds bool 12831da177e4SLinus Torvalds 12841da177e4SLinus Torvaldsmenu "CPU selection" 12851da177e4SLinus Torvalds 12861da177e4SLinus Torvaldschoice 12871da177e4SLinus Torvalds prompt "CPU type" 12881da177e4SLinus Torvalds default CPU_R4X00 12891da177e4SLinus Torvalds 1290268a2d60SJiaxun Yangconfig CPU_LOONGSON64 1291caed1d1bSHuacai Chen bool "Loongson 64-bit CPU" 1292268a2d60SJiaxun Yang depends on SYS_HAS_CPU_LOONGSON64 1293d3bc81beSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 129451522217SJiaxun Yang select CPU_MIPSR2 129551522217SJiaxun Yang select CPU_HAS_PREFETCH 12960e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 12970e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 12980e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 12997507445bSHuacai Chen select CPU_SUPPORTS_MSA 130051522217SJiaxun Yang select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT 130151522217SJiaxun Yang select CPU_MIPSR2_IRQ_VI 13020e476d91SHuacai Chen select WEAK_ORDERING 13030e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 13047507445bSHuacai Chen select MIPS_ASID_BITS_VARIABLE 1305b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 130617c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 13077f3b3c2bSJackie Liu select MIPS_FP_SUPPORT 1308d30a2b47SLinus Walleij select GPIOLIB 130909230cbcSChristoph Hellwig select SWIOTLB 13100f78355cSHuacai Chen select HAVE_KVM 13110e476d91SHuacai Chen help 1312caed1d1bSHuacai Chen The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor 1313caed1d1bSHuacai Chen cores implements the MIPS64R2 instruction set with many extensions, 1314caed1d1bSHuacai Chen including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000, 1315caed1d1bSHuacai Chen 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old 1316caed1d1bSHuacai Chen Loongson-2E/2F is not covered here and will be removed in future. 13170e476d91SHuacai Chen 1318caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT 1319caed1d1bSHuacai Chen bool "New Loongson-3 CPU Enhancements" 13201e820da3SHuacai Chen default n 1321268a2d60SJiaxun Yang depends on CPU_LOONGSON64 13221e820da3SHuacai Chen help 1323caed1d1bSHuacai Chen New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A 13241e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 1325268a2d60SJiaxun Yang FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User 13261e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 13271e820da3SHuacai Chen Fast TLB refill support, etc. 13281e820da3SHuacai Chen 13291e820da3SHuacai Chen This option enable those enhancements which are not probed at run 13301e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 13311e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 1332caed1d1bSHuacai Chen new Loongson-3 machines only, please say 'Y' here. 13331e820da3SHuacai Chen 1334e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS 13353f059a7eSXi Ruoyao bool "Loongson-3 LLSC Workarounds" 1336e02e07e3SHuacai Chen default y if SMP 1337268a2d60SJiaxun Yang depends on CPU_LOONGSON64 1338e02e07e3SHuacai Chen help 1339caed1d1bSHuacai Chen Loongson-3 processors have the llsc issues which require workarounds. 1340e02e07e3SHuacai Chen Without workarounds the system may hang unexpectedly. 1341e02e07e3SHuacai Chen 13423f059a7eSXi Ruoyao Say Y, unless you know what you are doing. 1343e02e07e3SHuacai Chen 1344ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION 1345ec7a9318SWANG Xuerui bool "Emulate the CPUCFG instruction on older Loongson cores" 1346ec7a9318SWANG Xuerui default y 1347ec7a9318SWANG Xuerui depends on CPU_LOONGSON64 1348ec7a9318SWANG Xuerui help 1349ec7a9318SWANG Xuerui Loongson-3A R4 and newer have the CPUCFG instruction available for 1350ec7a9318SWANG Xuerui userland to query CPU capabilities, much like CPUID on x86. This 1351ec7a9318SWANG Xuerui option provides emulation of the instruction on older Loongson 1352ec7a9318SWANG Xuerui cores, back to Loongson-3A1000. 1353ec7a9318SWANG Xuerui 1354ec7a9318SWANG Xuerui If unsure, please say Y. 1355ec7a9318SWANG Xuerui 13563702bba5SWu Zhangjinconfig CPU_LOONGSON2E 13573702bba5SWu Zhangjin bool "Loongson 2E" 13583702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 1359268a2d60SJiaxun Yang select CPU_LOONGSON2EF 13602a21c730SFuxin Zhang help 13612a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 13622a21c730SFuxin Zhang with many extensions. 13632a21c730SFuxin Zhang 136425985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 13656f7a251aSWu Zhangjin bonito64. 13666f7a251aSWu Zhangjin 13676f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 13686f7a251aSWu Zhangjin bool "Loongson 2F" 13696f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 1370268a2d60SJiaxun Yang select CPU_LOONGSON2EF 1371d30a2b47SLinus Walleij select GPIOLIB 13726f7a251aSWu Zhangjin help 13736f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 13746f7a251aSWu Zhangjin with many extensions. 13756f7a251aSWu Zhangjin 13766f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 13776f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 13786f7a251aSWu Zhangjin Loongson2E. 13796f7a251aSWu Zhangjin 1380ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1381ca585cf9SKelvin Cheung bool "Loongson 1B" 1382ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1383b2afb64cSHuacai Chen select CPU_LOONGSON32 13849ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1385ca585cf9SKelvin Cheung help 1386ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1387968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1388968dc5a0S谢致邦 (XIE Zhibang) instruction set. 1389ca585cf9SKelvin Cheung 139012e3280bSYang Lingconfig CPU_LOONGSON1C 139112e3280bSYang Ling bool "Loongson 1C" 139212e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 1393b2afb64cSHuacai Chen select CPU_LOONGSON32 139412e3280bSYang Ling select LEDS_GPIO_REGISTER 139512e3280bSYang Ling help 139612e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 1397968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1398968dc5a0S谢致邦 (XIE Zhibang) instruction set. 139912e3280bSYang Ling 14006e760c8dSRalf Baechleconfig CPU_MIPS32_R1 14016e760c8dSRalf Baechle bool "MIPS32 Release 1" 14027cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 14036e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1404797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1405ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14066e760c8dSRalf Baechle help 14075e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 14081e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14091e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14101e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 14111e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14121e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 14131e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 14141e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 14151e5f1caaSRalf Baechle performance. 14161e5f1caaSRalf Baechle 14171e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 14181e5f1caaSRalf Baechle bool "MIPS32 Release 2" 14197cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 14201e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1421797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1422ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1423a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 14242235a54dSSanjay Lal select HAVE_KVM 14251e5f1caaSRalf Baechle help 14265e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 14276e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14286e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14296e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14306e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14311da177e4SLinus Torvalds 1432ab7c01fdSSerge Seminconfig CPU_MIPS32_R5 1433ab7c01fdSSerge Semin bool "MIPS32 Release 5" 1434ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS32_R5 1435ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1436ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1437ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1438ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1439ab7c01fdSSerge Semin select HAVE_KVM 1440ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT 1441ab7c01fdSSerge Semin help 1442ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1443ab7c01fdSSerge Semin MIPS32 architecture. New MIPS processors, starting with the Warrior 1444ab7c01fdSSerge Semin family, are based on a MIPS32r5 processor. If you own an older 1445ab7c01fdSSerge Semin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1446ab7c01fdSSerge Semin 14477fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1448674d10e2SMarkos Chandras bool "MIPS32 Release 6" 14497fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 14507fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 145118d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 14527fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 14537fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 14547fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 14557fd08ca5SLeonid Yegoshin select HAVE_KVM 14567fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 14577fd08ca5SLeonid Yegoshin help 14587fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 14597fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 14607fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 14617fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 14627fd08ca5SLeonid Yegoshin 14636e760c8dSRalf Baechleconfig CPU_MIPS64_R1 14646e760c8dSRalf Baechle bool "MIPS64 Release 1" 14657cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1466797798c1SRalf Baechle select CPU_HAS_PREFETCH 1467ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1468ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1469ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14709cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 14716e760c8dSRalf Baechle help 14726e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 14736e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 14746e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 14756e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14766e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 14771e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 14781e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 14791e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 14801e5f1caaSRalf Baechle performance. 14811e5f1caaSRalf Baechle 14821e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 14831e5f1caaSRalf Baechle bool "MIPS64 Release 2" 14847cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1485797798c1SRalf Baechle select CPU_HAS_PREFETCH 14861e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 14871e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1488ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14899cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1490a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 149140a2df49SJames Hogan select HAVE_KVM 14921e5f1caaSRalf Baechle help 14931e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 14941e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 14951e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 14961e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 14971e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 14981da177e4SLinus Torvalds 1499ab7c01fdSSerge Seminconfig CPU_MIPS64_R5 1500ab7c01fdSSerge Semin bool "MIPS64 Release 5" 1501ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS64_R5 1502ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1503ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1504ab7c01fdSSerge Semin select CPU_SUPPORTS_64BIT_KERNEL 1505ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1506ab7c01fdSSerge Semin select CPU_SUPPORTS_HUGEPAGES 1507ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1508ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1509ab7c01fdSSerge Semin select HAVE_KVM 1510ab7c01fdSSerge Semin help 1511ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1512ab7c01fdSSerge Semin MIPS64 architecture. This is a intermediate MIPS architecture 1513ab7c01fdSSerge Semin release partly implementing release 6 features. Though there is no 1514ab7c01fdSSerge Semin any hardware known to be based on this release. 1515ab7c01fdSSerge Semin 15167fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1517674d10e2SMarkos Chandras bool "MIPS64 Release 6" 15187fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 15197fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 152018d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15217fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15227fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 15237fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 1524afd375dcSPaul Burton select CPU_SUPPORTS_HUGEPAGES 15257fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15262e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 152740a2df49SJames Hogan select HAVE_KVM 15287fd08ca5SLeonid Yegoshin help 15297fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15307fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 15317fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 15327fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 15337fd08ca5SLeonid Yegoshin 1534281e3aeaSSerge Seminconfig CPU_P5600 1535281e3aeaSSerge Semin bool "MIPS Warrior P5600" 1536281e3aeaSSerge Semin depends on SYS_HAS_CPU_P5600 1537281e3aeaSSerge Semin select CPU_HAS_PREFETCH 1538281e3aeaSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1539281e3aeaSSerge Semin select CPU_SUPPORTS_HIGHMEM 1540281e3aeaSSerge Semin select CPU_SUPPORTS_MSA 1541281e3aeaSSerge Semin select CPU_SUPPORTS_CPUFREQ 1542281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_VI 1543281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_EI 1544281e3aeaSSerge Semin select HAVE_KVM 1545281e3aeaSSerge Semin select MIPS_O32_FP64_SUPPORT 1546281e3aeaSSerge Semin help 1547281e3aeaSSerge Semin Choose this option to build a kernel for MIPS Warrior P5600 CPU. 1548281e3aeaSSerge Semin It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes, 1549281e3aeaSSerge Semin MMU with two-levels TLB, UCA, MSA, MDU core level features and system 1550281e3aeaSSerge Semin level features like up to six P5600 calculation cores, CM2 with L2 1551281e3aeaSSerge Semin cache, IOCU/IOMMU (though might be unused depending on the system- 1552281e3aeaSSerge Semin specific IP core configuration), GIC, CPC, virtualisation module, 1553281e3aeaSSerge Semin eJTAG and PDtrace. 1554281e3aeaSSerge Semin 15551da177e4SLinus Torvaldsconfig CPU_R3000 15561da177e4SLinus Torvalds bool "R3000" 15577cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1558f7062ddbSRalf Baechle select CPU_HAS_WB 155954746829SPaul Burton select CPU_R3K_TLB 1560ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1561797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15621da177e4SLinus Torvalds help 15631da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 15641da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 15651da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 15661da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 15671da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 15681da177e4SLinus Torvalds try to recompile with R3000. 15691da177e4SLinus Torvalds 157065ce6197SLauri Kasanenconfig CPU_R4300 157165ce6197SLauri Kasanen bool "R4300" 157265ce6197SLauri Kasanen depends on SYS_HAS_CPU_R4300 157365ce6197SLauri Kasanen select CPU_SUPPORTS_32BIT_KERNEL 157465ce6197SLauri Kasanen select CPU_SUPPORTS_64BIT_KERNEL 157565ce6197SLauri Kasanen help 157665ce6197SLauri Kasanen MIPS Technologies R4300-series processors. 157765ce6197SLauri Kasanen 15781da177e4SLinus Torvaldsconfig CPU_R4X00 15791da177e4SLinus Torvalds bool "R4x00" 15807cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1581ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1582ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1583970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15841da177e4SLinus Torvalds help 15851da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 15861da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 15871da177e4SLinus Torvalds 15881da177e4SLinus Torvaldsconfig CPU_TX49XX 15891da177e4SLinus Torvalds bool "R49XX" 15907cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1591de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1592ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1593ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1594970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15951da177e4SLinus Torvalds 15961da177e4SLinus Torvaldsconfig CPU_R5000 15971da177e4SLinus Torvalds bool "R5000" 15987cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1599ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1600ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1601970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16021da177e4SLinus Torvalds help 16031da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 16041da177e4SLinus Torvalds 1605542c1020SShinya Kuribayashiconfig CPU_R5500 1606542c1020SShinya Kuribayashi bool "R5500" 1607542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1608542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1609542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 16109cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1611542c1020SShinya Kuribayashi help 1612542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1613542c1020SShinya Kuribayashi instruction set. 1614542c1020SShinya Kuribayashi 16151da177e4SLinus Torvaldsconfig CPU_NEVADA 16161da177e4SLinus Torvalds bool "RM52xx" 16177cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1618ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1619ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1620970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16211da177e4SLinus Torvalds help 16221da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 16231da177e4SLinus Torvalds 16241da177e4SLinus Torvaldsconfig CPU_R10000 16251da177e4SLinus Torvalds bool "R10000" 16267cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 16275e83d430SRalf Baechle select CPU_HAS_PREFETCH 1628ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1629ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1630797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1631970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16321da177e4SLinus Torvalds help 16331da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 16341da177e4SLinus Torvalds 16351da177e4SLinus Torvaldsconfig CPU_RM7000 16361da177e4SLinus Torvalds bool "RM7000" 16377cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 16385e83d430SRalf Baechle select CPU_HAS_PREFETCH 1639ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1640ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1641797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1642970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16431da177e4SLinus Torvalds 16441da177e4SLinus Torvaldsconfig CPU_SB1 16451da177e4SLinus Torvalds bool "SB1" 16467cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1647ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1648ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1649797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1650970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16510004a9dfSRalf Baechle select WEAK_ORDERING 16521da177e4SLinus Torvalds 1653a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1654a86c7f72SDavid Daney bool "Cavium Octeon processor" 16555e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1656a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1657a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1658a86c7f72SDavid Daney select WEAK_ORDERING 1659a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 16609cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1661df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1662df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1663930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 16640ae3abcdSJames Hogan select HAVE_KVM 1665a86c7f72SDavid Daney help 1666a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1667a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1668a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1669a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1670a86c7f72SDavid Daney 1671cd746249SJonas Gorskiconfig CPU_BMIPS 1672cd746249SJonas Gorski bool "Broadcom BMIPS" 1673cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1674cd746249SJonas Gorski select CPU_MIPS32 1675fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1676cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1677cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1678cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1679cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1680cd746249SJonas Gorski select DMA_NONCOHERENT 168167e38cf2SRalf Baechle select IRQ_MIPS_CPU 1682cd746249SJonas Gorski select SWAP_IO_SPACE 1683cd746249SJonas Gorski select WEAK_ORDERING 1684c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 168569aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1686a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1687a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1688bf8bde41SFlorian Fainelli select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 1689c1c0c461SKevin Cernekee help 1690fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1691c1c0c461SKevin Cernekee 16921da177e4SLinus Torvaldsendchoice 16931da177e4SLinus Torvalds 1694a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1695a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1696a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 1697281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \ 1698281e3aeaSSerge Semin CPU_P5600 1699a6e18781SLeonid Yegoshin help 1700a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1701a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1702a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1703a6e18781SLeonid Yegoshin 1704a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1705a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1706a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1707a6e18781SLeonid Yegoshin select EVA 1708a6e18781SLeonid Yegoshin default y 1709a6e18781SLeonid Yegoshin help 1710a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1711a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1712a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1713a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1714a6e18781SLeonid Yegoshin 1715c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1716c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1717c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1718281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600 1719c5b36783SSteven J. Hill help 1720c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1721c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1722c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1723c5b36783SSteven J. Hill 1724c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1725c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1726c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1727c5b36783SSteven J. Hill depends on !EVA 1728c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1729c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1730c5b36783SSteven J. Hill select XPA 1731c5b36783SSteven J. Hill select HIGHMEM 1732d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1733c5b36783SSteven J. Hill default n 1734c5b36783SSteven J. Hill help 1735c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1736c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1737c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1738c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1739c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1740c5b36783SSteven J. Hill If unsure, say 'N' here. 1741c5b36783SSteven J. Hill 1742622844bfSWu Zhangjinif CPU_LOONGSON2F 1743622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1744622844bfSWu Zhangjin bool 1745622844bfSWu Zhangjin 1746622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1747622844bfSWu Zhangjin bool 1748622844bfSWu Zhangjin 1749622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1750622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1751622844bfSWu Zhangjin default y 1752622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1753622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1754622844bfSWu Zhangjin help 1755622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1756622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1757622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1758622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1759622844bfSWu Zhangjin 1760622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1761622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1762622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1763622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1764622844bfSWu Zhangjin systems. 1765622844bfSWu Zhangjin 1766622844bfSWu Zhangjin If unsure, please say Y. 1767622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1768622844bfSWu Zhangjin 17691b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 17701b93b3c3SWu Zhangjin bool 17711b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 17721b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 177331c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 17741b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1775fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 17764e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 1777a510b616SPaul Cercueil select HAVE_KERNEL_ZSTD 17781b93b3c3SWu Zhangjin 17791b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 17801b93b3c3SWu Zhangjin bool 17811b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 17821b93b3c3SWu Zhangjin 1783dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1784dbb98314SAlban Bedel bool 1785dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1786dbb98314SAlban Bedel 1787268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF 17883702bba5SWu Zhangjin bool 17893702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 17903702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 17913702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1792970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 1793e905086eSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 17943702bba5SWu Zhangjin 1795b2afb64cSHuacai Chenconfig CPU_LOONGSON32 1796ca585cf9SKelvin Cheung bool 1797ca585cf9SKelvin Cheung select CPU_MIPS32 17987e280f6bSJiaxun Yang select CPU_MIPSR2 1799ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1800ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1801ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1802f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1803ca585cf9SKelvin Cheung 1804fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 180504fa8bf7SJonas Gorski select SMP_UP if SMP 18061bbb6c1bSKevin Cernekee bool 1807cd746249SJonas Gorski 1808cd746249SJonas Gorskiconfig CPU_BMIPS4350 1809cd746249SJonas Gorski bool 1810cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1811cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1812cd746249SJonas Gorski 1813cd746249SJonas Gorskiconfig CPU_BMIPS4380 1814cd746249SJonas Gorski bool 1815bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1816cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1817cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1818b4720809SFlorian Fainelli select CPU_HAS_RIXI 1819cd746249SJonas Gorski 1820cd746249SJonas Gorskiconfig CPU_BMIPS5000 1821cd746249SJonas Gorski bool 1822cd746249SJonas Gorski select MIPS_CPU_SCACHE 1823bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1824cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1825cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1826b4720809SFlorian Fainelli select CPU_HAS_RIXI 18271bbb6c1bSKevin Cernekee 1828268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64 18290e476d91SHuacai Chen bool 18300e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1831b2edcfc8SHuacai Chen select CPU_HAS_RIXI 18320e476d91SHuacai Chen 18333702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 18342a21c730SFuxin Zhang bool 18352a21c730SFuxin Zhang 18366f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 18376f7a251aSWu Zhangjin bool 183855045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 183955045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 18406f7a251aSWu Zhangjin 1841ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1842ca585cf9SKelvin Cheung bool 1843ca585cf9SKelvin Cheung 184412e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 184512e3280bSYang Ling bool 184612e3280bSYang Ling 18477cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 18487cf8053bSRalf Baechle bool 18497cf8053bSRalf Baechle 18507cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 18517cf8053bSRalf Baechle bool 18527cf8053bSRalf Baechle 1853a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 1854a6e18781SLeonid Yegoshin bool 1855a6e18781SLeonid Yegoshin 1856c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 1857c5b36783SSteven J. Hill bool 18589ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1859c5b36783SSteven J. Hill 18607fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 18617fd08ca5SLeonid Yegoshin bool 18629ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 18637fd08ca5SLeonid Yegoshin 18647cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 18657cf8053bSRalf Baechle bool 18667cf8053bSRalf Baechle 18677cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 18687cf8053bSRalf Baechle bool 18697cf8053bSRalf Baechle 1870fd4eb90bSLukas Bulwahnconfig SYS_HAS_CPU_MIPS64_R5 1871fd4eb90bSLukas Bulwahn bool 1872fd4eb90bSLukas Bulwahn select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1873fd4eb90bSLukas Bulwahn 18747fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 18757fd08ca5SLeonid Yegoshin bool 18769ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 18777fd08ca5SLeonid Yegoshin 1878281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600 1879281e3aeaSSerge Semin bool 1880281e3aeaSSerge Semin select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1881281e3aeaSSerge Semin 18827cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 18837cf8053bSRalf Baechle bool 18847cf8053bSRalf Baechle 188565ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300 188665ce6197SLauri Kasanen bool 188765ce6197SLauri Kasanen 18887cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 18897cf8053bSRalf Baechle bool 18907cf8053bSRalf Baechle 18917cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 18927cf8053bSRalf Baechle bool 18937cf8053bSRalf Baechle 18947cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 18957cf8053bSRalf Baechle bool 18967cf8053bSRalf Baechle 1897542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 1898542c1020SShinya Kuribayashi bool 1899542c1020SShinya Kuribayashi 19007cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 19017cf8053bSRalf Baechle bool 19027cf8053bSRalf Baechle 19037cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 19047cf8053bSRalf Baechle bool 19059ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19067cf8053bSRalf Baechle 19077cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 19087cf8053bSRalf Baechle bool 19097cf8053bSRalf Baechle 19107cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 19117cf8053bSRalf Baechle bool 19127cf8053bSRalf Baechle 19135e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 19145e683389SDavid Daney bool 19155e683389SDavid Daney 1916cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 1917c1c0c461SKevin Cernekee bool 1918c1c0c461SKevin Cernekee 1919fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 1920c1c0c461SKevin Cernekee bool 1921cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1922c1c0c461SKevin Cernekee 1923c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 1924c1c0c461SKevin Cernekee bool 1925cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1926c1c0c461SKevin Cernekee 1927c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 1928c1c0c461SKevin Cernekee bool 1929cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1930c1c0c461SKevin Cernekee 1931c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 1932c1c0c461SKevin Cernekee bool 1933cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1934f263f2a2SHauke Mehrtens select ARCH_HAS_SYNC_DMA_FOR_CPU 1935c1c0c461SKevin Cernekee 193617099b11SRalf Baechle# 193717099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 193817099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 193917099b11SRalf Baechle# 19400004a9dfSRalf Baechleconfig WEAK_ORDERING 19410004a9dfSRalf Baechle bool 194217099b11SRalf Baechle 194317099b11SRalf Baechle# 194417099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 194517099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 194617099b11SRalf Baechle# 194717099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 194817099b11SRalf Baechle bool 19495e83d430SRalf Baechleendmenu 19505e83d430SRalf Baechle 19515e83d430SRalf Baechle# 19525e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 19535e83d430SRalf Baechle# 19545e83d430SRalf Baechleconfig CPU_MIPS32 19555e83d430SRalf Baechle bool 1956ab7c01fdSSerge Semin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \ 1957281e3aeaSSerge Semin CPU_MIPS32_R6 || CPU_P5600 19585e83d430SRalf Baechle 19595e83d430SRalf Baechleconfig CPU_MIPS64 19605e83d430SRalf Baechle bool 1961ab7c01fdSSerge Semin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \ 19625a4fa44fSJason A. Donenfeld CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON 19635e83d430SRalf Baechle 19645e83d430SRalf Baechle# 196557eeacedSPaul Burton# These indicate the revision of the architecture 19665e83d430SRalf Baechle# 19675e83d430SRalf Baechleconfig CPU_MIPSR1 19685e83d430SRalf Baechle bool 19695e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 19705e83d430SRalf Baechle 19715e83d430SRalf Baechleconfig CPU_MIPSR2 19725e83d430SRalf Baechle bool 1973a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 19748256b17eSFlorian Fainelli select CPU_HAS_RIXI 1975ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 1976a7e07b1aSMarkos Chandras select MIPS_SPRAM 19775e83d430SRalf Baechle 1978ab7c01fdSSerge Seminconfig CPU_MIPSR5 1979ab7c01fdSSerge Semin bool 1980281e3aeaSSerge Semin default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600 1981ab7c01fdSSerge Semin select CPU_HAS_RIXI 1982ab7c01fdSSerge Semin select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 1983ab7c01fdSSerge Semin select MIPS_SPRAM 1984ab7c01fdSSerge Semin 19857fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 19867fd08ca5SLeonid Yegoshin bool 19877fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 19888256b17eSFlorian Fainelli select CPU_HAS_RIXI 1989ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 199087321fddSPaul Burton select HAVE_ARCH_BITREVERSE 19912db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 19924a5dc51eSMarcin Nowakowski select MIPS_CRC_SUPPORT 1993a7e07b1aSMarkos Chandras select MIPS_SPRAM 19945e83d430SRalf Baechle 199557eeacedSPaul Burtonconfig TARGET_ISA_REV 199657eeacedSPaul Burton int 199757eeacedSPaul Burton default 1 if CPU_MIPSR1 199857eeacedSPaul Burton default 2 if CPU_MIPSR2 1999ab7c01fdSSerge Semin default 5 if CPU_MIPSR5 200057eeacedSPaul Burton default 6 if CPU_MIPSR6 200157eeacedSPaul Burton default 0 200257eeacedSPaul Burton help 200357eeacedSPaul Burton Reflects the ISA revision being targeted by the kernel build. This 200457eeacedSPaul Burton is effectively the Kconfig equivalent of MIPS_ISA_REV. 200557eeacedSPaul Burton 2006a6e18781SLeonid Yegoshinconfig EVA 2007a6e18781SLeonid Yegoshin bool 2008a6e18781SLeonid Yegoshin 2009c5b36783SSteven J. Hillconfig XPA 2010c5b36783SSteven J. Hill bool 2011c5b36783SSteven J. Hill 20125e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 20135e83d430SRalf Baechle bool 20145e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 20155e83d430SRalf Baechle bool 20165e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 20175e83d430SRalf Baechle bool 20185e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 20195e83d430SRalf Baechle bool 202055045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 202155045ff5SWu Zhangjin bool 202255045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 202355045ff5SWu Zhangjin bool 20249cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 20259cffd154SDavid Daney bool 2026a670c82dSLukas Bulwahn depends on !(32BIT && (PHYS_ADDR_T_64BIT || EVA)) 202782622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 202882622284SDavid Daney bool 2029c6972fb9SHuang Pei depends on 64BIT 203095b8a5e0SThomas Bogendoerfer default y if (CPU_MIPSR2 || CPU_MIPSR6) 20315e83d430SRalf Baechle 20328192c9eaSDavid Daney# 20338192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 20348192c9eaSDavid Daney# 20358192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 20368192c9eaSDavid Daney bool 2037679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 20388192c9eaSDavid Daney 20395e83d430SRalf Baechlemenu "Kernel type" 20405e83d430SRalf Baechle 20415e83d430SRalf Baechlechoice 20425e83d430SRalf Baechle prompt "Kernel code model" 20435e83d430SRalf Baechle help 20445e83d430SRalf Baechle You should only select this option if you have a workload that 20455e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 20465e83d430SRalf Baechle large memory. You will only be presented a single option in this 20475e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 20485e83d430SRalf Baechle 20495e83d430SRalf Baechleconfig 32BIT 20505e83d430SRalf Baechle bool "32-bit kernel" 20515e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 20525e83d430SRalf Baechle select TRAD_SIGNALS 20535e83d430SRalf Baechle help 20545e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2055f17c4ca3SRalf Baechle 20565e83d430SRalf Baechleconfig 64BIT 20575e83d430SRalf Baechle bool "64-bit kernel" 20585e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 20595e83d430SRalf Baechle help 20605e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 20615e83d430SRalf Baechle 20625e83d430SRalf Baechleendchoice 20635e83d430SRalf Baechle 20641e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 20651e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 20661e321fa9SLeonid Yegoshin depends on 64BIT 20671e321fa9SLeonid Yegoshin help 20683377e227SAlex Belits Support a maximum at least 48 bits of application virtual 20693377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 20703377e227SAlex Belits For page sizes 16k and above, this option results in a small 20713377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 20723377e227SAlex Belits level of page tables is added which imposes both a memory 20733377e227SAlex Belits overhead as well as slower TLB fault handling. 20743377e227SAlex Belits 20751e321fa9SLeonid Yegoshin If unsure, say N. 20761e321fa9SLeonid Yegoshin 207779876cc1SYunQiang Suconfig ZBOOT_LOAD_ADDRESS 207879876cc1SYunQiang Su hex "Compressed kernel load address" 207979876cc1SYunQiang Su default 0xffffffff80400000 if BCM47XX 208079876cc1SYunQiang Su default 0x0 208179876cc1SYunQiang Su depends on SYS_SUPPORTS_ZBOOT 208279876cc1SYunQiang Su help 208379876cc1SYunQiang Su The address to load compressed kernel, aka vmlinuz. 208479876cc1SYunQiang Su 208579876cc1SYunQiang Su This is only used if non-zero. 208679876cc1SYunQiang Su 20871da177e4SLinus Torvaldschoice 20881da177e4SLinus Torvalds prompt "Kernel page size" 20891da177e4SLinus Torvalds default PAGE_SIZE_4KB 20901da177e4SLinus Torvalds 20911da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 20921da177e4SLinus Torvalds bool "4kB" 2093268a2d60SJiaxun Yang depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64 20941da177e4SLinus Torvalds help 20951da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 20961da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 20971da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 20981da177e4SLinus Torvalds recommended for low memory systems. 20991da177e4SLinus Torvalds 21001da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 21011da177e4SLinus Torvalds bool "8kB" 2102c2aeaaeaSPaul Burton depends on CPU_CAVIUM_OCTEON 21031e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 21041da177e4SLinus Torvalds help 21051da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 21061da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2107c2aeaaeaSPaul Burton only on cnMIPS processors. Note that you will need a suitable Linux 2108c2aeaaeaSPaul Burton distribution to support this. 21091da177e4SLinus Torvalds 21101da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 21111da177e4SLinus Torvalds bool "16kB" 2112455481fcSThomas Bogendoerfer depends on !CPU_R3000 21131da177e4SLinus Torvalds help 21141da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 21151da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2116714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2117714bfad6SRalf Baechle Linux distribution to support this. 21181da177e4SLinus Torvalds 2119c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2120c52399beSRalf Baechle bool "32kB" 2121c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 21221e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2123c52399beSRalf Baechle help 2124c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2125c52399beSRalf Baechle the price of higher memory consumption. This option is available 2126c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2127c52399beSRalf Baechle distribution to support this. 2128c52399beSRalf Baechle 21291da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 21301da177e4SLinus Torvalds bool "64kB" 2131455481fcSThomas Bogendoerfer depends on !CPU_R3000 21321da177e4SLinus Torvalds help 21331da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 21341da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 21351da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2136714bfad6SRalf Baechle writing this option is still high experimental. 21371da177e4SLinus Torvalds 21381da177e4SLinus Torvaldsendchoice 21391da177e4SLinus Torvalds 21400192445cSZi Yanconfig ARCH_FORCE_MAX_ORDER 2141c9bace7cSDavid Daney int "Maximum zone order" 2142e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2143e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2144e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2145e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2146e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2147e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2148ef923a76SPaul Cercueil range 0 64 2149c9bace7cSDavid Daney default "11" 2150c9bace7cSDavid Daney help 2151c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2152c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2153c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2154c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2155c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2156c9bace7cSDavid Daney increase this value. 2157c9bace7cSDavid Daney 2158c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2159c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2160c9bace7cSDavid Daney 2161c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2162c9bace7cSDavid Daney when choosing a value for this option. 2163c9bace7cSDavid Daney 21641da177e4SLinus Torvaldsconfig BOARD_SCACHE 21651da177e4SLinus Torvalds bool 21661da177e4SLinus Torvalds 21671da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 21681da177e4SLinus Torvalds bool 21691da177e4SLinus Torvalds select BOARD_SCACHE 21701da177e4SLinus Torvalds 21719318c51aSChris Dearman# 21729318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 21739318c51aSChris Dearman# 21749318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 21759318c51aSChris Dearman bool 21769318c51aSChris Dearman select BOARD_SCACHE 21779318c51aSChris Dearman 21781da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 21791da177e4SLinus Torvalds bool 21801da177e4SLinus Torvalds select BOARD_SCACHE 21811da177e4SLinus Torvalds 21821da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 21831da177e4SLinus Torvalds bool 21841da177e4SLinus Torvalds select BOARD_SCACHE 21851da177e4SLinus Torvalds 21861da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 21871da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 21881da177e4SLinus Torvalds depends on CPU_SB1 21891da177e4SLinus Torvalds help 21901da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 21911da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 21921da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 21931da177e4SLinus Torvalds 21941da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2195c8094b53SRalf Baechle bool 21961da177e4SLinus Torvalds 21973165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 21983165c846SFlorian Fainelli bool 2199455481fcSThomas Bogendoerfer default y if !CPU_R3000 22003165c846SFlorian Fainelli 2201c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT 2202183b40f9SPaul Burton bool "Floating Point support" if EXPERT 2203183b40f9SPaul Burton default y 2204183b40f9SPaul Burton help 2205183b40f9SPaul Burton Select y to include support for floating point in the kernel 2206183b40f9SPaul Burton including initialization of FPU hardware, FP context save & restore 2207183b40f9SPaul Burton and emulation of an FPU where necessary. Without this support any 2208183b40f9SPaul Burton userland program attempting to use floating point instructions will 2209183b40f9SPaul Burton receive a SIGILL. 2210183b40f9SPaul Burton 2211183b40f9SPaul Burton If you know that your userland will not attempt to use floating point 2212183b40f9SPaul Burton instructions then you can say n here to shrink the kernel a little. 2213183b40f9SPaul Burton 2214183b40f9SPaul Burton If unsure, say y. 2215c92e47e5SPaul Burton 221697f7dcbfSPaul Burtonconfig CPU_R2300_FPU 221797f7dcbfSPaul Burton bool 2218c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 2219455481fcSThomas Bogendoerfer default y if CPU_R3000 222097f7dcbfSPaul Burton 222154746829SPaul Burtonconfig CPU_R3K_TLB 222254746829SPaul Burton bool 222354746829SPaul Burton 222491405eb6SFlorian Fainelliconfig CPU_R4K_FPU 222591405eb6SFlorian Fainelli bool 2226c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 222797f7dcbfSPaul Burton default y if !CPU_R2300_FPU 222891405eb6SFlorian Fainelli 222962cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 223062cedc4fSFlorian Fainelli bool 223154746829SPaul Burton default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON) 223262cedc4fSFlorian Fainelli 223359d6ab86SRalf Baechleconfig MIPS_MT_SMP 2234a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 22355cbf9688SPaul Burton default y 2236527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 223759d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2238d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2239c080faa5SSteven J. Hill select SYNC_R4K 224059d6ab86SRalf Baechle select MIPS_MT 224159d6ab86SRalf Baechle select SMP 224287353d8aSRalf Baechle select SMP_UP 2243c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2244c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2245399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 224659d6ab86SRalf Baechle help 2247c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2248c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2249c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2250c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2251c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 225259d6ab86SRalf Baechle 2253f41ae0b2SRalf Baechleconfig MIPS_MT 2254f41ae0b2SRalf Baechle bool 2255f41ae0b2SRalf Baechle 22560ab7aefcSRalf Baechleconfig SCHED_SMT 22570ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 22580ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 22590ab7aefcSRalf Baechle default n 22600ab7aefcSRalf Baechle help 22610ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 22620ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 22630ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 22640ab7aefcSRalf Baechle 22650ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 22660ab7aefcSRalf Baechle bool 22670ab7aefcSRalf Baechle 2268f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2269f41ae0b2SRalf Baechle bool 2270f41ae0b2SRalf Baechle 2271f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2272f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2273f088fc84SRalf Baechle default y 2274b633648cSRalf Baechle depends on MIPS_MT_SMP 227507cc0c9eSRalf Baechle 2276b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2277b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 22789eaa9a82SPaul Burton depends on CPU_MIPSR6 2279c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 2280b0a668fbSLeonid Yegoshin default y 2281b0a668fbSLeonid Yegoshin help 2282b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2283b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 228407edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2285b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2286b0a668fbSLeonid Yegoshin final kernel image. 2287b0a668fbSLeonid Yegoshin 2288f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER 2289f35764e7SJames Hogan bool 2290f35764e7SJames Hogan depends on SYS_SUPPORTS_MULTITHREADING 2291f35764e7SJames Hogan help 2292f35764e7SJames Hogan Indicates that the platform supports the VPE loader, and provides 2293f35764e7SJames Hogan physical_memsize. 2294f35764e7SJames Hogan 229507cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 229607cc0c9eSRalf Baechle bool "VPE loader support." 2297f35764e7SJames Hogan depends on SYS_SUPPORTS_VPE_LOADER && MODULES 229807cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 229907cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 230007cc0c9eSRalf Baechle select MIPS_MT 230107cc0c9eSRalf Baechle help 230207cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 230307cc0c9eSRalf Baechle onto another VPE and running it. 2304f088fc84SRalf Baechle 230517a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 230617a1d523SDeng-Cheng Zhu bool 230717a1d523SDeng-Cheng Zhu default "y" 230817a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 230917a1d523SDeng-Cheng Zhu 23101a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 23111a2a6d7eSDeng-Cheng Zhu bool 23121a2a6d7eSDeng-Cheng Zhu default "y" 23131a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 23141a2a6d7eSDeng-Cheng Zhu 2315e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2316e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2317e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2318e01402b1SRalf Baechle default y 2319e01402b1SRalf Baechle help 2320e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2321e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2322e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2323e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2324e01402b1SRalf Baechle 2325e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2326e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2327e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2328e01402b1SRalf Baechle 2329da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2330da615cf6SDeng-Cheng Zhu bool 2331da615cf6SDeng-Cheng Zhu default "y" 2332da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2333da615cf6SDeng-Cheng Zhu 23342c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 23352c973ef0SDeng-Cheng Zhu bool 23362c973ef0SDeng-Cheng Zhu default "y" 23372c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 23382c973ef0SDeng-Cheng Zhu 23394a16ff4cSRalf Baechleconfig MIPS_CMP 23405cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 23415676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2342b10b43baSMarkos Chandras select SMP 2343eb9b5141STim Anderson select SYNC_R4K 2344b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 23454a16ff4cSRalf Baechle select WEAK_ORDERING 23464a16ff4cSRalf Baechle default n 23474a16ff4cSRalf Baechle help 2348044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2349044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2350044505c7SPaul Burton its ability to start secondary CPUs. 23514a16ff4cSRalf Baechle 23525cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 23535cac93b3SPaul Burton instead of this. 23545cac93b3SPaul Burton 23550ee958e1SPaul Burtonconfig MIPS_CPS 23560ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 23575a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 23580ee958e1SPaul Burton select MIPS_CM 23591d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 23600ee958e1SPaul Burton select SMP 23610ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 23621d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2363c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 23640ee958e1SPaul Burton select SYS_SUPPORTS_SMP 23650ee958e1SPaul Burton select WEAK_ORDERING 2366d8d3276bSWei Li select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 23670ee958e1SPaul Burton help 23680ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 23690ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 23700ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 23710ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 23720ee958e1SPaul Burton support is unavailable. 23730ee958e1SPaul Burton 23743179d37eSPaul Burtonconfig MIPS_CPS_PM 237539a59593SMarkos Chandras depends on MIPS_CPS 23763179d37eSPaul Burton bool 23773179d37eSPaul Burton 23789f98f3ddSPaul Burtonconfig MIPS_CM 23799f98f3ddSPaul Burton bool 23803c9b4166SPaul Burton select MIPS_CPC 23819f98f3ddSPaul Burton 23829c38cf44SPaul Burtonconfig MIPS_CPC 23839c38cf44SPaul Burton bool 23842600990eSRalf Baechle 23851da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 23861da177e4SLinus Torvalds bool 23871da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 23881da177e4SLinus Torvalds default y 23891da177e4SLinus Torvalds 23901da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 23911da177e4SLinus Torvalds bool 23921da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 23931da177e4SLinus Torvalds default y 23941da177e4SLinus Torvalds 23959e2b5372SMarkos Chandraschoice 23969e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 23979e2b5372SMarkos Chandras 23989e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 23999e2b5372SMarkos Chandras bool "None" 24009e2b5372SMarkos Chandras help 24019e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 24029e2b5372SMarkos Chandras 24039693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 24049693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 24059e2b5372SMarkos Chandras bool "SmartMIPS" 24069693a853SFranck Bui-Huu help 24079693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 24089693a853SFranck Bui-Huu increased security at both hardware and software level for 24099693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 24109693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 24119693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 24129693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 24139693a853SFranck Bui-Huu here. 24149693a853SFranck Bui-Huu 2415bce86083SSteven J. Hillconfig CPU_MICROMIPS 24167fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 24179e2b5372SMarkos Chandras bool "microMIPS" 2418bce86083SSteven J. Hill help 2419bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2420bce86083SSteven J. Hill microMIPS ISA 2421bce86083SSteven J. Hill 24229e2b5372SMarkos Chandrasendchoice 24239e2b5372SMarkos Chandras 2424a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 24250ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2426a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 2427c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 24282a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2429a5e9a69eSPaul Burton help 2430a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2431a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 24321db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 24331db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 24341db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 24351db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 24361db1af84SPaul Burton the size & complexity of your kernel. 2437a5e9a69eSPaul Burton 2438a5e9a69eSPaul Burton If unsure, say Y. 2439a5e9a69eSPaul Burton 24401da177e4SLinus Torvaldsconfig CPU_HAS_WB 2441f7062ddbSRalf Baechle bool 2442e01402b1SRalf Baechle 2443df0ac8a4SKevin Cernekeeconfig XKS01 2444df0ac8a4SKevin Cernekee bool 2445df0ac8a4SKevin Cernekee 2446ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI 2447ba9196d2SJiaxun Yang depends on !CPU_DIEI_BROKEN 2448ba9196d2SJiaxun Yang bool 2449ba9196d2SJiaxun Yang 2450ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN 2451ba9196d2SJiaxun Yang bool 2452ba9196d2SJiaxun Yang 24538256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 24548256b17eSFlorian Fainelli bool 24558256b17eSFlorian Fainelli 245618d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR 2457932afdeeSYasha Cherikovsky bool 2458932afdeeSYasha Cherikovsky help 245918d84e2eSAlexander Lobakin CPU lacks support for unaligned load and store instructions: 2460932afdeeSYasha Cherikovsky LWL, LWR, SWL, SWR (Load/store word left/right). 246118d84e2eSAlexander Lobakin LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit 246218d84e2eSAlexander Lobakin systems). 2463932afdeeSYasha Cherikovsky 2464f41ae0b2SRalf Baechle# 2465f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2466f41ae0b2SRalf Baechle# 2467e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2468f41ae0b2SRalf Baechle bool 2469e01402b1SRalf Baechle 2470f41ae0b2SRalf Baechle# 2471f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2472f41ae0b2SRalf Baechle# 2473e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2474f41ae0b2SRalf Baechle bool 2475e01402b1SRalf Baechle 24761da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 24771da177e4SLinus Torvalds bool 24781da177e4SLinus Torvalds depends on !CPU_R3000 24791da177e4SLinus Torvalds default y 24801da177e4SLinus Torvalds 24811da177e4SLinus Torvalds# 248220d60d99SMaciej W. Rozycki# CPU non-features 248320d60d99SMaciej W. Rozycki# 2484b56d1cafSThomas Bogendoerfer 2485b56d1cafSThomas Bogendoerfer# Work around the "daddi" and "daddiu" CPU errata: 2486b56d1cafSThomas Bogendoerfer# 2487b56d1cafSThomas Bogendoerfer# - The `daddi' instruction fails to trap on overflow. 2488b56d1cafSThomas Bogendoerfer# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2489b56d1cafSThomas Bogendoerfer# erratum #23 2490b56d1cafSThomas Bogendoerfer# 2491b56d1cafSThomas Bogendoerfer# - The `daddiu' instruction can produce an incorrect result. 2492b56d1cafSThomas Bogendoerfer# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2493b56d1cafSThomas Bogendoerfer# erratum #41 2494b56d1cafSThomas Bogendoerfer# "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum 2495b56d1cafSThomas Bogendoerfer# #15 2496b56d1cafSThomas Bogendoerfer# "MIPS R4400PC/SC Errata, Processor Revision 1.0", erratum #7 2497b56d1cafSThomas Bogendoerfer# "MIPS R4400MC Errata, Processor Revision 1.0", erratum #5 249820d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 249920d60d99SMaciej W. Rozycki bool 250020d60d99SMaciej W. Rozycki 2501b56d1cafSThomas Bogendoerfer# Work around certain R4000 CPU errata (as implemented by GCC): 2502b56d1cafSThomas Bogendoerfer# 2503b56d1cafSThomas Bogendoerfer# - A double-word or a variable shift may give an incorrect result 2504b56d1cafSThomas Bogendoerfer# if executed immediately after starting an integer division: 2505b56d1cafSThomas Bogendoerfer# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2506b56d1cafSThomas Bogendoerfer# erratum #28 2507b56d1cafSThomas Bogendoerfer# "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum 2508b56d1cafSThomas Bogendoerfer# #19 2509b56d1cafSThomas Bogendoerfer# 2510b56d1cafSThomas Bogendoerfer# - A double-word or a variable shift may give an incorrect result 2511b56d1cafSThomas Bogendoerfer# if executed while an integer multiplication is in progress: 2512b56d1cafSThomas Bogendoerfer# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2513b56d1cafSThomas Bogendoerfer# errata #16 & #28 2514b56d1cafSThomas Bogendoerfer# 2515b56d1cafSThomas Bogendoerfer# - An integer division may give an incorrect result if started in 2516b56d1cafSThomas Bogendoerfer# a delay slot of a taken branch or a jump: 2517b56d1cafSThomas Bogendoerfer# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2518b56d1cafSThomas Bogendoerfer# erratum #52 251920d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 252020d60d99SMaciej W. Rozycki bool 252120d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 252220d60d99SMaciej W. Rozycki 2523b56d1cafSThomas Bogendoerfer# Work around certain R4400 CPU errata (as implemented by GCC): 2524b56d1cafSThomas Bogendoerfer# 2525b56d1cafSThomas Bogendoerfer# - A double-word or a variable shift may give an incorrect result 2526b56d1cafSThomas Bogendoerfer# if executed immediately after starting an integer division: 2527b56d1cafSThomas Bogendoerfer# "MIPS R4400MC Errata, Processor Revision 1.0", erratum #10 2528b56d1cafSThomas Bogendoerfer# "MIPS R4400MC Errata, Processor Revision 2.0 & 3.0", erratum #4 252920d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 253020d60d99SMaciej W. Rozycki bool 253120d60d99SMaciej W. Rozycki 2532071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64 2533071d2f0bSPaul Burton bool 2534071d2f0bSPaul Burton default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1) 2535071d2f0bSPaul Burton 25364edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 25374edf00a4SPaul Burton int 2538455481fcSThomas Bogendoerfer default 6 if CPU_R3000 25394edf00a4SPaul Burton default 0 25404edf00a4SPaul Burton 25414edf00a4SPaul Burtonconfig MIPS_ASID_BITS 25424edf00a4SPaul Burton int 25432db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 2544455481fcSThomas Bogendoerfer default 6 if CPU_R3000 25454edf00a4SPaul Burton default 8 25464edf00a4SPaul Burton 25472db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 25482db003a5SPaul Burton bool 25492db003a5SPaul Burton 25504a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT 25514a5dc51eSMarcin Nowakowski bool 25524a5dc51eSMarcin Nowakowski 2553802b8362SThomas Bogendoerfer# R4600 erratum. Due to the lack of errata information the exact 2554802b8362SThomas Bogendoerfer# technical details aren't known. I've experimentally found that disabling 2555802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal 2556802b8362SThomas Bogendoerfer# with the issue. 2557802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP 2558802b8362SThomas Bogendoerfer bool 2559802b8362SThomas Bogendoerfer 25605e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata: 25615e5b6527SThomas Bogendoerfer# 25625e5b6527SThomas Bogendoerfer# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D, 25635e5b6527SThomas Bogendoerfer# Hit_Invalidate_D and Create_Dirty_Excl_D should only be 25645e5b6527SThomas Bogendoerfer# executed if there is no other dcache activity. If the dcache is 256518ff14c8SColin Ian King# accessed for another instruction immediately preceding when these 25665e5b6527SThomas Bogendoerfer# cache instructions are executing, it is possible that the dcache 25675e5b6527SThomas Bogendoerfer# tag match outputs used by these cache instructions will be 25685e5b6527SThomas Bogendoerfer# incorrect. These cache instructions should be preceded by at least 25695e5b6527SThomas Bogendoerfer# four instructions that are not any kind of load or store 25705e5b6527SThomas Bogendoerfer# instruction. 25715e5b6527SThomas Bogendoerfer# 25725e5b6527SThomas Bogendoerfer# This is not allowed: lw 25735e5b6527SThomas Bogendoerfer# nop 25745e5b6527SThomas Bogendoerfer# nop 25755e5b6527SThomas Bogendoerfer# nop 25765e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 25775e5b6527SThomas Bogendoerfer# 25785e5b6527SThomas Bogendoerfer# This is allowed: lw 25795e5b6527SThomas Bogendoerfer# nop 25805e5b6527SThomas Bogendoerfer# nop 25815e5b6527SThomas Bogendoerfer# nop 25825e5b6527SThomas Bogendoerfer# nop 25835e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 25845e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP 25855e5b6527SThomas Bogendoerfer bool 25865e5b6527SThomas Bogendoerfer 258744def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA. 258844def342SThomas Bogendoerfer# 258944def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D, 259044def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only 259144def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty. These 259244def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss 259344def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer." 259444def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/ 259544def342SThomas Bogendoerfer# in .pdf format.) 259644def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP 259744def342SThomas Bogendoerfer bool 259844def342SThomas Bogendoerfer 259924a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for 260024a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following 260124a1c023SThomas Bogendoerfer# operation is not guaranteed." 260224a1c023SThomas Bogendoerfer# 260324a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I 260424a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV 260524a1c023SThomas Bogendoerfer bool 260624a1c023SThomas Bogendoerfer 2607886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra 2608886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same 2609886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious 2610886ee136SThomas Bogendoerfer# exceptions. 2611886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS 2612886ee136SThomas Bogendoerfer bool 2613886ee136SThomas Bogendoerfer 2614256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that 2615256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically. 2616256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC 2617256ec489SThomas Bogendoerfer bool 2618256ec489SThomas Bogendoerfer 2619a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction" 2620a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB 2621a7fbed98SThomas Bogendoerfer bool 2622a7fbed98SThomas Bogendoerfer 262320d60d99SMaciej W. Rozycki# 26241da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 26251da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 26261da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 26271da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 26281da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 26291da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 26301da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 26311da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2632797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2633797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2634797798c1SRalf Baechle# support. 26351da177e4SLinus Torvalds# 26361da177e4SLinus Torvaldsconfig HIGHMEM 26371da177e4SLinus Torvalds bool "High Memory Support" 2638a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2639a4c33e83SThomas Gleixner select KMAP_LOCAL 2640797798c1SRalf Baechle 2641797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2642797798c1SRalf Baechle bool 2643797798c1SRalf Baechle 2644797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2645797798c1SRalf Baechle bool 26461da177e4SLinus Torvalds 26479693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 26489693a853SFranck Bui-Huu bool 26499693a853SFranck Bui-Huu 2650a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2651a6a4834cSSteven J. Hill bool 2652a6a4834cSSteven J. Hill 2653377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2654377cb1b6SRalf Baechle bool 2655377cb1b6SRalf Baechle help 2656377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2657377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2658377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2659377cb1b6SRalf Baechle 2660a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2661a5e9a69eSPaul Burton bool 2662a5e9a69eSPaul Burton 2663b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2664b4819b59SYoichi Yuasa def_bool y 2665268a2d60SJiaxun Yang depends on !NUMA && !CPU_LOONGSON2EF 2666b4819b59SYoichi Yuasa 2667b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2668b1c6cd42SAtsushi Nemoto bool 266931473747SAtsushi Nemoto 2670d8cb4e11SRalf Baechleconfig NUMA 2671d8cb4e11SRalf Baechle bool "NUMA Support" 2672d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2673cf8194e4STiezhu Yang select SMP 26747ecd19cfSKefeng Wang select HAVE_SETUP_PER_CPU_AREA 26757ecd19cfSKefeng Wang select NEED_PER_CPU_EMBED_FIRST_CHUNK 2676d8cb4e11SRalf Baechle help 2677d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2678d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2679d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2680172a37e9SRandy Dunlap leave it disabled; on single node systems leave this option 2681d8cb4e11SRalf Baechle disabled. 2682d8cb4e11SRalf Baechle 2683d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2684d8cb4e11SRalf Baechle bool 2685d8cb4e11SRalf Baechle 2686f8f9f21cSFeiyang Chenconfig HAVE_ARCH_NODEDATA_EXTENSION 2687f8f9f21cSFeiyang Chen bool 2688f8f9f21cSFeiyang Chen 26898c530ea3SMatt Redfearnconfig RELOCATABLE 26908c530ea3SMatt Redfearn bool "Relocatable kernel" 2691ab7c01fdSSerge Semin depends on SYS_SUPPORTS_RELOCATABLE 2692ab7c01fdSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \ 2693ab7c01fdSSerge Semin CPU_MIPS32_R5 || CPU_MIPS64_R5 || \ 2694ab7c01fdSSerge Semin CPU_MIPS32_R6 || CPU_MIPS64_R6 || \ 2695a307a4ceSJinyang He CPU_P5600 || CAVIUM_OCTEON_SOC || \ 2696a307a4ceSJinyang He CPU_LOONGSON64 26978c530ea3SMatt Redfearn help 26988c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 26998c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 27008c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 27018c530ea3SMatt Redfearn but are discarded at runtime 27028c530ea3SMatt Redfearn 2703069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2704069fd766SMatt Redfearn hex "Relocation table size" 2705069fd766SMatt Redfearn depends on RELOCATABLE 2706069fd766SMatt Redfearn range 0x0 0x01000000 2707a307a4ceSJinyang He default "0x00200000" if CPU_LOONGSON64 2708069fd766SMatt Redfearn default "0x00100000" 2709a7f7f624SMasahiro Yamada help 2710069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2711069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2712069fd766SMatt Redfearn 2713069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2714069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2715069fd766SMatt Redfearn 2716069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2717069fd766SMatt Redfearn 2718069fd766SMatt Redfearn If unsure, leave at the default value. 2719069fd766SMatt Redfearn 2720405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2721405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2722405bc8fdSMatt Redfearn depends on RELOCATABLE 2723a7f7f624SMasahiro Yamada help 2724405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2725405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2726405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2727405bc8fdSMatt Redfearn of kernel internals. 2728405bc8fdSMatt Redfearn 2729405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2730405bc8fdSMatt Redfearn 2731405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2732405bc8fdSMatt Redfearn 2733405bc8fdSMatt Redfearn If unsure, say N. 2734405bc8fdSMatt Redfearn 2735405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2736405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2737405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2738405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2739405bc8fdSMatt Redfearn range 0x0 0x08000000 2740405bc8fdSMatt Redfearn default "0x01000000" 2741a7f7f624SMasahiro Yamada help 2742405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2743405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2744405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2745405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2746405bc8fdSMatt Redfearn 2747405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2748405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2749405bc8fdSMatt Redfearn 2750c80d79d7SYasunori Gotoconfig NODES_SHIFT 2751c80d79d7SYasunori Goto int 2752c80d79d7SYasunori Goto default "6" 2753a9ee6cf5SMike Rapoport depends on NUMA 2754c80d79d7SYasunori Goto 275514f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 275614f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 275795b8a5e0SThomas Bogendoerfer depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64) 275814f70012SDeng-Cheng Zhu default y 275914f70012SDeng-Cheng Zhu help 276014f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 276114f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 276214f70012SDeng-Cheng Zhu 2763be8fa1cbSTiezhu Yangconfig DMI 2764be8fa1cbSTiezhu Yang bool "Enable DMI scanning" 2765be8fa1cbSTiezhu Yang depends on MACH_LOONGSON64 2766be8fa1cbSTiezhu Yang select DMI_SCAN_MACHINE_NON_EFI_FALLBACK 2767be8fa1cbSTiezhu Yang default y 2768be8fa1cbSTiezhu Yang help 2769be8fa1cbSTiezhu Yang Enabled scanning of DMI to identify machine quirks. Say Y 2770be8fa1cbSTiezhu Yang here unless you have verified that your setup is not 2771be8fa1cbSTiezhu Yang affected by entries in the DMI blacklist. Required by PNP 2772be8fa1cbSTiezhu Yang BIOS code. 2773be8fa1cbSTiezhu Yang 27741da177e4SLinus Torvaldsconfig SMP 27751da177e4SLinus Torvalds bool "Multi-Processing support" 2776e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2777e73ea273SRalf Baechle help 27781da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 27794a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 27804a474157SRobert Graffham than one CPU, say Y. 27811da177e4SLinus Torvalds 27824a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 27831da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 27841da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 27854a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 27861da177e4SLinus Torvalds will run faster if you say N here. 27871da177e4SLinus Torvalds 27881da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 27891da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 27901da177e4SLinus Torvalds 279103502faaSAdrian Bunk See also the SMP-HOWTO available at 2792ef054ad3SAlexander A. Klimov <https://www.tldp.org/docs.html#howto>. 27931da177e4SLinus Torvalds 27941da177e4SLinus Torvalds If you don't know what to do here, say N. 27951da177e4SLinus Torvalds 27967840d618SMatt Redfearnconfig HOTPLUG_CPU 27977840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 27987840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 27997840d618SMatt Redfearn help 28007840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 28017840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 28027840d618SMatt Redfearn (Note: power management support will enable this option 28037840d618SMatt Redfearn automatically on SMP systems. ) 28047840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 28057840d618SMatt Redfearn 280687353d8aSRalf Baechleconfig SMP_UP 280787353d8aSRalf Baechle bool 280887353d8aSRalf Baechle 28094a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 28104a16ff4cSRalf Baechle bool 28114a16ff4cSRalf Baechle 28120ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 28130ee958e1SPaul Burton bool 28140ee958e1SPaul Burton 2815e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2816e73ea273SRalf Baechle bool 2817e73ea273SRalf Baechle 2818130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2819130e2fb7SRalf Baechle bool 2820130e2fb7SRalf Baechle 2821130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2822130e2fb7SRalf Baechle bool 2823130e2fb7SRalf Baechle 2824130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2825130e2fb7SRalf Baechle bool 2826130e2fb7SRalf Baechle 2827130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2828130e2fb7SRalf Baechle bool 2829130e2fb7SRalf Baechle 2830130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2831130e2fb7SRalf Baechle bool 2832130e2fb7SRalf Baechle 28331da177e4SLinus Torvaldsconfig NR_CPUS 2834a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2835a91796a9SJayachandran C range 2 256 28361da177e4SLinus Torvalds depends on SMP 2837130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2838130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2839130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2840130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2841130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 28421da177e4SLinus Torvalds help 28431da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 28441da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 28451da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 284672ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 284772ede9b1SAtsushi Nemoto and 2 for all others. 28481da177e4SLinus Torvalds 28491da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 285072ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 285172ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 285272ede9b1SAtsushi Nemoto power of two. 28531da177e4SLinus Torvalds 2854399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2855399aaa25SAl Cooper bool 2856399aaa25SAl Cooper 28577820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 28587820b84bSDavid Daney bool 28597820b84bSDavid Daney 28607820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 28617820b84bSDavid Daney int 28627820b84bSDavid Daney depends on SMP 28637820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 28647820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 28657820b84bSDavid Daney 28661723b4a3SAtsushi Nemoto# 28671723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 28681723b4a3SAtsushi Nemoto# 28691723b4a3SAtsushi Nemoto 28701723b4a3SAtsushi Nemotochoice 28711723b4a3SAtsushi Nemoto prompt "Timer frequency" 28721723b4a3SAtsushi Nemoto default HZ_250 28731723b4a3SAtsushi Nemoto help 28741723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 28751723b4a3SAtsushi Nemoto 287667596573SPaul Burton config HZ_24 287767596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 287867596573SPaul Burton 28791723b4a3SAtsushi Nemoto config HZ_48 28800f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 28811723b4a3SAtsushi Nemoto 28821723b4a3SAtsushi Nemoto config HZ_100 28831723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 28841723b4a3SAtsushi Nemoto 28851723b4a3SAtsushi Nemoto config HZ_128 28861723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 28871723b4a3SAtsushi Nemoto 28881723b4a3SAtsushi Nemoto config HZ_250 28891723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 28901723b4a3SAtsushi Nemoto 28911723b4a3SAtsushi Nemoto config HZ_256 28921723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 28931723b4a3SAtsushi Nemoto 28941723b4a3SAtsushi Nemoto config HZ_1000 28951723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 28961723b4a3SAtsushi Nemoto 28971723b4a3SAtsushi Nemoto config HZ_1024 28981723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 28991723b4a3SAtsushi Nemoto 29001723b4a3SAtsushi Nemotoendchoice 29011723b4a3SAtsushi Nemoto 290267596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 290367596573SPaul Burton bool 290467596573SPaul Burton 29051723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 29061723b4a3SAtsushi Nemoto bool 29071723b4a3SAtsushi Nemoto 29081723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 29091723b4a3SAtsushi Nemoto bool 29101723b4a3SAtsushi Nemoto 29111723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 29121723b4a3SAtsushi Nemoto bool 29131723b4a3SAtsushi Nemoto 29141723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 29151723b4a3SAtsushi Nemoto bool 29161723b4a3SAtsushi Nemoto 29171723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 29181723b4a3SAtsushi Nemoto bool 29191723b4a3SAtsushi Nemoto 29201723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 29211723b4a3SAtsushi Nemoto bool 29221723b4a3SAtsushi Nemoto 29231723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 29241723b4a3SAtsushi Nemoto bool 29251723b4a3SAtsushi Nemoto 29261723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 29271723b4a3SAtsushi Nemoto bool 292867596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 292967596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 293067596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 293167596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 293267596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 293367596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 293467596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 29351723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 29361723b4a3SAtsushi Nemoto 29371723b4a3SAtsushi Nemotoconfig HZ 29381723b4a3SAtsushi Nemoto int 293967596573SPaul Burton default 24 if HZ_24 29401723b4a3SAtsushi Nemoto default 48 if HZ_48 29411723b4a3SAtsushi Nemoto default 100 if HZ_100 29421723b4a3SAtsushi Nemoto default 128 if HZ_128 29431723b4a3SAtsushi Nemoto default 250 if HZ_250 29441723b4a3SAtsushi Nemoto default 256 if HZ_256 29451723b4a3SAtsushi Nemoto default 1000 if HZ_1000 29461723b4a3SAtsushi Nemoto default 1024 if HZ_1024 29471723b4a3SAtsushi Nemoto 294896685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 294996685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 295096685b17SDeng-Cheng Zhu 2951ea6e942bSAtsushi Nemotoconfig KEXEC 29527d60717eSKees Cook bool "Kexec system call" 29532965faa5SDave Young select KEXEC_CORE 2954ea6e942bSAtsushi Nemoto help 2955ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 2956ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 29573dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 2958ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 2959ea6e942bSAtsushi Nemoto 296001dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 2961ea6e942bSAtsushi Nemoto 2962ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 2963ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 2964bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 2965bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 2966bf220695SGeert Uytterhoeven made. 2967ea6e942bSAtsushi Nemoto 29687aa1c8f4SRalf Baechleconfig CRASH_DUMP 29697aa1c8f4SRalf Baechle bool "Kernel crash dumps" 29707aa1c8f4SRalf Baechle help 29717aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 29727aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 29737aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 29747aa1c8f4SRalf Baechle a specially reserved region and then later executed after 29757aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 29767aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 29777aa1c8f4SRalf Baechle PHYSICAL_START. 29787aa1c8f4SRalf Baechle 29797aa1c8f4SRalf Baechleconfig PHYSICAL_START 29807aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 29818bda3e26SMaciej W. Rozycki default "0xffffffff84000000" 29827aa1c8f4SRalf Baechle depends on CRASH_DUMP 29837aa1c8f4SRalf Baechle help 29847aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 29857aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 29867aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 29877aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 29887aa1c8f4SRalf Baechle passed to the panic-ed kernel). 29897aa1c8f4SRalf Baechle 2990597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 2991b7f1e273SPaul Burton bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6 2992597ce172SPaul Burton depends on 32BIT || MIPS32_O32 2993597ce172SPaul Burton help 2994597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 2995597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 2996597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 2997597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 2998597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 2999597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 3000597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 3001597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 3002597ce172SPaul Burton saying N here. 3003597ce172SPaul Burton 300406e2e882SPaul Burton Although binutils currently supports use of this flag the details 300506e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 300618ff14c8SColin Ian King worked on. In order to avoid userland becoming dependent upon current 300706e2e882SPaul Burton behaviour before the details have been finalised, this option should 300806e2e882SPaul Burton be considered experimental and only enabled by those working upon 300906e2e882SPaul Burton said details. 301006e2e882SPaul Burton 301106e2e882SPaul Burton If unsure, say N. 3012597ce172SPaul Burton 3013f2ffa5abSDezhong Diaoconfig USE_OF 30140b3e06fdSJonas Gorski bool 3015f2ffa5abSDezhong Diao select OF 3016e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 3017abd2363fSGrant Likely select IRQ_DOMAIN 3018f2ffa5abSDezhong Diao 30192fe8ea39SDengcheng Zhuconfig UHI_BOOT 30202fe8ea39SDengcheng Zhu bool 30212fe8ea39SDengcheng Zhu 30227fafb068SAndrew Brestickerconfig BUILTIN_DTB 30237fafb068SAndrew Bresticker bool 30247fafb068SAndrew Bresticker 30251da8f179SJonas Gorskichoice 30265b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 30271da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 30281da8f179SJonas Gorski 30291da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 30301da8f179SJonas Gorski bool "None" 30311da8f179SJonas Gorski help 30321da8f179SJonas Gorski Do not enable appended dtb support. 30331da8f179SJonas Gorski 303487db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 303587db537dSAaro Koskinen bool "vmlinux" 303687db537dSAaro Koskinen help 303787db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 303887db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 303987db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 304087db537dSAaro Koskinen objcopy: 304187db537dSAaro Koskinen 304287db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 304387db537dSAaro Koskinen 304418ff14c8SColin Ian King This is meant as a backward compatibility convenience for those 304587db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 304687db537dSAaro Koskinen the documented boot protocol using a device tree. 304787db537dSAaro Koskinen 30481da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 3049b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 30501da8f179SJonas Gorski help 30511da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 3052b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 30531da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 30541da8f179SJonas Gorski 30551da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 30561da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 30571da8f179SJonas Gorski the documented boot protocol using a device tree. 30581da8f179SJonas Gorski 30591da8f179SJonas Gorski Beware that there is very little in terms of protection against 30601da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 30611da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 30621da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 30631da8f179SJonas Gorski if you don't intend to always append a DTB. 30641da8f179SJonas Gorskiendchoice 30651da8f179SJonas Gorski 30662024972eSJonas Gorskichoice 30672024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 30682bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 306987fcfa7bSJiaxun Yang !MACH_LOONGSON64 && !MIPS_MALTA && \ 30702bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 30712024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 30722024972eSJonas Gorski 30732024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 30742024972eSJonas Gorski depends on USE_OF 30752024972eSJonas Gorski bool "Dtb kernel arguments if available" 30762024972eSJonas Gorski 30772024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 30782024972eSJonas Gorski depends on USE_OF 30792024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 30802024972eSJonas Gorski 30812024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 30822024972eSJonas Gorski bool "Bootloader kernel arguments if available" 3083ed47e153SRabin Vincent 3084ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 3085ed47e153SRabin Vincent depends on CMDLINE_BOOL 3086ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 30872024972eSJonas Gorskiendchoice 30882024972eSJonas Gorski 30895e83d430SRalf Baechleendmenu 30905e83d430SRalf Baechle 30911df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 30921df0f0ffSAtsushi Nemoto bool 30931df0f0ffSAtsushi Nemoto default y 30941df0f0ffSAtsushi Nemoto 30951df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 30961df0f0ffSAtsushi Nemoto bool 30971df0f0ffSAtsushi Nemoto default y 30981df0f0ffSAtsushi Nemoto 3099a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 3100a728ab52SKirill A. Shutemov int 31013377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 310241ce097fSHuang Pei default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48) 3103a728ab52SKirill A. Shutemov default 2 3104a728ab52SKirill A. Shutemov 31056c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET 31066c359eb1SPaul Burton bool 31076c359eb1SPaul Burton 31081da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 31091da177e4SLinus Torvalds 3110c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 31112eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 3112c5611df9SPaul Burton bool 3113c5611df9SPaul Burton 3114c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3115c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3116c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 31172eac9c2dSChristoph Hellwig select PCI_DOMAINS if PCI 31181da177e4SLinus Torvalds 31191da177e4SLinus Torvalds# 31201da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 31211da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 31221da177e4SLinus Torvalds# users to choose the right thing ... 31231da177e4SLinus Torvalds# 31241da177e4SLinus Torvaldsconfig ISA 31251da177e4SLinus Torvalds bool 31261da177e4SLinus Torvalds 31271da177e4SLinus Torvaldsconfig TC 31281da177e4SLinus Torvalds bool "TURBOchannel support" 31291da177e4SLinus Torvalds depends on MACH_DECSTATION 31301da177e4SLinus Torvalds help 313150a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 313250a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 313350a23e6eSJustin P. Mattock at: 313450a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 313550a23e6eSJustin P. Mattock and: 313650a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 313750a23e6eSJustin P. Mattock Linux driver support status is documented at: 313850a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 31391da177e4SLinus Torvalds 31401da177e4SLinus Torvaldsconfig MMU 31411da177e4SLinus Torvalds bool 31421da177e4SLinus Torvalds default y 31431da177e4SLinus Torvalds 3144109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3145109c32ffSMatt Redfearn default 12 if 64BIT 3146109c32ffSMatt Redfearn default 8 3147109c32ffSMatt Redfearn 3148109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3149109c32ffSMatt Redfearn default 18 if 64BIT 3150109c32ffSMatt Redfearn default 15 3151109c32ffSMatt Redfearn 3152109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3153109c32ffSMatt Redfearn default 8 3154109c32ffSMatt Redfearn 3155109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3156109c32ffSMatt Redfearn default 15 3157109c32ffSMatt Redfearn 3158d865bea4SRalf Baechleconfig I8253 3159d865bea4SRalf Baechle bool 3160798778b8SRussell King select CLKSRC_I8253 31612d02612fSThomas Gleixner select CLKEVT_I8253 31629726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 31631da177e4SLinus Torvaldsendmenu 31641da177e4SLinus Torvalds 31651da177e4SLinus Torvaldsconfig TRAD_SIGNALS 31661da177e4SLinus Torvalds bool 31671da177e4SLinus Torvalds 31681da177e4SLinus Torvaldsconfig MIPS32_COMPAT 316978aaf956SRalf Baechle bool 31701da177e4SLinus Torvalds 31711da177e4SLinus Torvaldsconfig COMPAT 31721da177e4SLinus Torvalds bool 31731da177e4SLinus Torvalds 31741da177e4SLinus Torvaldsconfig MIPS32_O32 31751da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 317678aaf956SRalf Baechle depends on 64BIT 317778aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 317878aaf956SRalf Baechle select COMPAT 317978aaf956SRalf Baechle select MIPS32_COMPAT 31801da177e4SLinus Torvalds help 31811da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 31821da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 31831da177e4SLinus Torvalds existing binaries are in this format. 31841da177e4SLinus Torvalds 31851da177e4SLinus Torvalds If unsure, say Y. 31861da177e4SLinus Torvalds 31871da177e4SLinus Torvaldsconfig MIPS32_N32 31881da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3189c22eacfeSRalf Baechle depends on 64BIT 31905a9372f7SArnd Bergmann select ARCH_WANT_COMPAT_IPC_PARSE_VERSION 319178aaf956SRalf Baechle select COMPAT 319278aaf956SRalf Baechle select MIPS32_COMPAT 31931da177e4SLinus Torvalds help 31941da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 31951da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 31961da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 31971da177e4SLinus Torvalds cases. 31981da177e4SLinus Torvalds 31991da177e4SLinus Torvalds If unsure, say N. 32001da177e4SLinus Torvalds 3201d49fc692SNathan Chancellorconfig CC_HAS_MNO_BRANCH_LIKELY 3202d49fc692SNathan Chancellor def_bool y 3203d49fc692SNathan Chancellor depends on $(cc-option,-mno-branch-likely) 3204d49fc692SNathan Chancellor 32052116245eSRalf Baechlemenu "Power management options" 3206952fa954SRodolfo Giometti 3207363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3208363c55caSWu Zhangjin def_bool y 32093f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3210363c55caSWu Zhangjin 3211f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3212f4cb5700SJohannes Berg def_bool y 32133f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3214f4cb5700SJohannes Berg 32152116245eSRalf Baechlesource "kernel/power/Kconfig" 3216952fa954SRodolfo Giometti 32171da177e4SLinus Torvaldsendmenu 32181da177e4SLinus Torvalds 32197a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 32207a998935SViresh Kumar bool 32217a998935SViresh Kumar 32227a998935SViresh Kumarmenu "CPU Power Management" 3223c095ebafSPaul Burton 3224c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 32257a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 322631f12fdcSJuerg Haefligerendif # CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 32279726b43aSWu Zhangjin 3228c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3229c095ebafSPaul Burton 3230c095ebafSPaul Burtonendmenu 3231c095ebafSPaul Burton 32322235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3233e91946d6SNathan Chancellor 3234e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig" 3235