1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 512597988SMatt Redfearn select ARCH_BINFMT_ELF_STATE 612597988SMatt Redfearn select ARCH_CLOCKSOURCE_DATA 712597988SMatt Redfearn select ARCH_DISCARD_MEMBLOCK 812597988SMatt Redfearn select ARCH_HAS_ELF_RANDOMIZE 912597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 1012597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 111ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 1212597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 1325da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 140b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 1512597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 1612597988SMatt Redfearn select BUILDTIME_EXTABLE_SORT 1712597988SMatt Redfearn select CLONE_BACKWARDS 1812597988SMatt Redfearn select CPU_PM if CPU_IDLE 19dffbfde7SChristoph Hellwig select DMA_DIRECT_OPS 2012597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 2112597988SMatt Redfearn select GENERIC_CLOCKEVENTS 2212597988SMatt Redfearn select GENERIC_CMOS_UPDATE 2312597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 2412597988SMatt Redfearn select GENERIC_IRQ_PROBE 2512597988SMatt Redfearn select GENERIC_IRQ_SHOW 26740129b3SAntony Pavlov select GENERIC_LIB_ASHLDI3 27740129b3SAntony Pavlov select GENERIC_LIB_ASHRDI3 28740129b3SAntony Pavlov select GENERIC_LIB_CMPDI2 29740129b3SAntony Pavlov select GENERIC_LIB_LSHRDI3 30740129b3SAntony Pavlov select GENERIC_LIB_UCMPDI2 3112597988SMatt Redfearn select GENERIC_PCI_IOMAP 3212597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 3312597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 3412597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 3512597988SMatt Redfearn select HANDLE_DOMAIN_IRQ 3612597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 3788547001SJason Wessel select HAVE_ARCH_KGDB 38109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 39109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 40490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 41c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 4212597988SMatt Redfearn select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES && 64BIT 43f381bf6dSDavid Daney select HAVE_CBPF_JIT if (!64BIT && !CPU_MICROMIPS) 44f381bf6dSDavid Daney select HAVE_EBPF_JIT if (64BIT && !CPU_MICROMIPS) 4512597988SMatt Redfearn select HAVE_CONTEXT_TRACKING 4612597988SMatt Redfearn select HAVE_COPY_THREAD_TLS 4764575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 4812597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 4912597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 5012597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 5112597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 5212597988SMatt Redfearn select HAVE_EXIT_THREAD 5312597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 5429c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 5512597988SMatt Redfearn select HAVE_FUNCTION_TRACER 5612597988SMatt Redfearn select HAVE_GENERIC_DMA_COHERENT 5712597988SMatt Redfearn select HAVE_IDE 5812597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 5912597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 60c1bf207dSDavid Daney select HAVE_KPROBES 61c1bf207dSDavid Daney select HAVE_KRETPROBES 629d15ffc8STejun Heo select HAVE_MEMBLOCK 639d15ffc8STejun Heo select HAVE_MEMBLOCK_NODE_MAP 64786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 6542a0bb3fSPetr Mladek select HAVE_NMI 6612597988SMatt Redfearn select HAVE_OPROFILE 6712597988SMatt Redfearn select HAVE_PERF_EVENTS 6808bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 699ea141adSPaul Burton select HAVE_RSEQ 70d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 7112597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 72a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 7312597988SMatt Redfearn select IRQ_FORCED_THREADING 7412597988SMatt Redfearn select MODULES_USE_ELF_RELA if MODULES && 64BIT 7512597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 7612597988SMatt Redfearn select PERF_USE_VMALLOC 7712597988SMatt Redfearn select RTC_LIB if !MACH_LOONGSON64 7812597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 7912597988SMatt Redfearn select VIRT_TO_BUS 801da177e4SLinus Torvalds 811da177e4SLinus Torvaldsmenu "Machine selection" 821da177e4SLinus Torvalds 835e83d430SRalf Baechlechoice 845e83d430SRalf Baechle prompt "System type" 85d41e6858SMatt Redfearn default MIPS_GENERIC 861da177e4SLinus Torvalds 87eed0eabdSPaul Burtonconfig MIPS_GENERIC 88eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 89eed0eabdSPaul Burton select BOOT_RAW 90eed0eabdSPaul Burton select BUILTIN_DTB 91eed0eabdSPaul Burton select CEVT_R4K 92eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 93eed0eabdSPaul Burton select COMMON_CLK 94eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_VI 95eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 96eed0eabdSPaul Burton select CSRC_R4K 97eed0eabdSPaul Burton select DMA_PERDEV_COHERENT 98eed0eabdSPaul Burton select HW_HAS_PCI 99eed0eabdSPaul Burton select IRQ_MIPS_CPU 100eed0eabdSPaul Burton select LIBFDT 101eed0eabdSPaul Burton select MIPS_CPU_SCACHE 102eed0eabdSPaul Burton select MIPS_GIC 103eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 104eed0eabdSPaul Burton select NO_EXCEPT_FILL 105eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 106eed0eabdSPaul Burton select PINCTRL 107eed0eabdSPaul Burton select SMP_UP if SMP 108a3078e59SMatt Redfearn select SWAP_IO_SPACE 109eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 110eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 111eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 112eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 113eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 114eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 115eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 116eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 117eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 118eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 119eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 120eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 121eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS_CPS 122eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 123eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 124eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 125eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 1262e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1272e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1282e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1292e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1302e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1312e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 132eed0eabdSPaul Burton select USE_OF 133eed0eabdSPaul Burton help 134eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 135eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 136eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 137eed0eabdSPaul Burton Interface) specification. 138eed0eabdSPaul Burton 13942a4f17dSManuel Laussconfig MIPS_ALCHEMY 140c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 141d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 142f772cdb2SRalf Baechle select CEVT_R4K 143d7ea335cSSteven J. Hill select CSRC_R4K 14467e38cf2SRalf Baechle select IRQ_MIPS_CPU 14588e9a93cSManuel Lauss select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is 14642a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 14742a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 14842a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 149d30a2b47SLinus Walleij select GPIOLIB 1501b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 15147440229SManuel Lauss select COMMON_CLK 1521da177e4SLinus Torvalds 1537ca5dc14SFlorian Fainelliconfig AR7 1547ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 1557ca5dc14SFlorian Fainelli select BOOT_ELF32 1567ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 1577ca5dc14SFlorian Fainelli select CEVT_R4K 1587ca5dc14SFlorian Fainelli select CSRC_R4K 15967e38cf2SRalf Baechle select IRQ_MIPS_CPU 1607ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 1617ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 1627ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 1637ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 1647ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 1657ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 166377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 1671b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 168d30a2b47SLinus Walleij select GPIOLIB 1697ca5dc14SFlorian Fainelli select VLYNQ 1708551fb64SYoichi Yuasa select HAVE_CLK 1717ca5dc14SFlorian Fainelli help 1727ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 1737ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 1747ca5dc14SFlorian Fainelli 17543cc739fSSergey Ryazanovconfig ATH25 17643cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 17743cc739fSSergey Ryazanov select CEVT_R4K 17843cc739fSSergey Ryazanov select CSRC_R4K 17943cc739fSSergey Ryazanov select DMA_NONCOHERENT 18067e38cf2SRalf Baechle select IRQ_MIPS_CPU 1811753e74eSSergey Ryazanov select IRQ_DOMAIN 18243cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 18343cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 18443cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 1858aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 18643cc739fSSergey Ryazanov help 18743cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 18843cc739fSSergey Ryazanov 189d4a67d9dSGabor Juhosconfig ATH79 190d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 191ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 192d4a67d9dSGabor Juhos select BOOT_RAW 193d4a67d9dSGabor Juhos select CEVT_R4K 194d4a67d9dSGabor Juhos select CSRC_R4K 195d4a67d9dSGabor Juhos select DMA_NONCOHERENT 196d30a2b47SLinus Walleij select GPIOLIB 197a08227a2SJohn Crispin select PINCTRL 19894638067SGabor Juhos select HAVE_CLK 199411520afSAlban Bedel select COMMON_CLK 2002c4f1ac5SGabor Juhos select CLKDEV_LOOKUP 20167e38cf2SRalf Baechle select IRQ_MIPS_CPU 2020aabf1a4SGabor Juhos select MIPS_MACHINE 203d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 204d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 205d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 206d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 207377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 208b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 20903c8c407SAlban Bedel select USE_OF 21053d473fcSAlban Bedel select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 211d4a67d9dSGabor Juhos help 212d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 213d4a67d9dSGabor Juhos 2145f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2155f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 216d59098a0SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 217d59098a0SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 218d666cd02SKevin Cernekee select BOOT_RAW 219d666cd02SKevin Cernekee select NO_EXCEPT_FILL 220d666cd02SKevin Cernekee select USE_OF 221d666cd02SKevin Cernekee select CEVT_R4K 222d666cd02SKevin Cernekee select CSRC_R4K 223d666cd02SKevin Cernekee select SYNC_R4K 224d666cd02SKevin Cernekee select COMMON_CLK 225c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 22660b858f2SKevin Cernekee select BCM7038_L1_IRQ 22760b858f2SKevin Cernekee select BCM7120_L2_IRQ 22860b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 22967e38cf2SRalf Baechle select IRQ_MIPS_CPU 23060b858f2SKevin Cernekee select DMA_NONCOHERENT 231d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 23260b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 233d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 234d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 23560b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 23660b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 23760b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 238d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 239d666cd02SKevin Cernekee select SWAP_IO_SPACE 24060b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 24160b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 24260b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 24360b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2444dc4704cSJustin Chen select HARDIRQS_SW_RESEND 245d666cd02SKevin Cernekee help 2465f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2475f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2485f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2495f2d4459SKevin Cernekee must be set appropriately for your board. 250d666cd02SKevin Cernekee 2511c0c13ebSAurelien Jarnoconfig BCM47XX 252c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 253fe08f8c2SHauke Mehrtens select BOOT_RAW 25442f77542SRalf Baechle select CEVT_R4K 255940f6b48SRalf Baechle select CSRC_R4K 2561c0c13ebSAurelien Jarno select DMA_NONCOHERENT 2571c0c13ebSAurelien Jarno select HW_HAS_PCI 25867e38cf2SRalf Baechle select IRQ_MIPS_CPU 259314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 260dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 2611c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 2621c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 263377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2646507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 26525e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 266e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 267c949c0bcSRafał Miłecki select GPIOLIB 268c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 269f6e734a8SRafał Miłecki select BCM47XX_NVRAM 2702ab71a02SRafał Miłecki select BCM47XX_SPROM 271dfe00495SMatt Redfearn select BCM47XX_SSB if !BCM47XX_BCMA 2721c0c13ebSAurelien Jarno help 2731c0c13ebSAurelien Jarno Support for BCM47XX based boards 2741c0c13ebSAurelien Jarno 275e7300d04SMaxime Bizonconfig BCM63XX 276e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 277ae8de61cSFlorian Fainelli select BOOT_RAW 278e7300d04SMaxime Bizon select CEVT_R4K 279e7300d04SMaxime Bizon select CSRC_R4K 280fc264022SJonas Gorski select SYNC_R4K 281e7300d04SMaxime Bizon select DMA_NONCOHERENT 28267e38cf2SRalf Baechle select IRQ_MIPS_CPU 283e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 284e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 285e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 286e7300d04SMaxime Bizon select SWAP_IO_SPACE 287d30a2b47SLinus Walleij select GPIOLIB 2883e82eeebSYoichi Yuasa select HAVE_CLK 289af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 290c5af3c2dSJonas Gorski select CLKDEV_LOOKUP 291e7300d04SMaxime Bizon help 292e7300d04SMaxime Bizon Support for BCM63XX based boards 293e7300d04SMaxime Bizon 2941da177e4SLinus Torvaldsconfig MIPS_COBALT 2953fa986faSMartin Michlmayr bool "Cobalt Server" 29642f77542SRalf Baechle select CEVT_R4K 297940f6b48SRalf Baechle select CSRC_R4K 2981097c6acSYoichi Yuasa select CEVT_GT641XX 2991da177e4SLinus Torvalds select DMA_NONCOHERENT 3001da177e4SLinus Torvalds select HW_HAS_PCI 301d865bea4SRalf Baechle select I8253 3021da177e4SLinus Torvalds select I8259 30367e38cf2SRalf Baechle select IRQ_MIPS_CPU 304d5ab1a69SYoichi Yuasa select IRQ_GT641XX 305252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 306e25bfc92SYoichi Yuasa select PCI 3077cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 3080a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 309ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3100e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3115e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 312e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3131da177e4SLinus Torvalds 3141da177e4SLinus Torvaldsconfig MACH_DECSTATION 3153fa986faSMartin Michlmayr bool "DECstations" 3161da177e4SLinus Torvalds select BOOT_ELF32 3176457d9fcSYoichi Yuasa select CEVT_DS1287 31881d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3194247417dSYoichi Yuasa select CSRC_IOASIC 32081d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 32120d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 32220d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 32320d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3241da177e4SLinus Torvalds select DMA_NONCOHERENT 325ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 32667e38cf2SRalf Baechle select IRQ_MIPS_CPU 3277cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3287cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 329ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3307d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3315e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3321723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3331723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3341723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 335930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3365e83d430SRalf Baechle help 3371da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3381da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3391da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3401da177e4SLinus Torvalds 3411da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3421da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3431da177e4SLinus Torvalds 3441da177e4SLinus Torvalds DECstation 5000/50 3451da177e4SLinus Torvalds DECstation 5000/150 3461da177e4SLinus Torvalds DECstation 5000/260 3471da177e4SLinus Torvalds DECsystem 5900/260 3481da177e4SLinus Torvalds 3491da177e4SLinus Torvalds otherwise choose R3000. 3501da177e4SLinus Torvalds 3515e83d430SRalf Baechleconfig MACH_JAZZ 3523fa986faSMartin Michlmayr bool "Jazz family of machines" 353a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 3547a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 3550e2794b0SRalf Baechle select FW_ARC 3560e2794b0SRalf Baechle select FW_ARC32 3575e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 35842f77542SRalf Baechle select CEVT_R4K 359940f6b48SRalf Baechle select CSRC_R4K 360e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 3615e83d430SRalf Baechle select GENERIC_ISA_DMA 3628a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 36367e38cf2SRalf Baechle select IRQ_MIPS_CPU 364d865bea4SRalf Baechle select I8253 3655e83d430SRalf Baechle select I8259 3665e83d430SRalf Baechle select ISA 3677cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 3685e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 3697d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3701723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 3711da177e4SLinus Torvalds help 3725e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 3735e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 374692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 3755e83d430SRalf Baechle Olivetti M700-10 workstations. 3765e83d430SRalf Baechle 377de361e8bSPaul Burtonconfig MACH_INGENIC 378de361e8bSPaul Burton bool "Ingenic SoC based machines" 3795ebabe59SLars-Peter Clausen select SYS_SUPPORTS_32BIT_KERNEL 3805ebabe59SLars-Peter Clausen select SYS_SUPPORTS_LITTLE_ENDIAN 381f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 3825ebabe59SLars-Peter Clausen select DMA_NONCOHERENT 38367e38cf2SRalf Baechle select IRQ_MIPS_CPU 38437b4c3caSPaul Cercueil select PINCTRL 385d30a2b47SLinus Walleij select GPIOLIB 386ff1930c6SPaul Burton select COMMON_CLK 38783bc7692SLars-Peter Clausen select GENERIC_IRQ_CHIP 388ffb1843dSPaul Burton select BUILTIN_DTB 389ffb1843dSPaul Burton select USE_OF 3906ec127fbSPaul Burton select LIBFDT 3915ebabe59SLars-Peter Clausen 392171bb2f1SJohn Crispinconfig LANTIQ 393171bb2f1SJohn Crispin bool "Lantiq based platforms" 394171bb2f1SJohn Crispin select DMA_NONCOHERENT 39567e38cf2SRalf Baechle select IRQ_MIPS_CPU 396171bb2f1SJohn Crispin select CEVT_R4K 397171bb2f1SJohn Crispin select CSRC_R4K 398171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 399171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 400171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 401171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 402377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 403171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 404f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 405171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 406d30a2b47SLinus Walleij select GPIOLIB 407171bb2f1SJohn Crispin select SWAP_IO_SPACE 408171bb2f1SJohn Crispin select BOOT_RAW 409287e3f3fSJohn Crispin select CLKDEV_LOOKUP 410a0392222SJohn Crispin select USE_OF 4113f8c50c9SJohn Crispin select PINCTRL 4123f8c50c9SJohn Crispin select PINCTRL_LANTIQ 413c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 414c530781cSJohn Crispin select RESET_CONTROLLER 415171bb2f1SJohn Crispin 4161f21d2bdSBrian Murphyconfig LASAT 4171f21d2bdSBrian Murphy bool "LASAT Networks platforms" 41842f77542SRalf Baechle select CEVT_R4K 41916f0bbbcSRalf Baechle select CRC32 420940f6b48SRalf Baechle select CSRC_R4K 4211f21d2bdSBrian Murphy select DMA_NONCOHERENT 4221f21d2bdSBrian Murphy select SYS_HAS_EARLY_PRINTK 4231f21d2bdSBrian Murphy select HW_HAS_PCI 42467e38cf2SRalf Baechle select IRQ_MIPS_CPU 4251f21d2bdSBrian Murphy select PCI_GT64XXX_PCI0 4261f21d2bdSBrian Murphy select MIPS_NILE4 4271f21d2bdSBrian Murphy select R5000_CPU_SCACHE 4281f21d2bdSBrian Murphy select SYS_HAS_CPU_R5000 4291f21d2bdSBrian Murphy select SYS_SUPPORTS_32BIT_KERNEL 4301f21d2bdSBrian Murphy select SYS_SUPPORTS_64BIT_KERNEL if BROKEN 4311f21d2bdSBrian Murphy select SYS_SUPPORTS_LITTLE_ENDIAN 4321f21d2bdSBrian Murphy 43330ad29bbSHuacai Chenconfig MACH_LOONGSON32 43430ad29bbSHuacai Chen bool "Loongson-1 family of machines" 435c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 436ade299d8SYoichi Yuasa help 43730ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 43885749d24SWu Zhangjin 43930ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 44030ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 44130ad29bbSHuacai Chen Sciences (CAS). 442ade299d8SYoichi Yuasa 44330ad29bbSHuacai Chenconfig MACH_LOONGSON64 44430ad29bbSHuacai Chen bool "Loongson-2/3 family of machines" 445ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 446ca585cf9SKelvin Cheung help 44730ad29bbSHuacai Chen This enables the support of Loongson-2/3 family of machines. 448ca585cf9SKelvin Cheung 44930ad29bbSHuacai Chen Loongson-2 is a family of single-core CPUs and Loongson-3 is a 45030ad29bbSHuacai Chen family of multi-core CPUs. They are both 64-bit general-purpose 45130ad29bbSHuacai Chen MIPS-compatible CPUs. Loongson-2/3 are developed by the Institute 45230ad29bbSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS) 45330ad29bbSHuacai Chen in the People's Republic of China. The chief architect is Professor 45430ad29bbSHuacai Chen Weiwu Hu. 455ca585cf9SKelvin Cheung 4566a438309SAndrew Brestickerconfig MACH_PISTACHIO 4576a438309SAndrew Bresticker bool "IMG Pistachio SoC based boards" 4586a438309SAndrew Bresticker select BOOT_ELF32 4596a438309SAndrew Bresticker select BOOT_RAW 4606a438309SAndrew Bresticker select CEVT_R4K 4616a438309SAndrew Bresticker select CLKSRC_MIPS_GIC 4626a438309SAndrew Bresticker select COMMON_CLK 4636a438309SAndrew Bresticker select CSRC_R4K 464645c7827SZubair Lutfullah Kakakhel select DMA_NONCOHERENT 465d30a2b47SLinus Walleij select GPIOLIB 46667e38cf2SRalf Baechle select IRQ_MIPS_CPU 4676a438309SAndrew Bresticker select LIBFDT 4686a438309SAndrew Bresticker select MFD_SYSCON 4696a438309SAndrew Bresticker select MIPS_CPU_SCACHE 4706a438309SAndrew Bresticker select MIPS_GIC 4716a438309SAndrew Bresticker select PINCTRL 4726a438309SAndrew Bresticker select REGULATOR 4736a438309SAndrew Bresticker select SYS_HAS_CPU_MIPS32_R2 4746a438309SAndrew Bresticker select SYS_SUPPORTS_32BIT_KERNEL 4756a438309SAndrew Bresticker select SYS_SUPPORTS_LITTLE_ENDIAN 4766a438309SAndrew Bresticker select SYS_SUPPORTS_MIPS_CPS 4776a438309SAndrew Bresticker select SYS_SUPPORTS_MULTITHREADING 47841cc07beSMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 4796a438309SAndrew Bresticker select SYS_SUPPORTS_ZBOOT 480018f62eeSEzequiel Garcia select SYS_HAS_EARLY_PRINTK 481018f62eeSEzequiel Garcia select USE_GENERIC_EARLY_PRINTK_8250 4826a438309SAndrew Bresticker select USE_OF 4836a438309SAndrew Bresticker help 4846a438309SAndrew Bresticker This enables support for the IMG Pistachio SoC platform. 4856a438309SAndrew Bresticker 4861da177e4SLinus Torvaldsconfig MIPS_MALTA 4873fa986faSMartin Michlmayr bool "MIPS Malta board" 48861ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 489a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 4907a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 4911da177e4SLinus Torvalds select BOOT_ELF32 492fa71c960SRalf Baechle select BOOT_RAW 493e8823d26SPaul Burton select BUILTIN_DTB 49442f77542SRalf Baechle select CEVT_R4K 495940f6b48SRalf Baechle select CSRC_R4K 496fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 49742b002abSGuenter Roeck select COMMON_CLK 498885014bcSFelix Fietkau select DMA_MAYBE_COHERENT 4991da177e4SLinus Torvalds select GENERIC_ISA_DMA 5008a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 50167e38cf2SRalf Baechle select IRQ_MIPS_CPU 5028a19b8f1SAndrew Bresticker select MIPS_GIC 5031da177e4SLinus Torvalds select HW_HAS_PCI 504d865bea4SRalf Baechle select I8253 5051da177e4SLinus Torvalds select I8259 5065e83d430SRalf Baechle select MIPS_BONITO64 5079318c51aSChris Dearman select MIPS_CPU_SCACHE 508a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 509252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 5105e83d430SRalf Baechle select MIPS_MSC 511ecafe3e9SPaul Burton select SMP_UP if SMP 5121da177e4SLinus Torvalds select SWAP_IO_SPACE 5137cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5147cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 515bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 516c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 517575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5187cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5195d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 520575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5217cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5227cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 523ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 524ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5255e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 526c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5275e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 528424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 5290365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 530e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 531377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 532f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 5339693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 534f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 5351b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 5368c530ea3SMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 537e8823d26SPaul Burton select USE_OF 53838ec82feSPaul Burton select LIBFDT 539abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 540e81a8c7dSPaul Burton select BUILTIN_DTB 541e81a8c7dSPaul Burton select LIBFDT 5421da177e4SLinus Torvalds help 543f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5441da177e4SLinus Torvalds board. 5451da177e4SLinus Torvalds 5462572f00dSJoshua Hendersonconfig MACH_PIC32 5472572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5482572f00dSJoshua Henderson help 5492572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 5502572f00dSJoshua Henderson 5512572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 5522572f00dSJoshua Henderson microcontrollers. 5532572f00dSJoshua Henderson 554a83860c2SRalf Baechleconfig NEC_MARKEINS 555a83860c2SRalf Baechle bool "NEC EMMA2RH Mark-eins board" 556a83860c2SRalf Baechle select SOC_EMMA2RH 557a83860c2SRalf Baechle select HW_HAS_PCI 558a83860c2SRalf Baechle help 559a83860c2SRalf Baechle This enables support for the NEC Electronics Mark-eins boards. 560ade299d8SYoichi Yuasa 5615e83d430SRalf Baechleconfig MACH_VR41XX 56274142d65SYoichi Yuasa bool "NEC VR4100 series based machines" 56342f77542SRalf Baechle select CEVT_R4K 564940f6b48SRalf Baechle select CSRC_R4K 5657cf8053bSRalf Baechle select SYS_HAS_CPU_VR41XX 566377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 567d30a2b47SLinus Walleij select GPIOLIB 5685e83d430SRalf Baechle 569edb6310aSDaniel Lairdconfig NXP_STB220 570edb6310aSDaniel Laird bool "NXP STB220 board" 571edb6310aSDaniel Laird select SOC_PNX833X 572edb6310aSDaniel Laird help 573edb6310aSDaniel Laird Support for NXP Semiconductors STB220 Development Board. 574edb6310aSDaniel Laird 575edb6310aSDaniel Lairdconfig NXP_STB225 576edb6310aSDaniel Laird bool "NXP 225 board" 577edb6310aSDaniel Laird select SOC_PNX833X 578edb6310aSDaniel Laird select SOC_PNX8335 579edb6310aSDaniel Laird help 580edb6310aSDaniel Laird Support for NXP Semiconductors STB225 Development Board. 581edb6310aSDaniel Laird 5829267a30dSMarc St-Jeanconfig PMC_MSP 5839267a30dSMarc St-Jean bool "PMC-Sierra MSP chipsets" 58439d30c13SAnoop P A select CEVT_R4K 58539d30c13SAnoop P A select CSRC_R4K 5869267a30dSMarc St-Jean select DMA_NONCOHERENT 5879267a30dSMarc St-Jean select SWAP_IO_SPACE 5889267a30dSMarc St-Jean select NO_EXCEPT_FILL 5899267a30dSMarc St-Jean select BOOT_RAW 5909267a30dSMarc St-Jean select SYS_HAS_CPU_MIPS32_R1 5919267a30dSMarc St-Jean select SYS_HAS_CPU_MIPS32_R2 5929267a30dSMarc St-Jean select SYS_SUPPORTS_32BIT_KERNEL 5939267a30dSMarc St-Jean select SYS_SUPPORTS_BIG_ENDIAN 594377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 59567e38cf2SRalf Baechle select IRQ_MIPS_CPU 5969267a30dSMarc St-Jean select SERIAL_8250 5979267a30dSMarc St-Jean select SERIAL_8250_CONSOLE 5989296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_MMIO 5999296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 6009267a30dSMarc St-Jean help 6019267a30dSMarc St-Jean This adds support for the PMC-Sierra family of Multi-Service 6029267a30dSMarc St-Jean Processor System-On-A-Chips. These parts include a number 6039267a30dSMarc St-Jean of integrated peripherals, interfaces and DSPs in addition to 6049267a30dSMarc St-Jean a variety of MIPS cores. 6059267a30dSMarc St-Jean 606ae2b5bb6SJohn Crispinconfig RALINK 607ae2b5bb6SJohn Crispin bool "Ralink based machines" 608ae2b5bb6SJohn Crispin select CEVT_R4K 609ae2b5bb6SJohn Crispin select CSRC_R4K 610ae2b5bb6SJohn Crispin select BOOT_RAW 611ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 61267e38cf2SRalf Baechle select IRQ_MIPS_CPU 613ae2b5bb6SJohn Crispin select USE_OF 614ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 615ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 616ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 617ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 618377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 619ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 620ae2b5bb6SJohn Crispin select CLKDEV_LOOKUP 6212a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6222a153f1cSJohn Crispin select RESET_CONTROLLER 623ae2b5bb6SJohn Crispin 6241da177e4SLinus Torvaldsconfig SGI_IP22 6253fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 6260e2794b0SRalf Baechle select FW_ARC 6270e2794b0SRalf Baechle select FW_ARC32 6287a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 6291da177e4SLinus Torvalds select BOOT_ELF32 63042f77542SRalf Baechle select CEVT_R4K 631940f6b48SRalf Baechle select CSRC_R4K 632e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6331da177e4SLinus Torvalds select DMA_NONCOHERENT 6345e83d430SRalf Baechle select HW_HAS_EISA 635d865bea4SRalf Baechle select I8253 63668de4803SThomas Bogendoerfer select I8259 6371da177e4SLinus Torvalds select IP22_CPU_SCACHE 63867e38cf2SRalf Baechle select IRQ_MIPS_CPU 639aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 640e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 641e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 64236e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 643e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 644e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 645e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6461da177e4SLinus Torvalds select SWAP_IO_SPACE 6477cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6487cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 6492b5e63f6SMartin Michlmayr # 6502b5e63f6SMartin Michlmayr # Disable EARLY_PRINTK for now since it leads to overwritten prom 6512b5e63f6SMartin Michlmayr # memory during early boot on some machines. 6522b5e63f6SMartin Michlmayr # 6532b5e63f6SMartin Michlmayr # See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com 6542b5e63f6SMartin Michlmayr # for a more details discussion 6552b5e63f6SMartin Michlmayr # 6562b5e63f6SMartin Michlmayr # select SYS_HAS_EARLY_PRINTK 657ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 658ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6595e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 660930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6611da177e4SLinus Torvalds help 6621da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 6631da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 6641da177e4SLinus Torvalds that runs on these, say Y here. 6651da177e4SLinus Torvalds 6661da177e4SLinus Torvaldsconfig SGI_IP27 6673fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 66854aed4ddSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 6690e2794b0SRalf Baechle select FW_ARC 6700e2794b0SRalf Baechle select FW_ARC64 6715e83d430SRalf Baechle select BOOT_ELF64 672e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 67336a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 6741da177e4SLinus Torvalds select HW_HAS_PCI 675130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 6767cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 677ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6785e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 679d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 6801a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 681930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6821da177e4SLinus Torvalds help 6831da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 6841da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 6851da177e4SLinus Torvalds here. 6861da177e4SLinus Torvalds 687e2defae5SThomas Bogendoerferconfig SGI_IP28 6887d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 6890e2794b0SRalf Baechle select FW_ARC 6900e2794b0SRalf Baechle select FW_ARC64 6917a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 692e2defae5SThomas Bogendoerfer select BOOT_ELF64 693e2defae5SThomas Bogendoerfer select CEVT_R4K 694e2defae5SThomas Bogendoerfer select CSRC_R4K 695e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 696e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 697e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 69867e38cf2SRalf Baechle select IRQ_MIPS_CPU 699e2defae5SThomas Bogendoerfer select HW_HAS_EISA 700e2defae5SThomas Bogendoerfer select I8253 701e2defae5SThomas Bogendoerfer select I8259 702e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 703e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 7045b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 705e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 706e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 707e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 708e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 709e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 7102b5e63f6SMartin Michlmayr # 7112b5e63f6SMartin Michlmayr # Disable EARLY_PRINTK for now since it leads to overwritten prom 7122b5e63f6SMartin Michlmayr # memory during early boot on some machines. 7132b5e63f6SMartin Michlmayr # 7142b5e63f6SMartin Michlmayr # See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com 7152b5e63f6SMartin Michlmayr # for a more details discussion 7162b5e63f6SMartin Michlmayr # 7172b5e63f6SMartin Michlmayr # select SYS_HAS_EARLY_PRINTK 718e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 719e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 720dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 721e2defae5SThomas Bogendoerfer help 722e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 723e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 724e2defae5SThomas Bogendoerfer 7251da177e4SLinus Torvaldsconfig SGI_IP32 726cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 72703df8229SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 7280e2794b0SRalf Baechle select FW_ARC 7290e2794b0SRalf Baechle select FW_ARC32 7301da177e4SLinus Torvalds select BOOT_ELF32 73142f77542SRalf Baechle select CEVT_R4K 732940f6b48SRalf Baechle select CSRC_R4K 7331da177e4SLinus Torvalds select DMA_NONCOHERENT 7341da177e4SLinus Torvalds select HW_HAS_PCI 73567e38cf2SRalf Baechle select IRQ_MIPS_CPU 7361da177e4SLinus Torvalds select R5000_CPU_SCACHE 7371da177e4SLinus Torvalds select RM7000_CPU_SCACHE 7387cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 7397cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 7407cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 741dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 742ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7435e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7441da177e4SLinus Torvalds help 7451da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 7461da177e4SLinus Torvalds 747ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 748ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 7495e83d430SRalf Baechle select BOOT_ELF32 7505e83d430SRalf Baechle select SIBYTE_BCM1120 7515e83d430SRalf Baechle select SWAP_IO_SPACE 7527cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7535e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7545e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7555e83d430SRalf Baechle 756ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 757ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 7585e83d430SRalf Baechle select BOOT_ELF32 7595e83d430SRalf Baechle select SIBYTE_BCM1120 7605e83d430SRalf Baechle select SWAP_IO_SPACE 7617cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7625e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7635e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7645e83d430SRalf Baechle 7655e83d430SRalf Baechleconfig SIBYTE_CRHONE 7663fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 7675e83d430SRalf Baechle select BOOT_ELF32 7685e83d430SRalf Baechle select SIBYTE_BCM1125 7695e83d430SRalf Baechle select SWAP_IO_SPACE 7707cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7715e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7725e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 7735e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7745e83d430SRalf Baechle 775ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 776ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 777ade299d8SYoichi Yuasa select BOOT_ELF32 778ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 779ade299d8SYoichi Yuasa select SWAP_IO_SPACE 780ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 781ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 782ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 783ade299d8SYoichi Yuasa 784ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 785ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 786ade299d8SYoichi Yuasa select BOOT_ELF32 787fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 788ade299d8SYoichi Yuasa select SIBYTE_SB1250 789ade299d8SYoichi Yuasa select SWAP_IO_SPACE 790ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 791ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 792ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 793ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 794cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 795ade299d8SYoichi Yuasa 796ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 797ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 798ade299d8SYoichi Yuasa select BOOT_ELF32 799fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 800ade299d8SYoichi Yuasa select SIBYTE_SB1250 801ade299d8SYoichi Yuasa select SWAP_IO_SPACE 802ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 803ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 804ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 805ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 806ade299d8SYoichi Yuasa 807ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 808ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 809ade299d8SYoichi Yuasa select BOOT_ELF32 810ade299d8SYoichi Yuasa select SIBYTE_SB1250 811ade299d8SYoichi Yuasa select SWAP_IO_SPACE 812ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 813ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 814ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 815ade299d8SYoichi Yuasa 816ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 817ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 818ade299d8SYoichi Yuasa select BOOT_ELF32 819ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 820ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 821ade299d8SYoichi Yuasa select SWAP_IO_SPACE 822ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 823ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 824651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 825ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 826cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 827ade299d8SYoichi Yuasa 82814b36af4SThomas Bogendoerferconfig SNI_RM 82914b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 8300e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 8310e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 832aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 8335e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 834a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 8357a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 8365e83d430SRalf Baechle select BOOT_ELF32 83742f77542SRalf Baechle select CEVT_R4K 838940f6b48SRalf Baechle select CSRC_R4K 839e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 8405e83d430SRalf Baechle select DMA_NONCOHERENT 8415e83d430SRalf Baechle select GENERIC_ISA_DMA 8428a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 8435e83d430SRalf Baechle select HW_HAS_EISA 8445e83d430SRalf Baechle select HW_HAS_PCI 84567e38cf2SRalf Baechle select IRQ_MIPS_CPU 846d865bea4SRalf Baechle select I8253 8475e83d430SRalf Baechle select I8259 8485e83d430SRalf Baechle select ISA 8494a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 8507cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 8514a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 852c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 8534a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 85436a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 855ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 8567d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 8574a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 8585e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8595e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8601da177e4SLinus Torvalds help 86114b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 86214b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 8635e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 8645e83d430SRalf Baechle support this machine type. 8651da177e4SLinus Torvalds 866edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX 867edcaf1a6SAtsushi Nemoto bool "Toshiba TX39 series based machines" 8685e83d430SRalf Baechle 869edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 870edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 87123fbee9dSRalf Baechle 87273b4390fSRalf Baechleconfig MIKROTIK_RB532 87373b4390fSRalf Baechle bool "Mikrotik RB532 boards" 87473b4390fSRalf Baechle select CEVT_R4K 87573b4390fSRalf Baechle select CSRC_R4K 87673b4390fSRalf Baechle select DMA_NONCOHERENT 87773b4390fSRalf Baechle select HW_HAS_PCI 87867e38cf2SRalf Baechle select IRQ_MIPS_CPU 87973b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 88073b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 88173b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 88273b4390fSRalf Baechle select SWAP_IO_SPACE 88373b4390fSRalf Baechle select BOOT_RAW 884d30a2b47SLinus Walleij select GPIOLIB 885930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 88673b4390fSRalf Baechle help 88773b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 88873b4390fSRalf Baechle based on the IDT RC32434 SoC. 88973b4390fSRalf Baechle 8909ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 8919ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 892a86c7f72SDavid Daney select CEVT_R4K 893ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 894491ec155SAlexander Sverdlin select HAS_RAPIDIO 895d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 896a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 897a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 898f65aad41SRalf Baechle select EDAC_SUPPORT 899b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 90073569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 90173569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 902a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 9035e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 904e8635b48SDavid Daney select HW_HAS_PCI 905f00e001eSDavid Daney select ZONE_DMA32 906465aaed0SDavid Daney select HOLES_IN_ZONE 907d30a2b47SLinus Walleij select GPIOLIB 9086e511163SDavid Daney select LIBFDT 9096e511163SDavid Daney select USE_OF 9106e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9116e511163SDavid Daney select SYS_SUPPORTS_SMP 9127820b84bSDavid Daney select NR_CPUS_DEFAULT_64 9137820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 914e326479fSAndrew Bresticker select BUILTIN_DTB 9158c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 91609230cbcSChristoph Hellwig select SWIOTLB 9173ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 918a86c7f72SDavid Daney help 919a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 920a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 921a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 922a86c7f72SDavid Daney Some of the supported boards are: 923a86c7f72SDavid Daney EBT3000 924a86c7f72SDavid Daney EBH3000 925a86c7f72SDavid Daney EBH3100 926a86c7f72SDavid Daney Thunder 927a86c7f72SDavid Daney Kodama 928a86c7f72SDavid Daney Hikari 929a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 930a86c7f72SDavid Daney 9317f058e85SJayachandran Cconfig NLM_XLR_BOARD 9327f058e85SJayachandran C bool "Netlogic XLR/XLS based systems" 9337f058e85SJayachandran C select BOOT_ELF32 9347f058e85SJayachandran C select NLM_COMMON 9357f058e85SJayachandran C select SYS_HAS_CPU_XLR 9367f058e85SJayachandran C select SYS_SUPPORTS_SMP 9377f058e85SJayachandran C select HW_HAS_PCI 9387f058e85SJayachandran C select SWAP_IO_SPACE 9397f058e85SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9407f058e85SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 941d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 9427f058e85SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9437f058e85SJayachandran C select SYS_SUPPORTS_HIGHMEM 9447f058e85SJayachandran C select NR_CPUS_DEFAULT_32 9457f058e85SJayachandran C select CEVT_R4K 9467f058e85SJayachandran C select CSRC_R4K 94767e38cf2SRalf Baechle select IRQ_MIPS_CPU 948b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9497f058e85SJayachandran C select SYNC_R4K 9507f058e85SJayachandran C select SYS_HAS_EARLY_PRINTK 9518f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 9528f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 9537f058e85SJayachandran C help 9547f058e85SJayachandran C Support for systems based on Netlogic XLR and XLS processors. 9557f058e85SJayachandran C Say Y here if you have a XLR or XLS based board. 9567f058e85SJayachandran C 9571c773ea4SJayachandran Cconfig NLM_XLP_BOARD 9581c773ea4SJayachandran C bool "Netlogic XLP based systems" 9591c773ea4SJayachandran C select BOOT_ELF32 9601c773ea4SJayachandran C select NLM_COMMON 9611c773ea4SJayachandran C select SYS_HAS_CPU_XLP 9621c773ea4SJayachandran C select SYS_SUPPORTS_SMP 9631c773ea4SJayachandran C select HW_HAS_PCI 9641c773ea4SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9651c773ea4SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 966d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 967d30a2b47SLinus Walleij select GPIOLIB 9681c773ea4SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9691c773ea4SJayachandran C select SYS_SUPPORTS_LITTLE_ENDIAN 9701c773ea4SJayachandran C select SYS_SUPPORTS_HIGHMEM 9711c773ea4SJayachandran C select NR_CPUS_DEFAULT_32 9721c773ea4SJayachandran C select CEVT_R4K 9731c773ea4SJayachandran C select CSRC_R4K 97467e38cf2SRalf Baechle select IRQ_MIPS_CPU 975b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9761c773ea4SJayachandran C select SYNC_R4K 9771c773ea4SJayachandran C select SYS_HAS_EARLY_PRINTK 9782f6528e1SJayachandran C select USE_OF 9798f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 9808f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 9811c773ea4SJayachandran C help 9821c773ea4SJayachandran C This board is based on Netlogic XLP Processor. 9831c773ea4SJayachandran C Say Y here if you have a XLP based board. 9841c773ea4SJayachandran C 9859bc463beSDavid Daneyconfig MIPS_PARAVIRT 9869bc463beSDavid Daney bool "Para-Virtualized guest system" 9879bc463beSDavid Daney select CEVT_R4K 9889bc463beSDavid Daney select CSRC_R4K 9899bc463beSDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 9909bc463beSDavid Daney select SYS_SUPPORTS_32BIT_KERNEL 9919bc463beSDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 9929bc463beSDavid Daney select SYS_SUPPORTS_SMP 9939bc463beSDavid Daney select NR_CPUS_DEFAULT_4 9949bc463beSDavid Daney select SYS_HAS_EARLY_PRINTK 9959bc463beSDavid Daney select SYS_HAS_CPU_MIPS32_R2 9969bc463beSDavid Daney select SYS_HAS_CPU_MIPS64_R2 9979bc463beSDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 9989bc463beSDavid Daney select HW_HAS_PCI 9999bc463beSDavid Daney select SWAP_IO_SPACE 10009bc463beSDavid Daney help 10019bc463beSDavid Daney This option supports guest running under ???? 10029bc463beSDavid Daney 10031da177e4SLinus Torvaldsendchoice 10041da177e4SLinus Torvalds 1005e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 10063b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 1007d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 1008a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 1009e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 10108945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 1011eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 10125e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 10135ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig" 10148ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 10151f21d2bdSBrian Murphysource "arch/mips/lasat/Kconfig" 10162572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1017af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig" 10180f3a05cbSRalf Baechlesource "arch/mips/pmcs-msp71xx/Kconfig" 1019ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 102029c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 102138b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 102222b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 10235e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig" 1024a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 102530ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 102630ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 10277f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig" 1028ae6e7e63SDavid Daneysource "arch/mips/paravirt/Kconfig" 102938b18f72SRalf Baechle 10305e83d430SRalf Baechleendmenu 10315e83d430SRalf Baechle 10321da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 10331da177e4SLinus Torvalds bool 10341da177e4SLinus Torvalds default y 10351da177e4SLinus Torvalds 10361da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 10371da177e4SLinus Torvalds bool 10381da177e4SLinus Torvalds 10393c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 10403c9ee7efSAkinobu Mita bool 10413c9ee7efSAkinobu Mita default y 10423c9ee7efSAkinobu Mita 10431da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 10441da177e4SLinus Torvalds bool 10451da177e4SLinus Torvalds default y 10461da177e4SLinus Torvalds 1047ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 10481cc89038SAtsushi Nemoto bool 10491cc89038SAtsushi Nemoto default y 10501cc89038SAtsushi Nemoto 10511da177e4SLinus Torvalds# 10521da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 10531da177e4SLinus Torvalds# 10540e2794b0SRalf Baechleconfig FW_ARC 10551da177e4SLinus Torvalds bool 10561da177e4SLinus Torvalds 105761ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 105861ed242dSRalf Baechle bool 105961ed242dSRalf Baechle 10609267a30dSMarc St-Jeanconfig BOOT_RAW 10619267a30dSMarc St-Jean bool 10629267a30dSMarc St-Jean 1063217dd11eSRalf Baechleconfig CEVT_BCM1480 1064217dd11eSRalf Baechle bool 1065217dd11eSRalf Baechle 10666457d9fcSYoichi Yuasaconfig CEVT_DS1287 10676457d9fcSYoichi Yuasa bool 10686457d9fcSYoichi Yuasa 10691097c6acSYoichi Yuasaconfig CEVT_GT641XX 10701097c6acSYoichi Yuasa bool 10711097c6acSYoichi Yuasa 107242f77542SRalf Baechleconfig CEVT_R4K 107342f77542SRalf Baechle bool 107442f77542SRalf Baechle 1075217dd11eSRalf Baechleconfig CEVT_SB1250 1076217dd11eSRalf Baechle bool 1077217dd11eSRalf Baechle 1078229f773eSAtsushi Nemotoconfig CEVT_TXX9 1079229f773eSAtsushi Nemoto bool 1080229f773eSAtsushi Nemoto 1081217dd11eSRalf Baechleconfig CSRC_BCM1480 1082217dd11eSRalf Baechle bool 1083217dd11eSRalf Baechle 10844247417dSYoichi Yuasaconfig CSRC_IOASIC 10854247417dSYoichi Yuasa bool 10864247417dSYoichi Yuasa 1087940f6b48SRalf Baechleconfig CSRC_R4K 1088940f6b48SRalf Baechle bool 1089940f6b48SRalf Baechle 1090217dd11eSRalf Baechleconfig CSRC_SB1250 1091217dd11eSRalf Baechle bool 1092217dd11eSRalf Baechle 1093a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1094a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1095a7f4df4eSAlex Smith 1096a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1097d30a2b47SLinus Walleij select GPIOLIB 1098a9aec7feSAtsushi Nemoto bool 1099a9aec7feSAtsushi Nemoto 11000e2794b0SRalf Baechleconfig FW_CFE 1101df78b5c8SAurelien Jarno bool 1102df78b5c8SAurelien Jarno 110340e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 110440e084a5SRalf Baechle bool 110540e084a5SRalf Baechle 1106885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT 1107885014bcSFelix Fietkau select DMA_NONCOHERENT 1108885014bcSFelix Fietkau bool 1109885014bcSFelix Fietkau 111020d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 111120d33064SPaul Burton bool 111220d33064SPaul Burton select DMA_MAYBE_COHERENT 111320d33064SPaul Burton 11141da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 11151da177e4SLinus Torvalds bool 1116f8c55dc6SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1117f8c55dc6SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU 1118e1e02b32SFUJITA Tomonori select NEED_DMA_MAP_STATE 1119f8c55dc6SChristoph Hellwig select DMA_NONCOHERENT_MMAP 1120f8c55dc6SChristoph Hellwig select DMA_NONCOHERENT_CACHE_SYNC 112128f512d9SChristoph Hellwig select DMA_NONCOHERENT_OPS 11224ce588cdSRalf Baechle 112336a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11241da177e4SLinus Torvalds bool 11251da177e4SLinus Torvalds 11261b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1127dbb74540SRalf Baechle bool 1128dbb74540SRalf Baechle 11291da177e4SLinus Torvaldsconfig MIPS_BONITO64 11301da177e4SLinus Torvalds bool 11311da177e4SLinus Torvalds 11321da177e4SLinus Torvaldsconfig MIPS_MSC 11331da177e4SLinus Torvalds bool 11341da177e4SLinus Torvalds 11351f21d2bdSBrian Murphyconfig MIPS_NILE4 11361f21d2bdSBrian Murphy bool 11371f21d2bdSBrian Murphy 113839b8d525SRalf Baechleconfig SYNC_R4K 113939b8d525SRalf Baechle bool 114039b8d525SRalf Baechle 1141487d70d0SGabor Juhosconfig MIPS_MACHINE 1142487d70d0SGabor Juhos def_bool n 1143487d70d0SGabor Juhos 1144ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1145d388d685SMaciej W. Rozycki def_bool n 1146d388d685SMaciej W. Rozycki 11474e0748f5SMarkos Chandrasconfig GENERIC_CSUM 11484e0748f5SMarkos Chandras bool 11494e0748f5SMarkos Chandras 11508313da30SRalf Baechleconfig GENERIC_ISA_DMA 11518313da30SRalf Baechle bool 11528313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1153a35bee8aSNamhyung Kim select ISA_DMA_API 11548313da30SRalf Baechle 1155aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1156aa414dffSRalf Baechle bool 11578313da30SRalf Baechle select GENERIC_ISA_DMA 1158aa414dffSRalf Baechle 1159a35bee8aSNamhyung Kimconfig ISA_DMA_API 1160a35bee8aSNamhyung Kim bool 1161a35bee8aSNamhyung Kim 1162465aaed0SDavid Daneyconfig HOLES_IN_ZONE 1163465aaed0SDavid Daney bool 1164465aaed0SDavid Daney 11658c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 11668c530ea3SMatt Redfearn bool 11678c530ea3SMatt Redfearn help 11688c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 11698c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 11708c530ea3SMatt Redfearn to allow access to command line and entropy sources. 11718c530ea3SMatt Redfearn 1172f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT 1173f381bf6dSDavid Daney def_bool y 1174f381bf6dSDavid Daney depends on BPF_JIT && HAVE_CBPF_JIT 1175f381bf6dSDavid Daney 1176f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT 1177f381bf6dSDavid Daney def_bool y 1178f381bf6dSDavid Daney depends on BPF_JIT && HAVE_EBPF_JIT 1179f381bf6dSDavid Daney 1180f381bf6dSDavid Daney 11815e83d430SRalf Baechle# 11826b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 11835e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 11845e83d430SRalf Baechle# choice statement should be more obvious to the user. 11855e83d430SRalf Baechle# 11865e83d430SRalf Baechlechoice 11876b2aac42SMasanari Iida prompt "Endianness selection" 11881da177e4SLinus Torvalds help 11891da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 11905e83d430SRalf Baechle byte order. These modes require different kernels and a different 11913cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 11925e83d430SRalf Baechle particular system but some systems are just as commonly used in the 11933dde6ad8SDavid Sterba one or the other endianness. 11945e83d430SRalf Baechle 11955e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 11965e83d430SRalf Baechle bool "Big endian" 11975e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 11985e83d430SRalf Baechle 11995e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 12005e83d430SRalf Baechle bool "Little endian" 12015e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 12025e83d430SRalf Baechle 12035e83d430SRalf Baechleendchoice 12045e83d430SRalf Baechle 120522b0763aSDavid Daneyconfig EXPORT_UASM 120622b0763aSDavid Daney bool 120722b0763aSDavid Daney 12082116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12092116245eSRalf Baechle bool 12102116245eSRalf Baechle 12115e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 12125e83d430SRalf Baechle bool 12135e83d430SRalf Baechle 12145e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 12155e83d430SRalf Baechle bool 12161da177e4SLinus Torvalds 12179cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS 12189cffd154SDavid Daney bool 12199cffd154SDavid Daney depends on CPU_SUPPORTS_HUGEPAGES && 64BIT 12209cffd154SDavid Daney default y 12219cffd154SDavid Daney 1222aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1223aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1224aa1762f4SDavid Daney 12251da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K 12261da177e4SLinus Torvalds bool 12271da177e4SLinus Torvalds 12289267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 12299267a30dSMarc St-Jean bool 12309267a30dSMarc St-Jean 12319267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 12329267a30dSMarc St-Jean bool 12339267a30dSMarc St-Jean 12348420fd00SAtsushi Nemotoconfig IRQ_TXX9 12358420fd00SAtsushi Nemoto bool 12368420fd00SAtsushi Nemoto 1237d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1238d5ab1a69SYoichi Yuasa bool 1239d5ab1a69SYoichi Yuasa 1240252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 12411da177e4SLinus Torvalds bool 12421da177e4SLinus Torvalds 12439267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 12449267a30dSMarc St-Jean bool 12459267a30dSMarc St-Jean 1246a83860c2SRalf Baechleconfig SOC_EMMA2RH 1247a83860c2SRalf Baechle bool 1248a83860c2SRalf Baechle select CEVT_R4K 1249a83860c2SRalf Baechle select CSRC_R4K 1250a83860c2SRalf Baechle select DMA_NONCOHERENT 125167e38cf2SRalf Baechle select IRQ_MIPS_CPU 1252a83860c2SRalf Baechle select SWAP_IO_SPACE 1253a83860c2SRalf Baechle select SYS_HAS_CPU_R5500 1254a83860c2SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 1255a83860c2SRalf Baechle select SYS_SUPPORTS_64BIT_KERNEL 1256a83860c2SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 1257a83860c2SRalf Baechle 1258edb6310aSDaniel Lairdconfig SOC_PNX833X 1259edb6310aSDaniel Laird bool 1260edb6310aSDaniel Laird select CEVT_R4K 1261edb6310aSDaniel Laird select CSRC_R4K 126267e38cf2SRalf Baechle select IRQ_MIPS_CPU 1263edb6310aSDaniel Laird select DMA_NONCOHERENT 1264edb6310aSDaniel Laird select SYS_HAS_CPU_MIPS32_R2 1265edb6310aSDaniel Laird select SYS_SUPPORTS_32BIT_KERNEL 1266edb6310aSDaniel Laird select SYS_SUPPORTS_LITTLE_ENDIAN 1267edb6310aSDaniel Laird select SYS_SUPPORTS_BIG_ENDIAN 1268377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 1269edb6310aSDaniel Laird select CPU_MIPSR2_IRQ_VI 1270edb6310aSDaniel Laird 1271edb6310aSDaniel Lairdconfig SOC_PNX8335 1272edb6310aSDaniel Laird bool 1273edb6310aSDaniel Laird select SOC_PNX833X 1274edb6310aSDaniel Laird 1275a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1276a7e07b1aSMarkos Chandras bool 1277a7e07b1aSMarkos Chandras 12781da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 12791da177e4SLinus Torvalds bool 12801da177e4SLinus Torvalds 1281e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1282e2defae5SThomas Bogendoerfer bool 1283e2defae5SThomas Bogendoerfer 12845b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 12855b438c44SThomas Bogendoerfer bool 12865b438c44SThomas Bogendoerfer 1287e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1288e2defae5SThomas Bogendoerfer bool 1289e2defae5SThomas Bogendoerfer 1290e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1291e2defae5SThomas Bogendoerfer bool 1292e2defae5SThomas Bogendoerfer 1293e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1294e2defae5SThomas Bogendoerfer bool 1295e2defae5SThomas Bogendoerfer 1296e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1297e2defae5SThomas Bogendoerfer bool 1298e2defae5SThomas Bogendoerfer 1299e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1300e2defae5SThomas Bogendoerfer bool 1301e2defae5SThomas Bogendoerfer 13020e2794b0SRalf Baechleconfig FW_ARC32 13035e83d430SRalf Baechle bool 13045e83d430SRalf Baechle 1305aaa9fad3SPaul Bolleconfig FW_SNIPROM 1306231a35d3SThomas Bogendoerfer bool 1307231a35d3SThomas Bogendoerfer 13081da177e4SLinus Torvaldsconfig BOOT_ELF32 13091da177e4SLinus Torvalds bool 13101da177e4SLinus Torvalds 1311930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1312930beb5aSFlorian Fainelli bool 1313930beb5aSFlorian Fainelli 1314930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1315930beb5aSFlorian Fainelli bool 1316930beb5aSFlorian Fainelli 1317930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1318930beb5aSFlorian Fainelli bool 1319930beb5aSFlorian Fainelli 1320930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1321930beb5aSFlorian Fainelli bool 1322930beb5aSFlorian Fainelli 13231da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 13241da177e4SLinus Torvalds int 1325a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 13265432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 13275432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 13285432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 13291da177e4SLinus Torvalds default "5" 13301da177e4SLinus Torvalds 13311da177e4SLinus Torvaldsconfig HAVE_STD_PC_SERIAL_PORT 13321da177e4SLinus Torvalds bool 13331da177e4SLinus Torvalds 13341da177e4SLinus Torvaldsconfig ARC_CONSOLE 13351da177e4SLinus Torvalds bool "ARC console support" 1336e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 13371da177e4SLinus Torvalds 13381da177e4SLinus Torvaldsconfig ARC_MEMORY 13391da177e4SLinus Torvalds bool 134014b36af4SThomas Bogendoerfer depends on MACH_JAZZ || SNI_RM || SGI_IP32 13411da177e4SLinus Torvalds default y 13421da177e4SLinus Torvalds 13431da177e4SLinus Torvaldsconfig ARC_PROMLIB 13441da177e4SLinus Torvalds bool 1345e2defae5SThomas Bogendoerfer depends on MACH_JAZZ || SNI_RM || SGI_IP22 || SGI_IP28 || SGI_IP32 13461da177e4SLinus Torvalds default y 13471da177e4SLinus Torvalds 13480e2794b0SRalf Baechleconfig FW_ARC64 13491da177e4SLinus Torvalds bool 13501da177e4SLinus Torvalds 13511da177e4SLinus Torvaldsconfig BOOT_ELF64 13521da177e4SLinus Torvalds bool 13531da177e4SLinus Torvalds 13541da177e4SLinus Torvaldsmenu "CPU selection" 13551da177e4SLinus Torvalds 13561da177e4SLinus Torvaldschoice 13571da177e4SLinus Torvalds prompt "CPU type" 13581da177e4SLinus Torvalds default CPU_R4X00 13591da177e4SLinus Torvalds 13600e476d91SHuacai Chenconfig CPU_LOONGSON3 13610e476d91SHuacai Chen bool "Loongson 3 CPU" 13620e476d91SHuacai Chen depends on SYS_HAS_CPU_LOONGSON3 1363d3bc81beSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 13640e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 13650e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 13660e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 13670e476d91SHuacai Chen select WEAK_ORDERING 13680e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 1369b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 137017c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 1371d30a2b47SLinus Walleij select GPIOLIB 137209230cbcSChristoph Hellwig select SWIOTLB 13730e476d91SHuacai Chen help 13740e476d91SHuacai Chen The Loongson 3 processor implements the MIPS64R2 instruction 13750e476d91SHuacai Chen set with many extensions. 13760e476d91SHuacai Chen 13771e820da3SHuacai Chenconfig LOONGSON3_ENHANCEMENT 13781e820da3SHuacai Chen bool "New Loongson 3 CPU Enhancements" 13791e820da3SHuacai Chen default n 13801e820da3SHuacai Chen select CPU_MIPSR2 13811e820da3SHuacai Chen select CPU_HAS_PREFETCH 13821e820da3SHuacai Chen depends on CPU_LOONGSON3 13831e820da3SHuacai Chen help 13841e820da3SHuacai Chen New Loongson 3 CPU (since Loongson-3A R2, as opposed to Loongson-3A 13851e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 13861e820da3SHuacai Chen FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPv2 ASE, User 13871e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 13881e820da3SHuacai Chen Fast TLB refill support, etc. 13891e820da3SHuacai Chen 13901e820da3SHuacai Chen This option enable those enhancements which are not probed at run 13911e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 13921e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 13931e820da3SHuacai Chen new Loongson 3 machines only, please say 'Y' here. 13941e820da3SHuacai Chen 13953702bba5SWu Zhangjinconfig CPU_LOONGSON2E 13963702bba5SWu Zhangjin bool "Loongson 2E" 13973702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 13983702bba5SWu Zhangjin select CPU_LOONGSON2 13992a21c730SFuxin Zhang help 14002a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 14012a21c730SFuxin Zhang with many extensions. 14022a21c730SFuxin Zhang 140325985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 14046f7a251aSWu Zhangjin bonito64. 14056f7a251aSWu Zhangjin 14066f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 14076f7a251aSWu Zhangjin bool "Loongson 2F" 14086f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 14096f7a251aSWu Zhangjin select CPU_LOONGSON2 1410d30a2b47SLinus Walleij select GPIOLIB 14116f7a251aSWu Zhangjin help 14126f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 14136f7a251aSWu Zhangjin with many extensions. 14146f7a251aSWu Zhangjin 14156f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 14166f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 14176f7a251aSWu Zhangjin Loongson2E. 14186f7a251aSWu Zhangjin 1419ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1420ca585cf9SKelvin Cheung bool "Loongson 1B" 1421ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1422ca585cf9SKelvin Cheung select CPU_LOONGSON1 14239ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1424ca585cf9SKelvin Cheung help 1425ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1426ca585cf9SKelvin Cheung release 2 instruction set. 1427ca585cf9SKelvin Cheung 142812e3280bSYang Lingconfig CPU_LOONGSON1C 142912e3280bSYang Ling bool "Loongson 1C" 143012e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 143112e3280bSYang Ling select CPU_LOONGSON1 143212e3280bSYang Ling select LEDS_GPIO_REGISTER 143312e3280bSYang Ling help 143412e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 143512e3280bSYang Ling release 2 instruction set. 143612e3280bSYang Ling 14376e760c8dSRalf Baechleconfig CPU_MIPS32_R1 14386e760c8dSRalf Baechle bool "MIPS32 Release 1" 14397cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 14406e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1441797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1442ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14436e760c8dSRalf Baechle help 14445e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 14451e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14461e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14471e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 14481e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14491e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 14501e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 14511e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 14521e5f1caaSRalf Baechle performance. 14531e5f1caaSRalf Baechle 14541e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 14551e5f1caaSRalf Baechle bool "MIPS32 Release 2" 14567cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 14571e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1458797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1459ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1460a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 14612235a54dSSanjay Lal select HAVE_KVM 14621e5f1caaSRalf Baechle help 14635e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 14646e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14656e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14666e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14676e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14681da177e4SLinus Torvalds 14697fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1470674d10e2SMarkos Chandras bool "MIPS32 Release 6" 14717fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 14727fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 14737fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 14747fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 14757fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 14764e0748f5SMarkos Chandras select GENERIC_CSUM 14777fd08ca5SLeonid Yegoshin select HAVE_KVM 14787fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 14797fd08ca5SLeonid Yegoshin help 14807fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 14817fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 14827fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 14837fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 14847fd08ca5SLeonid Yegoshin 14856e760c8dSRalf Baechleconfig CPU_MIPS64_R1 14866e760c8dSRalf Baechle bool "MIPS64 Release 1" 14877cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1488797798c1SRalf Baechle select CPU_HAS_PREFETCH 1489ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1490ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1491ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14929cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 14936e760c8dSRalf Baechle help 14946e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 14956e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 14966e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 14976e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14986e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 14991e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 15001e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 15011e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 15021e5f1caaSRalf Baechle performance. 15031e5f1caaSRalf Baechle 15041e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 15051e5f1caaSRalf Baechle bool "MIPS64 Release 2" 15067cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1507797798c1SRalf Baechle select CPU_HAS_PREFETCH 15081e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 15091e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1510ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15119cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1512a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 151340a2df49SJames Hogan select HAVE_KVM 15141e5f1caaSRalf Baechle help 15151e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 15161e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15171e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15181e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15191e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15201da177e4SLinus Torvalds 15217fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1522674d10e2SMarkos Chandras bool "MIPS64 Release 6" 15237fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 15247fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 15257fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15267fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 15277fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 15287fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15294e0748f5SMarkos Chandras select GENERIC_CSUM 15302e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 153140a2df49SJames Hogan select HAVE_KVM 15327fd08ca5SLeonid Yegoshin help 15337fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15347fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 15357fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 15367fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 15377fd08ca5SLeonid Yegoshin 15381da177e4SLinus Torvaldsconfig CPU_R3000 15391da177e4SLinus Torvalds bool "R3000" 15407cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1541f7062ddbSRalf Baechle select CPU_HAS_WB 1542ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1543797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15441da177e4SLinus Torvalds help 15451da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 15461da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 15471da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 15481da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 15491da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 15501da177e4SLinus Torvalds try to recompile with R3000. 15511da177e4SLinus Torvalds 15521da177e4SLinus Torvaldsconfig CPU_TX39XX 15531da177e4SLinus Torvalds bool "R39XX" 15547cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX39XX 1555ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 15561da177e4SLinus Torvalds 15571da177e4SLinus Torvaldsconfig CPU_VR41XX 15581da177e4SLinus Torvalds bool "R41xx" 15597cf8053bSRalf Baechle depends on SYS_HAS_CPU_VR41XX 1560ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1561ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 15621da177e4SLinus Torvalds help 15635e83d430SRalf Baechle The options selects support for the NEC VR4100 series of processors. 15641da177e4SLinus Torvalds Only choose this option if you have one of these processors as a 15651da177e4SLinus Torvalds kernel built with this option will not run on any other type of 15661da177e4SLinus Torvalds processor or vice versa. 15671da177e4SLinus Torvalds 15681da177e4SLinus Torvaldsconfig CPU_R4300 15691da177e4SLinus Torvalds bool "R4300" 15707cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4300 1571ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1572ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 15731da177e4SLinus Torvalds help 15741da177e4SLinus Torvalds MIPS Technologies R4300-series processors. 15751da177e4SLinus Torvalds 15761da177e4SLinus Torvaldsconfig CPU_R4X00 15771da177e4SLinus Torvalds bool "R4x00" 15787cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1579ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1580ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1581970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15821da177e4SLinus Torvalds help 15831da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 15841da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 15851da177e4SLinus Torvalds 15861da177e4SLinus Torvaldsconfig CPU_TX49XX 15871da177e4SLinus Torvalds bool "R49XX" 15887cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1589de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1590ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1591ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1592970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15931da177e4SLinus Torvalds 15941da177e4SLinus Torvaldsconfig CPU_R5000 15951da177e4SLinus Torvalds bool "R5000" 15967cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1597ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1598ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1599970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16001da177e4SLinus Torvalds help 16011da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 16021da177e4SLinus Torvalds 16031da177e4SLinus Torvaldsconfig CPU_R5432 16041da177e4SLinus Torvalds bool "R5432" 16057cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5432 16065e83d430SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 16075e83d430SRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1608970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16091da177e4SLinus Torvalds 1610542c1020SShinya Kuribayashiconfig CPU_R5500 1611542c1020SShinya Kuribayashi bool "R5500" 1612542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1613542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1614542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 16159cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1616542c1020SShinya Kuribayashi help 1617542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1618542c1020SShinya Kuribayashi instruction set. 1619542c1020SShinya Kuribayashi 16201da177e4SLinus Torvaldsconfig CPU_NEVADA 16211da177e4SLinus Torvalds bool "RM52xx" 16227cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1623ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1624ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1625970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16261da177e4SLinus Torvalds help 16271da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 16281da177e4SLinus Torvalds 16291da177e4SLinus Torvaldsconfig CPU_R8000 16301da177e4SLinus Torvalds bool "R8000" 16317cf8053bSRalf Baechle depends on SYS_HAS_CPU_R8000 16325e83d430SRalf Baechle select CPU_HAS_PREFETCH 1633ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 16341da177e4SLinus Torvalds help 16351da177e4SLinus Torvalds MIPS Technologies R8000 processors. Note these processors are 16361da177e4SLinus Torvalds uncommon and the support for them is incomplete. 16371da177e4SLinus Torvalds 16381da177e4SLinus Torvaldsconfig CPU_R10000 16391da177e4SLinus Torvalds bool "R10000" 16407cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 16415e83d430SRalf Baechle select CPU_HAS_PREFETCH 1642ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1643ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1644797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1645970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16461da177e4SLinus Torvalds help 16471da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 16481da177e4SLinus Torvalds 16491da177e4SLinus Torvaldsconfig CPU_RM7000 16501da177e4SLinus Torvalds bool "RM7000" 16517cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 16525e83d430SRalf Baechle select CPU_HAS_PREFETCH 1653ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1654ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1655797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1656970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16571da177e4SLinus Torvalds 16581da177e4SLinus Torvaldsconfig CPU_SB1 16591da177e4SLinus Torvalds bool "SB1" 16607cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1661ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1662ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1663797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1664970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16650004a9dfSRalf Baechle select WEAK_ORDERING 16661da177e4SLinus Torvalds 1667a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1668a86c7f72SDavid Daney bool "Cavium Octeon processor" 16695e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1670a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1671a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1672a86c7f72SDavid Daney select WEAK_ORDERING 1673a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 16749cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1675df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1676df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1677930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 16780ae3abcdSJames Hogan select HAVE_KVM 1679a86c7f72SDavid Daney help 1680a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1681a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1682a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1683a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1684a86c7f72SDavid Daney 1685cd746249SJonas Gorskiconfig CPU_BMIPS 1686cd746249SJonas Gorski bool "Broadcom BMIPS" 1687cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1688cd746249SJonas Gorski select CPU_MIPS32 1689fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1690cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1691cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1692cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1693cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1694cd746249SJonas Gorski select DMA_NONCOHERENT 169567e38cf2SRalf Baechle select IRQ_MIPS_CPU 1696cd746249SJonas Gorski select SWAP_IO_SPACE 1697cd746249SJonas Gorski select WEAK_ORDERING 1698c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 169969aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1700a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1701a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1702c1c0c461SKevin Cernekee help 1703fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1704c1c0c461SKevin Cernekee 17057f058e85SJayachandran Cconfig CPU_XLR 17067f058e85SJayachandran C bool "Netlogic XLR SoC" 17077f058e85SJayachandran C depends on SYS_HAS_CPU_XLR 17087f058e85SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17097f058e85SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17107f058e85SJayachandran C select CPU_SUPPORTS_HIGHMEM 1711970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17127f058e85SJayachandran C select WEAK_ORDERING 17137f058e85SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17147f058e85SJayachandran C help 17157f058e85SJayachandran C Netlogic Microsystems XLR/XLS processors. 17161c773ea4SJayachandran C 17171c773ea4SJayachandran Cconfig CPU_XLP 17181c773ea4SJayachandran C bool "Netlogic XLP SoC" 17191c773ea4SJayachandran C depends on SYS_HAS_CPU_XLP 17201c773ea4SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17211c773ea4SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17221c773ea4SJayachandran C select CPU_SUPPORTS_HIGHMEM 17231c773ea4SJayachandran C select WEAK_ORDERING 17241c773ea4SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17251c773ea4SJayachandran C select CPU_HAS_PREFETCH 1726d6504846SJayachandran C select CPU_MIPSR2 1727ddba6833SPrem Mallappa select CPU_SUPPORTS_HUGEPAGES 17282db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 17291c773ea4SJayachandran C help 17301c773ea4SJayachandran C Netlogic Microsystems XLP processors. 17311da177e4SLinus Torvaldsendchoice 17321da177e4SLinus Torvalds 1733a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1734a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1735a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 17367fd08ca5SLeonid Yegoshin depends on CPU_MIPS32_R2 || CPU_MIPS32_R6 1737a6e18781SLeonid Yegoshin help 1738a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1739a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1740a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1741a6e18781SLeonid Yegoshin 1742a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1743a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1744a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1745a6e18781SLeonid Yegoshin select EVA 1746a6e18781SLeonid Yegoshin default y 1747a6e18781SLeonid Yegoshin help 1748a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1749a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1750a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1751a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1752a6e18781SLeonid Yegoshin 1753c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1754c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1755c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1756c5b36783SSteven J. Hill depends on CPU_MIPS32_R2 1757c5b36783SSteven J. Hill help 1758c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1759c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1760c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1761c5b36783SSteven J. Hill 1762c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1763c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1764c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1765c5b36783SSteven J. Hill depends on !EVA 1766c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1767c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1768c5b36783SSteven J. Hill select XPA 1769c5b36783SSteven J. Hill select HIGHMEM 1770d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1771c5b36783SSteven J. Hill default n 1772c5b36783SSteven J. Hill help 1773c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1774c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1775c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1776c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1777c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1778c5b36783SSteven J. Hill If unsure, say 'N' here. 1779c5b36783SSteven J. Hill 1780622844bfSWu Zhangjinif CPU_LOONGSON2F 1781622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1782622844bfSWu Zhangjin bool 1783622844bfSWu Zhangjin 1784622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1785622844bfSWu Zhangjin bool 1786622844bfSWu Zhangjin 1787622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1788622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1789622844bfSWu Zhangjin default y 1790622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1791622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1792622844bfSWu Zhangjin help 1793622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1794622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1795622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1796622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1797622844bfSWu Zhangjin 1798622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1799622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1800622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1801622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1802622844bfSWu Zhangjin systems. 1803622844bfSWu Zhangjin 1804622844bfSWu Zhangjin If unsure, please say Y. 1805622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1806622844bfSWu Zhangjin 18071b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 18081b93b3c3SWu Zhangjin bool 18091b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 18101b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 181131c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 18121b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1813fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 18144e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 18151b93b3c3SWu Zhangjin 18161b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 18171b93b3c3SWu Zhangjin bool 18181b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 18191b93b3c3SWu Zhangjin 1820dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1821dbb98314SAlban Bedel bool 1822dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1823dbb98314SAlban Bedel 18243702bba5SWu Zhangjinconfig CPU_LOONGSON2 18253702bba5SWu Zhangjin bool 18263702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 18273702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 18283702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1829970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 1830e905086eSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 18313702bba5SWu Zhangjin 1832ca585cf9SKelvin Cheungconfig CPU_LOONGSON1 1833ca585cf9SKelvin Cheung bool 1834ca585cf9SKelvin Cheung select CPU_MIPS32 1835ca585cf9SKelvin Cheung select CPU_MIPSR2 1836ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1837ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1838ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1839f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1840ca585cf9SKelvin Cheung 1841fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 184204fa8bf7SJonas Gorski select SMP_UP if SMP 18431bbb6c1bSKevin Cernekee bool 1844cd746249SJonas Gorski 1845cd746249SJonas Gorskiconfig CPU_BMIPS4350 1846cd746249SJonas Gorski bool 1847cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1848cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1849cd746249SJonas Gorski 1850cd746249SJonas Gorskiconfig CPU_BMIPS4380 1851cd746249SJonas Gorski bool 1852bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1853cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1854cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1855b4720809SFlorian Fainelli select CPU_HAS_RIXI 1856cd746249SJonas Gorski 1857cd746249SJonas Gorskiconfig CPU_BMIPS5000 1858cd746249SJonas Gorski bool 1859cd746249SJonas Gorski select MIPS_CPU_SCACHE 1860bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1861cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1862cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1863b4720809SFlorian Fainelli select CPU_HAS_RIXI 18641bbb6c1bSKevin Cernekee 18650e476d91SHuacai Chenconfig SYS_HAS_CPU_LOONGSON3 18660e476d91SHuacai Chen bool 18670e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1868b2edcfc8SHuacai Chen select CPU_HAS_RIXI 18690e476d91SHuacai Chen 18703702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 18712a21c730SFuxin Zhang bool 18722a21c730SFuxin Zhang 18736f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 18746f7a251aSWu Zhangjin bool 187555045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 187655045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 187722f1fdfdSWu Zhangjin select CPU_SUPPORTS_UNCACHED_ACCELERATED 18786f7a251aSWu Zhangjin 1879ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1880ca585cf9SKelvin Cheung bool 1881ca585cf9SKelvin Cheung 188212e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 188312e3280bSYang Ling bool 188412e3280bSYang Ling 18857cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 18867cf8053bSRalf Baechle bool 18877cf8053bSRalf Baechle 18887cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 18897cf8053bSRalf Baechle bool 18907cf8053bSRalf Baechle 1891a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 1892a6e18781SLeonid Yegoshin bool 1893a6e18781SLeonid Yegoshin 1894c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 1895c5b36783SSteven J. Hill bool 1896c5b36783SSteven J. Hill 18977fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 18987fd08ca5SLeonid Yegoshin bool 18997fd08ca5SLeonid Yegoshin 19007cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 19017cf8053bSRalf Baechle bool 19027cf8053bSRalf Baechle 19037cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 19047cf8053bSRalf Baechle bool 19057cf8053bSRalf Baechle 19067fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 19077fd08ca5SLeonid Yegoshin bool 19087fd08ca5SLeonid Yegoshin 19097cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 19107cf8053bSRalf Baechle bool 19117cf8053bSRalf Baechle 19127cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX 19137cf8053bSRalf Baechle bool 19147cf8053bSRalf Baechle 19157cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX 19167cf8053bSRalf Baechle bool 19177cf8053bSRalf Baechle 19187cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4300 19197cf8053bSRalf Baechle bool 19207cf8053bSRalf Baechle 19217cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 19227cf8053bSRalf Baechle bool 19237cf8053bSRalf Baechle 19247cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 19257cf8053bSRalf Baechle bool 19267cf8053bSRalf Baechle 19277cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 19287cf8053bSRalf Baechle bool 19297cf8053bSRalf Baechle 19307cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5432 19317cf8053bSRalf Baechle bool 19327cf8053bSRalf Baechle 1933542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 1934542c1020SShinya Kuribayashi bool 1935542c1020SShinya Kuribayashi 19367cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 19377cf8053bSRalf Baechle bool 19387cf8053bSRalf Baechle 19397cf8053bSRalf Baechleconfig SYS_HAS_CPU_R8000 19407cf8053bSRalf Baechle bool 19417cf8053bSRalf Baechle 19427cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 19437cf8053bSRalf Baechle bool 19447cf8053bSRalf Baechle 19457cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 19467cf8053bSRalf Baechle bool 19477cf8053bSRalf Baechle 19487cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 19497cf8053bSRalf Baechle bool 19507cf8053bSRalf Baechle 19515e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 19525e683389SDavid Daney bool 19535e683389SDavid Daney 1954cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 1955c1c0c461SKevin Cernekee bool 1956c1c0c461SKevin Cernekee 1957fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 1958c1c0c461SKevin Cernekee bool 1959cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1960c1c0c461SKevin Cernekee 1961c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 1962c1c0c461SKevin Cernekee bool 1963cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1964c1c0c461SKevin Cernekee 1965c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 1966c1c0c461SKevin Cernekee bool 1967cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1968c1c0c461SKevin Cernekee 1969c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 1970c1c0c461SKevin Cernekee bool 1971cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1972c1c0c461SKevin Cernekee 19737f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR 19747f058e85SJayachandran C bool 19757f058e85SJayachandran C 19761c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP 19771c773ea4SJayachandran C bool 19781c773ea4SJayachandran C 197917099b11SRalf Baechle# 198017099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 198117099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 198217099b11SRalf Baechle# 19830004a9dfSRalf Baechleconfig WEAK_ORDERING 19840004a9dfSRalf Baechle bool 198517099b11SRalf Baechle 198617099b11SRalf Baechle# 198717099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 198817099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 198917099b11SRalf Baechle# 199017099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 199117099b11SRalf Baechle bool 19925e83d430SRalf Baechleendmenu 19935e83d430SRalf Baechle 19945e83d430SRalf Baechle# 19955e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 19965e83d430SRalf Baechle# 19975e83d430SRalf Baechleconfig CPU_MIPS32 19985e83d430SRalf Baechle bool 19997fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6 20005e83d430SRalf Baechle 20015e83d430SRalf Baechleconfig CPU_MIPS64 20025e83d430SRalf Baechle bool 20037fd08ca5SLeonid Yegoshin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6 20045e83d430SRalf Baechle 20055e83d430SRalf Baechle# 2006c09b47d8SChris Dearman# These two indicate the revision of the architecture, either Release 1 or Release 2 20075e83d430SRalf Baechle# 20085e83d430SRalf Baechleconfig CPU_MIPSR1 20095e83d430SRalf Baechle bool 20105e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 20115e83d430SRalf Baechle 20125e83d430SRalf Baechleconfig CPU_MIPSR2 20135e83d430SRalf Baechle bool 2014a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 20158256b17eSFlorian Fainelli select CPU_HAS_RIXI 2016a7e07b1aSMarkos Chandras select MIPS_SPRAM 20175e83d430SRalf Baechle 20187fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 20197fd08ca5SLeonid Yegoshin bool 20207fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 20218256b17eSFlorian Fainelli select CPU_HAS_RIXI 202287321fddSPaul Burton select HAVE_ARCH_BITREVERSE 20232db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 20244a5dc51eSMarcin Nowakowski select MIPS_CRC_SUPPORT 2025a7e07b1aSMarkos Chandras select MIPS_SPRAM 20265e83d430SRalf Baechle 2027a6e18781SLeonid Yegoshinconfig EVA 2028a6e18781SLeonid Yegoshin bool 2029a6e18781SLeonid Yegoshin 2030c5b36783SSteven J. Hillconfig XPA 2031c5b36783SSteven J. Hill bool 2032c5b36783SSteven J. Hill 20335e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 20345e83d430SRalf Baechle bool 20355e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 20365e83d430SRalf Baechle bool 20375e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 20385e83d430SRalf Baechle bool 20395e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 20405e83d430SRalf Baechle bool 204155045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 204255045ff5SWu Zhangjin bool 204355045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 204455045ff5SWu Zhangjin bool 20459cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 20469cffd154SDavid Daney bool 204722f1fdfdSWu Zhangjinconfig CPU_SUPPORTS_UNCACHED_ACCELERATED 204822f1fdfdSWu Zhangjin bool 204982622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 205082622284SDavid Daney bool 2051cebf8c0fSPaul Burton default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP 20525e83d430SRalf Baechle 20538192c9eaSDavid Daney# 20548192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 20558192c9eaSDavid Daney# 20568192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 20578192c9eaSDavid Daney bool 2058679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 20598192c9eaSDavid Daney 20605e83d430SRalf Baechlemenu "Kernel type" 20615e83d430SRalf Baechle 20625e83d430SRalf Baechlechoice 20635e83d430SRalf Baechle prompt "Kernel code model" 20645e83d430SRalf Baechle help 20655e83d430SRalf Baechle You should only select this option if you have a workload that 20665e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 20675e83d430SRalf Baechle large memory. You will only be presented a single option in this 20685e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 20695e83d430SRalf Baechle 20705e83d430SRalf Baechleconfig 32BIT 20715e83d430SRalf Baechle bool "32-bit kernel" 20725e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 20735e83d430SRalf Baechle select TRAD_SIGNALS 20745e83d430SRalf Baechle help 20755e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2076f17c4ca3SRalf Baechle 20775e83d430SRalf Baechleconfig 64BIT 20785e83d430SRalf Baechle bool "64-bit kernel" 20795e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 20805e83d430SRalf Baechle help 20815e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 20825e83d430SRalf Baechle 20835e83d430SRalf Baechleendchoice 20845e83d430SRalf Baechle 20852235a54dSSanjay Lalconfig KVM_GUEST 20862235a54dSSanjay Lal bool "KVM Guest Kernel" 2087f2a5b1d7SJames Hogan depends on BROKEN_ON_SMP 20882235a54dSSanjay Lal help 2089caa1faa7SJames Hogan Select this option if building a guest kernel for KVM (Trap & Emulate) 2090caa1faa7SJames Hogan mode. 20912235a54dSSanjay Lal 2092eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ 2093eda3d33cSJames Hogan int "Count/Compare Timer Frequency (MHz)" 20942235a54dSSanjay Lal depends on KVM_GUEST 2095eda3d33cSJames Hogan default 100 20962235a54dSSanjay Lal help 2097eda3d33cSJames Hogan Set this to non-zero if building a guest kernel for KVM to skip RTC 2098eda3d33cSJames Hogan emulation when determining guest CPU Frequency. Instead, the guest's 2099eda3d33cSJames Hogan timer frequency is specified directly. 21002235a54dSSanjay Lal 21011e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 21021e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 21031e321fa9SLeonid Yegoshin depends on 64BIT 21041e321fa9SLeonid Yegoshin help 21053377e227SAlex Belits Support a maximum at least 48 bits of application virtual 21063377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 21073377e227SAlex Belits For page sizes 16k and above, this option results in a small 21083377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 21093377e227SAlex Belits level of page tables is added which imposes both a memory 21103377e227SAlex Belits overhead as well as slower TLB fault handling. 21113377e227SAlex Belits 21121e321fa9SLeonid Yegoshin If unsure, say N. 21131e321fa9SLeonid Yegoshin 21141da177e4SLinus Torvaldschoice 21151da177e4SLinus Torvalds prompt "Kernel page size" 21161da177e4SLinus Torvalds default PAGE_SIZE_4KB 21171da177e4SLinus Torvalds 21181da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 21191da177e4SLinus Torvalds bool "4kB" 21200e476d91SHuacai Chen depends on !CPU_LOONGSON2 && !CPU_LOONGSON3 21211da177e4SLinus Torvalds help 21221da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 21231da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 21241da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 21251da177e4SLinus Torvalds recommended for low memory systems. 21261da177e4SLinus Torvalds 21271da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 21281da177e4SLinus Torvalds bool "8kB" 21297d60717eSKees Cook depends on CPU_R8000 || CPU_CAVIUM_OCTEON 21301e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 21311da177e4SLinus Torvalds help 21321da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 21331da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2134c52399beSRalf Baechle only on R8000 and cnMIPS processors. Note that you will need a 2135c52399beSRalf Baechle suitable Linux distribution to support this. 21361da177e4SLinus Torvalds 21371da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 21381da177e4SLinus Torvalds bool "16kB" 2139714bfad6SRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX 21401da177e4SLinus Torvalds help 21411da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 21421da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2143714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2144714bfad6SRalf Baechle Linux distribution to support this. 21451da177e4SLinus Torvalds 2146c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2147c52399beSRalf Baechle bool "32kB" 2148c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 21491e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2150c52399beSRalf Baechle help 2151c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2152c52399beSRalf Baechle the price of higher memory consumption. This option is available 2153c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2154c52399beSRalf Baechle distribution to support this. 2155c52399beSRalf Baechle 21561da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 21571da177e4SLinus Torvalds bool "64kB" 21583b2db173SPaul Burton depends on !CPU_R3000 && !CPU_TX39XX 21591da177e4SLinus Torvalds help 21601da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 21611da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 21621da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2163714bfad6SRalf Baechle writing this option is still high experimental. 21641da177e4SLinus Torvalds 21651da177e4SLinus Torvaldsendchoice 21661da177e4SLinus Torvalds 2167c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER 2168c9bace7cSDavid Daney int "Maximum zone order" 2169e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2170e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2171e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2172e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2173e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2174e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2175c9bace7cSDavid Daney range 11 64 2176c9bace7cSDavid Daney default "11" 2177c9bace7cSDavid Daney help 2178c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2179c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2180c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2181c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2182c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2183c9bace7cSDavid Daney increase this value. 2184c9bace7cSDavid Daney 2185c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2186c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2187c9bace7cSDavid Daney 2188c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2189c9bace7cSDavid Daney when choosing a value for this option. 2190c9bace7cSDavid Daney 21911da177e4SLinus Torvaldsconfig BOARD_SCACHE 21921da177e4SLinus Torvalds bool 21931da177e4SLinus Torvalds 21941da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 21951da177e4SLinus Torvalds bool 21961da177e4SLinus Torvalds select BOARD_SCACHE 21971da177e4SLinus Torvalds 21989318c51aSChris Dearman# 21999318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 22009318c51aSChris Dearman# 22019318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 22029318c51aSChris Dearman bool 22039318c51aSChris Dearman select BOARD_SCACHE 22049318c51aSChris Dearman 22051da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 22061da177e4SLinus Torvalds bool 22071da177e4SLinus Torvalds select BOARD_SCACHE 22081da177e4SLinus Torvalds 22091da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 22101da177e4SLinus Torvalds bool 22111da177e4SLinus Torvalds select BOARD_SCACHE 22121da177e4SLinus Torvalds 22131da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 22141da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 22151da177e4SLinus Torvalds depends on CPU_SB1 22161da177e4SLinus Torvalds help 22171da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 22181da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 22191da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 22201da177e4SLinus Torvalds 22211da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2222c8094b53SRalf Baechle bool 22231da177e4SLinus Torvalds 22243165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 22253165c846SFlorian Fainelli bool 22263b2db173SPaul Burton default y if !(CPU_R3000 || CPU_R8000 || CPU_TX39XX) 22273165c846SFlorian Fainelli 222891405eb6SFlorian Fainelliconfig CPU_R4K_FPU 222991405eb6SFlorian Fainelli bool 2230a2aea699SPaul Burton default y if !(CPU_R3000 || CPU_TX39XX) 223191405eb6SFlorian Fainelli 223262cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 223362cedc4fSFlorian Fainelli bool 223462cedc4fSFlorian Fainelli default y if !(CPU_R3000 || CPU_R8000 || CPU_SB1 || CPU_TX39XX || CPU_CAVIUM_OCTEON) 223562cedc4fSFlorian Fainelli 223659d6ab86SRalf Baechleconfig MIPS_MT_SMP 2237a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 22385cbf9688SPaul Burton default y 2239527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 224059d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2241d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2242c080faa5SSteven J. Hill select SYNC_R4K 224359d6ab86SRalf Baechle select MIPS_MT 224459d6ab86SRalf Baechle select SMP 224587353d8aSRalf Baechle select SMP_UP 2246c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2247c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2248399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 224959d6ab86SRalf Baechle help 2250c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2251c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2252c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2253c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2254c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 225559d6ab86SRalf Baechle 2256f41ae0b2SRalf Baechleconfig MIPS_MT 2257f41ae0b2SRalf Baechle bool 2258f41ae0b2SRalf Baechle 22590ab7aefcSRalf Baechleconfig SCHED_SMT 22600ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 22610ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 22620ab7aefcSRalf Baechle default n 22630ab7aefcSRalf Baechle help 22640ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 22650ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 22660ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 22670ab7aefcSRalf Baechle 22680ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 22690ab7aefcSRalf Baechle bool 22700ab7aefcSRalf Baechle 2271f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2272f41ae0b2SRalf Baechle bool 2273f41ae0b2SRalf Baechle 2274f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2275f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2276f088fc84SRalf Baechle default y 2277b633648cSRalf Baechle depends on MIPS_MT_SMP 227807cc0c9eSRalf Baechle 2279b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2280b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 22819eaa9a82SPaul Burton depends on CPU_MIPSR6 2282b0a668fbSLeonid Yegoshin default y 2283b0a668fbSLeonid Yegoshin help 2284b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2285b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 228607edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2287b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2288b0a668fbSLeonid Yegoshin final kernel image. 2289b0a668fbSLeonid Yegoshin 2290f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER 2291f35764e7SJames Hogan bool 2292f35764e7SJames Hogan depends on SYS_SUPPORTS_MULTITHREADING 2293f35764e7SJames Hogan help 2294f35764e7SJames Hogan Indicates that the platform supports the VPE loader, and provides 2295f35764e7SJames Hogan physical_memsize. 2296f35764e7SJames Hogan 229707cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 229807cc0c9eSRalf Baechle bool "VPE loader support." 2299f35764e7SJames Hogan depends on SYS_SUPPORTS_VPE_LOADER && MODULES 230007cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 230107cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 230207cc0c9eSRalf Baechle select MIPS_MT 230307cc0c9eSRalf Baechle help 230407cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 230507cc0c9eSRalf Baechle onto another VPE and running it. 2306f088fc84SRalf Baechle 230717a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 230817a1d523SDeng-Cheng Zhu bool 230917a1d523SDeng-Cheng Zhu default "y" 231017a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 231117a1d523SDeng-Cheng Zhu 23121a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 23131a2a6d7eSDeng-Cheng Zhu bool 23141a2a6d7eSDeng-Cheng Zhu default "y" 23151a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 23161a2a6d7eSDeng-Cheng Zhu 2317e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2318e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2319e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2320e01402b1SRalf Baechle default y 2321e01402b1SRalf Baechle help 2322e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2323e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2324e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2325e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2326e01402b1SRalf Baechle 2327e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2328e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2329e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2330e01402b1SRalf Baechle 2331da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2332da615cf6SDeng-Cheng Zhu bool 2333da615cf6SDeng-Cheng Zhu default "y" 2334da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2335da615cf6SDeng-Cheng Zhu 23362c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 23372c973ef0SDeng-Cheng Zhu bool 23382c973ef0SDeng-Cheng Zhu default "y" 23392c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 23402c973ef0SDeng-Cheng Zhu 23414a16ff4cSRalf Baechleconfig MIPS_CMP 23425cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 23435676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2344b10b43baSMarkos Chandras select SMP 2345eb9b5141STim Anderson select SYNC_R4K 2346b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 23474a16ff4cSRalf Baechle select WEAK_ORDERING 23484a16ff4cSRalf Baechle default n 23494a16ff4cSRalf Baechle help 2350044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2351044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2352044505c7SPaul Burton its ability to start secondary CPUs. 23534a16ff4cSRalf Baechle 23545cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 23555cac93b3SPaul Burton instead of this. 23565cac93b3SPaul Burton 23570ee958e1SPaul Burtonconfig MIPS_CPS 23580ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 23595a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 23600ee958e1SPaul Burton select MIPS_CM 23611d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 23620ee958e1SPaul Burton select SMP 23630ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 23641d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2365c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 23660ee958e1SPaul Burton select SYS_SUPPORTS_SMP 23670ee958e1SPaul Burton select WEAK_ORDERING 23680ee958e1SPaul Burton help 23690ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 23700ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 23710ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 23720ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 23730ee958e1SPaul Burton support is unavailable. 23740ee958e1SPaul Burton 23753179d37eSPaul Burtonconfig MIPS_CPS_PM 237639a59593SMarkos Chandras depends on MIPS_CPS 23773179d37eSPaul Burton bool 23783179d37eSPaul Burton 23799f98f3ddSPaul Burtonconfig MIPS_CM 23809f98f3ddSPaul Burton bool 23813c9b4166SPaul Burton select MIPS_CPC 23829f98f3ddSPaul Burton 23839c38cf44SPaul Burtonconfig MIPS_CPC 23849c38cf44SPaul Burton bool 23852600990eSRalf Baechle 23861da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 23871da177e4SLinus Torvalds bool 23881da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 23891da177e4SLinus Torvalds default y 23901da177e4SLinus Torvalds 23911da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 23921da177e4SLinus Torvalds bool 23931da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 23941da177e4SLinus Torvalds default y 23951da177e4SLinus Torvalds 23962235a54dSSanjay Lal 23979e2b5372SMarkos Chandraschoice 23989e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 23999e2b5372SMarkos Chandras 24009e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 24019e2b5372SMarkos Chandras bool "None" 24029e2b5372SMarkos Chandras help 24039e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 24049e2b5372SMarkos Chandras 24059693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 24069693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 24079e2b5372SMarkos Chandras bool "SmartMIPS" 24089693a853SFranck Bui-Huu help 24099693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 24109693a853SFranck Bui-Huu increased security at both hardware and software level for 24119693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 24129693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 24139693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 24149693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 24159693a853SFranck Bui-Huu here. 24169693a853SFranck Bui-Huu 2417bce86083SSteven J. Hillconfig CPU_MICROMIPS 24187fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 24199e2b5372SMarkos Chandras bool "microMIPS" 2420bce86083SSteven J. Hill help 2421bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2422bce86083SSteven J. Hill microMIPS ISA 2423bce86083SSteven J. Hill 24249e2b5372SMarkos Chandrasendchoice 24259e2b5372SMarkos Chandras 2426a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 24270ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2428a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 24292a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2430a5e9a69eSPaul Burton help 2431a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2432a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 24331db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 24341db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 24351db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 24361db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 24371db1af84SPaul Burton the size & complexity of your kernel. 2438a5e9a69eSPaul Burton 2439a5e9a69eSPaul Burton If unsure, say Y. 2440a5e9a69eSPaul Burton 24411da177e4SLinus Torvaldsconfig CPU_HAS_WB 2442f7062ddbSRalf Baechle bool 2443e01402b1SRalf Baechle 2444df0ac8a4SKevin Cernekeeconfig XKS01 2445df0ac8a4SKevin Cernekee bool 2446df0ac8a4SKevin Cernekee 24478256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 24488256b17eSFlorian Fainelli bool 24498256b17eSFlorian Fainelli 2450f41ae0b2SRalf Baechle# 2451f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2452f41ae0b2SRalf Baechle# 2453e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2454f41ae0b2SRalf Baechle bool 2455e01402b1SRalf Baechle 2456f41ae0b2SRalf Baechle# 2457f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2458f41ae0b2SRalf Baechle# 2459e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2460f41ae0b2SRalf Baechle bool 2461e01402b1SRalf Baechle 24621da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 24631da177e4SLinus Torvalds bool 24641da177e4SLinus Torvalds depends on !CPU_R3000 24651da177e4SLinus Torvalds default y 24661da177e4SLinus Torvalds 24671da177e4SLinus Torvalds# 246820d60d99SMaciej W. Rozycki# CPU non-features 246920d60d99SMaciej W. Rozycki# 247020d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 247120d60d99SMaciej W. Rozycki bool 247220d60d99SMaciej W. Rozycki 247320d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 247420d60d99SMaciej W. Rozycki bool 247520d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 247620d60d99SMaciej W. Rozycki 247720d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 247820d60d99SMaciej W. Rozycki bool 247920d60d99SMaciej W. Rozycki 24804edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 24814edf00a4SPaul Burton int 24824edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 24834edf00a4SPaul Burton default 4 if CPU_R8000 24844edf00a4SPaul Burton default 0 24854edf00a4SPaul Burton 24864edf00a4SPaul Burtonconfig MIPS_ASID_BITS 24874edf00a4SPaul Burton int 24882db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 24894edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 24904edf00a4SPaul Burton default 8 24914edf00a4SPaul Burton 24922db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 24932db003a5SPaul Burton bool 24942db003a5SPaul Burton 24954a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT 24964a5dc51eSMarcin Nowakowski bool 24974a5dc51eSMarcin Nowakowski 249820d60d99SMaciej W. Rozycki# 24991da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 25001da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 25011da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 25021da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 25031da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 25041da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 25051da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 25061da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2507797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2508797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2509797798c1SRalf Baechle# support. 25101da177e4SLinus Torvalds# 25111da177e4SLinus Torvaldsconfig HIGHMEM 25121da177e4SLinus Torvalds bool "High Memory Support" 2513a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2514797798c1SRalf Baechle 2515797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2516797798c1SRalf Baechle bool 2517797798c1SRalf Baechle 2518797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2519797798c1SRalf Baechle bool 25201da177e4SLinus Torvalds 25219693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 25229693a853SFranck Bui-Huu bool 25239693a853SFranck Bui-Huu 2524a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2525a6a4834cSSteven J. Hill bool 2526a6a4834cSSteven J. Hill 2527377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2528377cb1b6SRalf Baechle bool 2529377cb1b6SRalf Baechle help 2530377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2531377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2532377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2533377cb1b6SRalf Baechle 2534a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2535a5e9a69eSPaul Burton bool 2536a5e9a69eSPaul Burton 2537b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2538b4819b59SYoichi Yuasa def_bool y 2539f133f22dSWu Zhangjin depends on !NUMA && !CPU_LOONGSON2 2540b4819b59SYoichi Yuasa 2541d8cb4e11SRalf Baechleconfig ARCH_DISCONTIGMEM_ENABLE 2542d8cb4e11SRalf Baechle bool 2543d8cb4e11SRalf Baechle default y if SGI_IP27 2544d8cb4e11SRalf Baechle help 25453dde6ad8SDavid Sterba Say Y to support efficient handling of discontiguous physical memory, 2546d8cb4e11SRalf Baechle for architectures which are either NUMA (Non-Uniform Memory Access) 2547d8cb4e11SRalf Baechle or have huge holes in the physical address space for other reasons. 2548ad56b738SMike Rapoport See <file:Documentation/vm/numa.rst> for more. 2549d8cb4e11SRalf Baechle 2550b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2551b1c6cd42SAtsushi Nemoto bool 25527de58fabSAtsushi Nemoto select SPARSEMEM_STATIC 255331473747SAtsushi Nemoto 2554d8cb4e11SRalf Baechleconfig NUMA 2555d8cb4e11SRalf Baechle bool "NUMA Support" 2556d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2557d8cb4e11SRalf Baechle help 2558d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2559d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2560d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2561d8cb4e11SRalf Baechle leave it disabled; on single node systems disable this option 2562d8cb4e11SRalf Baechle disabled. 2563d8cb4e11SRalf Baechle 2564d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2565d8cb4e11SRalf Baechle bool 2566d8cb4e11SRalf Baechle 25678c530ea3SMatt Redfearnconfig RELOCATABLE 25688c530ea3SMatt Redfearn bool "Relocatable kernel" 25693ff72be4SSteven J. Hill depends on SYS_SUPPORTS_RELOCATABLE && (CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_MIPS32_R6 || CPU_MIPS64_R6 || CAVIUM_OCTEON_SOC) 25708c530ea3SMatt Redfearn help 25718c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 25728c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 25738c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 25748c530ea3SMatt Redfearn but are discarded at runtime 25758c530ea3SMatt Redfearn 2576069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2577069fd766SMatt Redfearn hex "Relocation table size" 2578069fd766SMatt Redfearn depends on RELOCATABLE 2579069fd766SMatt Redfearn range 0x0 0x01000000 2580069fd766SMatt Redfearn default "0x00100000" 2581069fd766SMatt Redfearn ---help--- 2582069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2583069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2584069fd766SMatt Redfearn 2585069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2586069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2587069fd766SMatt Redfearn 2588069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2589069fd766SMatt Redfearn 2590069fd766SMatt Redfearn If unsure, leave at the default value. 2591069fd766SMatt Redfearn 2592405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2593405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2594405bc8fdSMatt Redfearn depends on RELOCATABLE 2595405bc8fdSMatt Redfearn ---help--- 2596405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2597405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2598405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2599405bc8fdSMatt Redfearn of kernel internals. 2600405bc8fdSMatt Redfearn 2601405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2602405bc8fdSMatt Redfearn 2603405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2604405bc8fdSMatt Redfearn 2605405bc8fdSMatt Redfearn If unsure, say N. 2606405bc8fdSMatt Redfearn 2607405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2608405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2609405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2610405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2611405bc8fdSMatt Redfearn range 0x0 0x08000000 2612405bc8fdSMatt Redfearn default "0x01000000" 2613405bc8fdSMatt Redfearn ---help--- 2614405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2615405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2616405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2617405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2618405bc8fdSMatt Redfearn 2619405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2620405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2621405bc8fdSMatt Redfearn 2622c80d79d7SYasunori Gotoconfig NODES_SHIFT 2623c80d79d7SYasunori Goto int 2624c80d79d7SYasunori Goto default "6" 2625c80d79d7SYasunori Goto depends on NEED_MULTIPLE_NODES 2626c80d79d7SYasunori Goto 262714f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 262814f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 262923021b2bSYang Shi depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON3) 263014f70012SDeng-Cheng Zhu default y 263114f70012SDeng-Cheng Zhu help 263214f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 263314f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 263414f70012SDeng-Cheng Zhu 2635b4819b59SYoichi Yuasasource "mm/Kconfig" 2636b4819b59SYoichi Yuasa 26371da177e4SLinus Torvaldsconfig SMP 26381da177e4SLinus Torvalds bool "Multi-Processing support" 2639e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2640e73ea273SRalf Baechle help 26411da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 26424a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 26434a474157SRobert Graffham than one CPU, say Y. 26441da177e4SLinus Torvalds 26454a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 26461da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 26471da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 26484a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 26491da177e4SLinus Torvalds will run faster if you say N here. 26501da177e4SLinus Torvalds 26511da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 26521da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 26531da177e4SLinus Torvalds 265403502faaSAdrian Bunk See also the SMP-HOWTO available at 265503502faaSAdrian Bunk <http://www.tldp.org/docs.html#howto>. 26561da177e4SLinus Torvalds 26571da177e4SLinus Torvalds If you don't know what to do here, say N. 26581da177e4SLinus Torvalds 26597840d618SMatt Redfearnconfig HOTPLUG_CPU 26607840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 26617840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 26627840d618SMatt Redfearn help 26637840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 26647840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 26657840d618SMatt Redfearn (Note: power management support will enable this option 26667840d618SMatt Redfearn automatically on SMP systems. ) 26677840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 26687840d618SMatt Redfearn 266987353d8aSRalf Baechleconfig SMP_UP 267087353d8aSRalf Baechle bool 267187353d8aSRalf Baechle 26724a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 26734a16ff4cSRalf Baechle bool 26744a16ff4cSRalf Baechle 26750ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 26760ee958e1SPaul Burton bool 26770ee958e1SPaul Burton 2678e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2679e73ea273SRalf Baechle bool 2680e73ea273SRalf Baechle 2681130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2682130e2fb7SRalf Baechle bool 2683130e2fb7SRalf Baechle 2684130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2685130e2fb7SRalf Baechle bool 2686130e2fb7SRalf Baechle 2687130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2688130e2fb7SRalf Baechle bool 2689130e2fb7SRalf Baechle 2690130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2691130e2fb7SRalf Baechle bool 2692130e2fb7SRalf Baechle 2693130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2694130e2fb7SRalf Baechle bool 2695130e2fb7SRalf Baechle 26961da177e4SLinus Torvaldsconfig NR_CPUS 2697a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2698a91796a9SJayachandran C range 2 256 26991da177e4SLinus Torvalds depends on SMP 2700130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2701130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2702130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2703130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2704130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 27051da177e4SLinus Torvalds help 27061da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 27071da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 27081da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 270972ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 271072ede9b1SAtsushi Nemoto and 2 for all others. 27111da177e4SLinus Torvalds 27121da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 271372ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 271472ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 271572ede9b1SAtsushi Nemoto power of two. 27161da177e4SLinus Torvalds 2717399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2718399aaa25SAl Cooper bool 2719399aaa25SAl Cooper 27207820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 27217820b84bSDavid Daney bool 27227820b84bSDavid Daney 27237820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 27247820b84bSDavid Daney int 27257820b84bSDavid Daney depends on SMP 27267820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 27277820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 27287820b84bSDavid Daney 27291723b4a3SAtsushi Nemoto# 27301723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 27311723b4a3SAtsushi Nemoto# 27321723b4a3SAtsushi Nemoto 27331723b4a3SAtsushi Nemotochoice 27341723b4a3SAtsushi Nemoto prompt "Timer frequency" 27351723b4a3SAtsushi Nemoto default HZ_250 27361723b4a3SAtsushi Nemoto help 27371723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 27381723b4a3SAtsushi Nemoto 273967596573SPaul Burton config HZ_24 274067596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 274167596573SPaul Burton 27421723b4a3SAtsushi Nemoto config HZ_48 27430f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 27441723b4a3SAtsushi Nemoto 27451723b4a3SAtsushi Nemoto config HZ_100 27461723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 27471723b4a3SAtsushi Nemoto 27481723b4a3SAtsushi Nemoto config HZ_128 27491723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 27501723b4a3SAtsushi Nemoto 27511723b4a3SAtsushi Nemoto config HZ_250 27521723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 27531723b4a3SAtsushi Nemoto 27541723b4a3SAtsushi Nemoto config HZ_256 27551723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 27561723b4a3SAtsushi Nemoto 27571723b4a3SAtsushi Nemoto config HZ_1000 27581723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 27591723b4a3SAtsushi Nemoto 27601723b4a3SAtsushi Nemoto config HZ_1024 27611723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 27621723b4a3SAtsushi Nemoto 27631723b4a3SAtsushi Nemotoendchoice 27641723b4a3SAtsushi Nemoto 276567596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 276667596573SPaul Burton bool 276767596573SPaul Burton 27681723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 27691723b4a3SAtsushi Nemoto bool 27701723b4a3SAtsushi Nemoto 27711723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 27721723b4a3SAtsushi Nemoto bool 27731723b4a3SAtsushi Nemoto 27741723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 27751723b4a3SAtsushi Nemoto bool 27761723b4a3SAtsushi Nemoto 27771723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 27781723b4a3SAtsushi Nemoto bool 27791723b4a3SAtsushi Nemoto 27801723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 27811723b4a3SAtsushi Nemoto bool 27821723b4a3SAtsushi Nemoto 27831723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 27841723b4a3SAtsushi Nemoto bool 27851723b4a3SAtsushi Nemoto 27861723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 27871723b4a3SAtsushi Nemoto bool 27881723b4a3SAtsushi Nemoto 27891723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 27901723b4a3SAtsushi Nemoto bool 279167596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 279267596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 279367596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 279467596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 279567596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 279667596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 279767596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 27981723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 27991723b4a3SAtsushi Nemoto 28001723b4a3SAtsushi Nemotoconfig HZ 28011723b4a3SAtsushi Nemoto int 280267596573SPaul Burton default 24 if HZ_24 28031723b4a3SAtsushi Nemoto default 48 if HZ_48 28041723b4a3SAtsushi Nemoto default 100 if HZ_100 28051723b4a3SAtsushi Nemoto default 128 if HZ_128 28061723b4a3SAtsushi Nemoto default 250 if HZ_250 28071723b4a3SAtsushi Nemoto default 256 if HZ_256 28081723b4a3SAtsushi Nemoto default 1000 if HZ_1000 28091723b4a3SAtsushi Nemoto default 1024 if HZ_1024 28101723b4a3SAtsushi Nemoto 281196685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 281296685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 281396685b17SDeng-Cheng Zhu 2814e80de850SRalf Baechlesource "kernel/Kconfig.preempt" 28151da177e4SLinus Torvalds 2816ea6e942bSAtsushi Nemotoconfig KEXEC 28177d60717eSKees Cook bool "Kexec system call" 28182965faa5SDave Young select KEXEC_CORE 2819ea6e942bSAtsushi Nemoto help 2820ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 2821ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 28223dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 2823ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 2824ea6e942bSAtsushi Nemoto 282501dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 2826ea6e942bSAtsushi Nemoto 2827ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 2828ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 2829bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 2830bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 2831bf220695SGeert Uytterhoeven made. 2832ea6e942bSAtsushi Nemoto 28337aa1c8f4SRalf Baechleconfig CRASH_DUMP 28347aa1c8f4SRalf Baechle bool "Kernel crash dumps" 28357aa1c8f4SRalf Baechle help 28367aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 28377aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 28387aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 28397aa1c8f4SRalf Baechle a specially reserved region and then later executed after 28407aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 28417aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 28427aa1c8f4SRalf Baechle PHYSICAL_START. 28437aa1c8f4SRalf Baechle 28447aa1c8f4SRalf Baechleconfig PHYSICAL_START 28457aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 28468bda3e26SMaciej W. Rozycki default "0xffffffff84000000" 28477aa1c8f4SRalf Baechle depends on CRASH_DUMP 28487aa1c8f4SRalf Baechle help 28497aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 28507aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 28517aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 28527aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 28537aa1c8f4SRalf Baechle passed to the panic-ed kernel). 28547aa1c8f4SRalf Baechle 2855ea6e942bSAtsushi Nemotoconfig SECCOMP 2856ea6e942bSAtsushi Nemoto bool "Enable seccomp to safely compute untrusted bytecode" 2857293c5bd1SRalf Baechle depends on PROC_FS 2858ea6e942bSAtsushi Nemoto default y 2859ea6e942bSAtsushi Nemoto help 2860ea6e942bSAtsushi Nemoto This kernel feature is useful for number crunching applications 2861ea6e942bSAtsushi Nemoto that may need to compute untrusted bytecode during their 2862ea6e942bSAtsushi Nemoto execution. By using pipes or other transports made available to 2863ea6e942bSAtsushi Nemoto the process as file descriptors supporting the read/write 2864ea6e942bSAtsushi Nemoto syscalls, it's possible to isolate those applications in 2865ea6e942bSAtsushi Nemoto their own address space using seccomp. Once seccomp is 2866ea6e942bSAtsushi Nemoto enabled via /proc/<pid>/seccomp, it cannot be disabled 2867ea6e942bSAtsushi Nemoto and the task is only allowed to execute a few safe syscalls 2868ea6e942bSAtsushi Nemoto defined by each seccomp mode. 2869ea6e942bSAtsushi Nemoto 2870ea6e942bSAtsushi Nemoto If unsure, say Y. Only embedded should say N here. 2871ea6e942bSAtsushi Nemoto 2872597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 28730ce3417eSPaul Burton bool "Support for O32 binaries using 64-bit FP" 2874597ce172SPaul Burton depends on 32BIT || MIPS32_O32 2875597ce172SPaul Burton help 2876597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 2877597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 2878597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 2879597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 2880597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 2881597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 2882597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 2883597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 2884597ce172SPaul Burton saying N here. 2885597ce172SPaul Burton 288606e2e882SPaul Burton Although binutils currently supports use of this flag the details 288706e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 288806e2e882SPaul Burton worked on. In order to avoid userland becoming dependant upon current 288906e2e882SPaul Burton behaviour before the details have been finalised, this option should 289006e2e882SPaul Burton be considered experimental and only enabled by those working upon 289106e2e882SPaul Burton said details. 289206e2e882SPaul Burton 289306e2e882SPaul Burton If unsure, say N. 2894597ce172SPaul Burton 2895f2ffa5abSDezhong Diaoconfig USE_OF 28960b3e06fdSJonas Gorski bool 2897f2ffa5abSDezhong Diao select OF 2898e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 2899abd2363fSGrant Likely select IRQ_DOMAIN 2900f2ffa5abSDezhong Diao 29017fafb068SAndrew Brestickerconfig BUILTIN_DTB 29027fafb068SAndrew Bresticker bool 29037fafb068SAndrew Bresticker 29041da8f179SJonas Gorskichoice 29055b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 29061da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 29071da8f179SJonas Gorski 29081da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 29091da8f179SJonas Gorski bool "None" 29101da8f179SJonas Gorski help 29111da8f179SJonas Gorski Do not enable appended dtb support. 29121da8f179SJonas Gorski 291387db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 291487db537dSAaro Koskinen bool "vmlinux" 291587db537dSAaro Koskinen help 291687db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 291787db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 291887db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 291987db537dSAaro Koskinen objcopy: 292087db537dSAaro Koskinen 292187db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 292287db537dSAaro Koskinen 292387db537dSAaro Koskinen This is meant as a backward compatiblity convenience for those 292487db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 292587db537dSAaro Koskinen the documented boot protocol using a device tree. 292687db537dSAaro Koskinen 29271da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 2928b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 29291da8f179SJonas Gorski help 29301da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 2931b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 29321da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 29331da8f179SJonas Gorski 29341da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 29351da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 29361da8f179SJonas Gorski the documented boot protocol using a device tree. 29371da8f179SJonas Gorski 29381da8f179SJonas Gorski Beware that there is very little in terms of protection against 29391da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 29401da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 29411da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 29421da8f179SJonas Gorski if you don't intend to always append a DTB. 29431da8f179SJonas Gorskiendchoice 29441da8f179SJonas Gorski 29452024972eSJonas Gorskichoice 29462024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 29472bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 29483f5f0a44SPaul Burton !MIPS_MALTA && \ 29492bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 29502024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 29512024972eSJonas Gorski 29522024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 29532024972eSJonas Gorski depends on USE_OF 29542024972eSJonas Gorski bool "Dtb kernel arguments if available" 29552024972eSJonas Gorski 29562024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 29572024972eSJonas Gorski depends on USE_OF 29582024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 29592024972eSJonas Gorski 29602024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 29612024972eSJonas Gorski bool "Bootloader kernel arguments if available" 2962ed47e153SRabin Vincent 2963ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 2964ed47e153SRabin Vincent depends on CMDLINE_BOOL 2965ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 29662024972eSJonas Gorskiendchoice 29672024972eSJonas Gorski 29685e83d430SRalf Baechleendmenu 29695e83d430SRalf Baechle 29701df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 29711df0f0ffSAtsushi Nemoto bool 29721df0f0ffSAtsushi Nemoto default y 29731df0f0ffSAtsushi Nemoto 29741df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 29751df0f0ffSAtsushi Nemoto bool 29761df0f0ffSAtsushi Nemoto default y 29771df0f0ffSAtsushi Nemoto 2978e1e16115SAaro Koskinenconfig HAVE_LATENCYTOP_SUPPORT 2979e1e16115SAaro Koskinen bool 2980e1e16115SAaro Koskinen default y 2981e1e16115SAaro Koskinen 2982a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 2983a728ab52SKirill A. Shutemov int 29843377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 2985a728ab52SKirill A. Shutemov default 3 if 64BIT && !PAGE_SIZE_64KB 2986a728ab52SKirill A. Shutemov default 2 2987a728ab52SKirill A. Shutemov 2988*6c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET 2989*6c359eb1SPaul Burton bool 2990*6c359eb1SPaul Burton 2991b6c3539bSRalf Baechlesource "init/Kconfig" 2992b6c3539bSRalf Baechle 2993dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 2994dc52ddc0SMatt Helsley 29951da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 29961da177e4SLinus Torvalds 29975e83d430SRalf Baechleconfig HW_HAS_EISA 29985e83d430SRalf Baechle bool 29991da177e4SLinus Torvaldsconfig HW_HAS_PCI 30001da177e4SLinus Torvalds bool 30011da177e4SLinus Torvalds 30021da177e4SLinus Torvaldsconfig PCI 30031da177e4SLinus Torvalds bool "Support for PCI controller" 30041da177e4SLinus Torvalds depends on HW_HAS_PCI 3005abb4ae46SRalf Baechle select PCI_DOMAINS 30061da177e4SLinus Torvalds help 30071da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 30081da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 30091da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, or VESA. If you have PCI, 30101da177e4SLinus Torvalds say Y, otherwise N. 30111da177e4SLinus Torvalds 30120e476d91SHuacai Chenconfig HT_PCI 30130e476d91SHuacai Chen bool "Support for HT-linked PCI" 30140e476d91SHuacai Chen default y 30150e476d91SHuacai Chen depends on CPU_LOONGSON3 30160e476d91SHuacai Chen select PCI 30170e476d91SHuacai Chen select PCI_DOMAINS 30180e476d91SHuacai Chen help 30190e476d91SHuacai Chen Loongson family machines use Hyper-Transport bus for inter-core 30200e476d91SHuacai Chen connection and device connection. The PCI bus is a subordinate 30210e476d91SHuacai Chen linked at HT. Choose Y for Loongson-3 based machines. 30220e476d91SHuacai Chen 30231da177e4SLinus Torvaldsconfig PCI_DOMAINS 30241da177e4SLinus Torvalds bool 30251da177e4SLinus Torvalds 302688555b48SPaul Burtonconfig PCI_DOMAINS_GENERIC 302788555b48SPaul Burton bool 302888555b48SPaul Burton 3029c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 303087dd9a4dSPaul Burton select PCI_DOMAINS_GENERIC if PCI_DOMAINS 3031c5611df9SPaul Burton bool 3032c5611df9SPaul Burton 3033c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3034c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3035c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 3036c5611df9SPaul Burton 30371da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 30381da177e4SLinus Torvalds 30391da177e4SLinus Torvalds# 30401da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 30411da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 30421da177e4SLinus Torvalds# users to choose the right thing ... 30431da177e4SLinus Torvalds# 30441da177e4SLinus Torvaldsconfig ISA 30451da177e4SLinus Torvalds bool 30461da177e4SLinus Torvalds 30471da177e4SLinus Torvaldsconfig EISA 30481da177e4SLinus Torvalds bool "EISA support" 30495e83d430SRalf Baechle depends on HW_HAS_EISA 30501da177e4SLinus Torvalds select ISA 3051aa414dffSRalf Baechle select GENERIC_ISA_DMA 30521da177e4SLinus Torvalds ---help--- 30531da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 30541da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 30551da177e4SLinus Torvalds 30561da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 30571da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 30581da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 30591da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 30601da177e4SLinus Torvalds 30611da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 30621da177e4SLinus Torvalds 30631da177e4SLinus Torvalds Otherwise, say N. 30641da177e4SLinus Torvalds 30651da177e4SLinus Torvaldssource "drivers/eisa/Kconfig" 30661da177e4SLinus Torvalds 30671da177e4SLinus Torvaldsconfig TC 30681da177e4SLinus Torvalds bool "TURBOchannel support" 30691da177e4SLinus Torvalds depends on MACH_DECSTATION 30701da177e4SLinus Torvalds help 307150a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 307250a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 307350a23e6eSJustin P. Mattock at: 307450a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 307550a23e6eSJustin P. Mattock and: 307650a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 307750a23e6eSJustin P. Mattock Linux driver support status is documented at: 307850a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 30791da177e4SLinus Torvalds 30801da177e4SLinus Torvaldsconfig MMU 30811da177e4SLinus Torvalds bool 30821da177e4SLinus Torvalds default y 30831da177e4SLinus Torvalds 3084109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3085109c32ffSMatt Redfearn default 12 if 64BIT 3086109c32ffSMatt Redfearn default 8 3087109c32ffSMatt Redfearn 3088109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3089109c32ffSMatt Redfearn default 18 if 64BIT 3090109c32ffSMatt Redfearn default 15 3091109c32ffSMatt Redfearn 3092109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3093109c32ffSMatt Redfearn default 8 3094109c32ffSMatt Redfearn 3095109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3096109c32ffSMatt Redfearn default 15 3097109c32ffSMatt Redfearn 3098d865bea4SRalf Baechleconfig I8253 3099d865bea4SRalf Baechle bool 3100798778b8SRussell King select CLKSRC_I8253 31012d02612fSThomas Gleixner select CLKEVT_I8253 31029726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 3103d865bea4SRalf Baechle 3104e05eb3f8SRalf Baechleconfig ZONE_DMA 3105e05eb3f8SRalf Baechle bool 3106e05eb3f8SRalf Baechle 3107cce335aeSRalf Baechleconfig ZONE_DMA32 3108cce335aeSRalf Baechle bool 3109cce335aeSRalf Baechle 31101da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 31111da177e4SLinus Torvalds 3112fc5d9888SAlexander Sverdlinconfig HAS_RAPIDIO 3113fc5d9888SAlexander Sverdlin bool 3114fc5d9888SAlexander Sverdlin default n 3115fc5d9888SAlexander Sverdlin 3116388b78adSAlexandre Bounineconfig RAPIDIO 311756abde72SAlexandre Bounine tristate "RapidIO support" 3118fc5d9888SAlexander Sverdlin depends on HAS_RAPIDIO || PCI 3119388b78adSAlexandre Bounine help 3120388b78adSAlexandre Bounine If you say Y here, the kernel will include drivers and 3121388b78adSAlexandre Bounine infrastructure code to support RapidIO interconnect devices. 3122388b78adSAlexandre Bounine 3123388b78adSAlexandre Bouninesource "drivers/rapidio/Kconfig" 3124388b78adSAlexandre Bounine 31251da177e4SLinus Torvaldsendmenu 31261da177e4SLinus Torvalds 31271da177e4SLinus Torvaldsmenu "Executable file formats" 31281da177e4SLinus Torvalds 31291da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 31301da177e4SLinus Torvalds 31311da177e4SLinus Torvaldsconfig TRAD_SIGNALS 31321da177e4SLinus Torvalds bool 31331da177e4SLinus Torvalds 31341da177e4SLinus Torvaldsconfig MIPS32_COMPAT 313578aaf956SRalf Baechle bool 31361da177e4SLinus Torvalds 31371da177e4SLinus Torvaldsconfig COMPAT 31381da177e4SLinus Torvalds bool 31391da177e4SLinus Torvalds 314005e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT 314105e43966SAtsushi Nemoto bool 314205e43966SAtsushi Nemoto 31431da177e4SLinus Torvaldsconfig MIPS32_O32 31441da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 314578aaf956SRalf Baechle depends on 64BIT 314678aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 314778aaf956SRalf Baechle select COMPAT 314878aaf956SRalf Baechle select MIPS32_COMPAT 314978aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 31501da177e4SLinus Torvalds help 31511da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 31521da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 31531da177e4SLinus Torvalds existing binaries are in this format. 31541da177e4SLinus Torvalds 31551da177e4SLinus Torvalds If unsure, say Y. 31561da177e4SLinus Torvalds 31571da177e4SLinus Torvaldsconfig MIPS32_N32 31581da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3159c22eacfeSRalf Baechle depends on 64BIT 316078aaf956SRalf Baechle select COMPAT 316178aaf956SRalf Baechle select MIPS32_COMPAT 316278aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 31631da177e4SLinus Torvalds help 31641da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 31651da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 31661da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 31671da177e4SLinus Torvalds cases. 31681da177e4SLinus Torvalds 31691da177e4SLinus Torvalds If unsure, say N. 31701da177e4SLinus Torvalds 31711da177e4SLinus Torvaldsconfig BINFMT_ELF32 31721da177e4SLinus Torvalds bool 31731da177e4SLinus Torvalds default y if MIPS32_O32 || MIPS32_N32 3174f43edca7SRalf Baechle select ELFCORE 31751da177e4SLinus Torvalds 31762116245eSRalf Baechleendmenu 31771da177e4SLinus Torvalds 31782116245eSRalf Baechlemenu "Power management options" 3179952fa954SRodolfo Giometti 3180363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3181363c55caSWu Zhangjin def_bool y 31823f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3183363c55caSWu Zhangjin 3184f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3185f4cb5700SJohannes Berg def_bool y 31863f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3187f4cb5700SJohannes Berg 31882116245eSRalf Baechlesource "kernel/power/Kconfig" 3189952fa954SRodolfo Giometti 31901da177e4SLinus Torvaldsendmenu 31911da177e4SLinus Torvalds 31927a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 31937a998935SViresh Kumar bool 31947a998935SViresh Kumar 31957a998935SViresh Kumarmenu "CPU Power Management" 3196c095ebafSPaul Burton 3197c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 31987a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 31997a998935SViresh Kumarendif 32009726b43aSWu Zhangjin 3201c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3202c095ebafSPaul Burton 3203c095ebafSPaul Burtonendmenu 3204c095ebafSPaul Burton 3205d5950b43SSam Ravnborgsource "net/Kconfig" 3206d5950b43SSam Ravnborg 32071da177e4SLinus Torvaldssource "drivers/Kconfig" 32081da177e4SLinus Torvalds 320998cdee0eSRalf Baechlesource "drivers/firmware/Kconfig" 321098cdee0eSRalf Baechle 32111da177e4SLinus Torvaldssource "fs/Kconfig" 32121da177e4SLinus Torvalds 32131da177e4SLinus Torvaldssource "arch/mips/Kconfig.debug" 32141da177e4SLinus Torvalds 32151da177e4SLinus Torvaldssource "security/Kconfig" 32161da177e4SLinus Torvalds 32171da177e4SLinus Torvaldssource "crypto/Kconfig" 32181da177e4SLinus Torvalds 32191da177e4SLinus Torvaldssource "lib/Kconfig" 32202235a54dSSanjay Lal 32212235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3222