1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T if !64BIT 6ea6a3737SPaul Burton select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT 734c01e41SAlexander Lobakin select ARCH_HAS_FORTIFY_SOURCE 834c01e41SAlexander Lobakin select ARCH_HAS_KCOV 934c01e41SAlexander Lobakin select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI) 1012597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 111e35918aSHassan Naveed select ARCH_HAS_UBSAN_SANITIZE_ALL 128b3165e5SXingxing Su select ARCH_HAS_GCOV_PROFILE_ALL 13a8c0f1c6STiezhu Yang select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL 1412597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 151ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 1612597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 1725da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 180b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 199035bd29SAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 2012597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 21d3a4e0f1SAlexander Lobakin select ARCH_WANT_LD_ORPHAN_WARN 2210916706SShile Zhang select BUILDTIME_TABLE_SORT 2312597988SMatt Redfearn select CLONE_BACKWARDS 2457eeacedSPaul Burton select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1) 2512597988SMatt Redfearn select CPU_PM if CPU_IDLE 2612597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 2712597988SMatt Redfearn select GENERIC_CMOS_UPDATE 2812597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 2924640f23SVincenzo Frascino select GENERIC_GETTIMEOFDAY 30b962aeb0SPaul Burton select GENERIC_IOMAP 3112597988SMatt Redfearn select GENERIC_IRQ_PROBE 3212597988SMatt Redfearn select GENERIC_IRQ_SHOW 336630a8e5SChristoph Hellwig select GENERIC_ISA_DMA if EISA 34740129b3SAntony Pavlov select GENERIC_LIB_ASHLDI3 35740129b3SAntony Pavlov select GENERIC_LIB_ASHRDI3 36740129b3SAntony Pavlov select GENERIC_LIB_CMPDI2 37740129b3SAntony Pavlov select GENERIC_LIB_LSHRDI3 38740129b3SAntony Pavlov select GENERIC_LIB_UCMPDI2 3912597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 4012597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 4112597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 42446f062bSChristoph Hellwig select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT 4312597988SMatt Redfearn select HANDLE_DOMAIN_IRQ 44906d441fSPaul Burton select HAVE_ARCH_COMPILER_H 4512597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 4688547001SJason Wessel select HAVE_ARCH_KGDB 47109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 48109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 49490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 50c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 5145e03e62SDaniel Silsby select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES 522ff2b7ecSMasahiro Yamada select HAVE_ASM_MODVERSIONS 5336366e36SPaul Burton select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS 5412597988SMatt Redfearn select HAVE_CONTEXT_TRACKING 55490f561bSFrederic Weisbecker select HAVE_TIF_NOHZ 5664575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 5712597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 5812597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 5912597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 6012597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 6134c01e41SAlexander Lobakin select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2 6212597988SMatt Redfearn select HAVE_EXIT_THREAD 6367a929e0SChristoph Hellwig select HAVE_FAST_GUP 6412597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 6529c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 6612597988SMatt Redfearn select HAVE_FUNCTION_TRACER 6734c01e41SAlexander Lobakin select HAVE_GCC_PLUGINS 6834c01e41SAlexander Lobakin select HAVE_GENERIC_VDSO 6912597988SMatt Redfearn select HAVE_IDE 70b3a428b4SHassan Naveed select HAVE_IOREMAP_PROT 7112597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 7212597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 73c1bf207dSDavid Daney select HAVE_KPROBES 74c1bf207dSDavid Daney select HAVE_KRETPROBES 75c0436b50SPaul Burton select HAVE_LD_DEAD_CODE_DATA_ELIMINATION 76786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 7742a0bb3fSPetr Mladek select HAVE_NMI 7812597988SMatt Redfearn select HAVE_OPROFILE 7912597988SMatt Redfearn select HAVE_PERF_EVENTS 8008bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 819ea141adSPaul Burton select HAVE_RSEQ 8216c0f03fSHassan Naveed select HAVE_SPARSE_SYSCALL_NR 83d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 8412597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 85a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 8612597988SMatt Redfearn select IRQ_FORCED_THREADING 876630a8e5SChristoph Hellwig select ISA if EISA 8812597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 8934c01e41SAlexander Lobakin select MODULES_USE_ELF_RELA if MODULES && 64BIT 9012597988SMatt Redfearn select PERF_USE_VMALLOC 91981aa1d3SThomas Gleixner select PCI_MSI_ARCH_FALLBACKS if PCI_MSI 9205a0a344SArnd Bergmann select RTC_LIB 935e6e9852SChristoph Hellwig select SET_FS 9412597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 9512597988SMatt Redfearn select VIRT_TO_BUS 961da177e4SLinus Torvalds 97d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR 98d3991572SChristoph Hellwig bool 99d3991572SChristoph Hellwig 100c434b9f8SPaul Cercueilconfig MIPS_GENERIC 101c434b9f8SPaul Cercueil bool 102c434b9f8SPaul Cercueil 103f0f4a753SPaul Cercueilconfig MACH_INGENIC 104f0f4a753SPaul Cercueil bool 105f0f4a753SPaul Cercueil select SYS_SUPPORTS_32BIT_KERNEL 106f0f4a753SPaul Cercueil select SYS_SUPPORTS_LITTLE_ENDIAN 107f0f4a753SPaul Cercueil select SYS_SUPPORTS_ZBOOT 108f0f4a753SPaul Cercueil select DMA_NONCOHERENT 109f0f4a753SPaul Cercueil select IRQ_MIPS_CPU 110f0f4a753SPaul Cercueil select PINCTRL 111f0f4a753SPaul Cercueil select GPIOLIB 112f0f4a753SPaul Cercueil select COMMON_CLK 113f0f4a753SPaul Cercueil select GENERIC_IRQ_CHIP 114f0f4a753SPaul Cercueil select BUILTIN_DTB if MIPS_NO_APPENDED_DTB 115f0f4a753SPaul Cercueil select USE_OF 116f0f4a753SPaul Cercueil select CPU_SUPPORTS_CPUFREQ 117f0f4a753SPaul Cercueil select MIPS_EXTERNAL_TIMER 118f0f4a753SPaul Cercueil 1191da177e4SLinus Torvaldsmenu "Machine selection" 1201da177e4SLinus Torvalds 1215e83d430SRalf Baechlechoice 1225e83d430SRalf Baechle prompt "System type" 123c434b9f8SPaul Cercueil default MIPS_GENERIC_KERNEL 1241da177e4SLinus Torvalds 125c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL 126eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 127c434b9f8SPaul Cercueil select MIPS_GENERIC 128eed0eabdSPaul Burton select BOOT_RAW 129eed0eabdSPaul Burton select BUILTIN_DTB 130eed0eabdSPaul Burton select CEVT_R4K 131eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 132eed0eabdSPaul Burton select COMMON_CLK 133eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 13434c01e41SAlexander Lobakin select CPU_MIPSR2_IRQ_VI 135eed0eabdSPaul Burton select CSRC_R4K 136eed0eabdSPaul Burton select DMA_PERDEV_COHERENT 137eb01d42aSChristoph Hellwig select HAVE_PCI 138eed0eabdSPaul Burton select IRQ_MIPS_CPU 1390211d49eSPaul Burton select MIPS_AUTO_PFN_OFFSET 140eed0eabdSPaul Burton select MIPS_CPU_SCACHE 141eed0eabdSPaul Burton select MIPS_GIC 142eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 143eed0eabdSPaul Burton select NO_EXCEPT_FILL 144eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 145eed0eabdSPaul Burton select SMP_UP if SMP 146a3078e59SMatt Redfearn select SWAP_IO_SPACE 147eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 148eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 149eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 150eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 151eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 152eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 153eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 154eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 155eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 156eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 157eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 158eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 159eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 16034c01e41SAlexander Lobakin select SYS_SUPPORTS_MIPS_CPS 161eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 162eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 163eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 164c3e2ee65SPaul Cercueil select SYS_SUPPORTS_ZBOOT 16534c01e41SAlexander Lobakin select UHI_BOOT 1662e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1672e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1682e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1692e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1702e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1712e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 172eed0eabdSPaul Burton select USE_OF 173eed0eabdSPaul Burton help 174eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 175eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 176eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 177eed0eabdSPaul Burton Interface) specification. 178eed0eabdSPaul Burton 17942a4f17dSManuel Laussconfig MIPS_ALCHEMY 180c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 181d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 182f772cdb2SRalf Baechle select CEVT_R4K 183d7ea335cSSteven J. Hill select CSRC_R4K 18467e38cf2SRalf Baechle select IRQ_MIPS_CPU 18588e9a93cSManuel Lauss select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is 186d3991572SChristoph Hellwig select MIPS_FIXUP_BIGPHYS_ADDR if PCI 18742a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 18842a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 18942a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 190d30a2b47SLinus Walleij select GPIOLIB 1911b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 19247440229SManuel Lauss select COMMON_CLK 1931da177e4SLinus Torvalds 1947ca5dc14SFlorian Fainelliconfig AR7 1957ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 1967ca5dc14SFlorian Fainelli select BOOT_ELF32 1977ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 1987ca5dc14SFlorian Fainelli select CEVT_R4K 1997ca5dc14SFlorian Fainelli select CSRC_R4K 20067e38cf2SRalf Baechle select IRQ_MIPS_CPU 2017ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 2027ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 2037ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 2047ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 2057ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 2067ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 207377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2081b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 209d30a2b47SLinus Walleij select GPIOLIB 2107ca5dc14SFlorian Fainelli select VLYNQ 211bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 2127ca5dc14SFlorian Fainelli help 2137ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 2147ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 2157ca5dc14SFlorian Fainelli 21643cc739fSSergey Ryazanovconfig ATH25 21743cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 21843cc739fSSergey Ryazanov select CEVT_R4K 21943cc739fSSergey Ryazanov select CSRC_R4K 22043cc739fSSergey Ryazanov select DMA_NONCOHERENT 22167e38cf2SRalf Baechle select IRQ_MIPS_CPU 2221753e74eSSergey Ryazanov select IRQ_DOMAIN 22343cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 22443cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 22543cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 2268aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 22743cc739fSSergey Ryazanov help 22843cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 22943cc739fSSergey Ryazanov 230d4a67d9dSGabor Juhosconfig ATH79 231d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 232ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 233d4a67d9dSGabor Juhos select BOOT_RAW 234d4a67d9dSGabor Juhos select CEVT_R4K 235d4a67d9dSGabor Juhos select CSRC_R4K 236d4a67d9dSGabor Juhos select DMA_NONCOHERENT 237d30a2b47SLinus Walleij select GPIOLIB 238a08227a2SJohn Crispin select PINCTRL 239411520afSAlban Bedel select COMMON_CLK 24067e38cf2SRalf Baechle select IRQ_MIPS_CPU 241d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 242d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 243d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 244d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 245377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 246b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 24703c8c407SAlban Bedel select USE_OF 24853d473fcSAlban Bedel select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 249d4a67d9dSGabor Juhos help 250d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 251d4a67d9dSGabor Juhos 2525f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2535f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 25429906e1aSÁlvaro Fernández Rojas select ARCH_HAS_RESET_CONTROLLER 255d59098a0SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 256d59098a0SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 257d666cd02SKevin Cernekee select BOOT_RAW 258d666cd02SKevin Cernekee select NO_EXCEPT_FILL 259d666cd02SKevin Cernekee select USE_OF 260d666cd02SKevin Cernekee select CEVT_R4K 261d666cd02SKevin Cernekee select CSRC_R4K 262d666cd02SKevin Cernekee select SYNC_R4K 263d666cd02SKevin Cernekee select COMMON_CLK 264c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 26560b858f2SKevin Cernekee select BCM7038_L1_IRQ 26660b858f2SKevin Cernekee select BCM7120_L2_IRQ 26760b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 26867e38cf2SRalf Baechle select IRQ_MIPS_CPU 26960b858f2SKevin Cernekee select DMA_NONCOHERENT 270d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 27160b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 272d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 273d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 27460b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 27560b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 27660b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 277d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 278d666cd02SKevin Cernekee select SWAP_IO_SPACE 27960b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 28060b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 28160b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 28260b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2834dc4704cSJustin Chen select HARDIRQS_SW_RESEND 284d666cd02SKevin Cernekee help 2855f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2865f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2875f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2885f2d4459SKevin Cernekee must be set appropriately for your board. 289d666cd02SKevin Cernekee 2901c0c13ebSAurelien Jarnoconfig BCM47XX 291c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 292fe08f8c2SHauke Mehrtens select BOOT_RAW 29342f77542SRalf Baechle select CEVT_R4K 294940f6b48SRalf Baechle select CSRC_R4K 2951c0c13ebSAurelien Jarno select DMA_NONCOHERENT 296eb01d42aSChristoph Hellwig select HAVE_PCI 29767e38cf2SRalf Baechle select IRQ_MIPS_CPU 298314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 299dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 3001c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 3011c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 302377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 3036507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 30425e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 305e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 306c949c0bcSRafał Miłecki select GPIOLIB 307c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 308f6e734a8SRafał Miłecki select BCM47XX_NVRAM 3092ab71a02SRafał Miłecki select BCM47XX_SPROM 310dfe00495SMatt Redfearn select BCM47XX_SSB if !BCM47XX_BCMA 3111c0c13ebSAurelien Jarno help 3121c0c13ebSAurelien Jarno Support for BCM47XX based boards 3131c0c13ebSAurelien Jarno 314e7300d04SMaxime Bizonconfig BCM63XX 315e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 316ae8de61cSFlorian Fainelli select BOOT_RAW 317e7300d04SMaxime Bizon select CEVT_R4K 318e7300d04SMaxime Bizon select CSRC_R4K 319fc264022SJonas Gorski select SYNC_R4K 320e7300d04SMaxime Bizon select DMA_NONCOHERENT 32167e38cf2SRalf Baechle select IRQ_MIPS_CPU 322e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 323e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 324e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 325e7300d04SMaxime Bizon select SWAP_IO_SPACE 326d30a2b47SLinus Walleij select GPIOLIB 327af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 328c5af3c2dSJonas Gorski select CLKDEV_LOOKUP 329bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 330e7300d04SMaxime Bizon help 331e7300d04SMaxime Bizon Support for BCM63XX based boards 332e7300d04SMaxime Bizon 3331da177e4SLinus Torvaldsconfig MIPS_COBALT 3343fa986faSMartin Michlmayr bool "Cobalt Server" 33542f77542SRalf Baechle select CEVT_R4K 336940f6b48SRalf Baechle select CSRC_R4K 3371097c6acSYoichi Yuasa select CEVT_GT641XX 3381da177e4SLinus Torvalds select DMA_NONCOHERENT 339eb01d42aSChristoph Hellwig select FORCE_PCI 340d865bea4SRalf Baechle select I8253 3411da177e4SLinus Torvalds select I8259 34267e38cf2SRalf Baechle select IRQ_MIPS_CPU 343d5ab1a69SYoichi Yuasa select IRQ_GT641XX 344252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 3457cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 3460a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 347ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3480e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3495e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 350e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3511da177e4SLinus Torvalds 3521da177e4SLinus Torvaldsconfig MACH_DECSTATION 3533fa986faSMartin Michlmayr bool "DECstations" 3541da177e4SLinus Torvalds select BOOT_ELF32 3556457d9fcSYoichi Yuasa select CEVT_DS1287 35681d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3574247417dSYoichi Yuasa select CSRC_IOASIC 35881d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 35920d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 36020d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 36120d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3621da177e4SLinus Torvalds select DMA_NONCOHERENT 363ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 36467e38cf2SRalf Baechle select IRQ_MIPS_CPU 3657cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3667cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 367ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3687d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3695e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3701723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3711723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3721723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 373930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3745e83d430SRalf Baechle help 3751da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3761da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3771da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3781da177e4SLinus Torvalds 3791da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3801da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3811da177e4SLinus Torvalds 3821da177e4SLinus Torvalds DECstation 5000/50 3831da177e4SLinus Torvalds DECstation 5000/150 3841da177e4SLinus Torvalds DECstation 5000/260 3851da177e4SLinus Torvalds DECsystem 5900/260 3861da177e4SLinus Torvalds 3871da177e4SLinus Torvalds otherwise choose R3000. 3881da177e4SLinus Torvalds 3895e83d430SRalf Baechleconfig MACH_JAZZ 3903fa986faSMartin Michlmayr bool "Jazz family of machines" 39139b2d756SThomas Bogendoerfer select ARC_MEMORY 39239b2d756SThomas Bogendoerfer select ARC_PROMLIB 393a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 3947a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 3952f9237d4SChristoph Hellwig select DMA_OPS 3960e2794b0SRalf Baechle select FW_ARC 3970e2794b0SRalf Baechle select FW_ARC32 3985e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 39942f77542SRalf Baechle select CEVT_R4K 400940f6b48SRalf Baechle select CSRC_R4K 401e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 4025e83d430SRalf Baechle select GENERIC_ISA_DMA 4038a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 40467e38cf2SRalf Baechle select IRQ_MIPS_CPU 405d865bea4SRalf Baechle select I8253 4065e83d430SRalf Baechle select I8259 4075e83d430SRalf Baechle select ISA 4087cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 4095e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 4107d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 4111723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 4121da177e4SLinus Torvalds help 4135e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 4145e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 415692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 4165e83d430SRalf Baechle Olivetti M700-10 workstations. 4175e83d430SRalf Baechle 418f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC 419de361e8bSPaul Burton bool "Ingenic SoC based machines" 420f0f4a753SPaul Cercueil select MIPS_GENERIC 421f0f4a753SPaul Cercueil select MACH_INGENIC 422f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 4235ebabe59SLars-Peter Clausen 424171bb2f1SJohn Crispinconfig LANTIQ 425171bb2f1SJohn Crispin bool "Lantiq based platforms" 426171bb2f1SJohn Crispin select DMA_NONCOHERENT 42767e38cf2SRalf Baechle select IRQ_MIPS_CPU 428171bb2f1SJohn Crispin select CEVT_R4K 429171bb2f1SJohn Crispin select CSRC_R4K 430171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 431171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 432171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 433171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 434377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 435171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 436f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 437171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 438d30a2b47SLinus Walleij select GPIOLIB 439171bb2f1SJohn Crispin select SWAP_IO_SPACE 440171bb2f1SJohn Crispin select BOOT_RAW 441287e3f3fSJohn Crispin select CLKDEV_LOOKUP 442bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 443a0392222SJohn Crispin select USE_OF 4443f8c50c9SJohn Crispin select PINCTRL 4453f8c50c9SJohn Crispin select PINCTRL_LANTIQ 446c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 447c530781cSJohn Crispin select RESET_CONTROLLER 448171bb2f1SJohn Crispin 44930ad29bbSHuacai Chenconfig MACH_LOONGSON32 450caed1d1bSHuacai Chen bool "Loongson 32-bit family of machines" 451c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 452ade299d8SYoichi Yuasa help 45330ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 45485749d24SWu Zhangjin 45530ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 45630ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 45730ad29bbSHuacai Chen Sciences (CAS). 458ade299d8SYoichi Yuasa 45971e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF 46071e2f4ddSJiaxun Yang bool "Loongson-2E/F family of machines" 461ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 462ca585cf9SKelvin Cheung help 46371e2f4ddSJiaxun Yang This enables the support of early Loongson-2E/F family of machines. 464ca585cf9SKelvin Cheung 46571e2f4ddSJiaxun Yangconfig MACH_LOONGSON64 466caed1d1bSHuacai Chen bool "Loongson 64-bit family of machines" 4676fbde6b4SJiaxun Yang select ARCH_SPARSEMEM_ENABLE 4686fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_PARPORT 4696fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_SERIO 4706fbde6b4SJiaxun Yang select GENERIC_ISA_DMA_SUPPORT_BROKEN 4716fbde6b4SJiaxun Yang select BOOT_ELF32 4726fbde6b4SJiaxun Yang select BOARD_SCACHE 4736fbde6b4SJiaxun Yang select CSRC_R4K 4746fbde6b4SJiaxun Yang select CEVT_R4K 4756fbde6b4SJiaxun Yang select CPU_HAS_WB 4766fbde6b4SJiaxun Yang select FORCE_PCI 4776fbde6b4SJiaxun Yang select ISA 4786fbde6b4SJiaxun Yang select I8259 4796fbde6b4SJiaxun Yang select IRQ_MIPS_CPU 4807d6d2837SJiaxun Yang select NO_EXCEPT_FILL 4815125bfeeSTiezhu Yang select NR_CPUS_DEFAULT_64 4826fbde6b4SJiaxun Yang select USE_GENERIC_EARLY_PRINTK_8250 4836423e59aSJiaxun Yang select PCI_DRIVERS_GENERIC 4846fbde6b4SJiaxun Yang select SYS_HAS_CPU_LOONGSON64 4856fbde6b4SJiaxun Yang select SYS_HAS_EARLY_PRINTK 4866fbde6b4SJiaxun Yang select SYS_SUPPORTS_SMP 4876fbde6b4SJiaxun Yang select SYS_SUPPORTS_HOTPLUG_CPU 4886fbde6b4SJiaxun Yang select SYS_SUPPORTS_NUMA 4896fbde6b4SJiaxun Yang select SYS_SUPPORTS_64BIT_KERNEL 4906fbde6b4SJiaxun Yang select SYS_SUPPORTS_HIGHMEM 4916fbde6b4SJiaxun Yang select SYS_SUPPORTS_LITTLE_ENDIAN 49271e2f4ddSJiaxun Yang select SYS_SUPPORTS_ZBOOT 493a307a4ceSJinyang He select SYS_SUPPORTS_RELOCATABLE 4946fbde6b4SJiaxun Yang select ZONE_DMA32 49587fcfa7bSJiaxun Yang select COMMON_CLK 49687fcfa7bSJiaxun Yang select USE_OF 49787fcfa7bSJiaxun Yang select BUILTIN_DTB 49839c1485cSHuacai Chen select PCI_HOST_GENERIC 49971e2f4ddSJiaxun Yang help 500caed1d1bSHuacai Chen This enables the support of Loongson-2/3 family of machines. 501caed1d1bSHuacai Chen 502caed1d1bSHuacai Chen Loongson-2 and Loongson-3 are 64-bit general-purpose processors with 503caed1d1bSHuacai Chen GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E 504caed1d1bSHuacai Chen and Loongson-2F which will be removed), developed by the Institute 505caed1d1bSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS). 506ca585cf9SKelvin Cheung 5076a438309SAndrew Brestickerconfig MACH_PISTACHIO 5086a438309SAndrew Bresticker bool "IMG Pistachio SoC based boards" 5096a438309SAndrew Bresticker select BOOT_ELF32 5106a438309SAndrew Bresticker select BOOT_RAW 5116a438309SAndrew Bresticker select CEVT_R4K 5126a438309SAndrew Bresticker select CLKSRC_MIPS_GIC 5136a438309SAndrew Bresticker select COMMON_CLK 5146a438309SAndrew Bresticker select CSRC_R4K 515645c7827SZubair Lutfullah Kakakhel select DMA_NONCOHERENT 516d30a2b47SLinus Walleij select GPIOLIB 51767e38cf2SRalf Baechle select IRQ_MIPS_CPU 5186a438309SAndrew Bresticker select MFD_SYSCON 5196a438309SAndrew Bresticker select MIPS_CPU_SCACHE 5206a438309SAndrew Bresticker select MIPS_GIC 5216a438309SAndrew Bresticker select PINCTRL 5226a438309SAndrew Bresticker select REGULATOR 5236a438309SAndrew Bresticker select SYS_HAS_CPU_MIPS32_R2 5246a438309SAndrew Bresticker select SYS_SUPPORTS_32BIT_KERNEL 5256a438309SAndrew Bresticker select SYS_SUPPORTS_LITTLE_ENDIAN 5266a438309SAndrew Bresticker select SYS_SUPPORTS_MIPS_CPS 5276a438309SAndrew Bresticker select SYS_SUPPORTS_MULTITHREADING 52841cc07beSMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 5296a438309SAndrew Bresticker select SYS_SUPPORTS_ZBOOT 530018f62eeSEzequiel Garcia select SYS_HAS_EARLY_PRINTK 531018f62eeSEzequiel Garcia select USE_GENERIC_EARLY_PRINTK_8250 5326a438309SAndrew Bresticker select USE_OF 5336a438309SAndrew Bresticker help 5346a438309SAndrew Bresticker This enables support for the IMG Pistachio SoC platform. 5356a438309SAndrew Bresticker 5361da177e4SLinus Torvaldsconfig MIPS_MALTA 5373fa986faSMartin Michlmayr bool "MIPS Malta board" 53861ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 539a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 5407a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 5411da177e4SLinus Torvalds select BOOT_ELF32 542fa71c960SRalf Baechle select BOOT_RAW 543e8823d26SPaul Burton select BUILTIN_DTB 54442f77542SRalf Baechle select CEVT_R4K 545fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 54642b002abSGuenter Roeck select COMMON_CLK 54747bf2b03SMaksym Kokhan select CSRC_R4K 548885014bcSFelix Fietkau select DMA_MAYBE_COHERENT 5491da177e4SLinus Torvalds select GENERIC_ISA_DMA 5508a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 551eb01d42aSChristoph Hellwig select HAVE_PCI 552d865bea4SRalf Baechle select I8253 5531da177e4SLinus Torvalds select I8259 55447bf2b03SMaksym Kokhan select IRQ_MIPS_CPU 5555e83d430SRalf Baechle select MIPS_BONITO64 5569318c51aSChris Dearman select MIPS_CPU_SCACHE 55747bf2b03SMaksym Kokhan select MIPS_GIC 558a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 5595e83d430SRalf Baechle select MIPS_MSC 56047bf2b03SMaksym Kokhan select PCI_GT64XXX_PCI0 561ecafe3e9SPaul Burton select SMP_UP if SMP 5621da177e4SLinus Torvalds select SWAP_IO_SPACE 5637cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5647cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 565bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 566c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 567575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5687cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5695d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 570575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5717cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5727cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 573ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 574ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5755e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 576c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5775e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 578424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 57947bf2b03SMaksym Kokhan select SYS_SUPPORTS_MIPS16 5800365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 581e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 582f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 58347bf2b03SMaksym Kokhan select SYS_SUPPORTS_RELOCATABLE 5849693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 585f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 5861b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 587e8823d26SPaul Burton select USE_OF 588886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 589abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 5901da177e4SLinus Torvalds help 591f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5921da177e4SLinus Torvalds board. 5931da177e4SLinus Torvalds 5942572f00dSJoshua Hendersonconfig MACH_PIC32 5952572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5962572f00dSJoshua Henderson help 5972572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 5982572f00dSJoshua Henderson 5992572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 6002572f00dSJoshua Henderson microcontrollers. 6012572f00dSJoshua Henderson 6025e83d430SRalf Baechleconfig MACH_VR41XX 60374142d65SYoichi Yuasa bool "NEC VR4100 series based machines" 60442f77542SRalf Baechle select CEVT_R4K 605940f6b48SRalf Baechle select CSRC_R4K 6067cf8053bSRalf Baechle select SYS_HAS_CPU_VR41XX 607377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 608d30a2b47SLinus Walleij select GPIOLIB 6095e83d430SRalf Baechle 610ae2b5bb6SJohn Crispinconfig RALINK 611ae2b5bb6SJohn Crispin bool "Ralink based machines" 612ae2b5bb6SJohn Crispin select CEVT_R4K 613ae2b5bb6SJohn Crispin select CSRC_R4K 614ae2b5bb6SJohn Crispin select BOOT_RAW 615ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 61667e38cf2SRalf Baechle select IRQ_MIPS_CPU 617ae2b5bb6SJohn Crispin select USE_OF 618ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 619ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 620ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 621ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 622377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 6231f0400d0SChuanhong Guo select SYS_SUPPORTS_ZBOOT 624ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 625ae2b5bb6SJohn Crispin select CLKDEV_LOOKUP 6262a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6272a153f1cSJohn Crispin select RESET_CONTROLLER 628ae2b5bb6SJohn Crispin 6291da177e4SLinus Torvaldsconfig SGI_IP22 6303fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 631c0de00b2SThomas Bogendoerfer select ARC_MEMORY 63239b2d756SThomas Bogendoerfer select ARC_PROMLIB 6330e2794b0SRalf Baechle select FW_ARC 6340e2794b0SRalf Baechle select FW_ARC32 6357a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 6361da177e4SLinus Torvalds select BOOT_ELF32 63742f77542SRalf Baechle select CEVT_R4K 638940f6b48SRalf Baechle select CSRC_R4K 639e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6401da177e4SLinus Torvalds select DMA_NONCOHERENT 6416630a8e5SChristoph Hellwig select HAVE_EISA 642d865bea4SRalf Baechle select I8253 64368de4803SThomas Bogendoerfer select I8259 6441da177e4SLinus Torvalds select IP22_CPU_SCACHE 64567e38cf2SRalf Baechle select IRQ_MIPS_CPU 646aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 647e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 648e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 64936e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 650e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 651e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 652e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6531da177e4SLinus Torvalds select SWAP_IO_SPACE 6547cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6557cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 656c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 657ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 658ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6595e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 660802b8362SThomas Bogendoerfer select WAR_R4600_V1_INDEX_ICACHEOP 6615e5b6527SThomas Bogendoerfer select WAR_R4600_V1_HIT_CACHEOP 66244def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 663930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6641da177e4SLinus Torvalds help 6651da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 6661da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 6671da177e4SLinus Torvalds that runs on these, say Y here. 6681da177e4SLinus Torvalds 6691da177e4SLinus Torvaldsconfig SGI_IP27 6703fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 67154aed4ddSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 672397dc00eSMike Rapoport select ARCH_SPARSEMEM_ENABLE 6730e2794b0SRalf Baechle select FW_ARC 6740e2794b0SRalf Baechle select FW_ARC64 675e9422427SThomas Bogendoerfer select ARC_CMDLINE_ONLY 6765e83d430SRalf Baechle select BOOT_ELF64 677e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 67836a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 679eb01d42aSChristoph Hellwig select HAVE_PCI 68069a07a41SThomas Bogendoerfer select IRQ_MIPS_CPU 681e6308b6dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 682130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 683a57140e9SThomas Bogendoerfer select PCI_DRIVERS_GENERIC 684a57140e9SThomas Bogendoerfer select PCI_XTALK_BRIDGE 6857cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 686ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6875e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 688d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 6891a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 690256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 691930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6926c86a302SMike Rapoport select NUMA 6931da177e4SLinus Torvalds help 6941da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 6951da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 6961da177e4SLinus Torvalds here. 6971da177e4SLinus Torvalds 698e2defae5SThomas Bogendoerferconfig SGI_IP28 6997d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 700c0de00b2SThomas Bogendoerfer select ARC_MEMORY 70139b2d756SThomas Bogendoerfer select ARC_PROMLIB 7020e2794b0SRalf Baechle select FW_ARC 7030e2794b0SRalf Baechle select FW_ARC64 7047a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 705e2defae5SThomas Bogendoerfer select BOOT_ELF64 706e2defae5SThomas Bogendoerfer select CEVT_R4K 707e2defae5SThomas Bogendoerfer select CSRC_R4K 708e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 709e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 710e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 71167e38cf2SRalf Baechle select IRQ_MIPS_CPU 7126630a8e5SChristoph Hellwig select HAVE_EISA 713e2defae5SThomas Bogendoerfer select I8253 714e2defae5SThomas Bogendoerfer select I8259 715e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 716e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 7175b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 718e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 719e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 720e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 721e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 722e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 723c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 724e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 725e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 726256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 727dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 728e2defae5SThomas Bogendoerfer help 729e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 730e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 731e2defae5SThomas Bogendoerfer 7327505576dSThomas Bogendoerferconfig SGI_IP30 7337505576dSThomas Bogendoerfer bool "SGI IP30 (Octane/Octane2)" 7347505576dSThomas Bogendoerfer select ARCH_HAS_PHYS_TO_DMA 7357505576dSThomas Bogendoerfer select FW_ARC 7367505576dSThomas Bogendoerfer select FW_ARC64 7377505576dSThomas Bogendoerfer select BOOT_ELF64 7387505576dSThomas Bogendoerfer select CEVT_R4K 7397505576dSThomas Bogendoerfer select CSRC_R4K 7407505576dSThomas Bogendoerfer select SYNC_R4K if SMP 7417505576dSThomas Bogendoerfer select ZONE_DMA32 7427505576dSThomas Bogendoerfer select HAVE_PCI 7437505576dSThomas Bogendoerfer select IRQ_MIPS_CPU 7447505576dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 7457505576dSThomas Bogendoerfer select NR_CPUS_DEFAULT_2 7467505576dSThomas Bogendoerfer select PCI_DRIVERS_GENERIC 7477505576dSThomas Bogendoerfer select PCI_XTALK_BRIDGE 7487505576dSThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 7497505576dSThomas Bogendoerfer select SYS_HAS_CPU_R10000 7507505576dSThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 7517505576dSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 7527505576dSThomas Bogendoerfer select SYS_SUPPORTS_SMP 753256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 7547505576dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 7557505576dSThomas Bogendoerfer select ARC_MEMORY 7567505576dSThomas Bogendoerfer help 7577505576dSThomas Bogendoerfer These are the SGI Octane and Octane2 graphics workstations. To 7587505576dSThomas Bogendoerfer compile a Linux kernel that runs on these, say Y here. 7597505576dSThomas Bogendoerfer 7601da177e4SLinus Torvaldsconfig SGI_IP32 761cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 76239b2d756SThomas Bogendoerfer select ARC_MEMORY 76339b2d756SThomas Bogendoerfer select ARC_PROMLIB 76403df8229SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 7650e2794b0SRalf Baechle select FW_ARC 7660e2794b0SRalf Baechle select FW_ARC32 7671da177e4SLinus Torvalds select BOOT_ELF32 76842f77542SRalf Baechle select CEVT_R4K 769940f6b48SRalf Baechle select CSRC_R4K 7701da177e4SLinus Torvalds select DMA_NONCOHERENT 771eb01d42aSChristoph Hellwig select HAVE_PCI 77267e38cf2SRalf Baechle select IRQ_MIPS_CPU 7731da177e4SLinus Torvalds select R5000_CPU_SCACHE 7741da177e4SLinus Torvalds select RM7000_CPU_SCACHE 7757cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 7767cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 7777cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 778dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 779ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7805e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 781886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 7821da177e4SLinus Torvalds help 7831da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 7841da177e4SLinus Torvalds 785ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 786ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 7875e83d430SRalf Baechle select BOOT_ELF32 7885e83d430SRalf Baechle select SIBYTE_BCM1120 7895e83d430SRalf Baechle select SWAP_IO_SPACE 7907cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7915e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7925e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7935e83d430SRalf Baechle 794ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 795ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 7965e83d430SRalf Baechle select BOOT_ELF32 7975e83d430SRalf Baechle select SIBYTE_BCM1120 7985e83d430SRalf Baechle select SWAP_IO_SPACE 7997cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8005e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8015e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8025e83d430SRalf Baechle 8035e83d430SRalf Baechleconfig SIBYTE_CRHONE 8043fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 8055e83d430SRalf Baechle select BOOT_ELF32 8065e83d430SRalf Baechle select SIBYTE_BCM1125 8075e83d430SRalf Baechle select SWAP_IO_SPACE 8087cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8095e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8105e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8115e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8125e83d430SRalf Baechle 813ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 814ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 815ade299d8SYoichi Yuasa select BOOT_ELF32 816ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 817ade299d8SYoichi Yuasa select SWAP_IO_SPACE 818ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 819ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 820ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 821ade299d8SYoichi Yuasa 822ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 823ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 824ade299d8SYoichi Yuasa select BOOT_ELF32 825fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 826ade299d8SYoichi Yuasa select SIBYTE_SB1250 827ade299d8SYoichi Yuasa select SWAP_IO_SPACE 828ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 829ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 830ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 831ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 832cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 833e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 834ade299d8SYoichi Yuasa 835ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 836ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 837ade299d8SYoichi Yuasa select BOOT_ELF32 838fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 839ade299d8SYoichi Yuasa select SIBYTE_SB1250 840ade299d8SYoichi Yuasa select SWAP_IO_SPACE 841ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 842ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 843ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 844ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 845756d6d83SMaciej W. Rozycki select ZONE_DMA32 if 64BIT 846ade299d8SYoichi Yuasa 847ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 848ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 849ade299d8SYoichi Yuasa select BOOT_ELF32 850ade299d8SYoichi Yuasa select SIBYTE_SB1250 851ade299d8SYoichi Yuasa select SWAP_IO_SPACE 852ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 853ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 854ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 855e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 856ade299d8SYoichi Yuasa 857ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 858ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 859ade299d8SYoichi Yuasa select BOOT_ELF32 860ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 861ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 862ade299d8SYoichi Yuasa select SWAP_IO_SPACE 863ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 864ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 865651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 866ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 867cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 868e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 869ade299d8SYoichi Yuasa 87014b36af4SThomas Bogendoerferconfig SNI_RM 87114b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 87239b2d756SThomas Bogendoerfer select ARC_MEMORY 87339b2d756SThomas Bogendoerfer select ARC_PROMLIB 8740e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 8750e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 876aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 8775e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 878a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 8797a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 8805e83d430SRalf Baechle select BOOT_ELF32 88142f77542SRalf Baechle select CEVT_R4K 882940f6b48SRalf Baechle select CSRC_R4K 883e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 8845e83d430SRalf Baechle select DMA_NONCOHERENT 8855e83d430SRalf Baechle select GENERIC_ISA_DMA 8866630a8e5SChristoph Hellwig select HAVE_EISA 8878a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 888eb01d42aSChristoph Hellwig select HAVE_PCI 88967e38cf2SRalf Baechle select IRQ_MIPS_CPU 890d865bea4SRalf Baechle select I8253 8915e83d430SRalf Baechle select I8259 8925e83d430SRalf Baechle select ISA 893564c836fSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_6 8944a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 8957cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 8964a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 897c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 8984a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 89936a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 900ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 9017d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 9024a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 9035e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 9045e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 90544def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 9061da177e4SLinus Torvalds help 90714b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 90814b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 9095e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 9105e83d430SRalf Baechle support this machine type. 9111da177e4SLinus Torvalds 912edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX 913edcaf1a6SAtsushi Nemoto bool "Toshiba TX39 series based machines" 9145e83d430SRalf Baechle 915edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 916edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 91724a1c023SThomas Bogendoerfer select WAR_TX49XX_ICACHE_INDEX_INV 91823fbee9dSRalf Baechle 91973b4390fSRalf Baechleconfig MIKROTIK_RB532 92073b4390fSRalf Baechle bool "Mikrotik RB532 boards" 92173b4390fSRalf Baechle select CEVT_R4K 92273b4390fSRalf Baechle select CSRC_R4K 92373b4390fSRalf Baechle select DMA_NONCOHERENT 924eb01d42aSChristoph Hellwig select HAVE_PCI 92567e38cf2SRalf Baechle select IRQ_MIPS_CPU 92673b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 92773b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 92873b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 92973b4390fSRalf Baechle select SWAP_IO_SPACE 93073b4390fSRalf Baechle select BOOT_RAW 931d30a2b47SLinus Walleij select GPIOLIB 932930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 93373b4390fSRalf Baechle help 93473b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 93573b4390fSRalf Baechle based on the IDT RC32434 SoC. 93673b4390fSRalf Baechle 9379ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 9389ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 939a86c7f72SDavid Daney select CEVT_R4K 940ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 9411753d50cSChristoph Hellwig select HAVE_RAPIDIO 942d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 943a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 944a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 945f65aad41SRalf Baechle select EDAC_SUPPORT 946b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 94773569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 94873569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 949a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 9505e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 951eb01d42aSChristoph Hellwig select HAVE_PCI 95278bdbbacSMasahiro Yamada select HAVE_PLAT_DELAY 95378bdbbacSMasahiro Yamada select HAVE_PLAT_FW_INIT_CMDLINE 95478bdbbacSMasahiro Yamada select HAVE_PLAT_MEMCPY 955f00e001eSDavid Daney select ZONE_DMA32 956465aaed0SDavid Daney select HOLES_IN_ZONE 957d30a2b47SLinus Walleij select GPIOLIB 9586e511163SDavid Daney select USE_OF 9596e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9606e511163SDavid Daney select SYS_SUPPORTS_SMP 9617820b84bSDavid Daney select NR_CPUS_DEFAULT_64 9627820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 963e326479fSAndrew Bresticker select BUILTIN_DTB 9648c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 96509230cbcSChristoph Hellwig select SWIOTLB 9663ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 967a86c7f72SDavid Daney help 968a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 969a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 970a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 971a86c7f72SDavid Daney Some of the supported boards are: 972a86c7f72SDavid Daney EBT3000 973a86c7f72SDavid Daney EBH3000 974a86c7f72SDavid Daney EBH3100 975a86c7f72SDavid Daney Thunder 976a86c7f72SDavid Daney Kodama 977a86c7f72SDavid Daney Hikari 978a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 979a86c7f72SDavid Daney 9807f058e85SJayachandran Cconfig NLM_XLR_BOARD 9817f058e85SJayachandran C bool "Netlogic XLR/XLS based systems" 9827f058e85SJayachandran C select BOOT_ELF32 9837f058e85SJayachandran C select NLM_COMMON 9847f058e85SJayachandran C select SYS_HAS_CPU_XLR 9857f058e85SJayachandran C select SYS_SUPPORTS_SMP 986eb01d42aSChristoph Hellwig select HAVE_PCI 9877f058e85SJayachandran C select SWAP_IO_SPACE 9887f058e85SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9897f058e85SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 990d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 9917f058e85SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9927f058e85SJayachandran C select SYS_SUPPORTS_HIGHMEM 9937f058e85SJayachandran C select NR_CPUS_DEFAULT_32 9947f058e85SJayachandran C select CEVT_R4K 9957f058e85SJayachandran C select CSRC_R4K 99667e38cf2SRalf Baechle select IRQ_MIPS_CPU 997b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9987f058e85SJayachandran C select SYNC_R4K 9997f058e85SJayachandran C select SYS_HAS_EARLY_PRINTK 10008f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 10018f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 10027f058e85SJayachandran C help 10037f058e85SJayachandran C Support for systems based on Netlogic XLR and XLS processors. 10047f058e85SJayachandran C Say Y here if you have a XLR or XLS based board. 10057f058e85SJayachandran C 10061c773ea4SJayachandran Cconfig NLM_XLP_BOARD 10071c773ea4SJayachandran C bool "Netlogic XLP based systems" 10081c773ea4SJayachandran C select BOOT_ELF32 10091c773ea4SJayachandran C select NLM_COMMON 10101c773ea4SJayachandran C select SYS_HAS_CPU_XLP 10111c773ea4SJayachandran C select SYS_SUPPORTS_SMP 1012eb01d42aSChristoph Hellwig select HAVE_PCI 10131c773ea4SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 10141c773ea4SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 1015d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1016d30a2b47SLinus Walleij select GPIOLIB 10171c773ea4SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 10181c773ea4SJayachandran C select SYS_SUPPORTS_LITTLE_ENDIAN 10191c773ea4SJayachandran C select SYS_SUPPORTS_HIGHMEM 10201c773ea4SJayachandran C select NR_CPUS_DEFAULT_32 10211c773ea4SJayachandran C select CEVT_R4K 10221c773ea4SJayachandran C select CSRC_R4K 102367e38cf2SRalf Baechle select IRQ_MIPS_CPU 1024b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 10251c773ea4SJayachandran C select SYNC_R4K 10261c773ea4SJayachandran C select SYS_HAS_EARLY_PRINTK 10272f6528e1SJayachandran C select USE_OF 10288f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 10298f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 10301c773ea4SJayachandran C help 10311c773ea4SJayachandran C This board is based on Netlogic XLP Processor. 10321c773ea4SJayachandran C Say Y here if you have a XLP based board. 10331c773ea4SJayachandran C 10341da177e4SLinus Torvaldsendchoice 10351da177e4SLinus Torvalds 1036e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 10373b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 1038d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 1039a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 1040e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 10418945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 1042eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 1043a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig" 10445e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 10458ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 10462572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1047af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig" 1048ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 104929c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 105038b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 105122b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 10525e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig" 1053a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 105471e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig" 105530ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 105630ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 10577f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig" 105838b18f72SRalf Baechle 10595e83d430SRalf Baechleendmenu 10605e83d430SRalf Baechle 10613c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 10623c9ee7efSAkinobu Mita bool 10633c9ee7efSAkinobu Mita default y 10643c9ee7efSAkinobu Mita 10651da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 10661da177e4SLinus Torvalds bool 10671da177e4SLinus Torvalds default y 10681da177e4SLinus Torvalds 1069ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 10701cc89038SAtsushi Nemoto bool 10711cc89038SAtsushi Nemoto default y 10721cc89038SAtsushi Nemoto 10731da177e4SLinus Torvalds# 10741da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 10751da177e4SLinus Torvalds# 10760e2794b0SRalf Baechleconfig FW_ARC 10771da177e4SLinus Torvalds bool 10781da177e4SLinus Torvalds 107961ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 108061ed242dSRalf Baechle bool 108161ed242dSRalf Baechle 10829267a30dSMarc St-Jeanconfig BOOT_RAW 10839267a30dSMarc St-Jean bool 10849267a30dSMarc St-Jean 1085217dd11eSRalf Baechleconfig CEVT_BCM1480 1086217dd11eSRalf Baechle bool 1087217dd11eSRalf Baechle 10886457d9fcSYoichi Yuasaconfig CEVT_DS1287 10896457d9fcSYoichi Yuasa bool 10906457d9fcSYoichi Yuasa 10911097c6acSYoichi Yuasaconfig CEVT_GT641XX 10921097c6acSYoichi Yuasa bool 10931097c6acSYoichi Yuasa 109442f77542SRalf Baechleconfig CEVT_R4K 109542f77542SRalf Baechle bool 109642f77542SRalf Baechle 1097217dd11eSRalf Baechleconfig CEVT_SB1250 1098217dd11eSRalf Baechle bool 1099217dd11eSRalf Baechle 1100229f773eSAtsushi Nemotoconfig CEVT_TXX9 1101229f773eSAtsushi Nemoto bool 1102229f773eSAtsushi Nemoto 1103217dd11eSRalf Baechleconfig CSRC_BCM1480 1104217dd11eSRalf Baechle bool 1105217dd11eSRalf Baechle 11064247417dSYoichi Yuasaconfig CSRC_IOASIC 11074247417dSYoichi Yuasa bool 11084247417dSYoichi Yuasa 1109940f6b48SRalf Baechleconfig CSRC_R4K 111038586428SSerge Semin select CLOCKSOURCE_WATCHDOG if CPU_FREQ 1111940f6b48SRalf Baechle bool 1112940f6b48SRalf Baechle 1113217dd11eSRalf Baechleconfig CSRC_SB1250 1114217dd11eSRalf Baechle bool 1115217dd11eSRalf Baechle 1116a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1117a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1118a7f4df4eSAlex Smith 1119a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1120d30a2b47SLinus Walleij select GPIOLIB 1121a9aec7feSAtsushi Nemoto bool 1122a9aec7feSAtsushi Nemoto 11230e2794b0SRalf Baechleconfig FW_CFE 1124df78b5c8SAurelien Jarno bool 1125df78b5c8SAurelien Jarno 112640e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 112740e084a5SRalf Baechle bool 112840e084a5SRalf Baechle 1129885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT 1130f3ecc0ffSChristoph Hellwig select ARCH_HAS_DMA_COHERENCE_H 1131885014bcSFelix Fietkau select DMA_NONCOHERENT 1132885014bcSFelix Fietkau bool 1133885014bcSFelix Fietkau 113420d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 113520d33064SPaul Burton bool 1136347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 11375748e1b3SChristoph Hellwig select DMA_NONCOHERENT 113820d33064SPaul Burton 11391da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 11401da177e4SLinus Torvalds bool 1141db91427bSChristoph Hellwig # 1142db91427bSChristoph Hellwig # MIPS allows mixing "slightly different" Cacheability and Coherency 1143db91427bSChristoph Hellwig # Attribute bits. It is believed that the uncached access through 1144db91427bSChristoph Hellwig # KSEG1 and the implementation specific "uncached accelerated" used 1145db91427bSChristoph Hellwig # by pgprot_writcombine can be mixed, and the latter sometimes provides 1146db91427bSChristoph Hellwig # significant advantages. 1147db91427bSChristoph Hellwig # 1148419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE 1149fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_PREP_COHERENT 1150f8c55dc6SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1151fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_SET_UNCACHED 115234dc0ea6SChristoph Hellwig select DMA_NONCOHERENT_MMAP 115334dc0ea6SChristoph Hellwig select NEED_DMA_MAP_STATE 11544ce588cdSRalf Baechle 115536a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11561da177e4SLinus Torvalds bool 11571da177e4SLinus Torvalds 11581b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1159dbb74540SRalf Baechle bool 1160dbb74540SRalf Baechle 11611da177e4SLinus Torvaldsconfig MIPS_BONITO64 11621da177e4SLinus Torvalds bool 11631da177e4SLinus Torvalds 11641da177e4SLinus Torvaldsconfig MIPS_MSC 11651da177e4SLinus Torvalds bool 11661da177e4SLinus Torvalds 116739b8d525SRalf Baechleconfig SYNC_R4K 116839b8d525SRalf Baechle bool 116939b8d525SRalf Baechle 1170ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1171d388d685SMaciej W. Rozycki def_bool n 1172d388d685SMaciej W. Rozycki 11734e0748f5SMarkos Chandrasconfig GENERIC_CSUM 117418d84e2eSAlexander Lobakin def_bool CPU_NO_LOAD_STORE_LR 11754e0748f5SMarkos Chandras 11768313da30SRalf Baechleconfig GENERIC_ISA_DMA 11778313da30SRalf Baechle bool 11788313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1179a35bee8aSNamhyung Kim select ISA_DMA_API 11808313da30SRalf Baechle 1181aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1182aa414dffSRalf Baechle bool 11838313da30SRalf Baechle select GENERIC_ISA_DMA 1184aa414dffSRalf Baechle 118578bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY 118678bdbbacSMasahiro Yamada bool 118778bdbbacSMasahiro Yamada 118878bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE 118978bdbbacSMasahiro Yamada bool 119078bdbbacSMasahiro Yamada 119178bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY 119278bdbbacSMasahiro Yamada bool 119378bdbbacSMasahiro Yamada 1194a35bee8aSNamhyung Kimconfig ISA_DMA_API 1195a35bee8aSNamhyung Kim bool 1196a35bee8aSNamhyung Kim 1197465aaed0SDavid Daneyconfig HOLES_IN_ZONE 1198465aaed0SDavid Daney bool 1199465aaed0SDavid Daney 12008c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 12018c530ea3SMatt Redfearn bool 12028c530ea3SMatt Redfearn help 12038c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 12048c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 12058c530ea3SMatt Redfearn to allow access to command line and entropy sources. 12068c530ea3SMatt Redfearn 1207f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT 1208f381bf6dSDavid Daney def_bool y 1209f381bf6dSDavid Daney depends on BPF_JIT && HAVE_CBPF_JIT 1210f381bf6dSDavid Daney 1211f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT 1212f381bf6dSDavid Daney def_bool y 1213f381bf6dSDavid Daney depends on BPF_JIT && HAVE_EBPF_JIT 1214f381bf6dSDavid Daney 1215f381bf6dSDavid Daney 12165e83d430SRalf Baechle# 12176b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 12185e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 12195e83d430SRalf Baechle# choice statement should be more obvious to the user. 12205e83d430SRalf Baechle# 12215e83d430SRalf Baechlechoice 12226b2aac42SMasanari Iida prompt "Endianness selection" 12231da177e4SLinus Torvalds help 12241da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 12255e83d430SRalf Baechle byte order. These modes require different kernels and a different 12263cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 12275e83d430SRalf Baechle particular system but some systems are just as commonly used in the 12283dde6ad8SDavid Sterba one or the other endianness. 12295e83d430SRalf Baechle 12305e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 12315e83d430SRalf Baechle bool "Big endian" 12325e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 12335e83d430SRalf Baechle 12345e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 12355e83d430SRalf Baechle bool "Little endian" 12365e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 12375e83d430SRalf Baechle 12385e83d430SRalf Baechleendchoice 12395e83d430SRalf Baechle 124022b0763aSDavid Daneyconfig EXPORT_UASM 124122b0763aSDavid Daney bool 124222b0763aSDavid Daney 12432116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12442116245eSRalf Baechle bool 12452116245eSRalf Baechle 12465e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 12475e83d430SRalf Baechle bool 12485e83d430SRalf Baechle 12495e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 12505e83d430SRalf Baechle bool 12511da177e4SLinus Torvalds 12529cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS 12539cffd154SDavid Daney bool 125445e03e62SDaniel Silsby depends on CPU_SUPPORTS_HUGEPAGES 12559cffd154SDavid Daney default y 12569cffd154SDavid Daney 1257aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1258aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1259aa1762f4SDavid Daney 12609267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 12619267a30dSMarc St-Jean bool 12629267a30dSMarc St-Jean 12639267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 12649267a30dSMarc St-Jean bool 12659267a30dSMarc St-Jean 12668420fd00SAtsushi Nemotoconfig IRQ_TXX9 12678420fd00SAtsushi Nemoto bool 12688420fd00SAtsushi Nemoto 1269d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1270d5ab1a69SYoichi Yuasa bool 1271d5ab1a69SYoichi Yuasa 1272252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 12731da177e4SLinus Torvalds bool 12741da177e4SLinus Torvalds 1275a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE 1276a57140e9SThomas Bogendoerfer bool 1277a57140e9SThomas Bogendoerfer 12789267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 12799267a30dSMarc St-Jean bool 12809267a30dSMarc St-Jean 1281a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1282a7e07b1aSMarkos Chandras bool 1283a7e07b1aSMarkos Chandras 12841da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 12851da177e4SLinus Torvalds bool 12861da177e4SLinus Torvalds 1287e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1288e2defae5SThomas Bogendoerfer bool 1289e2defae5SThomas Bogendoerfer 12905b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 12915b438c44SThomas Bogendoerfer bool 12925b438c44SThomas Bogendoerfer 1293e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1294e2defae5SThomas Bogendoerfer bool 1295e2defae5SThomas Bogendoerfer 1296e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1297e2defae5SThomas Bogendoerfer bool 1298e2defae5SThomas Bogendoerfer 1299e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1300e2defae5SThomas Bogendoerfer bool 1301e2defae5SThomas Bogendoerfer 1302e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1303e2defae5SThomas Bogendoerfer bool 1304e2defae5SThomas Bogendoerfer 1305e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1306e2defae5SThomas Bogendoerfer bool 1307e2defae5SThomas Bogendoerfer 13080e2794b0SRalf Baechleconfig FW_ARC32 13095e83d430SRalf Baechle bool 13105e83d430SRalf Baechle 1311aaa9fad3SPaul Bolleconfig FW_SNIPROM 1312231a35d3SThomas Bogendoerfer bool 1313231a35d3SThomas Bogendoerfer 13141da177e4SLinus Torvaldsconfig BOOT_ELF32 13151da177e4SLinus Torvalds bool 13161da177e4SLinus Torvalds 1317930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1318930beb5aSFlorian Fainelli bool 1319930beb5aSFlorian Fainelli 1320930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1321930beb5aSFlorian Fainelli bool 1322930beb5aSFlorian Fainelli 1323930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1324930beb5aSFlorian Fainelli bool 1325930beb5aSFlorian Fainelli 1326930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1327930beb5aSFlorian Fainelli bool 1328930beb5aSFlorian Fainelli 13291da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 13301da177e4SLinus Torvalds int 1331a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 13325432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 13335432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 13345432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 13351da177e4SLinus Torvalds default "5" 13361da177e4SLinus Torvalds 1337e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY 1338e9422427SThomas Bogendoerfer bool 1339e9422427SThomas Bogendoerfer 13401da177e4SLinus Torvaldsconfig ARC_CONSOLE 13411da177e4SLinus Torvalds bool "ARC console support" 1342e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 13431da177e4SLinus Torvalds 13441da177e4SLinus Torvaldsconfig ARC_MEMORY 13451da177e4SLinus Torvalds bool 13461da177e4SLinus Torvalds 13471da177e4SLinus Torvaldsconfig ARC_PROMLIB 13481da177e4SLinus Torvalds bool 13491da177e4SLinus Torvalds 13500e2794b0SRalf Baechleconfig FW_ARC64 13511da177e4SLinus Torvalds bool 13521da177e4SLinus Torvalds 13531da177e4SLinus Torvaldsconfig BOOT_ELF64 13541da177e4SLinus Torvalds bool 13551da177e4SLinus Torvalds 13561da177e4SLinus Torvaldsmenu "CPU selection" 13571da177e4SLinus Torvalds 13581da177e4SLinus Torvaldschoice 13591da177e4SLinus Torvalds prompt "CPU type" 13601da177e4SLinus Torvalds default CPU_R4X00 13611da177e4SLinus Torvalds 1362268a2d60SJiaxun Yangconfig CPU_LOONGSON64 1363caed1d1bSHuacai Chen bool "Loongson 64-bit CPU" 1364268a2d60SJiaxun Yang depends on SYS_HAS_CPU_LOONGSON64 1365d3bc81beSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 136651522217SJiaxun Yang select CPU_MIPSR2 136751522217SJiaxun Yang select CPU_HAS_PREFETCH 13680e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 13690e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 13700e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 13717507445bSHuacai Chen select CPU_SUPPORTS_MSA 137251522217SJiaxun Yang select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT 137351522217SJiaxun Yang select CPU_MIPSR2_IRQ_VI 13740e476d91SHuacai Chen select WEAK_ORDERING 13750e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 13767507445bSHuacai Chen select MIPS_ASID_BITS_VARIABLE 1377b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 137817c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 1379d30a2b47SLinus Walleij select GPIOLIB 138009230cbcSChristoph Hellwig select SWIOTLB 13810f78355cSHuacai Chen select HAVE_KVM 13820e476d91SHuacai Chen help 1383caed1d1bSHuacai Chen The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor 1384caed1d1bSHuacai Chen cores implements the MIPS64R2 instruction set with many extensions, 1385caed1d1bSHuacai Chen including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000, 1386caed1d1bSHuacai Chen 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old 1387caed1d1bSHuacai Chen Loongson-2E/2F is not covered here and will be removed in future. 13880e476d91SHuacai Chen 1389caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT 1390caed1d1bSHuacai Chen bool "New Loongson-3 CPU Enhancements" 13911e820da3SHuacai Chen default n 1392268a2d60SJiaxun Yang depends on CPU_LOONGSON64 13931e820da3SHuacai Chen help 1394caed1d1bSHuacai Chen New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A 13951e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 1396268a2d60SJiaxun Yang FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User 13971e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 13981e820da3SHuacai Chen Fast TLB refill support, etc. 13991e820da3SHuacai Chen 14001e820da3SHuacai Chen This option enable those enhancements which are not probed at run 14011e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 14021e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 1403caed1d1bSHuacai Chen new Loongson-3 machines only, please say 'Y' here. 14041e820da3SHuacai Chen 1405e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS 1406caed1d1bSHuacai Chen bool "Old Loongson-3 LLSC Workarounds" 1407e02e07e3SHuacai Chen default y if SMP 1408268a2d60SJiaxun Yang depends on CPU_LOONGSON64 1409e02e07e3SHuacai Chen help 1410caed1d1bSHuacai Chen Loongson-3 processors have the llsc issues which require workarounds. 1411e02e07e3SHuacai Chen Without workarounds the system may hang unexpectedly. 1412e02e07e3SHuacai Chen 1413caed1d1bSHuacai Chen Newer Loongson-3 will fix these issues and no workarounds are needed. 1414e02e07e3SHuacai Chen The workarounds have no significant side effect on them but may 1415e02e07e3SHuacai Chen decrease the performance of the system so this option should be 1416e02e07e3SHuacai Chen disabled unless the kernel is intended to be run on old systems. 1417e02e07e3SHuacai Chen 1418e02e07e3SHuacai Chen If unsure, please say Y. 1419e02e07e3SHuacai Chen 1420ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION 1421ec7a9318SWANG Xuerui bool "Emulate the CPUCFG instruction on older Loongson cores" 1422ec7a9318SWANG Xuerui default y 1423ec7a9318SWANG Xuerui depends on CPU_LOONGSON64 1424ec7a9318SWANG Xuerui help 1425ec7a9318SWANG Xuerui Loongson-3A R4 and newer have the CPUCFG instruction available for 1426ec7a9318SWANG Xuerui userland to query CPU capabilities, much like CPUID on x86. This 1427ec7a9318SWANG Xuerui option provides emulation of the instruction on older Loongson 1428ec7a9318SWANG Xuerui cores, back to Loongson-3A1000. 1429ec7a9318SWANG Xuerui 1430ec7a9318SWANG Xuerui If unsure, please say Y. 1431ec7a9318SWANG Xuerui 14323702bba5SWu Zhangjinconfig CPU_LOONGSON2E 14333702bba5SWu Zhangjin bool "Loongson 2E" 14343702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 1435268a2d60SJiaxun Yang select CPU_LOONGSON2EF 14362a21c730SFuxin Zhang help 14372a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 14382a21c730SFuxin Zhang with many extensions. 14392a21c730SFuxin Zhang 144025985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 14416f7a251aSWu Zhangjin bonito64. 14426f7a251aSWu Zhangjin 14436f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 14446f7a251aSWu Zhangjin bool "Loongson 2F" 14456f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 1446268a2d60SJiaxun Yang select CPU_LOONGSON2EF 1447d30a2b47SLinus Walleij select GPIOLIB 14486f7a251aSWu Zhangjin help 14496f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 14506f7a251aSWu Zhangjin with many extensions. 14516f7a251aSWu Zhangjin 14526f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 14536f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 14546f7a251aSWu Zhangjin Loongson2E. 14556f7a251aSWu Zhangjin 1456ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1457ca585cf9SKelvin Cheung bool "Loongson 1B" 1458ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1459b2afb64cSHuacai Chen select CPU_LOONGSON32 14609ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1461ca585cf9SKelvin Cheung help 1462ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1463968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1464968dc5a0S谢致邦 (XIE Zhibang) instruction set. 1465ca585cf9SKelvin Cheung 146612e3280bSYang Lingconfig CPU_LOONGSON1C 146712e3280bSYang Ling bool "Loongson 1C" 146812e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 1469b2afb64cSHuacai Chen select CPU_LOONGSON32 147012e3280bSYang Ling select LEDS_GPIO_REGISTER 147112e3280bSYang Ling help 147212e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 1473968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1474968dc5a0S谢致邦 (XIE Zhibang) instruction set. 147512e3280bSYang Ling 14766e760c8dSRalf Baechleconfig CPU_MIPS32_R1 14776e760c8dSRalf Baechle bool "MIPS32 Release 1" 14787cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 14796e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1480797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1481ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14826e760c8dSRalf Baechle help 14835e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 14841e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14851e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14861e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 14871e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14881e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 14891e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 14901e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 14911e5f1caaSRalf Baechle performance. 14921e5f1caaSRalf Baechle 14931e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 14941e5f1caaSRalf Baechle bool "MIPS32 Release 2" 14957cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 14961e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1497797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1498ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1499a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 15002235a54dSSanjay Lal select HAVE_KVM 15011e5f1caaSRalf Baechle help 15025e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 15036e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 15046e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 15056e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15066e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 15071da177e4SLinus Torvalds 1508ab7c01fdSSerge Seminconfig CPU_MIPS32_R5 1509ab7c01fdSSerge Semin bool "MIPS32 Release 5" 1510ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS32_R5 1511ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1512ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1513ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1514ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1515ab7c01fdSSerge Semin select HAVE_KVM 1516ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT 1517ab7c01fdSSerge Semin help 1518ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1519ab7c01fdSSerge Semin MIPS32 architecture. New MIPS processors, starting with the Warrior 1520ab7c01fdSSerge Semin family, are based on a MIPS32r5 processor. If you own an older 1521ab7c01fdSSerge Semin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1522ab7c01fdSSerge Semin 15237fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1524674d10e2SMarkos Chandras bool "MIPS32 Release 6" 15257fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 15267fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 152718d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15287fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15297fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 15307fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15317fd08ca5SLeonid Yegoshin select HAVE_KVM 15327fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 15337fd08ca5SLeonid Yegoshin help 15347fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15357fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 15367fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 15377fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 15387fd08ca5SLeonid Yegoshin 15396e760c8dSRalf Baechleconfig CPU_MIPS64_R1 15406e760c8dSRalf Baechle bool "MIPS64 Release 1" 15417cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1542797798c1SRalf Baechle select CPU_HAS_PREFETCH 1543ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1544ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1545ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15469cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 15476e760c8dSRalf Baechle help 15486e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 15496e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15506e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15516e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15526e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15531e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 15541e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 15551e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 15561e5f1caaSRalf Baechle performance. 15571e5f1caaSRalf Baechle 15581e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 15591e5f1caaSRalf Baechle bool "MIPS64 Release 2" 15607cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1561797798c1SRalf Baechle select CPU_HAS_PREFETCH 15621e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 15631e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1564ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15659cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1566a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 156740a2df49SJames Hogan select HAVE_KVM 15681e5f1caaSRalf Baechle help 15691e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 15701e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15711e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15721e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15731e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15741da177e4SLinus Torvalds 1575ab7c01fdSSerge Seminconfig CPU_MIPS64_R5 1576ab7c01fdSSerge Semin bool "MIPS64 Release 5" 1577ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS64_R5 1578ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1579ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1580ab7c01fdSSerge Semin select CPU_SUPPORTS_64BIT_KERNEL 1581ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1582ab7c01fdSSerge Semin select CPU_SUPPORTS_HUGEPAGES 1583ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1584ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1585ab7c01fdSSerge Semin select HAVE_KVM 1586ab7c01fdSSerge Semin help 1587ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1588ab7c01fdSSerge Semin MIPS64 architecture. This is a intermediate MIPS architecture 1589ab7c01fdSSerge Semin release partly implementing release 6 features. Though there is no 1590ab7c01fdSSerge Semin any hardware known to be based on this release. 1591ab7c01fdSSerge Semin 15927fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1593674d10e2SMarkos Chandras bool "MIPS64 Release 6" 15947fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 15957fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 159618d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15977fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15987fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 15997fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 1600afd375dcSPaul Burton select CPU_SUPPORTS_HUGEPAGES 16017fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 16022e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 160340a2df49SJames Hogan select HAVE_KVM 16047fd08ca5SLeonid Yegoshin help 16057fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 16067fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 16077fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 16087fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 16097fd08ca5SLeonid Yegoshin 1610281e3aeaSSerge Seminconfig CPU_P5600 1611281e3aeaSSerge Semin bool "MIPS Warrior P5600" 1612281e3aeaSSerge Semin depends on SYS_HAS_CPU_P5600 1613281e3aeaSSerge Semin select CPU_HAS_PREFETCH 1614281e3aeaSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1615281e3aeaSSerge Semin select CPU_SUPPORTS_HIGHMEM 1616281e3aeaSSerge Semin select CPU_SUPPORTS_MSA 1617281e3aeaSSerge Semin select CPU_SUPPORTS_CPUFREQ 1618281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_VI 1619281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_EI 1620281e3aeaSSerge Semin select HAVE_KVM 1621281e3aeaSSerge Semin select MIPS_O32_FP64_SUPPORT 1622281e3aeaSSerge Semin help 1623281e3aeaSSerge Semin Choose this option to build a kernel for MIPS Warrior P5600 CPU. 1624281e3aeaSSerge Semin It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes, 1625281e3aeaSSerge Semin MMU with two-levels TLB, UCA, MSA, MDU core level features and system 1626281e3aeaSSerge Semin level features like up to six P5600 calculation cores, CM2 with L2 1627281e3aeaSSerge Semin cache, IOCU/IOMMU (though might be unused depending on the system- 1628281e3aeaSSerge Semin specific IP core configuration), GIC, CPC, virtualisation module, 1629281e3aeaSSerge Semin eJTAG and PDtrace. 1630281e3aeaSSerge Semin 16311da177e4SLinus Torvaldsconfig CPU_R3000 16321da177e4SLinus Torvalds bool "R3000" 16337cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1634f7062ddbSRalf Baechle select CPU_HAS_WB 163554746829SPaul Burton select CPU_R3K_TLB 1636ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1637797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 16381da177e4SLinus Torvalds help 16391da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 16401da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 16411da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 16421da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 16431da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 16441da177e4SLinus Torvalds try to recompile with R3000. 16451da177e4SLinus Torvalds 16461da177e4SLinus Torvaldsconfig CPU_TX39XX 16471da177e4SLinus Torvalds bool "R39XX" 16487cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX39XX 1649ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 165054746829SPaul Burton select CPU_R3K_TLB 16511da177e4SLinus Torvalds 16521da177e4SLinus Torvaldsconfig CPU_VR41XX 16531da177e4SLinus Torvalds bool "R41xx" 16547cf8053bSRalf Baechle depends on SYS_HAS_CPU_VR41XX 1655ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1656ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 16571da177e4SLinus Torvalds help 16585e83d430SRalf Baechle The options selects support for the NEC VR4100 series of processors. 16591da177e4SLinus Torvalds Only choose this option if you have one of these processors as a 16601da177e4SLinus Torvalds kernel built with this option will not run on any other type of 16611da177e4SLinus Torvalds processor or vice versa. 16621da177e4SLinus Torvalds 1663*65ce6197SLauri Kasanenconfig CPU_R4300 1664*65ce6197SLauri Kasanen bool "R4300" 1665*65ce6197SLauri Kasanen depends on SYS_HAS_CPU_R4300 1666*65ce6197SLauri Kasanen select CPU_SUPPORTS_32BIT_KERNEL 1667*65ce6197SLauri Kasanen select CPU_SUPPORTS_64BIT_KERNEL 1668*65ce6197SLauri Kasanen select CPU_HAS_LOAD_STORE_LR 1669*65ce6197SLauri Kasanen help 1670*65ce6197SLauri Kasanen MIPS Technologies R4300-series processors. 1671*65ce6197SLauri Kasanen 16721da177e4SLinus Torvaldsconfig CPU_R4X00 16731da177e4SLinus Torvalds bool "R4x00" 16747cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1675ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1676ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1677970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16781da177e4SLinus Torvalds help 16791da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 16801da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 16811da177e4SLinus Torvalds 16821da177e4SLinus Torvaldsconfig CPU_TX49XX 16831da177e4SLinus Torvalds bool "R49XX" 16847cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1685de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1686ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1687ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1688970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16891da177e4SLinus Torvalds 16901da177e4SLinus Torvaldsconfig CPU_R5000 16911da177e4SLinus Torvalds bool "R5000" 16927cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1693ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1694ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1695970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16961da177e4SLinus Torvalds help 16971da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 16981da177e4SLinus Torvalds 1699542c1020SShinya Kuribayashiconfig CPU_R5500 1700542c1020SShinya Kuribayashi bool "R5500" 1701542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1702542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1703542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 17049cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1705542c1020SShinya Kuribayashi help 1706542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1707542c1020SShinya Kuribayashi instruction set. 1708542c1020SShinya Kuribayashi 17091da177e4SLinus Torvaldsconfig CPU_NEVADA 17101da177e4SLinus Torvalds bool "RM52xx" 17117cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1712ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1713ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1714970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17151da177e4SLinus Torvalds help 17161da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 17171da177e4SLinus Torvalds 17181da177e4SLinus Torvaldsconfig CPU_R10000 17191da177e4SLinus Torvalds bool "R10000" 17207cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 17215e83d430SRalf Baechle select CPU_HAS_PREFETCH 1722ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1723ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1724797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1725970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17261da177e4SLinus Torvalds help 17271da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 17281da177e4SLinus Torvalds 17291da177e4SLinus Torvaldsconfig CPU_RM7000 17301da177e4SLinus Torvalds bool "RM7000" 17317cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 17325e83d430SRalf Baechle select CPU_HAS_PREFETCH 1733ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1734ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1735797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1736970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17371da177e4SLinus Torvalds 17381da177e4SLinus Torvaldsconfig CPU_SB1 17391da177e4SLinus Torvalds bool "SB1" 17407cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1741ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1742ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1743797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1744970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17450004a9dfSRalf Baechle select WEAK_ORDERING 17461da177e4SLinus Torvalds 1747a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1748a86c7f72SDavid Daney bool "Cavium Octeon processor" 17495e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1750a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1751a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1752a86c7f72SDavid Daney select WEAK_ORDERING 1753a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 17549cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1755df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1756df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1757930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 17580ae3abcdSJames Hogan select HAVE_KVM 1759a86c7f72SDavid Daney help 1760a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1761a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1762a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1763a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1764a86c7f72SDavid Daney 1765cd746249SJonas Gorskiconfig CPU_BMIPS 1766cd746249SJonas Gorski bool "Broadcom BMIPS" 1767cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1768cd746249SJonas Gorski select CPU_MIPS32 1769fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1770cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1771cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1772cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1773cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1774cd746249SJonas Gorski select DMA_NONCOHERENT 177567e38cf2SRalf Baechle select IRQ_MIPS_CPU 1776cd746249SJonas Gorski select SWAP_IO_SPACE 1777cd746249SJonas Gorski select WEAK_ORDERING 1778c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 177969aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1780a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1781a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1782c1c0c461SKevin Cernekee help 1783fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1784c1c0c461SKevin Cernekee 17857f058e85SJayachandran Cconfig CPU_XLR 17867f058e85SJayachandran C bool "Netlogic XLR SoC" 17877f058e85SJayachandran C depends on SYS_HAS_CPU_XLR 17887f058e85SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17897f058e85SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17907f058e85SJayachandran C select CPU_SUPPORTS_HIGHMEM 1791970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17927f058e85SJayachandran C select WEAK_ORDERING 17937f058e85SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17947f058e85SJayachandran C help 17957f058e85SJayachandran C Netlogic Microsystems XLR/XLS processors. 17961c773ea4SJayachandran C 17971c773ea4SJayachandran Cconfig CPU_XLP 17981c773ea4SJayachandran C bool "Netlogic XLP SoC" 17991c773ea4SJayachandran C depends on SYS_HAS_CPU_XLP 18001c773ea4SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 18011c773ea4SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 18021c773ea4SJayachandran C select CPU_SUPPORTS_HIGHMEM 18031c773ea4SJayachandran C select WEAK_ORDERING 18041c773ea4SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 18051c773ea4SJayachandran C select CPU_HAS_PREFETCH 1806d6504846SJayachandran C select CPU_MIPSR2 1807ddba6833SPrem Mallappa select CPU_SUPPORTS_HUGEPAGES 18082db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 18091c773ea4SJayachandran C help 18101c773ea4SJayachandran C Netlogic Microsystems XLP processors. 18111da177e4SLinus Torvaldsendchoice 18121da177e4SLinus Torvalds 1813a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1814a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1815a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 1816281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \ 1817281e3aeaSSerge Semin CPU_P5600 1818a6e18781SLeonid Yegoshin help 1819a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1820a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1821a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1822a6e18781SLeonid Yegoshin 1823a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1824a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1825a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1826a6e18781SLeonid Yegoshin select EVA 1827a6e18781SLeonid Yegoshin default y 1828a6e18781SLeonid Yegoshin help 1829a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1830a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1831a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1832a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1833a6e18781SLeonid Yegoshin 1834c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1835c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1836c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1837281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600 1838c5b36783SSteven J. Hill help 1839c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1840c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1841c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1842c5b36783SSteven J. Hill 1843c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1844c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1845c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1846c5b36783SSteven J. Hill depends on !EVA 1847c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1848c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1849c5b36783SSteven J. Hill select XPA 1850c5b36783SSteven J. Hill select HIGHMEM 1851d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1852c5b36783SSteven J. Hill default n 1853c5b36783SSteven J. Hill help 1854c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1855c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1856c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1857c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1858c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1859c5b36783SSteven J. Hill If unsure, say 'N' here. 1860c5b36783SSteven J. Hill 1861622844bfSWu Zhangjinif CPU_LOONGSON2F 1862622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1863622844bfSWu Zhangjin bool 1864622844bfSWu Zhangjin 1865622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1866622844bfSWu Zhangjin bool 1867622844bfSWu Zhangjin 1868622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1869622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1870622844bfSWu Zhangjin default y 1871622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1872622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1873622844bfSWu Zhangjin help 1874622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1875622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1876622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1877622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1878622844bfSWu Zhangjin 1879622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1880622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1881622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1882622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1883622844bfSWu Zhangjin systems. 1884622844bfSWu Zhangjin 1885622844bfSWu Zhangjin If unsure, please say Y. 1886622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1887622844bfSWu Zhangjin 18881b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 18891b93b3c3SWu Zhangjin bool 18901b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 18911b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 189231c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 18931b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1894fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 18954e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 1896a510b616SPaul Cercueil select HAVE_KERNEL_ZSTD 18971b93b3c3SWu Zhangjin 18981b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 18991b93b3c3SWu Zhangjin bool 19001b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 19011b93b3c3SWu Zhangjin 1902dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1903dbb98314SAlban Bedel bool 1904dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1905dbb98314SAlban Bedel 1906268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF 19073702bba5SWu Zhangjin bool 19083702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 19093702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 19103702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1911970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 1912e905086eSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 19133702bba5SWu Zhangjin 1914b2afb64cSHuacai Chenconfig CPU_LOONGSON32 1915ca585cf9SKelvin Cheung bool 1916ca585cf9SKelvin Cheung select CPU_MIPS32 19177e280f6bSJiaxun Yang select CPU_MIPSR2 1918ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1919ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1920ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1921f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1922ca585cf9SKelvin Cheung 1923fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 192404fa8bf7SJonas Gorski select SMP_UP if SMP 19251bbb6c1bSKevin Cernekee bool 1926cd746249SJonas Gorski 1927cd746249SJonas Gorskiconfig CPU_BMIPS4350 1928cd746249SJonas Gorski bool 1929cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1930cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1931cd746249SJonas Gorski 1932cd746249SJonas Gorskiconfig CPU_BMIPS4380 1933cd746249SJonas Gorski bool 1934bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1935cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1936cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1937b4720809SFlorian Fainelli select CPU_HAS_RIXI 1938cd746249SJonas Gorski 1939cd746249SJonas Gorskiconfig CPU_BMIPS5000 1940cd746249SJonas Gorski bool 1941cd746249SJonas Gorski select MIPS_CPU_SCACHE 1942bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1943cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1944cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1945b4720809SFlorian Fainelli select CPU_HAS_RIXI 19461bbb6c1bSKevin Cernekee 1947268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64 19480e476d91SHuacai Chen bool 19490e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1950b2edcfc8SHuacai Chen select CPU_HAS_RIXI 19510e476d91SHuacai Chen 19523702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 19532a21c730SFuxin Zhang bool 19542a21c730SFuxin Zhang 19556f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 19566f7a251aSWu Zhangjin bool 195755045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 195855045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 19596f7a251aSWu Zhangjin 1960ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1961ca585cf9SKelvin Cheung bool 1962ca585cf9SKelvin Cheung 196312e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 196412e3280bSYang Ling bool 196512e3280bSYang Ling 19667cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 19677cf8053bSRalf Baechle bool 19687cf8053bSRalf Baechle 19697cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 19707cf8053bSRalf Baechle bool 19717cf8053bSRalf Baechle 1972a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 1973a6e18781SLeonid Yegoshin bool 1974a6e18781SLeonid Yegoshin 1975c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 1976c5b36783SSteven J. Hill bool 19779ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1978c5b36783SSteven J. Hill 19797fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 19807fd08ca5SLeonid Yegoshin bool 19819ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19827fd08ca5SLeonid Yegoshin 19837cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 19847cf8053bSRalf Baechle bool 19857cf8053bSRalf Baechle 19867cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 19877cf8053bSRalf Baechle bool 19887cf8053bSRalf Baechle 19897fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 19907fd08ca5SLeonid Yegoshin bool 19919ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19927fd08ca5SLeonid Yegoshin 1993281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600 1994281e3aeaSSerge Semin bool 1995281e3aeaSSerge Semin select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1996281e3aeaSSerge Semin 19977cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 19987cf8053bSRalf Baechle bool 19997cf8053bSRalf Baechle 20007cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX 20017cf8053bSRalf Baechle bool 20027cf8053bSRalf Baechle 20037cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX 20047cf8053bSRalf Baechle bool 20057cf8053bSRalf Baechle 2006*65ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300 2007*65ce6197SLauri Kasanen bool 2008*65ce6197SLauri Kasanen 20097cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 20107cf8053bSRalf Baechle bool 20117cf8053bSRalf Baechle 20127cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 20137cf8053bSRalf Baechle bool 20147cf8053bSRalf Baechle 20157cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 20167cf8053bSRalf Baechle bool 20177cf8053bSRalf Baechle 2018542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 2019542c1020SShinya Kuribayashi bool 2020542c1020SShinya Kuribayashi 20217cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 20227cf8053bSRalf Baechle bool 20237cf8053bSRalf Baechle 20247cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 20257cf8053bSRalf Baechle bool 20269ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 20277cf8053bSRalf Baechle 20287cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 20297cf8053bSRalf Baechle bool 20307cf8053bSRalf Baechle 20317cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 20327cf8053bSRalf Baechle bool 20337cf8053bSRalf Baechle 20345e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 20355e683389SDavid Daney bool 20365e683389SDavid Daney 2037cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 2038c1c0c461SKevin Cernekee bool 2039c1c0c461SKevin Cernekee 2040fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 2041c1c0c461SKevin Cernekee bool 2042cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2043c1c0c461SKevin Cernekee 2044c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 2045c1c0c461SKevin Cernekee bool 2046cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2047c1c0c461SKevin Cernekee 2048c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 2049c1c0c461SKevin Cernekee bool 2050cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2051c1c0c461SKevin Cernekee 2052c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 2053c1c0c461SKevin Cernekee bool 2054cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2055f263f2a2SHauke Mehrtens select ARCH_HAS_SYNC_DMA_FOR_CPU 2056c1c0c461SKevin Cernekee 20577f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR 20587f058e85SJayachandran C bool 20597f058e85SJayachandran C 20601c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP 20611c773ea4SJayachandran C bool 20621c773ea4SJayachandran C 206317099b11SRalf Baechle# 206417099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 206517099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 206617099b11SRalf Baechle# 20670004a9dfSRalf Baechleconfig WEAK_ORDERING 20680004a9dfSRalf Baechle bool 206917099b11SRalf Baechle 207017099b11SRalf Baechle# 207117099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 207217099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 207317099b11SRalf Baechle# 207417099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 207517099b11SRalf Baechle bool 20765e83d430SRalf Baechleendmenu 20775e83d430SRalf Baechle 20785e83d430SRalf Baechle# 20795e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 20805e83d430SRalf Baechle# 20815e83d430SRalf Baechleconfig CPU_MIPS32 20825e83d430SRalf Baechle bool 2083ab7c01fdSSerge Semin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \ 2084281e3aeaSSerge Semin CPU_MIPS32_R6 || CPU_P5600 20855e83d430SRalf Baechle 20865e83d430SRalf Baechleconfig CPU_MIPS64 20875e83d430SRalf Baechle bool 2088ab7c01fdSSerge Semin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \ 2089ab7c01fdSSerge Semin CPU_MIPS64_R6 20905e83d430SRalf Baechle 20915e83d430SRalf Baechle# 209257eeacedSPaul Burton# These indicate the revision of the architecture 20935e83d430SRalf Baechle# 20945e83d430SRalf Baechleconfig CPU_MIPSR1 20955e83d430SRalf Baechle bool 20965e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 20975e83d430SRalf Baechle 20985e83d430SRalf Baechleconfig CPU_MIPSR2 20995e83d430SRalf Baechle bool 2100a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 21018256b17eSFlorian Fainelli select CPU_HAS_RIXI 2102ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2103a7e07b1aSMarkos Chandras select MIPS_SPRAM 21045e83d430SRalf Baechle 2105ab7c01fdSSerge Seminconfig CPU_MIPSR5 2106ab7c01fdSSerge Semin bool 2107281e3aeaSSerge Semin default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600 2108ab7c01fdSSerge Semin select CPU_HAS_RIXI 2109ab7c01fdSSerge Semin select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2110ab7c01fdSSerge Semin select MIPS_SPRAM 2111ab7c01fdSSerge Semin 21127fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 21137fd08ca5SLeonid Yegoshin bool 21147fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 21158256b17eSFlorian Fainelli select CPU_HAS_RIXI 2116ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 211787321fddSPaul Burton select HAVE_ARCH_BITREVERSE 21182db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 21194a5dc51eSMarcin Nowakowski select MIPS_CRC_SUPPORT 2120a7e07b1aSMarkos Chandras select MIPS_SPRAM 21215e83d430SRalf Baechle 212257eeacedSPaul Burtonconfig TARGET_ISA_REV 212357eeacedSPaul Burton int 212457eeacedSPaul Burton default 1 if CPU_MIPSR1 212557eeacedSPaul Burton default 2 if CPU_MIPSR2 2126ab7c01fdSSerge Semin default 5 if CPU_MIPSR5 212757eeacedSPaul Burton default 6 if CPU_MIPSR6 212857eeacedSPaul Burton default 0 212957eeacedSPaul Burton help 213057eeacedSPaul Burton Reflects the ISA revision being targeted by the kernel build. This 213157eeacedSPaul Burton is effectively the Kconfig equivalent of MIPS_ISA_REV. 213257eeacedSPaul Burton 2133a6e18781SLeonid Yegoshinconfig EVA 2134a6e18781SLeonid Yegoshin bool 2135a6e18781SLeonid Yegoshin 2136c5b36783SSteven J. Hillconfig XPA 2137c5b36783SSteven J. Hill bool 2138c5b36783SSteven J. Hill 21395e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 21405e83d430SRalf Baechle bool 21415e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 21425e83d430SRalf Baechle bool 21435e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 21445e83d430SRalf Baechle bool 21455e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 21465e83d430SRalf Baechle bool 214755045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 214855045ff5SWu Zhangjin bool 214955045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 215055045ff5SWu Zhangjin bool 21519cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 21529cffd154SDavid Daney bool 2153171543e7SDaniel Silsby depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA)) 215482622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 215582622284SDavid Daney bool 2156cebf8c0fSPaul Burton default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP 21575e83d430SRalf Baechle 21588192c9eaSDavid Daney# 21598192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 21608192c9eaSDavid Daney# 21618192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 21628192c9eaSDavid Daney bool 2163679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 21648192c9eaSDavid Daney 21655e83d430SRalf Baechlemenu "Kernel type" 21665e83d430SRalf Baechle 21675e83d430SRalf Baechlechoice 21685e83d430SRalf Baechle prompt "Kernel code model" 21695e83d430SRalf Baechle help 21705e83d430SRalf Baechle You should only select this option if you have a workload that 21715e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 21725e83d430SRalf Baechle large memory. You will only be presented a single option in this 21735e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 21745e83d430SRalf Baechle 21755e83d430SRalf Baechleconfig 32BIT 21765e83d430SRalf Baechle bool "32-bit kernel" 21775e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 21785e83d430SRalf Baechle select TRAD_SIGNALS 21795e83d430SRalf Baechle help 21805e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2181f17c4ca3SRalf Baechle 21825e83d430SRalf Baechleconfig 64BIT 21835e83d430SRalf Baechle bool "64-bit kernel" 21845e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 21855e83d430SRalf Baechle help 21865e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 21875e83d430SRalf Baechle 21885e83d430SRalf Baechleendchoice 21895e83d430SRalf Baechle 21902235a54dSSanjay Lalconfig KVM_GUEST 21912235a54dSSanjay Lal bool "KVM Guest Kernel" 219201edc5e7SJiaxun Yang depends on CPU_MIPS32_R2 2193f2a5b1d7SJames Hogan depends on BROKEN_ON_SMP 21942235a54dSSanjay Lal help 2195caa1faa7SJames Hogan Select this option if building a guest kernel for KVM (Trap & Emulate) 2196caa1faa7SJames Hogan mode. 21972235a54dSSanjay Lal 2198eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ 2199eda3d33cSJames Hogan int "Count/Compare Timer Frequency (MHz)" 22002235a54dSSanjay Lal depends on KVM_GUEST 2201eda3d33cSJames Hogan default 100 22022235a54dSSanjay Lal help 2203eda3d33cSJames Hogan Set this to non-zero if building a guest kernel for KVM to skip RTC 2204eda3d33cSJames Hogan emulation when determining guest CPU Frequency. Instead, the guest's 2205eda3d33cSJames Hogan timer frequency is specified directly. 22062235a54dSSanjay Lal 22071e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 22081e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 22091e321fa9SLeonid Yegoshin depends on 64BIT 22101e321fa9SLeonid Yegoshin help 22113377e227SAlex Belits Support a maximum at least 48 bits of application virtual 22123377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 22133377e227SAlex Belits For page sizes 16k and above, this option results in a small 22143377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 22153377e227SAlex Belits level of page tables is added which imposes both a memory 22163377e227SAlex Belits overhead as well as slower TLB fault handling. 22173377e227SAlex Belits 22181e321fa9SLeonid Yegoshin If unsure, say N. 22191e321fa9SLeonid Yegoshin 22201da177e4SLinus Torvaldschoice 22211da177e4SLinus Torvalds prompt "Kernel page size" 22221da177e4SLinus Torvalds default PAGE_SIZE_4KB 22231da177e4SLinus Torvalds 22241da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 22251da177e4SLinus Torvalds bool "4kB" 2226268a2d60SJiaxun Yang depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64 22271da177e4SLinus Torvalds help 22281da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 22291da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 22301da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 22311da177e4SLinus Torvalds recommended for low memory systems. 22321da177e4SLinus Torvalds 22331da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 22341da177e4SLinus Torvalds bool "8kB" 2235c2aeaaeaSPaul Burton depends on CPU_CAVIUM_OCTEON 22361e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 22371da177e4SLinus Torvalds help 22381da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 22391da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2240c2aeaaeaSPaul Burton only on cnMIPS processors. Note that you will need a suitable Linux 2241c2aeaaeaSPaul Burton distribution to support this. 22421da177e4SLinus Torvalds 22431da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 22441da177e4SLinus Torvalds bool "16kB" 2245714bfad6SRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX 22461da177e4SLinus Torvalds help 22471da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 22481da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2249714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2250714bfad6SRalf Baechle Linux distribution to support this. 22511da177e4SLinus Torvalds 2252c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2253c52399beSRalf Baechle bool "32kB" 2254c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 22551e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2256c52399beSRalf Baechle help 2257c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2258c52399beSRalf Baechle the price of higher memory consumption. This option is available 2259c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2260c52399beSRalf Baechle distribution to support this. 2261c52399beSRalf Baechle 22621da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 22631da177e4SLinus Torvalds bool "64kB" 22643b2db173SPaul Burton depends on !CPU_R3000 && !CPU_TX39XX 22651da177e4SLinus Torvalds help 22661da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 22671da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 22681da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2269714bfad6SRalf Baechle writing this option is still high experimental. 22701da177e4SLinus Torvalds 22711da177e4SLinus Torvaldsendchoice 22721da177e4SLinus Torvalds 2273c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER 2274c9bace7cSDavid Daney int "Maximum zone order" 2275e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2276e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2277e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2278e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2279e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2280e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2281ef923a76SPaul Cercueil range 0 64 2282c9bace7cSDavid Daney default "11" 2283c9bace7cSDavid Daney help 2284c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2285c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2286c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2287c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2288c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2289c9bace7cSDavid Daney increase this value. 2290c9bace7cSDavid Daney 2291c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2292c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2293c9bace7cSDavid Daney 2294c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2295c9bace7cSDavid Daney when choosing a value for this option. 2296c9bace7cSDavid Daney 22971da177e4SLinus Torvaldsconfig BOARD_SCACHE 22981da177e4SLinus Torvalds bool 22991da177e4SLinus Torvalds 23001da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 23011da177e4SLinus Torvalds bool 23021da177e4SLinus Torvalds select BOARD_SCACHE 23031da177e4SLinus Torvalds 23049318c51aSChris Dearman# 23059318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 23069318c51aSChris Dearman# 23079318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 23089318c51aSChris Dearman bool 23099318c51aSChris Dearman select BOARD_SCACHE 23109318c51aSChris Dearman 23111da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 23121da177e4SLinus Torvalds bool 23131da177e4SLinus Torvalds select BOARD_SCACHE 23141da177e4SLinus Torvalds 23151da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 23161da177e4SLinus Torvalds bool 23171da177e4SLinus Torvalds select BOARD_SCACHE 23181da177e4SLinus Torvalds 23191da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 23201da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 23211da177e4SLinus Torvalds depends on CPU_SB1 23221da177e4SLinus Torvalds help 23231da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 23241da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 23251da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 23261da177e4SLinus Torvalds 23271da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2328c8094b53SRalf Baechle bool 23291da177e4SLinus Torvalds 23303165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 23313165c846SFlorian Fainelli bool 2332c2aeaaeaSPaul Burton default y if !(CPU_R3000 || CPU_TX39XX) 23333165c846SFlorian Fainelli 2334c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT 2335183b40f9SPaul Burton bool "Floating Point support" if EXPERT 2336183b40f9SPaul Burton default y 2337183b40f9SPaul Burton help 2338183b40f9SPaul Burton Select y to include support for floating point in the kernel 2339183b40f9SPaul Burton including initialization of FPU hardware, FP context save & restore 2340183b40f9SPaul Burton and emulation of an FPU where necessary. Without this support any 2341183b40f9SPaul Burton userland program attempting to use floating point instructions will 2342183b40f9SPaul Burton receive a SIGILL. 2343183b40f9SPaul Burton 2344183b40f9SPaul Burton If you know that your userland will not attempt to use floating point 2345183b40f9SPaul Burton instructions then you can say n here to shrink the kernel a little. 2346183b40f9SPaul Burton 2347183b40f9SPaul Burton If unsure, say y. 2348c92e47e5SPaul Burton 234997f7dcbfSPaul Burtonconfig CPU_R2300_FPU 235097f7dcbfSPaul Burton bool 2351c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 235297f7dcbfSPaul Burton default y if CPU_R3000 || CPU_TX39XX 235397f7dcbfSPaul Burton 235454746829SPaul Burtonconfig CPU_R3K_TLB 235554746829SPaul Burton bool 235654746829SPaul Burton 235791405eb6SFlorian Fainelliconfig CPU_R4K_FPU 235891405eb6SFlorian Fainelli bool 2359c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 236097f7dcbfSPaul Burton default y if !CPU_R2300_FPU 236191405eb6SFlorian Fainelli 236262cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 236362cedc4fSFlorian Fainelli bool 236454746829SPaul Burton default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON) 236562cedc4fSFlorian Fainelli 236659d6ab86SRalf Baechleconfig MIPS_MT_SMP 2367a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 23685cbf9688SPaul Burton default y 2369527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 237059d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2371d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2372c080faa5SSteven J. Hill select SYNC_R4K 237359d6ab86SRalf Baechle select MIPS_MT 237459d6ab86SRalf Baechle select SMP 237587353d8aSRalf Baechle select SMP_UP 2376c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2377c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2378399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 237959d6ab86SRalf Baechle help 2380c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2381c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2382c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2383c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2384c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 238559d6ab86SRalf Baechle 2386f41ae0b2SRalf Baechleconfig MIPS_MT 2387f41ae0b2SRalf Baechle bool 2388f41ae0b2SRalf Baechle 23890ab7aefcSRalf Baechleconfig SCHED_SMT 23900ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 23910ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 23920ab7aefcSRalf Baechle default n 23930ab7aefcSRalf Baechle help 23940ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 23950ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 23960ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 23970ab7aefcSRalf Baechle 23980ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 23990ab7aefcSRalf Baechle bool 24000ab7aefcSRalf Baechle 2401f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2402f41ae0b2SRalf Baechle bool 2403f41ae0b2SRalf Baechle 2404f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2405f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2406f088fc84SRalf Baechle default y 2407b633648cSRalf Baechle depends on MIPS_MT_SMP 240807cc0c9eSRalf Baechle 2409b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2410b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 24119eaa9a82SPaul Burton depends on CPU_MIPSR6 2412c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 2413b0a668fbSLeonid Yegoshin default y 2414b0a668fbSLeonid Yegoshin help 2415b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2416b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 241707edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2418b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2419b0a668fbSLeonid Yegoshin final kernel image. 2420b0a668fbSLeonid Yegoshin 2421f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER 2422f35764e7SJames Hogan bool 2423f35764e7SJames Hogan depends on SYS_SUPPORTS_MULTITHREADING 2424f35764e7SJames Hogan help 2425f35764e7SJames Hogan Indicates that the platform supports the VPE loader, and provides 2426f35764e7SJames Hogan physical_memsize. 2427f35764e7SJames Hogan 242807cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 242907cc0c9eSRalf Baechle bool "VPE loader support." 2430f35764e7SJames Hogan depends on SYS_SUPPORTS_VPE_LOADER && MODULES 243107cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 243207cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 243307cc0c9eSRalf Baechle select MIPS_MT 243407cc0c9eSRalf Baechle help 243507cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 243607cc0c9eSRalf Baechle onto another VPE and running it. 2437f088fc84SRalf Baechle 243817a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 243917a1d523SDeng-Cheng Zhu bool 244017a1d523SDeng-Cheng Zhu default "y" 244117a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 244217a1d523SDeng-Cheng Zhu 24431a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 24441a2a6d7eSDeng-Cheng Zhu bool 24451a2a6d7eSDeng-Cheng Zhu default "y" 24461a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 24471a2a6d7eSDeng-Cheng Zhu 2448e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2449e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2450e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2451e01402b1SRalf Baechle default y 2452e01402b1SRalf Baechle help 2453e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2454e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2455e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2456e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2457e01402b1SRalf Baechle 2458e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2459e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2460e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2461e01402b1SRalf Baechle 2462da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2463da615cf6SDeng-Cheng Zhu bool 2464da615cf6SDeng-Cheng Zhu default "y" 2465da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2466da615cf6SDeng-Cheng Zhu 24672c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 24682c973ef0SDeng-Cheng Zhu bool 24692c973ef0SDeng-Cheng Zhu default "y" 24702c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 24712c973ef0SDeng-Cheng Zhu 24724a16ff4cSRalf Baechleconfig MIPS_CMP 24735cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 24745676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2475b10b43baSMarkos Chandras select SMP 2476eb9b5141STim Anderson select SYNC_R4K 2477b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 24784a16ff4cSRalf Baechle select WEAK_ORDERING 24794a16ff4cSRalf Baechle default n 24804a16ff4cSRalf Baechle help 2481044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2482044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2483044505c7SPaul Burton its ability to start secondary CPUs. 24844a16ff4cSRalf Baechle 24855cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 24865cac93b3SPaul Burton instead of this. 24875cac93b3SPaul Burton 24880ee958e1SPaul Burtonconfig MIPS_CPS 24890ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 24905a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 24910ee958e1SPaul Burton select MIPS_CM 24921d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 24930ee958e1SPaul Burton select SMP 24940ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 24951d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2496c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 24970ee958e1SPaul Burton select SYS_SUPPORTS_SMP 24980ee958e1SPaul Burton select WEAK_ORDERING 2499d8d3276bSWei Li select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 25000ee958e1SPaul Burton help 25010ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 25020ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 25030ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 25040ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 25050ee958e1SPaul Burton support is unavailable. 25060ee958e1SPaul Burton 25073179d37eSPaul Burtonconfig MIPS_CPS_PM 250839a59593SMarkos Chandras depends on MIPS_CPS 25093179d37eSPaul Burton bool 25103179d37eSPaul Burton 25119f98f3ddSPaul Burtonconfig MIPS_CM 25129f98f3ddSPaul Burton bool 25133c9b4166SPaul Burton select MIPS_CPC 25149f98f3ddSPaul Burton 25159c38cf44SPaul Burtonconfig MIPS_CPC 25169c38cf44SPaul Burton bool 25172600990eSRalf Baechle 25181da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 25191da177e4SLinus Torvalds bool 25201da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 25211da177e4SLinus Torvalds default y 25221da177e4SLinus Torvalds 25231da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 25241da177e4SLinus Torvalds bool 25251da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 25261da177e4SLinus Torvalds default y 25271da177e4SLinus Torvalds 25289e2b5372SMarkos Chandraschoice 25299e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 25309e2b5372SMarkos Chandras 25319e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 25329e2b5372SMarkos Chandras bool "None" 25339e2b5372SMarkos Chandras help 25349e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 25359e2b5372SMarkos Chandras 25369693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 25379693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 25389e2b5372SMarkos Chandras bool "SmartMIPS" 25399693a853SFranck Bui-Huu help 25409693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 25419693a853SFranck Bui-Huu increased security at both hardware and software level for 25429693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 25439693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 25449693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 25459693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 25469693a853SFranck Bui-Huu here. 25479693a853SFranck Bui-Huu 2548bce86083SSteven J. Hillconfig CPU_MICROMIPS 25497fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 25509e2b5372SMarkos Chandras bool "microMIPS" 2551bce86083SSteven J. Hill help 2552bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2553bce86083SSteven J. Hill microMIPS ISA 2554bce86083SSteven J. Hill 25559e2b5372SMarkos Chandrasendchoice 25569e2b5372SMarkos Chandras 2557a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 25580ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2559a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 2560c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 25612a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2562a5e9a69eSPaul Burton help 2563a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2564a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 25651db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 25661db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 25671db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 25681db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 25691db1af84SPaul Burton the size & complexity of your kernel. 2570a5e9a69eSPaul Burton 2571a5e9a69eSPaul Burton If unsure, say Y. 2572a5e9a69eSPaul Burton 25731da177e4SLinus Torvaldsconfig CPU_HAS_WB 2574f7062ddbSRalf Baechle bool 2575e01402b1SRalf Baechle 2576df0ac8a4SKevin Cernekeeconfig XKS01 2577df0ac8a4SKevin Cernekee bool 2578df0ac8a4SKevin Cernekee 2579ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI 2580ba9196d2SJiaxun Yang depends on !CPU_DIEI_BROKEN 2581ba9196d2SJiaxun Yang bool 2582ba9196d2SJiaxun Yang 2583ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN 2584ba9196d2SJiaxun Yang bool 2585ba9196d2SJiaxun Yang 25868256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 25878256b17eSFlorian Fainelli bool 25888256b17eSFlorian Fainelli 258918d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR 2590932afdeeSYasha Cherikovsky bool 2591932afdeeSYasha Cherikovsky help 259218d84e2eSAlexander Lobakin CPU lacks support for unaligned load and store instructions: 2593932afdeeSYasha Cherikovsky LWL, LWR, SWL, SWR (Load/store word left/right). 259418d84e2eSAlexander Lobakin LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit 259518d84e2eSAlexander Lobakin systems). 2596932afdeeSYasha Cherikovsky 2597f41ae0b2SRalf Baechle# 2598f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2599f41ae0b2SRalf Baechle# 2600e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2601f41ae0b2SRalf Baechle bool 2602e01402b1SRalf Baechle 2603f41ae0b2SRalf Baechle# 2604f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2605f41ae0b2SRalf Baechle# 2606e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2607f41ae0b2SRalf Baechle bool 2608e01402b1SRalf Baechle 26091da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 26101da177e4SLinus Torvalds bool 26111da177e4SLinus Torvalds depends on !CPU_R3000 26121da177e4SLinus Torvalds default y 26131da177e4SLinus Torvalds 26141da177e4SLinus Torvalds# 261520d60d99SMaciej W. Rozycki# CPU non-features 261620d60d99SMaciej W. Rozycki# 261720d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 261820d60d99SMaciej W. Rozycki bool 261920d60d99SMaciej W. Rozycki 262020d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 262120d60d99SMaciej W. Rozycki bool 262220d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 262320d60d99SMaciej W. Rozycki 262420d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 262520d60d99SMaciej W. Rozycki bool 262620d60d99SMaciej W. Rozycki 2627071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64 2628071d2f0bSPaul Burton bool 2629071d2f0bSPaul Burton default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1) 2630071d2f0bSPaul Burton 26314edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 26324edf00a4SPaul Burton int 26334edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 26344edf00a4SPaul Burton default 0 26354edf00a4SPaul Burton 26364edf00a4SPaul Burtonconfig MIPS_ASID_BITS 26374edf00a4SPaul Burton int 26382db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 26394edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 26404edf00a4SPaul Burton default 8 26414edf00a4SPaul Burton 26422db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 26432db003a5SPaul Burton bool 26442db003a5SPaul Burton 26454a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT 26464a5dc51eSMarcin Nowakowski bool 26474a5dc51eSMarcin Nowakowski 2648802b8362SThomas Bogendoerfer# R4600 erratum. Due to the lack of errata information the exact 2649802b8362SThomas Bogendoerfer# technical details aren't known. I've experimentally found that disabling 2650802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal 2651802b8362SThomas Bogendoerfer# with the issue. 2652802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP 2653802b8362SThomas Bogendoerfer bool 2654802b8362SThomas Bogendoerfer 26555e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata: 26565e5b6527SThomas Bogendoerfer# 26575e5b6527SThomas Bogendoerfer# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D, 26585e5b6527SThomas Bogendoerfer# Hit_Invalidate_D and Create_Dirty_Excl_D should only be 26595e5b6527SThomas Bogendoerfer# executed if there is no other dcache activity. If the dcache is 266018ff14c8SColin Ian King# accessed for another instruction immediately preceding when these 26615e5b6527SThomas Bogendoerfer# cache instructions are executing, it is possible that the dcache 26625e5b6527SThomas Bogendoerfer# tag match outputs used by these cache instructions will be 26635e5b6527SThomas Bogendoerfer# incorrect. These cache instructions should be preceded by at least 26645e5b6527SThomas Bogendoerfer# four instructions that are not any kind of load or store 26655e5b6527SThomas Bogendoerfer# instruction. 26665e5b6527SThomas Bogendoerfer# 26675e5b6527SThomas Bogendoerfer# This is not allowed: lw 26685e5b6527SThomas Bogendoerfer# nop 26695e5b6527SThomas Bogendoerfer# nop 26705e5b6527SThomas Bogendoerfer# nop 26715e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 26725e5b6527SThomas Bogendoerfer# 26735e5b6527SThomas Bogendoerfer# This is allowed: lw 26745e5b6527SThomas Bogendoerfer# nop 26755e5b6527SThomas Bogendoerfer# nop 26765e5b6527SThomas Bogendoerfer# nop 26775e5b6527SThomas Bogendoerfer# nop 26785e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 26795e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP 26805e5b6527SThomas Bogendoerfer bool 26815e5b6527SThomas Bogendoerfer 268244def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA. 268344def342SThomas Bogendoerfer# 268444def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D, 268544def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only 268644def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty. These 268744def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss 268844def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer." 268944def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/ 269044def342SThomas Bogendoerfer# in .pdf format.) 269144def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP 269244def342SThomas Bogendoerfer bool 269344def342SThomas Bogendoerfer 269424a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for 269524a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following 269624a1c023SThomas Bogendoerfer# operation is not guaranteed." 269724a1c023SThomas Bogendoerfer# 269824a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I 269924a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV 270024a1c023SThomas Bogendoerfer bool 270124a1c023SThomas Bogendoerfer 2702886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra 2703886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same 2704886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious 2705886ee136SThomas Bogendoerfer# exceptions. 2706886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS 2707886ee136SThomas Bogendoerfer bool 2708886ee136SThomas Bogendoerfer 2709256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that 2710256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically. 2711256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC 2712256ec489SThomas Bogendoerfer bool 2713256ec489SThomas Bogendoerfer 2714a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction" 2715a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB 2716a7fbed98SThomas Bogendoerfer bool 2717a7fbed98SThomas Bogendoerfer 271820d60d99SMaciej W. Rozycki# 27191da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 27201da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 27211da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 27221da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 27231da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 27241da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 27251da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 27261da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2727797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2728797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2729797798c1SRalf Baechle# support. 27301da177e4SLinus Torvalds# 27311da177e4SLinus Torvaldsconfig HIGHMEM 27321da177e4SLinus Torvalds bool "High Memory Support" 2733a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2734a4c33e83SThomas Gleixner select KMAP_LOCAL 2735797798c1SRalf Baechle 2736797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2737797798c1SRalf Baechle bool 2738797798c1SRalf Baechle 2739797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2740797798c1SRalf Baechle bool 27411da177e4SLinus Torvalds 27429693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 27439693a853SFranck Bui-Huu bool 27449693a853SFranck Bui-Huu 2745a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2746a6a4834cSSteven J. Hill bool 2747a6a4834cSSteven J. Hill 2748377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2749377cb1b6SRalf Baechle bool 2750377cb1b6SRalf Baechle help 2751377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2752377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2753377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2754377cb1b6SRalf Baechle 2755a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2756a5e9a69eSPaul Burton bool 2757a5e9a69eSPaul Burton 2758b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2759b4819b59SYoichi Yuasa def_bool y 2760268a2d60SJiaxun Yang depends on !NUMA && !CPU_LOONGSON2EF 2761b4819b59SYoichi Yuasa 2762b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2763b1c6cd42SAtsushi Nemoto bool 2764397dc00eSMike Rapoport select SPARSEMEM_STATIC if !SGI_IP27 276531473747SAtsushi Nemoto 2766d8cb4e11SRalf Baechleconfig NUMA 2767d8cb4e11SRalf Baechle bool "NUMA Support" 2768d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2769cf8194e4STiezhu Yang select SMP 2770d8cb4e11SRalf Baechle help 2771d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2772d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2773d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2774172a37e9SRandy Dunlap leave it disabled; on single node systems leave this option 2775d8cb4e11SRalf Baechle disabled. 2776d8cb4e11SRalf Baechle 2777d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2778d8cb4e11SRalf Baechle bool 2779d8cb4e11SRalf Baechle 2780f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA 2781f3c560a6SThomas Bogendoerfer def_bool y 2782f3c560a6SThomas Bogendoerfer depends on NUMA 2783f3c560a6SThomas Bogendoerfer 2784f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK 2785f3c560a6SThomas Bogendoerfer def_bool y 2786f3c560a6SThomas Bogendoerfer depends on NUMA 2787f3c560a6SThomas Bogendoerfer 27888c530ea3SMatt Redfearnconfig RELOCATABLE 27898c530ea3SMatt Redfearn bool "Relocatable kernel" 2790ab7c01fdSSerge Semin depends on SYS_SUPPORTS_RELOCATABLE 2791ab7c01fdSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \ 2792ab7c01fdSSerge Semin CPU_MIPS32_R5 || CPU_MIPS64_R5 || \ 2793ab7c01fdSSerge Semin CPU_MIPS32_R6 || CPU_MIPS64_R6 || \ 2794a307a4ceSJinyang He CPU_P5600 || CAVIUM_OCTEON_SOC || \ 2795a307a4ceSJinyang He CPU_LOONGSON64 27968c530ea3SMatt Redfearn help 27978c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 27988c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 27998c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 28008c530ea3SMatt Redfearn but are discarded at runtime 28018c530ea3SMatt Redfearn 2802069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2803069fd766SMatt Redfearn hex "Relocation table size" 2804069fd766SMatt Redfearn depends on RELOCATABLE 2805069fd766SMatt Redfearn range 0x0 0x01000000 2806a307a4ceSJinyang He default "0x00200000" if CPU_LOONGSON64 2807069fd766SMatt Redfearn default "0x00100000" 2808a7f7f624SMasahiro Yamada help 2809069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2810069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2811069fd766SMatt Redfearn 2812069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2813069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2814069fd766SMatt Redfearn 2815069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2816069fd766SMatt Redfearn 2817069fd766SMatt Redfearn If unsure, leave at the default value. 2818069fd766SMatt Redfearn 2819405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2820405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2821405bc8fdSMatt Redfearn depends on RELOCATABLE 2822a7f7f624SMasahiro Yamada help 2823405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2824405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2825405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2826405bc8fdSMatt Redfearn of kernel internals. 2827405bc8fdSMatt Redfearn 2828405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2829405bc8fdSMatt Redfearn 2830405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2831405bc8fdSMatt Redfearn 2832405bc8fdSMatt Redfearn If unsure, say N. 2833405bc8fdSMatt Redfearn 2834405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2835405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2836405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2837405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2838405bc8fdSMatt Redfearn range 0x0 0x08000000 2839405bc8fdSMatt Redfearn default "0x01000000" 2840a7f7f624SMasahiro Yamada help 2841405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2842405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2843405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2844405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2845405bc8fdSMatt Redfearn 2846405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2847405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2848405bc8fdSMatt Redfearn 2849c80d79d7SYasunori Gotoconfig NODES_SHIFT 2850c80d79d7SYasunori Goto int 2851c80d79d7SYasunori Goto default "6" 2852c80d79d7SYasunori Goto depends on NEED_MULTIPLE_NODES 2853c80d79d7SYasunori Goto 285414f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 285514f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 2856268a2d60SJiaxun Yang depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64) 285714f70012SDeng-Cheng Zhu default y 285814f70012SDeng-Cheng Zhu help 285914f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 286014f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 286114f70012SDeng-Cheng Zhu 2862be8fa1cbSTiezhu Yangconfig DMI 2863be8fa1cbSTiezhu Yang bool "Enable DMI scanning" 2864be8fa1cbSTiezhu Yang depends on MACH_LOONGSON64 2865be8fa1cbSTiezhu Yang select DMI_SCAN_MACHINE_NON_EFI_FALLBACK 2866be8fa1cbSTiezhu Yang default y 2867be8fa1cbSTiezhu Yang help 2868be8fa1cbSTiezhu Yang Enabled scanning of DMI to identify machine quirks. Say Y 2869be8fa1cbSTiezhu Yang here unless you have verified that your setup is not 2870be8fa1cbSTiezhu Yang affected by entries in the DMI blacklist. Required by PNP 2871be8fa1cbSTiezhu Yang BIOS code. 2872be8fa1cbSTiezhu Yang 28731da177e4SLinus Torvaldsconfig SMP 28741da177e4SLinus Torvalds bool "Multi-Processing support" 2875e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2876e73ea273SRalf Baechle help 28771da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 28784a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 28794a474157SRobert Graffham than one CPU, say Y. 28801da177e4SLinus Torvalds 28814a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 28821da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 28831da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 28844a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 28851da177e4SLinus Torvalds will run faster if you say N here. 28861da177e4SLinus Torvalds 28871da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 28881da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 28891da177e4SLinus Torvalds 289003502faaSAdrian Bunk See also the SMP-HOWTO available at 2891ef054ad3SAlexander A. Klimov <https://www.tldp.org/docs.html#howto>. 28921da177e4SLinus Torvalds 28931da177e4SLinus Torvalds If you don't know what to do here, say N. 28941da177e4SLinus Torvalds 28957840d618SMatt Redfearnconfig HOTPLUG_CPU 28967840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 28977840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 28987840d618SMatt Redfearn help 28997840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 29007840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 29017840d618SMatt Redfearn (Note: power management support will enable this option 29027840d618SMatt Redfearn automatically on SMP systems. ) 29037840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 29047840d618SMatt Redfearn 290587353d8aSRalf Baechleconfig SMP_UP 290687353d8aSRalf Baechle bool 290787353d8aSRalf Baechle 29084a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 29094a16ff4cSRalf Baechle bool 29104a16ff4cSRalf Baechle 29110ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 29120ee958e1SPaul Burton bool 29130ee958e1SPaul Burton 2914e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2915e73ea273SRalf Baechle bool 2916e73ea273SRalf Baechle 2917130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2918130e2fb7SRalf Baechle bool 2919130e2fb7SRalf Baechle 2920130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2921130e2fb7SRalf Baechle bool 2922130e2fb7SRalf Baechle 2923130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2924130e2fb7SRalf Baechle bool 2925130e2fb7SRalf Baechle 2926130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2927130e2fb7SRalf Baechle bool 2928130e2fb7SRalf Baechle 2929130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2930130e2fb7SRalf Baechle bool 2931130e2fb7SRalf Baechle 29321da177e4SLinus Torvaldsconfig NR_CPUS 2933a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2934a91796a9SJayachandran C range 2 256 29351da177e4SLinus Torvalds depends on SMP 2936130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2937130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2938130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2939130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2940130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 29411da177e4SLinus Torvalds help 29421da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 29431da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 29441da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 294572ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 294672ede9b1SAtsushi Nemoto and 2 for all others. 29471da177e4SLinus Torvalds 29481da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 294972ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 295072ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 295172ede9b1SAtsushi Nemoto power of two. 29521da177e4SLinus Torvalds 2953399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2954399aaa25SAl Cooper bool 2955399aaa25SAl Cooper 29567820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 29577820b84bSDavid Daney bool 29587820b84bSDavid Daney 29597820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 29607820b84bSDavid Daney int 29617820b84bSDavid Daney depends on SMP 29627820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 29637820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 29647820b84bSDavid Daney 29651723b4a3SAtsushi Nemoto# 29661723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 29671723b4a3SAtsushi Nemoto# 29681723b4a3SAtsushi Nemoto 29691723b4a3SAtsushi Nemotochoice 29701723b4a3SAtsushi Nemoto prompt "Timer frequency" 29711723b4a3SAtsushi Nemoto default HZ_250 29721723b4a3SAtsushi Nemoto help 29731723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 29741723b4a3SAtsushi Nemoto 297567596573SPaul Burton config HZ_24 297667596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 297767596573SPaul Burton 29781723b4a3SAtsushi Nemoto config HZ_48 29790f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 29801723b4a3SAtsushi Nemoto 29811723b4a3SAtsushi Nemoto config HZ_100 29821723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 29831723b4a3SAtsushi Nemoto 29841723b4a3SAtsushi Nemoto config HZ_128 29851723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 29861723b4a3SAtsushi Nemoto 29871723b4a3SAtsushi Nemoto config HZ_250 29881723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 29891723b4a3SAtsushi Nemoto 29901723b4a3SAtsushi Nemoto config HZ_256 29911723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 29921723b4a3SAtsushi Nemoto 29931723b4a3SAtsushi Nemoto config HZ_1000 29941723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 29951723b4a3SAtsushi Nemoto 29961723b4a3SAtsushi Nemoto config HZ_1024 29971723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 29981723b4a3SAtsushi Nemoto 29991723b4a3SAtsushi Nemotoendchoice 30001723b4a3SAtsushi Nemoto 300167596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 300267596573SPaul Burton bool 300367596573SPaul Burton 30041723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 30051723b4a3SAtsushi Nemoto bool 30061723b4a3SAtsushi Nemoto 30071723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 30081723b4a3SAtsushi Nemoto bool 30091723b4a3SAtsushi Nemoto 30101723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 30111723b4a3SAtsushi Nemoto bool 30121723b4a3SAtsushi Nemoto 30131723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 30141723b4a3SAtsushi Nemoto bool 30151723b4a3SAtsushi Nemoto 30161723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 30171723b4a3SAtsushi Nemoto bool 30181723b4a3SAtsushi Nemoto 30191723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 30201723b4a3SAtsushi Nemoto bool 30211723b4a3SAtsushi Nemoto 30221723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 30231723b4a3SAtsushi Nemoto bool 30241723b4a3SAtsushi Nemoto 30251723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 30261723b4a3SAtsushi Nemoto bool 302767596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 302867596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 302967596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 303067596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 303167596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 303267596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 303367596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 30341723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 30351723b4a3SAtsushi Nemoto 30361723b4a3SAtsushi Nemotoconfig HZ 30371723b4a3SAtsushi Nemoto int 303867596573SPaul Burton default 24 if HZ_24 30391723b4a3SAtsushi Nemoto default 48 if HZ_48 30401723b4a3SAtsushi Nemoto default 100 if HZ_100 30411723b4a3SAtsushi Nemoto default 128 if HZ_128 30421723b4a3SAtsushi Nemoto default 250 if HZ_250 30431723b4a3SAtsushi Nemoto default 256 if HZ_256 30441723b4a3SAtsushi Nemoto default 1000 if HZ_1000 30451723b4a3SAtsushi Nemoto default 1024 if HZ_1024 30461723b4a3SAtsushi Nemoto 304796685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 304896685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 304996685b17SDeng-Cheng Zhu 3050ea6e942bSAtsushi Nemotoconfig KEXEC 30517d60717eSKees Cook bool "Kexec system call" 30522965faa5SDave Young select KEXEC_CORE 3053ea6e942bSAtsushi Nemoto help 3054ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 3055ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 30563dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 3057ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 3058ea6e942bSAtsushi Nemoto 305901dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 3060ea6e942bSAtsushi Nemoto 3061ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 3062ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 3063bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 3064bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 3065bf220695SGeert Uytterhoeven made. 3066ea6e942bSAtsushi Nemoto 30677aa1c8f4SRalf Baechleconfig CRASH_DUMP 30687aa1c8f4SRalf Baechle bool "Kernel crash dumps" 30697aa1c8f4SRalf Baechle help 30707aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 30717aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 30727aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 30737aa1c8f4SRalf Baechle a specially reserved region and then later executed after 30747aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 30757aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 30767aa1c8f4SRalf Baechle PHYSICAL_START. 30777aa1c8f4SRalf Baechle 30787aa1c8f4SRalf Baechleconfig PHYSICAL_START 30797aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 30808bda3e26SMaciej W. Rozycki default "0xffffffff84000000" 30817aa1c8f4SRalf Baechle depends on CRASH_DUMP 30827aa1c8f4SRalf Baechle help 30837aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 30847aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 30857aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 30867aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 30877aa1c8f4SRalf Baechle passed to the panic-ed kernel). 30887aa1c8f4SRalf Baechle 3089597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 3090b7f1e273SPaul Burton bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6 3091597ce172SPaul Burton depends on 32BIT || MIPS32_O32 3092597ce172SPaul Burton help 3093597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 3094597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 3095597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 3096597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 3097597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 3098597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 3099597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 3100597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 3101597ce172SPaul Burton saying N here. 3102597ce172SPaul Burton 310306e2e882SPaul Burton Although binutils currently supports use of this flag the details 310406e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 310518ff14c8SColin Ian King worked on. In order to avoid userland becoming dependent upon current 310606e2e882SPaul Burton behaviour before the details have been finalised, this option should 310706e2e882SPaul Burton be considered experimental and only enabled by those working upon 310806e2e882SPaul Burton said details. 310906e2e882SPaul Burton 311006e2e882SPaul Burton If unsure, say N. 3111597ce172SPaul Burton 3112f2ffa5abSDezhong Diaoconfig USE_OF 31130b3e06fdSJonas Gorski bool 3114f2ffa5abSDezhong Diao select OF 3115e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 3116abd2363fSGrant Likely select IRQ_DOMAIN 3117f2ffa5abSDezhong Diao 31182fe8ea39SDengcheng Zhuconfig UHI_BOOT 31192fe8ea39SDengcheng Zhu bool 31202fe8ea39SDengcheng Zhu 31217fafb068SAndrew Brestickerconfig BUILTIN_DTB 31227fafb068SAndrew Bresticker bool 31237fafb068SAndrew Bresticker 31241da8f179SJonas Gorskichoice 31255b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 31261da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 31271da8f179SJonas Gorski 31281da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 31291da8f179SJonas Gorski bool "None" 31301da8f179SJonas Gorski help 31311da8f179SJonas Gorski Do not enable appended dtb support. 31321da8f179SJonas Gorski 313387db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 313487db537dSAaro Koskinen bool "vmlinux" 313587db537dSAaro Koskinen help 313687db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 313787db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 313887db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 313987db537dSAaro Koskinen objcopy: 314087db537dSAaro Koskinen 314187db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 314287db537dSAaro Koskinen 314318ff14c8SColin Ian King This is meant as a backward compatibility convenience for those 314487db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 314587db537dSAaro Koskinen the documented boot protocol using a device tree. 314687db537dSAaro Koskinen 31471da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 3148b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 31491da8f179SJonas Gorski help 31501da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 3151b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 31521da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 31531da8f179SJonas Gorski 31541da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 31551da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 31561da8f179SJonas Gorski the documented boot protocol using a device tree. 31571da8f179SJonas Gorski 31581da8f179SJonas Gorski Beware that there is very little in terms of protection against 31591da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 31601da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 31611da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 31621da8f179SJonas Gorski if you don't intend to always append a DTB. 31631da8f179SJonas Gorskiendchoice 31641da8f179SJonas Gorski 31652024972eSJonas Gorskichoice 31662024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 31672bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 316887fcfa7bSJiaxun Yang !MACH_LOONGSON64 && !MIPS_MALTA && \ 31692bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 31702024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 31712024972eSJonas Gorski 31722024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 31732024972eSJonas Gorski depends on USE_OF 31742024972eSJonas Gorski bool "Dtb kernel arguments if available" 31752024972eSJonas Gorski 31762024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 31772024972eSJonas Gorski depends on USE_OF 31782024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 31792024972eSJonas Gorski 31802024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 31812024972eSJonas Gorski bool "Bootloader kernel arguments if available" 3182ed47e153SRabin Vincent 3183ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 3184ed47e153SRabin Vincent depends on CMDLINE_BOOL 3185ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 31862024972eSJonas Gorskiendchoice 31872024972eSJonas Gorski 31885e83d430SRalf Baechleendmenu 31895e83d430SRalf Baechle 31901df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 31911df0f0ffSAtsushi Nemoto bool 31921df0f0ffSAtsushi Nemoto default y 31931df0f0ffSAtsushi Nemoto 31941df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 31951df0f0ffSAtsushi Nemoto bool 31961df0f0ffSAtsushi Nemoto default y 31971df0f0ffSAtsushi Nemoto 3198a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 3199a728ab52SKirill A. Shutemov int 32003377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 3201a728ab52SKirill A. Shutemov default 3 if 64BIT && !PAGE_SIZE_64KB 3202a728ab52SKirill A. Shutemov default 2 3203a728ab52SKirill A. Shutemov 32046c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET 32056c359eb1SPaul Burton bool 32066c359eb1SPaul Burton 32071da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 32081da177e4SLinus Torvalds 3209c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 32102eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 3211c5611df9SPaul Burton bool 3212c5611df9SPaul Burton 3213c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3214c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3215c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 32162eac9c2dSChristoph Hellwig select PCI_DOMAINS if PCI 32171da177e4SLinus Torvalds 32181da177e4SLinus Torvalds# 32191da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 32201da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 32211da177e4SLinus Torvalds# users to choose the right thing ... 32221da177e4SLinus Torvalds# 32231da177e4SLinus Torvaldsconfig ISA 32241da177e4SLinus Torvalds bool 32251da177e4SLinus Torvalds 32261da177e4SLinus Torvaldsconfig TC 32271da177e4SLinus Torvalds bool "TURBOchannel support" 32281da177e4SLinus Torvalds depends on MACH_DECSTATION 32291da177e4SLinus Torvalds help 323050a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 323150a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 323250a23e6eSJustin P. Mattock at: 323350a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 323450a23e6eSJustin P. Mattock and: 323550a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 323650a23e6eSJustin P. Mattock Linux driver support status is documented at: 323750a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 32381da177e4SLinus Torvalds 32391da177e4SLinus Torvaldsconfig MMU 32401da177e4SLinus Torvalds bool 32411da177e4SLinus Torvalds default y 32421da177e4SLinus Torvalds 3243109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3244109c32ffSMatt Redfearn default 12 if 64BIT 3245109c32ffSMatt Redfearn default 8 3246109c32ffSMatt Redfearn 3247109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3248109c32ffSMatt Redfearn default 18 if 64BIT 3249109c32ffSMatt Redfearn default 15 3250109c32ffSMatt Redfearn 3251109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3252109c32ffSMatt Redfearn default 8 3253109c32ffSMatt Redfearn 3254109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3255109c32ffSMatt Redfearn default 15 3256109c32ffSMatt Redfearn 3257d865bea4SRalf Baechleconfig I8253 3258d865bea4SRalf Baechle bool 3259798778b8SRussell King select CLKSRC_I8253 32602d02612fSThomas Gleixner select CLKEVT_I8253 32619726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 3262d865bea4SRalf Baechle 3263e05eb3f8SRalf Baechleconfig ZONE_DMA 3264e05eb3f8SRalf Baechle bool 3265e05eb3f8SRalf Baechle 3266cce335aeSRalf Baechleconfig ZONE_DMA32 3267cce335aeSRalf Baechle bool 3268cce335aeSRalf Baechle 32691da177e4SLinus Torvaldsendmenu 32701da177e4SLinus Torvalds 32711da177e4SLinus Torvaldsconfig TRAD_SIGNALS 32721da177e4SLinus Torvalds bool 32731da177e4SLinus Torvalds 32741da177e4SLinus Torvaldsconfig MIPS32_COMPAT 327578aaf956SRalf Baechle bool 32761da177e4SLinus Torvalds 32771da177e4SLinus Torvaldsconfig COMPAT 32781da177e4SLinus Torvalds bool 32791da177e4SLinus Torvalds 328005e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT 328105e43966SAtsushi Nemoto bool 328205e43966SAtsushi Nemoto 32831da177e4SLinus Torvaldsconfig MIPS32_O32 32841da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 328578aaf956SRalf Baechle depends on 64BIT 328678aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 328778aaf956SRalf Baechle select COMPAT 328878aaf956SRalf Baechle select MIPS32_COMPAT 328978aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 32901da177e4SLinus Torvalds help 32911da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 32921da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 32931da177e4SLinus Torvalds existing binaries are in this format. 32941da177e4SLinus Torvalds 32951da177e4SLinus Torvalds If unsure, say Y. 32961da177e4SLinus Torvalds 32971da177e4SLinus Torvaldsconfig MIPS32_N32 32981da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3299c22eacfeSRalf Baechle depends on 64BIT 33005a9372f7SArnd Bergmann select ARCH_WANT_COMPAT_IPC_PARSE_VERSION 330178aaf956SRalf Baechle select COMPAT 330278aaf956SRalf Baechle select MIPS32_COMPAT 330378aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 33041da177e4SLinus Torvalds help 33051da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 33061da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 33071da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 33081da177e4SLinus Torvalds cases. 33091da177e4SLinus Torvalds 33101da177e4SLinus Torvalds If unsure, say N. 33111da177e4SLinus Torvalds 33121da177e4SLinus Torvaldsconfig BINFMT_ELF32 33131da177e4SLinus Torvalds bool 33141da177e4SLinus Torvalds default y if MIPS32_O32 || MIPS32_N32 3315f43edca7SRalf Baechle select ELFCORE 33161da177e4SLinus Torvalds 33172116245eSRalf Baechlemenu "Power management options" 3318952fa954SRodolfo Giometti 3319363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3320363c55caSWu Zhangjin def_bool y 33213f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3322363c55caSWu Zhangjin 3323f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3324f4cb5700SJohannes Berg def_bool y 33253f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3326f4cb5700SJohannes Berg 33272116245eSRalf Baechlesource "kernel/power/Kconfig" 3328952fa954SRodolfo Giometti 33291da177e4SLinus Torvaldsendmenu 33301da177e4SLinus Torvalds 33317a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 33327a998935SViresh Kumar bool 33337a998935SViresh Kumar 33347a998935SViresh Kumarmenu "CPU Power Management" 3335c095ebafSPaul Burton 3336c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 33377a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 33387a998935SViresh Kumarendif 33399726b43aSWu Zhangjin 3340c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3341c095ebafSPaul Burton 3342c095ebafSPaul Burtonendmenu 3343c095ebafSPaul Burton 334498cdee0eSRalf Baechlesource "drivers/firmware/Kconfig" 334598cdee0eSRalf Baechle 33462235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3347e91946d6SNathan Chancellor 3348e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig" 3349