1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T if !64BIT 6ea6a3737SPaul Burton select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT 7dfad83cbSFlorian Fainelli select ARCH_HAS_DEBUG_VIRTUAL if !64BIT 834c01e41SAlexander Lobakin select ARCH_HAS_FORTIFY_SOURCE 934c01e41SAlexander Lobakin select ARCH_HAS_KCOV 1066633abdSTiezhu Yang select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA 1134c01e41SAlexander Lobakin select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI) 12e6226997SArnd Bergmann select ARCH_HAS_STRNCPY_FROM_USER 13e6226997SArnd Bergmann select ARCH_HAS_STRNLEN_USER 1412597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 151e35918aSHassan Naveed select ARCH_HAS_UBSAN_SANITIZE_ALL 168b3165e5SXingxing Su select ARCH_HAS_GCOV_PROFILE_ALL 17c55944ccSNick Desaulniers select ARCH_KEEP_MEMBLOCK 1812597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 191ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 2012597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 21dce44566SAnshuman Khandual select ARCH_USE_MEMTEST 2225da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 230b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 24855f9a8eSAnshuman Khandual select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES 259035bd29SAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 2612597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 27d3a4e0f1SAlexander Lobakin select ARCH_WANT_LD_ORPHAN_WARN 2810916706SShile Zhang select BUILDTIME_TABLE_SORT 2912597988SMatt Redfearn select CLONE_BACKWARDS 3057eeacedSPaul Burton select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1) 3112597988SMatt Redfearn select CPU_PM if CPU_IDLE 3212597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 3312597988SMatt Redfearn select GENERIC_CMOS_UPDATE 3412597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 35bab1dde3SAlexander Lobakin select GENERIC_FIND_FIRST_BIT 3624640f23SVincenzo Frascino select GENERIC_GETTIMEOFDAY 37b962aeb0SPaul Burton select GENERIC_IOMAP 3812597988SMatt Redfearn select GENERIC_IRQ_PROBE 3912597988SMatt Redfearn select GENERIC_IRQ_SHOW 406630a8e5SChristoph Hellwig select GENERIC_ISA_DMA if EISA 41740129b3SAntony Pavlov select GENERIC_LIB_ASHLDI3 42740129b3SAntony Pavlov select GENERIC_LIB_ASHRDI3 43740129b3SAntony Pavlov select GENERIC_LIB_CMPDI2 44740129b3SAntony Pavlov select GENERIC_LIB_LSHRDI3 45740129b3SAntony Pavlov select GENERIC_LIB_UCMPDI2 4612597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 4712597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 4812597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 49446f062bSChristoph Hellwig select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT 5012597988SMatt Redfearn select HANDLE_DOMAIN_IRQ 51906d441fSPaul Burton select HAVE_ARCH_COMPILER_H 5212597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 5342b20995SArnd Bergmann select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT 54109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 55109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 56490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 57c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 5845e03e62SDaniel Silsby select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES 592ff2b7ecSMasahiro Yamada select HAVE_ASM_MODVERSIONS 6036366e36SPaul Burton select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS 6112597988SMatt Redfearn select HAVE_CONTEXT_TRACKING 62490f561bSFrederic Weisbecker select HAVE_TIF_NOHZ 6364575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 6412597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 6512597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 6612597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 6712597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 6834c01e41SAlexander Lobakin select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2 6912597988SMatt Redfearn select HAVE_EXIT_THREAD 7067a929e0SChristoph Hellwig select HAVE_FAST_GUP 7112597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 7229c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 7312597988SMatt Redfearn select HAVE_FUNCTION_TRACER 7434c01e41SAlexander Lobakin select HAVE_GCC_PLUGINS 7534c01e41SAlexander Lobakin select HAVE_GENERIC_VDSO 76b3a428b4SHassan Naveed select HAVE_IOREMAP_PROT 7712597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 7812597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 79c1bf207dSDavid Daney select HAVE_KPROBES 80c1bf207dSDavid Daney select HAVE_KRETPROBES 81c0436b50SPaul Burton select HAVE_LD_DEAD_CODE_DATA_ELIMINATION 82786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 8342a0bb3fSPetr Mladek select HAVE_NMI 8412597988SMatt Redfearn select HAVE_PERF_EVENTS 851ddc96bdSTiezhu Yang select HAVE_PERF_REGS 861ddc96bdSTiezhu Yang select HAVE_PERF_USER_STACK_DUMP 8708bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 889ea141adSPaul Burton select HAVE_RSEQ 8916c0f03fSHassan Naveed select HAVE_SPARSE_SYSCALL_NR 90d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 9112597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 92a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 9312597988SMatt Redfearn select IRQ_FORCED_THREADING 946630a8e5SChristoph Hellwig select ISA if EISA 9512597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 9634c01e41SAlexander Lobakin select MODULES_USE_ELF_RELA if MODULES && 64BIT 9712597988SMatt Redfearn select PERF_USE_VMALLOC 98981aa1d3SThomas Gleixner select PCI_MSI_ARCH_FALLBACKS if PCI_MSI 9905a0a344SArnd Bergmann select RTC_LIB 10012597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 1014aae683fSMasahiro Yamada select TRACE_IRQFLAGS_SUPPORT 10212597988SMatt Redfearn select VIRT_TO_BUS 1030bb87f05SAl Viro select ARCH_HAS_ELFCORE_COMPAT 1041da177e4SLinus Torvalds 105d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR 106d3991572SChristoph Hellwig bool 107d3991572SChristoph Hellwig 108c434b9f8SPaul Cercueilconfig MIPS_GENERIC 109c434b9f8SPaul Cercueil bool 110c434b9f8SPaul Cercueil 111f0f4a753SPaul Cercueilconfig MACH_INGENIC 112f0f4a753SPaul Cercueil bool 113f0f4a753SPaul Cercueil select SYS_SUPPORTS_32BIT_KERNEL 114f0f4a753SPaul Cercueil select SYS_SUPPORTS_LITTLE_ENDIAN 115f0f4a753SPaul Cercueil select SYS_SUPPORTS_ZBOOT 116f0f4a753SPaul Cercueil select DMA_NONCOHERENT 1171660710cSPaul Cercueil select ARCH_HAS_SYNC_DMA_FOR_CPU 118f0f4a753SPaul Cercueil select IRQ_MIPS_CPU 119f0f4a753SPaul Cercueil select PINCTRL 120f0f4a753SPaul Cercueil select GPIOLIB 121f0f4a753SPaul Cercueil select COMMON_CLK 122f0f4a753SPaul Cercueil select GENERIC_IRQ_CHIP 123f0f4a753SPaul Cercueil select BUILTIN_DTB if MIPS_NO_APPENDED_DTB 124f0f4a753SPaul Cercueil select USE_OF 125f0f4a753SPaul Cercueil select CPU_SUPPORTS_CPUFREQ 126f0f4a753SPaul Cercueil select MIPS_EXTERNAL_TIMER 127f0f4a753SPaul Cercueil 1281da177e4SLinus Torvaldsmenu "Machine selection" 1291da177e4SLinus Torvalds 1305e83d430SRalf Baechlechoice 1315e83d430SRalf Baechle prompt "System type" 132c434b9f8SPaul Cercueil default MIPS_GENERIC_KERNEL 1331da177e4SLinus Torvalds 134c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL 135eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 1364e066441SChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 137c434b9f8SPaul Cercueil select MIPS_GENERIC 138eed0eabdSPaul Burton select BOOT_RAW 139eed0eabdSPaul Burton select BUILTIN_DTB 140eed0eabdSPaul Burton select CEVT_R4K 141eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 142eed0eabdSPaul Burton select COMMON_CLK 143eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 14434c01e41SAlexander Lobakin select CPU_MIPSR2_IRQ_VI 145eed0eabdSPaul Burton select CSRC_R4K 1464e066441SChristoph Hellwig select DMA_NONCOHERENT 147eb01d42aSChristoph Hellwig select HAVE_PCI 148eed0eabdSPaul Burton select IRQ_MIPS_CPU 1490211d49eSPaul Burton select MIPS_AUTO_PFN_OFFSET 150eed0eabdSPaul Burton select MIPS_CPU_SCACHE 151eed0eabdSPaul Burton select MIPS_GIC 152eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 153eed0eabdSPaul Burton select NO_EXCEPT_FILL 154eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 155eed0eabdSPaul Burton select SMP_UP if SMP 156a3078e59SMatt Redfearn select SWAP_IO_SPACE 157eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 158eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 159eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 160eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 161eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 162eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 163eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 164eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 165eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 166eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 167eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 168eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 169eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 17034c01e41SAlexander Lobakin select SYS_SUPPORTS_MIPS_CPS 171eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 172eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 173eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 174c3e2ee65SPaul Cercueil select SYS_SUPPORTS_ZBOOT 17534c01e41SAlexander Lobakin select UHI_BOOT 1762e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1772e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1782e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1792e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1802e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1812e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 182eed0eabdSPaul Burton select USE_OF 183eed0eabdSPaul Burton help 184eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 185eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 186eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 187eed0eabdSPaul Burton Interface) specification. 188eed0eabdSPaul Burton 18942a4f17dSManuel Laussconfig MIPS_ALCHEMY 190c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 191d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 192f772cdb2SRalf Baechle select CEVT_R4K 193d7ea335cSSteven J. Hill select CSRC_R4K 19467e38cf2SRalf Baechle select IRQ_MIPS_CPU 195a86497d6SChristoph Hellwig select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is 196d3991572SChristoph Hellwig select MIPS_FIXUP_BIGPHYS_ADDR if PCI 19742a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 19842a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 19942a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 200d30a2b47SLinus Walleij select GPIOLIB 2011b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 20247440229SManuel Lauss select COMMON_CLK 2031da177e4SLinus Torvalds 2047ca5dc14SFlorian Fainelliconfig AR7 2057ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 2067ca5dc14SFlorian Fainelli select BOOT_ELF32 207b408b611SArnd Bergmann select COMMON_CLK 2087ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 2097ca5dc14SFlorian Fainelli select CEVT_R4K 2107ca5dc14SFlorian Fainelli select CSRC_R4K 21167e38cf2SRalf Baechle select IRQ_MIPS_CPU 2127ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 2137ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 2147ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 2157ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 2167ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 2177ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 218377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2191b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 220d30a2b47SLinus Walleij select GPIOLIB 2217ca5dc14SFlorian Fainelli select VLYNQ 2227ca5dc14SFlorian Fainelli help 2237ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 2247ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 2257ca5dc14SFlorian Fainelli 22643cc739fSSergey Ryazanovconfig ATH25 22743cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 22843cc739fSSergey Ryazanov select CEVT_R4K 22943cc739fSSergey Ryazanov select CSRC_R4K 23043cc739fSSergey Ryazanov select DMA_NONCOHERENT 23167e38cf2SRalf Baechle select IRQ_MIPS_CPU 2321753e74eSSergey Ryazanov select IRQ_DOMAIN 23343cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 23443cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 23543cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 2368aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 23743cc739fSSergey Ryazanov help 23843cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 23943cc739fSSergey Ryazanov 240d4a67d9dSGabor Juhosconfig ATH79 241d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 242ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 243d4a67d9dSGabor Juhos select BOOT_RAW 244d4a67d9dSGabor Juhos select CEVT_R4K 245d4a67d9dSGabor Juhos select CSRC_R4K 246d4a67d9dSGabor Juhos select DMA_NONCOHERENT 247d30a2b47SLinus Walleij select GPIOLIB 248a08227a2SJohn Crispin select PINCTRL 249411520afSAlban Bedel select COMMON_CLK 25067e38cf2SRalf Baechle select IRQ_MIPS_CPU 251d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 252d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 253d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 254d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 255377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 256b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 25703c8c407SAlban Bedel select USE_OF 25853d473fcSAlban Bedel select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 259d4a67d9dSGabor Juhos help 260d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 261d4a67d9dSGabor Juhos 2625f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2635f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 26429906e1aSÁlvaro Fernández Rojas select ARCH_HAS_RESET_CONTROLLER 265d59098a0SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 266d59098a0SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 267d666cd02SKevin Cernekee select BOOT_RAW 268d666cd02SKevin Cernekee select NO_EXCEPT_FILL 269d666cd02SKevin Cernekee select USE_OF 270d666cd02SKevin Cernekee select CEVT_R4K 271d666cd02SKevin Cernekee select CSRC_R4K 272d666cd02SKevin Cernekee select SYNC_R4K 273d666cd02SKevin Cernekee select COMMON_CLK 274c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 27560b858f2SKevin Cernekee select BCM7038_L1_IRQ 27660b858f2SKevin Cernekee select BCM7120_L2_IRQ 27760b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 27867e38cf2SRalf Baechle select IRQ_MIPS_CPU 27960b858f2SKevin Cernekee select DMA_NONCOHERENT 280d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 28160b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 282d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 283d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 28460b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 28560b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 28660b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 287d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 288d666cd02SKevin Cernekee select SWAP_IO_SPACE 28960b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 29060b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 29160b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 29260b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2934dc4704cSJustin Chen select HARDIRQS_SW_RESEND 294d666cd02SKevin Cernekee help 2955f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2965f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2975f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2985f2d4459SKevin Cernekee must be set appropriately for your board. 299d666cd02SKevin Cernekee 3001c0c13ebSAurelien Jarnoconfig BCM47XX 301c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 302fe08f8c2SHauke Mehrtens select BOOT_RAW 30342f77542SRalf Baechle select CEVT_R4K 304940f6b48SRalf Baechle select CSRC_R4K 3051c0c13ebSAurelien Jarno select DMA_NONCOHERENT 306eb01d42aSChristoph Hellwig select HAVE_PCI 30767e38cf2SRalf Baechle select IRQ_MIPS_CPU 308314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 309dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 3101c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 3111c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 312377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 3136507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 31425e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 315e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 316c949c0bcSRafał Miłecki select GPIOLIB 317c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 318f6e734a8SRafał Miłecki select BCM47XX_NVRAM 3192ab71a02SRafał Miłecki select BCM47XX_SPROM 320dfe00495SMatt Redfearn select BCM47XX_SSB if !BCM47XX_BCMA 3211c0c13ebSAurelien Jarno help 3221c0c13ebSAurelien Jarno Support for BCM47XX based boards 3231c0c13ebSAurelien Jarno 324e7300d04SMaxime Bizonconfig BCM63XX 325e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 326ae8de61cSFlorian Fainelli select BOOT_RAW 327e7300d04SMaxime Bizon select CEVT_R4K 328e7300d04SMaxime Bizon select CSRC_R4K 329fc264022SJonas Gorski select SYNC_R4K 330e7300d04SMaxime Bizon select DMA_NONCOHERENT 33167e38cf2SRalf Baechle select IRQ_MIPS_CPU 332e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 333e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 334e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 335*5eeaafc8SRandy Dunlap select SYS_HAS_CPU_BMIPS32_3300 336*5eeaafc8SRandy Dunlap select SYS_HAS_CPU_BMIPS4350 337*5eeaafc8SRandy Dunlap select SYS_HAS_CPU_BMIPS4380 338e7300d04SMaxime Bizon select SWAP_IO_SPACE 339d30a2b47SLinus Walleij select GPIOLIB 340af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 341bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 342e7300d04SMaxime Bizon help 343e7300d04SMaxime Bizon Support for BCM63XX based boards 344e7300d04SMaxime Bizon 3451da177e4SLinus Torvaldsconfig MIPS_COBALT 3463fa986faSMartin Michlmayr bool "Cobalt Server" 34742f77542SRalf Baechle select CEVT_R4K 348940f6b48SRalf Baechle select CSRC_R4K 3491097c6acSYoichi Yuasa select CEVT_GT641XX 3501da177e4SLinus Torvalds select DMA_NONCOHERENT 351eb01d42aSChristoph Hellwig select FORCE_PCI 352d865bea4SRalf Baechle select I8253 3531da177e4SLinus Torvalds select I8259 35467e38cf2SRalf Baechle select IRQ_MIPS_CPU 355d5ab1a69SYoichi Yuasa select IRQ_GT641XX 356252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 3577cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 3580a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 359ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3600e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3615e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 362e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3631da177e4SLinus Torvalds 3641da177e4SLinus Torvaldsconfig MACH_DECSTATION 3653fa986faSMartin Michlmayr bool "DECstations" 3661da177e4SLinus Torvalds select BOOT_ELF32 3676457d9fcSYoichi Yuasa select CEVT_DS1287 36881d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3694247417dSYoichi Yuasa select CSRC_IOASIC 37081d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 37120d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 37220d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 37320d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3741da177e4SLinus Torvalds select DMA_NONCOHERENT 375ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 37667e38cf2SRalf Baechle select IRQ_MIPS_CPU 3777cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3787cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 379ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3807d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3815e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3821723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3831723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3841723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 385930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3865e83d430SRalf Baechle help 3871da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3881da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3891da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3901da177e4SLinus Torvalds 3911da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3921da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3931da177e4SLinus Torvalds 3941da177e4SLinus Torvalds DECstation 5000/50 3951da177e4SLinus Torvalds DECstation 5000/150 3961da177e4SLinus Torvalds DECstation 5000/260 3971da177e4SLinus Torvalds DECsystem 5900/260 3981da177e4SLinus Torvalds 3991da177e4SLinus Torvalds otherwise choose R3000. 4001da177e4SLinus Torvalds 4015e83d430SRalf Baechleconfig MACH_JAZZ 4023fa986faSMartin Michlmayr bool "Jazz family of machines" 40339b2d756SThomas Bogendoerfer select ARC_MEMORY 40439b2d756SThomas Bogendoerfer select ARC_PROMLIB 405a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 4067a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 4072f9237d4SChristoph Hellwig select DMA_OPS 4080e2794b0SRalf Baechle select FW_ARC 4090e2794b0SRalf Baechle select FW_ARC32 4105e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 41142f77542SRalf Baechle select CEVT_R4K 412940f6b48SRalf Baechle select CSRC_R4K 413e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 4145e83d430SRalf Baechle select GENERIC_ISA_DMA 4158a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 41667e38cf2SRalf Baechle select IRQ_MIPS_CPU 417d865bea4SRalf Baechle select I8253 4185e83d430SRalf Baechle select I8259 4195e83d430SRalf Baechle select ISA 4207cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 4215e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 4227d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 4231723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 424aadfe4b5SArnd Bergmann select SYS_SUPPORTS_LITTLE_ENDIAN 4251da177e4SLinus Torvalds help 4265e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 4275e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 428692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 4295e83d430SRalf Baechle Olivetti M700-10 workstations. 4305e83d430SRalf Baechle 431f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC 432de361e8bSPaul Burton bool "Ingenic SoC based machines" 433f0f4a753SPaul Cercueil select MIPS_GENERIC 434f0f4a753SPaul Cercueil select MACH_INGENIC 435f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 436eb384937SPaul Cercueil select CPU_SUPPORTS_CPUFREQ 437eb384937SPaul Cercueil select MIPS_EXTERNAL_TIMER 4385ebabe59SLars-Peter Clausen 439171bb2f1SJohn Crispinconfig LANTIQ 440171bb2f1SJohn Crispin bool "Lantiq based platforms" 441171bb2f1SJohn Crispin select DMA_NONCOHERENT 44267e38cf2SRalf Baechle select IRQ_MIPS_CPU 443171bb2f1SJohn Crispin select CEVT_R4K 444171bb2f1SJohn Crispin select CSRC_R4K 445171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 446171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 447171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 448171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 449377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 450171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 451f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 452171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 453d30a2b47SLinus Walleij select GPIOLIB 454171bb2f1SJohn Crispin select SWAP_IO_SPACE 455171bb2f1SJohn Crispin select BOOT_RAW 456bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 457a0392222SJohn Crispin select USE_OF 4583f8c50c9SJohn Crispin select PINCTRL 4593f8c50c9SJohn Crispin select PINCTRL_LANTIQ 460c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 461c530781cSJohn Crispin select RESET_CONTROLLER 462171bb2f1SJohn Crispin 46330ad29bbSHuacai Chenconfig MACH_LOONGSON32 464caed1d1bSHuacai Chen bool "Loongson 32-bit family of machines" 465c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 466ade299d8SYoichi Yuasa help 46730ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 46885749d24SWu Zhangjin 46930ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 47030ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 47130ad29bbSHuacai Chen Sciences (CAS). 472ade299d8SYoichi Yuasa 47371e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF 47471e2f4ddSJiaxun Yang bool "Loongson-2E/F family of machines" 475ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 476ca585cf9SKelvin Cheung help 47771e2f4ddSJiaxun Yang This enables the support of early Loongson-2E/F family of machines. 478ca585cf9SKelvin Cheung 47971e2f4ddSJiaxun Yangconfig MACH_LOONGSON64 480caed1d1bSHuacai Chen bool "Loongson 64-bit family of machines" 4816fbde6b4SJiaxun Yang select ARCH_SPARSEMEM_ENABLE 4826fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_PARPORT 4836fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_SERIO 4846fbde6b4SJiaxun Yang select GENERIC_ISA_DMA_SUPPORT_BROKEN 4856fbde6b4SJiaxun Yang select BOOT_ELF32 4866fbde6b4SJiaxun Yang select BOARD_SCACHE 4876fbde6b4SJiaxun Yang select CSRC_R4K 4886fbde6b4SJiaxun Yang select CEVT_R4K 4896fbde6b4SJiaxun Yang select CPU_HAS_WB 4906fbde6b4SJiaxun Yang select FORCE_PCI 4916fbde6b4SJiaxun Yang select ISA 4926fbde6b4SJiaxun Yang select I8259 4936fbde6b4SJiaxun Yang select IRQ_MIPS_CPU 4947d6d2837SJiaxun Yang select NO_EXCEPT_FILL 4955125bfeeSTiezhu Yang select NR_CPUS_DEFAULT_64 4966fbde6b4SJiaxun Yang select USE_GENERIC_EARLY_PRINTK_8250 4976423e59aSJiaxun Yang select PCI_DRIVERS_GENERIC 4986fbde6b4SJiaxun Yang select SYS_HAS_CPU_LOONGSON64 4996fbde6b4SJiaxun Yang select SYS_HAS_EARLY_PRINTK 5006fbde6b4SJiaxun Yang select SYS_SUPPORTS_SMP 5016fbde6b4SJiaxun Yang select SYS_SUPPORTS_HOTPLUG_CPU 5026fbde6b4SJiaxun Yang select SYS_SUPPORTS_NUMA 5036fbde6b4SJiaxun Yang select SYS_SUPPORTS_64BIT_KERNEL 5046fbde6b4SJiaxun Yang select SYS_SUPPORTS_HIGHMEM 5056fbde6b4SJiaxun Yang select SYS_SUPPORTS_LITTLE_ENDIAN 50671e2f4ddSJiaxun Yang select SYS_SUPPORTS_ZBOOT 507a307a4ceSJinyang He select SYS_SUPPORTS_RELOCATABLE 5086fbde6b4SJiaxun Yang select ZONE_DMA32 50987fcfa7bSJiaxun Yang select COMMON_CLK 51087fcfa7bSJiaxun Yang select USE_OF 51187fcfa7bSJiaxun Yang select BUILTIN_DTB 51239c1485cSHuacai Chen select PCI_HOST_GENERIC 51371e2f4ddSJiaxun Yang help 514caed1d1bSHuacai Chen This enables the support of Loongson-2/3 family of machines. 515caed1d1bSHuacai Chen 516caed1d1bSHuacai Chen Loongson-2 and Loongson-3 are 64-bit general-purpose processors with 517caed1d1bSHuacai Chen GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E 518caed1d1bSHuacai Chen and Loongson-2F which will be removed), developed by the Institute 519caed1d1bSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS). 520ca585cf9SKelvin Cheung 5211da177e4SLinus Torvaldsconfig MIPS_MALTA 5223fa986faSMartin Michlmayr bool "MIPS Malta board" 52361ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 524a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 5257a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 5261da177e4SLinus Torvalds select BOOT_ELF32 527fa71c960SRalf Baechle select BOOT_RAW 528e8823d26SPaul Burton select BUILTIN_DTB 52942f77542SRalf Baechle select CEVT_R4K 530fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 53142b002abSGuenter Roeck select COMMON_CLK 53247bf2b03SMaksym Kokhan select CSRC_R4K 533a86497d6SChristoph Hellwig select DMA_NONCOHERENT 5341da177e4SLinus Torvalds select GENERIC_ISA_DMA 5358a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 536eb01d42aSChristoph Hellwig select HAVE_PCI 537d865bea4SRalf Baechle select I8253 5381da177e4SLinus Torvalds select I8259 53947bf2b03SMaksym Kokhan select IRQ_MIPS_CPU 5405e83d430SRalf Baechle select MIPS_BONITO64 5419318c51aSChris Dearman select MIPS_CPU_SCACHE 54247bf2b03SMaksym Kokhan select MIPS_GIC 543a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 5445e83d430SRalf Baechle select MIPS_MSC 54547bf2b03SMaksym Kokhan select PCI_GT64XXX_PCI0 546ecafe3e9SPaul Burton select SMP_UP if SMP 5471da177e4SLinus Torvalds select SWAP_IO_SPACE 5487cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5497cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 550bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 551c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 552575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5537cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5545d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 555575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5567cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5577cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 558ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 559ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5605e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 561c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5625e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 563424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 56447bf2b03SMaksym Kokhan select SYS_SUPPORTS_MIPS16 5650365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 566e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 567f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 56847bf2b03SMaksym Kokhan select SYS_SUPPORTS_RELOCATABLE 5699693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 570f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 5711b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 572e8823d26SPaul Burton select USE_OF 573886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 574abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 5751da177e4SLinus Torvalds help 576f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5771da177e4SLinus Torvalds board. 5781da177e4SLinus Torvalds 5792572f00dSJoshua Hendersonconfig MACH_PIC32 5802572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5812572f00dSJoshua Henderson help 5822572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 5832572f00dSJoshua Henderson 5842572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 5852572f00dSJoshua Henderson microcontrollers. 5862572f00dSJoshua Henderson 5875e83d430SRalf Baechleconfig MACH_VR41XX 58874142d65SYoichi Yuasa bool "NEC VR4100 series based machines" 58942f77542SRalf Baechle select CEVT_R4K 590940f6b48SRalf Baechle select CSRC_R4K 5917cf8053bSRalf Baechle select SYS_HAS_CPU_VR41XX 592377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 593d30a2b47SLinus Walleij select GPIOLIB 5945e83d430SRalf Baechle 595baec970aSLauri Kasanenconfig MACH_NINTENDO64 596baec970aSLauri Kasanen bool "Nintendo 64 console" 597baec970aSLauri Kasanen select CEVT_R4K 598baec970aSLauri Kasanen select CSRC_R4K 599baec970aSLauri Kasanen select SYS_HAS_CPU_R4300 600baec970aSLauri Kasanen select SYS_SUPPORTS_BIG_ENDIAN 601baec970aSLauri Kasanen select SYS_SUPPORTS_ZBOOT 602baec970aSLauri Kasanen select SYS_SUPPORTS_32BIT_KERNEL 603baec970aSLauri Kasanen select SYS_SUPPORTS_64BIT_KERNEL 604baec970aSLauri Kasanen select DMA_NONCOHERENT 605baec970aSLauri Kasanen select IRQ_MIPS_CPU 606baec970aSLauri Kasanen 607ae2b5bb6SJohn Crispinconfig RALINK 608ae2b5bb6SJohn Crispin bool "Ralink based machines" 609ae2b5bb6SJohn Crispin select CEVT_R4K 61035f752beSArnd Bergmann select COMMON_CLK 611ae2b5bb6SJohn Crispin select CSRC_R4K 612ae2b5bb6SJohn Crispin select BOOT_RAW 613ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 61467e38cf2SRalf Baechle select IRQ_MIPS_CPU 615ae2b5bb6SJohn Crispin select USE_OF 616ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 617ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 618ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 619ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 620377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 6211f0400d0SChuanhong Guo select SYS_SUPPORTS_ZBOOT 622ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 6232a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6242a153f1cSJohn Crispin select RESET_CONTROLLER 625ae2b5bb6SJohn Crispin 6264042147aSBert Vermeulenconfig MACH_REALTEK_RTL 6274042147aSBert Vermeulen bool "Realtek RTL838x/RTL839x based machines" 6284042147aSBert Vermeulen select MIPS_GENERIC 6294042147aSBert Vermeulen select DMA_NONCOHERENT 6304042147aSBert Vermeulen select IRQ_MIPS_CPU 6314042147aSBert Vermeulen select CSRC_R4K 6324042147aSBert Vermeulen select CEVT_R4K 6334042147aSBert Vermeulen select SYS_HAS_CPU_MIPS32_R1 6344042147aSBert Vermeulen select SYS_HAS_CPU_MIPS32_R2 6354042147aSBert Vermeulen select SYS_SUPPORTS_BIG_ENDIAN 6364042147aSBert Vermeulen select SYS_SUPPORTS_32BIT_KERNEL 6374042147aSBert Vermeulen select SYS_SUPPORTS_MIPS16 6384042147aSBert Vermeulen select SYS_SUPPORTS_MULTITHREADING 6394042147aSBert Vermeulen select SYS_SUPPORTS_VPE_LOADER 6404042147aSBert Vermeulen select SYS_HAS_EARLY_PRINTK 6414042147aSBert Vermeulen select SYS_HAS_EARLY_PRINTK_8250 6424042147aSBert Vermeulen select USE_GENERIC_EARLY_PRINTK_8250 6434042147aSBert Vermeulen select BOOT_RAW 6444042147aSBert Vermeulen select PINCTRL 6454042147aSBert Vermeulen select USE_OF 6464042147aSBert Vermeulen 6471da177e4SLinus Torvaldsconfig SGI_IP22 6483fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 649c0de00b2SThomas Bogendoerfer select ARC_MEMORY 65039b2d756SThomas Bogendoerfer select ARC_PROMLIB 6510e2794b0SRalf Baechle select FW_ARC 6520e2794b0SRalf Baechle select FW_ARC32 6537a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 6541da177e4SLinus Torvalds select BOOT_ELF32 65542f77542SRalf Baechle select CEVT_R4K 656940f6b48SRalf Baechle select CSRC_R4K 657e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6581da177e4SLinus Torvalds select DMA_NONCOHERENT 6596630a8e5SChristoph Hellwig select HAVE_EISA 660d865bea4SRalf Baechle select I8253 66168de4803SThomas Bogendoerfer select I8259 6621da177e4SLinus Torvalds select IP22_CPU_SCACHE 66367e38cf2SRalf Baechle select IRQ_MIPS_CPU 664aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 665e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 666e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 66736e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 668e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 669e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 670e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6711da177e4SLinus Torvalds select SWAP_IO_SPACE 6727cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6737cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 674c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 675ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 676ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6775e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 678802b8362SThomas Bogendoerfer select WAR_R4600_V1_INDEX_ICACHEOP 6795e5b6527SThomas Bogendoerfer select WAR_R4600_V1_HIT_CACHEOP 68044def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 681930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6821da177e4SLinus Torvalds help 6831da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 6841da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 6851da177e4SLinus Torvalds that runs on these, say Y here. 6861da177e4SLinus Torvalds 6871da177e4SLinus Torvaldsconfig SGI_IP27 6883fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 68954aed4ddSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 690397dc00eSMike Rapoport select ARCH_SPARSEMEM_ENABLE 6910e2794b0SRalf Baechle select FW_ARC 6920e2794b0SRalf Baechle select FW_ARC64 693e9422427SThomas Bogendoerfer select ARC_CMDLINE_ONLY 6945e83d430SRalf Baechle select BOOT_ELF64 695e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 69604100459SChristoph Hellwig select FORCE_PCI 69736a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 698eb01d42aSChristoph Hellwig select HAVE_PCI 69969a07a41SThomas Bogendoerfer select IRQ_MIPS_CPU 700e6308b6dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 701130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 702a57140e9SThomas Bogendoerfer select PCI_DRIVERS_GENERIC 703a57140e9SThomas Bogendoerfer select PCI_XTALK_BRIDGE 7047cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 705ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7065e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 707d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 7081a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 709256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 710930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 7116c86a302SMike Rapoport select NUMA 7121da177e4SLinus Torvalds help 7131da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 7141da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 7151da177e4SLinus Torvalds here. 7161da177e4SLinus Torvalds 717e2defae5SThomas Bogendoerferconfig SGI_IP28 7187d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 719c0de00b2SThomas Bogendoerfer select ARC_MEMORY 72039b2d756SThomas Bogendoerfer select ARC_PROMLIB 7210e2794b0SRalf Baechle select FW_ARC 7220e2794b0SRalf Baechle select FW_ARC64 7237a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 724e2defae5SThomas Bogendoerfer select BOOT_ELF64 725e2defae5SThomas Bogendoerfer select CEVT_R4K 726e2defae5SThomas Bogendoerfer select CSRC_R4K 727e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 728e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 729e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 73067e38cf2SRalf Baechle select IRQ_MIPS_CPU 7316630a8e5SChristoph Hellwig select HAVE_EISA 732e2defae5SThomas Bogendoerfer select I8253 733e2defae5SThomas Bogendoerfer select I8259 734e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 735e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 7365b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 737e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 738e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 739e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 740e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 741e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 742c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 743e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 744e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 745256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 746dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 747e2defae5SThomas Bogendoerfer help 748e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 749e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 750e2defae5SThomas Bogendoerfer 7517505576dSThomas Bogendoerferconfig SGI_IP30 7527505576dSThomas Bogendoerfer bool "SGI IP30 (Octane/Octane2)" 7537505576dSThomas Bogendoerfer select ARCH_HAS_PHYS_TO_DMA 7547505576dSThomas Bogendoerfer select FW_ARC 7557505576dSThomas Bogendoerfer select FW_ARC64 7567505576dSThomas Bogendoerfer select BOOT_ELF64 7577505576dSThomas Bogendoerfer select CEVT_R4K 7587505576dSThomas Bogendoerfer select CSRC_R4K 75904100459SChristoph Hellwig select FORCE_PCI 7607505576dSThomas Bogendoerfer select SYNC_R4K if SMP 7617505576dSThomas Bogendoerfer select ZONE_DMA32 7627505576dSThomas Bogendoerfer select HAVE_PCI 7637505576dSThomas Bogendoerfer select IRQ_MIPS_CPU 7647505576dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 7657505576dSThomas Bogendoerfer select NR_CPUS_DEFAULT_2 7667505576dSThomas Bogendoerfer select PCI_DRIVERS_GENERIC 7677505576dSThomas Bogendoerfer select PCI_XTALK_BRIDGE 7687505576dSThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 7697505576dSThomas Bogendoerfer select SYS_HAS_CPU_R10000 7707505576dSThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 7717505576dSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 7727505576dSThomas Bogendoerfer select SYS_SUPPORTS_SMP 773256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 7747505576dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 7757505576dSThomas Bogendoerfer select ARC_MEMORY 7767505576dSThomas Bogendoerfer help 7777505576dSThomas Bogendoerfer These are the SGI Octane and Octane2 graphics workstations. To 7787505576dSThomas Bogendoerfer compile a Linux kernel that runs on these, say Y here. 7797505576dSThomas Bogendoerfer 7801da177e4SLinus Torvaldsconfig SGI_IP32 781cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 78239b2d756SThomas Bogendoerfer select ARC_MEMORY 78339b2d756SThomas Bogendoerfer select ARC_PROMLIB 78403df8229SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 7850e2794b0SRalf Baechle select FW_ARC 7860e2794b0SRalf Baechle select FW_ARC32 7871da177e4SLinus Torvalds select BOOT_ELF32 78842f77542SRalf Baechle select CEVT_R4K 789940f6b48SRalf Baechle select CSRC_R4K 7901da177e4SLinus Torvalds select DMA_NONCOHERENT 791eb01d42aSChristoph Hellwig select HAVE_PCI 79267e38cf2SRalf Baechle select IRQ_MIPS_CPU 7931da177e4SLinus Torvalds select R5000_CPU_SCACHE 7941da177e4SLinus Torvalds select RM7000_CPU_SCACHE 7957cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 7967cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 7977cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 798dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 799ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 8005e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 801886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 8021da177e4SLinus Torvalds help 8031da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 8041da177e4SLinus Torvalds 805ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 806ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 8075e83d430SRalf Baechle select BOOT_ELF32 8085e83d430SRalf Baechle select SIBYTE_BCM1120 8095e83d430SRalf Baechle select SWAP_IO_SPACE 8107cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8115e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8125e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8135e83d430SRalf Baechle 814ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 815ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 8165e83d430SRalf Baechle select BOOT_ELF32 8175e83d430SRalf Baechle select SIBYTE_BCM1120 8185e83d430SRalf Baechle select SWAP_IO_SPACE 8197cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8205e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8215e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8225e83d430SRalf Baechle 8235e83d430SRalf Baechleconfig SIBYTE_CRHONE 8243fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 8255e83d430SRalf Baechle select BOOT_ELF32 8265e83d430SRalf Baechle select SIBYTE_BCM1125 8275e83d430SRalf Baechle select SWAP_IO_SPACE 8287cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8295e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8305e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8315e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8325e83d430SRalf Baechle 833ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 834ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 835ade299d8SYoichi Yuasa select BOOT_ELF32 836ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 837ade299d8SYoichi Yuasa select SWAP_IO_SPACE 838ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 839ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 840ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 841ade299d8SYoichi Yuasa 842ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 843ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 844ade299d8SYoichi Yuasa select BOOT_ELF32 845fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 846ade299d8SYoichi Yuasa select SIBYTE_SB1250 847ade299d8SYoichi Yuasa select SWAP_IO_SPACE 848ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 849ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 850ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 851ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 852cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 853e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 854ade299d8SYoichi Yuasa 855ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 856ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 857ade299d8SYoichi Yuasa select BOOT_ELF32 858fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 859ade299d8SYoichi Yuasa select SIBYTE_SB1250 860ade299d8SYoichi Yuasa select SWAP_IO_SPACE 861ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 862ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 863ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 864ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 865756d6d83SMaciej W. Rozycki select ZONE_DMA32 if 64BIT 866ade299d8SYoichi Yuasa 867ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 868ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 869ade299d8SYoichi Yuasa select BOOT_ELF32 870ade299d8SYoichi Yuasa select SIBYTE_SB1250 871ade299d8SYoichi Yuasa select SWAP_IO_SPACE 872ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 873ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 874ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 875e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 876ade299d8SYoichi Yuasa 877ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 878ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 879ade299d8SYoichi Yuasa select BOOT_ELF32 880ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 881ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 882ade299d8SYoichi Yuasa select SWAP_IO_SPACE 883ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 884ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 885651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 886ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 887cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 888e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 889ade299d8SYoichi Yuasa 89014b36af4SThomas Bogendoerferconfig SNI_RM 89114b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 89239b2d756SThomas Bogendoerfer select ARC_MEMORY 89339b2d756SThomas Bogendoerfer select ARC_PROMLIB 8940e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 8950e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 896aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 8975e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 898a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 8997a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 9005e83d430SRalf Baechle select BOOT_ELF32 90142f77542SRalf Baechle select CEVT_R4K 902940f6b48SRalf Baechle select CSRC_R4K 903e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 9045e83d430SRalf Baechle select DMA_NONCOHERENT 9055e83d430SRalf Baechle select GENERIC_ISA_DMA 9066630a8e5SChristoph Hellwig select HAVE_EISA 9078a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 908eb01d42aSChristoph Hellwig select HAVE_PCI 90967e38cf2SRalf Baechle select IRQ_MIPS_CPU 910d865bea4SRalf Baechle select I8253 9115e83d430SRalf Baechle select I8259 9125e83d430SRalf Baechle select ISA 913564c836fSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_6 9144a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 9157cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 9164a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 917c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 9184a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 91936a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 920ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 9217d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 9224a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 9235e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 9245e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 92544def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 9261da177e4SLinus Torvalds help 92714b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 92814b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 9295e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 9305e83d430SRalf Baechle support this machine type. 9311da177e4SLinus Torvalds 932edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX 933edcaf1a6SAtsushi Nemoto bool "Toshiba TX39 series based machines" 9345e83d430SRalf Baechle 935edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 936edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 93724a1c023SThomas Bogendoerfer select WAR_TX49XX_ICACHE_INDEX_INV 93823fbee9dSRalf Baechle 93973b4390fSRalf Baechleconfig MIKROTIK_RB532 94073b4390fSRalf Baechle bool "Mikrotik RB532 boards" 94173b4390fSRalf Baechle select CEVT_R4K 94273b4390fSRalf Baechle select CSRC_R4K 94373b4390fSRalf Baechle select DMA_NONCOHERENT 944eb01d42aSChristoph Hellwig select HAVE_PCI 94567e38cf2SRalf Baechle select IRQ_MIPS_CPU 94673b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 94773b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 94873b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 94973b4390fSRalf Baechle select SWAP_IO_SPACE 95073b4390fSRalf Baechle select BOOT_RAW 951d30a2b47SLinus Walleij select GPIOLIB 952930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 95373b4390fSRalf Baechle help 95473b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 95573b4390fSRalf Baechle based on the IDT RC32434 SoC. 95673b4390fSRalf Baechle 9579ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 9589ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 959a86c7f72SDavid Daney select CEVT_R4K 960ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 9611753d50cSChristoph Hellwig select HAVE_RAPIDIO 962d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 963a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 964a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 965f65aad41SRalf Baechle select EDAC_SUPPORT 966b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 96773569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 96873569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 969a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 9705e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 971eb01d42aSChristoph Hellwig select HAVE_PCI 97278bdbbacSMasahiro Yamada select HAVE_PLAT_DELAY 97378bdbbacSMasahiro Yamada select HAVE_PLAT_FW_INIT_CMDLINE 97478bdbbacSMasahiro Yamada select HAVE_PLAT_MEMCPY 975f00e001eSDavid Daney select ZONE_DMA32 976d30a2b47SLinus Walleij select GPIOLIB 9776e511163SDavid Daney select USE_OF 9786e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9796e511163SDavid Daney select SYS_SUPPORTS_SMP 9807820b84bSDavid Daney select NR_CPUS_DEFAULT_64 9817820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 982e326479fSAndrew Bresticker select BUILTIN_DTB 983f766b28aSJulian Braha select MTD 9848c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 98509230cbcSChristoph Hellwig select SWIOTLB 9863ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 987a86c7f72SDavid Daney help 988a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 989a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 990a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 991a86c7f72SDavid Daney Some of the supported boards are: 992a86c7f72SDavid Daney EBT3000 993a86c7f72SDavid Daney EBH3000 994a86c7f72SDavid Daney EBH3100 995a86c7f72SDavid Daney Thunder 996a86c7f72SDavid Daney Kodama 997a86c7f72SDavid Daney Hikari 998a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 999a86c7f72SDavid Daney 10001da177e4SLinus Torvaldsendchoice 10011da177e4SLinus Torvalds 1002e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 10033b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 1004d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 1005a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 1006e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 10078945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 1008eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 1009a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig" 10105e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 10118ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 10122572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1013ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 101429c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 101538b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 101622b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 10175e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig" 1018a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 101971e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig" 102030ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 102130ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 102238b18f72SRalf Baechle 10235e83d430SRalf Baechleendmenu 10245e83d430SRalf Baechle 10253c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 10263c9ee7efSAkinobu Mita bool 10273c9ee7efSAkinobu Mita default y 10283c9ee7efSAkinobu Mita 10291da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 10301da177e4SLinus Torvalds bool 10311da177e4SLinus Torvalds default y 10321da177e4SLinus Torvalds 1033ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 10341cc89038SAtsushi Nemoto bool 10351cc89038SAtsushi Nemoto default y 10361cc89038SAtsushi Nemoto 10371da177e4SLinus Torvalds# 10381da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 10391da177e4SLinus Torvalds# 10400e2794b0SRalf Baechleconfig FW_ARC 10411da177e4SLinus Torvalds bool 10421da177e4SLinus Torvalds 104361ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 104461ed242dSRalf Baechle bool 104561ed242dSRalf Baechle 10469267a30dSMarc St-Jeanconfig BOOT_RAW 10479267a30dSMarc St-Jean bool 10489267a30dSMarc St-Jean 1049217dd11eSRalf Baechleconfig CEVT_BCM1480 1050217dd11eSRalf Baechle bool 1051217dd11eSRalf Baechle 10526457d9fcSYoichi Yuasaconfig CEVT_DS1287 10536457d9fcSYoichi Yuasa bool 10546457d9fcSYoichi Yuasa 10551097c6acSYoichi Yuasaconfig CEVT_GT641XX 10561097c6acSYoichi Yuasa bool 10571097c6acSYoichi Yuasa 105842f77542SRalf Baechleconfig CEVT_R4K 105942f77542SRalf Baechle bool 106042f77542SRalf Baechle 1061217dd11eSRalf Baechleconfig CEVT_SB1250 1062217dd11eSRalf Baechle bool 1063217dd11eSRalf Baechle 1064229f773eSAtsushi Nemotoconfig CEVT_TXX9 1065229f773eSAtsushi Nemoto bool 1066229f773eSAtsushi Nemoto 1067217dd11eSRalf Baechleconfig CSRC_BCM1480 1068217dd11eSRalf Baechle bool 1069217dd11eSRalf Baechle 10704247417dSYoichi Yuasaconfig CSRC_IOASIC 10714247417dSYoichi Yuasa bool 10724247417dSYoichi Yuasa 1073940f6b48SRalf Baechleconfig CSRC_R4K 107438586428SSerge Semin select CLOCKSOURCE_WATCHDOG if CPU_FREQ 1075940f6b48SRalf Baechle bool 1076940f6b48SRalf Baechle 1077217dd11eSRalf Baechleconfig CSRC_SB1250 1078217dd11eSRalf Baechle bool 1079217dd11eSRalf Baechle 1080a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1081a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1082a7f4df4eSAlex Smith 1083a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1084d30a2b47SLinus Walleij select GPIOLIB 1085a9aec7feSAtsushi Nemoto bool 1086a9aec7feSAtsushi Nemoto 10870e2794b0SRalf Baechleconfig FW_CFE 1088df78b5c8SAurelien Jarno bool 1089df78b5c8SAurelien Jarno 109040e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 109140e084a5SRalf Baechle bool 109240e084a5SRalf Baechle 109320d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 109420d33064SPaul Burton bool 1095347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 10965748e1b3SChristoph Hellwig select DMA_NONCOHERENT 109720d33064SPaul Burton 10981da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 10991da177e4SLinus Torvalds bool 1100db91427bSChristoph Hellwig # 1101db91427bSChristoph Hellwig # MIPS allows mixing "slightly different" Cacheability and Coherency 1102db91427bSChristoph Hellwig # Attribute bits. It is believed that the uncached access through 1103db91427bSChristoph Hellwig # KSEG1 and the implementation specific "uncached accelerated" used 1104db91427bSChristoph Hellwig # by pgprot_writcombine can be mixed, and the latter sometimes provides 1105db91427bSChristoph Hellwig # significant advantages. 1106db91427bSChristoph Hellwig # 1107419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE 1108fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_PREP_COHERENT 1109f8c55dc6SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1110fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_SET_UNCACHED 111134dc0ea6SChristoph Hellwig select DMA_NONCOHERENT_MMAP 111234dc0ea6SChristoph Hellwig select NEED_DMA_MAP_STATE 11134ce588cdSRalf Baechle 111436a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11151da177e4SLinus Torvalds bool 11161da177e4SLinus Torvalds 11171b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1118dbb74540SRalf Baechle bool 1119dbb74540SRalf Baechle 11201da177e4SLinus Torvaldsconfig MIPS_BONITO64 11211da177e4SLinus Torvalds bool 11221da177e4SLinus Torvalds 11231da177e4SLinus Torvaldsconfig MIPS_MSC 11241da177e4SLinus Torvalds bool 11251da177e4SLinus Torvalds 112639b8d525SRalf Baechleconfig SYNC_R4K 112739b8d525SRalf Baechle bool 112839b8d525SRalf Baechle 1129ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1130d388d685SMaciej W. Rozycki def_bool n 1131d388d685SMaciej W. Rozycki 11324e0748f5SMarkos Chandrasconfig GENERIC_CSUM 113318d84e2eSAlexander Lobakin def_bool CPU_NO_LOAD_STORE_LR 11344e0748f5SMarkos Chandras 11358313da30SRalf Baechleconfig GENERIC_ISA_DMA 11368313da30SRalf Baechle bool 11378313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1138a35bee8aSNamhyung Kim select ISA_DMA_API 11398313da30SRalf Baechle 1140aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1141aa414dffSRalf Baechle bool 11428313da30SRalf Baechle select GENERIC_ISA_DMA 1143aa414dffSRalf Baechle 114478bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY 114578bdbbacSMasahiro Yamada bool 114678bdbbacSMasahiro Yamada 114778bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE 114878bdbbacSMasahiro Yamada bool 114978bdbbacSMasahiro Yamada 115078bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY 115178bdbbacSMasahiro Yamada bool 115278bdbbacSMasahiro Yamada 1153a35bee8aSNamhyung Kimconfig ISA_DMA_API 1154a35bee8aSNamhyung Kim bool 1155a35bee8aSNamhyung Kim 11568c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 11578c530ea3SMatt Redfearn bool 11588c530ea3SMatt Redfearn help 11598c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 11608c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 11618c530ea3SMatt Redfearn to allow access to command line and entropy sources. 11628c530ea3SMatt Redfearn 1163f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT 1164f381bf6dSDavid Daney def_bool y 1165f381bf6dSDavid Daney depends on BPF_JIT && HAVE_CBPF_JIT 1166f381bf6dSDavid Daney 1167f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT 1168f381bf6dSDavid Daney def_bool y 1169f381bf6dSDavid Daney depends on BPF_JIT && HAVE_EBPF_JIT 1170f381bf6dSDavid Daney 1171f381bf6dSDavid Daney 11725e83d430SRalf Baechle# 11736b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 11745e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 11755e83d430SRalf Baechle# choice statement should be more obvious to the user. 11765e83d430SRalf Baechle# 11775e83d430SRalf Baechlechoice 11786b2aac42SMasanari Iida prompt "Endianness selection" 11791da177e4SLinus Torvalds help 11801da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 11815e83d430SRalf Baechle byte order. These modes require different kernels and a different 11823cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 11835e83d430SRalf Baechle particular system but some systems are just as commonly used in the 11843dde6ad8SDavid Sterba one or the other endianness. 11855e83d430SRalf Baechle 11865e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 11875e83d430SRalf Baechle bool "Big endian" 11885e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 11895e83d430SRalf Baechle 11905e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 11915e83d430SRalf Baechle bool "Little endian" 11925e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 11935e83d430SRalf Baechle 11945e83d430SRalf Baechleendchoice 11955e83d430SRalf Baechle 119622b0763aSDavid Daneyconfig EXPORT_UASM 119722b0763aSDavid Daney bool 119822b0763aSDavid Daney 11992116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12002116245eSRalf Baechle bool 12012116245eSRalf Baechle 12025e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 12035e83d430SRalf Baechle bool 12045e83d430SRalf Baechle 12055e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 12065e83d430SRalf Baechle bool 12071da177e4SLinus Torvalds 1208aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1209aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1210aa1762f4SDavid Daney 12119267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 12129267a30dSMarc St-Jean bool 12139267a30dSMarc St-Jean 12149267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 12159267a30dSMarc St-Jean bool 12169267a30dSMarc St-Jean 12178420fd00SAtsushi Nemotoconfig IRQ_TXX9 12188420fd00SAtsushi Nemoto bool 12198420fd00SAtsushi Nemoto 1220d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1221d5ab1a69SYoichi Yuasa bool 1222d5ab1a69SYoichi Yuasa 1223252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 12241da177e4SLinus Torvalds bool 12251da177e4SLinus Torvalds 1226a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE 1227a57140e9SThomas Bogendoerfer bool 1228a57140e9SThomas Bogendoerfer 12299267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 12309267a30dSMarc St-Jean bool 12319267a30dSMarc St-Jean 1232a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1233a7e07b1aSMarkos Chandras bool 1234a7e07b1aSMarkos Chandras 12351da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 12361da177e4SLinus Torvalds bool 12371da177e4SLinus Torvalds 1238e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1239e2defae5SThomas Bogendoerfer bool 1240e2defae5SThomas Bogendoerfer 12415b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 12425b438c44SThomas Bogendoerfer bool 12435b438c44SThomas Bogendoerfer 1244e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1245e2defae5SThomas Bogendoerfer bool 1246e2defae5SThomas Bogendoerfer 1247e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1248e2defae5SThomas Bogendoerfer bool 1249e2defae5SThomas Bogendoerfer 1250e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1251e2defae5SThomas Bogendoerfer bool 1252e2defae5SThomas Bogendoerfer 1253e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1254e2defae5SThomas Bogendoerfer bool 1255e2defae5SThomas Bogendoerfer 1256e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1257e2defae5SThomas Bogendoerfer bool 1258e2defae5SThomas Bogendoerfer 12590e2794b0SRalf Baechleconfig FW_ARC32 12605e83d430SRalf Baechle bool 12615e83d430SRalf Baechle 1262aaa9fad3SPaul Bolleconfig FW_SNIPROM 1263231a35d3SThomas Bogendoerfer bool 1264231a35d3SThomas Bogendoerfer 12651da177e4SLinus Torvaldsconfig BOOT_ELF32 12661da177e4SLinus Torvalds bool 12671da177e4SLinus Torvalds 1268930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1269930beb5aSFlorian Fainelli bool 1270930beb5aSFlorian Fainelli 1271930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1272930beb5aSFlorian Fainelli bool 1273930beb5aSFlorian Fainelli 1274930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1275930beb5aSFlorian Fainelli bool 1276930beb5aSFlorian Fainelli 1277930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1278930beb5aSFlorian Fainelli bool 1279930beb5aSFlorian Fainelli 12801da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 12811da177e4SLinus Torvalds int 1282a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 12835432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 12845432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 12855432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 12861da177e4SLinus Torvalds default "5" 12871da177e4SLinus Torvalds 1288e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY 1289e9422427SThomas Bogendoerfer bool 1290e9422427SThomas Bogendoerfer 12911da177e4SLinus Torvaldsconfig ARC_CONSOLE 12921da177e4SLinus Torvalds bool "ARC console support" 1293e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 12941da177e4SLinus Torvalds 12951da177e4SLinus Torvaldsconfig ARC_MEMORY 12961da177e4SLinus Torvalds bool 12971da177e4SLinus Torvalds 12981da177e4SLinus Torvaldsconfig ARC_PROMLIB 12991da177e4SLinus Torvalds bool 13001da177e4SLinus Torvalds 13010e2794b0SRalf Baechleconfig FW_ARC64 13021da177e4SLinus Torvalds bool 13031da177e4SLinus Torvalds 13041da177e4SLinus Torvaldsconfig BOOT_ELF64 13051da177e4SLinus Torvalds bool 13061da177e4SLinus Torvalds 13071da177e4SLinus Torvaldsmenu "CPU selection" 13081da177e4SLinus Torvalds 13091da177e4SLinus Torvaldschoice 13101da177e4SLinus Torvalds prompt "CPU type" 13111da177e4SLinus Torvalds default CPU_R4X00 13121da177e4SLinus Torvalds 1313268a2d60SJiaxun Yangconfig CPU_LOONGSON64 1314caed1d1bSHuacai Chen bool "Loongson 64-bit CPU" 1315268a2d60SJiaxun Yang depends on SYS_HAS_CPU_LOONGSON64 1316d3bc81beSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 131751522217SJiaxun Yang select CPU_MIPSR2 131851522217SJiaxun Yang select CPU_HAS_PREFETCH 13190e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 13200e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 13210e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 13227507445bSHuacai Chen select CPU_SUPPORTS_MSA 132351522217SJiaxun Yang select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT 132451522217SJiaxun Yang select CPU_MIPSR2_IRQ_VI 13250e476d91SHuacai Chen select WEAK_ORDERING 13260e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 13277507445bSHuacai Chen select MIPS_ASID_BITS_VARIABLE 1328b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 132917c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 13307f3b3c2bSJackie Liu select MIPS_FP_SUPPORT 1331d30a2b47SLinus Walleij select GPIOLIB 133209230cbcSChristoph Hellwig select SWIOTLB 13330f78355cSHuacai Chen select HAVE_KVM 13340e476d91SHuacai Chen help 1335caed1d1bSHuacai Chen The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor 1336caed1d1bSHuacai Chen cores implements the MIPS64R2 instruction set with many extensions, 1337caed1d1bSHuacai Chen including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000, 1338caed1d1bSHuacai Chen 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old 1339caed1d1bSHuacai Chen Loongson-2E/2F is not covered here and will be removed in future. 13400e476d91SHuacai Chen 1341caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT 1342caed1d1bSHuacai Chen bool "New Loongson-3 CPU Enhancements" 13431e820da3SHuacai Chen default n 1344268a2d60SJiaxun Yang depends on CPU_LOONGSON64 13451e820da3SHuacai Chen help 1346caed1d1bSHuacai Chen New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A 13471e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 1348268a2d60SJiaxun Yang FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User 13491e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 13501e820da3SHuacai Chen Fast TLB refill support, etc. 13511e820da3SHuacai Chen 13521e820da3SHuacai Chen This option enable those enhancements which are not probed at run 13531e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 13541e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 1355caed1d1bSHuacai Chen new Loongson-3 machines only, please say 'Y' here. 13561e820da3SHuacai Chen 1357e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS 1358caed1d1bSHuacai Chen bool "Old Loongson-3 LLSC Workarounds" 1359e02e07e3SHuacai Chen default y if SMP 1360268a2d60SJiaxun Yang depends on CPU_LOONGSON64 1361e02e07e3SHuacai Chen help 1362caed1d1bSHuacai Chen Loongson-3 processors have the llsc issues which require workarounds. 1363e02e07e3SHuacai Chen Without workarounds the system may hang unexpectedly. 1364e02e07e3SHuacai Chen 1365caed1d1bSHuacai Chen Newer Loongson-3 will fix these issues and no workarounds are needed. 1366e02e07e3SHuacai Chen The workarounds have no significant side effect on them but may 1367e02e07e3SHuacai Chen decrease the performance of the system so this option should be 1368e02e07e3SHuacai Chen disabled unless the kernel is intended to be run on old systems. 1369e02e07e3SHuacai Chen 1370e02e07e3SHuacai Chen If unsure, please say Y. 1371e02e07e3SHuacai Chen 1372ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION 1373ec7a9318SWANG Xuerui bool "Emulate the CPUCFG instruction on older Loongson cores" 1374ec7a9318SWANG Xuerui default y 1375ec7a9318SWANG Xuerui depends on CPU_LOONGSON64 1376ec7a9318SWANG Xuerui help 1377ec7a9318SWANG Xuerui Loongson-3A R4 and newer have the CPUCFG instruction available for 1378ec7a9318SWANG Xuerui userland to query CPU capabilities, much like CPUID on x86. This 1379ec7a9318SWANG Xuerui option provides emulation of the instruction on older Loongson 1380ec7a9318SWANG Xuerui cores, back to Loongson-3A1000. 1381ec7a9318SWANG Xuerui 1382ec7a9318SWANG Xuerui If unsure, please say Y. 1383ec7a9318SWANG Xuerui 13843702bba5SWu Zhangjinconfig CPU_LOONGSON2E 13853702bba5SWu Zhangjin bool "Loongson 2E" 13863702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 1387268a2d60SJiaxun Yang select CPU_LOONGSON2EF 13882a21c730SFuxin Zhang help 13892a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 13902a21c730SFuxin Zhang with many extensions. 13912a21c730SFuxin Zhang 139225985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 13936f7a251aSWu Zhangjin bonito64. 13946f7a251aSWu Zhangjin 13956f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 13966f7a251aSWu Zhangjin bool "Loongson 2F" 13976f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 1398268a2d60SJiaxun Yang select CPU_LOONGSON2EF 1399d30a2b47SLinus Walleij select GPIOLIB 14006f7a251aSWu Zhangjin help 14016f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 14026f7a251aSWu Zhangjin with many extensions. 14036f7a251aSWu Zhangjin 14046f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 14056f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 14066f7a251aSWu Zhangjin Loongson2E. 14076f7a251aSWu Zhangjin 1408ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1409ca585cf9SKelvin Cheung bool "Loongson 1B" 1410ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1411b2afb64cSHuacai Chen select CPU_LOONGSON32 14129ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1413ca585cf9SKelvin Cheung help 1414ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1415968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1416968dc5a0S谢致邦 (XIE Zhibang) instruction set. 1417ca585cf9SKelvin Cheung 141812e3280bSYang Lingconfig CPU_LOONGSON1C 141912e3280bSYang Ling bool "Loongson 1C" 142012e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 1421b2afb64cSHuacai Chen select CPU_LOONGSON32 142212e3280bSYang Ling select LEDS_GPIO_REGISTER 142312e3280bSYang Ling help 142412e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 1425968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1426968dc5a0S谢致邦 (XIE Zhibang) instruction set. 142712e3280bSYang Ling 14286e760c8dSRalf Baechleconfig CPU_MIPS32_R1 14296e760c8dSRalf Baechle bool "MIPS32 Release 1" 14307cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 14316e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1432797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1433ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14346e760c8dSRalf Baechle help 14355e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 14361e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14371e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14381e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 14391e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14401e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 14411e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 14421e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 14431e5f1caaSRalf Baechle performance. 14441e5f1caaSRalf Baechle 14451e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 14461e5f1caaSRalf Baechle bool "MIPS32 Release 2" 14477cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 14481e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1449797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1450ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1451a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 14522235a54dSSanjay Lal select HAVE_KVM 14531e5f1caaSRalf Baechle help 14545e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 14556e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14566e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14576e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14586e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14591da177e4SLinus Torvalds 1460ab7c01fdSSerge Seminconfig CPU_MIPS32_R5 1461ab7c01fdSSerge Semin bool "MIPS32 Release 5" 1462ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS32_R5 1463ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1464ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1465ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1466ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1467ab7c01fdSSerge Semin select HAVE_KVM 1468ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT 1469ab7c01fdSSerge Semin help 1470ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1471ab7c01fdSSerge Semin MIPS32 architecture. New MIPS processors, starting with the Warrior 1472ab7c01fdSSerge Semin family, are based on a MIPS32r5 processor. If you own an older 1473ab7c01fdSSerge Semin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1474ab7c01fdSSerge Semin 14757fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1476674d10e2SMarkos Chandras bool "MIPS32 Release 6" 14777fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 14787fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 147918d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 14807fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 14817fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 14827fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 14837fd08ca5SLeonid Yegoshin select HAVE_KVM 14847fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 14857fd08ca5SLeonid Yegoshin help 14867fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 14877fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 14887fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 14897fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 14907fd08ca5SLeonid Yegoshin 14916e760c8dSRalf Baechleconfig CPU_MIPS64_R1 14926e760c8dSRalf Baechle bool "MIPS64 Release 1" 14937cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1494797798c1SRalf Baechle select CPU_HAS_PREFETCH 1495ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1496ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1497ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14989cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 14996e760c8dSRalf Baechle help 15006e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 15016e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15026e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15036e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15046e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15051e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 15061e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 15071e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 15081e5f1caaSRalf Baechle performance. 15091e5f1caaSRalf Baechle 15101e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 15111e5f1caaSRalf Baechle bool "MIPS64 Release 2" 15127cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1513797798c1SRalf Baechle select CPU_HAS_PREFETCH 15141e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 15151e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1516ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15179cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1518a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 151940a2df49SJames Hogan select HAVE_KVM 15201e5f1caaSRalf Baechle help 15211e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 15221e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15231e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15241e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15251e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15261da177e4SLinus Torvalds 1527ab7c01fdSSerge Seminconfig CPU_MIPS64_R5 1528ab7c01fdSSerge Semin bool "MIPS64 Release 5" 1529ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS64_R5 1530ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1531ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1532ab7c01fdSSerge Semin select CPU_SUPPORTS_64BIT_KERNEL 1533ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1534ab7c01fdSSerge Semin select CPU_SUPPORTS_HUGEPAGES 1535ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1536ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1537ab7c01fdSSerge Semin select HAVE_KVM 1538ab7c01fdSSerge Semin help 1539ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1540ab7c01fdSSerge Semin MIPS64 architecture. This is a intermediate MIPS architecture 1541ab7c01fdSSerge Semin release partly implementing release 6 features. Though there is no 1542ab7c01fdSSerge Semin any hardware known to be based on this release. 1543ab7c01fdSSerge Semin 15447fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1545674d10e2SMarkos Chandras bool "MIPS64 Release 6" 15467fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 15477fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 154818d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15497fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15507fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 15517fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 1552afd375dcSPaul Burton select CPU_SUPPORTS_HUGEPAGES 15537fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15542e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 155540a2df49SJames Hogan select HAVE_KVM 15567fd08ca5SLeonid Yegoshin help 15577fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15587fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 15597fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 15607fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 15617fd08ca5SLeonid Yegoshin 1562281e3aeaSSerge Seminconfig CPU_P5600 1563281e3aeaSSerge Semin bool "MIPS Warrior P5600" 1564281e3aeaSSerge Semin depends on SYS_HAS_CPU_P5600 1565281e3aeaSSerge Semin select CPU_HAS_PREFETCH 1566281e3aeaSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1567281e3aeaSSerge Semin select CPU_SUPPORTS_HIGHMEM 1568281e3aeaSSerge Semin select CPU_SUPPORTS_MSA 1569281e3aeaSSerge Semin select CPU_SUPPORTS_CPUFREQ 1570281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_VI 1571281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_EI 1572281e3aeaSSerge Semin select HAVE_KVM 1573281e3aeaSSerge Semin select MIPS_O32_FP64_SUPPORT 1574281e3aeaSSerge Semin help 1575281e3aeaSSerge Semin Choose this option to build a kernel for MIPS Warrior P5600 CPU. 1576281e3aeaSSerge Semin It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes, 1577281e3aeaSSerge Semin MMU with two-levels TLB, UCA, MSA, MDU core level features and system 1578281e3aeaSSerge Semin level features like up to six P5600 calculation cores, CM2 with L2 1579281e3aeaSSerge Semin cache, IOCU/IOMMU (though might be unused depending on the system- 1580281e3aeaSSerge Semin specific IP core configuration), GIC, CPC, virtualisation module, 1581281e3aeaSSerge Semin eJTAG and PDtrace. 1582281e3aeaSSerge Semin 15831da177e4SLinus Torvaldsconfig CPU_R3000 15841da177e4SLinus Torvalds bool "R3000" 15857cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1586f7062ddbSRalf Baechle select CPU_HAS_WB 158754746829SPaul Burton select CPU_R3K_TLB 1588ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1589797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15901da177e4SLinus Torvalds help 15911da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 15921da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 15931da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 15941da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 15951da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 15961da177e4SLinus Torvalds try to recompile with R3000. 15971da177e4SLinus Torvalds 15981da177e4SLinus Torvaldsconfig CPU_TX39XX 15991da177e4SLinus Torvalds bool "R39XX" 16007cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX39XX 1601ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 160254746829SPaul Burton select CPU_R3K_TLB 16031da177e4SLinus Torvalds 16041da177e4SLinus Torvaldsconfig CPU_VR41XX 16051da177e4SLinus Torvalds bool "R41xx" 16067cf8053bSRalf Baechle depends on SYS_HAS_CPU_VR41XX 1607ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1608ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 16091da177e4SLinus Torvalds help 16105e83d430SRalf Baechle The options selects support for the NEC VR4100 series of processors. 16111da177e4SLinus Torvalds Only choose this option if you have one of these processors as a 16121da177e4SLinus Torvalds kernel built with this option will not run on any other type of 16131da177e4SLinus Torvalds processor or vice versa. 16141da177e4SLinus Torvalds 161565ce6197SLauri Kasanenconfig CPU_R4300 161665ce6197SLauri Kasanen bool "R4300" 161765ce6197SLauri Kasanen depends on SYS_HAS_CPU_R4300 161865ce6197SLauri Kasanen select CPU_SUPPORTS_32BIT_KERNEL 161965ce6197SLauri Kasanen select CPU_SUPPORTS_64BIT_KERNEL 162065ce6197SLauri Kasanen select CPU_HAS_LOAD_STORE_LR 162165ce6197SLauri Kasanen help 162265ce6197SLauri Kasanen MIPS Technologies R4300-series processors. 162365ce6197SLauri Kasanen 16241da177e4SLinus Torvaldsconfig CPU_R4X00 16251da177e4SLinus Torvalds bool "R4x00" 16267cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1627ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1628ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1629970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16301da177e4SLinus Torvalds help 16311da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 16321da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 16331da177e4SLinus Torvalds 16341da177e4SLinus Torvaldsconfig CPU_TX49XX 16351da177e4SLinus Torvalds bool "R49XX" 16367cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1637de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1638ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1639ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1640970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16411da177e4SLinus Torvalds 16421da177e4SLinus Torvaldsconfig CPU_R5000 16431da177e4SLinus Torvalds bool "R5000" 16447cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1645ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1646ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1647970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16481da177e4SLinus Torvalds help 16491da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 16501da177e4SLinus Torvalds 1651542c1020SShinya Kuribayashiconfig CPU_R5500 1652542c1020SShinya Kuribayashi bool "R5500" 1653542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1654542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1655542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 16569cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1657542c1020SShinya Kuribayashi help 1658542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1659542c1020SShinya Kuribayashi instruction set. 1660542c1020SShinya Kuribayashi 16611da177e4SLinus Torvaldsconfig CPU_NEVADA 16621da177e4SLinus Torvalds bool "RM52xx" 16637cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1664ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1665ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1666970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16671da177e4SLinus Torvalds help 16681da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 16691da177e4SLinus Torvalds 16701da177e4SLinus Torvaldsconfig CPU_R10000 16711da177e4SLinus Torvalds bool "R10000" 16727cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 16735e83d430SRalf Baechle select CPU_HAS_PREFETCH 1674ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1675ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1676797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1677970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16781da177e4SLinus Torvalds help 16791da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 16801da177e4SLinus Torvalds 16811da177e4SLinus Torvaldsconfig CPU_RM7000 16821da177e4SLinus Torvalds bool "RM7000" 16837cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 16845e83d430SRalf Baechle select CPU_HAS_PREFETCH 1685ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1686ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1687797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1688970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16891da177e4SLinus Torvalds 16901da177e4SLinus Torvaldsconfig CPU_SB1 16911da177e4SLinus Torvalds bool "SB1" 16927cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1693ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1694ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1695797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1696970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16970004a9dfSRalf Baechle select WEAK_ORDERING 16981da177e4SLinus Torvalds 1699a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1700a86c7f72SDavid Daney bool "Cavium Octeon processor" 17015e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1702a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1703a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1704a86c7f72SDavid Daney select WEAK_ORDERING 1705a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 17069cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1707df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1708df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1709930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 17100ae3abcdSJames Hogan select HAVE_KVM 1711a86c7f72SDavid Daney help 1712a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1713a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1714a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1715a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1716a86c7f72SDavid Daney 1717cd746249SJonas Gorskiconfig CPU_BMIPS 1718cd746249SJonas Gorski bool "Broadcom BMIPS" 1719cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1720cd746249SJonas Gorski select CPU_MIPS32 1721fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1722cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1723cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1724cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1725cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1726cd746249SJonas Gorski select DMA_NONCOHERENT 172767e38cf2SRalf Baechle select IRQ_MIPS_CPU 1728cd746249SJonas Gorski select SWAP_IO_SPACE 1729cd746249SJonas Gorski select WEAK_ORDERING 1730c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 173169aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1732a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1733a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1734c1c0c461SKevin Cernekee help 1735fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1736c1c0c461SKevin Cernekee 17371da177e4SLinus Torvaldsendchoice 17381da177e4SLinus Torvalds 1739a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1740a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1741a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 1742281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \ 1743281e3aeaSSerge Semin CPU_P5600 1744a6e18781SLeonid Yegoshin help 1745a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1746a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1747a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1748a6e18781SLeonid Yegoshin 1749a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1750a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1751a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1752a6e18781SLeonid Yegoshin select EVA 1753a6e18781SLeonid Yegoshin default y 1754a6e18781SLeonid Yegoshin help 1755a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1756a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1757a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1758a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1759a6e18781SLeonid Yegoshin 1760c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1761c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1762c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1763281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600 1764c5b36783SSteven J. Hill help 1765c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1766c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1767c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1768c5b36783SSteven J. Hill 1769c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1770c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1771c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1772c5b36783SSteven J. Hill depends on !EVA 1773c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1774c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1775c5b36783SSteven J. Hill select XPA 1776c5b36783SSteven J. Hill select HIGHMEM 1777d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1778c5b36783SSteven J. Hill default n 1779c5b36783SSteven J. Hill help 1780c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1781c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1782c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1783c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1784c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1785c5b36783SSteven J. Hill If unsure, say 'N' here. 1786c5b36783SSteven J. Hill 1787622844bfSWu Zhangjinif CPU_LOONGSON2F 1788622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1789622844bfSWu Zhangjin bool 1790622844bfSWu Zhangjin 1791622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1792622844bfSWu Zhangjin bool 1793622844bfSWu Zhangjin 1794622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1795622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1796622844bfSWu Zhangjin default y 1797622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1798622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1799622844bfSWu Zhangjin help 1800622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1801622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1802622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1803622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1804622844bfSWu Zhangjin 1805622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1806622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1807622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1808622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1809622844bfSWu Zhangjin systems. 1810622844bfSWu Zhangjin 1811622844bfSWu Zhangjin If unsure, please say Y. 1812622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1813622844bfSWu Zhangjin 18141b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 18151b93b3c3SWu Zhangjin bool 18161b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 18171b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 181831c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 18191b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1820fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 18214e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 1822a510b616SPaul Cercueil select HAVE_KERNEL_ZSTD 18231b93b3c3SWu Zhangjin 18241b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 18251b93b3c3SWu Zhangjin bool 18261b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 18271b93b3c3SWu Zhangjin 1828dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1829dbb98314SAlban Bedel bool 1830dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1831dbb98314SAlban Bedel 1832268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF 18333702bba5SWu Zhangjin bool 18343702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 18353702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 18363702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1837970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 1838e905086eSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 18393702bba5SWu Zhangjin 1840b2afb64cSHuacai Chenconfig CPU_LOONGSON32 1841ca585cf9SKelvin Cheung bool 1842ca585cf9SKelvin Cheung select CPU_MIPS32 18437e280f6bSJiaxun Yang select CPU_MIPSR2 1844ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1845ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1846ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1847f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1848ca585cf9SKelvin Cheung 1849fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 185004fa8bf7SJonas Gorski select SMP_UP if SMP 18511bbb6c1bSKevin Cernekee bool 1852cd746249SJonas Gorski 1853cd746249SJonas Gorskiconfig CPU_BMIPS4350 1854cd746249SJonas Gorski bool 1855cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1856cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1857cd746249SJonas Gorski 1858cd746249SJonas Gorskiconfig CPU_BMIPS4380 1859cd746249SJonas Gorski bool 1860bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1861cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1862cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1863b4720809SFlorian Fainelli select CPU_HAS_RIXI 1864cd746249SJonas Gorski 1865cd746249SJonas Gorskiconfig CPU_BMIPS5000 1866cd746249SJonas Gorski bool 1867cd746249SJonas Gorski select MIPS_CPU_SCACHE 1868bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1869cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1870cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1871b4720809SFlorian Fainelli select CPU_HAS_RIXI 18721bbb6c1bSKevin Cernekee 1873268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64 18740e476d91SHuacai Chen bool 18750e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1876b2edcfc8SHuacai Chen select CPU_HAS_RIXI 18770e476d91SHuacai Chen 18783702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 18792a21c730SFuxin Zhang bool 18802a21c730SFuxin Zhang 18816f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 18826f7a251aSWu Zhangjin bool 188355045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 188455045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 18856f7a251aSWu Zhangjin 1886ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1887ca585cf9SKelvin Cheung bool 1888ca585cf9SKelvin Cheung 188912e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 189012e3280bSYang Ling bool 189112e3280bSYang Ling 18927cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 18937cf8053bSRalf Baechle bool 18947cf8053bSRalf Baechle 18957cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 18967cf8053bSRalf Baechle bool 18977cf8053bSRalf Baechle 1898a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 1899a6e18781SLeonid Yegoshin bool 1900a6e18781SLeonid Yegoshin 1901c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 1902c5b36783SSteven J. Hill bool 19039ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1904c5b36783SSteven J. Hill 19057fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 19067fd08ca5SLeonid Yegoshin bool 19079ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19087fd08ca5SLeonid Yegoshin 19097cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 19107cf8053bSRalf Baechle bool 19117cf8053bSRalf Baechle 19127cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 19137cf8053bSRalf Baechle bool 19147cf8053bSRalf Baechle 19157fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 19167fd08ca5SLeonid Yegoshin bool 19179ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19187fd08ca5SLeonid Yegoshin 1919281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600 1920281e3aeaSSerge Semin bool 1921281e3aeaSSerge Semin select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1922281e3aeaSSerge Semin 19237cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 19247cf8053bSRalf Baechle bool 19257cf8053bSRalf Baechle 19267cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX 19277cf8053bSRalf Baechle bool 19287cf8053bSRalf Baechle 19297cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX 19307cf8053bSRalf Baechle bool 19317cf8053bSRalf Baechle 193265ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300 193365ce6197SLauri Kasanen bool 193465ce6197SLauri Kasanen 19357cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 19367cf8053bSRalf Baechle bool 19377cf8053bSRalf Baechle 19387cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 19397cf8053bSRalf Baechle bool 19407cf8053bSRalf Baechle 19417cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 19427cf8053bSRalf Baechle bool 19437cf8053bSRalf Baechle 1944542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 1945542c1020SShinya Kuribayashi bool 1946542c1020SShinya Kuribayashi 19477cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 19487cf8053bSRalf Baechle bool 19497cf8053bSRalf Baechle 19507cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 19517cf8053bSRalf Baechle bool 19529ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19537cf8053bSRalf Baechle 19547cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 19557cf8053bSRalf Baechle bool 19567cf8053bSRalf Baechle 19577cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 19587cf8053bSRalf Baechle bool 19597cf8053bSRalf Baechle 19605e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 19615e683389SDavid Daney bool 19625e683389SDavid Daney 1963cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 1964c1c0c461SKevin Cernekee bool 1965c1c0c461SKevin Cernekee 1966fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 1967c1c0c461SKevin Cernekee bool 1968cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1969c1c0c461SKevin Cernekee 1970c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 1971c1c0c461SKevin Cernekee bool 1972cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1973c1c0c461SKevin Cernekee 1974c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 1975c1c0c461SKevin Cernekee bool 1976cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1977c1c0c461SKevin Cernekee 1978c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 1979c1c0c461SKevin Cernekee bool 1980cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1981f263f2a2SHauke Mehrtens select ARCH_HAS_SYNC_DMA_FOR_CPU 1982c1c0c461SKevin Cernekee 198317099b11SRalf Baechle# 198417099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 198517099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 198617099b11SRalf Baechle# 19870004a9dfSRalf Baechleconfig WEAK_ORDERING 19880004a9dfSRalf Baechle bool 198917099b11SRalf Baechle 199017099b11SRalf Baechle# 199117099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 199217099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 199317099b11SRalf Baechle# 199417099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 199517099b11SRalf Baechle bool 19965e83d430SRalf Baechleendmenu 19975e83d430SRalf Baechle 19985e83d430SRalf Baechle# 19995e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 20005e83d430SRalf Baechle# 20015e83d430SRalf Baechleconfig CPU_MIPS32 20025e83d430SRalf Baechle bool 2003ab7c01fdSSerge Semin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \ 2004281e3aeaSSerge Semin CPU_MIPS32_R6 || CPU_P5600 20055e83d430SRalf Baechle 20065e83d430SRalf Baechleconfig CPU_MIPS64 20075e83d430SRalf Baechle bool 2008ab7c01fdSSerge Semin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \ 20095a4fa44fSJason A. Donenfeld CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON 20105e83d430SRalf Baechle 20115e83d430SRalf Baechle# 201257eeacedSPaul Burton# These indicate the revision of the architecture 20135e83d430SRalf Baechle# 20145e83d430SRalf Baechleconfig CPU_MIPSR1 20155e83d430SRalf Baechle bool 20165e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 20175e83d430SRalf Baechle 20185e83d430SRalf Baechleconfig CPU_MIPSR2 20195e83d430SRalf Baechle bool 2020a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 20218256b17eSFlorian Fainelli select CPU_HAS_RIXI 2022ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2023a7e07b1aSMarkos Chandras select MIPS_SPRAM 20245e83d430SRalf Baechle 2025ab7c01fdSSerge Seminconfig CPU_MIPSR5 2026ab7c01fdSSerge Semin bool 2027281e3aeaSSerge Semin default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600 2028ab7c01fdSSerge Semin select CPU_HAS_RIXI 2029ab7c01fdSSerge Semin select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2030ab7c01fdSSerge Semin select MIPS_SPRAM 2031ab7c01fdSSerge Semin 20327fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 20337fd08ca5SLeonid Yegoshin bool 20347fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 20358256b17eSFlorian Fainelli select CPU_HAS_RIXI 2036ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 203787321fddSPaul Burton select HAVE_ARCH_BITREVERSE 20382db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 20394a5dc51eSMarcin Nowakowski select MIPS_CRC_SUPPORT 2040a7e07b1aSMarkos Chandras select MIPS_SPRAM 20415e83d430SRalf Baechle 204257eeacedSPaul Burtonconfig TARGET_ISA_REV 204357eeacedSPaul Burton int 204457eeacedSPaul Burton default 1 if CPU_MIPSR1 204557eeacedSPaul Burton default 2 if CPU_MIPSR2 2046ab7c01fdSSerge Semin default 5 if CPU_MIPSR5 204757eeacedSPaul Burton default 6 if CPU_MIPSR6 204857eeacedSPaul Burton default 0 204957eeacedSPaul Burton help 205057eeacedSPaul Burton Reflects the ISA revision being targeted by the kernel build. This 205157eeacedSPaul Burton is effectively the Kconfig equivalent of MIPS_ISA_REV. 205257eeacedSPaul Burton 2053a6e18781SLeonid Yegoshinconfig EVA 2054a6e18781SLeonid Yegoshin bool 2055a6e18781SLeonid Yegoshin 2056c5b36783SSteven J. Hillconfig XPA 2057c5b36783SSteven J. Hill bool 2058c5b36783SSteven J. Hill 20595e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 20605e83d430SRalf Baechle bool 20615e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 20625e83d430SRalf Baechle bool 20635e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 20645e83d430SRalf Baechle bool 20655e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 20665e83d430SRalf Baechle bool 206755045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 206855045ff5SWu Zhangjin bool 206955045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 207055045ff5SWu Zhangjin bool 20719cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 20729cffd154SDavid Daney bool 2073171543e7SDaniel Silsby depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA)) 207482622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 207582622284SDavid Daney bool 2076c6972fb9SHuang Pei depends on 64BIT 207795b8a5e0SThomas Bogendoerfer default y if (CPU_MIPSR2 || CPU_MIPSR6) 20785e83d430SRalf Baechle 20798192c9eaSDavid Daney# 20808192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 20818192c9eaSDavid Daney# 20828192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 20838192c9eaSDavid Daney bool 2084679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 20858192c9eaSDavid Daney 20865e83d430SRalf Baechlemenu "Kernel type" 20875e83d430SRalf Baechle 20885e83d430SRalf Baechlechoice 20895e83d430SRalf Baechle prompt "Kernel code model" 20905e83d430SRalf Baechle help 20915e83d430SRalf Baechle You should only select this option if you have a workload that 20925e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 20935e83d430SRalf Baechle large memory. You will only be presented a single option in this 20945e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 20955e83d430SRalf Baechle 20965e83d430SRalf Baechleconfig 32BIT 20975e83d430SRalf Baechle bool "32-bit kernel" 20985e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 20995e83d430SRalf Baechle select TRAD_SIGNALS 21005e83d430SRalf Baechle help 21015e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2102f17c4ca3SRalf Baechle 21035e83d430SRalf Baechleconfig 64BIT 21045e83d430SRalf Baechle bool "64-bit kernel" 21055e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 21065e83d430SRalf Baechle help 21075e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 21085e83d430SRalf Baechle 21095e83d430SRalf Baechleendchoice 21105e83d430SRalf Baechle 21111e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 21121e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 21131e321fa9SLeonid Yegoshin depends on 64BIT 21141e321fa9SLeonid Yegoshin help 21153377e227SAlex Belits Support a maximum at least 48 bits of application virtual 21163377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 21173377e227SAlex Belits For page sizes 16k and above, this option results in a small 21183377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 21193377e227SAlex Belits level of page tables is added which imposes both a memory 21203377e227SAlex Belits overhead as well as slower TLB fault handling. 21213377e227SAlex Belits 21221e321fa9SLeonid Yegoshin If unsure, say N. 21231e321fa9SLeonid Yegoshin 21241da177e4SLinus Torvaldschoice 21251da177e4SLinus Torvalds prompt "Kernel page size" 21261da177e4SLinus Torvalds default PAGE_SIZE_4KB 21271da177e4SLinus Torvalds 21281da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 21291da177e4SLinus Torvalds bool "4kB" 2130268a2d60SJiaxun Yang depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64 21311da177e4SLinus Torvalds help 21321da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 21331da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 21341da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 21351da177e4SLinus Torvalds recommended for low memory systems. 21361da177e4SLinus Torvalds 21371da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 21381da177e4SLinus Torvalds bool "8kB" 2139c2aeaaeaSPaul Burton depends on CPU_CAVIUM_OCTEON 21401e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 21411da177e4SLinus Torvalds help 21421da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 21431da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2144c2aeaaeaSPaul Burton only on cnMIPS processors. Note that you will need a suitable Linux 2145c2aeaaeaSPaul Burton distribution to support this. 21461da177e4SLinus Torvalds 21471da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 21481da177e4SLinus Torvalds bool "16kB" 2149714bfad6SRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX 21501da177e4SLinus Torvalds help 21511da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 21521da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2153714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2154714bfad6SRalf Baechle Linux distribution to support this. 21551da177e4SLinus Torvalds 2156c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2157c52399beSRalf Baechle bool "32kB" 2158c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 21591e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2160c52399beSRalf Baechle help 2161c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2162c52399beSRalf Baechle the price of higher memory consumption. This option is available 2163c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2164c52399beSRalf Baechle distribution to support this. 2165c52399beSRalf Baechle 21661da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 21671da177e4SLinus Torvalds bool "64kB" 21683b2db173SPaul Burton depends on !CPU_R3000 && !CPU_TX39XX 21691da177e4SLinus Torvalds help 21701da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 21711da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 21721da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2173714bfad6SRalf Baechle writing this option is still high experimental. 21741da177e4SLinus Torvalds 21751da177e4SLinus Torvaldsendchoice 21761da177e4SLinus Torvalds 2177c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER 2178c9bace7cSDavid Daney int "Maximum zone order" 2179e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2180e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2181e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2182e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2183e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2184e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2185ef923a76SPaul Cercueil range 0 64 2186c9bace7cSDavid Daney default "11" 2187c9bace7cSDavid Daney help 2188c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2189c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2190c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2191c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2192c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2193c9bace7cSDavid Daney increase this value. 2194c9bace7cSDavid Daney 2195c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2196c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2197c9bace7cSDavid Daney 2198c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2199c9bace7cSDavid Daney when choosing a value for this option. 2200c9bace7cSDavid Daney 22011da177e4SLinus Torvaldsconfig BOARD_SCACHE 22021da177e4SLinus Torvalds bool 22031da177e4SLinus Torvalds 22041da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 22051da177e4SLinus Torvalds bool 22061da177e4SLinus Torvalds select BOARD_SCACHE 22071da177e4SLinus Torvalds 22089318c51aSChris Dearman# 22099318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 22109318c51aSChris Dearman# 22119318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 22129318c51aSChris Dearman bool 22139318c51aSChris Dearman select BOARD_SCACHE 22149318c51aSChris Dearman 22151da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 22161da177e4SLinus Torvalds bool 22171da177e4SLinus Torvalds select BOARD_SCACHE 22181da177e4SLinus Torvalds 22191da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 22201da177e4SLinus Torvalds bool 22211da177e4SLinus Torvalds select BOARD_SCACHE 22221da177e4SLinus Torvalds 22231da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 22241da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 22251da177e4SLinus Torvalds depends on CPU_SB1 22261da177e4SLinus Torvalds help 22271da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 22281da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 22291da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 22301da177e4SLinus Torvalds 22311da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2232c8094b53SRalf Baechle bool 22331da177e4SLinus Torvalds 22343165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 22353165c846SFlorian Fainelli bool 2236c2aeaaeaSPaul Burton default y if !(CPU_R3000 || CPU_TX39XX) 22373165c846SFlorian Fainelli 2238c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT 2239183b40f9SPaul Burton bool "Floating Point support" if EXPERT 2240183b40f9SPaul Burton default y 2241183b40f9SPaul Burton help 2242183b40f9SPaul Burton Select y to include support for floating point in the kernel 2243183b40f9SPaul Burton including initialization of FPU hardware, FP context save & restore 2244183b40f9SPaul Burton and emulation of an FPU where necessary. Without this support any 2245183b40f9SPaul Burton userland program attempting to use floating point instructions will 2246183b40f9SPaul Burton receive a SIGILL. 2247183b40f9SPaul Burton 2248183b40f9SPaul Burton If you know that your userland will not attempt to use floating point 2249183b40f9SPaul Burton instructions then you can say n here to shrink the kernel a little. 2250183b40f9SPaul Burton 2251183b40f9SPaul Burton If unsure, say y. 2252c92e47e5SPaul Burton 225397f7dcbfSPaul Burtonconfig CPU_R2300_FPU 225497f7dcbfSPaul Burton bool 2255c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 225697f7dcbfSPaul Burton default y if CPU_R3000 || CPU_TX39XX 225797f7dcbfSPaul Burton 225854746829SPaul Burtonconfig CPU_R3K_TLB 225954746829SPaul Burton bool 226054746829SPaul Burton 226191405eb6SFlorian Fainelliconfig CPU_R4K_FPU 226291405eb6SFlorian Fainelli bool 2263c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 226497f7dcbfSPaul Burton default y if !CPU_R2300_FPU 226591405eb6SFlorian Fainelli 226662cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 226762cedc4fSFlorian Fainelli bool 226854746829SPaul Burton default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON) 226962cedc4fSFlorian Fainelli 227059d6ab86SRalf Baechleconfig MIPS_MT_SMP 2271a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 22725cbf9688SPaul Burton default y 2273527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 227459d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2275d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2276c080faa5SSteven J. Hill select SYNC_R4K 227759d6ab86SRalf Baechle select MIPS_MT 227859d6ab86SRalf Baechle select SMP 227987353d8aSRalf Baechle select SMP_UP 2280c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2281c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2282399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 228359d6ab86SRalf Baechle help 2284c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2285c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2286c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2287c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2288c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 228959d6ab86SRalf Baechle 2290f41ae0b2SRalf Baechleconfig MIPS_MT 2291f41ae0b2SRalf Baechle bool 2292f41ae0b2SRalf Baechle 22930ab7aefcSRalf Baechleconfig SCHED_SMT 22940ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 22950ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 22960ab7aefcSRalf Baechle default n 22970ab7aefcSRalf Baechle help 22980ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 22990ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 23000ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 23010ab7aefcSRalf Baechle 23020ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 23030ab7aefcSRalf Baechle bool 23040ab7aefcSRalf Baechle 2305f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2306f41ae0b2SRalf Baechle bool 2307f41ae0b2SRalf Baechle 2308f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2309f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2310f088fc84SRalf Baechle default y 2311b633648cSRalf Baechle depends on MIPS_MT_SMP 231207cc0c9eSRalf Baechle 2313b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2314b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 23159eaa9a82SPaul Burton depends on CPU_MIPSR6 2316c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 2317b0a668fbSLeonid Yegoshin default y 2318b0a668fbSLeonid Yegoshin help 2319b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2320b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 232107edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2322b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2323b0a668fbSLeonid Yegoshin final kernel image. 2324b0a668fbSLeonid Yegoshin 2325f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER 2326f35764e7SJames Hogan bool 2327f35764e7SJames Hogan depends on SYS_SUPPORTS_MULTITHREADING 2328f35764e7SJames Hogan help 2329f35764e7SJames Hogan Indicates that the platform supports the VPE loader, and provides 2330f35764e7SJames Hogan physical_memsize. 2331f35764e7SJames Hogan 233207cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 233307cc0c9eSRalf Baechle bool "VPE loader support." 2334f35764e7SJames Hogan depends on SYS_SUPPORTS_VPE_LOADER && MODULES 233507cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 233607cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 233707cc0c9eSRalf Baechle select MIPS_MT 233807cc0c9eSRalf Baechle help 233907cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 234007cc0c9eSRalf Baechle onto another VPE and running it. 2341f088fc84SRalf Baechle 234217a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 234317a1d523SDeng-Cheng Zhu bool 234417a1d523SDeng-Cheng Zhu default "y" 234517a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 234617a1d523SDeng-Cheng Zhu 23471a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 23481a2a6d7eSDeng-Cheng Zhu bool 23491a2a6d7eSDeng-Cheng Zhu default "y" 23501a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 23511a2a6d7eSDeng-Cheng Zhu 2352e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2353e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2354e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2355e01402b1SRalf Baechle default y 2356e01402b1SRalf Baechle help 2357e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2358e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2359e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2360e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2361e01402b1SRalf Baechle 2362e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2363e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2364e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2365e01402b1SRalf Baechle 2366da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2367da615cf6SDeng-Cheng Zhu bool 2368da615cf6SDeng-Cheng Zhu default "y" 2369da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2370da615cf6SDeng-Cheng Zhu 23712c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 23722c973ef0SDeng-Cheng Zhu bool 23732c973ef0SDeng-Cheng Zhu default "y" 23742c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 23752c973ef0SDeng-Cheng Zhu 23764a16ff4cSRalf Baechleconfig MIPS_CMP 23775cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 23785676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2379b10b43baSMarkos Chandras select SMP 2380eb9b5141STim Anderson select SYNC_R4K 2381b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 23824a16ff4cSRalf Baechle select WEAK_ORDERING 23834a16ff4cSRalf Baechle default n 23844a16ff4cSRalf Baechle help 2385044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2386044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2387044505c7SPaul Burton its ability to start secondary CPUs. 23884a16ff4cSRalf Baechle 23895cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 23905cac93b3SPaul Burton instead of this. 23915cac93b3SPaul Burton 23920ee958e1SPaul Burtonconfig MIPS_CPS 23930ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 23945a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 23950ee958e1SPaul Burton select MIPS_CM 23961d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 23970ee958e1SPaul Burton select SMP 23980ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 23991d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2400c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 24010ee958e1SPaul Burton select SYS_SUPPORTS_SMP 24020ee958e1SPaul Burton select WEAK_ORDERING 2403d8d3276bSWei Li select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 24040ee958e1SPaul Burton help 24050ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 24060ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 24070ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 24080ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 24090ee958e1SPaul Burton support is unavailable. 24100ee958e1SPaul Burton 24113179d37eSPaul Burtonconfig MIPS_CPS_PM 241239a59593SMarkos Chandras depends on MIPS_CPS 24133179d37eSPaul Burton bool 24143179d37eSPaul Burton 24159f98f3ddSPaul Burtonconfig MIPS_CM 24169f98f3ddSPaul Burton bool 24173c9b4166SPaul Burton select MIPS_CPC 24189f98f3ddSPaul Burton 24199c38cf44SPaul Burtonconfig MIPS_CPC 24209c38cf44SPaul Burton bool 24212600990eSRalf Baechle 24221da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 24231da177e4SLinus Torvalds bool 24241da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 24251da177e4SLinus Torvalds default y 24261da177e4SLinus Torvalds 24271da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 24281da177e4SLinus Torvalds bool 24291da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 24301da177e4SLinus Torvalds default y 24311da177e4SLinus Torvalds 24329e2b5372SMarkos Chandraschoice 24339e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 24349e2b5372SMarkos Chandras 24359e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 24369e2b5372SMarkos Chandras bool "None" 24379e2b5372SMarkos Chandras help 24389e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 24399e2b5372SMarkos Chandras 24409693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 24419693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 24429e2b5372SMarkos Chandras bool "SmartMIPS" 24439693a853SFranck Bui-Huu help 24449693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 24459693a853SFranck Bui-Huu increased security at both hardware and software level for 24469693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 24479693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 24489693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 24499693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 24509693a853SFranck Bui-Huu here. 24519693a853SFranck Bui-Huu 2452bce86083SSteven J. Hillconfig CPU_MICROMIPS 24537fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 24549e2b5372SMarkos Chandras bool "microMIPS" 2455bce86083SSteven J. Hill help 2456bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2457bce86083SSteven J. Hill microMIPS ISA 2458bce86083SSteven J. Hill 24599e2b5372SMarkos Chandrasendchoice 24609e2b5372SMarkos Chandras 2461a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 24620ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2463a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 2464c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 24652a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2466a5e9a69eSPaul Burton help 2467a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2468a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 24691db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 24701db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 24711db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 24721db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 24731db1af84SPaul Burton the size & complexity of your kernel. 2474a5e9a69eSPaul Burton 2475a5e9a69eSPaul Burton If unsure, say Y. 2476a5e9a69eSPaul Burton 24771da177e4SLinus Torvaldsconfig CPU_HAS_WB 2478f7062ddbSRalf Baechle bool 2479e01402b1SRalf Baechle 2480df0ac8a4SKevin Cernekeeconfig XKS01 2481df0ac8a4SKevin Cernekee bool 2482df0ac8a4SKevin Cernekee 2483ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI 2484ba9196d2SJiaxun Yang depends on !CPU_DIEI_BROKEN 2485ba9196d2SJiaxun Yang bool 2486ba9196d2SJiaxun Yang 2487ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN 2488ba9196d2SJiaxun Yang bool 2489ba9196d2SJiaxun Yang 24908256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 24918256b17eSFlorian Fainelli bool 24928256b17eSFlorian Fainelli 249318d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR 2494932afdeeSYasha Cherikovsky bool 2495932afdeeSYasha Cherikovsky help 249618d84e2eSAlexander Lobakin CPU lacks support for unaligned load and store instructions: 2497932afdeeSYasha Cherikovsky LWL, LWR, SWL, SWR (Load/store word left/right). 249818d84e2eSAlexander Lobakin LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit 249918d84e2eSAlexander Lobakin systems). 2500932afdeeSYasha Cherikovsky 2501f41ae0b2SRalf Baechle# 2502f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2503f41ae0b2SRalf Baechle# 2504e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2505f41ae0b2SRalf Baechle bool 2506e01402b1SRalf Baechle 2507f41ae0b2SRalf Baechle# 2508f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2509f41ae0b2SRalf Baechle# 2510e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2511f41ae0b2SRalf Baechle bool 2512e01402b1SRalf Baechle 25131da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 25141da177e4SLinus Torvalds bool 25151da177e4SLinus Torvalds depends on !CPU_R3000 25161da177e4SLinus Torvalds default y 25171da177e4SLinus Torvalds 25181da177e4SLinus Torvalds# 251920d60d99SMaciej W. Rozycki# CPU non-features 252020d60d99SMaciej W. Rozycki# 252120d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 252220d60d99SMaciej W. Rozycki bool 252320d60d99SMaciej W. Rozycki 252420d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 252520d60d99SMaciej W. Rozycki bool 252620d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 252720d60d99SMaciej W. Rozycki 252820d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 252920d60d99SMaciej W. Rozycki bool 253020d60d99SMaciej W. Rozycki 2531071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64 2532071d2f0bSPaul Burton bool 2533071d2f0bSPaul Burton default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1) 2534071d2f0bSPaul Burton 25354edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 25364edf00a4SPaul Burton int 25374edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 25384edf00a4SPaul Burton default 0 25394edf00a4SPaul Burton 25404edf00a4SPaul Burtonconfig MIPS_ASID_BITS 25414edf00a4SPaul Burton int 25422db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 25434edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 25444edf00a4SPaul Burton default 8 25454edf00a4SPaul Burton 25462db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 25472db003a5SPaul Burton bool 25482db003a5SPaul Burton 25494a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT 25504a5dc51eSMarcin Nowakowski bool 25514a5dc51eSMarcin Nowakowski 2552802b8362SThomas Bogendoerfer# R4600 erratum. Due to the lack of errata information the exact 2553802b8362SThomas Bogendoerfer# technical details aren't known. I've experimentally found that disabling 2554802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal 2555802b8362SThomas Bogendoerfer# with the issue. 2556802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP 2557802b8362SThomas Bogendoerfer bool 2558802b8362SThomas Bogendoerfer 25595e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata: 25605e5b6527SThomas Bogendoerfer# 25615e5b6527SThomas Bogendoerfer# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D, 25625e5b6527SThomas Bogendoerfer# Hit_Invalidate_D and Create_Dirty_Excl_D should only be 25635e5b6527SThomas Bogendoerfer# executed if there is no other dcache activity. If the dcache is 256418ff14c8SColin Ian King# accessed for another instruction immediately preceding when these 25655e5b6527SThomas Bogendoerfer# cache instructions are executing, it is possible that the dcache 25665e5b6527SThomas Bogendoerfer# tag match outputs used by these cache instructions will be 25675e5b6527SThomas Bogendoerfer# incorrect. These cache instructions should be preceded by at least 25685e5b6527SThomas Bogendoerfer# four instructions that are not any kind of load or store 25695e5b6527SThomas Bogendoerfer# instruction. 25705e5b6527SThomas Bogendoerfer# 25715e5b6527SThomas Bogendoerfer# This is not allowed: lw 25725e5b6527SThomas Bogendoerfer# nop 25735e5b6527SThomas Bogendoerfer# nop 25745e5b6527SThomas Bogendoerfer# nop 25755e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 25765e5b6527SThomas Bogendoerfer# 25775e5b6527SThomas Bogendoerfer# This is allowed: lw 25785e5b6527SThomas Bogendoerfer# nop 25795e5b6527SThomas Bogendoerfer# nop 25805e5b6527SThomas Bogendoerfer# nop 25815e5b6527SThomas Bogendoerfer# nop 25825e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 25835e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP 25845e5b6527SThomas Bogendoerfer bool 25855e5b6527SThomas Bogendoerfer 258644def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA. 258744def342SThomas Bogendoerfer# 258844def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D, 258944def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only 259044def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty. These 259144def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss 259244def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer." 259344def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/ 259444def342SThomas Bogendoerfer# in .pdf format.) 259544def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP 259644def342SThomas Bogendoerfer bool 259744def342SThomas Bogendoerfer 259824a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for 259924a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following 260024a1c023SThomas Bogendoerfer# operation is not guaranteed." 260124a1c023SThomas Bogendoerfer# 260224a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I 260324a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV 260424a1c023SThomas Bogendoerfer bool 260524a1c023SThomas Bogendoerfer 2606886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra 2607886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same 2608886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious 2609886ee136SThomas Bogendoerfer# exceptions. 2610886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS 2611886ee136SThomas Bogendoerfer bool 2612886ee136SThomas Bogendoerfer 2613256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that 2614256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically. 2615256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC 2616256ec489SThomas Bogendoerfer bool 2617256ec489SThomas Bogendoerfer 2618a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction" 2619a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB 2620a7fbed98SThomas Bogendoerfer bool 2621a7fbed98SThomas Bogendoerfer 262220d60d99SMaciej W. Rozycki# 26231da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 26241da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 26251da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 26261da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 26271da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 26281da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 26291da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 26301da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2631797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2632797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2633797798c1SRalf Baechle# support. 26341da177e4SLinus Torvalds# 26351da177e4SLinus Torvaldsconfig HIGHMEM 26361da177e4SLinus Torvalds bool "High Memory Support" 2637a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2638a4c33e83SThomas Gleixner select KMAP_LOCAL 2639797798c1SRalf Baechle 2640797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2641797798c1SRalf Baechle bool 2642797798c1SRalf Baechle 2643797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2644797798c1SRalf Baechle bool 26451da177e4SLinus Torvalds 26469693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 26479693a853SFranck Bui-Huu bool 26489693a853SFranck Bui-Huu 2649a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2650a6a4834cSSteven J. Hill bool 2651a6a4834cSSteven J. Hill 2652377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2653377cb1b6SRalf Baechle bool 2654377cb1b6SRalf Baechle help 2655377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2656377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2657377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2658377cb1b6SRalf Baechle 2659a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2660a5e9a69eSPaul Burton bool 2661a5e9a69eSPaul Burton 2662b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2663b4819b59SYoichi Yuasa def_bool y 2664268a2d60SJiaxun Yang depends on !NUMA && !CPU_LOONGSON2EF 2665b4819b59SYoichi Yuasa 2666b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2667b1c6cd42SAtsushi Nemoto bool 2668397dc00eSMike Rapoport select SPARSEMEM_STATIC if !SGI_IP27 266931473747SAtsushi Nemoto 2670d8cb4e11SRalf Baechleconfig NUMA 2671d8cb4e11SRalf Baechle bool "NUMA Support" 2672d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2673cf8194e4STiezhu Yang select SMP 2674d8cb4e11SRalf Baechle help 2675d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2676d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2677d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2678172a37e9SRandy Dunlap leave it disabled; on single node systems leave this option 2679d8cb4e11SRalf Baechle disabled. 2680d8cb4e11SRalf Baechle 2681d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2682d8cb4e11SRalf Baechle bool 2683d8cb4e11SRalf Baechle 2684f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA 2685f3c560a6SThomas Bogendoerfer def_bool y 2686f3c560a6SThomas Bogendoerfer depends on NUMA 2687f3c560a6SThomas Bogendoerfer 2688f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK 2689f3c560a6SThomas Bogendoerfer def_bool y 2690f3c560a6SThomas Bogendoerfer depends on NUMA 2691f3c560a6SThomas Bogendoerfer 26928c530ea3SMatt Redfearnconfig RELOCATABLE 26938c530ea3SMatt Redfearn bool "Relocatable kernel" 2694ab7c01fdSSerge Semin depends on SYS_SUPPORTS_RELOCATABLE 2695ab7c01fdSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \ 2696ab7c01fdSSerge Semin CPU_MIPS32_R5 || CPU_MIPS64_R5 || \ 2697ab7c01fdSSerge Semin CPU_MIPS32_R6 || CPU_MIPS64_R6 || \ 2698a307a4ceSJinyang He CPU_P5600 || CAVIUM_OCTEON_SOC || \ 2699a307a4ceSJinyang He CPU_LOONGSON64 27008c530ea3SMatt Redfearn help 27018c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 27028c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 27038c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 27048c530ea3SMatt Redfearn but are discarded at runtime 27058c530ea3SMatt Redfearn 2706069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2707069fd766SMatt Redfearn hex "Relocation table size" 2708069fd766SMatt Redfearn depends on RELOCATABLE 2709069fd766SMatt Redfearn range 0x0 0x01000000 2710a307a4ceSJinyang He default "0x00200000" if CPU_LOONGSON64 2711069fd766SMatt Redfearn default "0x00100000" 2712a7f7f624SMasahiro Yamada help 2713069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2714069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2715069fd766SMatt Redfearn 2716069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2717069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2718069fd766SMatt Redfearn 2719069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2720069fd766SMatt Redfearn 2721069fd766SMatt Redfearn If unsure, leave at the default value. 2722069fd766SMatt Redfearn 2723405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2724405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2725405bc8fdSMatt Redfearn depends on RELOCATABLE 2726a7f7f624SMasahiro Yamada help 2727405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2728405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2729405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2730405bc8fdSMatt Redfearn of kernel internals. 2731405bc8fdSMatt Redfearn 2732405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2733405bc8fdSMatt Redfearn 2734405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2735405bc8fdSMatt Redfearn 2736405bc8fdSMatt Redfearn If unsure, say N. 2737405bc8fdSMatt Redfearn 2738405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2739405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2740405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2741405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2742405bc8fdSMatt Redfearn range 0x0 0x08000000 2743405bc8fdSMatt Redfearn default "0x01000000" 2744a7f7f624SMasahiro Yamada help 2745405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2746405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2747405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2748405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2749405bc8fdSMatt Redfearn 2750405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2751405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2752405bc8fdSMatt Redfearn 2753c80d79d7SYasunori Gotoconfig NODES_SHIFT 2754c80d79d7SYasunori Goto int 2755c80d79d7SYasunori Goto default "6" 2756a9ee6cf5SMike Rapoport depends on NUMA 2757c80d79d7SYasunori Goto 275814f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 275914f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 276095b8a5e0SThomas Bogendoerfer depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64) 276114f70012SDeng-Cheng Zhu default y 276214f70012SDeng-Cheng Zhu help 276314f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 276414f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 276514f70012SDeng-Cheng Zhu 2766be8fa1cbSTiezhu Yangconfig DMI 2767be8fa1cbSTiezhu Yang bool "Enable DMI scanning" 2768be8fa1cbSTiezhu Yang depends on MACH_LOONGSON64 2769be8fa1cbSTiezhu Yang select DMI_SCAN_MACHINE_NON_EFI_FALLBACK 2770be8fa1cbSTiezhu Yang default y 2771be8fa1cbSTiezhu Yang help 2772be8fa1cbSTiezhu Yang Enabled scanning of DMI to identify machine quirks. Say Y 2773be8fa1cbSTiezhu Yang here unless you have verified that your setup is not 2774be8fa1cbSTiezhu Yang affected by entries in the DMI blacklist. Required by PNP 2775be8fa1cbSTiezhu Yang BIOS code. 2776be8fa1cbSTiezhu Yang 27771da177e4SLinus Torvaldsconfig SMP 27781da177e4SLinus Torvalds bool "Multi-Processing support" 2779e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2780e73ea273SRalf Baechle help 27811da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 27824a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 27834a474157SRobert Graffham than one CPU, say Y. 27841da177e4SLinus Torvalds 27854a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 27861da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 27871da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 27884a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 27891da177e4SLinus Torvalds will run faster if you say N here. 27901da177e4SLinus Torvalds 27911da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 27921da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 27931da177e4SLinus Torvalds 279403502faaSAdrian Bunk See also the SMP-HOWTO available at 2795ef054ad3SAlexander A. Klimov <https://www.tldp.org/docs.html#howto>. 27961da177e4SLinus Torvalds 27971da177e4SLinus Torvalds If you don't know what to do here, say N. 27981da177e4SLinus Torvalds 27997840d618SMatt Redfearnconfig HOTPLUG_CPU 28007840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 28017840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 28027840d618SMatt Redfearn help 28037840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 28047840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 28057840d618SMatt Redfearn (Note: power management support will enable this option 28067840d618SMatt Redfearn automatically on SMP systems. ) 28077840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 28087840d618SMatt Redfearn 280987353d8aSRalf Baechleconfig SMP_UP 281087353d8aSRalf Baechle bool 281187353d8aSRalf Baechle 28124a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 28134a16ff4cSRalf Baechle bool 28144a16ff4cSRalf Baechle 28150ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 28160ee958e1SPaul Burton bool 28170ee958e1SPaul Burton 2818e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2819e73ea273SRalf Baechle bool 2820e73ea273SRalf Baechle 2821130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2822130e2fb7SRalf Baechle bool 2823130e2fb7SRalf Baechle 2824130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2825130e2fb7SRalf Baechle bool 2826130e2fb7SRalf Baechle 2827130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2828130e2fb7SRalf Baechle bool 2829130e2fb7SRalf Baechle 2830130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2831130e2fb7SRalf Baechle bool 2832130e2fb7SRalf Baechle 2833130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2834130e2fb7SRalf Baechle bool 2835130e2fb7SRalf Baechle 28361da177e4SLinus Torvaldsconfig NR_CPUS 2837a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2838a91796a9SJayachandran C range 2 256 28391da177e4SLinus Torvalds depends on SMP 2840130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2841130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2842130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2843130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2844130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 28451da177e4SLinus Torvalds help 28461da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 28471da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 28481da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 284972ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 285072ede9b1SAtsushi Nemoto and 2 for all others. 28511da177e4SLinus Torvalds 28521da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 285372ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 285472ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 285572ede9b1SAtsushi Nemoto power of two. 28561da177e4SLinus Torvalds 2857399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2858399aaa25SAl Cooper bool 2859399aaa25SAl Cooper 28607820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 28617820b84bSDavid Daney bool 28627820b84bSDavid Daney 28637820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 28647820b84bSDavid Daney int 28657820b84bSDavid Daney depends on SMP 28667820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 28677820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 28687820b84bSDavid Daney 28691723b4a3SAtsushi Nemoto# 28701723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 28711723b4a3SAtsushi Nemoto# 28721723b4a3SAtsushi Nemoto 28731723b4a3SAtsushi Nemotochoice 28741723b4a3SAtsushi Nemoto prompt "Timer frequency" 28751723b4a3SAtsushi Nemoto default HZ_250 28761723b4a3SAtsushi Nemoto help 28771723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 28781723b4a3SAtsushi Nemoto 287967596573SPaul Burton config HZ_24 288067596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 288167596573SPaul Burton 28821723b4a3SAtsushi Nemoto config HZ_48 28830f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 28841723b4a3SAtsushi Nemoto 28851723b4a3SAtsushi Nemoto config HZ_100 28861723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 28871723b4a3SAtsushi Nemoto 28881723b4a3SAtsushi Nemoto config HZ_128 28891723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 28901723b4a3SAtsushi Nemoto 28911723b4a3SAtsushi Nemoto config HZ_250 28921723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 28931723b4a3SAtsushi Nemoto 28941723b4a3SAtsushi Nemoto config HZ_256 28951723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 28961723b4a3SAtsushi Nemoto 28971723b4a3SAtsushi Nemoto config HZ_1000 28981723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 28991723b4a3SAtsushi Nemoto 29001723b4a3SAtsushi Nemoto config HZ_1024 29011723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 29021723b4a3SAtsushi Nemoto 29031723b4a3SAtsushi Nemotoendchoice 29041723b4a3SAtsushi Nemoto 290567596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 290667596573SPaul Burton bool 290767596573SPaul Burton 29081723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 29091723b4a3SAtsushi Nemoto bool 29101723b4a3SAtsushi Nemoto 29111723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 29121723b4a3SAtsushi Nemoto bool 29131723b4a3SAtsushi Nemoto 29141723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 29151723b4a3SAtsushi Nemoto bool 29161723b4a3SAtsushi Nemoto 29171723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 29181723b4a3SAtsushi Nemoto bool 29191723b4a3SAtsushi Nemoto 29201723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 29211723b4a3SAtsushi Nemoto bool 29221723b4a3SAtsushi Nemoto 29231723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 29241723b4a3SAtsushi Nemoto bool 29251723b4a3SAtsushi Nemoto 29261723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 29271723b4a3SAtsushi Nemoto bool 29281723b4a3SAtsushi Nemoto 29291723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 29301723b4a3SAtsushi Nemoto bool 293167596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 293267596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 293367596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 293467596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 293567596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 293667596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 293767596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 29381723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 29391723b4a3SAtsushi Nemoto 29401723b4a3SAtsushi Nemotoconfig HZ 29411723b4a3SAtsushi Nemoto int 294267596573SPaul Burton default 24 if HZ_24 29431723b4a3SAtsushi Nemoto default 48 if HZ_48 29441723b4a3SAtsushi Nemoto default 100 if HZ_100 29451723b4a3SAtsushi Nemoto default 128 if HZ_128 29461723b4a3SAtsushi Nemoto default 250 if HZ_250 29471723b4a3SAtsushi Nemoto default 256 if HZ_256 29481723b4a3SAtsushi Nemoto default 1000 if HZ_1000 29491723b4a3SAtsushi Nemoto default 1024 if HZ_1024 29501723b4a3SAtsushi Nemoto 295196685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 295296685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 295396685b17SDeng-Cheng Zhu 2954ea6e942bSAtsushi Nemotoconfig KEXEC 29557d60717eSKees Cook bool "Kexec system call" 29562965faa5SDave Young select KEXEC_CORE 2957ea6e942bSAtsushi Nemoto help 2958ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 2959ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 29603dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 2961ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 2962ea6e942bSAtsushi Nemoto 296301dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 2964ea6e942bSAtsushi Nemoto 2965ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 2966ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 2967bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 2968bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 2969bf220695SGeert Uytterhoeven made. 2970ea6e942bSAtsushi Nemoto 29717aa1c8f4SRalf Baechleconfig CRASH_DUMP 29727aa1c8f4SRalf Baechle bool "Kernel crash dumps" 29737aa1c8f4SRalf Baechle help 29747aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 29757aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 29767aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 29777aa1c8f4SRalf Baechle a specially reserved region and then later executed after 29787aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 29797aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 29807aa1c8f4SRalf Baechle PHYSICAL_START. 29817aa1c8f4SRalf Baechle 29827aa1c8f4SRalf Baechleconfig PHYSICAL_START 29837aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 29848bda3e26SMaciej W. Rozycki default "0xffffffff84000000" 29857aa1c8f4SRalf Baechle depends on CRASH_DUMP 29867aa1c8f4SRalf Baechle help 29877aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 29887aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 29897aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 29907aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 29917aa1c8f4SRalf Baechle passed to the panic-ed kernel). 29927aa1c8f4SRalf Baechle 2993597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 2994b7f1e273SPaul Burton bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6 2995597ce172SPaul Burton depends on 32BIT || MIPS32_O32 2996597ce172SPaul Burton help 2997597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 2998597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 2999597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 3000597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 3001597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 3002597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 3003597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 3004597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 3005597ce172SPaul Burton saying N here. 3006597ce172SPaul Burton 300706e2e882SPaul Burton Although binutils currently supports use of this flag the details 300806e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 300918ff14c8SColin Ian King worked on. In order to avoid userland becoming dependent upon current 301006e2e882SPaul Burton behaviour before the details have been finalised, this option should 301106e2e882SPaul Burton be considered experimental and only enabled by those working upon 301206e2e882SPaul Burton said details. 301306e2e882SPaul Burton 301406e2e882SPaul Burton If unsure, say N. 3015597ce172SPaul Burton 3016f2ffa5abSDezhong Diaoconfig USE_OF 30170b3e06fdSJonas Gorski bool 3018f2ffa5abSDezhong Diao select OF 3019e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 3020abd2363fSGrant Likely select IRQ_DOMAIN 3021f2ffa5abSDezhong Diao 30222fe8ea39SDengcheng Zhuconfig UHI_BOOT 30232fe8ea39SDengcheng Zhu bool 30242fe8ea39SDengcheng Zhu 30257fafb068SAndrew Brestickerconfig BUILTIN_DTB 30267fafb068SAndrew Bresticker bool 30277fafb068SAndrew Bresticker 30281da8f179SJonas Gorskichoice 30295b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 30301da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 30311da8f179SJonas Gorski 30321da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 30331da8f179SJonas Gorski bool "None" 30341da8f179SJonas Gorski help 30351da8f179SJonas Gorski Do not enable appended dtb support. 30361da8f179SJonas Gorski 303787db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 303887db537dSAaro Koskinen bool "vmlinux" 303987db537dSAaro Koskinen help 304087db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 304187db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 304287db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 304387db537dSAaro Koskinen objcopy: 304487db537dSAaro Koskinen 304587db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 304687db537dSAaro Koskinen 304718ff14c8SColin Ian King This is meant as a backward compatibility convenience for those 304887db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 304987db537dSAaro Koskinen the documented boot protocol using a device tree. 305087db537dSAaro Koskinen 30511da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 3052b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 30531da8f179SJonas Gorski help 30541da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 3055b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 30561da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 30571da8f179SJonas Gorski 30581da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 30591da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 30601da8f179SJonas Gorski the documented boot protocol using a device tree. 30611da8f179SJonas Gorski 30621da8f179SJonas Gorski Beware that there is very little in terms of protection against 30631da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 30641da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 30651da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 30661da8f179SJonas Gorski if you don't intend to always append a DTB. 30671da8f179SJonas Gorskiendchoice 30681da8f179SJonas Gorski 30692024972eSJonas Gorskichoice 30702024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 30712bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 307287fcfa7bSJiaxun Yang !MACH_LOONGSON64 && !MIPS_MALTA && \ 30732bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 30742024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 30752024972eSJonas Gorski 30762024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 30772024972eSJonas Gorski depends on USE_OF 30782024972eSJonas Gorski bool "Dtb kernel arguments if available" 30792024972eSJonas Gorski 30802024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 30812024972eSJonas Gorski depends on USE_OF 30822024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 30832024972eSJonas Gorski 30842024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 30852024972eSJonas Gorski bool "Bootloader kernel arguments if available" 3086ed47e153SRabin Vincent 3087ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 3088ed47e153SRabin Vincent depends on CMDLINE_BOOL 3089ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 30902024972eSJonas Gorskiendchoice 30912024972eSJonas Gorski 30925e83d430SRalf Baechleendmenu 30935e83d430SRalf Baechle 30941df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 30951df0f0ffSAtsushi Nemoto bool 30961df0f0ffSAtsushi Nemoto default y 30971df0f0ffSAtsushi Nemoto 30981df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 30991df0f0ffSAtsushi Nemoto bool 31001df0f0ffSAtsushi Nemoto default y 31011df0f0ffSAtsushi Nemoto 3102a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 3103a728ab52SKirill A. Shutemov int 31043377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 3105a728ab52SKirill A. Shutemov default 3 if 64BIT && !PAGE_SIZE_64KB 3106a728ab52SKirill A. Shutemov default 2 3107a728ab52SKirill A. Shutemov 31086c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET 31096c359eb1SPaul Burton bool 31106c359eb1SPaul Burton 31111da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 31121da177e4SLinus Torvalds 3113c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 31142eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 3115c5611df9SPaul Burton bool 3116c5611df9SPaul Burton 3117c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3118c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3119c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 31202eac9c2dSChristoph Hellwig select PCI_DOMAINS if PCI 31211da177e4SLinus Torvalds 31221da177e4SLinus Torvalds# 31231da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 31241da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 31251da177e4SLinus Torvalds# users to choose the right thing ... 31261da177e4SLinus Torvalds# 31271da177e4SLinus Torvaldsconfig ISA 31281da177e4SLinus Torvalds bool 31291da177e4SLinus Torvalds 31301da177e4SLinus Torvaldsconfig TC 31311da177e4SLinus Torvalds bool "TURBOchannel support" 31321da177e4SLinus Torvalds depends on MACH_DECSTATION 31331da177e4SLinus Torvalds help 313450a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 313550a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 313650a23e6eSJustin P. Mattock at: 313750a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 313850a23e6eSJustin P. Mattock and: 313950a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 314050a23e6eSJustin P. Mattock Linux driver support status is documented at: 314150a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 31421da177e4SLinus Torvalds 31431da177e4SLinus Torvaldsconfig MMU 31441da177e4SLinus Torvalds bool 31451da177e4SLinus Torvalds default y 31461da177e4SLinus Torvalds 3147109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3148109c32ffSMatt Redfearn default 12 if 64BIT 3149109c32ffSMatt Redfearn default 8 3150109c32ffSMatt Redfearn 3151109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3152109c32ffSMatt Redfearn default 18 if 64BIT 3153109c32ffSMatt Redfearn default 15 3154109c32ffSMatt Redfearn 3155109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3156109c32ffSMatt Redfearn default 8 3157109c32ffSMatt Redfearn 3158109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3159109c32ffSMatt Redfearn default 15 3160109c32ffSMatt Redfearn 3161d865bea4SRalf Baechleconfig I8253 3162d865bea4SRalf Baechle bool 3163798778b8SRussell King select CLKSRC_I8253 31642d02612fSThomas Gleixner select CLKEVT_I8253 31659726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 31661da177e4SLinus Torvaldsendmenu 31671da177e4SLinus Torvalds 31681da177e4SLinus Torvaldsconfig TRAD_SIGNALS 31691da177e4SLinus Torvalds bool 31701da177e4SLinus Torvalds 31711da177e4SLinus Torvaldsconfig MIPS32_COMPAT 317278aaf956SRalf Baechle bool 31731da177e4SLinus Torvalds 31741da177e4SLinus Torvaldsconfig COMPAT 31751da177e4SLinus Torvalds bool 31761da177e4SLinus Torvalds 317705e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT 317805e43966SAtsushi Nemoto bool 317905e43966SAtsushi Nemoto 31801da177e4SLinus Torvaldsconfig MIPS32_O32 31811da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 318278aaf956SRalf Baechle depends on 64BIT 318378aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 318478aaf956SRalf Baechle select COMPAT 318578aaf956SRalf Baechle select MIPS32_COMPAT 318678aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 31871da177e4SLinus Torvalds help 31881da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 31891da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 31901da177e4SLinus Torvalds existing binaries are in this format. 31911da177e4SLinus Torvalds 31921da177e4SLinus Torvalds If unsure, say Y. 31931da177e4SLinus Torvalds 31941da177e4SLinus Torvaldsconfig MIPS32_N32 31951da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3196c22eacfeSRalf Baechle depends on 64BIT 31975a9372f7SArnd Bergmann select ARCH_WANT_COMPAT_IPC_PARSE_VERSION 319878aaf956SRalf Baechle select COMPAT 319978aaf956SRalf Baechle select MIPS32_COMPAT 320078aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 32011da177e4SLinus Torvalds help 32021da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 32031da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 32041da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 32051da177e4SLinus Torvalds cases. 32061da177e4SLinus Torvalds 32071da177e4SLinus Torvalds If unsure, say N. 32081da177e4SLinus Torvalds 32092116245eSRalf Baechlemenu "Power management options" 3210952fa954SRodolfo Giometti 3211363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3212363c55caSWu Zhangjin def_bool y 32133f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3214363c55caSWu Zhangjin 3215f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3216f4cb5700SJohannes Berg def_bool y 32173f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3218f4cb5700SJohannes Berg 32192116245eSRalf Baechlesource "kernel/power/Kconfig" 3220952fa954SRodolfo Giometti 32211da177e4SLinus Torvaldsendmenu 32221da177e4SLinus Torvalds 32237a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 32247a998935SViresh Kumar bool 32257a998935SViresh Kumar 32267a998935SViresh Kumarmenu "CPU Power Management" 3227c095ebafSPaul Burton 3228c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 32297a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 32307a998935SViresh Kumarendif 32319726b43aSWu Zhangjin 3232c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3233c095ebafSPaul Burton 3234c095ebafSPaul Burtonendmenu 3235c095ebafSPaul Burton 323698cdee0eSRalf Baechlesource "drivers/firmware/Kconfig" 323798cdee0eSRalf Baechle 32382235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3239e91946d6SNathan Chancellor 3240e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig" 3241