xref: /linux/arch/mips/Kconfig (revision 4e0664416c70702731734ab8b3e4819a5a2c0486)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
734c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
834c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
934c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
1012597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
111e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
128b3165e5SXingxing Su	select ARCH_HAS_GCOV_PROFILE_ALL
13a8c0f1c6STiezhu Yang	select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL
1412597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
151ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1612597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1725da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
180b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
199035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
2012597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
21d3a4e0f1SAlexander Lobakin	select ARCH_WANT_LD_ORPHAN_WARN
2210916706SShile Zhang	select BUILDTIME_TABLE_SORT
2312597988SMatt Redfearn	select CLONE_BACKWARDS
2457eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
2512597988SMatt Redfearn	select CPU_PM if CPU_IDLE
2612597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2712597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2812597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
2924640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
30b962aeb0SPaul Burton	select GENERIC_IOMAP
3112597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3212597988SMatt Redfearn	select GENERIC_IRQ_SHOW
336630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
34740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
35740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
36740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
37740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
38740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
3912597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
4012597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
4112597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
42446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
4312597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
44906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
4512597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
4642b20995SArnd Bergmann	select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
47109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
48109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
49490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
50c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
5145e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
522ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
5336366e36SPaul Burton	select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
5412597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
55490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
5664575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
5712597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
5812597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
5912597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
6012597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
6134c01e41SAlexander Lobakin	select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
6212597988SMatt Redfearn	select HAVE_EXIT_THREAD
6367a929e0SChristoph Hellwig	select HAVE_FAST_GUP
6412597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
6529c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
6612597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
6734c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
6834c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
6912597988SMatt Redfearn	select HAVE_IDE
70b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
7112597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7212597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
73c1bf207dSDavid Daney	select HAVE_KPROBES
74c1bf207dSDavid Daney	select HAVE_KRETPROBES
75c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
76786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
7742a0bb3fSPetr Mladek	select HAVE_NMI
7812597988SMatt Redfearn	select HAVE_OPROFILE
7912597988SMatt Redfearn	select HAVE_PERF_EVENTS
801ddc96bdSTiezhu Yang	select HAVE_PERF_REGS
811ddc96bdSTiezhu Yang	select HAVE_PERF_USER_STACK_DUMP
8208bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
839ea141adSPaul Burton	select HAVE_RSEQ
8416c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
85d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
8612597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
87a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
8812597988SMatt Redfearn	select IRQ_FORCED_THREADING
896630a8e5SChristoph Hellwig	select ISA if EISA
9012597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
9134c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
9212597988SMatt Redfearn	select PERF_USE_VMALLOC
93981aa1d3SThomas Gleixner	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
9405a0a344SArnd Bergmann	select RTC_LIB
955e6e9852SChristoph Hellwig	select SET_FS
9612597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
9712597988SMatt Redfearn	select VIRT_TO_BUS
981da177e4SLinus Torvalds
99d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
100d3991572SChristoph Hellwig	bool
101d3991572SChristoph Hellwig
102c434b9f8SPaul Cercueilconfig MIPS_GENERIC
103c434b9f8SPaul Cercueil	bool
104c434b9f8SPaul Cercueil
105f0f4a753SPaul Cercueilconfig MACH_INGENIC
106f0f4a753SPaul Cercueil	bool
107f0f4a753SPaul Cercueil	select SYS_SUPPORTS_32BIT_KERNEL
108f0f4a753SPaul Cercueil	select SYS_SUPPORTS_LITTLE_ENDIAN
109f0f4a753SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
110f0f4a753SPaul Cercueil	select DMA_NONCOHERENT
111f0f4a753SPaul Cercueil	select IRQ_MIPS_CPU
112f0f4a753SPaul Cercueil	select PINCTRL
113f0f4a753SPaul Cercueil	select GPIOLIB
114f0f4a753SPaul Cercueil	select COMMON_CLK
115f0f4a753SPaul Cercueil	select GENERIC_IRQ_CHIP
116f0f4a753SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
117f0f4a753SPaul Cercueil	select USE_OF
118f0f4a753SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
119f0f4a753SPaul Cercueil	select MIPS_EXTERNAL_TIMER
120f0f4a753SPaul Cercueil
1211da177e4SLinus Torvaldsmenu "Machine selection"
1221da177e4SLinus Torvalds
1235e83d430SRalf Baechlechoice
1245e83d430SRalf Baechle	prompt "System type"
125c434b9f8SPaul Cercueil	default MIPS_GENERIC_KERNEL
1261da177e4SLinus Torvalds
127c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL
128eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
129*4e066441SChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
130c434b9f8SPaul Cercueil	select MIPS_GENERIC
131eed0eabdSPaul Burton	select BOOT_RAW
132eed0eabdSPaul Burton	select BUILTIN_DTB
133eed0eabdSPaul Burton	select CEVT_R4K
134eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
135eed0eabdSPaul Burton	select COMMON_CLK
136eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
13734c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
138eed0eabdSPaul Burton	select CSRC_R4K
139*4e066441SChristoph Hellwig	select DMA_NONCOHERENT
140eb01d42aSChristoph Hellwig	select HAVE_PCI
141eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1420211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
143eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
144eed0eabdSPaul Burton	select MIPS_GIC
145eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
146eed0eabdSPaul Burton	select NO_EXCEPT_FILL
147eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
148eed0eabdSPaul Burton	select SMP_UP if SMP
149a3078e59SMatt Redfearn	select SWAP_IO_SPACE
150eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
151eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
152eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
153eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
154eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
155eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
156eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
157eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
158eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
159eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
160eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
161eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
162eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
16334c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
164eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
165eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
166eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
167c3e2ee65SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
16834c01e41SAlexander Lobakin	select UHI_BOOT
1692e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1702e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1712e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1722e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1732e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1742e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
175eed0eabdSPaul Burton	select USE_OF
176eed0eabdSPaul Burton	help
177eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
178eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
179eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
180eed0eabdSPaul Burton	  Interface) specification.
181eed0eabdSPaul Burton
18242a4f17dSManuel Laussconfig MIPS_ALCHEMY
183c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
184d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
185f772cdb2SRalf Baechle	select CEVT_R4K
186d7ea335cSSteven J. Hill	select CSRC_R4K
18767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
188a86497d6SChristoph Hellwig	select DMA_NONCOHERENT		# Au1000,1500,1100 aren't, rest is
189d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
19042a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
19142a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
19242a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
193d30a2b47SLinus Walleij	select GPIOLIB
1941b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
19547440229SManuel Lauss	select COMMON_CLK
1961da177e4SLinus Torvalds
1977ca5dc14SFlorian Fainelliconfig AR7
1987ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1997ca5dc14SFlorian Fainelli	select BOOT_ELF32
2007ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
2017ca5dc14SFlorian Fainelli	select CEVT_R4K
2027ca5dc14SFlorian Fainelli	select CSRC_R4K
20367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2047ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
2057ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
2067ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
2077ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
2087ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
2097ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
210377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2111b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
212d30a2b47SLinus Walleij	select GPIOLIB
2137ca5dc14SFlorian Fainelli	select VLYNQ
214bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
2157ca5dc14SFlorian Fainelli	help
2167ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
2177ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
2187ca5dc14SFlorian Fainelli
21943cc739fSSergey Ryazanovconfig ATH25
22043cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
22143cc739fSSergey Ryazanov	select CEVT_R4K
22243cc739fSSergey Ryazanov	select CSRC_R4K
22343cc739fSSergey Ryazanov	select DMA_NONCOHERENT
22467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2251753e74eSSergey Ryazanov	select IRQ_DOMAIN
22643cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
22743cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
22843cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2298aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
23043cc739fSSergey Ryazanov	help
23143cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
23243cc739fSSergey Ryazanov
233d4a67d9dSGabor Juhosconfig ATH79
234d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
235ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
236d4a67d9dSGabor Juhos	select BOOT_RAW
237d4a67d9dSGabor Juhos	select CEVT_R4K
238d4a67d9dSGabor Juhos	select CSRC_R4K
239d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
240d30a2b47SLinus Walleij	select GPIOLIB
241a08227a2SJohn Crispin	select PINCTRL
242411520afSAlban Bedel	select COMMON_CLK
24367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
244d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
245d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
246d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
247d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
248377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
249b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
25003c8c407SAlban Bedel	select USE_OF
25153d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
252d4a67d9dSGabor Juhos	help
253d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
254d4a67d9dSGabor Juhos
2555f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2565f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
25729906e1aSÁlvaro Fernández Rojas	select ARCH_HAS_RESET_CONTROLLER
258d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
259d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
260d666cd02SKevin Cernekee	select BOOT_RAW
261d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
262d666cd02SKevin Cernekee	select USE_OF
263d666cd02SKevin Cernekee	select CEVT_R4K
264d666cd02SKevin Cernekee	select CSRC_R4K
265d666cd02SKevin Cernekee	select SYNC_R4K
266d666cd02SKevin Cernekee	select COMMON_CLK
267c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
26860b858f2SKevin Cernekee	select BCM7038_L1_IRQ
26960b858f2SKevin Cernekee	select BCM7120_L2_IRQ
27060b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
27167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
27260b858f2SKevin Cernekee	select DMA_NONCOHERENT
273d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
27460b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
275d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
276d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
27760b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
27860b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
27960b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
280d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
281d666cd02SKevin Cernekee	select SWAP_IO_SPACE
28260b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
28360b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
28460b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
28560b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2864dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
287d666cd02SKevin Cernekee	help
2885f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2895f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2905f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2915f2d4459SKevin Cernekee	  must be set appropriately for your board.
292d666cd02SKevin Cernekee
2931c0c13ebSAurelien Jarnoconfig BCM47XX
294c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
295fe08f8c2SHauke Mehrtens	select BOOT_RAW
29642f77542SRalf Baechle	select CEVT_R4K
297940f6b48SRalf Baechle	select CSRC_R4K
2981c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
299eb01d42aSChristoph Hellwig	select HAVE_PCI
30067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
301314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
302dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
3031c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
3041c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
305377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
3066507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
30725e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
308e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
309c949c0bcSRafał Miłecki	select GPIOLIB
310c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
311f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
3122ab71a02SRafał Miłecki	select BCM47XX_SPROM
313dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
3141c0c13ebSAurelien Jarno	help
3151c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
3161c0c13ebSAurelien Jarno
317e7300d04SMaxime Bizonconfig BCM63XX
318e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
319ae8de61cSFlorian Fainelli	select BOOT_RAW
320e7300d04SMaxime Bizon	select CEVT_R4K
321e7300d04SMaxime Bizon	select CSRC_R4K
322fc264022SJonas Gorski	select SYNC_R4K
323e7300d04SMaxime Bizon	select DMA_NONCOHERENT
32467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
325e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
326e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
327e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
328e7300d04SMaxime Bizon	select SWAP_IO_SPACE
329d30a2b47SLinus Walleij	select GPIOLIB
330af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
331c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
332bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
333e7300d04SMaxime Bizon	help
334e7300d04SMaxime Bizon	  Support for BCM63XX based boards
335e7300d04SMaxime Bizon
3361da177e4SLinus Torvaldsconfig MIPS_COBALT
3373fa986faSMartin Michlmayr	bool "Cobalt Server"
33842f77542SRalf Baechle	select CEVT_R4K
339940f6b48SRalf Baechle	select CSRC_R4K
3401097c6acSYoichi Yuasa	select CEVT_GT641XX
3411da177e4SLinus Torvalds	select DMA_NONCOHERENT
342eb01d42aSChristoph Hellwig	select FORCE_PCI
343d865bea4SRalf Baechle	select I8253
3441da177e4SLinus Torvalds	select I8259
34567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
346d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
347252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3487cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3490a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
350ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3510e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3525e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
353e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3541da177e4SLinus Torvalds
3551da177e4SLinus Torvaldsconfig MACH_DECSTATION
3563fa986faSMartin Michlmayr	bool "DECstations"
3571da177e4SLinus Torvalds	select BOOT_ELF32
3586457d9fcSYoichi Yuasa	select CEVT_DS1287
35981d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3604247417dSYoichi Yuasa	select CSRC_IOASIC
36181d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
36220d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
36320d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
36420d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3651da177e4SLinus Torvalds	select DMA_NONCOHERENT
366ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
36767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3687cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3697cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
370ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3717d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3725e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3731723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3741723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3751723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
376930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3775e83d430SRalf Baechle	help
3781da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3791da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3801da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3811da177e4SLinus Torvalds
3821da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3831da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3841da177e4SLinus Torvalds
3851da177e4SLinus Torvalds		DECstation 5000/50
3861da177e4SLinus Torvalds		DECstation 5000/150
3871da177e4SLinus Torvalds		DECstation 5000/260
3881da177e4SLinus Torvalds		DECsystem 5900/260
3891da177e4SLinus Torvalds
3901da177e4SLinus Torvalds	  otherwise choose R3000.
3911da177e4SLinus Torvalds
3925e83d430SRalf Baechleconfig MACH_JAZZ
3933fa986faSMartin Michlmayr	bool "Jazz family of machines"
39439b2d756SThomas Bogendoerfer	select ARC_MEMORY
39539b2d756SThomas Bogendoerfer	select ARC_PROMLIB
396a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
3977a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
3982f9237d4SChristoph Hellwig	select DMA_OPS
3990e2794b0SRalf Baechle	select FW_ARC
4000e2794b0SRalf Baechle	select FW_ARC32
4015e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
40242f77542SRalf Baechle	select CEVT_R4K
403940f6b48SRalf Baechle	select CSRC_R4K
404e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
4055e83d430SRalf Baechle	select GENERIC_ISA_DMA
4068a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
40767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
408d865bea4SRalf Baechle	select I8253
4095e83d430SRalf Baechle	select I8259
4105e83d430SRalf Baechle	select ISA
4117cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
4125e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
4137d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
4141723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
415aadfe4b5SArnd Bergmann	select SYS_SUPPORTS_LITTLE_ENDIAN
4161da177e4SLinus Torvalds	help
4175e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
4185e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
419692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
4205e83d430SRalf Baechle	  Olivetti M700-10 workstations.
4215e83d430SRalf Baechle
422f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC
423de361e8bSPaul Burton	bool "Ingenic SoC based machines"
424f0f4a753SPaul Cercueil	select MIPS_GENERIC
425f0f4a753SPaul Cercueil	select MACH_INGENIC
426f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
4275ebabe59SLars-Peter Clausen
428171bb2f1SJohn Crispinconfig LANTIQ
429171bb2f1SJohn Crispin	bool "Lantiq based platforms"
430171bb2f1SJohn Crispin	select DMA_NONCOHERENT
43167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
432171bb2f1SJohn Crispin	select CEVT_R4K
433171bb2f1SJohn Crispin	select CSRC_R4K
434171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
435171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
436171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
437171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
438377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
439171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
440f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
441171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
442d30a2b47SLinus Walleij	select GPIOLIB
443171bb2f1SJohn Crispin	select SWAP_IO_SPACE
444171bb2f1SJohn Crispin	select BOOT_RAW
445287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
446bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
447a0392222SJohn Crispin	select USE_OF
4483f8c50c9SJohn Crispin	select PINCTRL
4493f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
450c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
451c530781cSJohn Crispin	select RESET_CONTROLLER
452171bb2f1SJohn Crispin
45330ad29bbSHuacai Chenconfig MACH_LOONGSON32
454caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
455c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
456ade299d8SYoichi Yuasa	help
45730ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
45885749d24SWu Zhangjin
45930ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
46030ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
46130ad29bbSHuacai Chen	  Sciences (CAS).
462ade299d8SYoichi Yuasa
46371e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
46471e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
465ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
466ca585cf9SKelvin Cheung	help
46771e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
468ca585cf9SKelvin Cheung
46971e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
470caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4716fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4726fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4736fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4746fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4756fbde6b4SJiaxun Yang	select BOOT_ELF32
4766fbde6b4SJiaxun Yang	select BOARD_SCACHE
4776fbde6b4SJiaxun Yang	select CSRC_R4K
4786fbde6b4SJiaxun Yang	select CEVT_R4K
4796fbde6b4SJiaxun Yang	select CPU_HAS_WB
4806fbde6b4SJiaxun Yang	select FORCE_PCI
4816fbde6b4SJiaxun Yang	select ISA
4826fbde6b4SJiaxun Yang	select I8259
4836fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4847d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4855125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4866fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
4876423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
4886fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
4896fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
4906fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
4916fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
4926fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
4936fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
4946fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
4956fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
49671e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
497a307a4ceSJinyang He	select SYS_SUPPORTS_RELOCATABLE
4986fbde6b4SJiaxun Yang	select ZONE_DMA32
49987fcfa7bSJiaxun Yang	select COMMON_CLK
50087fcfa7bSJiaxun Yang	select USE_OF
50187fcfa7bSJiaxun Yang	select BUILTIN_DTB
50239c1485cSHuacai Chen	select PCI_HOST_GENERIC
50371e2f4ddSJiaxun Yang	help
504caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
505caed1d1bSHuacai Chen
506caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
507caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
508caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
509caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
510ca585cf9SKelvin Cheung
5116a438309SAndrew Brestickerconfig MACH_PISTACHIO
5126a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
5136a438309SAndrew Bresticker	select BOOT_ELF32
5146a438309SAndrew Bresticker	select BOOT_RAW
5156a438309SAndrew Bresticker	select CEVT_R4K
5166a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
5176a438309SAndrew Bresticker	select COMMON_CLK
5186a438309SAndrew Bresticker	select CSRC_R4K
519645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
520d30a2b47SLinus Walleij	select GPIOLIB
52167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5226a438309SAndrew Bresticker	select MFD_SYSCON
5236a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
5246a438309SAndrew Bresticker	select MIPS_GIC
5256a438309SAndrew Bresticker	select PINCTRL
5266a438309SAndrew Bresticker	select REGULATOR
5276a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
5286a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
5296a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
5306a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
5316a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
53241cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
5336a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
534018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
535018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
5366a438309SAndrew Bresticker	select USE_OF
5376a438309SAndrew Bresticker	help
5386a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
5396a438309SAndrew Bresticker
5401da177e4SLinus Torvaldsconfig MIPS_MALTA
5413fa986faSMartin Michlmayr	bool "MIPS Malta board"
54261ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
543a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5447a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5451da177e4SLinus Torvalds	select BOOT_ELF32
546fa71c960SRalf Baechle	select BOOT_RAW
547e8823d26SPaul Burton	select BUILTIN_DTB
54842f77542SRalf Baechle	select CEVT_R4K
549fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
55042b002abSGuenter Roeck	select COMMON_CLK
55147bf2b03SMaksym Kokhan	select CSRC_R4K
552a86497d6SChristoph Hellwig	select DMA_NONCOHERENT
5531da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5548a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
555eb01d42aSChristoph Hellwig	select HAVE_PCI
556d865bea4SRalf Baechle	select I8253
5571da177e4SLinus Torvalds	select I8259
55847bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5595e83d430SRalf Baechle	select MIPS_BONITO64
5609318c51aSChris Dearman	select MIPS_CPU_SCACHE
56147bf2b03SMaksym Kokhan	select MIPS_GIC
562a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5635e83d430SRalf Baechle	select MIPS_MSC
56447bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
565ecafe3e9SPaul Burton	select SMP_UP if SMP
5661da177e4SLinus Torvalds	select SWAP_IO_SPACE
5677cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5687cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
569bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
570c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
571575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5727cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5735d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
574575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5757cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5767cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
577ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
578ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5795e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
580c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5815e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
582424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
58347bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5840365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
585e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
586f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
58747bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5889693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
589f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5901b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
591e8823d26SPaul Burton	select USE_OF
592886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
593abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5941da177e4SLinus Torvalds	help
595f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5961da177e4SLinus Torvalds	  board.
5971da177e4SLinus Torvalds
5982572f00dSJoshua Hendersonconfig MACH_PIC32
5992572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
6002572f00dSJoshua Henderson	help
6012572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
6022572f00dSJoshua Henderson
6032572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
6042572f00dSJoshua Henderson	  microcontrollers.
6052572f00dSJoshua Henderson
6065e83d430SRalf Baechleconfig MACH_VR41XX
60774142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
60842f77542SRalf Baechle	select CEVT_R4K
609940f6b48SRalf Baechle	select CSRC_R4K
6107cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
611377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
612d30a2b47SLinus Walleij	select GPIOLIB
6135e83d430SRalf Baechle
614baec970aSLauri Kasanenconfig MACH_NINTENDO64
615baec970aSLauri Kasanen	bool "Nintendo 64 console"
616baec970aSLauri Kasanen	select CEVT_R4K
617baec970aSLauri Kasanen	select CSRC_R4K
618baec970aSLauri Kasanen	select SYS_HAS_CPU_R4300
619baec970aSLauri Kasanen	select SYS_SUPPORTS_BIG_ENDIAN
620baec970aSLauri Kasanen	select SYS_SUPPORTS_ZBOOT
621baec970aSLauri Kasanen	select SYS_SUPPORTS_32BIT_KERNEL
622baec970aSLauri Kasanen	select SYS_SUPPORTS_64BIT_KERNEL
623baec970aSLauri Kasanen	select DMA_NONCOHERENT
624baec970aSLauri Kasanen	select IRQ_MIPS_CPU
625baec970aSLauri Kasanen
626ae2b5bb6SJohn Crispinconfig RALINK
627ae2b5bb6SJohn Crispin	bool "Ralink based machines"
628ae2b5bb6SJohn Crispin	select CEVT_R4K
629ae2b5bb6SJohn Crispin	select CSRC_R4K
630ae2b5bb6SJohn Crispin	select BOOT_RAW
631ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
63267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
633ae2b5bb6SJohn Crispin	select USE_OF
634ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
635ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
636ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
637ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
638377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
6391f0400d0SChuanhong Guo	select SYS_SUPPORTS_ZBOOT
640ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
641ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6422a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6432a153f1cSJohn Crispin	select RESET_CONTROLLER
644ae2b5bb6SJohn Crispin
6454042147aSBert Vermeulenconfig MACH_REALTEK_RTL
6464042147aSBert Vermeulen	bool "Realtek RTL838x/RTL839x based machines"
6474042147aSBert Vermeulen	select MIPS_GENERIC
6484042147aSBert Vermeulen	select DMA_NONCOHERENT
6494042147aSBert Vermeulen	select IRQ_MIPS_CPU
6504042147aSBert Vermeulen	select CSRC_R4K
6514042147aSBert Vermeulen	select CEVT_R4K
6524042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R1
6534042147aSBert Vermeulen	select SYS_HAS_CPU_MIPS32_R2
6544042147aSBert Vermeulen	select SYS_SUPPORTS_BIG_ENDIAN
6554042147aSBert Vermeulen	select SYS_SUPPORTS_32BIT_KERNEL
6564042147aSBert Vermeulen	select SYS_SUPPORTS_MIPS16
6574042147aSBert Vermeulen	select SYS_SUPPORTS_MULTITHREADING
6584042147aSBert Vermeulen	select SYS_SUPPORTS_VPE_LOADER
6594042147aSBert Vermeulen	select SYS_HAS_EARLY_PRINTK
6604042147aSBert Vermeulen	select SYS_HAS_EARLY_PRINTK_8250
6614042147aSBert Vermeulen	select USE_GENERIC_EARLY_PRINTK_8250
6624042147aSBert Vermeulen	select BOOT_RAW
6634042147aSBert Vermeulen	select PINCTRL
6644042147aSBert Vermeulen	select USE_OF
6654042147aSBert Vermeulen
6661da177e4SLinus Torvaldsconfig SGI_IP22
6673fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
668c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
66939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6700e2794b0SRalf Baechle	select FW_ARC
6710e2794b0SRalf Baechle	select FW_ARC32
6727a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6731da177e4SLinus Torvalds	select BOOT_ELF32
67442f77542SRalf Baechle	select CEVT_R4K
675940f6b48SRalf Baechle	select CSRC_R4K
676e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6771da177e4SLinus Torvalds	select DMA_NONCOHERENT
6786630a8e5SChristoph Hellwig	select HAVE_EISA
679d865bea4SRalf Baechle	select I8253
68068de4803SThomas Bogendoerfer	select I8259
6811da177e4SLinus Torvalds	select IP22_CPU_SCACHE
68267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
683aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
684e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
685e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
68636e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
687e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
688e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
689e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6901da177e4SLinus Torvalds	select SWAP_IO_SPACE
6917cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6927cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
693c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
694ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
695ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6965e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
697802b8362SThomas Bogendoerfer	select WAR_R4600_V1_INDEX_ICACHEOP
6985e5b6527SThomas Bogendoerfer	select WAR_R4600_V1_HIT_CACHEOP
69944def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
700930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
7011da177e4SLinus Torvalds	help
7021da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
7031da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
7041da177e4SLinus Torvalds	  that runs on these, say Y here.
7051da177e4SLinus Torvalds
7061da177e4SLinus Torvaldsconfig SGI_IP27
7073fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
70854aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
709397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
7100e2794b0SRalf Baechle	select FW_ARC
7110e2794b0SRalf Baechle	select FW_ARC64
712e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
7135e83d430SRalf Baechle	select BOOT_ELF64
714e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
71536a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
716eb01d42aSChristoph Hellwig	select HAVE_PCI
71769a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
718e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
719130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
720a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
721a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7227cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
723ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7245e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
725d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
7261a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
727256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
728930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
7296c86a302SMike Rapoport	select NUMA
7301da177e4SLinus Torvalds	help
7311da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
7321da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
7331da177e4SLinus Torvalds	  here.
7341da177e4SLinus Torvalds
735e2defae5SThomas Bogendoerferconfig SGI_IP28
7367d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
737c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
73839b2d756SThomas Bogendoerfer	select ARC_PROMLIB
7390e2794b0SRalf Baechle	select FW_ARC
7400e2794b0SRalf Baechle	select FW_ARC64
7417a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
742e2defae5SThomas Bogendoerfer	select BOOT_ELF64
743e2defae5SThomas Bogendoerfer	select CEVT_R4K
744e2defae5SThomas Bogendoerfer	select CSRC_R4K
745e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
746e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
747e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
74867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7496630a8e5SChristoph Hellwig	select HAVE_EISA
750e2defae5SThomas Bogendoerfer	select I8253
751e2defae5SThomas Bogendoerfer	select I8259
752e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
753e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7545b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
755e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
756e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
757e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
758e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
759e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
760c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
761e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
762e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
763256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
764dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
765e2defae5SThomas Bogendoerfer	help
766e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
767e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
768e2defae5SThomas Bogendoerfer
7697505576dSThomas Bogendoerferconfig SGI_IP30
7707505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7717505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7727505576dSThomas Bogendoerfer	select FW_ARC
7737505576dSThomas Bogendoerfer	select FW_ARC64
7747505576dSThomas Bogendoerfer	select BOOT_ELF64
7757505576dSThomas Bogendoerfer	select CEVT_R4K
7767505576dSThomas Bogendoerfer	select CSRC_R4K
7777505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7787505576dSThomas Bogendoerfer	select ZONE_DMA32
7797505576dSThomas Bogendoerfer	select HAVE_PCI
7807505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7817505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7827505576dSThomas Bogendoerfer	select NR_CPUS_DEFAULT_2
7837505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7847505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7857505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7867505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7877505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7887505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7897505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
790256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
7917505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
7927505576dSThomas Bogendoerfer	select ARC_MEMORY
7937505576dSThomas Bogendoerfer	help
7947505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
7957505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
7967505576dSThomas Bogendoerfer
7971da177e4SLinus Torvaldsconfig SGI_IP32
798cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
79939b2d756SThomas Bogendoerfer	select ARC_MEMORY
80039b2d756SThomas Bogendoerfer	select ARC_PROMLIB
80103df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
8020e2794b0SRalf Baechle	select FW_ARC
8030e2794b0SRalf Baechle	select FW_ARC32
8041da177e4SLinus Torvalds	select BOOT_ELF32
80542f77542SRalf Baechle	select CEVT_R4K
806940f6b48SRalf Baechle	select CSRC_R4K
8071da177e4SLinus Torvalds	select DMA_NONCOHERENT
808eb01d42aSChristoph Hellwig	select HAVE_PCI
80967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
8101da177e4SLinus Torvalds	select R5000_CPU_SCACHE
8111da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
8127cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
8137cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
8147cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
815dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
816ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
8175e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
818886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
8191da177e4SLinus Torvalds	help
8201da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
8211da177e4SLinus Torvalds
822ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
823ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
8245e83d430SRalf Baechle	select BOOT_ELF32
8255e83d430SRalf Baechle	select SIBYTE_BCM1120
8265e83d430SRalf Baechle	select SWAP_IO_SPACE
8277cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8285e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8295e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8305e83d430SRalf Baechle
831ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
832ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
8335e83d430SRalf Baechle	select BOOT_ELF32
8345e83d430SRalf Baechle	select SIBYTE_BCM1120
8355e83d430SRalf Baechle	select SWAP_IO_SPACE
8367cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8375e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8385e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8395e83d430SRalf Baechle
8405e83d430SRalf Baechleconfig SIBYTE_CRHONE
8413fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
8425e83d430SRalf Baechle	select BOOT_ELF32
8435e83d430SRalf Baechle	select SIBYTE_BCM1125
8445e83d430SRalf Baechle	select SWAP_IO_SPACE
8457cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8465e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8475e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8485e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8495e83d430SRalf Baechle
850ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
851ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
852ade299d8SYoichi Yuasa	select BOOT_ELF32
853ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
854ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
855ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
856ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
857ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
858ade299d8SYoichi Yuasa
859ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
860ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
861ade299d8SYoichi Yuasa	select BOOT_ELF32
862fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
863ade299d8SYoichi Yuasa	select SIBYTE_SB1250
864ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
865ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
866ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
867ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
868ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
869cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
870e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
871ade299d8SYoichi Yuasa
872ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
873ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
874ade299d8SYoichi Yuasa	select BOOT_ELF32
875fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
876ade299d8SYoichi Yuasa	select SIBYTE_SB1250
877ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
878ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
879ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
880ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
881ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
882756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
883ade299d8SYoichi Yuasa
884ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
885ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
886ade299d8SYoichi Yuasa	select BOOT_ELF32
887ade299d8SYoichi Yuasa	select SIBYTE_SB1250
888ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
889ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
890ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
891ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
892e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
893ade299d8SYoichi Yuasa
894ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
895ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
896ade299d8SYoichi Yuasa	select BOOT_ELF32
897ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
898ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
899ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
900ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
901ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
902651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
903ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
904cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
905e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
906ade299d8SYoichi Yuasa
90714b36af4SThomas Bogendoerferconfig SNI_RM
90814b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
90939b2d756SThomas Bogendoerfer	select ARC_MEMORY
91039b2d756SThomas Bogendoerfer	select ARC_PROMLIB
9110e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
9120e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
913aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
9145e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
915a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
9167a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
9175e83d430SRalf Baechle	select BOOT_ELF32
91842f77542SRalf Baechle	select CEVT_R4K
919940f6b48SRalf Baechle	select CSRC_R4K
920e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
9215e83d430SRalf Baechle	select DMA_NONCOHERENT
9225e83d430SRalf Baechle	select GENERIC_ISA_DMA
9236630a8e5SChristoph Hellwig	select HAVE_EISA
9248a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
925eb01d42aSChristoph Hellwig	select HAVE_PCI
92667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
927d865bea4SRalf Baechle	select I8253
9285e83d430SRalf Baechle	select I8259
9295e83d430SRalf Baechle	select ISA
930564c836fSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_6
9314a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
9327cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
9334a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
934c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
9354a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
93636a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
937ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
9387d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
9394a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
9405e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
9415e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
94244def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
9431da177e4SLinus Torvalds	help
94414b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
94514b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
9465e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
9475e83d430SRalf Baechle	  support this machine type.
9481da177e4SLinus Torvalds
949edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
950edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
9515e83d430SRalf Baechle
952edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
953edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
95424a1c023SThomas Bogendoerfer	select WAR_TX49XX_ICACHE_INDEX_INV
95523fbee9dSRalf Baechle
95673b4390fSRalf Baechleconfig MIKROTIK_RB532
95773b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
95873b4390fSRalf Baechle	select CEVT_R4K
95973b4390fSRalf Baechle	select CSRC_R4K
96073b4390fSRalf Baechle	select DMA_NONCOHERENT
961eb01d42aSChristoph Hellwig	select HAVE_PCI
96267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
96373b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
96473b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
96573b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
96673b4390fSRalf Baechle	select SWAP_IO_SPACE
96773b4390fSRalf Baechle	select BOOT_RAW
968d30a2b47SLinus Walleij	select GPIOLIB
969930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
97073b4390fSRalf Baechle	help
97173b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
97273b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
97373b4390fSRalf Baechle
9749ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9759ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
976a86c7f72SDavid Daney	select CEVT_R4K
977ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9781753d50cSChristoph Hellwig	select HAVE_RAPIDIO
979d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
980a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
981a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
982f65aad41SRalf Baechle	select EDAC_SUPPORT
983b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
98473569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
98573569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
986a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9875e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
988eb01d42aSChristoph Hellwig	select HAVE_PCI
98978bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
99078bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
99178bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
992f00e001eSDavid Daney	select ZONE_DMA32
993465aaed0SDavid Daney	select HOLES_IN_ZONE
994d30a2b47SLinus Walleij	select GPIOLIB
9956e511163SDavid Daney	select USE_OF
9966e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9976e511163SDavid Daney	select SYS_SUPPORTS_SMP
9987820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9997820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
1000e326479fSAndrew Bresticker	select BUILTIN_DTB
10018c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
100209230cbcSChristoph Hellwig	select SWIOTLB
10033ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
1004a86c7f72SDavid Daney	help
1005a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
1006a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
1007a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
1008a86c7f72SDavid Daney	  Some of the supported boards are:
1009a86c7f72SDavid Daney		EBT3000
1010a86c7f72SDavid Daney		EBH3000
1011a86c7f72SDavid Daney		EBH3100
1012a86c7f72SDavid Daney		Thunder
1013a86c7f72SDavid Daney		Kodama
1014a86c7f72SDavid Daney		Hikari
1015a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
1016a86c7f72SDavid Daney
10177f058e85SJayachandran Cconfig NLM_XLR_BOARD
10187f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
10197f058e85SJayachandran C	select BOOT_ELF32
10207f058e85SJayachandran C	select NLM_COMMON
10217f058e85SJayachandran C	select SYS_HAS_CPU_XLR
10227f058e85SJayachandran C	select SYS_SUPPORTS_SMP
1023eb01d42aSChristoph Hellwig	select HAVE_PCI
10247f058e85SJayachandran C	select SWAP_IO_SPACE
10257f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10267f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1027d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
10287f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10297f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10307f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
10317f058e85SJayachandran C	select CEVT_R4K
10327f058e85SJayachandran C	select CSRC_R4K
103367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1034b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10357f058e85SJayachandran C	select SYNC_R4K
10367f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
10378f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10388f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10397f058e85SJayachandran C	help
10407f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
10417f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
10427f058e85SJayachandran C
10431c773ea4SJayachandran Cconfig NLM_XLP_BOARD
10441c773ea4SJayachandran C	bool "Netlogic XLP based systems"
10451c773ea4SJayachandran C	select BOOT_ELF32
10461c773ea4SJayachandran C	select NLM_COMMON
10471c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
10481c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
1049eb01d42aSChristoph Hellwig	select HAVE_PCI
10501c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10511c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1052d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1053d30a2b47SLinus Walleij	select GPIOLIB
10541c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10551c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
10561c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10571c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
10581c773ea4SJayachandran C	select CEVT_R4K
10591c773ea4SJayachandran C	select CSRC_R4K
106067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1061b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10621c773ea4SJayachandran C	select SYNC_R4K
10631c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
10642f6528e1SJayachandran C	select USE_OF
10658f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10668f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10671c773ea4SJayachandran C	help
10681c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
10691c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
10701c773ea4SJayachandran C
10711da177e4SLinus Torvaldsendchoice
10721da177e4SLinus Torvalds
1073e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10743b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1075d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1076a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1077e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10788945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1079eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
1080a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig"
10815e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10828ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10832572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1084af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
1085ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
108629c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
108738b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
108822b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10895e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1090a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
109171e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
109230ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
109330ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10947f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
109538b18f72SRalf Baechle
10965e83d430SRalf Baechleendmenu
10975e83d430SRalf Baechle
10983c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10993c9ee7efSAkinobu Mita	bool
11003c9ee7efSAkinobu Mita	default y
11013c9ee7efSAkinobu Mita
11021da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
11031da177e4SLinus Torvalds	bool
11041da177e4SLinus Torvalds	default y
11051da177e4SLinus Torvalds
1106ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
11071cc89038SAtsushi Nemoto	bool
11081cc89038SAtsushi Nemoto	default y
11091cc89038SAtsushi Nemoto
11101da177e4SLinus Torvalds#
11111da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
11121da177e4SLinus Torvalds#
11130e2794b0SRalf Baechleconfig FW_ARC
11141da177e4SLinus Torvalds	bool
11151da177e4SLinus Torvalds
111661ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
111761ed242dSRalf Baechle	bool
111861ed242dSRalf Baechle
11199267a30dSMarc St-Jeanconfig BOOT_RAW
11209267a30dSMarc St-Jean	bool
11219267a30dSMarc St-Jean
1122217dd11eSRalf Baechleconfig CEVT_BCM1480
1123217dd11eSRalf Baechle	bool
1124217dd11eSRalf Baechle
11256457d9fcSYoichi Yuasaconfig CEVT_DS1287
11266457d9fcSYoichi Yuasa	bool
11276457d9fcSYoichi Yuasa
11281097c6acSYoichi Yuasaconfig CEVT_GT641XX
11291097c6acSYoichi Yuasa	bool
11301097c6acSYoichi Yuasa
113142f77542SRalf Baechleconfig CEVT_R4K
113242f77542SRalf Baechle	bool
113342f77542SRalf Baechle
1134217dd11eSRalf Baechleconfig CEVT_SB1250
1135217dd11eSRalf Baechle	bool
1136217dd11eSRalf Baechle
1137229f773eSAtsushi Nemotoconfig CEVT_TXX9
1138229f773eSAtsushi Nemoto	bool
1139229f773eSAtsushi Nemoto
1140217dd11eSRalf Baechleconfig CSRC_BCM1480
1141217dd11eSRalf Baechle	bool
1142217dd11eSRalf Baechle
11434247417dSYoichi Yuasaconfig CSRC_IOASIC
11444247417dSYoichi Yuasa	bool
11454247417dSYoichi Yuasa
1146940f6b48SRalf Baechleconfig CSRC_R4K
114738586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1148940f6b48SRalf Baechle	bool
1149940f6b48SRalf Baechle
1150217dd11eSRalf Baechleconfig CSRC_SB1250
1151217dd11eSRalf Baechle	bool
1152217dd11eSRalf Baechle
1153a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1154a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1155a7f4df4eSAlex Smith
1156a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1157d30a2b47SLinus Walleij	select GPIOLIB
1158a9aec7feSAtsushi Nemoto	bool
1159a9aec7feSAtsushi Nemoto
11600e2794b0SRalf Baechleconfig FW_CFE
1161df78b5c8SAurelien Jarno	bool
1162df78b5c8SAurelien Jarno
116340e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
116440e084a5SRalf Baechle	bool
116540e084a5SRalf Baechle
116620d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
116720d33064SPaul Burton	bool
1168347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11695748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
117020d33064SPaul Burton
11711da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11721da177e4SLinus Torvalds	bool
1173db91427bSChristoph Hellwig	#
1174db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1175db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1176db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1177db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1178db91427bSChristoph Hellwig	# significant advantages.
1179db91427bSChristoph Hellwig	#
1180419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1181fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1182f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1183fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
118434dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
118534dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
11864ce588cdSRalf Baechle
118736a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11881da177e4SLinus Torvalds	bool
11891da177e4SLinus Torvalds
11901b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1191dbb74540SRalf Baechle	bool
1192dbb74540SRalf Baechle
11931da177e4SLinus Torvaldsconfig MIPS_BONITO64
11941da177e4SLinus Torvalds	bool
11951da177e4SLinus Torvalds
11961da177e4SLinus Torvaldsconfig MIPS_MSC
11971da177e4SLinus Torvalds	bool
11981da177e4SLinus Torvalds
119939b8d525SRalf Baechleconfig SYNC_R4K
120039b8d525SRalf Baechle	bool
120139b8d525SRalf Baechle
1202ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1203d388d685SMaciej W. Rozycki	def_bool n
1204d388d685SMaciej W. Rozycki
12054e0748f5SMarkos Chandrasconfig GENERIC_CSUM
120618d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
12074e0748f5SMarkos Chandras
12088313da30SRalf Baechleconfig GENERIC_ISA_DMA
12098313da30SRalf Baechle	bool
12108313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1211a35bee8aSNamhyung Kim	select ISA_DMA_API
12128313da30SRalf Baechle
1213aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1214aa414dffSRalf Baechle	bool
12158313da30SRalf Baechle	select GENERIC_ISA_DMA
1216aa414dffSRalf Baechle
121778bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
121878bdbbacSMasahiro Yamada	bool
121978bdbbacSMasahiro Yamada
122078bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
122178bdbbacSMasahiro Yamada	bool
122278bdbbacSMasahiro Yamada
122378bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
122478bdbbacSMasahiro Yamada	bool
122578bdbbacSMasahiro Yamada
1226a35bee8aSNamhyung Kimconfig ISA_DMA_API
1227a35bee8aSNamhyung Kim	bool
1228a35bee8aSNamhyung Kim
1229465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1230465aaed0SDavid Daney	bool
1231465aaed0SDavid Daney
12328c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
12338c530ea3SMatt Redfearn	bool
12348c530ea3SMatt Redfearn	help
12358c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
12368c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
12378c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
12388c530ea3SMatt Redfearn
1239f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1240f381bf6dSDavid Daney	def_bool y
1241f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1242f381bf6dSDavid Daney
1243f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1244f381bf6dSDavid Daney	def_bool y
1245f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1246f381bf6dSDavid Daney
1247f381bf6dSDavid Daney
12485e83d430SRalf Baechle#
12496b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
12505e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
12515e83d430SRalf Baechle# choice statement should be more obvious to the user.
12525e83d430SRalf Baechle#
12535e83d430SRalf Baechlechoice
12546b2aac42SMasanari Iida	prompt "Endianness selection"
12551da177e4SLinus Torvalds	help
12561da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12575e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12583cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12595e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12603dde6ad8SDavid Sterba	  one or the other endianness.
12615e83d430SRalf Baechle
12625e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12635e83d430SRalf Baechle	bool "Big endian"
12645e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12655e83d430SRalf Baechle
12665e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12675e83d430SRalf Baechle	bool "Little endian"
12685e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12695e83d430SRalf Baechle
12705e83d430SRalf Baechleendchoice
12715e83d430SRalf Baechle
127222b0763aSDavid Daneyconfig EXPORT_UASM
127322b0763aSDavid Daney	bool
127422b0763aSDavid Daney
12752116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12762116245eSRalf Baechle	bool
12772116245eSRalf Baechle
12785e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12795e83d430SRalf Baechle	bool
12805e83d430SRalf Baechle
12815e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12825e83d430SRalf Baechle	bool
12831da177e4SLinus Torvalds
12849cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12859cffd154SDavid Daney	bool
128645e03e62SDaniel Silsby	depends on CPU_SUPPORTS_HUGEPAGES
12879cffd154SDavid Daney	default y
12889cffd154SDavid Daney
1289aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1290aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1291aa1762f4SDavid Daney
12929267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12939267a30dSMarc St-Jean	bool
12949267a30dSMarc St-Jean
12959267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12969267a30dSMarc St-Jean	bool
12979267a30dSMarc St-Jean
12988420fd00SAtsushi Nemotoconfig IRQ_TXX9
12998420fd00SAtsushi Nemoto	bool
13008420fd00SAtsushi Nemoto
1301d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1302d5ab1a69SYoichi Yuasa	bool
1303d5ab1a69SYoichi Yuasa
1304252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
13051da177e4SLinus Torvalds	bool
13061da177e4SLinus Torvalds
1307a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1308a57140e9SThomas Bogendoerfer	bool
1309a57140e9SThomas Bogendoerfer
13109267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
13119267a30dSMarc St-Jean	bool
13129267a30dSMarc St-Jean
1313a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1314a7e07b1aSMarkos Chandras	bool
1315a7e07b1aSMarkos Chandras
13161da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
13171da177e4SLinus Torvalds	bool
13181da177e4SLinus Torvalds
1319e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1320e2defae5SThomas Bogendoerfer	bool
1321e2defae5SThomas Bogendoerfer
13225b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
13235b438c44SThomas Bogendoerfer	bool
13245b438c44SThomas Bogendoerfer
1325e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1326e2defae5SThomas Bogendoerfer	bool
1327e2defae5SThomas Bogendoerfer
1328e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1329e2defae5SThomas Bogendoerfer	bool
1330e2defae5SThomas Bogendoerfer
1331e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1332e2defae5SThomas Bogendoerfer	bool
1333e2defae5SThomas Bogendoerfer
1334e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1335e2defae5SThomas Bogendoerfer	bool
1336e2defae5SThomas Bogendoerfer
1337e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1338e2defae5SThomas Bogendoerfer	bool
1339e2defae5SThomas Bogendoerfer
13400e2794b0SRalf Baechleconfig FW_ARC32
13415e83d430SRalf Baechle	bool
13425e83d430SRalf Baechle
1343aaa9fad3SPaul Bolleconfig FW_SNIPROM
1344231a35d3SThomas Bogendoerfer	bool
1345231a35d3SThomas Bogendoerfer
13461da177e4SLinus Torvaldsconfig BOOT_ELF32
13471da177e4SLinus Torvalds	bool
13481da177e4SLinus Torvalds
1349930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1350930beb5aSFlorian Fainelli	bool
1351930beb5aSFlorian Fainelli
1352930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1353930beb5aSFlorian Fainelli	bool
1354930beb5aSFlorian Fainelli
1355930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1356930beb5aSFlorian Fainelli	bool
1357930beb5aSFlorian Fainelli
1358930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1359930beb5aSFlorian Fainelli	bool
1360930beb5aSFlorian Fainelli
13611da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13621da177e4SLinus Torvalds	int
1363a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13645432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13655432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13665432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13671da177e4SLinus Torvalds	default "5"
13681da177e4SLinus Torvalds
1369e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1370e9422427SThomas Bogendoerfer	bool
1371e9422427SThomas Bogendoerfer
13721da177e4SLinus Torvaldsconfig ARC_CONSOLE
13731da177e4SLinus Torvalds	bool "ARC console support"
1374e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13751da177e4SLinus Torvalds
13761da177e4SLinus Torvaldsconfig ARC_MEMORY
13771da177e4SLinus Torvalds	bool
13781da177e4SLinus Torvalds
13791da177e4SLinus Torvaldsconfig ARC_PROMLIB
13801da177e4SLinus Torvalds	bool
13811da177e4SLinus Torvalds
13820e2794b0SRalf Baechleconfig FW_ARC64
13831da177e4SLinus Torvalds	bool
13841da177e4SLinus Torvalds
13851da177e4SLinus Torvaldsconfig BOOT_ELF64
13861da177e4SLinus Torvalds	bool
13871da177e4SLinus Torvalds
13881da177e4SLinus Torvaldsmenu "CPU selection"
13891da177e4SLinus Torvalds
13901da177e4SLinus Torvaldschoice
13911da177e4SLinus Torvalds	prompt "CPU type"
13921da177e4SLinus Torvalds	default CPU_R4X00
13931da177e4SLinus Torvalds
1394268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1395caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1396268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1397d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
139851522217SJiaxun Yang	select CPU_MIPSR2
139951522217SJiaxun Yang	select CPU_HAS_PREFETCH
14000e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
14010e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
14020e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
14037507445bSHuacai Chen	select CPU_SUPPORTS_MSA
140451522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
140551522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
14060e476d91SHuacai Chen	select WEAK_ORDERING
14070e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
14087507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1409b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
141017c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1411d30a2b47SLinus Walleij	select GPIOLIB
141209230cbcSChristoph Hellwig	select SWIOTLB
14130f78355cSHuacai Chen	select HAVE_KVM
14140e476d91SHuacai Chen	help
1415caed1d1bSHuacai Chen		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1416caed1d1bSHuacai Chen		cores implements the MIPS64R2 instruction set with many extensions,
1417caed1d1bSHuacai Chen		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1418caed1d1bSHuacai Chen		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1419caed1d1bSHuacai Chen		Loongson-2E/2F is not covered here and will be removed in future.
14200e476d91SHuacai Chen
1421caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1422caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
14231e820da3SHuacai Chen	default n
1424268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
14251e820da3SHuacai Chen	help
1426caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
14271e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1428268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
14291e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
14301e820da3SHuacai Chen	  Fast TLB refill support, etc.
14311e820da3SHuacai Chen
14321e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14331e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14341e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1435caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
14361e820da3SHuacai Chen
1437e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1438caed1d1bSHuacai Chen	bool "Old Loongson-3 LLSC Workarounds"
1439e02e07e3SHuacai Chen	default y if SMP
1440268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1441e02e07e3SHuacai Chen	help
1442caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1443e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1444e02e07e3SHuacai Chen
1445caed1d1bSHuacai Chen	  Newer Loongson-3 will fix these issues and no workarounds are needed.
1446e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1447e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1448e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1449e02e07e3SHuacai Chen
1450e02e07e3SHuacai Chen	  If unsure, please say Y.
1451e02e07e3SHuacai Chen
1452ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1453ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1454ec7a9318SWANG Xuerui	default y
1455ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1456ec7a9318SWANG Xuerui	help
1457ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1458ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1459ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1460ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1461ec7a9318SWANG Xuerui
1462ec7a9318SWANG Xuerui	  If unsure, please say Y.
1463ec7a9318SWANG Xuerui
14643702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14653702bba5SWu Zhangjin	bool "Loongson 2E"
14663702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1467268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
14682a21c730SFuxin Zhang	help
14692a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14702a21c730SFuxin Zhang	  with many extensions.
14712a21c730SFuxin Zhang
147225985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14736f7a251aSWu Zhangjin	  bonito64.
14746f7a251aSWu Zhangjin
14756f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14766f7a251aSWu Zhangjin	bool "Loongson 2F"
14776f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1478268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
1479d30a2b47SLinus Walleij	select GPIOLIB
14806f7a251aSWu Zhangjin	help
14816f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14826f7a251aSWu Zhangjin	  with many extensions.
14836f7a251aSWu Zhangjin
14846f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14856f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14866f7a251aSWu Zhangjin	  Loongson2E.
14876f7a251aSWu Zhangjin
1488ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1489ca585cf9SKelvin Cheung	bool "Loongson 1B"
1490ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1491b2afb64cSHuacai Chen	select CPU_LOONGSON32
14929ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1493ca585cf9SKelvin Cheung	help
1494ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1495968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1496968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1497ca585cf9SKelvin Cheung
149812e3280bSYang Lingconfig CPU_LOONGSON1C
149912e3280bSYang Ling	bool "Loongson 1C"
150012e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1501b2afb64cSHuacai Chen	select CPU_LOONGSON32
150212e3280bSYang Ling	select LEDS_GPIO_REGISTER
150312e3280bSYang Ling	help
150412e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1505968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1506968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
150712e3280bSYang Ling
15086e760c8dSRalf Baechleconfig CPU_MIPS32_R1
15096e760c8dSRalf Baechle	bool "MIPS32 Release 1"
15107cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
15116e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1512797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1513ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15146e760c8dSRalf Baechle	help
15155e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15161e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15171e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15181e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15191e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15201e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
15211e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
15221e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
15231e5f1caaSRalf Baechle	  performance.
15241e5f1caaSRalf Baechle
15251e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
15261e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
15277cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
15281e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1529797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1530ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1531a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
15322235a54dSSanjay Lal	select HAVE_KVM
15331e5f1caaSRalf Baechle	help
15345e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15356e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15366e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15376e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15386e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15391da177e4SLinus Torvalds
1540ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1541ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1542ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1543ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1544ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1545ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1546ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1547ab7c01fdSSerge Semin	select HAVE_KVM
1548ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1549ab7c01fdSSerge Semin	help
1550ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1551ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1552ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1553ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1554ab7c01fdSSerge Semin
15557fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1556674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15577fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15587fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
155918d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15607fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15617fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15627fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15637fd08ca5SLeonid Yegoshin	select HAVE_KVM
15647fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15657fd08ca5SLeonid Yegoshin	help
15667fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15677fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15687fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15697fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15707fd08ca5SLeonid Yegoshin
15716e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15726e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15737cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1574797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1575ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1576ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1577ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15789cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15796e760c8dSRalf Baechle	help
15806e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15816e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15826e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15836e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15846e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15851e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15861e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15871e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15881e5f1caaSRalf Baechle	  performance.
15891e5f1caaSRalf Baechle
15901e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15911e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15927cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1593797798c1SRalf Baechle	select CPU_HAS_PREFETCH
15941e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15951e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1596ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15979cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1598a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
159940a2df49SJames Hogan	select HAVE_KVM
16001e5f1caaSRalf Baechle	help
16011e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
16021e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
16031e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
16041e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
16051e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
16061da177e4SLinus Torvalds
1607ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1608ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1609ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1610ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1611ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1612ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1613ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1614ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1615ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1616ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1617ab7c01fdSSerge Semin	select HAVE_KVM
1618ab7c01fdSSerge Semin	help
1619ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1620ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1621ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1622ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1623ab7c01fdSSerge Semin
16247fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1625674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
16267fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
16277fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
162818d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
16297fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
16307fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
16317fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1632afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
16337fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
16342e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
163540a2df49SJames Hogan	select HAVE_KVM
16367fd08ca5SLeonid Yegoshin	help
16377fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
16387fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
16397fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
16407fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
16417fd08ca5SLeonid Yegoshin
1642281e3aeaSSerge Seminconfig CPU_P5600
1643281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1644281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1645281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1646281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1647281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1648281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1649281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1650281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1651281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1652281e3aeaSSerge Semin	select HAVE_KVM
1653281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1654281e3aeaSSerge Semin	help
1655281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1656281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1657281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1658281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1659281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1660281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1661281e3aeaSSerge Semin	  eJTAG and PDtrace.
1662281e3aeaSSerge Semin
16631da177e4SLinus Torvaldsconfig CPU_R3000
16641da177e4SLinus Torvalds	bool "R3000"
16657cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1666f7062ddbSRalf Baechle	select CPU_HAS_WB
166754746829SPaul Burton	select CPU_R3K_TLB
1668ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1669797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
16701da177e4SLinus Torvalds	help
16711da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
16721da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
16731da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
16741da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
16751da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
16761da177e4SLinus Torvalds	  try to recompile with R3000.
16771da177e4SLinus Torvalds
16781da177e4SLinus Torvaldsconfig CPU_TX39XX
16791da177e4SLinus Torvalds	bool "R39XX"
16807cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1681ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
168254746829SPaul Burton	select CPU_R3K_TLB
16831da177e4SLinus Torvalds
16841da177e4SLinus Torvaldsconfig CPU_VR41XX
16851da177e4SLinus Torvalds	bool "R41xx"
16867cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1687ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1688ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16891da177e4SLinus Torvalds	help
16905e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16911da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16921da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16931da177e4SLinus Torvalds	  processor or vice versa.
16941da177e4SLinus Torvalds
169565ce6197SLauri Kasanenconfig CPU_R4300
169665ce6197SLauri Kasanen	bool "R4300"
169765ce6197SLauri Kasanen	depends on SYS_HAS_CPU_R4300
169865ce6197SLauri Kasanen	select CPU_SUPPORTS_32BIT_KERNEL
169965ce6197SLauri Kasanen	select CPU_SUPPORTS_64BIT_KERNEL
170065ce6197SLauri Kasanen	select CPU_HAS_LOAD_STORE_LR
170165ce6197SLauri Kasanen	help
170265ce6197SLauri Kasanen	  MIPS Technologies R4300-series processors.
170365ce6197SLauri Kasanen
17041da177e4SLinus Torvaldsconfig CPU_R4X00
17051da177e4SLinus Torvalds	bool "R4x00"
17067cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1707ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1708ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1709970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17101da177e4SLinus Torvalds	help
17111da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
17121da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
17131da177e4SLinus Torvalds
17141da177e4SLinus Torvaldsconfig CPU_TX49XX
17151da177e4SLinus Torvalds	bool "R49XX"
17167cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1717de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1718ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1719ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1720970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17211da177e4SLinus Torvalds
17221da177e4SLinus Torvaldsconfig CPU_R5000
17231da177e4SLinus Torvalds	bool "R5000"
17247cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1725ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1726ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1727970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17281da177e4SLinus Torvalds	help
17291da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
17301da177e4SLinus Torvalds
1731542c1020SShinya Kuribayashiconfig CPU_R5500
1732542c1020SShinya Kuribayashi	bool "R5500"
1733542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1734542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1735542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
17369cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1737542c1020SShinya Kuribayashi	help
1738542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1739542c1020SShinya Kuribayashi	  instruction set.
1740542c1020SShinya Kuribayashi
17411da177e4SLinus Torvaldsconfig CPU_NEVADA
17421da177e4SLinus Torvalds	bool "RM52xx"
17437cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1744ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1745ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1746970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17471da177e4SLinus Torvalds	help
17481da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
17491da177e4SLinus Torvalds
17501da177e4SLinus Torvaldsconfig CPU_R10000
17511da177e4SLinus Torvalds	bool "R10000"
17527cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
17535e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1754ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1755ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1756797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1757970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17581da177e4SLinus Torvalds	help
17591da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
17601da177e4SLinus Torvalds
17611da177e4SLinus Torvaldsconfig CPU_RM7000
17621da177e4SLinus Torvalds	bool "RM7000"
17637cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
17645e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1765ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1766ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1767797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1768970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17691da177e4SLinus Torvalds
17701da177e4SLinus Torvaldsconfig CPU_SB1
17711da177e4SLinus Torvalds	bool "SB1"
17727cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1773ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1774ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1775797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1776970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17770004a9dfSRalf Baechle	select WEAK_ORDERING
17781da177e4SLinus Torvalds
1779a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1780a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17815e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1782a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1783a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1784a86c7f72SDavid Daney	select WEAK_ORDERING
1785a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17869cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1787df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1788df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1789930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17900ae3abcdSJames Hogan	select HAVE_KVM
1791a86c7f72SDavid Daney	help
1792a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1793a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1794a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1795a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1796a86c7f72SDavid Daney
1797cd746249SJonas Gorskiconfig CPU_BMIPS
1798cd746249SJonas Gorski	bool "Broadcom BMIPS"
1799cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1800cd746249SJonas Gorski	select CPU_MIPS32
1801fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1802cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1803cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1804cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1805cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1806cd746249SJonas Gorski	select DMA_NONCOHERENT
180767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1808cd746249SJonas Gorski	select SWAP_IO_SPACE
1809cd746249SJonas Gorski	select WEAK_ORDERING
1810c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
181169aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1812a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1813a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1814c1c0c461SKevin Cernekee	help
1815fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1816c1c0c461SKevin Cernekee
18177f058e85SJayachandran Cconfig CPU_XLR
18187f058e85SJayachandran C	bool "Netlogic XLR SoC"
18197f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
18207f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
18217f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
18227f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1823970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
18247f058e85SJayachandran C	select WEAK_ORDERING
18257f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
18267f058e85SJayachandran C	help
18277f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
18281c773ea4SJayachandran C
18291c773ea4SJayachandran Cconfig CPU_XLP
18301c773ea4SJayachandran C	bool "Netlogic XLP SoC"
18311c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
18321c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
18331c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
18341c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
18351c773ea4SJayachandran C	select WEAK_ORDERING
18361c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
18371c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1838d6504846SJayachandran C	select CPU_MIPSR2
1839ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
18402db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
18411c773ea4SJayachandran C	help
18421c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
18431da177e4SLinus Torvaldsendchoice
18441da177e4SLinus Torvalds
1845a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1846a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1847a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1848281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1849281e3aeaSSerge Semin		   CPU_P5600
1850a6e18781SLeonid Yegoshin	help
1851a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1852a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1853a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1854a6e18781SLeonid Yegoshin
1855a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1856a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1857a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1858a6e18781SLeonid Yegoshin	select EVA
1859a6e18781SLeonid Yegoshin	default y
1860a6e18781SLeonid Yegoshin	help
1861a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1862a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1863a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1864a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1865a6e18781SLeonid Yegoshin
1866c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1867c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1868c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1869281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1870c5b36783SSteven J. Hill	help
1871c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1872c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1873c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1874c5b36783SSteven J. Hill
1875c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1876c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1877c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1878c5b36783SSteven J. Hill	depends on !EVA
1879c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1880c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1881c5b36783SSteven J. Hill	select XPA
1882c5b36783SSteven J. Hill	select HIGHMEM
1883d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1884c5b36783SSteven J. Hill	default n
1885c5b36783SSteven J. Hill	help
1886c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1887c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1888c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1889c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1890c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1891c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1892c5b36783SSteven J. Hill
1893622844bfSWu Zhangjinif CPU_LOONGSON2F
1894622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1895622844bfSWu Zhangjin	bool
1896622844bfSWu Zhangjin
1897622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1898622844bfSWu Zhangjin	bool
1899622844bfSWu Zhangjin
1900622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1901622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1902622844bfSWu Zhangjin	default y
1903622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1904622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1905622844bfSWu Zhangjin	help
1906622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1907622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1908622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1909622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1910622844bfSWu Zhangjin
1911622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1912622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1913622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1914622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1915622844bfSWu Zhangjin	  systems.
1916622844bfSWu Zhangjin
1917622844bfSWu Zhangjin	  If unsure, please say Y.
1918622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1919622844bfSWu Zhangjin
19201b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
19211b93b3c3SWu Zhangjin	bool
19221b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
19231b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
192431c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
19251b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1926fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
19274e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
1928a510b616SPaul Cercueil	select HAVE_KERNEL_ZSTD
19291b93b3c3SWu Zhangjin
19301b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
19311b93b3c3SWu Zhangjin	bool
19321b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
19331b93b3c3SWu Zhangjin
1934dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1935dbb98314SAlban Bedel	bool
1936dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1937dbb98314SAlban Bedel
1938268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
19393702bba5SWu Zhangjin	bool
19403702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
19413702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
19423702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1943970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1944e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
19453702bba5SWu Zhangjin
1946b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1947ca585cf9SKelvin Cheung	bool
1948ca585cf9SKelvin Cheung	select CPU_MIPS32
19497e280f6bSJiaxun Yang	select CPU_MIPSR2
1950ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1951ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1952ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1953f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1954ca585cf9SKelvin Cheung
1955fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
195604fa8bf7SJonas Gorski	select SMP_UP if SMP
19571bbb6c1bSKevin Cernekee	bool
1958cd746249SJonas Gorski
1959cd746249SJonas Gorskiconfig CPU_BMIPS4350
1960cd746249SJonas Gorski	bool
1961cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1962cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1963cd746249SJonas Gorski
1964cd746249SJonas Gorskiconfig CPU_BMIPS4380
1965cd746249SJonas Gorski	bool
1966bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1967cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1968cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1969b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1970cd746249SJonas Gorski
1971cd746249SJonas Gorskiconfig CPU_BMIPS5000
1972cd746249SJonas Gorski	bool
1973cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1974bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1975cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1976cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1977b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19781bbb6c1bSKevin Cernekee
1979268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
19800e476d91SHuacai Chen	bool
19810e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1982b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19830e476d91SHuacai Chen
19843702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19852a21c730SFuxin Zhang	bool
19862a21c730SFuxin Zhang
19876f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19886f7a251aSWu Zhangjin	bool
198955045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
199055045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
19916f7a251aSWu Zhangjin
1992ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1993ca585cf9SKelvin Cheung	bool
1994ca585cf9SKelvin Cheung
199512e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
199612e3280bSYang Ling	bool
199712e3280bSYang Ling
19987cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
19997cf8053bSRalf Baechle	bool
20007cf8053bSRalf Baechle
20017cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
20027cf8053bSRalf Baechle	bool
20037cf8053bSRalf Baechle
2004a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
2005a6e18781SLeonid Yegoshin	bool
2006a6e18781SLeonid Yegoshin
2007c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
2008c5b36783SSteven J. Hill	bool
20099ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2010c5b36783SSteven J. Hill
20117fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
20127fd08ca5SLeonid Yegoshin	bool
20139ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20147fd08ca5SLeonid Yegoshin
20157cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
20167cf8053bSRalf Baechle	bool
20177cf8053bSRalf Baechle
20187cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
20197cf8053bSRalf Baechle	bool
20207cf8053bSRalf Baechle
20217fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
20227fd08ca5SLeonid Yegoshin	bool
20239ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20247fd08ca5SLeonid Yegoshin
2025281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
2026281e3aeaSSerge Semin	bool
2027281e3aeaSSerge Semin	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2028281e3aeaSSerge Semin
20297cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
20307cf8053bSRalf Baechle	bool
20317cf8053bSRalf Baechle
20327cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
20337cf8053bSRalf Baechle	bool
20347cf8053bSRalf Baechle
20357cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
20367cf8053bSRalf Baechle	bool
20377cf8053bSRalf Baechle
203865ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300
203965ce6197SLauri Kasanen	bool
204065ce6197SLauri Kasanen
20417cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
20427cf8053bSRalf Baechle	bool
20437cf8053bSRalf Baechle
20447cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
20457cf8053bSRalf Baechle	bool
20467cf8053bSRalf Baechle
20477cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
20487cf8053bSRalf Baechle	bool
20497cf8053bSRalf Baechle
2050542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
2051542c1020SShinya Kuribayashi	bool
2052542c1020SShinya Kuribayashi
20537cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
20547cf8053bSRalf Baechle	bool
20557cf8053bSRalf Baechle
20567cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
20577cf8053bSRalf Baechle	bool
20589ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20597cf8053bSRalf Baechle
20607cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
20617cf8053bSRalf Baechle	bool
20627cf8053bSRalf Baechle
20637cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
20647cf8053bSRalf Baechle	bool
20657cf8053bSRalf Baechle
20665e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
20675e683389SDavid Daney	bool
20685e683389SDavid Daney
2069cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
2070c1c0c461SKevin Cernekee	bool
2071c1c0c461SKevin Cernekee
2072fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
2073c1c0c461SKevin Cernekee	bool
2074cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2075c1c0c461SKevin Cernekee
2076c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2077c1c0c461SKevin Cernekee	bool
2078cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2079c1c0c461SKevin Cernekee
2080c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2081c1c0c461SKevin Cernekee	bool
2082cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2083c1c0c461SKevin Cernekee
2084c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2085c1c0c461SKevin Cernekee	bool
2086cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2087f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2088c1c0c461SKevin Cernekee
20897f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20907f058e85SJayachandran C	bool
20917f058e85SJayachandran C
20921c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20931c773ea4SJayachandran C	bool
20941c773ea4SJayachandran C
209517099b11SRalf Baechle#
209617099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
209717099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
209817099b11SRalf Baechle#
20990004a9dfSRalf Baechleconfig WEAK_ORDERING
21000004a9dfSRalf Baechle	bool
210117099b11SRalf Baechle
210217099b11SRalf Baechle#
210317099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
210417099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
210517099b11SRalf Baechle#
210617099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
210717099b11SRalf Baechle	bool
21085e83d430SRalf Baechleendmenu
21095e83d430SRalf Baechle
21105e83d430SRalf Baechle#
21115e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
21125e83d430SRalf Baechle#
21135e83d430SRalf Baechleconfig CPU_MIPS32
21145e83d430SRalf Baechle	bool
2115ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
2116281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
21175e83d430SRalf Baechle
21185e83d430SRalf Baechleconfig CPU_MIPS64
21195e83d430SRalf Baechle	bool
2120ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2121ab7c01fdSSerge Semin		     CPU_MIPS64_R6
21225e83d430SRalf Baechle
21235e83d430SRalf Baechle#
212457eeacedSPaul Burton# These indicate the revision of the architecture
21255e83d430SRalf Baechle#
21265e83d430SRalf Baechleconfig CPU_MIPSR1
21275e83d430SRalf Baechle	bool
21285e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
21295e83d430SRalf Baechle
21305e83d430SRalf Baechleconfig CPU_MIPSR2
21315e83d430SRalf Baechle	bool
2132a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
21338256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2134ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2135a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21365e83d430SRalf Baechle
2137ab7c01fdSSerge Seminconfig CPU_MIPSR5
2138ab7c01fdSSerge Semin	bool
2139281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2140ab7c01fdSSerge Semin	select CPU_HAS_RIXI
2141ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2142ab7c01fdSSerge Semin	select MIPS_SPRAM
2143ab7c01fdSSerge Semin
21447fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
21457fd08ca5SLeonid Yegoshin	bool
21467fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
21478256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2148ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
214987321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
21502db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
21514a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2152a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21535e83d430SRalf Baechle
215457eeacedSPaul Burtonconfig TARGET_ISA_REV
215557eeacedSPaul Burton	int
215657eeacedSPaul Burton	default 1 if CPU_MIPSR1
215757eeacedSPaul Burton	default 2 if CPU_MIPSR2
2158ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
215957eeacedSPaul Burton	default 6 if CPU_MIPSR6
216057eeacedSPaul Burton	default 0
216157eeacedSPaul Burton	help
216257eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
216357eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
216457eeacedSPaul Burton
2165a6e18781SLeonid Yegoshinconfig EVA
2166a6e18781SLeonid Yegoshin	bool
2167a6e18781SLeonid Yegoshin
2168c5b36783SSteven J. Hillconfig XPA
2169c5b36783SSteven J. Hill	bool
2170c5b36783SSteven J. Hill
21715e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
21725e83d430SRalf Baechle	bool
21735e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
21745e83d430SRalf Baechle	bool
21755e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
21765e83d430SRalf Baechle	bool
21775e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
21785e83d430SRalf Baechle	bool
217955045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
218055045ff5SWu Zhangjin	bool
218155045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
218255045ff5SWu Zhangjin	bool
21839cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
21849cffd154SDavid Daney	bool
2185171543e7SDaniel Silsby	depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
218682622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
218782622284SDavid Daney	bool
2188cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21895e83d430SRalf Baechle
21908192c9eaSDavid Daney#
21918192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21928192c9eaSDavid Daney#
21938192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21948192c9eaSDavid Daney	bool
2195679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21968192c9eaSDavid Daney
21975e83d430SRalf Baechlemenu "Kernel type"
21985e83d430SRalf Baechle
21995e83d430SRalf Baechlechoice
22005e83d430SRalf Baechle	prompt "Kernel code model"
22015e83d430SRalf Baechle	help
22025e83d430SRalf Baechle	  You should only select this option if you have a workload that
22035e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
22045e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
22055e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
22065e83d430SRalf Baechle
22075e83d430SRalf Baechleconfig 32BIT
22085e83d430SRalf Baechle	bool "32-bit kernel"
22095e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
22105e83d430SRalf Baechle	select TRAD_SIGNALS
22115e83d430SRalf Baechle	help
22125e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2213f17c4ca3SRalf Baechle
22145e83d430SRalf Baechleconfig 64BIT
22155e83d430SRalf Baechle	bool "64-bit kernel"
22165e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
22175e83d430SRalf Baechle	help
22185e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
22195e83d430SRalf Baechle
22205e83d430SRalf Baechleendchoice
22215e83d430SRalf Baechle
22222235a54dSSanjay Lalconfig KVM_GUEST
22232235a54dSSanjay Lal	bool "KVM Guest Kernel"
222401edc5e7SJiaxun Yang	depends on CPU_MIPS32_R2
2225f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
22262235a54dSSanjay Lal	help
2227caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2228caa1faa7SJames Hogan	  mode.
22292235a54dSSanjay Lal
2230eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2231eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
22322235a54dSSanjay Lal	depends on KVM_GUEST
2233eda3d33cSJames Hogan	default 100
22342235a54dSSanjay Lal	help
2235eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2236eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2237eda3d33cSJames Hogan	  timer frequency is specified directly.
22382235a54dSSanjay Lal
22391e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
22401e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
22411e321fa9SLeonid Yegoshin	depends on 64BIT
22421e321fa9SLeonid Yegoshin	help
22433377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
22443377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
22453377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
22463377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
22473377e227SAlex Belits	  level of page tables is added which imposes both a memory
22483377e227SAlex Belits	  overhead as well as slower TLB fault handling.
22493377e227SAlex Belits
22501e321fa9SLeonid Yegoshin	  If unsure, say N.
22511e321fa9SLeonid Yegoshin
22521da177e4SLinus Torvaldschoice
22531da177e4SLinus Torvalds	prompt "Kernel page size"
22541da177e4SLinus Torvalds	default PAGE_SIZE_4KB
22551da177e4SLinus Torvalds
22561da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
22571da177e4SLinus Torvalds	bool "4kB"
2258268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
22591da177e4SLinus Torvalds	help
22601da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
22611da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
22621da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
22631da177e4SLinus Torvalds	  recommended for low memory systems.
22641da177e4SLinus Torvalds
22651da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
22661da177e4SLinus Torvalds	bool "8kB"
2267c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
22681e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
22691da177e4SLinus Torvalds	help
22701da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
22711da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2272c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2273c2aeaaeaSPaul Burton	  distribution to support this.
22741da177e4SLinus Torvalds
22751da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
22761da177e4SLinus Torvalds	bool "16kB"
2277714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
22781da177e4SLinus Torvalds	help
22791da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
22801da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2281714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2282714bfad6SRalf Baechle	  Linux distribution to support this.
22831da177e4SLinus Torvalds
2284c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2285c52399beSRalf Baechle	bool "32kB"
2286c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22871e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2288c52399beSRalf Baechle	help
2289c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2290c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2291c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2292c52399beSRalf Baechle	  distribution to support this.
2293c52399beSRalf Baechle
22941da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22951da177e4SLinus Torvalds	bool "64kB"
22963b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22971da177e4SLinus Torvalds	help
22981da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
22991da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
23001da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2301714bfad6SRalf Baechle	  writing this option is still high experimental.
23021da177e4SLinus Torvalds
23031da177e4SLinus Torvaldsendchoice
23041da177e4SLinus Torvalds
2305c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2306c9bace7cSDavid Daney	int "Maximum zone order"
2307e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2308e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2309e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2310e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2311e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2312e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2313ef923a76SPaul Cercueil	range 0 64
2314c9bace7cSDavid Daney	default "11"
2315c9bace7cSDavid Daney	help
2316c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2317c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2318c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2319c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2320c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2321c9bace7cSDavid Daney	  increase this value.
2322c9bace7cSDavid Daney
2323c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2324c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2325c9bace7cSDavid Daney
2326c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2327c9bace7cSDavid Daney	  when choosing a value for this option.
2328c9bace7cSDavid Daney
23291da177e4SLinus Torvaldsconfig BOARD_SCACHE
23301da177e4SLinus Torvalds	bool
23311da177e4SLinus Torvalds
23321da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
23331da177e4SLinus Torvalds	bool
23341da177e4SLinus Torvalds	select BOARD_SCACHE
23351da177e4SLinus Torvalds
23369318c51aSChris Dearman#
23379318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
23389318c51aSChris Dearman#
23399318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
23409318c51aSChris Dearman	bool
23419318c51aSChris Dearman	select BOARD_SCACHE
23429318c51aSChris Dearman
23431da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
23441da177e4SLinus Torvalds	bool
23451da177e4SLinus Torvalds	select BOARD_SCACHE
23461da177e4SLinus Torvalds
23471da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
23481da177e4SLinus Torvalds	bool
23491da177e4SLinus Torvalds	select BOARD_SCACHE
23501da177e4SLinus Torvalds
23511da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
23521da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
23531da177e4SLinus Torvalds	depends on CPU_SB1
23541da177e4SLinus Torvalds	help
23551da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
23561da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
23571da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
23581da177e4SLinus Torvalds
23591da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2360c8094b53SRalf Baechle	bool
23611da177e4SLinus Torvalds
23623165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
23633165c846SFlorian Fainelli	bool
2364c2aeaaeaSPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
23653165c846SFlorian Fainelli
2366c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2367183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2368183b40f9SPaul Burton	default y
2369183b40f9SPaul Burton	help
2370183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2371183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2372183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2373183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2374183b40f9SPaul Burton	  receive a SIGILL.
2375183b40f9SPaul Burton
2376183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2377183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2378183b40f9SPaul Burton
2379183b40f9SPaul Burton	  If unsure, say y.
2380c92e47e5SPaul Burton
238197f7dcbfSPaul Burtonconfig CPU_R2300_FPU
238297f7dcbfSPaul Burton	bool
2383c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
238497f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
238597f7dcbfSPaul Burton
238654746829SPaul Burtonconfig CPU_R3K_TLB
238754746829SPaul Burton	bool
238854746829SPaul Burton
238991405eb6SFlorian Fainelliconfig CPU_R4K_FPU
239091405eb6SFlorian Fainelli	bool
2391c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
239297f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
239391405eb6SFlorian Fainelli
239462cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
239562cedc4fSFlorian Fainelli	bool
239654746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
239762cedc4fSFlorian Fainelli
239859d6ab86SRalf Baechleconfig MIPS_MT_SMP
2399a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
24005cbf9688SPaul Burton	default y
2401527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
240259d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2403d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2404c080faa5SSteven J. Hill	select SYNC_R4K
240559d6ab86SRalf Baechle	select MIPS_MT
240659d6ab86SRalf Baechle	select SMP
240787353d8aSRalf Baechle	select SMP_UP
2408c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2409c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2410399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
241159d6ab86SRalf Baechle	help
2412c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2413c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2414c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2415c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2416c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
241759d6ab86SRalf Baechle
2418f41ae0b2SRalf Baechleconfig MIPS_MT
2419f41ae0b2SRalf Baechle	bool
2420f41ae0b2SRalf Baechle
24210ab7aefcSRalf Baechleconfig SCHED_SMT
24220ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
24230ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
24240ab7aefcSRalf Baechle	default n
24250ab7aefcSRalf Baechle	help
24260ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
24270ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
24280ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
24290ab7aefcSRalf Baechle
24300ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
24310ab7aefcSRalf Baechle	bool
24320ab7aefcSRalf Baechle
2433f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2434f41ae0b2SRalf Baechle	bool
2435f41ae0b2SRalf Baechle
2436f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2437f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2438f088fc84SRalf Baechle	default y
2439b633648cSRalf Baechle	depends on MIPS_MT_SMP
244007cc0c9eSRalf Baechle
2441b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2442b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
24439eaa9a82SPaul Burton	depends on CPU_MIPSR6
2444c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2445b0a668fbSLeonid Yegoshin	default y
2446b0a668fbSLeonid Yegoshin	help
2447b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2448b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
244907edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2450b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2451b0a668fbSLeonid Yegoshin	  final kernel image.
2452b0a668fbSLeonid Yegoshin
2453f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2454f35764e7SJames Hogan	bool
2455f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2456f35764e7SJames Hogan	help
2457f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2458f35764e7SJames Hogan	  physical_memsize.
2459f35764e7SJames Hogan
246007cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
246107cc0c9eSRalf Baechle	bool "VPE loader support."
2462f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
246307cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
246407cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
246507cc0c9eSRalf Baechle	select MIPS_MT
246607cc0c9eSRalf Baechle	help
246707cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
246807cc0c9eSRalf Baechle	  onto another VPE and running it.
2469f088fc84SRalf Baechle
247017a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
247117a1d523SDeng-Cheng Zhu	bool
247217a1d523SDeng-Cheng Zhu	default "y"
247317a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
247417a1d523SDeng-Cheng Zhu
24751a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
24761a2a6d7eSDeng-Cheng Zhu	bool
24771a2a6d7eSDeng-Cheng Zhu	default "y"
24781a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
24791a2a6d7eSDeng-Cheng Zhu
2480e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2481e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2482e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2483e01402b1SRalf Baechle	default y
2484e01402b1SRalf Baechle	help
2485e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2486e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2487e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2488e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2489e01402b1SRalf Baechle
2490e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2491e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2492e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2493e01402b1SRalf Baechle
2494da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2495da615cf6SDeng-Cheng Zhu	bool
2496da615cf6SDeng-Cheng Zhu	default "y"
2497da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2498da615cf6SDeng-Cheng Zhu
24992c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
25002c973ef0SDeng-Cheng Zhu	bool
25012c973ef0SDeng-Cheng Zhu	default "y"
25022c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
25032c973ef0SDeng-Cheng Zhu
25044a16ff4cSRalf Baechleconfig MIPS_CMP
25055cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
25065676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2507b10b43baSMarkos Chandras	select SMP
2508eb9b5141STim Anderson	select SYNC_R4K
2509b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
25104a16ff4cSRalf Baechle	select WEAK_ORDERING
25114a16ff4cSRalf Baechle	default n
25124a16ff4cSRalf Baechle	help
2513044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2514044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2515044505c7SPaul Burton	  its ability to start secondary CPUs.
25164a16ff4cSRalf Baechle
25175cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
25185cac93b3SPaul Burton	  instead of this.
25195cac93b3SPaul Burton
25200ee958e1SPaul Burtonconfig MIPS_CPS
25210ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
25225a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
25230ee958e1SPaul Burton	select MIPS_CM
25241d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
25250ee958e1SPaul Burton	select SMP
25260ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
25271d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2528c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
25290ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
25300ee958e1SPaul Burton	select WEAK_ORDERING
2531d8d3276bSWei Li	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
25320ee958e1SPaul Burton	help
25330ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
25340ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
25350ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
25360ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
25370ee958e1SPaul Burton	  support is unavailable.
25380ee958e1SPaul Burton
25393179d37eSPaul Burtonconfig MIPS_CPS_PM
254039a59593SMarkos Chandras	depends on MIPS_CPS
25413179d37eSPaul Burton	bool
25423179d37eSPaul Burton
25439f98f3ddSPaul Burtonconfig MIPS_CM
25449f98f3ddSPaul Burton	bool
25453c9b4166SPaul Burton	select MIPS_CPC
25469f98f3ddSPaul Burton
25479c38cf44SPaul Burtonconfig MIPS_CPC
25489c38cf44SPaul Burton	bool
25492600990eSRalf Baechle
25501da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
25511da177e4SLinus Torvalds	bool
25521da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
25531da177e4SLinus Torvalds	default y
25541da177e4SLinus Torvalds
25551da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
25561da177e4SLinus Torvalds	bool
25571da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
25581da177e4SLinus Torvalds	default y
25591da177e4SLinus Torvalds
25609e2b5372SMarkos Chandraschoice
25619e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
25629e2b5372SMarkos Chandras
25639e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
25649e2b5372SMarkos Chandras	bool "None"
25659e2b5372SMarkos Chandras	help
25669e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
25679e2b5372SMarkos Chandras
25689693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
25699693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
25709e2b5372SMarkos Chandras	bool "SmartMIPS"
25719693a853SFranck Bui-Huu	help
25729693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
25739693a853SFranck Bui-Huu	  increased security at both hardware and software level for
25749693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
25759693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
25769693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
25779693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
25789693a853SFranck Bui-Huu	  here.
25799693a853SFranck Bui-Huu
2580bce86083SSteven J. Hillconfig CPU_MICROMIPS
25817fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
25829e2b5372SMarkos Chandras	bool "microMIPS"
2583bce86083SSteven J. Hill	help
2584bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2585bce86083SSteven J. Hill	  microMIPS ISA
2586bce86083SSteven J. Hill
25879e2b5372SMarkos Chandrasendchoice
25889e2b5372SMarkos Chandras
2589a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25900ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2591a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2592c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25932a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2594a5e9a69eSPaul Burton	help
2595a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2596a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25971db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
25981db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
25991db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
26001db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
26011db1af84SPaul Burton	  the size & complexity of your kernel.
2602a5e9a69eSPaul Burton
2603a5e9a69eSPaul Burton	  If unsure, say Y.
2604a5e9a69eSPaul Burton
26051da177e4SLinus Torvaldsconfig CPU_HAS_WB
2606f7062ddbSRalf Baechle	bool
2607e01402b1SRalf Baechle
2608df0ac8a4SKevin Cernekeeconfig XKS01
2609df0ac8a4SKevin Cernekee	bool
2610df0ac8a4SKevin Cernekee
2611ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2612ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2613ba9196d2SJiaxun Yang	bool
2614ba9196d2SJiaxun Yang
2615ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2616ba9196d2SJiaxun Yang	bool
2617ba9196d2SJiaxun Yang
26188256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
26198256b17eSFlorian Fainelli	bool
26208256b17eSFlorian Fainelli
262118d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2622932afdeeSYasha Cherikovsky	bool
2623932afdeeSYasha Cherikovsky	help
262418d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2625932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
262618d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
262718d84e2eSAlexander Lobakin	  systems).
2628932afdeeSYasha Cherikovsky
2629f41ae0b2SRalf Baechle#
2630f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2631f41ae0b2SRalf Baechle#
2632e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2633f41ae0b2SRalf Baechle	bool
2634e01402b1SRalf Baechle
2635f41ae0b2SRalf Baechle#
2636f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2637f41ae0b2SRalf Baechle#
2638e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2639f41ae0b2SRalf Baechle	bool
2640e01402b1SRalf Baechle
26411da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
26421da177e4SLinus Torvalds	bool
26431da177e4SLinus Torvalds	depends on !CPU_R3000
26441da177e4SLinus Torvalds	default y
26451da177e4SLinus Torvalds
26461da177e4SLinus Torvalds#
264720d60d99SMaciej W. Rozycki# CPU non-features
264820d60d99SMaciej W. Rozycki#
264920d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
265020d60d99SMaciej W. Rozycki	bool
265120d60d99SMaciej W. Rozycki
265220d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
265320d60d99SMaciej W. Rozycki	bool
265420d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
265520d60d99SMaciej W. Rozycki
265620d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
265720d60d99SMaciej W. Rozycki	bool
265820d60d99SMaciej W. Rozycki
2659071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2660071d2f0bSPaul Burton	bool
2661071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2662071d2f0bSPaul Burton
26634edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
26644edf00a4SPaul Burton	int
26654edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26664edf00a4SPaul Burton	default 0
26674edf00a4SPaul Burton
26684edf00a4SPaul Burtonconfig MIPS_ASID_BITS
26694edf00a4SPaul Burton	int
26702db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
26714edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26724edf00a4SPaul Burton	default 8
26734edf00a4SPaul Burton
26742db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
26752db003a5SPaul Burton	bool
26762db003a5SPaul Burton
26774a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
26784a5dc51eSMarcin Nowakowski	bool
26794a5dc51eSMarcin Nowakowski
2680802b8362SThomas Bogendoerfer# R4600 erratum.  Due to the lack of errata information the exact
2681802b8362SThomas Bogendoerfer# technical details aren't known.  I've experimentally found that disabling
2682802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal
2683802b8362SThomas Bogendoerfer# with the issue.
2684802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP
2685802b8362SThomas Bogendoerfer	bool
2686802b8362SThomas Bogendoerfer
26875e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
26885e5b6527SThomas Bogendoerfer#
26895e5b6527SThomas Bogendoerfer#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
26905e5b6527SThomas Bogendoerfer#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
26915e5b6527SThomas Bogendoerfer#      executed if there is no other dcache activity. If the dcache is
269218ff14c8SColin Ian King#      accessed for another instruction immediately preceding when these
26935e5b6527SThomas Bogendoerfer#      cache instructions are executing, it is possible that the dcache
26945e5b6527SThomas Bogendoerfer#      tag match outputs used by these cache instructions will be
26955e5b6527SThomas Bogendoerfer#      incorrect. These cache instructions should be preceded by at least
26965e5b6527SThomas Bogendoerfer#      four instructions that are not any kind of load or store
26975e5b6527SThomas Bogendoerfer#      instruction.
26985e5b6527SThomas Bogendoerfer#
26995e5b6527SThomas Bogendoerfer#      This is not allowed:    lw
27005e5b6527SThomas Bogendoerfer#                              nop
27015e5b6527SThomas Bogendoerfer#                              nop
27025e5b6527SThomas Bogendoerfer#                              nop
27035e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
27045e5b6527SThomas Bogendoerfer#
27055e5b6527SThomas Bogendoerfer#      This is allowed:        lw
27065e5b6527SThomas Bogendoerfer#                              nop
27075e5b6527SThomas Bogendoerfer#                              nop
27085e5b6527SThomas Bogendoerfer#                              nop
27095e5b6527SThomas Bogendoerfer#                              nop
27105e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
27115e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP
27125e5b6527SThomas Bogendoerfer	bool
27135e5b6527SThomas Bogendoerfer
271444def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA.
271544def342SThomas Bogendoerfer#
271644def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
271744def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
271844def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty.  These
271944def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss
272044def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer."
272144def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/
272244def342SThomas Bogendoerfer# in .pdf format.)
272344def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP
272444def342SThomas Bogendoerfer	bool
272544def342SThomas Bogendoerfer
272624a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
272724a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following
272824a1c023SThomas Bogendoerfer# operation is not guaranteed."
272924a1c023SThomas Bogendoerfer#
273024a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I
273124a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV
273224a1c023SThomas Bogendoerfer	bool
273324a1c023SThomas Bogendoerfer
2734886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2735886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same
2736886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious
2737886ee136SThomas Bogendoerfer# exceptions.
2738886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS
2739886ee136SThomas Bogendoerfer	bool
2740886ee136SThomas Bogendoerfer
2741256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2742256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically.
2743256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC
2744256ec489SThomas Bogendoerfer	bool
2745256ec489SThomas Bogendoerfer
2746a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction"
2747a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB
2748a7fbed98SThomas Bogendoerfer	bool
2749a7fbed98SThomas Bogendoerfer
275020d60d99SMaciej W. Rozycki#
27511da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
27521da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
27531da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
27541da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
27551da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
27561da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
27571da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
27581da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2759797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2760797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2761797798c1SRalf Baechle#   support.
27621da177e4SLinus Torvalds#
27631da177e4SLinus Torvaldsconfig HIGHMEM
27641da177e4SLinus Torvalds	bool "High Memory Support"
2765a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2766a4c33e83SThomas Gleixner	select KMAP_LOCAL
2767797798c1SRalf Baechle
2768797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2769797798c1SRalf Baechle	bool
2770797798c1SRalf Baechle
2771797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2772797798c1SRalf Baechle	bool
27731da177e4SLinus Torvalds
27749693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
27759693a853SFranck Bui-Huu	bool
27769693a853SFranck Bui-Huu
2777a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2778a6a4834cSSteven J. Hill	bool
2779a6a4834cSSteven J. Hill
2780377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2781377cb1b6SRalf Baechle	bool
2782377cb1b6SRalf Baechle	help
2783377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2784377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2785377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2786377cb1b6SRalf Baechle
2787a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2788a5e9a69eSPaul Burton	bool
2789a5e9a69eSPaul Burton
2790b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2791b4819b59SYoichi Yuasa	def_bool y
2792268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2793b4819b59SYoichi Yuasa
2794b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2795b1c6cd42SAtsushi Nemoto	bool
2796397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
279731473747SAtsushi Nemoto
2798d8cb4e11SRalf Baechleconfig NUMA
2799d8cb4e11SRalf Baechle	bool "NUMA Support"
2800d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2801cf8194e4STiezhu Yang	select SMP
2802d8cb4e11SRalf Baechle	help
2803d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2804d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2805d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2806172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2807d8cb4e11SRalf Baechle	  disabled.
2808d8cb4e11SRalf Baechle
2809d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2810d8cb4e11SRalf Baechle	bool
2811d8cb4e11SRalf Baechle
2812f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA
2813f3c560a6SThomas Bogendoerfer	def_bool y
2814f3c560a6SThomas Bogendoerfer	depends on NUMA
2815f3c560a6SThomas Bogendoerfer
2816f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK
2817f3c560a6SThomas Bogendoerfer	def_bool y
2818f3c560a6SThomas Bogendoerfer	depends on NUMA
2819f3c560a6SThomas Bogendoerfer
28208c530ea3SMatt Redfearnconfig RELOCATABLE
28218c530ea3SMatt Redfearn	bool "Relocatable kernel"
2822ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2823ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2824ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2825ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2826a307a4ceSJinyang He		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2827a307a4ceSJinyang He		   CPU_LOONGSON64
28288c530ea3SMatt Redfearn	help
28298c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
28308c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
28318c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
28328c530ea3SMatt Redfearn	  but are discarded at runtime
28338c530ea3SMatt Redfearn
2834069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2835069fd766SMatt Redfearn	hex "Relocation table size"
2836069fd766SMatt Redfearn	depends on RELOCATABLE
2837069fd766SMatt Redfearn	range 0x0 0x01000000
2838a307a4ceSJinyang He	default "0x00200000" if CPU_LOONGSON64
2839069fd766SMatt Redfearn	default "0x00100000"
2840a7f7f624SMasahiro Yamada	help
2841069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2842069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2843069fd766SMatt Redfearn
2844069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2845069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2846069fd766SMatt Redfearn
2847069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2848069fd766SMatt Redfearn
2849069fd766SMatt Redfearn	  If unsure, leave at the default value.
2850069fd766SMatt Redfearn
2851405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2852405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2853405bc8fdSMatt Redfearn	depends on RELOCATABLE
2854a7f7f624SMasahiro Yamada	help
2855405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2856405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2857405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2858405bc8fdSMatt Redfearn	  of kernel internals.
2859405bc8fdSMatt Redfearn
2860405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2861405bc8fdSMatt Redfearn
2862405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2863405bc8fdSMatt Redfearn
2864405bc8fdSMatt Redfearn	  If unsure, say N.
2865405bc8fdSMatt Redfearn
2866405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2867405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2868405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2869405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2870405bc8fdSMatt Redfearn	range 0x0 0x08000000
2871405bc8fdSMatt Redfearn	default "0x01000000"
2872a7f7f624SMasahiro Yamada	help
2873405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2874405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2875405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2876405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2877405bc8fdSMatt Redfearn
2878405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2879405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2880405bc8fdSMatt Redfearn
2881c80d79d7SYasunori Gotoconfig NODES_SHIFT
2882c80d79d7SYasunori Goto	int
2883c80d79d7SYasunori Goto	default "6"
2884c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2885c80d79d7SYasunori Goto
288614f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
288714f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
2888268a2d60SJiaxun Yang	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
288914f70012SDeng-Cheng Zhu	default y
289014f70012SDeng-Cheng Zhu	help
289114f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
289214f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
289314f70012SDeng-Cheng Zhu
2894be8fa1cbSTiezhu Yangconfig DMI
2895be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2896be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2897be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2898be8fa1cbSTiezhu Yang	default y
2899be8fa1cbSTiezhu Yang	help
2900be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2901be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2902be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2903be8fa1cbSTiezhu Yang	  BIOS code.
2904be8fa1cbSTiezhu Yang
29051da177e4SLinus Torvaldsconfig SMP
29061da177e4SLinus Torvalds	bool "Multi-Processing support"
2907e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2908e73ea273SRalf Baechle	help
29091da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
29104a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
29114a474157SRobert Graffham	  than one CPU, say Y.
29121da177e4SLinus Torvalds
29134a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
29141da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
29151da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
29164a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
29171da177e4SLinus Torvalds	  will run faster if you say N here.
29181da177e4SLinus Torvalds
29191da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
29201da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
29211da177e4SLinus Torvalds
292203502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2923ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
29241da177e4SLinus Torvalds
29251da177e4SLinus Torvalds	  If you don't know what to do here, say N.
29261da177e4SLinus Torvalds
29277840d618SMatt Redfearnconfig HOTPLUG_CPU
29287840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
29297840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
29307840d618SMatt Redfearn	help
29317840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
29327840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
29337840d618SMatt Redfearn	  (Note: power management support will enable this option
29347840d618SMatt Redfearn	    automatically on SMP systems. )
29357840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
29367840d618SMatt Redfearn
293787353d8aSRalf Baechleconfig SMP_UP
293887353d8aSRalf Baechle	bool
293987353d8aSRalf Baechle
29404a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
29414a16ff4cSRalf Baechle	bool
29424a16ff4cSRalf Baechle
29430ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
29440ee958e1SPaul Burton	bool
29450ee958e1SPaul Burton
2946e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2947e73ea273SRalf Baechle	bool
2948e73ea273SRalf Baechle
2949130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2950130e2fb7SRalf Baechle	bool
2951130e2fb7SRalf Baechle
2952130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2953130e2fb7SRalf Baechle	bool
2954130e2fb7SRalf Baechle
2955130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2956130e2fb7SRalf Baechle	bool
2957130e2fb7SRalf Baechle
2958130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2959130e2fb7SRalf Baechle	bool
2960130e2fb7SRalf Baechle
2961130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2962130e2fb7SRalf Baechle	bool
2963130e2fb7SRalf Baechle
29641da177e4SLinus Torvaldsconfig NR_CPUS
2965a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2966a91796a9SJayachandran C	range 2 256
29671da177e4SLinus Torvalds	depends on SMP
2968130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2969130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2970130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2971130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2972130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
29731da177e4SLinus Torvalds	help
29741da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
29751da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
29761da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
297772ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
297872ede9b1SAtsushi Nemoto	  and 2 for all others.
29791da177e4SLinus Torvalds
29801da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
298172ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
298272ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
298372ede9b1SAtsushi Nemoto	  power of two.
29841da177e4SLinus Torvalds
2985399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2986399aaa25SAl Cooper	bool
2987399aaa25SAl Cooper
29887820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
29897820b84bSDavid Daney	bool
29907820b84bSDavid Daney
29917820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
29927820b84bSDavid Daney	int
29937820b84bSDavid Daney	depends on SMP
29947820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
29957820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
29967820b84bSDavid Daney
29971723b4a3SAtsushi Nemoto#
29981723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
29991723b4a3SAtsushi Nemoto#
30001723b4a3SAtsushi Nemoto
30011723b4a3SAtsushi Nemotochoice
30021723b4a3SAtsushi Nemoto	prompt "Timer frequency"
30031723b4a3SAtsushi Nemoto	default HZ_250
30041723b4a3SAtsushi Nemoto	help
30051723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
30061723b4a3SAtsushi Nemoto
300767596573SPaul Burton	config HZ_24
300867596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
300967596573SPaul Burton
30101723b4a3SAtsushi Nemoto	config HZ_48
30110f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
30121723b4a3SAtsushi Nemoto
30131723b4a3SAtsushi Nemoto	config HZ_100
30141723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
30151723b4a3SAtsushi Nemoto
30161723b4a3SAtsushi Nemoto	config HZ_128
30171723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
30181723b4a3SAtsushi Nemoto
30191723b4a3SAtsushi Nemoto	config HZ_250
30201723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
30211723b4a3SAtsushi Nemoto
30221723b4a3SAtsushi Nemoto	config HZ_256
30231723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
30241723b4a3SAtsushi Nemoto
30251723b4a3SAtsushi Nemoto	config HZ_1000
30261723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
30271723b4a3SAtsushi Nemoto
30281723b4a3SAtsushi Nemoto	config HZ_1024
30291723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
30301723b4a3SAtsushi Nemoto
30311723b4a3SAtsushi Nemotoendchoice
30321723b4a3SAtsushi Nemoto
303367596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
303467596573SPaul Burton	bool
303567596573SPaul Burton
30361723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
30371723b4a3SAtsushi Nemoto	bool
30381723b4a3SAtsushi Nemoto
30391723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
30401723b4a3SAtsushi Nemoto	bool
30411723b4a3SAtsushi Nemoto
30421723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
30431723b4a3SAtsushi Nemoto	bool
30441723b4a3SAtsushi Nemoto
30451723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
30461723b4a3SAtsushi Nemoto	bool
30471723b4a3SAtsushi Nemoto
30481723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
30491723b4a3SAtsushi Nemoto	bool
30501723b4a3SAtsushi Nemoto
30511723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
30521723b4a3SAtsushi Nemoto	bool
30531723b4a3SAtsushi Nemoto
30541723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
30551723b4a3SAtsushi Nemoto	bool
30561723b4a3SAtsushi Nemoto
30571723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
30581723b4a3SAtsushi Nemoto	bool
305967596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
306067596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
306167596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
306267596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
306367596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
306467596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
306567596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
30661723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
30671723b4a3SAtsushi Nemoto
30681723b4a3SAtsushi Nemotoconfig HZ
30691723b4a3SAtsushi Nemoto	int
307067596573SPaul Burton	default 24 if HZ_24
30711723b4a3SAtsushi Nemoto	default 48 if HZ_48
30721723b4a3SAtsushi Nemoto	default 100 if HZ_100
30731723b4a3SAtsushi Nemoto	default 128 if HZ_128
30741723b4a3SAtsushi Nemoto	default 250 if HZ_250
30751723b4a3SAtsushi Nemoto	default 256 if HZ_256
30761723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
30771723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
30781723b4a3SAtsushi Nemoto
307996685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
308096685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
308196685b17SDeng-Cheng Zhu
3082ea6e942bSAtsushi Nemotoconfig KEXEC
30837d60717eSKees Cook	bool "Kexec system call"
30842965faa5SDave Young	select KEXEC_CORE
3085ea6e942bSAtsushi Nemoto	help
3086ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
3087ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
30883dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
3089ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
3090ea6e942bSAtsushi Nemoto
309101dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
3092ea6e942bSAtsushi Nemoto
3093ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
3094ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
3095bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
3096bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
3097bf220695SGeert Uytterhoeven	  made.
3098ea6e942bSAtsushi Nemoto
30997aa1c8f4SRalf Baechleconfig CRASH_DUMP
31007aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
31017aa1c8f4SRalf Baechle	help
31027aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
31037aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
31047aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
31057aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
31067aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
31077aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
31087aa1c8f4SRalf Baechle	  PHYSICAL_START.
31097aa1c8f4SRalf Baechle
31107aa1c8f4SRalf Baechleconfig PHYSICAL_START
31117aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
31128bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
31137aa1c8f4SRalf Baechle	depends on CRASH_DUMP
31147aa1c8f4SRalf Baechle	help
31157aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
31167aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
31177aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
31187aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
31197aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
31207aa1c8f4SRalf Baechle
3121597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
3122b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3123597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
3124597ce172SPaul Burton	help
3125597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
3126597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
3127597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3128597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
3129597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
3130597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
3131597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
3132597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
3133597ce172SPaul Burton	  saying N here.
3134597ce172SPaul Burton
313506e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
313606e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
313718ff14c8SColin Ian King	  worked on. In order to avoid userland becoming dependent upon current
313806e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
313906e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
314006e2e882SPaul Burton	  said details.
314106e2e882SPaul Burton
314206e2e882SPaul Burton	  If unsure, say N.
3143597ce172SPaul Burton
3144f2ffa5abSDezhong Diaoconfig USE_OF
31450b3e06fdSJonas Gorski	bool
3146f2ffa5abSDezhong Diao	select OF
3147e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
3148abd2363fSGrant Likely	select IRQ_DOMAIN
3149f2ffa5abSDezhong Diao
31502fe8ea39SDengcheng Zhuconfig UHI_BOOT
31512fe8ea39SDengcheng Zhu	bool
31522fe8ea39SDengcheng Zhu
31537fafb068SAndrew Brestickerconfig BUILTIN_DTB
31547fafb068SAndrew Bresticker	bool
31557fafb068SAndrew Bresticker
31561da8f179SJonas Gorskichoice
31575b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
31581da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
31591da8f179SJonas Gorski
31601da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
31611da8f179SJonas Gorski		bool "None"
31621da8f179SJonas Gorski		help
31631da8f179SJonas Gorski		  Do not enable appended dtb support.
31641da8f179SJonas Gorski
316587db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
316687db537dSAaro Koskinen		bool "vmlinux"
316787db537dSAaro Koskinen		help
316887db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
316987db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
317087db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
317187db537dSAaro Koskinen		  objcopy:
317287db537dSAaro Koskinen
317387db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
317487db537dSAaro Koskinen
317518ff14c8SColin Ian King		  This is meant as a backward compatibility convenience for those
317687db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
317787db537dSAaro Koskinen		  the documented boot protocol using a device tree.
317887db537dSAaro Koskinen
31791da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3180b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
31811da8f179SJonas Gorski		help
31821da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3183b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
31841da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
31851da8f179SJonas Gorski
31861da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
31871da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
31881da8f179SJonas Gorski		  the documented boot protocol using a device tree.
31891da8f179SJonas Gorski
31901da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
31911da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
31921da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
31931da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
31941da8f179SJonas Gorski		  if you don't intend to always append a DTB.
31951da8f179SJonas Gorskiendchoice
31961da8f179SJonas Gorski
31972024972eSJonas Gorskichoice
31982024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
31992bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
320087fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
32012bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
32022024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
32032024972eSJonas Gorski
32042024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
32052024972eSJonas Gorski		depends on USE_OF
32062024972eSJonas Gorski		bool "Dtb kernel arguments if available"
32072024972eSJonas Gorski
32082024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
32092024972eSJonas Gorski		depends on USE_OF
32102024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
32112024972eSJonas Gorski
32122024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
32132024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3214ed47e153SRabin Vincent
3215ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3216ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3217ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
32182024972eSJonas Gorskiendchoice
32192024972eSJonas Gorski
32205e83d430SRalf Baechleendmenu
32215e83d430SRalf Baechle
32221df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
32231df0f0ffSAtsushi Nemoto	bool
32241df0f0ffSAtsushi Nemoto	default y
32251df0f0ffSAtsushi Nemoto
32261df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
32271df0f0ffSAtsushi Nemoto	bool
32281df0f0ffSAtsushi Nemoto	default y
32291df0f0ffSAtsushi Nemoto
3230a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3231a728ab52SKirill A. Shutemov	int
32323377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3233a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3234a728ab52SKirill A. Shutemov	default 2
3235a728ab52SKirill A. Shutemov
32366c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
32376c359eb1SPaul Burton	bool
32386c359eb1SPaul Burton
32391da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
32401da177e4SLinus Torvalds
3241c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
32422eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3243c5611df9SPaul Burton	bool
3244c5611df9SPaul Burton
3245c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3246c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3247c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
32482eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
32491da177e4SLinus Torvalds
32501da177e4SLinus Torvalds#
32511da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
32521da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
32531da177e4SLinus Torvalds# users to choose the right thing ...
32541da177e4SLinus Torvalds#
32551da177e4SLinus Torvaldsconfig ISA
32561da177e4SLinus Torvalds	bool
32571da177e4SLinus Torvalds
32581da177e4SLinus Torvaldsconfig TC
32591da177e4SLinus Torvalds	bool "TURBOchannel support"
32601da177e4SLinus Torvalds	depends on MACH_DECSTATION
32611da177e4SLinus Torvalds	help
326250a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
326350a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
326450a23e6eSJustin P. Mattock	  at:
326550a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
326650a23e6eSJustin P. Mattock	  and:
326750a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
326850a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
326950a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
32701da177e4SLinus Torvalds
32711da177e4SLinus Torvaldsconfig MMU
32721da177e4SLinus Torvalds	bool
32731da177e4SLinus Torvalds	default y
32741da177e4SLinus Torvalds
3275109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3276109c32ffSMatt Redfearn	default 12 if 64BIT
3277109c32ffSMatt Redfearn	default 8
3278109c32ffSMatt Redfearn
3279109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3280109c32ffSMatt Redfearn	default 18 if 64BIT
3281109c32ffSMatt Redfearn	default 15
3282109c32ffSMatt Redfearn
3283109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3284109c32ffSMatt Redfearn	default 8
3285109c32ffSMatt Redfearn
3286109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3287109c32ffSMatt Redfearn	default 15
3288109c32ffSMatt Redfearn
3289d865bea4SRalf Baechleconfig I8253
3290d865bea4SRalf Baechle	bool
3291798778b8SRussell King	select CLKSRC_I8253
32922d02612fSThomas Gleixner	select CLKEVT_I8253
32939726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3294d865bea4SRalf Baechle
3295e05eb3f8SRalf Baechleconfig ZONE_DMA
3296e05eb3f8SRalf Baechle	bool
3297e05eb3f8SRalf Baechle
3298cce335aeSRalf Baechleconfig ZONE_DMA32
3299cce335aeSRalf Baechle	bool
3300cce335aeSRalf Baechle
33011da177e4SLinus Torvaldsendmenu
33021da177e4SLinus Torvalds
33031da177e4SLinus Torvaldsconfig TRAD_SIGNALS
33041da177e4SLinus Torvalds	bool
33051da177e4SLinus Torvalds
33061da177e4SLinus Torvaldsconfig MIPS32_COMPAT
330778aaf956SRalf Baechle	bool
33081da177e4SLinus Torvalds
33091da177e4SLinus Torvaldsconfig COMPAT
33101da177e4SLinus Torvalds	bool
33111da177e4SLinus Torvalds
331205e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
331305e43966SAtsushi Nemoto	bool
331405e43966SAtsushi Nemoto
33151da177e4SLinus Torvaldsconfig MIPS32_O32
33161da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
331778aaf956SRalf Baechle	depends on 64BIT
331878aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
331978aaf956SRalf Baechle	select COMPAT
332078aaf956SRalf Baechle	select MIPS32_COMPAT
332178aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
33221da177e4SLinus Torvalds	help
33231da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
33241da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
33251da177e4SLinus Torvalds	  existing binaries are in this format.
33261da177e4SLinus Torvalds
33271da177e4SLinus Torvalds	  If unsure, say Y.
33281da177e4SLinus Torvalds
33291da177e4SLinus Torvaldsconfig MIPS32_N32
33301da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3331c22eacfeSRalf Baechle	depends on 64BIT
33325a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
333378aaf956SRalf Baechle	select COMPAT
333478aaf956SRalf Baechle	select MIPS32_COMPAT
333578aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
33361da177e4SLinus Torvalds	help
33371da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
33381da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
33391da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
33401da177e4SLinus Torvalds	  cases.
33411da177e4SLinus Torvalds
33421da177e4SLinus Torvalds	  If unsure, say N.
33431da177e4SLinus Torvalds
33441da177e4SLinus Torvaldsconfig BINFMT_ELF32
33451da177e4SLinus Torvalds	bool
33461da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3347f43edca7SRalf Baechle	select ELFCORE
33481da177e4SLinus Torvalds
33492116245eSRalf Baechlemenu "Power management options"
3350952fa954SRodolfo Giometti
3351363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3352363c55caSWu Zhangjin	def_bool y
33533f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3354363c55caSWu Zhangjin
3355f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3356f4cb5700SJohannes Berg	def_bool y
33573f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3358f4cb5700SJohannes Berg
33592116245eSRalf Baechlesource "kernel/power/Kconfig"
3360952fa954SRodolfo Giometti
33611da177e4SLinus Torvaldsendmenu
33621da177e4SLinus Torvalds
33637a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
33647a998935SViresh Kumar	bool
33657a998935SViresh Kumar
33667a998935SViresh Kumarmenu "CPU Power Management"
3367c095ebafSPaul Burton
3368c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
33697a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
33707a998935SViresh Kumarendif
33719726b43aSWu Zhangjin
3372c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3373c095ebafSPaul Burton
3374c095ebafSPaul Burtonendmenu
3375c095ebafSPaul Burton
337698cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
337798cdee0eSRalf Baechle
33782235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3379e91946d6SNathan Chancellor
3380e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3381