xref: /linux/arch/mips/Kconfig (revision 39c1485c8baa47aa20caefc1ec0a3410fbad6c81)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
734c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
834c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
934c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
1012597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
111e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
1212597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
131ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1412597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1525da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
160b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
179035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
1812597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
1910916706SShile Zhang	select BUILDTIME_TABLE_SORT
2012597988SMatt Redfearn	select CLONE_BACKWARDS
2157eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
2212597988SMatt Redfearn	select CPU_PM if CPU_IDLE
2312597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2412597988SMatt Redfearn	select GENERIC_CLOCKEVENTS
2512597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2612597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
2724640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
28b962aeb0SPaul Burton	select GENERIC_IOMAP
2912597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3012597988SMatt Redfearn	select GENERIC_IRQ_SHOW
316630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
32740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
33740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
34740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
35740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
36740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
3712597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
3812597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
3912597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
40446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
4112597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
42906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
4312597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
4488547001SJason Wessel	select HAVE_ARCH_KGDB
45109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
46109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
47490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
48c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
4945e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
502ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
5136366e36SPaul Burton	select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
5212597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
53490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
5412597988SMatt Redfearn	select HAVE_COPY_THREAD_TLS
5564575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
5612597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
5712597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
5812597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
5912597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
6034c01e41SAlexander Lobakin	select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
6112597988SMatt Redfearn	select HAVE_EXIT_THREAD
6267a929e0SChristoph Hellwig	select HAVE_FAST_GUP
6312597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
6429c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
6512597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
6634c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
6734c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
6812597988SMatt Redfearn	select HAVE_IDE
69b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
7012597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7112597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
72c1bf207dSDavid Daney	select HAVE_KPROBES
73c1bf207dSDavid Daney	select HAVE_KRETPROBES
74c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
75786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
7642a0bb3fSPetr Mladek	select HAVE_NMI
7712597988SMatt Redfearn	select HAVE_OPROFILE
7812597988SMatt Redfearn	select HAVE_PERF_EVENTS
7908bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
809ea141adSPaul Burton	select HAVE_RSEQ
8116c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
82d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
8312597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
84a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
8512597988SMatt Redfearn	select IRQ_FORCED_THREADING
866630a8e5SChristoph Hellwig	select ISA if EISA
8712597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
8834c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
8912597988SMatt Redfearn	select PERF_USE_VMALLOC
9005a0a344SArnd Bergmann	select RTC_LIB
9112597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
9212597988SMatt Redfearn	select VIRT_TO_BUS
931da177e4SLinus Torvalds
94d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
95d3991572SChristoph Hellwig	bool
96d3991572SChristoph Hellwig
971da177e4SLinus Torvaldsmenu "Machine selection"
981da177e4SLinus Torvalds
995e83d430SRalf Baechlechoice
1005e83d430SRalf Baechle	prompt "System type"
101d41e6858SMatt Redfearn	default MIPS_GENERIC
1021da177e4SLinus Torvalds
103eed0eabdSPaul Burtonconfig MIPS_GENERIC
104eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
105eed0eabdSPaul Burton	select BOOT_RAW
106eed0eabdSPaul Burton	select BUILTIN_DTB
107eed0eabdSPaul Burton	select CEVT_R4K
108eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
109eed0eabdSPaul Burton	select COMMON_CLK
110eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
11134c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
112eed0eabdSPaul Burton	select CSRC_R4K
113eed0eabdSPaul Burton	select DMA_PERDEV_COHERENT
114eb01d42aSChristoph Hellwig	select HAVE_PCI
115eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1160211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
117eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
118eed0eabdSPaul Burton	select MIPS_GIC
119eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
120eed0eabdSPaul Burton	select NO_EXCEPT_FILL
121eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
122eed0eabdSPaul Burton	select SMP_UP if SMP
123a3078e59SMatt Redfearn	select SWAP_IO_SPACE
124eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
125eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
126eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
127eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
128eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
129eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
130eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
131eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
132eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
133eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
134eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
135eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
136eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
13734c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
138eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
139eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
140eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
14134c01e41SAlexander Lobakin	select UHI_BOOT
1422e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1432e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1442e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1452e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1462e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1472e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
148eed0eabdSPaul Burton	select USE_OF
149eed0eabdSPaul Burton	help
150eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
151eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
152eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
153eed0eabdSPaul Burton	  Interface) specification.
154eed0eabdSPaul Burton
15542a4f17dSManuel Laussconfig MIPS_ALCHEMY
156c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
157d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
158f772cdb2SRalf Baechle	select CEVT_R4K
159d7ea335cSSteven J. Hill	select CSRC_R4K
16067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
16188e9a93cSManuel Lauss	select DMA_MAYBE_COHERENT	# Au1000,1500,1100 aren't, rest is
162d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
16342a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
16442a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
16542a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
166d30a2b47SLinus Walleij	select GPIOLIB
1671b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
16847440229SManuel Lauss	select COMMON_CLK
1691da177e4SLinus Torvalds
1707ca5dc14SFlorian Fainelliconfig AR7
1717ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1727ca5dc14SFlorian Fainelli	select BOOT_ELF32
1737ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
1747ca5dc14SFlorian Fainelli	select CEVT_R4K
1757ca5dc14SFlorian Fainelli	select CSRC_R4K
17667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1777ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
1787ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
1797ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
1807ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
1817ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
1827ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
183377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
1841b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
185d30a2b47SLinus Walleij	select GPIOLIB
1867ca5dc14SFlorian Fainelli	select VLYNQ
187bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
1887ca5dc14SFlorian Fainelli	help
1897ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
1907ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
1917ca5dc14SFlorian Fainelli
19243cc739fSSergey Ryazanovconfig ATH25
19343cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
19443cc739fSSergey Ryazanov	select CEVT_R4K
19543cc739fSSergey Ryazanov	select CSRC_R4K
19643cc739fSSergey Ryazanov	select DMA_NONCOHERENT
19767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1981753e74eSSergey Ryazanov	select IRQ_DOMAIN
19943cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
20043cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
20143cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2028aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
20343cc739fSSergey Ryazanov	help
20443cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
20543cc739fSSergey Ryazanov
206d4a67d9dSGabor Juhosconfig ATH79
207d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
208ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
209d4a67d9dSGabor Juhos	select BOOT_RAW
210d4a67d9dSGabor Juhos	select CEVT_R4K
211d4a67d9dSGabor Juhos	select CSRC_R4K
212d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
213d30a2b47SLinus Walleij	select GPIOLIB
214a08227a2SJohn Crispin	select PINCTRL
215411520afSAlban Bedel	select COMMON_CLK
21667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
217d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
218d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
219d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
220d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
221377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
222b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
22303c8c407SAlban Bedel	select USE_OF
22453d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
225d4a67d9dSGabor Juhos	help
226d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
227d4a67d9dSGabor Juhos
2285f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2295f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
230d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
231d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
232d666cd02SKevin Cernekee	select BOOT_RAW
233d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
234d666cd02SKevin Cernekee	select USE_OF
235d666cd02SKevin Cernekee	select CEVT_R4K
236d666cd02SKevin Cernekee	select CSRC_R4K
237d666cd02SKevin Cernekee	select SYNC_R4K
238d666cd02SKevin Cernekee	select COMMON_CLK
239c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
24060b858f2SKevin Cernekee	select BCM7038_L1_IRQ
24160b858f2SKevin Cernekee	select BCM7120_L2_IRQ
24260b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
24367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
24460b858f2SKevin Cernekee	select DMA_NONCOHERENT
245d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
24660b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
247d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
248d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
24960b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
25060b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
25160b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
252d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
253d666cd02SKevin Cernekee	select SWAP_IO_SPACE
25460b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
25560b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
25660b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
25760b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2584dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
259d666cd02SKevin Cernekee	help
2605f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2615f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2625f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2635f2d4459SKevin Cernekee	  must be set appropriately for your board.
264d666cd02SKevin Cernekee
2651c0c13ebSAurelien Jarnoconfig BCM47XX
266c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
267fe08f8c2SHauke Mehrtens	select BOOT_RAW
26842f77542SRalf Baechle	select CEVT_R4K
269940f6b48SRalf Baechle	select CSRC_R4K
2701c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
271eb01d42aSChristoph Hellwig	select HAVE_PCI
27267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
273314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
274dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
2751c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
2761c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
277377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2786507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
27925e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
280e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
281c949c0bcSRafał Miłecki	select GPIOLIB
282c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
283f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
2842ab71a02SRafał Miłecki	select BCM47XX_SPROM
285dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
2861c0c13ebSAurelien Jarno	help
2871c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
2881c0c13ebSAurelien Jarno
289e7300d04SMaxime Bizonconfig BCM63XX
290e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
291ae8de61cSFlorian Fainelli	select BOOT_RAW
292e7300d04SMaxime Bizon	select CEVT_R4K
293e7300d04SMaxime Bizon	select CSRC_R4K
294fc264022SJonas Gorski	select SYNC_R4K
295e7300d04SMaxime Bizon	select DMA_NONCOHERENT
29667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
297e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
298e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
299e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
300e7300d04SMaxime Bizon	select SWAP_IO_SPACE
301d30a2b47SLinus Walleij	select GPIOLIB
302af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
303c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
304bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
305e7300d04SMaxime Bizon	help
306e7300d04SMaxime Bizon	  Support for BCM63XX based boards
307e7300d04SMaxime Bizon
3081da177e4SLinus Torvaldsconfig MIPS_COBALT
3093fa986faSMartin Michlmayr	bool "Cobalt Server"
31042f77542SRalf Baechle	select CEVT_R4K
311940f6b48SRalf Baechle	select CSRC_R4K
3121097c6acSYoichi Yuasa	select CEVT_GT641XX
3131da177e4SLinus Torvalds	select DMA_NONCOHERENT
314eb01d42aSChristoph Hellwig	select FORCE_PCI
315d865bea4SRalf Baechle	select I8253
3161da177e4SLinus Torvalds	select I8259
31767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
318d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
319252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3207cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3210a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
322ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3230e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3245e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
325e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3261da177e4SLinus Torvalds
3271da177e4SLinus Torvaldsconfig MACH_DECSTATION
3283fa986faSMartin Michlmayr	bool "DECstations"
3291da177e4SLinus Torvalds	select BOOT_ELF32
3306457d9fcSYoichi Yuasa	select CEVT_DS1287
33181d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3324247417dSYoichi Yuasa	select CSRC_IOASIC
33381d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
33420d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
33520d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
33620d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3371da177e4SLinus Torvalds	select DMA_NONCOHERENT
338ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
33967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3407cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3417cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
342ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3437d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3445e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3451723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3461723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3471723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
348930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3495e83d430SRalf Baechle	help
3501da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3511da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3521da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3531da177e4SLinus Torvalds
3541da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3551da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3561da177e4SLinus Torvalds
3571da177e4SLinus Torvalds		DECstation 5000/50
3581da177e4SLinus Torvalds		DECstation 5000/150
3591da177e4SLinus Torvalds		DECstation 5000/260
3601da177e4SLinus Torvalds		DECsystem 5900/260
3611da177e4SLinus Torvalds
3621da177e4SLinus Torvalds	  otherwise choose R3000.
3631da177e4SLinus Torvalds
3645e83d430SRalf Baechleconfig MACH_JAZZ
3653fa986faSMartin Michlmayr	bool "Jazz family of machines"
36639b2d756SThomas Bogendoerfer	select ARC_MEMORY
36739b2d756SThomas Bogendoerfer	select ARC_PROMLIB
368a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
3697a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
3700e2794b0SRalf Baechle	select FW_ARC
3710e2794b0SRalf Baechle	select FW_ARC32
3725e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
37342f77542SRalf Baechle	select CEVT_R4K
374940f6b48SRalf Baechle	select CSRC_R4K
375e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
3765e83d430SRalf Baechle	select GENERIC_ISA_DMA
3778a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
37867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
379d865bea4SRalf Baechle	select I8253
3805e83d430SRalf Baechle	select I8259
3815e83d430SRalf Baechle	select ISA
3827cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
3835e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
3847d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3851723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
3861da177e4SLinus Torvalds	help
3875e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
3885e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
389692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
3905e83d430SRalf Baechle	  Olivetti M700-10 workstations.
3915e83d430SRalf Baechle
392de361e8bSPaul Burtonconfig MACH_INGENIC
393de361e8bSPaul Burton	bool "Ingenic SoC based machines"
3945ebabe59SLars-Peter Clausen	select SYS_SUPPORTS_32BIT_KERNEL
3955ebabe59SLars-Peter Clausen	select SYS_SUPPORTS_LITTLE_ENDIAN
396f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
397b35d2653SDaniel Silsby	select CPU_SUPPORTS_HUGEPAGES
3985ebabe59SLars-Peter Clausen	select DMA_NONCOHERENT
39967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
40037b4c3caSPaul Cercueil	select PINCTRL
401d30a2b47SLinus Walleij	select GPIOLIB
402ff1930c6SPaul Burton	select COMMON_CLK
40383bc7692SLars-Peter Clausen	select GENERIC_IRQ_CHIP
40415205fc0SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
405ffb1843dSPaul Burton	select USE_OF
4065ebabe59SLars-Peter Clausen
407171bb2f1SJohn Crispinconfig LANTIQ
408171bb2f1SJohn Crispin	bool "Lantiq based platforms"
409171bb2f1SJohn Crispin	select DMA_NONCOHERENT
41067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
411171bb2f1SJohn Crispin	select CEVT_R4K
412171bb2f1SJohn Crispin	select CSRC_R4K
413171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
414171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
415171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
416171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
417377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
418171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
419f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
420171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
421d30a2b47SLinus Walleij	select GPIOLIB
422171bb2f1SJohn Crispin	select SWAP_IO_SPACE
423171bb2f1SJohn Crispin	select BOOT_RAW
424287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
425bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
426a0392222SJohn Crispin	select USE_OF
4273f8c50c9SJohn Crispin	select PINCTRL
4283f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
429c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
430c530781cSJohn Crispin	select RESET_CONTROLLER
431171bb2f1SJohn Crispin
43230ad29bbSHuacai Chenconfig MACH_LOONGSON32
433caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
434c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
435ade299d8SYoichi Yuasa	help
43630ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
43785749d24SWu Zhangjin
43830ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
43930ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
44030ad29bbSHuacai Chen	  Sciences (CAS).
441ade299d8SYoichi Yuasa
44271e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
44371e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
444ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
445ca585cf9SKelvin Cheung	help
44671e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
447ca585cf9SKelvin Cheung
44871e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
449caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4506fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4516fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4526fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4536fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4546fbde6b4SJiaxun Yang	select BOOT_ELF32
4556fbde6b4SJiaxun Yang	select BOARD_SCACHE
4566fbde6b4SJiaxun Yang	select CSRC_R4K
4576fbde6b4SJiaxun Yang	select CEVT_R4K
4586fbde6b4SJiaxun Yang	select CPU_HAS_WB
4596fbde6b4SJiaxun Yang	select FORCE_PCI
4606fbde6b4SJiaxun Yang	select ISA
4616fbde6b4SJiaxun Yang	select I8259
4626fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4637d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4645125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4656fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
4666423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
4676fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
4686fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
4696fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
4706fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
4716fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
4726fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
4736fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
4746fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
47571e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
4766fbde6b4SJiaxun Yang	select ZONE_DMA32
4776fbde6b4SJiaxun Yang	select NUMA
47887fcfa7bSJiaxun Yang	select COMMON_CLK
47987fcfa7bSJiaxun Yang	select USE_OF
48087fcfa7bSJiaxun Yang	select BUILTIN_DTB
481*39c1485cSHuacai Chen	select PCI_HOST_GENERIC
48271e2f4ddSJiaxun Yang	help
483caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
484caed1d1bSHuacai Chen
485caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
486caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
487caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
488caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
489ca585cf9SKelvin Cheung
4906a438309SAndrew Brestickerconfig MACH_PISTACHIO
4916a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
4926a438309SAndrew Bresticker	select BOOT_ELF32
4936a438309SAndrew Bresticker	select BOOT_RAW
4946a438309SAndrew Bresticker	select CEVT_R4K
4956a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
4966a438309SAndrew Bresticker	select COMMON_CLK
4976a438309SAndrew Bresticker	select CSRC_R4K
498645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
499d30a2b47SLinus Walleij	select GPIOLIB
50067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5016a438309SAndrew Bresticker	select MFD_SYSCON
5026a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
5036a438309SAndrew Bresticker	select MIPS_GIC
5046a438309SAndrew Bresticker	select PINCTRL
5056a438309SAndrew Bresticker	select REGULATOR
5066a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
5076a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
5086a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
5096a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
5106a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
51141cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
5126a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
513018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
514018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
5156a438309SAndrew Bresticker	select USE_OF
5166a438309SAndrew Bresticker	help
5176a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
5186a438309SAndrew Bresticker
5191da177e4SLinus Torvaldsconfig MIPS_MALTA
5203fa986faSMartin Michlmayr	bool "MIPS Malta board"
52161ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
522a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5237a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5241da177e4SLinus Torvalds	select BOOT_ELF32
525fa71c960SRalf Baechle	select BOOT_RAW
526e8823d26SPaul Burton	select BUILTIN_DTB
52742f77542SRalf Baechle	select CEVT_R4K
528fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
52942b002abSGuenter Roeck	select COMMON_CLK
53047bf2b03SMaksym Kokhan	select CSRC_R4K
531885014bcSFelix Fietkau	select DMA_MAYBE_COHERENT
5321da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5338a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
534eb01d42aSChristoph Hellwig	select HAVE_PCI
535d865bea4SRalf Baechle	select I8253
5361da177e4SLinus Torvalds	select I8259
53747bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5385e83d430SRalf Baechle	select MIPS_BONITO64
5399318c51aSChris Dearman	select MIPS_CPU_SCACHE
54047bf2b03SMaksym Kokhan	select MIPS_GIC
541a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5425e83d430SRalf Baechle	select MIPS_MSC
54347bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
544ecafe3e9SPaul Burton	select SMP_UP if SMP
5451da177e4SLinus Torvalds	select SWAP_IO_SPACE
5467cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5477cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
548bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
549c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
550575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5517cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5525d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
553575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5547cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5557cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
556ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
557ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5585e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
559c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5605e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
561424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
56247bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5630365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
564e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
565f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
56647bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5679693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
568f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5691b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
570e8823d26SPaul Burton	select USE_OF
571abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5721da177e4SLinus Torvalds	help
573f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5741da177e4SLinus Torvalds	  board.
5751da177e4SLinus Torvalds
5762572f00dSJoshua Hendersonconfig MACH_PIC32
5772572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5782572f00dSJoshua Henderson	help
5792572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5802572f00dSJoshua Henderson
5812572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
5822572f00dSJoshua Henderson	  microcontrollers.
5832572f00dSJoshua Henderson
5845e83d430SRalf Baechleconfig MACH_VR41XX
58574142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
58642f77542SRalf Baechle	select CEVT_R4K
587940f6b48SRalf Baechle	select CSRC_R4K
5887cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
589377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
590d30a2b47SLinus Walleij	select GPIOLIB
5915e83d430SRalf Baechle
592edb6310aSDaniel Lairdconfig NXP_STB220
593edb6310aSDaniel Laird	bool "NXP STB220 board"
594edb6310aSDaniel Laird	select SOC_PNX833X
595edb6310aSDaniel Laird	help
596edb6310aSDaniel Laird	  Support for NXP Semiconductors STB220 Development Board.
597edb6310aSDaniel Laird
598edb6310aSDaniel Lairdconfig NXP_STB225
599edb6310aSDaniel Laird	bool "NXP 225 board"
600edb6310aSDaniel Laird	select SOC_PNX833X
601edb6310aSDaniel Laird	select SOC_PNX8335
602edb6310aSDaniel Laird	help
603edb6310aSDaniel Laird	  Support for NXP Semiconductors STB225 Development Board.
604edb6310aSDaniel Laird
605ae2b5bb6SJohn Crispinconfig RALINK
606ae2b5bb6SJohn Crispin	bool "Ralink based machines"
607ae2b5bb6SJohn Crispin	select CEVT_R4K
608ae2b5bb6SJohn Crispin	select CSRC_R4K
609ae2b5bb6SJohn Crispin	select BOOT_RAW
610ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
61167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
612ae2b5bb6SJohn Crispin	select USE_OF
613ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
614ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
615ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
616ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
617377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
618ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
619ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6202a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6212a153f1cSJohn Crispin	select RESET_CONTROLLER
622ae2b5bb6SJohn Crispin
6231da177e4SLinus Torvaldsconfig SGI_IP22
6243fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
625c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
62639b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6270e2794b0SRalf Baechle	select FW_ARC
6280e2794b0SRalf Baechle	select FW_ARC32
6297a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6301da177e4SLinus Torvalds	select BOOT_ELF32
63142f77542SRalf Baechle	select CEVT_R4K
632940f6b48SRalf Baechle	select CSRC_R4K
633e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6341da177e4SLinus Torvalds	select DMA_NONCOHERENT
6356630a8e5SChristoph Hellwig	select HAVE_EISA
636d865bea4SRalf Baechle	select I8253
63768de4803SThomas Bogendoerfer	select I8259
6381da177e4SLinus Torvalds	select IP22_CPU_SCACHE
63967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
640aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
641e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
642e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
64336e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
644e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
645e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
646e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6471da177e4SLinus Torvalds	select SWAP_IO_SPACE
6487cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6497cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
650c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
651ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
652ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6535e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
654930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6551da177e4SLinus Torvalds	help
6561da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6571da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6581da177e4SLinus Torvalds	  that runs on these, say Y here.
6591da177e4SLinus Torvalds
6601da177e4SLinus Torvaldsconfig SGI_IP27
6613fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
66254aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
663397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
6640e2794b0SRalf Baechle	select FW_ARC
6650e2794b0SRalf Baechle	select FW_ARC64
666e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
6675e83d430SRalf Baechle	select BOOT_ELF64
668e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
66936a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
670eb01d42aSChristoph Hellwig	select HAVE_PCI
67169a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
672e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
673130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
674a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
675a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
6767cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
677ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6785e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
679d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
6801a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
681930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6821da177e4SLinus Torvalds	help
6831da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
6841da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
6851da177e4SLinus Torvalds	  here.
6861da177e4SLinus Torvalds
687e2defae5SThomas Bogendoerferconfig SGI_IP28
6887d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
689c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
69039b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6910e2794b0SRalf Baechle	select FW_ARC
6920e2794b0SRalf Baechle	select FW_ARC64
6937a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
694e2defae5SThomas Bogendoerfer	select BOOT_ELF64
695e2defae5SThomas Bogendoerfer	select CEVT_R4K
696e2defae5SThomas Bogendoerfer	select CSRC_R4K
697e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
698e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
699e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
70067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7016630a8e5SChristoph Hellwig	select HAVE_EISA
702e2defae5SThomas Bogendoerfer	select I8253
703e2defae5SThomas Bogendoerfer	select I8259
704e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
705e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7065b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
707e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
708e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
709e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
710e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
711e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
712c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
713e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
714e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
715dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
716e2defae5SThomas Bogendoerfer	help
717e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
718e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
719e2defae5SThomas Bogendoerfer
7207505576dSThomas Bogendoerferconfig SGI_IP30
7217505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7227505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7237505576dSThomas Bogendoerfer	select FW_ARC
7247505576dSThomas Bogendoerfer	select FW_ARC64
7257505576dSThomas Bogendoerfer	select BOOT_ELF64
7267505576dSThomas Bogendoerfer	select CEVT_R4K
7277505576dSThomas Bogendoerfer	select CSRC_R4K
7287505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7297505576dSThomas Bogendoerfer	select ZONE_DMA32
7307505576dSThomas Bogendoerfer	select HAVE_PCI
7317505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7327505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7337505576dSThomas Bogendoerfer	select NR_CPUS_DEFAULT_2
7347505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7357505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7367505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7377505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7387505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7397505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7407505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
7417505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
7427505576dSThomas Bogendoerfer	select ARC_MEMORY
7437505576dSThomas Bogendoerfer	help
7447505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
7457505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
7467505576dSThomas Bogendoerfer
7471da177e4SLinus Torvaldsconfig SGI_IP32
748cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
74939b2d756SThomas Bogendoerfer	select ARC_MEMORY
75039b2d756SThomas Bogendoerfer	select ARC_PROMLIB
75103df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7520e2794b0SRalf Baechle	select FW_ARC
7530e2794b0SRalf Baechle	select FW_ARC32
7541da177e4SLinus Torvalds	select BOOT_ELF32
75542f77542SRalf Baechle	select CEVT_R4K
756940f6b48SRalf Baechle	select CSRC_R4K
7571da177e4SLinus Torvalds	select DMA_NONCOHERENT
758eb01d42aSChristoph Hellwig	select HAVE_PCI
75967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7601da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7611da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7627cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7637cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7647cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
765dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
766ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7675e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7681da177e4SLinus Torvalds	help
7691da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
7701da177e4SLinus Torvalds
771ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
772ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
7735e83d430SRalf Baechle	select BOOT_ELF32
7745e83d430SRalf Baechle	select SIBYTE_BCM1120
7755e83d430SRalf Baechle	select SWAP_IO_SPACE
7767cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7775e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7785e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7795e83d430SRalf Baechle
780ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
781ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
7825e83d430SRalf Baechle	select BOOT_ELF32
7835e83d430SRalf Baechle	select SIBYTE_BCM1120
7845e83d430SRalf Baechle	select SWAP_IO_SPACE
7857cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7865e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7875e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7885e83d430SRalf Baechle
7895e83d430SRalf Baechleconfig SIBYTE_CRHONE
7903fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
7915e83d430SRalf Baechle	select BOOT_ELF32
7925e83d430SRalf Baechle	select SIBYTE_BCM1125
7935e83d430SRalf Baechle	select SWAP_IO_SPACE
7947cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7955e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7965e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
7975e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7985e83d430SRalf Baechle
799ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
800ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
801ade299d8SYoichi Yuasa	select BOOT_ELF32
802ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
803ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
804ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
805ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
806ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
807ade299d8SYoichi Yuasa
808ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
809ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
810ade299d8SYoichi Yuasa	select BOOT_ELF32
811fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
812ade299d8SYoichi Yuasa	select SIBYTE_SB1250
813ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
814ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
815ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
816ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
817ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
818cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
819e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
820ade299d8SYoichi Yuasa
821ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
822ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
823ade299d8SYoichi Yuasa	select BOOT_ELF32
824fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
825ade299d8SYoichi Yuasa	select SIBYTE_SB1250
826ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
827ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
828ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
829ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
830ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
831756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
832ade299d8SYoichi Yuasa
833ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
834ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
835ade299d8SYoichi Yuasa	select BOOT_ELF32
836ade299d8SYoichi Yuasa	select SIBYTE_SB1250
837ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
838ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
839ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
840ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
841e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
842ade299d8SYoichi Yuasa
843ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
844ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
845ade299d8SYoichi Yuasa	select BOOT_ELF32
846ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
847ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
848ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
849ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
850ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
851651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
852ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
853cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
854e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
855ade299d8SYoichi Yuasa
85614b36af4SThomas Bogendoerferconfig SNI_RM
85714b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
85839b2d756SThomas Bogendoerfer	select ARC_MEMORY
85939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
8600e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8610e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
862aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8635e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
864a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
8657a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
8665e83d430SRalf Baechle	select BOOT_ELF32
86742f77542SRalf Baechle	select CEVT_R4K
868940f6b48SRalf Baechle	select CSRC_R4K
869e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
8705e83d430SRalf Baechle	select DMA_NONCOHERENT
8715e83d430SRalf Baechle	select GENERIC_ISA_DMA
8726630a8e5SChristoph Hellwig	select HAVE_EISA
8738a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
874eb01d42aSChristoph Hellwig	select HAVE_PCI
87567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
876d865bea4SRalf Baechle	select I8253
8775e83d430SRalf Baechle	select I8259
8785e83d430SRalf Baechle	select ISA
8794a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
8807cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
8814a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
882c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
8834a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
88436a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
885ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
8867d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
8874a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
8885e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8895e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8901da177e4SLinus Torvalds	help
89114b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
89214b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
8935e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
8945e83d430SRalf Baechle	  support this machine type.
8951da177e4SLinus Torvalds
896edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
897edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
8985e83d430SRalf Baechle
899edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
900edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
90123fbee9dSRalf Baechle
90273b4390fSRalf Baechleconfig MIKROTIK_RB532
90373b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
90473b4390fSRalf Baechle	select CEVT_R4K
90573b4390fSRalf Baechle	select CSRC_R4K
90673b4390fSRalf Baechle	select DMA_NONCOHERENT
907eb01d42aSChristoph Hellwig	select HAVE_PCI
90867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
90973b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
91073b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
91173b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
91273b4390fSRalf Baechle	select SWAP_IO_SPACE
91373b4390fSRalf Baechle	select BOOT_RAW
914d30a2b47SLinus Walleij	select GPIOLIB
915930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
91673b4390fSRalf Baechle	help
91773b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
91873b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
91973b4390fSRalf Baechle
9209ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9219ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
922a86c7f72SDavid Daney	select CEVT_R4K
923ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9241753d50cSChristoph Hellwig	select HAVE_RAPIDIO
925d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
926a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
927a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
928f65aad41SRalf Baechle	select EDAC_SUPPORT
929b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
93073569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
93173569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
932a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9335e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
934eb01d42aSChristoph Hellwig	select HAVE_PCI
93578bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
93678bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
93778bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
938f00e001eSDavid Daney	select ZONE_DMA32
939465aaed0SDavid Daney	select HOLES_IN_ZONE
940d30a2b47SLinus Walleij	select GPIOLIB
9416e511163SDavid Daney	select USE_OF
9426e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9436e511163SDavid Daney	select SYS_SUPPORTS_SMP
9447820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9457820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
946e326479fSAndrew Bresticker	select BUILTIN_DTB
9478c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
94809230cbcSChristoph Hellwig	select SWIOTLB
9493ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
950a86c7f72SDavid Daney	help
951a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
952a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
953a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
954a86c7f72SDavid Daney	  Some of the supported boards are:
955a86c7f72SDavid Daney		EBT3000
956a86c7f72SDavid Daney		EBH3000
957a86c7f72SDavid Daney		EBH3100
958a86c7f72SDavid Daney		Thunder
959a86c7f72SDavid Daney		Kodama
960a86c7f72SDavid Daney		Hikari
961a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
962a86c7f72SDavid Daney
9637f058e85SJayachandran Cconfig NLM_XLR_BOARD
9647f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
9657f058e85SJayachandran C	select BOOT_ELF32
9667f058e85SJayachandran C	select NLM_COMMON
9677f058e85SJayachandran C	select SYS_HAS_CPU_XLR
9687f058e85SJayachandran C	select SYS_SUPPORTS_SMP
969eb01d42aSChristoph Hellwig	select HAVE_PCI
9707f058e85SJayachandran C	select SWAP_IO_SPACE
9717f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9727f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
973d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
9747f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9757f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9767f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
9777f058e85SJayachandran C	select CEVT_R4K
9787f058e85SJayachandran C	select CSRC_R4K
97967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
980b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
9817f058e85SJayachandran C	select SYNC_R4K
9827f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
9838f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
9848f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
9857f058e85SJayachandran C	help
9867f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
9877f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
9887f058e85SJayachandran C
9891c773ea4SJayachandran Cconfig NLM_XLP_BOARD
9901c773ea4SJayachandran C	bool "Netlogic XLP based systems"
9911c773ea4SJayachandran C	select BOOT_ELF32
9921c773ea4SJayachandran C	select NLM_COMMON
9931c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
9941c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
995eb01d42aSChristoph Hellwig	select HAVE_PCI
9961c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9971c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
998d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
999d30a2b47SLinus Walleij	select GPIOLIB
10001c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10011c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
10021c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10031c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
10041c773ea4SJayachandran C	select CEVT_R4K
10051c773ea4SJayachandran C	select CSRC_R4K
100667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1007b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10081c773ea4SJayachandran C	select SYNC_R4K
10091c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
10102f6528e1SJayachandran C	select USE_OF
10118f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10128f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10131c773ea4SJayachandran C	help
10141c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
10151c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
10161c773ea4SJayachandran C
10171da177e4SLinus Torvaldsendchoice
10181da177e4SLinus Torvalds
1019e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10203b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1021d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1022a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1023e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10248945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1025eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
10265e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10275ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig"
10288ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10292572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1030af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
1031ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
103229c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
103338b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
103422b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10355e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1036a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
103771e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
103830ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
103930ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10407f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
104138b18f72SRalf Baechle
10425e83d430SRalf Baechleendmenu
10435e83d430SRalf Baechle
10443c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10453c9ee7efSAkinobu Mita	bool
10463c9ee7efSAkinobu Mita	default y
10473c9ee7efSAkinobu Mita
10481da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
10491da177e4SLinus Torvalds	bool
10501da177e4SLinus Torvalds	default y
10511da177e4SLinus Torvalds
1052ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
10531cc89038SAtsushi Nemoto	bool
10541cc89038SAtsushi Nemoto	default y
10551cc89038SAtsushi Nemoto
10561da177e4SLinus Torvalds#
10571da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10581da177e4SLinus Torvalds#
10590e2794b0SRalf Baechleconfig FW_ARC
10601da177e4SLinus Torvalds	bool
10611da177e4SLinus Torvalds
106261ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
106361ed242dSRalf Baechle	bool
106461ed242dSRalf Baechle
10659267a30dSMarc St-Jeanconfig BOOT_RAW
10669267a30dSMarc St-Jean	bool
10679267a30dSMarc St-Jean
1068217dd11eSRalf Baechleconfig CEVT_BCM1480
1069217dd11eSRalf Baechle	bool
1070217dd11eSRalf Baechle
10716457d9fcSYoichi Yuasaconfig CEVT_DS1287
10726457d9fcSYoichi Yuasa	bool
10736457d9fcSYoichi Yuasa
10741097c6acSYoichi Yuasaconfig CEVT_GT641XX
10751097c6acSYoichi Yuasa	bool
10761097c6acSYoichi Yuasa
107742f77542SRalf Baechleconfig CEVT_R4K
107842f77542SRalf Baechle	bool
107942f77542SRalf Baechle
1080217dd11eSRalf Baechleconfig CEVT_SB1250
1081217dd11eSRalf Baechle	bool
1082217dd11eSRalf Baechle
1083229f773eSAtsushi Nemotoconfig CEVT_TXX9
1084229f773eSAtsushi Nemoto	bool
1085229f773eSAtsushi Nemoto
1086217dd11eSRalf Baechleconfig CSRC_BCM1480
1087217dd11eSRalf Baechle	bool
1088217dd11eSRalf Baechle
10894247417dSYoichi Yuasaconfig CSRC_IOASIC
10904247417dSYoichi Yuasa	bool
10914247417dSYoichi Yuasa
1092940f6b48SRalf Baechleconfig CSRC_R4K
109338586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1094940f6b48SRalf Baechle	bool
1095940f6b48SRalf Baechle
1096217dd11eSRalf Baechleconfig CSRC_SB1250
1097217dd11eSRalf Baechle	bool
1098217dd11eSRalf Baechle
1099a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1100a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1101a7f4df4eSAlex Smith
1102a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1103d30a2b47SLinus Walleij	select GPIOLIB
1104a9aec7feSAtsushi Nemoto	bool
1105a9aec7feSAtsushi Nemoto
11060e2794b0SRalf Baechleconfig FW_CFE
1107df78b5c8SAurelien Jarno	bool
1108df78b5c8SAurelien Jarno
110940e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
111040e084a5SRalf Baechle	bool
111140e084a5SRalf Baechle
1112885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT
1113f3ecc0ffSChristoph Hellwig	select ARCH_HAS_DMA_COHERENCE_H
1114885014bcSFelix Fietkau	select DMA_NONCOHERENT
1115885014bcSFelix Fietkau	bool
1116885014bcSFelix Fietkau
111720d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
111820d33064SPaul Burton	bool
1119347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11205748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
112120d33064SPaul Burton
11221da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11231da177e4SLinus Torvalds	bool
1124db91427bSChristoph Hellwig	#
1125db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1126db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1127db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1128db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1129db91427bSChristoph Hellwig	# significant advantages.
1130db91427bSChristoph Hellwig	#
1131419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1132fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1133f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1134fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
113534dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
1136f8c55dc6SChristoph Hellwig	select DMA_NONCOHERENT_CACHE_SYNC
113734dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
11384ce588cdSRalf Baechle
113936a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11401da177e4SLinus Torvalds	bool
11411da177e4SLinus Torvalds
11421b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1143dbb74540SRalf Baechle	bool
1144dbb74540SRalf Baechle
11451da177e4SLinus Torvaldsconfig MIPS_BONITO64
11461da177e4SLinus Torvalds	bool
11471da177e4SLinus Torvalds
11481da177e4SLinus Torvaldsconfig MIPS_MSC
11491da177e4SLinus Torvalds	bool
11501da177e4SLinus Torvalds
115139b8d525SRalf Baechleconfig SYNC_R4K
115239b8d525SRalf Baechle	bool
115339b8d525SRalf Baechle
1154ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1155d388d685SMaciej W. Rozycki	def_bool n
1156d388d685SMaciej W. Rozycki
11574e0748f5SMarkos Chandrasconfig GENERIC_CSUM
115818d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
11594e0748f5SMarkos Chandras
11608313da30SRalf Baechleconfig GENERIC_ISA_DMA
11618313da30SRalf Baechle	bool
11628313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1163a35bee8aSNamhyung Kim	select ISA_DMA_API
11648313da30SRalf Baechle
1165aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1166aa414dffSRalf Baechle	bool
11678313da30SRalf Baechle	select GENERIC_ISA_DMA
1168aa414dffSRalf Baechle
116978bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
117078bdbbacSMasahiro Yamada	bool
117178bdbbacSMasahiro Yamada
117278bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
117378bdbbacSMasahiro Yamada	bool
117478bdbbacSMasahiro Yamada
117578bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
117678bdbbacSMasahiro Yamada	bool
117778bdbbacSMasahiro Yamada
1178a35bee8aSNamhyung Kimconfig ISA_DMA_API
1179a35bee8aSNamhyung Kim	bool
1180a35bee8aSNamhyung Kim
1181465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1182465aaed0SDavid Daney	bool
1183465aaed0SDavid Daney
11848c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
11858c530ea3SMatt Redfearn	bool
11868c530ea3SMatt Redfearn	help
11878c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
11888c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
11898c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
11908c530ea3SMatt Redfearn
1191f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1192f381bf6dSDavid Daney	def_bool y
1193f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1194f381bf6dSDavid Daney
1195f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1196f381bf6dSDavid Daney	def_bool y
1197f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1198f381bf6dSDavid Daney
1199f381bf6dSDavid Daney
12005e83d430SRalf Baechle#
12016b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
12025e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
12035e83d430SRalf Baechle# choice statement should be more obvious to the user.
12045e83d430SRalf Baechle#
12055e83d430SRalf Baechlechoice
12066b2aac42SMasanari Iida	prompt "Endianness selection"
12071da177e4SLinus Torvalds	help
12081da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12095e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12103cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12115e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12123dde6ad8SDavid Sterba	  one or the other endianness.
12135e83d430SRalf Baechle
12145e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12155e83d430SRalf Baechle	bool "Big endian"
12165e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12175e83d430SRalf Baechle
12185e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12195e83d430SRalf Baechle	bool "Little endian"
12205e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12215e83d430SRalf Baechle
12225e83d430SRalf Baechleendchoice
12235e83d430SRalf Baechle
122422b0763aSDavid Daneyconfig EXPORT_UASM
122522b0763aSDavid Daney	bool
122622b0763aSDavid Daney
12272116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12282116245eSRalf Baechle	bool
12292116245eSRalf Baechle
12305e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12315e83d430SRalf Baechle	bool
12325e83d430SRalf Baechle
12335e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12345e83d430SRalf Baechle	bool
12351da177e4SLinus Torvalds
12369cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12379cffd154SDavid Daney	bool
123845e03e62SDaniel Silsby	depends on CPU_SUPPORTS_HUGEPAGES
12399cffd154SDavid Daney	default y
12409cffd154SDavid Daney
1241aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1242aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1243aa1762f4SDavid Daney
12441da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K
12451da177e4SLinus Torvalds	bool
12461da177e4SLinus Torvalds
12479267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12489267a30dSMarc St-Jean	bool
12499267a30dSMarc St-Jean
12509267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12519267a30dSMarc St-Jean	bool
12529267a30dSMarc St-Jean
12538420fd00SAtsushi Nemotoconfig IRQ_TXX9
12548420fd00SAtsushi Nemoto	bool
12558420fd00SAtsushi Nemoto
1256d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1257d5ab1a69SYoichi Yuasa	bool
1258d5ab1a69SYoichi Yuasa
1259252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
12601da177e4SLinus Torvalds	bool
12611da177e4SLinus Torvalds
1262a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1263a57140e9SThomas Bogendoerfer	bool
1264a57140e9SThomas Bogendoerfer
12659267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
12669267a30dSMarc St-Jean	bool
12679267a30dSMarc St-Jean
1268edb6310aSDaniel Lairdconfig SOC_PNX833X
1269edb6310aSDaniel Laird	bool
1270edb6310aSDaniel Laird	select CEVT_R4K
1271edb6310aSDaniel Laird	select CSRC_R4K
127267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1273edb6310aSDaniel Laird	select DMA_NONCOHERENT
1274edb6310aSDaniel Laird	select SYS_HAS_CPU_MIPS32_R2
1275edb6310aSDaniel Laird	select SYS_SUPPORTS_32BIT_KERNEL
1276edb6310aSDaniel Laird	select SYS_SUPPORTS_LITTLE_ENDIAN
1277edb6310aSDaniel Laird	select SYS_SUPPORTS_BIG_ENDIAN
1278377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
1279edb6310aSDaniel Laird	select CPU_MIPSR2_IRQ_VI
1280edb6310aSDaniel Laird
1281edb6310aSDaniel Lairdconfig SOC_PNX8335
1282edb6310aSDaniel Laird	bool
1283edb6310aSDaniel Laird	select SOC_PNX833X
1284edb6310aSDaniel Laird
1285a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1286a7e07b1aSMarkos Chandras	bool
1287a7e07b1aSMarkos Chandras
12881da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
12891da177e4SLinus Torvalds	bool
12901da177e4SLinus Torvalds
1291e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1292e2defae5SThomas Bogendoerfer	bool
1293e2defae5SThomas Bogendoerfer
12945b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
12955b438c44SThomas Bogendoerfer	bool
12965b438c44SThomas Bogendoerfer
1297e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1298e2defae5SThomas Bogendoerfer	bool
1299e2defae5SThomas Bogendoerfer
1300e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1301e2defae5SThomas Bogendoerfer	bool
1302e2defae5SThomas Bogendoerfer
1303e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1304e2defae5SThomas Bogendoerfer	bool
1305e2defae5SThomas Bogendoerfer
1306e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1307e2defae5SThomas Bogendoerfer	bool
1308e2defae5SThomas Bogendoerfer
1309e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1310e2defae5SThomas Bogendoerfer	bool
1311e2defae5SThomas Bogendoerfer
13120e2794b0SRalf Baechleconfig FW_ARC32
13135e83d430SRalf Baechle	bool
13145e83d430SRalf Baechle
1315aaa9fad3SPaul Bolleconfig FW_SNIPROM
1316231a35d3SThomas Bogendoerfer	bool
1317231a35d3SThomas Bogendoerfer
13181da177e4SLinus Torvaldsconfig BOOT_ELF32
13191da177e4SLinus Torvalds	bool
13201da177e4SLinus Torvalds
1321930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1322930beb5aSFlorian Fainelli	bool
1323930beb5aSFlorian Fainelli
1324930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1325930beb5aSFlorian Fainelli	bool
1326930beb5aSFlorian Fainelli
1327930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1328930beb5aSFlorian Fainelli	bool
1329930beb5aSFlorian Fainelli
1330930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1331930beb5aSFlorian Fainelli	bool
1332930beb5aSFlorian Fainelli
13331da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13341da177e4SLinus Torvalds	int
1335a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13365432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13375432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13385432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13391da177e4SLinus Torvalds	default "5"
13401da177e4SLinus Torvalds
1341e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1342e9422427SThomas Bogendoerfer	bool
1343e9422427SThomas Bogendoerfer
13441da177e4SLinus Torvaldsconfig ARC_CONSOLE
13451da177e4SLinus Torvalds	bool "ARC console support"
1346e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13471da177e4SLinus Torvalds
13481da177e4SLinus Torvaldsconfig ARC_MEMORY
13491da177e4SLinus Torvalds	bool
13501da177e4SLinus Torvalds
13511da177e4SLinus Torvaldsconfig ARC_PROMLIB
13521da177e4SLinus Torvalds	bool
13531da177e4SLinus Torvalds
13540e2794b0SRalf Baechleconfig FW_ARC64
13551da177e4SLinus Torvalds	bool
13561da177e4SLinus Torvalds
13571da177e4SLinus Torvaldsconfig BOOT_ELF64
13581da177e4SLinus Torvalds	bool
13591da177e4SLinus Torvalds
13601da177e4SLinus Torvaldsmenu "CPU selection"
13611da177e4SLinus Torvalds
13621da177e4SLinus Torvaldschoice
13631da177e4SLinus Torvalds	prompt "CPU type"
13641da177e4SLinus Torvalds	default CPU_R4X00
13651da177e4SLinus Torvalds
1366268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1367caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1368268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1369d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
137051522217SJiaxun Yang	select CPU_MIPSR2
137151522217SJiaxun Yang	select CPU_HAS_PREFETCH
13720e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
13730e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
13740e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
13757507445bSHuacai Chen	select CPU_SUPPORTS_MSA
137651522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
137751522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
13780e476d91SHuacai Chen	select WEAK_ORDERING
13790e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
13807507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1381b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
138217c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1383d30a2b47SLinus Walleij	select GPIOLIB
138409230cbcSChristoph Hellwig	select SWIOTLB
13850f78355cSHuacai Chen	select HAVE_KVM
13860e476d91SHuacai Chen	help
1387caed1d1bSHuacai Chen		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1388caed1d1bSHuacai Chen		cores implements the MIPS64R2 instruction set with many extensions,
1389caed1d1bSHuacai Chen		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1390caed1d1bSHuacai Chen		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1391caed1d1bSHuacai Chen		Loongson-2E/2F is not covered here and will be removed in future.
13920e476d91SHuacai Chen
1393caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1394caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
13951e820da3SHuacai Chen	default n
1396268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
13971e820da3SHuacai Chen	help
1398caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
13991e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1400268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
14011e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
14021e820da3SHuacai Chen	  Fast TLB refill support, etc.
14031e820da3SHuacai Chen
14041e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14051e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14061e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1407caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
14081e820da3SHuacai Chen
1409e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1410caed1d1bSHuacai Chen	bool "Old Loongson-3 LLSC Workarounds"
1411e02e07e3SHuacai Chen	default y if SMP
1412268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1413e02e07e3SHuacai Chen	help
1414caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1415e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1416e02e07e3SHuacai Chen
1417caed1d1bSHuacai Chen	  Newer Loongson-3 will fix these issues and no workarounds are needed.
1418e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1419e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1420e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1421e02e07e3SHuacai Chen
1422e02e07e3SHuacai Chen	  If unsure, please say Y.
1423e02e07e3SHuacai Chen
1424ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1425ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1426ec7a9318SWANG Xuerui	default y
1427ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1428ec7a9318SWANG Xuerui	help
1429ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1430ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1431ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1432ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1433ec7a9318SWANG Xuerui
1434ec7a9318SWANG Xuerui	  If unsure, please say Y.
1435ec7a9318SWANG Xuerui
14363702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14373702bba5SWu Zhangjin	bool "Loongson 2E"
14383702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1439268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
14402a21c730SFuxin Zhang	help
14412a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14422a21c730SFuxin Zhang	  with many extensions.
14432a21c730SFuxin Zhang
144425985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14456f7a251aSWu Zhangjin	  bonito64.
14466f7a251aSWu Zhangjin
14476f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14486f7a251aSWu Zhangjin	bool "Loongson 2F"
14496f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1450268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
1451d30a2b47SLinus Walleij	select GPIOLIB
14526f7a251aSWu Zhangjin	help
14536f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14546f7a251aSWu Zhangjin	  with many extensions.
14556f7a251aSWu Zhangjin
14566f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14576f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14586f7a251aSWu Zhangjin	  Loongson2E.
14596f7a251aSWu Zhangjin
1460ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1461ca585cf9SKelvin Cheung	bool "Loongson 1B"
1462ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1463b2afb64cSHuacai Chen	select CPU_LOONGSON32
14649ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1465ca585cf9SKelvin Cheung	help
1466ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1467968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1468968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1469ca585cf9SKelvin Cheung
147012e3280bSYang Lingconfig CPU_LOONGSON1C
147112e3280bSYang Ling	bool "Loongson 1C"
147212e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1473b2afb64cSHuacai Chen	select CPU_LOONGSON32
147412e3280bSYang Ling	select LEDS_GPIO_REGISTER
147512e3280bSYang Ling	help
147612e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1477968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1478968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
147912e3280bSYang Ling
14806e760c8dSRalf Baechleconfig CPU_MIPS32_R1
14816e760c8dSRalf Baechle	bool "MIPS32 Release 1"
14827cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
14836e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1484797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1485ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14866e760c8dSRalf Baechle	help
14875e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14881e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14891e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14901e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14911e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14921e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
14931e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
14941e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
14951e5f1caaSRalf Baechle	  performance.
14961e5f1caaSRalf Baechle
14971e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
14981e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
14997cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
15001e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1501797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1502ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1503a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
15042235a54dSSanjay Lal	select HAVE_KVM
15051e5f1caaSRalf Baechle	help
15065e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15076e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15086e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15096e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15106e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15111da177e4SLinus Torvalds
1512ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1513ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1514ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1515ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1516ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1517ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1518ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1519ab7c01fdSSerge Semin	select HAVE_KVM
1520ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1521ab7c01fdSSerge Semin	help
1522ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1523ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1524ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1525ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1526ab7c01fdSSerge Semin
15277fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1528674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15297fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15307fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
153118d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15327fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15337fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15347fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15357fd08ca5SLeonid Yegoshin	select HAVE_KVM
15367fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15377fd08ca5SLeonid Yegoshin	help
15387fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15397fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15407fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15417fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15427fd08ca5SLeonid Yegoshin
15436e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15446e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15457cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1546797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1547ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1548ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1549ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15509cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15516e760c8dSRalf Baechle	help
15526e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15536e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15546e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15556e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15566e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15571e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15581e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15591e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15601e5f1caaSRalf Baechle	  performance.
15611e5f1caaSRalf Baechle
15621e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15631e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15647cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1565797798c1SRalf Baechle	select CPU_HAS_PREFETCH
15661e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15671e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1568ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15699cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1570a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
157140a2df49SJames Hogan	select HAVE_KVM
15721e5f1caaSRalf Baechle	help
15731e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15741e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15751e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15761e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15771e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15781da177e4SLinus Torvalds
1579ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1580ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1581ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1582ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1583ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1584ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1585ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1586ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1587ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1588ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1589ab7c01fdSSerge Semin	select HAVE_KVM
1590ab7c01fdSSerge Semin	help
1591ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1592ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1593ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1594ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1595ab7c01fdSSerge Semin
15967fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1597674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
15987fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
15997fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
160018d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
16017fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
16027fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
16037fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1604afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
16057fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
16062e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
160740a2df49SJames Hogan	select HAVE_KVM
16087fd08ca5SLeonid Yegoshin	help
16097fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
16107fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
16117fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
16127fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
16137fd08ca5SLeonid Yegoshin
1614281e3aeaSSerge Seminconfig CPU_P5600
1615281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1616281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1617281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1618281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1619281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1620281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1621281e3aeaSSerge Semin	select CPU_SUPPORTS_UNCACHED_ACCELERATED
1622281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1623281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1624281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1625281e3aeaSSerge Semin	select HAVE_KVM
1626281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1627281e3aeaSSerge Semin	help
1628281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1629281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1630281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1631281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1632281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1633281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1634281e3aeaSSerge Semin	  eJTAG and PDtrace.
1635281e3aeaSSerge Semin
16361da177e4SLinus Torvaldsconfig CPU_R3000
16371da177e4SLinus Torvalds	bool "R3000"
16387cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1639f7062ddbSRalf Baechle	select CPU_HAS_WB
164054746829SPaul Burton	select CPU_R3K_TLB
1641ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1642797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
16431da177e4SLinus Torvalds	help
16441da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
16451da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
16461da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
16471da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
16481da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
16491da177e4SLinus Torvalds	  try to recompile with R3000.
16501da177e4SLinus Torvalds
16511da177e4SLinus Torvaldsconfig CPU_TX39XX
16521da177e4SLinus Torvalds	bool "R39XX"
16537cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1654ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
165554746829SPaul Burton	select CPU_R3K_TLB
16561da177e4SLinus Torvalds
16571da177e4SLinus Torvaldsconfig CPU_VR41XX
16581da177e4SLinus Torvalds	bool "R41xx"
16597cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1660ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1661ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16621da177e4SLinus Torvalds	help
16635e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16641da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16651da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16661da177e4SLinus Torvalds	  processor or vice versa.
16671da177e4SLinus Torvalds
16681da177e4SLinus Torvaldsconfig CPU_R4X00
16691da177e4SLinus Torvalds	bool "R4x00"
16707cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1671ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1672ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1673970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16741da177e4SLinus Torvalds	help
16751da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
16761da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
16771da177e4SLinus Torvalds
16781da177e4SLinus Torvaldsconfig CPU_TX49XX
16791da177e4SLinus Torvalds	bool "R49XX"
16807cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1681de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1682ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1683ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1684970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16851da177e4SLinus Torvalds
16861da177e4SLinus Torvaldsconfig CPU_R5000
16871da177e4SLinus Torvalds	bool "R5000"
16887cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1689ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1690ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1691970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16921da177e4SLinus Torvalds	help
16931da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
16941da177e4SLinus Torvalds
1695542c1020SShinya Kuribayashiconfig CPU_R5500
1696542c1020SShinya Kuribayashi	bool "R5500"
1697542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1698542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1699542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
17009cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1701542c1020SShinya Kuribayashi	help
1702542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1703542c1020SShinya Kuribayashi	  instruction set.
1704542c1020SShinya Kuribayashi
17051da177e4SLinus Torvaldsconfig CPU_NEVADA
17061da177e4SLinus Torvalds	bool "RM52xx"
17077cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1708ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1709ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1710970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17111da177e4SLinus Torvalds	help
17121da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
17131da177e4SLinus Torvalds
17141da177e4SLinus Torvaldsconfig CPU_R10000
17151da177e4SLinus Torvalds	bool "R10000"
17167cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
17175e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1718ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1719ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1720797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1721970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17221da177e4SLinus Torvalds	help
17231da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
17241da177e4SLinus Torvalds
17251da177e4SLinus Torvaldsconfig CPU_RM7000
17261da177e4SLinus Torvalds	bool "RM7000"
17277cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
17285e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1729ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1730ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1731797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1732970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17331da177e4SLinus Torvalds
17341da177e4SLinus Torvaldsconfig CPU_SB1
17351da177e4SLinus Torvalds	bool "SB1"
17367cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1737ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1738ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1739797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1740970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17410004a9dfSRalf Baechle	select WEAK_ORDERING
17421da177e4SLinus Torvalds
1743a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1744a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17455e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1746a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1747a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1748a86c7f72SDavid Daney	select WEAK_ORDERING
1749a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17509cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1751df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1752df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1753930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17540ae3abcdSJames Hogan	select HAVE_KVM
1755a86c7f72SDavid Daney	help
1756a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1757a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1758a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1759a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1760a86c7f72SDavid Daney
1761cd746249SJonas Gorskiconfig CPU_BMIPS
1762cd746249SJonas Gorski	bool "Broadcom BMIPS"
1763cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1764cd746249SJonas Gorski	select CPU_MIPS32
1765fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1766cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1767cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1768cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1769cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1770cd746249SJonas Gorski	select DMA_NONCOHERENT
177167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1772cd746249SJonas Gorski	select SWAP_IO_SPACE
1773cd746249SJonas Gorski	select WEAK_ORDERING
1774c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
177569aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1776a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1777a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1778c1c0c461SKevin Cernekee	help
1779fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1780c1c0c461SKevin Cernekee
17817f058e85SJayachandran Cconfig CPU_XLR
17827f058e85SJayachandran C	bool "Netlogic XLR SoC"
17837f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
17847f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17857f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17867f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1787970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17887f058e85SJayachandran C	select WEAK_ORDERING
17897f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17907f058e85SJayachandran C	help
17917f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
17921c773ea4SJayachandran C
17931c773ea4SJayachandran Cconfig CPU_XLP
17941c773ea4SJayachandran C	bool "Netlogic XLP SoC"
17951c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
17961c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17971c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17981c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
17991c773ea4SJayachandran C	select WEAK_ORDERING
18001c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
18011c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1802d6504846SJayachandran C	select CPU_MIPSR2
1803ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
18042db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
18051c773ea4SJayachandran C	help
18061c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
18071da177e4SLinus Torvaldsendchoice
18081da177e4SLinus Torvalds
1809a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1810a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1811a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1812281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1813281e3aeaSSerge Semin		   CPU_P5600
1814a6e18781SLeonid Yegoshin	help
1815a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1816a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1817a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1818a6e18781SLeonid Yegoshin
1819a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1820a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1821a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1822a6e18781SLeonid Yegoshin	select EVA
1823a6e18781SLeonid Yegoshin	default y
1824a6e18781SLeonid Yegoshin	help
1825a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1826a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1827a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1828a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1829a6e18781SLeonid Yegoshin
1830c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1831c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1832c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1833281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1834c5b36783SSteven J. Hill	help
1835c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1836c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1837c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1838c5b36783SSteven J. Hill
1839c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1840c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1841c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1842c5b36783SSteven J. Hill	depends on !EVA
1843c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1844c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1845c5b36783SSteven J. Hill	select XPA
1846c5b36783SSteven J. Hill	select HIGHMEM
1847d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1848c5b36783SSteven J. Hill	default n
1849c5b36783SSteven J. Hill	help
1850c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1851c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1852c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1853c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1854c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1855c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1856c5b36783SSteven J. Hill
1857622844bfSWu Zhangjinif CPU_LOONGSON2F
1858622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1859622844bfSWu Zhangjin	bool
1860622844bfSWu Zhangjin
1861622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1862622844bfSWu Zhangjin	bool
1863622844bfSWu Zhangjin
1864622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1865622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1866622844bfSWu Zhangjin	default y
1867622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1868622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1869622844bfSWu Zhangjin	help
1870622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1871622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1872622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1873622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1874622844bfSWu Zhangjin
1875622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1876622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1877622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1878622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1879622844bfSWu Zhangjin	  systems.
1880622844bfSWu Zhangjin
1881622844bfSWu Zhangjin	  If unsure, please say Y.
1882622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1883622844bfSWu Zhangjin
18841b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
18851b93b3c3SWu Zhangjin	bool
18861b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
18871b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
188831c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
18891b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1890fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
18914e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
18921b93b3c3SWu Zhangjin
18931b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
18941b93b3c3SWu Zhangjin	bool
18951b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
18961b93b3c3SWu Zhangjin
1897dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1898dbb98314SAlban Bedel	bool
1899dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1900dbb98314SAlban Bedel
1901268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
19023702bba5SWu Zhangjin	bool
19033702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
19043702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
19053702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1906970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1907e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
19083702bba5SWu Zhangjin
1909b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1910ca585cf9SKelvin Cheung	bool
1911ca585cf9SKelvin Cheung	select CPU_MIPS32
19127e280f6bSJiaxun Yang	select CPU_MIPSR2
1913ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1914ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1915ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1916f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1917ca585cf9SKelvin Cheung
1918fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
191904fa8bf7SJonas Gorski	select SMP_UP if SMP
19201bbb6c1bSKevin Cernekee	bool
1921cd746249SJonas Gorski
1922cd746249SJonas Gorskiconfig CPU_BMIPS4350
1923cd746249SJonas Gorski	bool
1924cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1925cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1926cd746249SJonas Gorski
1927cd746249SJonas Gorskiconfig CPU_BMIPS4380
1928cd746249SJonas Gorski	bool
1929bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1930cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1931cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1932b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1933cd746249SJonas Gorski
1934cd746249SJonas Gorskiconfig CPU_BMIPS5000
1935cd746249SJonas Gorski	bool
1936cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1937bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1938cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1939cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1940b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19411bbb6c1bSKevin Cernekee
1942268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
19430e476d91SHuacai Chen	bool
19440e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1945b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19460e476d91SHuacai Chen
19473702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19482a21c730SFuxin Zhang	bool
19492a21c730SFuxin Zhang
19506f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19516f7a251aSWu Zhangjin	bool
195255045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
195355045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
19546f7a251aSWu Zhangjin
1955ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1956ca585cf9SKelvin Cheung	bool
1957ca585cf9SKelvin Cheung
195812e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
195912e3280bSYang Ling	bool
196012e3280bSYang Ling
19617cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
19627cf8053bSRalf Baechle	bool
19637cf8053bSRalf Baechle
19647cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
19657cf8053bSRalf Baechle	bool
19667cf8053bSRalf Baechle
1967a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1968a6e18781SLeonid Yegoshin	bool
1969a6e18781SLeonid Yegoshin
1970c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1971c5b36783SSteven J. Hill	bool
19729ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1973c5b36783SSteven J. Hill
19747fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
19757fd08ca5SLeonid Yegoshin	bool
19769ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19777fd08ca5SLeonid Yegoshin
19787cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
19797cf8053bSRalf Baechle	bool
19807cf8053bSRalf Baechle
19817cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
19827cf8053bSRalf Baechle	bool
19837cf8053bSRalf Baechle
19847fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
19857fd08ca5SLeonid Yegoshin	bool
19869ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19877fd08ca5SLeonid Yegoshin
1988281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
1989281e3aeaSSerge Semin	bool
1990281e3aeaSSerge Semin	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1991281e3aeaSSerge Semin
19927cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
19937cf8053bSRalf Baechle	bool
19947cf8053bSRalf Baechle
19957cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
19967cf8053bSRalf Baechle	bool
19977cf8053bSRalf Baechle
19987cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
19997cf8053bSRalf Baechle	bool
20007cf8053bSRalf Baechle
20017cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
20027cf8053bSRalf Baechle	bool
20037cf8053bSRalf Baechle
20047cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
20057cf8053bSRalf Baechle	bool
20067cf8053bSRalf Baechle
20077cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
20087cf8053bSRalf Baechle	bool
20097cf8053bSRalf Baechle
2010542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
2011542c1020SShinya Kuribayashi	bool
2012542c1020SShinya Kuribayashi
20137cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
20147cf8053bSRalf Baechle	bool
20157cf8053bSRalf Baechle
20167cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
20177cf8053bSRalf Baechle	bool
20189ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20197cf8053bSRalf Baechle
20207cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
20217cf8053bSRalf Baechle	bool
20227cf8053bSRalf Baechle
20237cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
20247cf8053bSRalf Baechle	bool
20257cf8053bSRalf Baechle
20265e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
20275e683389SDavid Daney	bool
20285e683389SDavid Daney
2029cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
2030c1c0c461SKevin Cernekee	bool
2031c1c0c461SKevin Cernekee
2032fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
2033c1c0c461SKevin Cernekee	bool
2034cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2035c1c0c461SKevin Cernekee
2036c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2037c1c0c461SKevin Cernekee	bool
2038cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2039c1c0c461SKevin Cernekee
2040c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2041c1c0c461SKevin Cernekee	bool
2042cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2043c1c0c461SKevin Cernekee
2044c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2045c1c0c461SKevin Cernekee	bool
2046cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2047f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2048c1c0c461SKevin Cernekee
20497f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20507f058e85SJayachandran C	bool
20517f058e85SJayachandran C
20521c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20531c773ea4SJayachandran C	bool
20541c773ea4SJayachandran C
205517099b11SRalf Baechle#
205617099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
205717099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
205817099b11SRalf Baechle#
20590004a9dfSRalf Baechleconfig WEAK_ORDERING
20600004a9dfSRalf Baechle	bool
206117099b11SRalf Baechle
206217099b11SRalf Baechle#
206317099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
206417099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
206517099b11SRalf Baechle#
206617099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
206717099b11SRalf Baechle	bool
20685e83d430SRalf Baechleendmenu
20695e83d430SRalf Baechle
20705e83d430SRalf Baechle#
20715e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
20725e83d430SRalf Baechle#
20735e83d430SRalf Baechleconfig CPU_MIPS32
20745e83d430SRalf Baechle	bool
2075ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
2076281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
20775e83d430SRalf Baechle
20785e83d430SRalf Baechleconfig CPU_MIPS64
20795e83d430SRalf Baechle	bool
2080ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2081ab7c01fdSSerge Semin		     CPU_MIPS64_R6
20825e83d430SRalf Baechle
20835e83d430SRalf Baechle#
208457eeacedSPaul Burton# These indicate the revision of the architecture
20855e83d430SRalf Baechle#
20865e83d430SRalf Baechleconfig CPU_MIPSR1
20875e83d430SRalf Baechle	bool
20885e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
20895e83d430SRalf Baechle
20905e83d430SRalf Baechleconfig CPU_MIPSR2
20915e83d430SRalf Baechle	bool
2092a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
20938256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2094ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2095a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20965e83d430SRalf Baechle
2097ab7c01fdSSerge Seminconfig CPU_MIPSR5
2098ab7c01fdSSerge Semin	bool
2099281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2100ab7c01fdSSerge Semin	select CPU_HAS_RIXI
2101ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2102ab7c01fdSSerge Semin	select MIPS_SPRAM
2103ab7c01fdSSerge Semin
21047fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
21057fd08ca5SLeonid Yegoshin	bool
21067fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
21078256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2108ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
210987321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
21102db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
21114a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2112a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21135e83d430SRalf Baechle
211457eeacedSPaul Burtonconfig TARGET_ISA_REV
211557eeacedSPaul Burton	int
211657eeacedSPaul Burton	default 1 if CPU_MIPSR1
211757eeacedSPaul Burton	default 2 if CPU_MIPSR2
2118ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
211957eeacedSPaul Burton	default 6 if CPU_MIPSR6
212057eeacedSPaul Burton	default 0
212157eeacedSPaul Burton	help
212257eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
212357eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
212457eeacedSPaul Burton
2125a6e18781SLeonid Yegoshinconfig EVA
2126a6e18781SLeonid Yegoshin	bool
2127a6e18781SLeonid Yegoshin
2128c5b36783SSteven J. Hillconfig XPA
2129c5b36783SSteven J. Hill	bool
2130c5b36783SSteven J. Hill
21315e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
21325e83d430SRalf Baechle	bool
21335e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
21345e83d430SRalf Baechle	bool
21355e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
21365e83d430SRalf Baechle	bool
21375e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
21385e83d430SRalf Baechle	bool
213955045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
214055045ff5SWu Zhangjin	bool
214155045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
214255045ff5SWu Zhangjin	bool
21439cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
21449cffd154SDavid Daney	bool
2145171543e7SDaniel Silsby	depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
214682622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
214782622284SDavid Daney	bool
2148cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21495e83d430SRalf Baechle
21508192c9eaSDavid Daney#
21518192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21528192c9eaSDavid Daney#
21538192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21548192c9eaSDavid Daney	bool
2155679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21568192c9eaSDavid Daney
21575e83d430SRalf Baechlemenu "Kernel type"
21585e83d430SRalf Baechle
21595e83d430SRalf Baechlechoice
21605e83d430SRalf Baechle	prompt "Kernel code model"
21615e83d430SRalf Baechle	help
21625e83d430SRalf Baechle	  You should only select this option if you have a workload that
21635e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
21645e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
21655e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
21665e83d430SRalf Baechle
21675e83d430SRalf Baechleconfig 32BIT
21685e83d430SRalf Baechle	bool "32-bit kernel"
21695e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
21705e83d430SRalf Baechle	select TRAD_SIGNALS
21715e83d430SRalf Baechle	help
21725e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2173f17c4ca3SRalf Baechle
21745e83d430SRalf Baechleconfig 64BIT
21755e83d430SRalf Baechle	bool "64-bit kernel"
21765e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
21775e83d430SRalf Baechle	help
21785e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
21795e83d430SRalf Baechle
21805e83d430SRalf Baechleendchoice
21815e83d430SRalf Baechle
21822235a54dSSanjay Lalconfig KVM_GUEST
21832235a54dSSanjay Lal	bool "KVM Guest Kernel"
2184f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
21852235a54dSSanjay Lal	help
2186caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2187caa1faa7SJames Hogan	  mode.
21882235a54dSSanjay Lal
2189eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2190eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
21912235a54dSSanjay Lal	depends on KVM_GUEST
2192eda3d33cSJames Hogan	default 100
21932235a54dSSanjay Lal	help
2194eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2195eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2196eda3d33cSJames Hogan	  timer frequency is specified directly.
21972235a54dSSanjay Lal
21981e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
21991e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
22001e321fa9SLeonid Yegoshin	depends on 64BIT
22011e321fa9SLeonid Yegoshin	help
22023377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
22033377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
22043377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
22053377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
22063377e227SAlex Belits	  level of page tables is added which imposes both a memory
22073377e227SAlex Belits	  overhead as well as slower TLB fault handling.
22083377e227SAlex Belits
22091e321fa9SLeonid Yegoshin	  If unsure, say N.
22101e321fa9SLeonid Yegoshin
22111da177e4SLinus Torvaldschoice
22121da177e4SLinus Torvalds	prompt "Kernel page size"
22131da177e4SLinus Torvalds	default PAGE_SIZE_4KB
22141da177e4SLinus Torvalds
22151da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
22161da177e4SLinus Torvalds	bool "4kB"
2217268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
22181da177e4SLinus Torvalds	help
22191da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
22201da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
22211da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
22221da177e4SLinus Torvalds	  recommended for low memory systems.
22231da177e4SLinus Torvalds
22241da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
22251da177e4SLinus Torvalds	bool "8kB"
2226c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
22271e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
22281da177e4SLinus Torvalds	help
22291da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
22301da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2231c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2232c2aeaaeaSPaul Burton	  distribution to support this.
22331da177e4SLinus Torvalds
22341da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
22351da177e4SLinus Torvalds	bool "16kB"
2236714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
22371da177e4SLinus Torvalds	help
22381da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
22391da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2240714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2241714bfad6SRalf Baechle	  Linux distribution to support this.
22421da177e4SLinus Torvalds
2243c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2244c52399beSRalf Baechle	bool "32kB"
2245c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22461e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2247c52399beSRalf Baechle	help
2248c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2249c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2250c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2251c52399beSRalf Baechle	  distribution to support this.
2252c52399beSRalf Baechle
22531da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22541da177e4SLinus Torvalds	bool "64kB"
22553b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22561da177e4SLinus Torvalds	help
22571da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
22581da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
22591da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2260714bfad6SRalf Baechle	  writing this option is still high experimental.
22611da177e4SLinus Torvalds
22621da177e4SLinus Torvaldsendchoice
22631da177e4SLinus Torvalds
2264c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2265c9bace7cSDavid Daney	int "Maximum zone order"
2266e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2267e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2268e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2269e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2270e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2271e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2272c9bace7cSDavid Daney	range 11 64
2273c9bace7cSDavid Daney	default "11"
2274c9bace7cSDavid Daney	help
2275c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2276c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2277c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2278c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2279c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2280c9bace7cSDavid Daney	  increase this value.
2281c9bace7cSDavid Daney
2282c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2283c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2284c9bace7cSDavid Daney
2285c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2286c9bace7cSDavid Daney	  when choosing a value for this option.
2287c9bace7cSDavid Daney
22881da177e4SLinus Torvaldsconfig BOARD_SCACHE
22891da177e4SLinus Torvalds	bool
22901da177e4SLinus Torvalds
22911da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
22921da177e4SLinus Torvalds	bool
22931da177e4SLinus Torvalds	select BOARD_SCACHE
22941da177e4SLinus Torvalds
22959318c51aSChris Dearman#
22969318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
22979318c51aSChris Dearman#
22989318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
22999318c51aSChris Dearman	bool
23009318c51aSChris Dearman	select BOARD_SCACHE
23019318c51aSChris Dearman
23021da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
23031da177e4SLinus Torvalds	bool
23041da177e4SLinus Torvalds	select BOARD_SCACHE
23051da177e4SLinus Torvalds
23061da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
23071da177e4SLinus Torvalds	bool
23081da177e4SLinus Torvalds	select BOARD_SCACHE
23091da177e4SLinus Torvalds
23101da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
23111da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
23121da177e4SLinus Torvalds	depends on CPU_SB1
23131da177e4SLinus Torvalds	help
23141da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
23151da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
23161da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
23171da177e4SLinus Torvalds
23181da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2319c8094b53SRalf Baechle	bool
23201da177e4SLinus Torvalds
23213165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
23223165c846SFlorian Fainelli	bool
2323c2aeaaeaSPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
23243165c846SFlorian Fainelli
2325c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2326183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2327183b40f9SPaul Burton	default y
2328183b40f9SPaul Burton	help
2329183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2330183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2331183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2332183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2333183b40f9SPaul Burton	  receive a SIGILL.
2334183b40f9SPaul Burton
2335183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2336183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2337183b40f9SPaul Burton
2338183b40f9SPaul Burton	  If unsure, say y.
2339c92e47e5SPaul Burton
234097f7dcbfSPaul Burtonconfig CPU_R2300_FPU
234197f7dcbfSPaul Burton	bool
2342c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
234397f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
234497f7dcbfSPaul Burton
234554746829SPaul Burtonconfig CPU_R3K_TLB
234654746829SPaul Burton	bool
234754746829SPaul Burton
234891405eb6SFlorian Fainelliconfig CPU_R4K_FPU
234991405eb6SFlorian Fainelli	bool
2350c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
235197f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
235291405eb6SFlorian Fainelli
235362cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
235462cedc4fSFlorian Fainelli	bool
235554746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
235662cedc4fSFlorian Fainelli
235759d6ab86SRalf Baechleconfig MIPS_MT_SMP
2358a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
23595cbf9688SPaul Burton	default y
2360527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
236159d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2362d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2363c080faa5SSteven J. Hill	select SYNC_R4K
236459d6ab86SRalf Baechle	select MIPS_MT
236559d6ab86SRalf Baechle	select SMP
236687353d8aSRalf Baechle	select SMP_UP
2367c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2368c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2369399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
237059d6ab86SRalf Baechle	help
2371c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2372c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2373c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2374c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2375c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
237659d6ab86SRalf Baechle
2377f41ae0b2SRalf Baechleconfig MIPS_MT
2378f41ae0b2SRalf Baechle	bool
2379f41ae0b2SRalf Baechle
23800ab7aefcSRalf Baechleconfig SCHED_SMT
23810ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
23820ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
23830ab7aefcSRalf Baechle	default n
23840ab7aefcSRalf Baechle	help
23850ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
23860ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
23870ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
23880ab7aefcSRalf Baechle
23890ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
23900ab7aefcSRalf Baechle	bool
23910ab7aefcSRalf Baechle
2392f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2393f41ae0b2SRalf Baechle	bool
2394f41ae0b2SRalf Baechle
2395f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2396f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2397f088fc84SRalf Baechle	default y
2398b633648cSRalf Baechle	depends on MIPS_MT_SMP
239907cc0c9eSRalf Baechle
2400b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2401b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
24029eaa9a82SPaul Burton	depends on CPU_MIPSR6
2403c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2404b0a668fbSLeonid Yegoshin	default y
2405b0a668fbSLeonid Yegoshin	help
2406b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2407b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
240807edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2409b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2410b0a668fbSLeonid Yegoshin	  final kernel image.
2411b0a668fbSLeonid Yegoshin
2412f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2413f35764e7SJames Hogan	bool
2414f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2415f35764e7SJames Hogan	help
2416f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2417f35764e7SJames Hogan	  physical_memsize.
2418f35764e7SJames Hogan
241907cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
242007cc0c9eSRalf Baechle	bool "VPE loader support."
2421f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
242207cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
242307cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
242407cc0c9eSRalf Baechle	select MIPS_MT
242507cc0c9eSRalf Baechle	help
242607cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
242707cc0c9eSRalf Baechle	  onto another VPE and running it.
2428f088fc84SRalf Baechle
242917a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
243017a1d523SDeng-Cheng Zhu	bool
243117a1d523SDeng-Cheng Zhu	default "y"
243217a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
243317a1d523SDeng-Cheng Zhu
24341a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
24351a2a6d7eSDeng-Cheng Zhu	bool
24361a2a6d7eSDeng-Cheng Zhu	default "y"
24371a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
24381a2a6d7eSDeng-Cheng Zhu
2439e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2440e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2441e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2442e01402b1SRalf Baechle	default y
2443e01402b1SRalf Baechle	help
2444e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2445e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2446e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2447e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2448e01402b1SRalf Baechle
2449e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2450e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2451e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2452e01402b1SRalf Baechle
2453da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2454da615cf6SDeng-Cheng Zhu	bool
2455da615cf6SDeng-Cheng Zhu	default "y"
2456da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2457da615cf6SDeng-Cheng Zhu
24582c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
24592c973ef0SDeng-Cheng Zhu	bool
24602c973ef0SDeng-Cheng Zhu	default "y"
24612c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
24622c973ef0SDeng-Cheng Zhu
24634a16ff4cSRalf Baechleconfig MIPS_CMP
24645cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
24655676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2466b10b43baSMarkos Chandras	select SMP
2467eb9b5141STim Anderson	select SYNC_R4K
2468b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
24694a16ff4cSRalf Baechle	select WEAK_ORDERING
24704a16ff4cSRalf Baechle	default n
24714a16ff4cSRalf Baechle	help
2472044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2473044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2474044505c7SPaul Burton	  its ability to start secondary CPUs.
24754a16ff4cSRalf Baechle
24765cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
24775cac93b3SPaul Burton	  instead of this.
24785cac93b3SPaul Burton
24790ee958e1SPaul Burtonconfig MIPS_CPS
24800ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
24815a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
24820ee958e1SPaul Burton	select MIPS_CM
24831d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
24840ee958e1SPaul Burton	select SMP
24850ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
24861d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2487c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
24880ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
24890ee958e1SPaul Burton	select WEAK_ORDERING
24900ee958e1SPaul Burton	help
24910ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
24920ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
24930ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
24940ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
24950ee958e1SPaul Burton	  support is unavailable.
24960ee958e1SPaul Burton
24973179d37eSPaul Burtonconfig MIPS_CPS_PM
249839a59593SMarkos Chandras	depends on MIPS_CPS
24993179d37eSPaul Burton	bool
25003179d37eSPaul Burton
25019f98f3ddSPaul Burtonconfig MIPS_CM
25029f98f3ddSPaul Burton	bool
25033c9b4166SPaul Burton	select MIPS_CPC
25049f98f3ddSPaul Burton
25059c38cf44SPaul Burtonconfig MIPS_CPC
25069c38cf44SPaul Burton	bool
25072600990eSRalf Baechle
25081da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
25091da177e4SLinus Torvalds	bool
25101da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
25111da177e4SLinus Torvalds	default y
25121da177e4SLinus Torvalds
25131da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
25141da177e4SLinus Torvalds	bool
25151da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
25161da177e4SLinus Torvalds	default y
25171da177e4SLinus Torvalds
25189e2b5372SMarkos Chandraschoice
25199e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
25209e2b5372SMarkos Chandras
25219e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
25229e2b5372SMarkos Chandras	bool "None"
25239e2b5372SMarkos Chandras	help
25249e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
25259e2b5372SMarkos Chandras
25269693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
25279693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
25289e2b5372SMarkos Chandras	bool "SmartMIPS"
25299693a853SFranck Bui-Huu	help
25309693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
25319693a853SFranck Bui-Huu	  increased security at both hardware and software level for
25329693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
25339693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
25349693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
25359693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
25369693a853SFranck Bui-Huu	  here.
25379693a853SFranck Bui-Huu
2538bce86083SSteven J. Hillconfig CPU_MICROMIPS
25397fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
25409e2b5372SMarkos Chandras	bool "microMIPS"
2541bce86083SSteven J. Hill	help
2542bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2543bce86083SSteven J. Hill	  microMIPS ISA
2544bce86083SSteven J. Hill
25459e2b5372SMarkos Chandrasendchoice
25469e2b5372SMarkos Chandras
2547a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25480ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2549a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2550c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25512a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2552a5e9a69eSPaul Burton	help
2553a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2554a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25551db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
25561db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
25571db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
25581db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
25591db1af84SPaul Burton	  the size & complexity of your kernel.
2560a5e9a69eSPaul Burton
2561a5e9a69eSPaul Burton	  If unsure, say Y.
2562a5e9a69eSPaul Burton
25631da177e4SLinus Torvaldsconfig CPU_HAS_WB
2564f7062ddbSRalf Baechle	bool
2565e01402b1SRalf Baechle
2566df0ac8a4SKevin Cernekeeconfig XKS01
2567df0ac8a4SKevin Cernekee	bool
2568df0ac8a4SKevin Cernekee
2569ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2570ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2571ba9196d2SJiaxun Yang	bool
2572ba9196d2SJiaxun Yang
2573ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2574ba9196d2SJiaxun Yang	bool
2575ba9196d2SJiaxun Yang
25768256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
25778256b17eSFlorian Fainelli	bool
25788256b17eSFlorian Fainelli
257918d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2580932afdeeSYasha Cherikovsky	bool
2581932afdeeSYasha Cherikovsky	help
258218d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2583932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
258418d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
258518d84e2eSAlexander Lobakin	  systems).
2586932afdeeSYasha Cherikovsky
2587f41ae0b2SRalf Baechle#
2588f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2589f41ae0b2SRalf Baechle#
2590e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2591f41ae0b2SRalf Baechle	bool
2592e01402b1SRalf Baechle
2593f41ae0b2SRalf Baechle#
2594f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2595f41ae0b2SRalf Baechle#
2596e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2597f41ae0b2SRalf Baechle	bool
2598e01402b1SRalf Baechle
25991da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
26001da177e4SLinus Torvalds	bool
26011da177e4SLinus Torvalds	depends on !CPU_R3000
26021da177e4SLinus Torvalds	default y
26031da177e4SLinus Torvalds
26041da177e4SLinus Torvalds#
260520d60d99SMaciej W. Rozycki# CPU non-features
260620d60d99SMaciej W. Rozycki#
260720d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
260820d60d99SMaciej W. Rozycki	bool
260920d60d99SMaciej W. Rozycki
261020d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
261120d60d99SMaciej W. Rozycki	bool
261220d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
261320d60d99SMaciej W. Rozycki
261420d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
261520d60d99SMaciej W. Rozycki	bool
261620d60d99SMaciej W. Rozycki
2617071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2618071d2f0bSPaul Burton	bool
2619071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2620071d2f0bSPaul Burton
26214edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
26224edf00a4SPaul Burton	int
26234edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26244edf00a4SPaul Burton	default 0
26254edf00a4SPaul Burton
26264edf00a4SPaul Burtonconfig MIPS_ASID_BITS
26274edf00a4SPaul Burton	int
26282db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
26294edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26304edf00a4SPaul Burton	default 8
26314edf00a4SPaul Burton
26322db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
26332db003a5SPaul Burton	bool
26342db003a5SPaul Burton
26354a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
26364a5dc51eSMarcin Nowakowski	bool
26374a5dc51eSMarcin Nowakowski
263820d60d99SMaciej W. Rozycki#
26391da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
26401da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
26411da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
26421da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
26431da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
26441da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
26451da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
26461da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2647797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2648797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2649797798c1SRalf Baechle#   support.
26501da177e4SLinus Torvalds#
26511da177e4SLinus Torvaldsconfig HIGHMEM
26521da177e4SLinus Torvalds	bool "High Memory Support"
2653a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2654797798c1SRalf Baechle
2655797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2656797798c1SRalf Baechle	bool
2657797798c1SRalf Baechle
2658797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2659797798c1SRalf Baechle	bool
26601da177e4SLinus Torvalds
26619693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
26629693a853SFranck Bui-Huu	bool
26639693a853SFranck Bui-Huu
2664a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2665a6a4834cSSteven J. Hill	bool
2666a6a4834cSSteven J. Hill
2667377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2668377cb1b6SRalf Baechle	bool
2669377cb1b6SRalf Baechle	help
2670377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2671377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2672377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2673377cb1b6SRalf Baechle
2674a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2675a5e9a69eSPaul Burton	bool
2676a5e9a69eSPaul Burton
2677b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2678b4819b59SYoichi Yuasa	def_bool y
2679268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2680b4819b59SYoichi Yuasa
2681b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2682b1c6cd42SAtsushi Nemoto	bool
2683397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
268431473747SAtsushi Nemoto
2685d8cb4e11SRalf Baechleconfig NUMA
2686d8cb4e11SRalf Baechle	bool "NUMA Support"
2687d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2688d8cb4e11SRalf Baechle	help
2689d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2690d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2691d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2692172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2693d8cb4e11SRalf Baechle	  disabled.
2694d8cb4e11SRalf Baechle
2695d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2696d8cb4e11SRalf Baechle	bool
2697d8cb4e11SRalf Baechle
2698f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA
2699f3c560a6SThomas Bogendoerfer	def_bool y
2700f3c560a6SThomas Bogendoerfer	depends on NUMA
2701f3c560a6SThomas Bogendoerfer
2702f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK
2703f3c560a6SThomas Bogendoerfer	def_bool y
2704f3c560a6SThomas Bogendoerfer	depends on NUMA
2705f3c560a6SThomas Bogendoerfer
27068c530ea3SMatt Redfearnconfig RELOCATABLE
27078c530ea3SMatt Redfearn	bool "Relocatable kernel"
2708ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2709ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2710ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2711ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2712281e3aeaSSerge Semin		   CPU_P5600 || CAVIUM_OCTEON_SOC
27138c530ea3SMatt Redfearn	help
27148c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
27158c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
27168c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
27178c530ea3SMatt Redfearn	  but are discarded at runtime
27188c530ea3SMatt Redfearn
2719069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2720069fd766SMatt Redfearn	hex "Relocation table size"
2721069fd766SMatt Redfearn	depends on RELOCATABLE
2722069fd766SMatt Redfearn	range 0x0 0x01000000
2723069fd766SMatt Redfearn	default "0x00100000"
2724a7f7f624SMasahiro Yamada	help
2725069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2726069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2727069fd766SMatt Redfearn
2728069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2729069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2730069fd766SMatt Redfearn
2731069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2732069fd766SMatt Redfearn
2733069fd766SMatt Redfearn	  If unsure, leave at the default value.
2734069fd766SMatt Redfearn
2735405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2736405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2737405bc8fdSMatt Redfearn	depends on RELOCATABLE
2738a7f7f624SMasahiro Yamada	help
2739405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2740405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2741405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2742405bc8fdSMatt Redfearn	  of kernel internals.
2743405bc8fdSMatt Redfearn
2744405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2745405bc8fdSMatt Redfearn
2746405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2747405bc8fdSMatt Redfearn
2748405bc8fdSMatt Redfearn	  If unsure, say N.
2749405bc8fdSMatt Redfearn
2750405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2751405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2752405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2753405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2754405bc8fdSMatt Redfearn	range 0x0 0x08000000
2755405bc8fdSMatt Redfearn	default "0x01000000"
2756a7f7f624SMasahiro Yamada	help
2757405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2758405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2759405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2760405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2761405bc8fdSMatt Redfearn
2762405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2763405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2764405bc8fdSMatt Redfearn
2765c80d79d7SYasunori Gotoconfig NODES_SHIFT
2766c80d79d7SYasunori Goto	int
2767c80d79d7SYasunori Goto	default "6"
2768c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2769c80d79d7SYasunori Goto
277014f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
277114f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
2772268a2d60SJiaxun Yang	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
277314f70012SDeng-Cheng Zhu	default y
277414f70012SDeng-Cheng Zhu	help
277514f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
277614f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
277714f70012SDeng-Cheng Zhu
2778be8fa1cbSTiezhu Yangconfig DMI
2779be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2780be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2781be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2782be8fa1cbSTiezhu Yang	default y
2783be8fa1cbSTiezhu Yang	help
2784be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2785be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2786be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2787be8fa1cbSTiezhu Yang	  BIOS code.
2788be8fa1cbSTiezhu Yang
27891da177e4SLinus Torvaldsconfig SMP
27901da177e4SLinus Torvalds	bool "Multi-Processing support"
2791e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2792e73ea273SRalf Baechle	help
27931da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
27944a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
27954a474157SRobert Graffham	  than one CPU, say Y.
27961da177e4SLinus Torvalds
27974a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
27981da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
27991da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
28004a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
28011da177e4SLinus Torvalds	  will run faster if you say N here.
28021da177e4SLinus Torvalds
28031da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
28041da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
28051da177e4SLinus Torvalds
280603502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2807ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
28081da177e4SLinus Torvalds
28091da177e4SLinus Torvalds	  If you don't know what to do here, say N.
28101da177e4SLinus Torvalds
28117840d618SMatt Redfearnconfig HOTPLUG_CPU
28127840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
28137840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
28147840d618SMatt Redfearn	help
28157840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
28167840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
28177840d618SMatt Redfearn	  (Note: power management support will enable this option
28187840d618SMatt Redfearn	    automatically on SMP systems. )
28197840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
28207840d618SMatt Redfearn
282187353d8aSRalf Baechleconfig SMP_UP
282287353d8aSRalf Baechle	bool
282387353d8aSRalf Baechle
28244a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
28254a16ff4cSRalf Baechle	bool
28264a16ff4cSRalf Baechle
28270ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
28280ee958e1SPaul Burton	bool
28290ee958e1SPaul Burton
2830e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2831e73ea273SRalf Baechle	bool
2832e73ea273SRalf Baechle
2833130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2834130e2fb7SRalf Baechle	bool
2835130e2fb7SRalf Baechle
2836130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2837130e2fb7SRalf Baechle	bool
2838130e2fb7SRalf Baechle
2839130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2840130e2fb7SRalf Baechle	bool
2841130e2fb7SRalf Baechle
2842130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2843130e2fb7SRalf Baechle	bool
2844130e2fb7SRalf Baechle
2845130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2846130e2fb7SRalf Baechle	bool
2847130e2fb7SRalf Baechle
28481da177e4SLinus Torvaldsconfig NR_CPUS
2849a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2850a91796a9SJayachandran C	range 2 256
28511da177e4SLinus Torvalds	depends on SMP
2852130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2853130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2854130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2855130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2856130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
28571da177e4SLinus Torvalds	help
28581da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
28591da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
28601da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
286172ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
286272ede9b1SAtsushi Nemoto	  and 2 for all others.
28631da177e4SLinus Torvalds
28641da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
286572ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
286672ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
286772ede9b1SAtsushi Nemoto	  power of two.
28681da177e4SLinus Torvalds
2869399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2870399aaa25SAl Cooper	bool
2871399aaa25SAl Cooper
28727820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
28737820b84bSDavid Daney	bool
28747820b84bSDavid Daney
28757820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
28767820b84bSDavid Daney	int
28777820b84bSDavid Daney	depends on SMP
28787820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
28797820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
28807820b84bSDavid Daney
28811723b4a3SAtsushi Nemoto#
28821723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
28831723b4a3SAtsushi Nemoto#
28841723b4a3SAtsushi Nemoto
28851723b4a3SAtsushi Nemotochoice
28861723b4a3SAtsushi Nemoto	prompt "Timer frequency"
28871723b4a3SAtsushi Nemoto	default HZ_250
28881723b4a3SAtsushi Nemoto	help
28891723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
28901723b4a3SAtsushi Nemoto
289167596573SPaul Burton	config HZ_24
289267596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
289367596573SPaul Burton
28941723b4a3SAtsushi Nemoto	config HZ_48
28950f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
28961723b4a3SAtsushi Nemoto
28971723b4a3SAtsushi Nemoto	config HZ_100
28981723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
28991723b4a3SAtsushi Nemoto
29001723b4a3SAtsushi Nemoto	config HZ_128
29011723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
29021723b4a3SAtsushi Nemoto
29031723b4a3SAtsushi Nemoto	config HZ_250
29041723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
29051723b4a3SAtsushi Nemoto
29061723b4a3SAtsushi Nemoto	config HZ_256
29071723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
29081723b4a3SAtsushi Nemoto
29091723b4a3SAtsushi Nemoto	config HZ_1000
29101723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
29111723b4a3SAtsushi Nemoto
29121723b4a3SAtsushi Nemoto	config HZ_1024
29131723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
29141723b4a3SAtsushi Nemoto
29151723b4a3SAtsushi Nemotoendchoice
29161723b4a3SAtsushi Nemoto
291767596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
291867596573SPaul Burton	bool
291967596573SPaul Burton
29201723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
29211723b4a3SAtsushi Nemoto	bool
29221723b4a3SAtsushi Nemoto
29231723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
29241723b4a3SAtsushi Nemoto	bool
29251723b4a3SAtsushi Nemoto
29261723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
29271723b4a3SAtsushi Nemoto	bool
29281723b4a3SAtsushi Nemoto
29291723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
29301723b4a3SAtsushi Nemoto	bool
29311723b4a3SAtsushi Nemoto
29321723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
29331723b4a3SAtsushi Nemoto	bool
29341723b4a3SAtsushi Nemoto
29351723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
29361723b4a3SAtsushi Nemoto	bool
29371723b4a3SAtsushi Nemoto
29381723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
29391723b4a3SAtsushi Nemoto	bool
29401723b4a3SAtsushi Nemoto
29411723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
29421723b4a3SAtsushi Nemoto	bool
294367596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
294467596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
294567596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
294667596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
294767596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
294867596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
294967596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
29501723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
29511723b4a3SAtsushi Nemoto
29521723b4a3SAtsushi Nemotoconfig HZ
29531723b4a3SAtsushi Nemoto	int
295467596573SPaul Burton	default 24 if HZ_24
29551723b4a3SAtsushi Nemoto	default 48 if HZ_48
29561723b4a3SAtsushi Nemoto	default 100 if HZ_100
29571723b4a3SAtsushi Nemoto	default 128 if HZ_128
29581723b4a3SAtsushi Nemoto	default 250 if HZ_250
29591723b4a3SAtsushi Nemoto	default 256 if HZ_256
29601723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
29611723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
29621723b4a3SAtsushi Nemoto
296396685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
296496685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
296596685b17SDeng-Cheng Zhu
2966ea6e942bSAtsushi Nemotoconfig KEXEC
29677d60717eSKees Cook	bool "Kexec system call"
29682965faa5SDave Young	select KEXEC_CORE
2969ea6e942bSAtsushi Nemoto	help
2970ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
2971ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
29723dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
2973ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
2974ea6e942bSAtsushi Nemoto
297501dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
2976ea6e942bSAtsushi Nemoto
2977ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
2978ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
2979bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
2980bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
2981bf220695SGeert Uytterhoeven	  made.
2982ea6e942bSAtsushi Nemoto
29837aa1c8f4SRalf Baechleconfig CRASH_DUMP
29847aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
29857aa1c8f4SRalf Baechle	help
29867aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
29877aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
29887aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
29897aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
29907aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
29917aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
29927aa1c8f4SRalf Baechle	  PHYSICAL_START.
29937aa1c8f4SRalf Baechle
29947aa1c8f4SRalf Baechleconfig PHYSICAL_START
29957aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
29968bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
29977aa1c8f4SRalf Baechle	depends on CRASH_DUMP
29987aa1c8f4SRalf Baechle	help
29997aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
30007aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
30017aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
30027aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
30037aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
30047aa1c8f4SRalf Baechle
3005ea6e942bSAtsushi Nemotoconfig SECCOMP
3006ea6e942bSAtsushi Nemoto	bool "Enable seccomp to safely compute untrusted bytecode"
3007293c5bd1SRalf Baechle	depends on PROC_FS
3008ea6e942bSAtsushi Nemoto	default y
3009ea6e942bSAtsushi Nemoto	help
3010ea6e942bSAtsushi Nemoto	  This kernel feature is useful for number crunching applications
3011ea6e942bSAtsushi Nemoto	  that may need to compute untrusted bytecode during their
3012ea6e942bSAtsushi Nemoto	  execution. By using pipes or other transports made available to
3013ea6e942bSAtsushi Nemoto	  the process as file descriptors supporting the read/write
3014ea6e942bSAtsushi Nemoto	  syscalls, it's possible to isolate those applications in
3015ea6e942bSAtsushi Nemoto	  their own address space using seccomp. Once seccomp is
3016ea6e942bSAtsushi Nemoto	  enabled via /proc/<pid>/seccomp, it cannot be disabled
3017ea6e942bSAtsushi Nemoto	  and the task is only allowed to execute a few safe syscalls
3018ea6e942bSAtsushi Nemoto	  defined by each seccomp mode.
3019ea6e942bSAtsushi Nemoto
3020ea6e942bSAtsushi Nemoto	  If unsure, say Y. Only embedded should say N here.
3021ea6e942bSAtsushi Nemoto
3022597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
3023b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3024597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
3025597ce172SPaul Burton	help
3026597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
3027597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
3028597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3029597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
3030597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
3031597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
3032597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
3033597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
3034597ce172SPaul Burton	  saying N here.
3035597ce172SPaul Burton
303606e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
303706e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
303806e2e882SPaul Burton	  worked on. In order to avoid userland becoming dependant upon current
303906e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
304006e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
304106e2e882SPaul Burton	  said details.
304206e2e882SPaul Burton
304306e2e882SPaul Burton	  If unsure, say N.
3044597ce172SPaul Burton
3045f2ffa5abSDezhong Diaoconfig USE_OF
30460b3e06fdSJonas Gorski	bool
3047f2ffa5abSDezhong Diao	select OF
3048e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
3049abd2363fSGrant Likely	select IRQ_DOMAIN
3050f2ffa5abSDezhong Diao
30512fe8ea39SDengcheng Zhuconfig UHI_BOOT
30522fe8ea39SDengcheng Zhu	bool
30532fe8ea39SDengcheng Zhu
30547fafb068SAndrew Brestickerconfig BUILTIN_DTB
30557fafb068SAndrew Bresticker	bool
30567fafb068SAndrew Bresticker
30571da8f179SJonas Gorskichoice
30585b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
30591da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
30601da8f179SJonas Gorski
30611da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
30621da8f179SJonas Gorski		bool "None"
30631da8f179SJonas Gorski		help
30641da8f179SJonas Gorski		  Do not enable appended dtb support.
30651da8f179SJonas Gorski
306687db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
306787db537dSAaro Koskinen		bool "vmlinux"
306887db537dSAaro Koskinen		help
306987db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
307087db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
307187db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
307287db537dSAaro Koskinen		  objcopy:
307387db537dSAaro Koskinen
307487db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
307587db537dSAaro Koskinen
307687db537dSAaro Koskinen		  This is meant as a backward compatiblity convenience for those
307787db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
307887db537dSAaro Koskinen		  the documented boot protocol using a device tree.
307987db537dSAaro Koskinen
30801da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3081b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
30821da8f179SJonas Gorski		help
30831da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3084b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
30851da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
30861da8f179SJonas Gorski
30871da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
30881da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
30891da8f179SJonas Gorski		  the documented boot protocol using a device tree.
30901da8f179SJonas Gorski
30911da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
30921da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
30931da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
30941da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
30951da8f179SJonas Gorski		  if you don't intend to always append a DTB.
30961da8f179SJonas Gorskiendchoice
30971da8f179SJonas Gorski
30982024972eSJonas Gorskichoice
30992024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
31002bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
310187fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
31022bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
31032024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
31042024972eSJonas Gorski
31052024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
31062024972eSJonas Gorski		depends on USE_OF
31072024972eSJonas Gorski		bool "Dtb kernel arguments if available"
31082024972eSJonas Gorski
31092024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
31102024972eSJonas Gorski		depends on USE_OF
31112024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
31122024972eSJonas Gorski
31132024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
31142024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3115ed47e153SRabin Vincent
3116ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3117ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3118ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
31192024972eSJonas Gorskiendchoice
31202024972eSJonas Gorski
31215e83d430SRalf Baechleendmenu
31225e83d430SRalf Baechle
31231df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
31241df0f0ffSAtsushi Nemoto	bool
31251df0f0ffSAtsushi Nemoto	default y
31261df0f0ffSAtsushi Nemoto
31271df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
31281df0f0ffSAtsushi Nemoto	bool
31291df0f0ffSAtsushi Nemoto	default y
31301df0f0ffSAtsushi Nemoto
3131a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3132a728ab52SKirill A. Shutemov	int
31333377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3134a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3135a728ab52SKirill A. Shutemov	default 2
3136a728ab52SKirill A. Shutemov
31376c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
31386c359eb1SPaul Burton	bool
31396c359eb1SPaul Burton
31401da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
31411da177e4SLinus Torvalds
3142c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
31432eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3144c5611df9SPaul Burton	bool
3145c5611df9SPaul Burton
3146c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3147c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3148c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
31492eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
31501da177e4SLinus Torvalds
31511da177e4SLinus Torvalds#
31521da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
31531da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
31541da177e4SLinus Torvalds# users to choose the right thing ...
31551da177e4SLinus Torvalds#
31561da177e4SLinus Torvaldsconfig ISA
31571da177e4SLinus Torvalds	bool
31581da177e4SLinus Torvalds
31591da177e4SLinus Torvaldsconfig TC
31601da177e4SLinus Torvalds	bool "TURBOchannel support"
31611da177e4SLinus Torvalds	depends on MACH_DECSTATION
31621da177e4SLinus Torvalds	help
316350a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
316450a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
316550a23e6eSJustin P. Mattock	  at:
316650a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
316750a23e6eSJustin P. Mattock	  and:
316850a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
316950a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
317050a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
31711da177e4SLinus Torvalds
31721da177e4SLinus Torvaldsconfig MMU
31731da177e4SLinus Torvalds	bool
31741da177e4SLinus Torvalds	default y
31751da177e4SLinus Torvalds
3176109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3177109c32ffSMatt Redfearn	default 12 if 64BIT
3178109c32ffSMatt Redfearn	default 8
3179109c32ffSMatt Redfearn
3180109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3181109c32ffSMatt Redfearn	default 18 if 64BIT
3182109c32ffSMatt Redfearn	default 15
3183109c32ffSMatt Redfearn
3184109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3185109c32ffSMatt Redfearn	default 8
3186109c32ffSMatt Redfearn
3187109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3188109c32ffSMatt Redfearn	default 15
3189109c32ffSMatt Redfearn
3190d865bea4SRalf Baechleconfig I8253
3191d865bea4SRalf Baechle	bool
3192798778b8SRussell King	select CLKSRC_I8253
31932d02612fSThomas Gleixner	select CLKEVT_I8253
31949726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3195d865bea4SRalf Baechle
3196e05eb3f8SRalf Baechleconfig ZONE_DMA
3197e05eb3f8SRalf Baechle	bool
3198e05eb3f8SRalf Baechle
3199cce335aeSRalf Baechleconfig ZONE_DMA32
3200cce335aeSRalf Baechle	bool
3201cce335aeSRalf Baechle
32021da177e4SLinus Torvaldsendmenu
32031da177e4SLinus Torvalds
32041da177e4SLinus Torvaldsconfig TRAD_SIGNALS
32051da177e4SLinus Torvalds	bool
32061da177e4SLinus Torvalds
32071da177e4SLinus Torvaldsconfig MIPS32_COMPAT
320878aaf956SRalf Baechle	bool
32091da177e4SLinus Torvalds
32101da177e4SLinus Torvaldsconfig COMPAT
32111da177e4SLinus Torvalds	bool
32121da177e4SLinus Torvalds
321305e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
321405e43966SAtsushi Nemoto	bool
321505e43966SAtsushi Nemoto
32161da177e4SLinus Torvaldsconfig MIPS32_O32
32171da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
321878aaf956SRalf Baechle	depends on 64BIT
321978aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
322078aaf956SRalf Baechle	select COMPAT
322178aaf956SRalf Baechle	select MIPS32_COMPAT
322278aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32231da177e4SLinus Torvalds	help
32241da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
32251da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
32261da177e4SLinus Torvalds	  existing binaries are in this format.
32271da177e4SLinus Torvalds
32281da177e4SLinus Torvalds	  If unsure, say Y.
32291da177e4SLinus Torvalds
32301da177e4SLinus Torvaldsconfig MIPS32_N32
32311da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3232c22eacfeSRalf Baechle	depends on 64BIT
32335a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
323478aaf956SRalf Baechle	select COMPAT
323578aaf956SRalf Baechle	select MIPS32_COMPAT
323678aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32371da177e4SLinus Torvalds	help
32381da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
32391da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
32401da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
32411da177e4SLinus Torvalds	  cases.
32421da177e4SLinus Torvalds
32431da177e4SLinus Torvalds	  If unsure, say N.
32441da177e4SLinus Torvalds
32451da177e4SLinus Torvaldsconfig BINFMT_ELF32
32461da177e4SLinus Torvalds	bool
32471da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3248f43edca7SRalf Baechle	select ELFCORE
32491da177e4SLinus Torvalds
32502116245eSRalf Baechlemenu "Power management options"
3251952fa954SRodolfo Giometti
3252363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3253363c55caSWu Zhangjin	def_bool y
32543f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3255363c55caSWu Zhangjin
3256f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3257f4cb5700SJohannes Berg	def_bool y
32583f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3259f4cb5700SJohannes Berg
32602116245eSRalf Baechlesource "kernel/power/Kconfig"
3261952fa954SRodolfo Giometti
32621da177e4SLinus Torvaldsendmenu
32631da177e4SLinus Torvalds
32647a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
32657a998935SViresh Kumar	bool
32667a998935SViresh Kumar
32677a998935SViresh Kumarmenu "CPU Power Management"
3268c095ebafSPaul Burton
3269c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
32707a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
32717a998935SViresh Kumarendif
32729726b43aSWu Zhangjin
3273c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3274c095ebafSPaul Burton
3275c095ebafSPaul Burtonendmenu
3276c095ebafSPaul Burton
327798cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
327898cdee0eSRalf Baechle
32792235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3280e91946d6SNathan Chancellor
3281e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3282