xref: /linux/arch/mips/Kconfig (revision 39b2d7565a4736a30c6eeb550901433b44aebf57)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
712597988SMatt Redfearn	select ARCH_CLOCKSOURCE_DATA
812597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
91e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
10a2ecb233SDmitry Korotin	select ARCH_HAS_FORTIFY_SOURCE
1112597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
121ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1312597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1425da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
150b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
169035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
1712597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
1812597988SMatt Redfearn	select BUILDTIME_EXTABLE_SORT
1912597988SMatt Redfearn	select CLONE_BACKWARDS
2057eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
2112597988SMatt Redfearn	select CPU_PM if CPU_IDLE
2212597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2312597988SMatt Redfearn	select GENERIC_CLOCKEVENTS
2412597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2512597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
2624640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
27b962aeb0SPaul Burton	select GENERIC_IOMAP
2812597988SMatt Redfearn	select GENERIC_IRQ_PROBE
2912597988SMatt Redfearn	select GENERIC_IRQ_SHOW
306630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
31740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
32740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
33740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
34740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
35740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
3612597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
3712597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
3812597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
39446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
4012597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
41906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
4212597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
4388547001SJason Wessel	select HAVE_ARCH_KGDB
44109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
45109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
46490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
47c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
4845e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
492ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
50716850abSHassan Naveed	select HAVE_EBPF_JIT if (!CPU_MICROMIPS)
5112597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
5212597988SMatt Redfearn	select HAVE_COPY_THREAD_TLS
5364575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
5412597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
5512597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
5612597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
5712597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
5812597988SMatt Redfearn	select HAVE_EXIT_THREAD
5967a929e0SChristoph Hellwig	select HAVE_FAST_GUP
6012597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
6129c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
6212597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
6312597988SMatt Redfearn	select HAVE_IDE
64b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
6512597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
6612597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
67c1bf207dSDavid Daney	select HAVE_KPROBES
68c1bf207dSDavid Daney	select HAVE_KRETPROBES
69c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
709d15ffc8STejun Heo	select HAVE_MEMBLOCK_NODE_MAP
71786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
7242a0bb3fSPetr Mladek	select HAVE_NMI
7312597988SMatt Redfearn	select HAVE_OPROFILE
7412597988SMatt Redfearn	select HAVE_PERF_EVENTS
7508bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
769ea141adSPaul Burton	select HAVE_RSEQ
77d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
7812597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
79a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
8024640f23SVincenzo Frascino	select HAVE_GENERIC_VDSO
8112597988SMatt Redfearn	select IRQ_FORCED_THREADING
826630a8e5SChristoph Hellwig	select ISA if EISA
8312597988SMatt Redfearn	select MODULES_USE_ELF_RELA if MODULES && 64BIT
8412597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
8512597988SMatt Redfearn	select PERF_USE_VMALLOC
8605a0a344SArnd Bergmann	select RTC_LIB
8712597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
8812597988SMatt Redfearn	select VIRT_TO_BUS
89d1af2ab3SPaul Burton	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
901da177e4SLinus Torvalds
911da177e4SLinus Torvaldsmenu "Machine selection"
921da177e4SLinus Torvalds
935e83d430SRalf Baechlechoice
945e83d430SRalf Baechle	prompt "System type"
95d41e6858SMatt Redfearn	default MIPS_GENERIC
961da177e4SLinus Torvalds
97eed0eabdSPaul Burtonconfig MIPS_GENERIC
98eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
99eed0eabdSPaul Burton	select BOOT_RAW
100eed0eabdSPaul Burton	select BUILTIN_DTB
101eed0eabdSPaul Burton	select CEVT_R4K
102eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
103eed0eabdSPaul Burton	select COMMON_CLK
104eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_VI
105eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
106eed0eabdSPaul Burton	select CSRC_R4K
107eed0eabdSPaul Burton	select DMA_PERDEV_COHERENT
108eb01d42aSChristoph Hellwig	select HAVE_PCI
109eed0eabdSPaul Burton	select IRQ_MIPS_CPU
110eed0eabdSPaul Burton	select LIBFDT
1110211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
112eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
113eed0eabdSPaul Burton	select MIPS_GIC
114eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
115eed0eabdSPaul Burton	select NO_EXCEPT_FILL
116eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
117eed0eabdSPaul Burton	select PINCTRL
118eed0eabdSPaul Burton	select SMP_UP if SMP
119a3078e59SMatt Redfearn	select SWAP_IO_SPACE
120eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
121eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
122eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
123eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
124eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
125eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
126eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
127eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
128eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
129eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
130eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
131eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
132eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS_CPS
133eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
134eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
135eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
136eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
1372e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1382e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1392e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1402e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1412e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1422e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
143eed0eabdSPaul Burton	select USE_OF
1442fe8ea39SDengcheng Zhu	select UHI_BOOT
145eed0eabdSPaul Burton	help
146eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
147eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
148eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
149eed0eabdSPaul Burton	  Interface) specification.
150eed0eabdSPaul Burton
15142a4f17dSManuel Laussconfig MIPS_ALCHEMY
152c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
153d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
154f772cdb2SRalf Baechle	select CEVT_R4K
155d7ea335cSSteven J. Hill	select CSRC_R4K
15667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
15788e9a93cSManuel Lauss	select DMA_MAYBE_COHERENT	# Au1000,1500,1100 aren't, rest is
15842a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
15942a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
16042a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
161d30a2b47SLinus Walleij	select GPIOLIB
1621b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
16347440229SManuel Lauss	select COMMON_CLK
1641da177e4SLinus Torvalds
1657ca5dc14SFlorian Fainelliconfig AR7
1667ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1677ca5dc14SFlorian Fainelli	select BOOT_ELF32
1687ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
1697ca5dc14SFlorian Fainelli	select CEVT_R4K
1707ca5dc14SFlorian Fainelli	select CSRC_R4K
17167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1727ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
1737ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
1747ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
1757ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
1767ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
1777ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
178377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
1791b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
180d30a2b47SLinus Walleij	select GPIOLIB
1817ca5dc14SFlorian Fainelli	select VLYNQ
1828551fb64SYoichi Yuasa	select HAVE_CLK
1837ca5dc14SFlorian Fainelli	help
1847ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
1857ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
1867ca5dc14SFlorian Fainelli
18743cc739fSSergey Ryazanovconfig ATH25
18843cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
18943cc739fSSergey Ryazanov	select CEVT_R4K
19043cc739fSSergey Ryazanov	select CSRC_R4K
19143cc739fSSergey Ryazanov	select DMA_NONCOHERENT
19267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1931753e74eSSergey Ryazanov	select IRQ_DOMAIN
19443cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
19543cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
19643cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
1978aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
19843cc739fSSergey Ryazanov	help
19943cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
20043cc739fSSergey Ryazanov
201d4a67d9dSGabor Juhosconfig ATH79
202d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
203ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
204d4a67d9dSGabor Juhos	select BOOT_RAW
205d4a67d9dSGabor Juhos	select CEVT_R4K
206d4a67d9dSGabor Juhos	select CSRC_R4K
207d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
208d30a2b47SLinus Walleij	select GPIOLIB
209a08227a2SJohn Crispin	select PINCTRL
21094638067SGabor Juhos	select HAVE_CLK
211411520afSAlban Bedel	select COMMON_CLK
2122c4f1ac5SGabor Juhos	select CLKDEV_LOOKUP
21367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
214d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
215d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
216d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
217d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
218377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
219b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
22003c8c407SAlban Bedel	select USE_OF
22153d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
222d4a67d9dSGabor Juhos	help
223d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
224d4a67d9dSGabor Juhos
2255f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2265f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
227d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
228d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
229d666cd02SKevin Cernekee	select BOOT_RAW
230d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
231d666cd02SKevin Cernekee	select USE_OF
232d666cd02SKevin Cernekee	select CEVT_R4K
233d666cd02SKevin Cernekee	select CSRC_R4K
234d666cd02SKevin Cernekee	select SYNC_R4K
235d666cd02SKevin Cernekee	select COMMON_CLK
236c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
23760b858f2SKevin Cernekee	select BCM7038_L1_IRQ
23860b858f2SKevin Cernekee	select BCM7120_L2_IRQ
23960b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
24067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
24160b858f2SKevin Cernekee	select DMA_NONCOHERENT
242d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
24360b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
244d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
245d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
24660b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
24760b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
24860b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
249d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
250d666cd02SKevin Cernekee	select SWAP_IO_SPACE
25160b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
25260b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
25360b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
25460b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2554dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
256d666cd02SKevin Cernekee	help
2575f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2585f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2595f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2605f2d4459SKevin Cernekee	  must be set appropriately for your board.
261d666cd02SKevin Cernekee
2621c0c13ebSAurelien Jarnoconfig BCM47XX
263c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
264fe08f8c2SHauke Mehrtens	select BOOT_RAW
26542f77542SRalf Baechle	select CEVT_R4K
266940f6b48SRalf Baechle	select CSRC_R4K
2671c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
268eb01d42aSChristoph Hellwig	select HAVE_PCI
26967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
270314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
271dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
2721c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
2731c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
274377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2756507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
27625e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
277e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
278c949c0bcSRafał Miłecki	select GPIOLIB
279c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
280f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
2812ab71a02SRafał Miłecki	select BCM47XX_SPROM
282dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
2831c0c13ebSAurelien Jarno	help
2841c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
2851c0c13ebSAurelien Jarno
286e7300d04SMaxime Bizonconfig BCM63XX
287e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
288ae8de61cSFlorian Fainelli	select BOOT_RAW
289e7300d04SMaxime Bizon	select CEVT_R4K
290e7300d04SMaxime Bizon	select CSRC_R4K
291fc264022SJonas Gorski	select SYNC_R4K
292e7300d04SMaxime Bizon	select DMA_NONCOHERENT
29367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
294e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
295e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
296e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
297e7300d04SMaxime Bizon	select SWAP_IO_SPACE
298d30a2b47SLinus Walleij	select GPIOLIB
2993e82eeebSYoichi Yuasa	select HAVE_CLK
300af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
301c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
302e7300d04SMaxime Bizon	help
303e7300d04SMaxime Bizon	  Support for BCM63XX based boards
304e7300d04SMaxime Bizon
3051da177e4SLinus Torvaldsconfig MIPS_COBALT
3063fa986faSMartin Michlmayr	bool "Cobalt Server"
30742f77542SRalf Baechle	select CEVT_R4K
308940f6b48SRalf Baechle	select CSRC_R4K
3091097c6acSYoichi Yuasa	select CEVT_GT641XX
3101da177e4SLinus Torvalds	select DMA_NONCOHERENT
311eb01d42aSChristoph Hellwig	select FORCE_PCI
312d865bea4SRalf Baechle	select I8253
3131da177e4SLinus Torvalds	select I8259
31467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
315d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
316252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3177cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3180a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
319ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3200e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3215e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
322e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3231da177e4SLinus Torvalds
3241da177e4SLinus Torvaldsconfig MACH_DECSTATION
3253fa986faSMartin Michlmayr	bool "DECstations"
3261da177e4SLinus Torvalds	select BOOT_ELF32
3276457d9fcSYoichi Yuasa	select CEVT_DS1287
32881d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3294247417dSYoichi Yuasa	select CSRC_IOASIC
33081d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
33120d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
33220d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
33320d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3341da177e4SLinus Torvalds	select DMA_NONCOHERENT
335ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
33667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3377cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3387cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
339ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3407d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3415e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3421723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3431723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3441723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
345930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3465e83d430SRalf Baechle	help
3471da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3481da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3491da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3501da177e4SLinus Torvalds
3511da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3521da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3531da177e4SLinus Torvalds
3541da177e4SLinus Torvalds		DECstation 5000/50
3551da177e4SLinus Torvalds		DECstation 5000/150
3561da177e4SLinus Torvalds		DECstation 5000/260
3571da177e4SLinus Torvalds		DECsystem 5900/260
3581da177e4SLinus Torvalds
3591da177e4SLinus Torvalds	  otherwise choose R3000.
3601da177e4SLinus Torvalds
3615e83d430SRalf Baechleconfig MACH_JAZZ
3623fa986faSMartin Michlmayr	bool "Jazz family of machines"
363*39b2d756SThomas Bogendoerfer	select ARC_MEMORY
364*39b2d756SThomas Bogendoerfer	select ARC_PROMLIB
365a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
3667a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
3670e2794b0SRalf Baechle	select FW_ARC
3680e2794b0SRalf Baechle	select FW_ARC32
3695e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
37042f77542SRalf Baechle	select CEVT_R4K
371940f6b48SRalf Baechle	select CSRC_R4K
372e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
3735e83d430SRalf Baechle	select GENERIC_ISA_DMA
3748a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
37567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
376d865bea4SRalf Baechle	select I8253
3775e83d430SRalf Baechle	select I8259
3785e83d430SRalf Baechle	select ISA
3797cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
3805e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
3817d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3821723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
3831da177e4SLinus Torvalds	help
3845e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
3855e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
386692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
3875e83d430SRalf Baechle	  Olivetti M700-10 workstations.
3885e83d430SRalf Baechle
389de361e8bSPaul Burtonconfig MACH_INGENIC
390de361e8bSPaul Burton	bool "Ingenic SoC based machines"
3915ebabe59SLars-Peter Clausen	select SYS_SUPPORTS_32BIT_KERNEL
3925ebabe59SLars-Peter Clausen	select SYS_SUPPORTS_LITTLE_ENDIAN
393f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
394b35d2653SDaniel Silsby	select CPU_SUPPORTS_HUGEPAGES
3955ebabe59SLars-Peter Clausen	select DMA_NONCOHERENT
39667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
39737b4c3caSPaul Cercueil	select PINCTRL
398d30a2b47SLinus Walleij	select GPIOLIB
399ff1930c6SPaul Burton	select COMMON_CLK
40083bc7692SLars-Peter Clausen	select GENERIC_IRQ_CHIP
40115205fc0SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
402ffb1843dSPaul Burton	select USE_OF
4036ec127fbSPaul Burton	select LIBFDT
4045ebabe59SLars-Peter Clausen
405171bb2f1SJohn Crispinconfig LANTIQ
406171bb2f1SJohn Crispin	bool "Lantiq based platforms"
407171bb2f1SJohn Crispin	select DMA_NONCOHERENT
40867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
409171bb2f1SJohn Crispin	select CEVT_R4K
410171bb2f1SJohn Crispin	select CSRC_R4K
411171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
412171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
413171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
414171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
415377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
416171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
417f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
418171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
419d30a2b47SLinus Walleij	select GPIOLIB
420171bb2f1SJohn Crispin	select SWAP_IO_SPACE
421171bb2f1SJohn Crispin	select BOOT_RAW
422287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
423a0392222SJohn Crispin	select USE_OF
4243f8c50c9SJohn Crispin	select PINCTRL
4253f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
426c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
427c530781cSJohn Crispin	select RESET_CONTROLLER
428171bb2f1SJohn Crispin
4291f21d2bdSBrian Murphyconfig LASAT
4301f21d2bdSBrian Murphy	bool "LASAT Networks platforms"
43142f77542SRalf Baechle	select CEVT_R4K
43216f0bbbcSRalf Baechle	select CRC32
433940f6b48SRalf Baechle	select CSRC_R4K
4341f21d2bdSBrian Murphy	select DMA_NONCOHERENT
4351f21d2bdSBrian Murphy	select SYS_HAS_EARLY_PRINTK
436eb01d42aSChristoph Hellwig	select HAVE_PCI
43767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
4381f21d2bdSBrian Murphy	select PCI_GT64XXX_PCI0
4391f21d2bdSBrian Murphy	select MIPS_NILE4
4401f21d2bdSBrian Murphy	select R5000_CPU_SCACHE
4411f21d2bdSBrian Murphy	select SYS_HAS_CPU_R5000
4421f21d2bdSBrian Murphy	select SYS_SUPPORTS_32BIT_KERNEL
4431f21d2bdSBrian Murphy	select SYS_SUPPORTS_64BIT_KERNEL if BROKEN
4441f21d2bdSBrian Murphy	select SYS_SUPPORTS_LITTLE_ENDIAN
4451f21d2bdSBrian Murphy
44630ad29bbSHuacai Chenconfig MACH_LOONGSON32
44730ad29bbSHuacai Chen	bool "Loongson-1 family of machines"
448c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
449ade299d8SYoichi Yuasa	help
45030ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
45185749d24SWu Zhangjin
45230ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
45330ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
45430ad29bbSHuacai Chen	  Sciences (CAS).
455ade299d8SYoichi Yuasa
45630ad29bbSHuacai Chenconfig MACH_LOONGSON64
45730ad29bbSHuacai Chen	bool "Loongson-2/3 family of machines"
458ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
459ca585cf9SKelvin Cheung	help
46030ad29bbSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
461ca585cf9SKelvin Cheung
46230ad29bbSHuacai Chen	  Loongson-2 is a family of single-core CPUs and Loongson-3 is a
46330ad29bbSHuacai Chen	  family of multi-core CPUs. They are both 64-bit general-purpose
46430ad29bbSHuacai Chen	  MIPS-compatible CPUs. Loongson-2/3 are developed by the Institute
46530ad29bbSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS)
46630ad29bbSHuacai Chen	  in the People's Republic of China. The chief architect is Professor
46730ad29bbSHuacai Chen	  Weiwu Hu.
468ca585cf9SKelvin Cheung
4696a438309SAndrew Brestickerconfig MACH_PISTACHIO
4706a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
4716a438309SAndrew Bresticker	select BOOT_ELF32
4726a438309SAndrew Bresticker	select BOOT_RAW
4736a438309SAndrew Bresticker	select CEVT_R4K
4746a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
4756a438309SAndrew Bresticker	select COMMON_CLK
4766a438309SAndrew Bresticker	select CSRC_R4K
477645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
478d30a2b47SLinus Walleij	select GPIOLIB
47967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
4806a438309SAndrew Bresticker	select LIBFDT
4816a438309SAndrew Bresticker	select MFD_SYSCON
4826a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
4836a438309SAndrew Bresticker	select MIPS_GIC
4846a438309SAndrew Bresticker	select PINCTRL
4856a438309SAndrew Bresticker	select REGULATOR
4866a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
4876a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
4886a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
4896a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
4906a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
49141cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
4926a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
493018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
494018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
4956a438309SAndrew Bresticker	select USE_OF
4966a438309SAndrew Bresticker	help
4976a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
4986a438309SAndrew Bresticker
4991da177e4SLinus Torvaldsconfig MIPS_MALTA
5003fa986faSMartin Michlmayr	bool "MIPS Malta board"
50161ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
502a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5037a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5041da177e4SLinus Torvalds	select BOOT_ELF32
505fa71c960SRalf Baechle	select BOOT_RAW
506e8823d26SPaul Burton	select BUILTIN_DTB
50742f77542SRalf Baechle	select CEVT_R4K
508fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
50942b002abSGuenter Roeck	select COMMON_CLK
51047bf2b03SMaksym Kokhan	select CSRC_R4K
511885014bcSFelix Fietkau	select DMA_MAYBE_COHERENT
5121da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5138a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
514eb01d42aSChristoph Hellwig	select HAVE_PCI
515d865bea4SRalf Baechle	select I8253
5161da177e4SLinus Torvalds	select I8259
51747bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
51847bf2b03SMaksym Kokhan	select LIBFDT
5195e83d430SRalf Baechle	select MIPS_BONITO64
5209318c51aSChris Dearman	select MIPS_CPU_SCACHE
52147bf2b03SMaksym Kokhan	select MIPS_GIC
522a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5235e83d430SRalf Baechle	select MIPS_MSC
52447bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
525ecafe3e9SPaul Burton	select SMP_UP if SMP
5261da177e4SLinus Torvalds	select SWAP_IO_SPACE
5277cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5287cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
529bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
530c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
531575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5327cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5335d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
534575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5357cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5367cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
537ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
538ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5395e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
540c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5415e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
542424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
54347bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5440365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
545e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
546f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
54747bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5489693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
549f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5501b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
551e8823d26SPaul Burton	select USE_OF
552abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5531da177e4SLinus Torvalds	help
554f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5551da177e4SLinus Torvalds	  board.
5561da177e4SLinus Torvalds
5572572f00dSJoshua Hendersonconfig MACH_PIC32
5582572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5592572f00dSJoshua Henderson	help
5602572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5612572f00dSJoshua Henderson
5622572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
5632572f00dSJoshua Henderson	  microcontrollers.
5642572f00dSJoshua Henderson
565a83860c2SRalf Baechleconfig NEC_MARKEINS
566a83860c2SRalf Baechle	bool "NEC EMMA2RH Mark-eins board"
567a83860c2SRalf Baechle	select SOC_EMMA2RH
568eb01d42aSChristoph Hellwig	select HAVE_PCI
569a83860c2SRalf Baechle	help
570a83860c2SRalf Baechle	  This enables support for the NEC Electronics Mark-eins boards.
571ade299d8SYoichi Yuasa
5725e83d430SRalf Baechleconfig MACH_VR41XX
57374142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
57442f77542SRalf Baechle	select CEVT_R4K
575940f6b48SRalf Baechle	select CSRC_R4K
5767cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
577377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
578d30a2b47SLinus Walleij	select GPIOLIB
5795e83d430SRalf Baechle
580edb6310aSDaniel Lairdconfig NXP_STB220
581edb6310aSDaniel Laird	bool "NXP STB220 board"
582edb6310aSDaniel Laird	select SOC_PNX833X
583edb6310aSDaniel Laird	help
584edb6310aSDaniel Laird	  Support for NXP Semiconductors STB220 Development Board.
585edb6310aSDaniel Laird
586edb6310aSDaniel Lairdconfig NXP_STB225
587edb6310aSDaniel Laird	bool "NXP 225 board"
588edb6310aSDaniel Laird	select SOC_PNX833X
589edb6310aSDaniel Laird	select SOC_PNX8335
590edb6310aSDaniel Laird	help
591edb6310aSDaniel Laird	  Support for NXP Semiconductors STB225 Development Board.
592edb6310aSDaniel Laird
5939267a30dSMarc St-Jeanconfig PMC_MSP
5949267a30dSMarc St-Jean	bool "PMC-Sierra MSP chipsets"
59539d30c13SAnoop P A	select CEVT_R4K
59639d30c13SAnoop P A	select CSRC_R4K
5979267a30dSMarc St-Jean	select DMA_NONCOHERENT
5989267a30dSMarc St-Jean	select SWAP_IO_SPACE
5999267a30dSMarc St-Jean	select NO_EXCEPT_FILL
6009267a30dSMarc St-Jean	select BOOT_RAW
6019267a30dSMarc St-Jean	select SYS_HAS_CPU_MIPS32_R1
6029267a30dSMarc St-Jean	select SYS_HAS_CPU_MIPS32_R2
6039267a30dSMarc St-Jean	select SYS_SUPPORTS_32BIT_KERNEL
6049267a30dSMarc St-Jean	select SYS_SUPPORTS_BIG_ENDIAN
605377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
60667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
6079267a30dSMarc St-Jean	select SERIAL_8250
6089267a30dSMarc St-Jean	select SERIAL_8250_CONSOLE
6099296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_MMIO
6109296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
6119267a30dSMarc St-Jean	help
6129267a30dSMarc St-Jean	  This adds support for the PMC-Sierra family of Multi-Service
6139267a30dSMarc St-Jean	  Processor System-On-A-Chips.  These parts include a number
6149267a30dSMarc St-Jean	  of integrated peripherals, interfaces and DSPs in addition to
6159267a30dSMarc St-Jean	  a variety of MIPS cores.
6169267a30dSMarc St-Jean
617ae2b5bb6SJohn Crispinconfig RALINK
618ae2b5bb6SJohn Crispin	bool "Ralink based machines"
619ae2b5bb6SJohn Crispin	select CEVT_R4K
620ae2b5bb6SJohn Crispin	select CSRC_R4K
621ae2b5bb6SJohn Crispin	select BOOT_RAW
622ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
62367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
624ae2b5bb6SJohn Crispin	select USE_OF
625ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
626ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
627ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
628ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
629377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
630ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
631ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6322a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6332a153f1cSJohn Crispin	select RESET_CONTROLLER
634ae2b5bb6SJohn Crispin
6351da177e4SLinus Torvaldsconfig SGI_IP22
6363fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
637*39b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6380e2794b0SRalf Baechle	select FW_ARC
6390e2794b0SRalf Baechle	select FW_ARC32
6407a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6411da177e4SLinus Torvalds	select BOOT_ELF32
64242f77542SRalf Baechle	select CEVT_R4K
643940f6b48SRalf Baechle	select CSRC_R4K
644e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6451da177e4SLinus Torvalds	select DMA_NONCOHERENT
6466630a8e5SChristoph Hellwig	select HAVE_EISA
647d865bea4SRalf Baechle	select I8253
64868de4803SThomas Bogendoerfer	select I8259
6491da177e4SLinus Torvalds	select IP22_CPU_SCACHE
65067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
651aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
652e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
653e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
65436e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
655e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
656e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
657e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6581da177e4SLinus Torvalds	select SWAP_IO_SPACE
6597cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6607cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
6612b5e63f6SMartin Michlmayr	#
6622b5e63f6SMartin Michlmayr	# Disable EARLY_PRINTK for now since it leads to overwritten prom
6632b5e63f6SMartin Michlmayr	# memory during early boot on some machines.
6642b5e63f6SMartin Michlmayr	#
6652b5e63f6SMartin Michlmayr	# See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com
6662b5e63f6SMartin Michlmayr	# for a more details discussion
6672b5e63f6SMartin Michlmayr	#
6682b5e63f6SMartin Michlmayr	# select SYS_HAS_EARLY_PRINTK
669ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
670ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6715e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
672930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6731da177e4SLinus Torvalds	help
6741da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6751da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6761da177e4SLinus Torvalds	  that runs on these, say Y here.
6771da177e4SLinus Torvalds
6781da177e4SLinus Torvaldsconfig SGI_IP27
6793fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
68054aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
681397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
6820e2794b0SRalf Baechle	select FW_ARC
6830e2794b0SRalf Baechle	select FW_ARC64
6845e83d430SRalf Baechle	select BOOT_ELF64
685e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
68636a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
687eb01d42aSChristoph Hellwig	select HAVE_PCI
68869a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
689e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
690130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
691a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
692a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
6937cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
694ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6955e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
696d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
6971a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
698930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6991da177e4SLinus Torvalds	help
7001da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
7011da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
7021da177e4SLinus Torvalds	  here.
7031da177e4SLinus Torvalds
704e2defae5SThomas Bogendoerferconfig SGI_IP28
7057d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
706*39b2d756SThomas Bogendoerfer	select ARC_PROMLIB
7070e2794b0SRalf Baechle	select FW_ARC
7080e2794b0SRalf Baechle	select FW_ARC64
7097a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
710e2defae5SThomas Bogendoerfer	select BOOT_ELF64
711e2defae5SThomas Bogendoerfer	select CEVT_R4K
712e2defae5SThomas Bogendoerfer	select CSRC_R4K
713e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
714e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
715e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
71667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7176630a8e5SChristoph Hellwig	select HAVE_EISA
718e2defae5SThomas Bogendoerfer	select I8253
719e2defae5SThomas Bogendoerfer	select I8259
720e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
721e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7225b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
723e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
724e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
725e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
726e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
727e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7282b5e63f6SMartin Michlmayr	#
7292b5e63f6SMartin Michlmayr	# Disable EARLY_PRINTK for now since it leads to overwritten prom
7302b5e63f6SMartin Michlmayr	# memory during early boot on some machines.
7312b5e63f6SMartin Michlmayr	#
7322b5e63f6SMartin Michlmayr	# See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com
7332b5e63f6SMartin Michlmayr	# for a more details discussion
7342b5e63f6SMartin Michlmayr	#
7352b5e63f6SMartin Michlmayr	# select SYS_HAS_EARLY_PRINTK
736e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
737e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
738dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
739e2defae5SThomas Bogendoerfer	help
740e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
741e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
742e2defae5SThomas Bogendoerfer
7431da177e4SLinus Torvaldsconfig SGI_IP32
744cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
745*39b2d756SThomas Bogendoerfer	select ARC_MEMORY
746*39b2d756SThomas Bogendoerfer	select ARC_PROMLIB
74703df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7480e2794b0SRalf Baechle	select FW_ARC
7490e2794b0SRalf Baechle	select FW_ARC32
7501da177e4SLinus Torvalds	select BOOT_ELF32
75142f77542SRalf Baechle	select CEVT_R4K
752940f6b48SRalf Baechle	select CSRC_R4K
7531da177e4SLinus Torvalds	select DMA_NONCOHERENT
754eb01d42aSChristoph Hellwig	select HAVE_PCI
75567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7561da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7571da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7587cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7597cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7607cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
761dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
762ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7635e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7641da177e4SLinus Torvalds	help
7651da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
7661da177e4SLinus Torvalds
767ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
768ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
7695e83d430SRalf Baechle	select BOOT_ELF32
7705e83d430SRalf Baechle	select SIBYTE_BCM1120
7715e83d430SRalf Baechle	select SWAP_IO_SPACE
7727cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7735e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7745e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7755e83d430SRalf Baechle
776ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
777ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
7785e83d430SRalf Baechle	select BOOT_ELF32
7795e83d430SRalf Baechle	select SIBYTE_BCM1120
7805e83d430SRalf Baechle	select SWAP_IO_SPACE
7817cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7825e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7835e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7845e83d430SRalf Baechle
7855e83d430SRalf Baechleconfig SIBYTE_CRHONE
7863fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
7875e83d430SRalf Baechle	select BOOT_ELF32
7885e83d430SRalf Baechle	select SIBYTE_BCM1125
7895e83d430SRalf Baechle	select SWAP_IO_SPACE
7907cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7915e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7925e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
7935e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7945e83d430SRalf Baechle
795ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
796ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
797ade299d8SYoichi Yuasa	select BOOT_ELF32
798ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
799ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
800ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
801ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
802ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
803ade299d8SYoichi Yuasa
804ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
805ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
806ade299d8SYoichi Yuasa	select BOOT_ELF32
807fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
808ade299d8SYoichi Yuasa	select SIBYTE_SB1250
809ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
810ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
811ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
812ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
813ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
814cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
815e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
816ade299d8SYoichi Yuasa
817ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
818ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
819ade299d8SYoichi Yuasa	select BOOT_ELF32
820fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
821ade299d8SYoichi Yuasa	select SIBYTE_SB1250
822ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
823ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
824ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
825ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
826ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
827756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
828ade299d8SYoichi Yuasa
829ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
830ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
831ade299d8SYoichi Yuasa	select BOOT_ELF32
832ade299d8SYoichi Yuasa	select SIBYTE_SB1250
833ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
834ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
835ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
836ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
837e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
838ade299d8SYoichi Yuasa
839ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
840ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
841ade299d8SYoichi Yuasa	select BOOT_ELF32
842ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
843ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
844ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
845ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
846ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
847651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
848ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
849cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
850e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
851ade299d8SYoichi Yuasa
85214b36af4SThomas Bogendoerferconfig SNI_RM
85314b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
854*39b2d756SThomas Bogendoerfer	select ARC_MEMORY
855*39b2d756SThomas Bogendoerfer	select ARC_PROMLIB
8560e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8570e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
858aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8595e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
860a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
8617a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
8625e83d430SRalf Baechle	select BOOT_ELF32
86342f77542SRalf Baechle	select CEVT_R4K
864940f6b48SRalf Baechle	select CSRC_R4K
865e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
8665e83d430SRalf Baechle	select DMA_NONCOHERENT
8675e83d430SRalf Baechle	select GENERIC_ISA_DMA
8686630a8e5SChristoph Hellwig	select HAVE_EISA
8698a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
870eb01d42aSChristoph Hellwig	select HAVE_PCI
87167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
872d865bea4SRalf Baechle	select I8253
8735e83d430SRalf Baechle	select I8259
8745e83d430SRalf Baechle	select ISA
8754a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
8767cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
8774a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
878c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
8794a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
88036a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
881ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
8827d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
8834a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
8845e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8855e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8861da177e4SLinus Torvalds	help
88714b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
88814b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
8895e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
8905e83d430SRalf Baechle	  support this machine type.
8911da177e4SLinus Torvalds
892edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
893edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
8945e83d430SRalf Baechle
895edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
896edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
89723fbee9dSRalf Baechle
89873b4390fSRalf Baechleconfig MIKROTIK_RB532
89973b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
90073b4390fSRalf Baechle	select CEVT_R4K
90173b4390fSRalf Baechle	select CSRC_R4K
90273b4390fSRalf Baechle	select DMA_NONCOHERENT
903eb01d42aSChristoph Hellwig	select HAVE_PCI
90467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
90573b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
90673b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
90773b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
90873b4390fSRalf Baechle	select SWAP_IO_SPACE
90973b4390fSRalf Baechle	select BOOT_RAW
910d30a2b47SLinus Walleij	select GPIOLIB
911930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
91273b4390fSRalf Baechle	help
91373b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
91473b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
91573b4390fSRalf Baechle
9169ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9179ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
918a86c7f72SDavid Daney	select CEVT_R4K
919ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9201753d50cSChristoph Hellwig	select HAVE_RAPIDIO
921d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
922a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
923a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
924f65aad41SRalf Baechle	select EDAC_SUPPORT
925b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
92673569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
92773569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
928a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9295e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
930eb01d42aSChristoph Hellwig	select HAVE_PCI
931f00e001eSDavid Daney	select ZONE_DMA32
932465aaed0SDavid Daney	select HOLES_IN_ZONE
933d30a2b47SLinus Walleij	select GPIOLIB
9346e511163SDavid Daney	select LIBFDT
9356e511163SDavid Daney	select USE_OF
9366e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9376e511163SDavid Daney	select SYS_SUPPORTS_SMP
9387820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9397820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
940e326479fSAndrew Bresticker	select BUILTIN_DTB
9418c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
94209230cbcSChristoph Hellwig	select SWIOTLB
9433ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
944a86c7f72SDavid Daney	help
945a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
946a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
947a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
948a86c7f72SDavid Daney	  Some of the supported boards are:
949a86c7f72SDavid Daney		EBT3000
950a86c7f72SDavid Daney		EBH3000
951a86c7f72SDavid Daney		EBH3100
952a86c7f72SDavid Daney		Thunder
953a86c7f72SDavid Daney		Kodama
954a86c7f72SDavid Daney		Hikari
955a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
956a86c7f72SDavid Daney
9577f058e85SJayachandran Cconfig NLM_XLR_BOARD
9587f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
9597f058e85SJayachandran C	select BOOT_ELF32
9607f058e85SJayachandran C	select NLM_COMMON
9617f058e85SJayachandran C	select SYS_HAS_CPU_XLR
9627f058e85SJayachandran C	select SYS_SUPPORTS_SMP
963eb01d42aSChristoph Hellwig	select HAVE_PCI
9647f058e85SJayachandran C	select SWAP_IO_SPACE
9657f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9667f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
967d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
9687f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9697f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9707f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
9717f058e85SJayachandran C	select CEVT_R4K
9727f058e85SJayachandran C	select CSRC_R4K
97367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
974b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
9757f058e85SJayachandran C	select SYNC_R4K
9767f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
9778f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
9788f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
9797f058e85SJayachandran C	help
9807f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
9817f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
9827f058e85SJayachandran C
9831c773ea4SJayachandran Cconfig NLM_XLP_BOARD
9841c773ea4SJayachandran C	bool "Netlogic XLP based systems"
9851c773ea4SJayachandran C	select BOOT_ELF32
9861c773ea4SJayachandran C	select NLM_COMMON
9871c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
9881c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
989eb01d42aSChristoph Hellwig	select HAVE_PCI
9901c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9911c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
992d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
993d30a2b47SLinus Walleij	select GPIOLIB
9941c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9951c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
9961c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9971c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
9981c773ea4SJayachandran C	select CEVT_R4K
9991c773ea4SJayachandran C	select CSRC_R4K
100067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1001b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10021c773ea4SJayachandran C	select SYNC_R4K
10031c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
10042f6528e1SJayachandran C	select USE_OF
10058f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10068f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10071c773ea4SJayachandran C	help
10081c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
10091c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
10101c773ea4SJayachandran C
10119bc463beSDavid Daneyconfig MIPS_PARAVIRT
10129bc463beSDavid Daney	bool "Para-Virtualized guest system"
10139bc463beSDavid Daney	select CEVT_R4K
10149bc463beSDavid Daney	select CSRC_R4K
10159bc463beSDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
10169bc463beSDavid Daney	select SYS_SUPPORTS_32BIT_KERNEL
10179bc463beSDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
10189bc463beSDavid Daney	select SYS_SUPPORTS_SMP
10199bc463beSDavid Daney	select NR_CPUS_DEFAULT_4
10209bc463beSDavid Daney	select SYS_HAS_EARLY_PRINTK
10219bc463beSDavid Daney	select SYS_HAS_CPU_MIPS32_R2
10229bc463beSDavid Daney	select SYS_HAS_CPU_MIPS64_R2
10239bc463beSDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
1024eb01d42aSChristoph Hellwig	select HAVE_PCI
10259bc463beSDavid Daney	select SWAP_IO_SPACE
10269bc463beSDavid Daney	help
10279bc463beSDavid Daney	  This option supports guest running under ????
10289bc463beSDavid Daney
10291da177e4SLinus Torvaldsendchoice
10301da177e4SLinus Torvalds
1031e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10323b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1033d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1034a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1035e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10368945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1037eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
10385e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10395ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig"
10408ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10411f21d2bdSBrian Murphysource "arch/mips/lasat/Kconfig"
10422572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1043af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
10440f3a05cbSRalf Baechlesource "arch/mips/pmcs-msp71xx/Kconfig"
1045ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
104629c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
104738b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
104822b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10495e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1050a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
105130ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
105230ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10537f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
1054ae6e7e63SDavid Daneysource "arch/mips/paravirt/Kconfig"
105538b18f72SRalf Baechle
10565e83d430SRalf Baechleendmenu
10575e83d430SRalf Baechle
10583c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10593c9ee7efSAkinobu Mita	bool
10603c9ee7efSAkinobu Mita	default y
10613c9ee7efSAkinobu Mita
10621da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
10631da177e4SLinus Torvalds	bool
10641da177e4SLinus Torvalds	default y
10651da177e4SLinus Torvalds
1066ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
10671cc89038SAtsushi Nemoto	bool
10681cc89038SAtsushi Nemoto	default y
10691cc89038SAtsushi Nemoto
10701da177e4SLinus Torvalds#
10711da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10721da177e4SLinus Torvalds#
10730e2794b0SRalf Baechleconfig FW_ARC
10741da177e4SLinus Torvalds	bool
10751da177e4SLinus Torvalds
107661ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
107761ed242dSRalf Baechle	bool
107861ed242dSRalf Baechle
10799267a30dSMarc St-Jeanconfig BOOT_RAW
10809267a30dSMarc St-Jean	bool
10819267a30dSMarc St-Jean
1082217dd11eSRalf Baechleconfig CEVT_BCM1480
1083217dd11eSRalf Baechle	bool
1084217dd11eSRalf Baechle
10856457d9fcSYoichi Yuasaconfig CEVT_DS1287
10866457d9fcSYoichi Yuasa	bool
10876457d9fcSYoichi Yuasa
10881097c6acSYoichi Yuasaconfig CEVT_GT641XX
10891097c6acSYoichi Yuasa	bool
10901097c6acSYoichi Yuasa
109142f77542SRalf Baechleconfig CEVT_R4K
109242f77542SRalf Baechle	bool
109342f77542SRalf Baechle
1094217dd11eSRalf Baechleconfig CEVT_SB1250
1095217dd11eSRalf Baechle	bool
1096217dd11eSRalf Baechle
1097229f773eSAtsushi Nemotoconfig CEVT_TXX9
1098229f773eSAtsushi Nemoto	bool
1099229f773eSAtsushi Nemoto
1100217dd11eSRalf Baechleconfig CSRC_BCM1480
1101217dd11eSRalf Baechle	bool
1102217dd11eSRalf Baechle
11034247417dSYoichi Yuasaconfig CSRC_IOASIC
11044247417dSYoichi Yuasa	bool
11054247417dSYoichi Yuasa
1106940f6b48SRalf Baechleconfig CSRC_R4K
1107940f6b48SRalf Baechle	bool
1108940f6b48SRalf Baechle
1109217dd11eSRalf Baechleconfig CSRC_SB1250
1110217dd11eSRalf Baechle	bool
1111217dd11eSRalf Baechle
1112a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1113a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1114a7f4df4eSAlex Smith
1115a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1116d30a2b47SLinus Walleij	select GPIOLIB
1117a9aec7feSAtsushi Nemoto	bool
1118a9aec7feSAtsushi Nemoto
11190e2794b0SRalf Baechleconfig FW_CFE
1120df78b5c8SAurelien Jarno	bool
1121df78b5c8SAurelien Jarno
112240e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
112340e084a5SRalf Baechle	bool
112440e084a5SRalf Baechle
1125885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT
1126f3ecc0ffSChristoph Hellwig	select ARCH_HAS_DMA_COHERENCE_H
1127885014bcSFelix Fietkau	select DMA_NONCOHERENT
1128885014bcSFelix Fietkau	bool
1129885014bcSFelix Fietkau
113020d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
113120d33064SPaul Burton	bool
1132347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11335748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
113420d33064SPaul Burton
11351da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11361da177e4SLinus Torvalds	bool
1137db91427bSChristoph Hellwig	#
1138db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1139db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1140db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1141db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1142db91427bSChristoph Hellwig	# significant advantages.
1143db91427bSChristoph Hellwig	#
1144419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1145f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
11462ee7a4efSChristoph Hellwig	select ARCH_HAS_UNCACHED_SEGMENT
1147e1e02b32SFUJITA Tomonori	select NEED_DMA_MAP_STATE
114858b04406SChristoph Hellwig	select ARCH_HAS_DMA_COHERENT_TO_PFN
1149f8c55dc6SChristoph Hellwig	select DMA_NONCOHERENT_CACHE_SYNC
11504ce588cdSRalf Baechle
115136a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11521da177e4SLinus Torvalds	bool
11531da177e4SLinus Torvalds
11541b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1155dbb74540SRalf Baechle	bool
1156dbb74540SRalf Baechle
11571da177e4SLinus Torvaldsconfig MIPS_BONITO64
11581da177e4SLinus Torvalds	bool
11591da177e4SLinus Torvalds
11601da177e4SLinus Torvaldsconfig MIPS_MSC
11611da177e4SLinus Torvalds	bool
11621da177e4SLinus Torvalds
11631f21d2bdSBrian Murphyconfig MIPS_NILE4
11641f21d2bdSBrian Murphy	bool
11651f21d2bdSBrian Murphy
116639b8d525SRalf Baechleconfig SYNC_R4K
116739b8d525SRalf Baechle	bool
116839b8d525SRalf Baechle
1169487d70d0SGabor Juhosconfig MIPS_MACHINE
1170487d70d0SGabor Juhos	def_bool n
1171487d70d0SGabor Juhos
1172ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1173d388d685SMaciej W. Rozycki	def_bool n
1174d388d685SMaciej W. Rozycki
11754e0748f5SMarkos Chandrasconfig GENERIC_CSUM
11764e0748f5SMarkos Chandras	bool
1177932afdeeSYasha Cherikovsky	default y if !CPU_HAS_LOAD_STORE_LR
11784e0748f5SMarkos Chandras
11798313da30SRalf Baechleconfig GENERIC_ISA_DMA
11808313da30SRalf Baechle	bool
11818313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1182a35bee8aSNamhyung Kim	select ISA_DMA_API
11838313da30SRalf Baechle
1184aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1185aa414dffSRalf Baechle	bool
11868313da30SRalf Baechle	select GENERIC_ISA_DMA
1187aa414dffSRalf Baechle
1188a35bee8aSNamhyung Kimconfig ISA_DMA_API
1189a35bee8aSNamhyung Kim	bool
1190a35bee8aSNamhyung Kim
1191465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1192465aaed0SDavid Daney	bool
1193465aaed0SDavid Daney
11948c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
11958c530ea3SMatt Redfearn	bool
11968c530ea3SMatt Redfearn	help
11978c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
11988c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
11998c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
12008c530ea3SMatt Redfearn
1201f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1202f381bf6dSDavid Daney	def_bool y
1203f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1204f381bf6dSDavid Daney
1205f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1206f381bf6dSDavid Daney	def_bool y
1207f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1208f381bf6dSDavid Daney
1209f381bf6dSDavid Daney
12105e83d430SRalf Baechle#
12116b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
12125e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
12135e83d430SRalf Baechle# choice statement should be more obvious to the user.
12145e83d430SRalf Baechle#
12155e83d430SRalf Baechlechoice
12166b2aac42SMasanari Iida	prompt "Endianness selection"
12171da177e4SLinus Torvalds	help
12181da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12195e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12203cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12215e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12223dde6ad8SDavid Sterba	  one or the other endianness.
12235e83d430SRalf Baechle
12245e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12255e83d430SRalf Baechle	bool "Big endian"
12265e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12275e83d430SRalf Baechle
12285e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12295e83d430SRalf Baechle	bool "Little endian"
12305e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12315e83d430SRalf Baechle
12325e83d430SRalf Baechleendchoice
12335e83d430SRalf Baechle
123422b0763aSDavid Daneyconfig EXPORT_UASM
123522b0763aSDavid Daney	bool
123622b0763aSDavid Daney
12372116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12382116245eSRalf Baechle	bool
12392116245eSRalf Baechle
12405e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12415e83d430SRalf Baechle	bool
12425e83d430SRalf Baechle
12435e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12445e83d430SRalf Baechle	bool
12451da177e4SLinus Torvalds
12469cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12479cffd154SDavid Daney	bool
124845e03e62SDaniel Silsby	depends on CPU_SUPPORTS_HUGEPAGES
12499cffd154SDavid Daney	default y
12509cffd154SDavid Daney
1251aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1252aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1253aa1762f4SDavid Daney
12541da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K
12551da177e4SLinus Torvalds	bool
12561da177e4SLinus Torvalds
12579267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12589267a30dSMarc St-Jean	bool
12599267a30dSMarc St-Jean
12609267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12619267a30dSMarc St-Jean	bool
12629267a30dSMarc St-Jean
12638420fd00SAtsushi Nemotoconfig IRQ_TXX9
12648420fd00SAtsushi Nemoto	bool
12658420fd00SAtsushi Nemoto
1266d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1267d5ab1a69SYoichi Yuasa	bool
1268d5ab1a69SYoichi Yuasa
1269252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
12701da177e4SLinus Torvalds	bool
12711da177e4SLinus Torvalds
1272a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1273a57140e9SThomas Bogendoerfer	bool
1274a57140e9SThomas Bogendoerfer
12759267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
12769267a30dSMarc St-Jean	bool
12779267a30dSMarc St-Jean
1278a83860c2SRalf Baechleconfig SOC_EMMA2RH
1279a83860c2SRalf Baechle	bool
1280a83860c2SRalf Baechle	select CEVT_R4K
1281a83860c2SRalf Baechle	select CSRC_R4K
1282a83860c2SRalf Baechle	select DMA_NONCOHERENT
128367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1284a83860c2SRalf Baechle	select SWAP_IO_SPACE
1285a83860c2SRalf Baechle	select SYS_HAS_CPU_R5500
1286a83860c2SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
1287a83860c2SRalf Baechle	select SYS_SUPPORTS_64BIT_KERNEL
1288a83860c2SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
1289a83860c2SRalf Baechle
1290edb6310aSDaniel Lairdconfig SOC_PNX833X
1291edb6310aSDaniel Laird	bool
1292edb6310aSDaniel Laird	select CEVT_R4K
1293edb6310aSDaniel Laird	select CSRC_R4K
129467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1295edb6310aSDaniel Laird	select DMA_NONCOHERENT
1296edb6310aSDaniel Laird	select SYS_HAS_CPU_MIPS32_R2
1297edb6310aSDaniel Laird	select SYS_SUPPORTS_32BIT_KERNEL
1298edb6310aSDaniel Laird	select SYS_SUPPORTS_LITTLE_ENDIAN
1299edb6310aSDaniel Laird	select SYS_SUPPORTS_BIG_ENDIAN
1300377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
1301edb6310aSDaniel Laird	select CPU_MIPSR2_IRQ_VI
1302edb6310aSDaniel Laird
1303edb6310aSDaniel Lairdconfig SOC_PNX8335
1304edb6310aSDaniel Laird	bool
1305edb6310aSDaniel Laird	select SOC_PNX833X
1306edb6310aSDaniel Laird
1307a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1308a7e07b1aSMarkos Chandras	bool
1309a7e07b1aSMarkos Chandras
13101da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
13111da177e4SLinus Torvalds	bool
13121da177e4SLinus Torvalds
1313e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1314e2defae5SThomas Bogendoerfer	bool
1315e2defae5SThomas Bogendoerfer
13165b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
13175b438c44SThomas Bogendoerfer	bool
13185b438c44SThomas Bogendoerfer
1319e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1320e2defae5SThomas Bogendoerfer	bool
1321e2defae5SThomas Bogendoerfer
1322e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1323e2defae5SThomas Bogendoerfer	bool
1324e2defae5SThomas Bogendoerfer
1325e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1326e2defae5SThomas Bogendoerfer	bool
1327e2defae5SThomas Bogendoerfer
1328e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1329e2defae5SThomas Bogendoerfer	bool
1330e2defae5SThomas Bogendoerfer
1331e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1332e2defae5SThomas Bogendoerfer	bool
1333e2defae5SThomas Bogendoerfer
13340e2794b0SRalf Baechleconfig FW_ARC32
13355e83d430SRalf Baechle	bool
13365e83d430SRalf Baechle
1337aaa9fad3SPaul Bolleconfig FW_SNIPROM
1338231a35d3SThomas Bogendoerfer	bool
1339231a35d3SThomas Bogendoerfer
13401da177e4SLinus Torvaldsconfig BOOT_ELF32
13411da177e4SLinus Torvalds	bool
13421da177e4SLinus Torvalds
1343930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1344930beb5aSFlorian Fainelli	bool
1345930beb5aSFlorian Fainelli
1346930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1347930beb5aSFlorian Fainelli	bool
1348930beb5aSFlorian Fainelli
1349930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1350930beb5aSFlorian Fainelli	bool
1351930beb5aSFlorian Fainelli
1352930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1353930beb5aSFlorian Fainelli	bool
1354930beb5aSFlorian Fainelli
13551da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13561da177e4SLinus Torvalds	int
1357a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13585432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13595432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13605432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13611da177e4SLinus Torvalds	default "5"
13621da177e4SLinus Torvalds
13631da177e4SLinus Torvaldsconfig HAVE_STD_PC_SERIAL_PORT
13641da177e4SLinus Torvalds	bool
13651da177e4SLinus Torvalds
13661da177e4SLinus Torvaldsconfig ARC_CONSOLE
13671da177e4SLinus Torvalds	bool "ARC console support"
1368e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13691da177e4SLinus Torvalds
13701da177e4SLinus Torvaldsconfig ARC_MEMORY
13711da177e4SLinus Torvalds	bool
13721da177e4SLinus Torvalds
13731da177e4SLinus Torvaldsconfig ARC_PROMLIB
13741da177e4SLinus Torvalds	bool
13751da177e4SLinus Torvalds
13760e2794b0SRalf Baechleconfig FW_ARC64
13771da177e4SLinus Torvalds	bool
13781da177e4SLinus Torvalds
13791da177e4SLinus Torvaldsconfig BOOT_ELF64
13801da177e4SLinus Torvalds	bool
13811da177e4SLinus Torvalds
13821da177e4SLinus Torvaldsmenu "CPU selection"
13831da177e4SLinus Torvalds
13841da177e4SLinus Torvaldschoice
13851da177e4SLinus Torvalds	prompt "CPU type"
13861da177e4SLinus Torvalds	default CPU_R4X00
13871da177e4SLinus Torvalds
13880e476d91SHuacai Chenconfig CPU_LOONGSON3
13890e476d91SHuacai Chen	bool "Loongson 3 CPU"
13900e476d91SHuacai Chen	depends on SYS_HAS_CPU_LOONGSON3
1391d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
13920e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
13930e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
13940e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
13957507445bSHuacai Chen	select CPU_SUPPORTS_MSA
1396932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
13970e476d91SHuacai Chen	select WEAK_ORDERING
13980e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
13997507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1400b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
140117c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1402d30a2b47SLinus Walleij	select GPIOLIB
140309230cbcSChristoph Hellwig	select SWIOTLB
14040e476d91SHuacai Chen	help
14050e476d91SHuacai Chen		The Loongson 3 processor implements the MIPS64R2 instruction
14060e476d91SHuacai Chen		set with many extensions.
14070e476d91SHuacai Chen
14081e820da3SHuacai Chenconfig LOONGSON3_ENHANCEMENT
14091e820da3SHuacai Chen	bool "New Loongson 3 CPU Enhancements"
14101e820da3SHuacai Chen	default n
14111e820da3SHuacai Chen	select CPU_MIPSR2
14121e820da3SHuacai Chen	select CPU_HAS_PREFETCH
14131e820da3SHuacai Chen	depends on CPU_LOONGSON3
14141e820da3SHuacai Chen	help
14151e820da3SHuacai Chen	  New Loongson 3 CPU (since Loongson-3A R2, as opposed to Loongson-3A
14161e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
14171e820da3SHuacai Chen	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPv2 ASE, User
14181e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
14191e820da3SHuacai Chen	  Fast TLB refill support, etc.
14201e820da3SHuacai Chen
14211e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14221e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14231e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
14241e820da3SHuacai Chen	  new Loongson 3 machines only, please say 'Y' here.
14251e820da3SHuacai Chen
1426e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1427e02e07e3SHuacai Chen	bool "Old Loongson 3 LLSC Workarounds"
1428e02e07e3SHuacai Chen	default y if SMP
1429e02e07e3SHuacai Chen	depends on CPU_LOONGSON3
1430e02e07e3SHuacai Chen	help
1431e02e07e3SHuacai Chen	  Loongson 3 processors have the llsc issues which require workarounds.
1432e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1433e02e07e3SHuacai Chen
1434e02e07e3SHuacai Chen	  Newer Loongson 3 will fix these issues and no workarounds are needed.
1435e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1436e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1437e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1438e02e07e3SHuacai Chen
1439e02e07e3SHuacai Chen	  If unsure, please say Y.
1440e02e07e3SHuacai Chen
14413702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14423702bba5SWu Zhangjin	bool "Loongson 2E"
14433702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
14443702bba5SWu Zhangjin	select CPU_LOONGSON2
14452a21c730SFuxin Zhang	help
14462a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14472a21c730SFuxin Zhang	  with many extensions.
14482a21c730SFuxin Zhang
144925985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14506f7a251aSWu Zhangjin	  bonito64.
14516f7a251aSWu Zhangjin
14526f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14536f7a251aSWu Zhangjin	bool "Loongson 2F"
14546f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
14556f7a251aSWu Zhangjin	select CPU_LOONGSON2
1456d30a2b47SLinus Walleij	select GPIOLIB
14576f7a251aSWu Zhangjin	help
14586f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14596f7a251aSWu Zhangjin	  with many extensions.
14606f7a251aSWu Zhangjin
14616f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14626f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14636f7a251aSWu Zhangjin	  Loongson2E.
14646f7a251aSWu Zhangjin
1465ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1466ca585cf9SKelvin Cheung	bool "Loongson 1B"
1467ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1468ca585cf9SKelvin Cheung	select CPU_LOONGSON1
14699ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1470ca585cf9SKelvin Cheung	help
1471ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1472968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1473968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1474ca585cf9SKelvin Cheung
147512e3280bSYang Lingconfig CPU_LOONGSON1C
147612e3280bSYang Ling	bool "Loongson 1C"
147712e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
147812e3280bSYang Ling	select CPU_LOONGSON1
147912e3280bSYang Ling	select LEDS_GPIO_REGISTER
148012e3280bSYang Ling	help
148112e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1482968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1483968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
148412e3280bSYang Ling
14856e760c8dSRalf Baechleconfig CPU_MIPS32_R1
14866e760c8dSRalf Baechle	bool "MIPS32 Release 1"
14877cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
14886e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1489932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1490797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1491ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14926e760c8dSRalf Baechle	help
14935e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14941e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14951e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14961e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14971e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14981e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
14991e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
15001e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
15011e5f1caaSRalf Baechle	  performance.
15021e5f1caaSRalf Baechle
15031e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
15041e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
15057cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
15061e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1507932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1508797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1509ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1510a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
15112235a54dSSanjay Lal	select HAVE_KVM
15121e5f1caaSRalf Baechle	help
15135e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15146e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15156e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15166e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15176e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15181da177e4SLinus Torvalds
15197fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1520674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15217fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15227fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
15237fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15247fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15257fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15267fd08ca5SLeonid Yegoshin	select HAVE_KVM
15277fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15287fd08ca5SLeonid Yegoshin	help
15297fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15307fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15317fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15327fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15337fd08ca5SLeonid Yegoshin
15346e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15356e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15367cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1537797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1538932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1539ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1540ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1541ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15429cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15436e760c8dSRalf Baechle	help
15446e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15456e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15466e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15476e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15486e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15491e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15501e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15511e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15521e5f1caaSRalf Baechle	  performance.
15531e5f1caaSRalf Baechle
15541e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15551e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15567cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1557797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1558932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
15591e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15601e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1561ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15629cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1563a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
156440a2df49SJames Hogan	select HAVE_KVM
15651e5f1caaSRalf Baechle	help
15661e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15671e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15681e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15691e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15701e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15711da177e4SLinus Torvalds
15727fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1573674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
15747fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
15757fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
15767fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15777fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
15787fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1579afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
15807fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15812e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
158240a2df49SJames Hogan	select HAVE_KVM
15837fd08ca5SLeonid Yegoshin	help
15847fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15857fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
15867fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
15877fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
15887fd08ca5SLeonid Yegoshin
15891da177e4SLinus Torvaldsconfig CPU_R3000
15901da177e4SLinus Torvalds	bool "R3000"
15917cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1592f7062ddbSRalf Baechle	select CPU_HAS_WB
1593932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
159454746829SPaul Burton	select CPU_R3K_TLB
1595ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1596797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15971da177e4SLinus Torvalds	help
15981da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
15991da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
16001da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
16011da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
16021da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
16031da177e4SLinus Torvalds	  try to recompile with R3000.
16041da177e4SLinus Torvalds
16051da177e4SLinus Torvaldsconfig CPU_TX39XX
16061da177e4SLinus Torvalds	bool "R39XX"
16077cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1608ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1609932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
161054746829SPaul Burton	select CPU_R3K_TLB
16111da177e4SLinus Torvalds
16121da177e4SLinus Torvaldsconfig CPU_VR41XX
16131da177e4SLinus Torvalds	bool "R41xx"
16147cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1615ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1616ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1617932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16181da177e4SLinus Torvalds	help
16195e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16201da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16211da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16221da177e4SLinus Torvalds	  processor or vice versa.
16231da177e4SLinus Torvalds
16241da177e4SLinus Torvaldsconfig CPU_R4X00
16251da177e4SLinus Torvalds	bool "R4x00"
16267cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1627ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1628ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1629970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1630932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16311da177e4SLinus Torvalds	help
16321da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
16331da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
16341da177e4SLinus Torvalds
16351da177e4SLinus Torvaldsconfig CPU_TX49XX
16361da177e4SLinus Torvalds	bool "R49XX"
16377cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1638de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1639932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1640ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1641ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1642970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16431da177e4SLinus Torvalds
16441da177e4SLinus Torvaldsconfig CPU_R5000
16451da177e4SLinus Torvalds	bool "R5000"
16467cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1647ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1648ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1649970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1650932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16511da177e4SLinus Torvalds	help
16521da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
16531da177e4SLinus Torvalds
1654542c1020SShinya Kuribayashiconfig CPU_R5500
1655542c1020SShinya Kuribayashi	bool "R5500"
1656542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1657542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1658542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
16599cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1660932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1661542c1020SShinya Kuribayashi	help
1662542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1663542c1020SShinya Kuribayashi	  instruction set.
1664542c1020SShinya Kuribayashi
16651da177e4SLinus Torvaldsconfig CPU_NEVADA
16661da177e4SLinus Torvalds	bool "RM52xx"
16677cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1668ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1669ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1670970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1671932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16721da177e4SLinus Torvalds	help
16731da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
16741da177e4SLinus Torvalds
16751da177e4SLinus Torvaldsconfig CPU_R10000
16761da177e4SLinus Torvalds	bool "R10000"
16777cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
16785e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1679932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1680ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1681ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1682797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1683970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16841da177e4SLinus Torvalds	help
16851da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
16861da177e4SLinus Torvalds
16871da177e4SLinus Torvaldsconfig CPU_RM7000
16881da177e4SLinus Torvalds	bool "RM7000"
16897cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
16905e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1691932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1692ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1693ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1694797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1695970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16961da177e4SLinus Torvalds
16971da177e4SLinus Torvaldsconfig CPU_SB1
16981da177e4SLinus Torvalds	bool "SB1"
16997cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1700932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1701ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1702ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1703797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1704970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17050004a9dfSRalf Baechle	select WEAK_ORDERING
17061da177e4SLinus Torvalds
1707a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1708a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17095e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1710a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1711932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1712a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1713a86c7f72SDavid Daney	select WEAK_ORDERING
1714a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17159cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1716df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1717df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1718930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17190ae3abcdSJames Hogan	select HAVE_KVM
1720a86c7f72SDavid Daney	help
1721a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1722a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1723a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1724a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1725a86c7f72SDavid Daney
1726cd746249SJonas Gorskiconfig CPU_BMIPS
1727cd746249SJonas Gorski	bool "Broadcom BMIPS"
1728cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1729cd746249SJonas Gorski	select CPU_MIPS32
1730fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1731cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1732cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1733cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1734cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1735cd746249SJonas Gorski	select DMA_NONCOHERENT
173667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1737cd746249SJonas Gorski	select SWAP_IO_SPACE
1738cd746249SJonas Gorski	select WEAK_ORDERING
1739c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
174069aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1741932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1742a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1743a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1744c1c0c461SKevin Cernekee	help
1745fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1746c1c0c461SKevin Cernekee
17477f058e85SJayachandran Cconfig CPU_XLR
17487f058e85SJayachandran C	bool "Netlogic XLR SoC"
17497f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
1750932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
17517f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17527f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17537f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1754970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17557f058e85SJayachandran C	select WEAK_ORDERING
17567f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17577f058e85SJayachandran C	help
17587f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
17591c773ea4SJayachandran C
17601c773ea4SJayachandran Cconfig CPU_XLP
17611c773ea4SJayachandran C	bool "Netlogic XLP SoC"
17621c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
17631c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17641c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17651c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
17661c773ea4SJayachandran C	select WEAK_ORDERING
17671c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17681c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1769932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1770d6504846SJayachandran C	select CPU_MIPSR2
1771ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
17722db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
17731c773ea4SJayachandran C	help
17741c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
17751da177e4SLinus Torvaldsendchoice
17761da177e4SLinus Torvalds
1777a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1778a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1779a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
17807fd08ca5SLeonid Yegoshin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R6
1781a6e18781SLeonid Yegoshin	help
1782a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1783a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1784a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1785a6e18781SLeonid Yegoshin
1786a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1787a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1788a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1789a6e18781SLeonid Yegoshin	select EVA
1790a6e18781SLeonid Yegoshin	default y
1791a6e18781SLeonid Yegoshin	help
1792a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1793a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1794a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1795a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1796a6e18781SLeonid Yegoshin
1797c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1798c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1799c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1800c5b36783SSteven J. Hill	depends on CPU_MIPS32_R2
1801c5b36783SSteven J. Hill	help
1802c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1803c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1804c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1805c5b36783SSteven J. Hill
1806c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1807c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1808c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1809c5b36783SSteven J. Hill	depends on !EVA
1810c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1811c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1812c5b36783SSteven J. Hill	select XPA
1813c5b36783SSteven J. Hill	select HIGHMEM
1814d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1815c5b36783SSteven J. Hill	default n
1816c5b36783SSteven J. Hill	help
1817c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1818c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1819c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1820c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1821c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1822c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1823c5b36783SSteven J. Hill
1824622844bfSWu Zhangjinif CPU_LOONGSON2F
1825622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1826622844bfSWu Zhangjin	bool
1827622844bfSWu Zhangjin
1828622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1829622844bfSWu Zhangjin	bool
1830622844bfSWu Zhangjin
1831622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1832622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1833622844bfSWu Zhangjin	default y
1834622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1835622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1836622844bfSWu Zhangjin	help
1837622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1838622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1839622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1840622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1841622844bfSWu Zhangjin
1842622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1843622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1844622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1845622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1846622844bfSWu Zhangjin	  systems.
1847622844bfSWu Zhangjin
1848622844bfSWu Zhangjin	  If unsure, please say Y.
1849622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1850622844bfSWu Zhangjin
18511b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
18521b93b3c3SWu Zhangjin	bool
18531b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
18541b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
185531c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
18561b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1857fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
18584e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
18591b93b3c3SWu Zhangjin
18601b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
18611b93b3c3SWu Zhangjin	bool
18621b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
18631b93b3c3SWu Zhangjin
1864dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1865dbb98314SAlban Bedel	bool
1866dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1867dbb98314SAlban Bedel
18683702bba5SWu Zhangjinconfig CPU_LOONGSON2
18693702bba5SWu Zhangjin	bool
18703702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
18713702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
18723702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1873970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1874e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
1875932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
18763702bba5SWu Zhangjin
1877ca585cf9SKelvin Cheungconfig CPU_LOONGSON1
1878ca585cf9SKelvin Cheung	bool
1879ca585cf9SKelvin Cheung	select CPU_MIPS32
18807e280f6bSJiaxun Yang	select CPU_MIPSR2
1881ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1882932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1883ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1884ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1885f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1886ca585cf9SKelvin Cheung
1887fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
188804fa8bf7SJonas Gorski	select SMP_UP if SMP
18891bbb6c1bSKevin Cernekee	bool
1890cd746249SJonas Gorski
1891cd746249SJonas Gorskiconfig CPU_BMIPS4350
1892cd746249SJonas Gorski	bool
1893cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1894cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1895cd746249SJonas Gorski
1896cd746249SJonas Gorskiconfig CPU_BMIPS4380
1897cd746249SJonas Gorski	bool
1898bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1899cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1900cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1901b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1902cd746249SJonas Gorski
1903cd746249SJonas Gorskiconfig CPU_BMIPS5000
1904cd746249SJonas Gorski	bool
1905cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1906bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1907cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1908cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1909b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19101bbb6c1bSKevin Cernekee
19110e476d91SHuacai Chenconfig SYS_HAS_CPU_LOONGSON3
19120e476d91SHuacai Chen	bool
19130e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1914b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19150e476d91SHuacai Chen
19163702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19172a21c730SFuxin Zhang	bool
19182a21c730SFuxin Zhang
19196f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19206f7a251aSWu Zhangjin	bool
192155045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
192255045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
192322f1fdfdSWu Zhangjin	select CPU_SUPPORTS_UNCACHED_ACCELERATED
19246f7a251aSWu Zhangjin
1925ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1926ca585cf9SKelvin Cheung	bool
1927ca585cf9SKelvin Cheung
192812e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
192912e3280bSYang Ling	bool
193012e3280bSYang Ling
19317cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
19327cf8053bSRalf Baechle	bool
19337cf8053bSRalf Baechle
19347cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
19357cf8053bSRalf Baechle	bool
19367cf8053bSRalf Baechle
1937a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1938a6e18781SLeonid Yegoshin	bool
1939a6e18781SLeonid Yegoshin
1940c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1941c5b36783SSteven J. Hill	bool
19429ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1943c5b36783SSteven J. Hill
19447fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
19457fd08ca5SLeonid Yegoshin	bool
19469ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19477fd08ca5SLeonid Yegoshin
19487cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
19497cf8053bSRalf Baechle	bool
19507cf8053bSRalf Baechle
19517cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
19527cf8053bSRalf Baechle	bool
19537cf8053bSRalf Baechle
19547fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
19557fd08ca5SLeonid Yegoshin	bool
19569ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19577fd08ca5SLeonid Yegoshin
19587cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
19597cf8053bSRalf Baechle	bool
19607cf8053bSRalf Baechle
19617cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
19627cf8053bSRalf Baechle	bool
19637cf8053bSRalf Baechle
19647cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
19657cf8053bSRalf Baechle	bool
19667cf8053bSRalf Baechle
19677cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
19687cf8053bSRalf Baechle	bool
19697cf8053bSRalf Baechle
19707cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
19717cf8053bSRalf Baechle	bool
19727cf8053bSRalf Baechle
19737cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
19747cf8053bSRalf Baechle	bool
19757cf8053bSRalf Baechle
1976542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
1977542c1020SShinya Kuribayashi	bool
1978542c1020SShinya Kuribayashi
19797cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
19807cf8053bSRalf Baechle	bool
19817cf8053bSRalf Baechle
19827cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
19837cf8053bSRalf Baechle	bool
19849ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19857cf8053bSRalf Baechle
19867cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
19877cf8053bSRalf Baechle	bool
19887cf8053bSRalf Baechle
19897cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
19907cf8053bSRalf Baechle	bool
19917cf8053bSRalf Baechle
19925e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
19935e683389SDavid Daney	bool
19945e683389SDavid Daney
1995cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
1996c1c0c461SKevin Cernekee	bool
1997c1c0c461SKevin Cernekee
1998fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
1999c1c0c461SKevin Cernekee	bool
2000cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2001c1c0c461SKevin Cernekee
2002c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2003c1c0c461SKevin Cernekee	bool
2004cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2005c1c0c461SKevin Cernekee
2006c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2007c1c0c461SKevin Cernekee	bool
2008cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2009c1c0c461SKevin Cernekee
2010c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2011c1c0c461SKevin Cernekee	bool
2012cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2013f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2014c1c0c461SKevin Cernekee
20157f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20167f058e85SJayachandran C	bool
20177f058e85SJayachandran C
20181c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20191c773ea4SJayachandran C	bool
20201c773ea4SJayachandran C
202117099b11SRalf Baechle#
202217099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
202317099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
202417099b11SRalf Baechle#
20250004a9dfSRalf Baechleconfig WEAK_ORDERING
20260004a9dfSRalf Baechle	bool
202717099b11SRalf Baechle
202817099b11SRalf Baechle#
202917099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
203017099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
203117099b11SRalf Baechle#
203217099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
203317099b11SRalf Baechle	bool
20345e83d430SRalf Baechleendmenu
20355e83d430SRalf Baechle
20365e83d430SRalf Baechle#
20375e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
20385e83d430SRalf Baechle#
20395e83d430SRalf Baechleconfig CPU_MIPS32
20405e83d430SRalf Baechle	bool
20417fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6
20425e83d430SRalf Baechle
20435e83d430SRalf Baechleconfig CPU_MIPS64
20445e83d430SRalf Baechle	bool
20457fd08ca5SLeonid Yegoshin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6
20465e83d430SRalf Baechle
20475e83d430SRalf Baechle#
204857eeacedSPaul Burton# These indicate the revision of the architecture
20495e83d430SRalf Baechle#
20505e83d430SRalf Baechleconfig CPU_MIPSR1
20515e83d430SRalf Baechle	bool
20525e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
20535e83d430SRalf Baechle
20545e83d430SRalf Baechleconfig CPU_MIPSR2
20555e83d430SRalf Baechle	bool
2056a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
20578256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2058a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20595e83d430SRalf Baechle
20607fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
20617fd08ca5SLeonid Yegoshin	bool
20627fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
20638256b17eSFlorian Fainelli	select CPU_HAS_RIXI
206487321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
20652db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
20664a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2067a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20685e83d430SRalf Baechle
206957eeacedSPaul Burtonconfig TARGET_ISA_REV
207057eeacedSPaul Burton	int
207157eeacedSPaul Burton	default 1 if CPU_MIPSR1
207257eeacedSPaul Burton	default 2 if CPU_MIPSR2
207357eeacedSPaul Burton	default 6 if CPU_MIPSR6
207457eeacedSPaul Burton	default 0
207557eeacedSPaul Burton	help
207657eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
207757eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
207857eeacedSPaul Burton
2079a6e18781SLeonid Yegoshinconfig EVA
2080a6e18781SLeonid Yegoshin	bool
2081a6e18781SLeonid Yegoshin
2082c5b36783SSteven J. Hillconfig XPA
2083c5b36783SSteven J. Hill	bool
2084c5b36783SSteven J. Hill
20855e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
20865e83d430SRalf Baechle	bool
20875e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
20885e83d430SRalf Baechle	bool
20895e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
20905e83d430SRalf Baechle	bool
20915e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
20925e83d430SRalf Baechle	bool
209355045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
209455045ff5SWu Zhangjin	bool
209555045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
209655045ff5SWu Zhangjin	bool
20979cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
20989cffd154SDavid Daney	bool
2099171543e7SDaniel Silsby	depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
210022f1fdfdSWu Zhangjinconfig CPU_SUPPORTS_UNCACHED_ACCELERATED
210122f1fdfdSWu Zhangjin	bool
210282622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
210382622284SDavid Daney	bool
2104cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21055e83d430SRalf Baechle
21068192c9eaSDavid Daney#
21078192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21088192c9eaSDavid Daney#
21098192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21108192c9eaSDavid Daney	bool
2111679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21128192c9eaSDavid Daney
21135e83d430SRalf Baechlemenu "Kernel type"
21145e83d430SRalf Baechle
21155e83d430SRalf Baechlechoice
21165e83d430SRalf Baechle	prompt "Kernel code model"
21175e83d430SRalf Baechle	help
21185e83d430SRalf Baechle	  You should only select this option if you have a workload that
21195e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
21205e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
21215e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
21225e83d430SRalf Baechle
21235e83d430SRalf Baechleconfig 32BIT
21245e83d430SRalf Baechle	bool "32-bit kernel"
21255e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
21265e83d430SRalf Baechle	select TRAD_SIGNALS
21275e83d430SRalf Baechle	help
21285e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2129f17c4ca3SRalf Baechle
21305e83d430SRalf Baechleconfig 64BIT
21315e83d430SRalf Baechle	bool "64-bit kernel"
21325e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
21335e83d430SRalf Baechle	help
21345e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
21355e83d430SRalf Baechle
21365e83d430SRalf Baechleendchoice
21375e83d430SRalf Baechle
21382235a54dSSanjay Lalconfig KVM_GUEST
21392235a54dSSanjay Lal	bool "KVM Guest Kernel"
2140f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
21412235a54dSSanjay Lal	help
2142caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2143caa1faa7SJames Hogan	  mode.
21442235a54dSSanjay Lal
2145eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2146eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
21472235a54dSSanjay Lal	depends on KVM_GUEST
2148eda3d33cSJames Hogan	default 100
21492235a54dSSanjay Lal	help
2150eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2151eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2152eda3d33cSJames Hogan	  timer frequency is specified directly.
21532235a54dSSanjay Lal
21541e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
21551e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
21561e321fa9SLeonid Yegoshin	depends on 64BIT
21571e321fa9SLeonid Yegoshin	help
21583377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
21593377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
21603377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
21613377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
21623377e227SAlex Belits	  level of page tables is added which imposes both a memory
21633377e227SAlex Belits	  overhead as well as slower TLB fault handling.
21643377e227SAlex Belits
21651e321fa9SLeonid Yegoshin	  If unsure, say N.
21661e321fa9SLeonid Yegoshin
21671da177e4SLinus Torvaldschoice
21681da177e4SLinus Torvalds	prompt "Kernel page size"
21691da177e4SLinus Torvalds	default PAGE_SIZE_4KB
21701da177e4SLinus Torvalds
21711da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
21721da177e4SLinus Torvalds	bool "4kB"
21730e476d91SHuacai Chen	depends on !CPU_LOONGSON2 && !CPU_LOONGSON3
21741da177e4SLinus Torvalds	help
21751da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
21761da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
21771da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
21781da177e4SLinus Torvalds	  recommended for low memory systems.
21791da177e4SLinus Torvalds
21801da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
21811da177e4SLinus Torvalds	bool "8kB"
2182c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
21831e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
21841da177e4SLinus Torvalds	help
21851da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
21861da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2187c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2188c2aeaaeaSPaul Burton	  distribution to support this.
21891da177e4SLinus Torvalds
21901da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
21911da177e4SLinus Torvalds	bool "16kB"
2192714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
21931da177e4SLinus Torvalds	help
21941da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
21951da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2196714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2197714bfad6SRalf Baechle	  Linux distribution to support this.
21981da177e4SLinus Torvalds
2199c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2200c52399beSRalf Baechle	bool "32kB"
2201c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22021e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2203c52399beSRalf Baechle	help
2204c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2205c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2206c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2207c52399beSRalf Baechle	  distribution to support this.
2208c52399beSRalf Baechle
22091da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22101da177e4SLinus Torvalds	bool "64kB"
22113b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22121da177e4SLinus Torvalds	help
22131da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
22141da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
22151da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2216714bfad6SRalf Baechle	  writing this option is still high experimental.
22171da177e4SLinus Torvalds
22181da177e4SLinus Torvaldsendchoice
22191da177e4SLinus Torvalds
2220c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2221c9bace7cSDavid Daney	int "Maximum zone order"
2222e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2223e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2224e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2225e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2226e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2227e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2228c9bace7cSDavid Daney	range 11 64
2229c9bace7cSDavid Daney	default "11"
2230c9bace7cSDavid Daney	help
2231c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2232c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2233c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2234c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2235c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2236c9bace7cSDavid Daney	  increase this value.
2237c9bace7cSDavid Daney
2238c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2239c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2240c9bace7cSDavid Daney
2241c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2242c9bace7cSDavid Daney	  when choosing a value for this option.
2243c9bace7cSDavid Daney
22441da177e4SLinus Torvaldsconfig BOARD_SCACHE
22451da177e4SLinus Torvalds	bool
22461da177e4SLinus Torvalds
22471da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
22481da177e4SLinus Torvalds	bool
22491da177e4SLinus Torvalds	select BOARD_SCACHE
22501da177e4SLinus Torvalds
22519318c51aSChris Dearman#
22529318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
22539318c51aSChris Dearman#
22549318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
22559318c51aSChris Dearman	bool
22569318c51aSChris Dearman	select BOARD_SCACHE
22579318c51aSChris Dearman
22581da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
22591da177e4SLinus Torvalds	bool
22601da177e4SLinus Torvalds	select BOARD_SCACHE
22611da177e4SLinus Torvalds
22621da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
22631da177e4SLinus Torvalds	bool
22641da177e4SLinus Torvalds	select BOARD_SCACHE
22651da177e4SLinus Torvalds
22661da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
22671da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
22681da177e4SLinus Torvalds	depends on CPU_SB1
22691da177e4SLinus Torvalds	help
22701da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
22711da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
22721da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
22731da177e4SLinus Torvalds
22741da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2275c8094b53SRalf Baechle	bool
22761da177e4SLinus Torvalds
22773165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
22783165c846SFlorian Fainelli	bool
2279c2aeaaeaSPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
22803165c846SFlorian Fainelli
2281c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2282183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2283183b40f9SPaul Burton	default y
2284183b40f9SPaul Burton	help
2285183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2286183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2287183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2288183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2289183b40f9SPaul Burton	  receive a SIGILL.
2290183b40f9SPaul Burton
2291183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2292183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2293183b40f9SPaul Burton
2294183b40f9SPaul Burton	  If unsure, say y.
2295c92e47e5SPaul Burton
229697f7dcbfSPaul Burtonconfig CPU_R2300_FPU
229797f7dcbfSPaul Burton	bool
2298c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
229997f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
230097f7dcbfSPaul Burton
230154746829SPaul Burtonconfig CPU_R3K_TLB
230254746829SPaul Burton	bool
230354746829SPaul Burton
230491405eb6SFlorian Fainelliconfig CPU_R4K_FPU
230591405eb6SFlorian Fainelli	bool
2306c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
230797f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
230891405eb6SFlorian Fainelli
230962cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
231062cedc4fSFlorian Fainelli	bool
231154746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
231262cedc4fSFlorian Fainelli
231359d6ab86SRalf Baechleconfig MIPS_MT_SMP
2314a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
23155cbf9688SPaul Burton	default y
2316527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
231759d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2318d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2319c080faa5SSteven J. Hill	select SYNC_R4K
232059d6ab86SRalf Baechle	select MIPS_MT
232159d6ab86SRalf Baechle	select SMP
232287353d8aSRalf Baechle	select SMP_UP
2323c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2324c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2325399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
232659d6ab86SRalf Baechle	help
2327c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2328c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2329c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2330c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2331c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
233259d6ab86SRalf Baechle
2333f41ae0b2SRalf Baechleconfig MIPS_MT
2334f41ae0b2SRalf Baechle	bool
2335f41ae0b2SRalf Baechle
23360ab7aefcSRalf Baechleconfig SCHED_SMT
23370ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
23380ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
23390ab7aefcSRalf Baechle	default n
23400ab7aefcSRalf Baechle	help
23410ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
23420ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
23430ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
23440ab7aefcSRalf Baechle
23450ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
23460ab7aefcSRalf Baechle	bool
23470ab7aefcSRalf Baechle
2348f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2349f41ae0b2SRalf Baechle	bool
2350f41ae0b2SRalf Baechle
2351f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2352f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2353f088fc84SRalf Baechle	default y
2354b633648cSRalf Baechle	depends on MIPS_MT_SMP
235507cc0c9eSRalf Baechle
2356b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2357b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
23589eaa9a82SPaul Burton	depends on CPU_MIPSR6
2359c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2360b0a668fbSLeonid Yegoshin	default y
2361b0a668fbSLeonid Yegoshin	help
2362b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2363b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
236407edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2365b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2366b0a668fbSLeonid Yegoshin	  final kernel image.
2367b0a668fbSLeonid Yegoshin
2368f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2369f35764e7SJames Hogan	bool
2370f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2371f35764e7SJames Hogan	help
2372f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2373f35764e7SJames Hogan	  physical_memsize.
2374f35764e7SJames Hogan
237507cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
237607cc0c9eSRalf Baechle	bool "VPE loader support."
2377f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
237807cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
237907cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
238007cc0c9eSRalf Baechle	select MIPS_MT
238107cc0c9eSRalf Baechle	help
238207cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
238307cc0c9eSRalf Baechle	  onto another VPE and running it.
2384f088fc84SRalf Baechle
238517a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
238617a1d523SDeng-Cheng Zhu	bool
238717a1d523SDeng-Cheng Zhu	default "y"
238817a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
238917a1d523SDeng-Cheng Zhu
23901a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
23911a2a6d7eSDeng-Cheng Zhu	bool
23921a2a6d7eSDeng-Cheng Zhu	default "y"
23931a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
23941a2a6d7eSDeng-Cheng Zhu
2395e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2396e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2397e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2398e01402b1SRalf Baechle	default y
2399e01402b1SRalf Baechle	help
2400e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2401e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2402e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2403e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2404e01402b1SRalf Baechle
2405e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2406e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2407e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2408e01402b1SRalf Baechle
2409da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2410da615cf6SDeng-Cheng Zhu	bool
2411da615cf6SDeng-Cheng Zhu	default "y"
2412da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2413da615cf6SDeng-Cheng Zhu
24142c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
24152c973ef0SDeng-Cheng Zhu	bool
24162c973ef0SDeng-Cheng Zhu	default "y"
24172c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
24182c973ef0SDeng-Cheng Zhu
24194a16ff4cSRalf Baechleconfig MIPS_CMP
24205cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
24215676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2422b10b43baSMarkos Chandras	select SMP
2423eb9b5141STim Anderson	select SYNC_R4K
2424b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
24254a16ff4cSRalf Baechle	select WEAK_ORDERING
24264a16ff4cSRalf Baechle	default n
24274a16ff4cSRalf Baechle	help
2428044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2429044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2430044505c7SPaul Burton	  its ability to start secondary CPUs.
24314a16ff4cSRalf Baechle
24325cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
24335cac93b3SPaul Burton	  instead of this.
24345cac93b3SPaul Burton
24350ee958e1SPaul Burtonconfig MIPS_CPS
24360ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
24375a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
24380ee958e1SPaul Burton	select MIPS_CM
24391d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
24400ee958e1SPaul Burton	select SMP
24410ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
24421d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2443c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
24440ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
24450ee958e1SPaul Burton	select WEAK_ORDERING
24460ee958e1SPaul Burton	help
24470ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
24480ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
24490ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
24500ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
24510ee958e1SPaul Burton	  support is unavailable.
24520ee958e1SPaul Burton
24533179d37eSPaul Burtonconfig MIPS_CPS_PM
245439a59593SMarkos Chandras	depends on MIPS_CPS
24553179d37eSPaul Burton	bool
24563179d37eSPaul Burton
24579f98f3ddSPaul Burtonconfig MIPS_CM
24589f98f3ddSPaul Burton	bool
24593c9b4166SPaul Burton	select MIPS_CPC
24609f98f3ddSPaul Burton
24619c38cf44SPaul Burtonconfig MIPS_CPC
24629c38cf44SPaul Burton	bool
24632600990eSRalf Baechle
24641da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
24651da177e4SLinus Torvalds	bool
24661da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
24671da177e4SLinus Torvalds	default y
24681da177e4SLinus Torvalds
24691da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
24701da177e4SLinus Torvalds	bool
24711da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
24721da177e4SLinus Torvalds	default y
24731da177e4SLinus Torvalds
24749e2b5372SMarkos Chandraschoice
24759e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
24769e2b5372SMarkos Chandras
24779e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
24789e2b5372SMarkos Chandras	bool "None"
24799e2b5372SMarkos Chandras	help
24809e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
24819e2b5372SMarkos Chandras
24829693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
24839693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
24849e2b5372SMarkos Chandras	bool "SmartMIPS"
24859693a853SFranck Bui-Huu	help
24869693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
24879693a853SFranck Bui-Huu	  increased security at both hardware and software level for
24889693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
24899693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
24909693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
24919693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
24929693a853SFranck Bui-Huu	  here.
24939693a853SFranck Bui-Huu
2494bce86083SSteven J. Hillconfig CPU_MICROMIPS
24957fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
24969e2b5372SMarkos Chandras	bool "microMIPS"
2497bce86083SSteven J. Hill	help
2498bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2499bce86083SSteven J. Hill	  microMIPS ISA
2500bce86083SSteven J. Hill
25019e2b5372SMarkos Chandrasendchoice
25029e2b5372SMarkos Chandras
2503a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25040ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2505a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2506c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25072a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2508a5e9a69eSPaul Burton	help
2509a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2510a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25111db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
25121db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
25131db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
25141db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
25151db1af84SPaul Burton	  the size & complexity of your kernel.
2516a5e9a69eSPaul Burton
2517a5e9a69eSPaul Burton	  If unsure, say Y.
2518a5e9a69eSPaul Burton
25191da177e4SLinus Torvaldsconfig CPU_HAS_WB
2520f7062ddbSRalf Baechle	bool
2521e01402b1SRalf Baechle
2522df0ac8a4SKevin Cernekeeconfig XKS01
2523df0ac8a4SKevin Cernekee	bool
2524df0ac8a4SKevin Cernekee
25258256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
25268256b17eSFlorian Fainelli	bool
25278256b17eSFlorian Fainelli
2528932afdeeSYasha Cherikovskyconfig CPU_HAS_LOAD_STORE_LR
2529932afdeeSYasha Cherikovsky	bool
2530932afdeeSYasha Cherikovsky	help
2531932afdeeSYasha Cherikovsky	  CPU has support for unaligned load and store instructions:
2532932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
2533932afdeeSYasha Cherikovsky	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit systems).
2534932afdeeSYasha Cherikovsky
2535f41ae0b2SRalf Baechle#
2536f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2537f41ae0b2SRalf Baechle#
2538e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2539f41ae0b2SRalf Baechle	bool
2540e01402b1SRalf Baechle
2541f41ae0b2SRalf Baechle#
2542f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2543f41ae0b2SRalf Baechle#
2544e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2545f41ae0b2SRalf Baechle	bool
2546e01402b1SRalf Baechle
25471da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
25481da177e4SLinus Torvalds	bool
25491da177e4SLinus Torvalds	depends on !CPU_R3000
25501da177e4SLinus Torvalds	default y
25511da177e4SLinus Torvalds
25521da177e4SLinus Torvalds#
255320d60d99SMaciej W. Rozycki# CPU non-features
255420d60d99SMaciej W. Rozycki#
255520d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
255620d60d99SMaciej W. Rozycki	bool
255720d60d99SMaciej W. Rozycki
255820d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
255920d60d99SMaciej W. Rozycki	bool
256020d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
256120d60d99SMaciej W. Rozycki
256220d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
256320d60d99SMaciej W. Rozycki	bool
256420d60d99SMaciej W. Rozycki
2565071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2566071d2f0bSPaul Burton	bool
2567071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2568071d2f0bSPaul Burton
25694edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
25704edf00a4SPaul Burton	int
25714edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
25724edf00a4SPaul Burton	default 0
25734edf00a4SPaul Burton
25744edf00a4SPaul Burtonconfig MIPS_ASID_BITS
25754edf00a4SPaul Burton	int
25762db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
25774edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
25784edf00a4SPaul Burton	default 8
25794edf00a4SPaul Burton
25802db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
25812db003a5SPaul Burton	bool
25822db003a5SPaul Burton
25834a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
25844a5dc51eSMarcin Nowakowski	bool
25854a5dc51eSMarcin Nowakowski
258620d60d99SMaciej W. Rozycki#
25871da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
25881da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
25891da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
25901da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
25911da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
25921da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
25931da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
25941da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2595797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2596797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2597797798c1SRalf Baechle#   support.
25981da177e4SLinus Torvalds#
25991da177e4SLinus Torvaldsconfig HIGHMEM
26001da177e4SLinus Torvalds	bool "High Memory Support"
2601a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2602797798c1SRalf Baechle
2603797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2604797798c1SRalf Baechle	bool
2605797798c1SRalf Baechle
2606797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2607797798c1SRalf Baechle	bool
26081da177e4SLinus Torvalds
26099693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
26109693a853SFranck Bui-Huu	bool
26119693a853SFranck Bui-Huu
2612a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2613a6a4834cSSteven J. Hill	bool
2614a6a4834cSSteven J. Hill
2615377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2616377cb1b6SRalf Baechle	bool
2617377cb1b6SRalf Baechle	help
2618377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2619377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2620377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2621377cb1b6SRalf Baechle
2622a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2623a5e9a69eSPaul Burton	bool
2624a5e9a69eSPaul Burton
2625b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2626b4819b59SYoichi Yuasa	def_bool y
2627f133f22dSWu Zhangjin	depends on !NUMA && !CPU_LOONGSON2
2628b4819b59SYoichi Yuasa
2629b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2630b1c6cd42SAtsushi Nemoto	bool
2631397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
263231473747SAtsushi Nemoto
2633d8cb4e11SRalf Baechleconfig NUMA
2634d8cb4e11SRalf Baechle	bool "NUMA Support"
2635d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2636d8cb4e11SRalf Baechle	help
2637d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2638d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2639d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2640d8cb4e11SRalf Baechle	  leave it disabled; on single node systems disable this option
2641d8cb4e11SRalf Baechle	  disabled.
2642d8cb4e11SRalf Baechle
2643d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2644d8cb4e11SRalf Baechle	bool
2645d8cb4e11SRalf Baechle
26468c530ea3SMatt Redfearnconfig RELOCATABLE
26478c530ea3SMatt Redfearn	bool "Relocatable kernel"
26483ff72be4SSteven J. Hill	depends on SYS_SUPPORTS_RELOCATABLE && (CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_MIPS32_R6 || CPU_MIPS64_R6 || CAVIUM_OCTEON_SOC)
26498c530ea3SMatt Redfearn	help
26508c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
26518c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
26528c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
26538c530ea3SMatt Redfearn	  but are discarded at runtime
26548c530ea3SMatt Redfearn
2655069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2656069fd766SMatt Redfearn	hex "Relocation table size"
2657069fd766SMatt Redfearn	depends on RELOCATABLE
2658069fd766SMatt Redfearn	range 0x0 0x01000000
2659069fd766SMatt Redfearn	default "0x00100000"
2660069fd766SMatt Redfearn	---help---
2661069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2662069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2663069fd766SMatt Redfearn
2664069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2665069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2666069fd766SMatt Redfearn
2667069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2668069fd766SMatt Redfearn
2669069fd766SMatt Redfearn	  If unsure, leave at the default value.
2670069fd766SMatt Redfearn
2671405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2672405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2673405bc8fdSMatt Redfearn	depends on RELOCATABLE
2674405bc8fdSMatt Redfearn	---help---
2675405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2676405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2677405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2678405bc8fdSMatt Redfearn	  of kernel internals.
2679405bc8fdSMatt Redfearn
2680405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2681405bc8fdSMatt Redfearn
2682405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2683405bc8fdSMatt Redfearn
2684405bc8fdSMatt Redfearn	  If unsure, say N.
2685405bc8fdSMatt Redfearn
2686405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2687405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2688405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2689405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2690405bc8fdSMatt Redfearn	range 0x0 0x08000000
2691405bc8fdSMatt Redfearn	default "0x01000000"
2692405bc8fdSMatt Redfearn	---help---
2693405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2694405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2695405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2696405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2697405bc8fdSMatt Redfearn
2698405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2699405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2700405bc8fdSMatt Redfearn
2701c80d79d7SYasunori Gotoconfig NODES_SHIFT
2702c80d79d7SYasunori Goto	int
2703c80d79d7SYasunori Goto	default "6"
2704c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2705c80d79d7SYasunori Goto
270614f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
270714f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
270823021b2bSYang Shi	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON3)
270914f70012SDeng-Cheng Zhu	default y
271014f70012SDeng-Cheng Zhu	help
271114f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
271214f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
271314f70012SDeng-Cheng Zhu
27141da177e4SLinus Torvaldsconfig SMP
27151da177e4SLinus Torvalds	bool "Multi-Processing support"
2716e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2717e73ea273SRalf Baechle	help
27181da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
27194a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
27204a474157SRobert Graffham	  than one CPU, say Y.
27211da177e4SLinus Torvalds
27224a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
27231da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
27241da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
27254a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
27261da177e4SLinus Torvalds	  will run faster if you say N here.
27271da177e4SLinus Torvalds
27281da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
27291da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
27301da177e4SLinus Torvalds
273103502faaSAdrian Bunk	  See also the SMP-HOWTO available at
273203502faaSAdrian Bunk	  <http://www.tldp.org/docs.html#howto>.
27331da177e4SLinus Torvalds
27341da177e4SLinus Torvalds	  If you don't know what to do here, say N.
27351da177e4SLinus Torvalds
27367840d618SMatt Redfearnconfig HOTPLUG_CPU
27377840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
27387840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
27397840d618SMatt Redfearn	help
27407840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
27417840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
27427840d618SMatt Redfearn	  (Note: power management support will enable this option
27437840d618SMatt Redfearn	    automatically on SMP systems. )
27447840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
27457840d618SMatt Redfearn
274687353d8aSRalf Baechleconfig SMP_UP
274787353d8aSRalf Baechle	bool
274887353d8aSRalf Baechle
27494a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
27504a16ff4cSRalf Baechle	bool
27514a16ff4cSRalf Baechle
27520ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
27530ee958e1SPaul Burton	bool
27540ee958e1SPaul Burton
2755e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2756e73ea273SRalf Baechle	bool
2757e73ea273SRalf Baechle
2758130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2759130e2fb7SRalf Baechle	bool
2760130e2fb7SRalf Baechle
2761130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2762130e2fb7SRalf Baechle	bool
2763130e2fb7SRalf Baechle
2764130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2765130e2fb7SRalf Baechle	bool
2766130e2fb7SRalf Baechle
2767130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2768130e2fb7SRalf Baechle	bool
2769130e2fb7SRalf Baechle
2770130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2771130e2fb7SRalf Baechle	bool
2772130e2fb7SRalf Baechle
27731da177e4SLinus Torvaldsconfig NR_CPUS
2774a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2775a91796a9SJayachandran C	range 2 256
27761da177e4SLinus Torvalds	depends on SMP
2777130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2778130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2779130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2780130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2781130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
27821da177e4SLinus Torvalds	help
27831da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
27841da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
27851da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
278672ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
278772ede9b1SAtsushi Nemoto	  and 2 for all others.
27881da177e4SLinus Torvalds
27891da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
279072ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
279172ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
279272ede9b1SAtsushi Nemoto	  power of two.
27931da177e4SLinus Torvalds
2794399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2795399aaa25SAl Cooper	bool
2796399aaa25SAl Cooper
27977820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
27987820b84bSDavid Daney	bool
27997820b84bSDavid Daney
28007820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
28017820b84bSDavid Daney	int
28027820b84bSDavid Daney	depends on SMP
28037820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
28047820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
28057820b84bSDavid Daney
28061723b4a3SAtsushi Nemoto#
28071723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
28081723b4a3SAtsushi Nemoto#
28091723b4a3SAtsushi Nemoto
28101723b4a3SAtsushi Nemotochoice
28111723b4a3SAtsushi Nemoto	prompt "Timer frequency"
28121723b4a3SAtsushi Nemoto	default HZ_250
28131723b4a3SAtsushi Nemoto	help
28141723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
28151723b4a3SAtsushi Nemoto
281667596573SPaul Burton	config HZ_24
281767596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
281867596573SPaul Burton
28191723b4a3SAtsushi Nemoto	config HZ_48
28200f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
28211723b4a3SAtsushi Nemoto
28221723b4a3SAtsushi Nemoto	config HZ_100
28231723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
28241723b4a3SAtsushi Nemoto
28251723b4a3SAtsushi Nemoto	config HZ_128
28261723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
28271723b4a3SAtsushi Nemoto
28281723b4a3SAtsushi Nemoto	config HZ_250
28291723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
28301723b4a3SAtsushi Nemoto
28311723b4a3SAtsushi Nemoto	config HZ_256
28321723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
28331723b4a3SAtsushi Nemoto
28341723b4a3SAtsushi Nemoto	config HZ_1000
28351723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
28361723b4a3SAtsushi Nemoto
28371723b4a3SAtsushi Nemoto	config HZ_1024
28381723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
28391723b4a3SAtsushi Nemoto
28401723b4a3SAtsushi Nemotoendchoice
28411723b4a3SAtsushi Nemoto
284267596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
284367596573SPaul Burton	bool
284467596573SPaul Burton
28451723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
28461723b4a3SAtsushi Nemoto	bool
28471723b4a3SAtsushi Nemoto
28481723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
28491723b4a3SAtsushi Nemoto	bool
28501723b4a3SAtsushi Nemoto
28511723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
28521723b4a3SAtsushi Nemoto	bool
28531723b4a3SAtsushi Nemoto
28541723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
28551723b4a3SAtsushi Nemoto	bool
28561723b4a3SAtsushi Nemoto
28571723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
28581723b4a3SAtsushi Nemoto	bool
28591723b4a3SAtsushi Nemoto
28601723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
28611723b4a3SAtsushi Nemoto	bool
28621723b4a3SAtsushi Nemoto
28631723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
28641723b4a3SAtsushi Nemoto	bool
28651723b4a3SAtsushi Nemoto
28661723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
28671723b4a3SAtsushi Nemoto	bool
286867596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
286967596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
287067596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
287167596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
287267596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
287367596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
287467596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
28751723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
28761723b4a3SAtsushi Nemoto
28771723b4a3SAtsushi Nemotoconfig HZ
28781723b4a3SAtsushi Nemoto	int
287967596573SPaul Burton	default 24 if HZ_24
28801723b4a3SAtsushi Nemoto	default 48 if HZ_48
28811723b4a3SAtsushi Nemoto	default 100 if HZ_100
28821723b4a3SAtsushi Nemoto	default 128 if HZ_128
28831723b4a3SAtsushi Nemoto	default 250 if HZ_250
28841723b4a3SAtsushi Nemoto	default 256 if HZ_256
28851723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
28861723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
28871723b4a3SAtsushi Nemoto
288896685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
288996685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
289096685b17SDeng-Cheng Zhu
2891ea6e942bSAtsushi Nemotoconfig KEXEC
28927d60717eSKees Cook	bool "Kexec system call"
28932965faa5SDave Young	select KEXEC_CORE
2894ea6e942bSAtsushi Nemoto	help
2895ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
2896ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
28973dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
2898ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
2899ea6e942bSAtsushi Nemoto
290001dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
2901ea6e942bSAtsushi Nemoto
2902ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
2903ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
2904bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
2905bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
2906bf220695SGeert Uytterhoeven	  made.
2907ea6e942bSAtsushi Nemoto
29087aa1c8f4SRalf Baechleconfig CRASH_DUMP
29097aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
29107aa1c8f4SRalf Baechle	help
29117aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
29127aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
29137aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
29147aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
29157aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
29167aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
29177aa1c8f4SRalf Baechle	  PHYSICAL_START.
29187aa1c8f4SRalf Baechle
29197aa1c8f4SRalf Baechleconfig PHYSICAL_START
29207aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
29218bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
29227aa1c8f4SRalf Baechle	depends on CRASH_DUMP
29237aa1c8f4SRalf Baechle	help
29247aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
29257aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
29267aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
29277aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
29287aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
29297aa1c8f4SRalf Baechle
2930ea6e942bSAtsushi Nemotoconfig SECCOMP
2931ea6e942bSAtsushi Nemoto	bool "Enable seccomp to safely compute untrusted bytecode"
2932293c5bd1SRalf Baechle	depends on PROC_FS
2933ea6e942bSAtsushi Nemoto	default y
2934ea6e942bSAtsushi Nemoto	help
2935ea6e942bSAtsushi Nemoto	  This kernel feature is useful for number crunching applications
2936ea6e942bSAtsushi Nemoto	  that may need to compute untrusted bytecode during their
2937ea6e942bSAtsushi Nemoto	  execution. By using pipes or other transports made available to
2938ea6e942bSAtsushi Nemoto	  the process as file descriptors supporting the read/write
2939ea6e942bSAtsushi Nemoto	  syscalls, it's possible to isolate those applications in
2940ea6e942bSAtsushi Nemoto	  their own address space using seccomp. Once seccomp is
2941ea6e942bSAtsushi Nemoto	  enabled via /proc/<pid>/seccomp, it cannot be disabled
2942ea6e942bSAtsushi Nemoto	  and the task is only allowed to execute a few safe syscalls
2943ea6e942bSAtsushi Nemoto	  defined by each seccomp mode.
2944ea6e942bSAtsushi Nemoto
2945ea6e942bSAtsushi Nemoto	  If unsure, say Y. Only embedded should say N here.
2946ea6e942bSAtsushi Nemoto
2947597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
2948b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
2949597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
2950597ce172SPaul Burton	help
2951597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
2952597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
2953597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
2954597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
2955597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
2956597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
2957597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
2958597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
2959597ce172SPaul Burton	  saying N here.
2960597ce172SPaul Burton
296106e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
296206e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
296306e2e882SPaul Burton	  worked on. In order to avoid userland becoming dependant upon current
296406e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
296506e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
296606e2e882SPaul Burton	  said details.
296706e2e882SPaul Burton
296806e2e882SPaul Burton	  If unsure, say N.
2969597ce172SPaul Burton
2970f2ffa5abSDezhong Diaoconfig USE_OF
29710b3e06fdSJonas Gorski	bool
2972f2ffa5abSDezhong Diao	select OF
2973e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
2974abd2363fSGrant Likely	select IRQ_DOMAIN
2975f2ffa5abSDezhong Diao
29762fe8ea39SDengcheng Zhuconfig UHI_BOOT
29772fe8ea39SDengcheng Zhu	bool
29782fe8ea39SDengcheng Zhu
29797fafb068SAndrew Brestickerconfig BUILTIN_DTB
29807fafb068SAndrew Bresticker	bool
29817fafb068SAndrew Bresticker
29821da8f179SJonas Gorskichoice
29835b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
29841da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
29851da8f179SJonas Gorski
29861da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
29871da8f179SJonas Gorski		bool "None"
29881da8f179SJonas Gorski		help
29891da8f179SJonas Gorski		  Do not enable appended dtb support.
29901da8f179SJonas Gorski
299187db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
299287db537dSAaro Koskinen		bool "vmlinux"
299387db537dSAaro Koskinen		help
299487db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
299587db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
299687db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
299787db537dSAaro Koskinen		  objcopy:
299887db537dSAaro Koskinen
299987db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
300087db537dSAaro Koskinen
300187db537dSAaro Koskinen		  This is meant as a backward compatiblity convenience for those
300287db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
300387db537dSAaro Koskinen		  the documented boot protocol using a device tree.
300487db537dSAaro Koskinen
30051da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3006b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
30071da8f179SJonas Gorski		help
30081da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3009b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
30101da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
30111da8f179SJonas Gorski
30121da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
30131da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
30141da8f179SJonas Gorski		  the documented boot protocol using a device tree.
30151da8f179SJonas Gorski
30161da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
30171da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
30181da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
30191da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
30201da8f179SJonas Gorski		  if you don't intend to always append a DTB.
30211da8f179SJonas Gorskiendchoice
30221da8f179SJonas Gorski
30232024972eSJonas Gorskichoice
30242024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
30252bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
30263f5f0a44SPaul Burton					 !MIPS_MALTA && \
30272bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
30282024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
30292024972eSJonas Gorski
30302024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
30312024972eSJonas Gorski		depends on USE_OF
30322024972eSJonas Gorski		bool "Dtb kernel arguments if available"
30332024972eSJonas Gorski
30342024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
30352024972eSJonas Gorski		depends on USE_OF
30362024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
30372024972eSJonas Gorski
30382024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
30392024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3040ed47e153SRabin Vincent
3041ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3042ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3043ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
30442024972eSJonas Gorskiendchoice
30452024972eSJonas Gorski
30465e83d430SRalf Baechleendmenu
30475e83d430SRalf Baechle
30481df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
30491df0f0ffSAtsushi Nemoto	bool
30501df0f0ffSAtsushi Nemoto	default y
30511df0f0ffSAtsushi Nemoto
30521df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
30531df0f0ffSAtsushi Nemoto	bool
30541df0f0ffSAtsushi Nemoto	default y
30551df0f0ffSAtsushi Nemoto
3056a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3057a728ab52SKirill A. Shutemov	int
30583377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3059a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3060a728ab52SKirill A. Shutemov	default 2
3061a728ab52SKirill A. Shutemov
30626c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
30636c359eb1SPaul Burton	bool
30646c359eb1SPaul Burton
30651da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
30661da177e4SLinus Torvalds
3067c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
30682eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3069c5611df9SPaul Burton	bool
3070c5611df9SPaul Burton
3071c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3072c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3073c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
30742eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
30751da177e4SLinus Torvalds
30761da177e4SLinus Torvalds#
30771da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
30781da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
30791da177e4SLinus Torvalds# users to choose the right thing ...
30801da177e4SLinus Torvalds#
30811da177e4SLinus Torvaldsconfig ISA
30821da177e4SLinus Torvalds	bool
30831da177e4SLinus Torvalds
30841da177e4SLinus Torvaldsconfig TC
30851da177e4SLinus Torvalds	bool "TURBOchannel support"
30861da177e4SLinus Torvalds	depends on MACH_DECSTATION
30871da177e4SLinus Torvalds	help
308850a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
308950a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
309050a23e6eSJustin P. Mattock	  at:
309150a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
309250a23e6eSJustin P. Mattock	  and:
309350a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
309450a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
309550a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
30961da177e4SLinus Torvalds
30971da177e4SLinus Torvaldsconfig MMU
30981da177e4SLinus Torvalds	bool
30991da177e4SLinus Torvalds	default y
31001da177e4SLinus Torvalds
3101109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3102109c32ffSMatt Redfearn	default 12 if 64BIT
3103109c32ffSMatt Redfearn	default 8
3104109c32ffSMatt Redfearn
3105109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3106109c32ffSMatt Redfearn	default 18 if 64BIT
3107109c32ffSMatt Redfearn	default 15
3108109c32ffSMatt Redfearn
3109109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3110109c32ffSMatt Redfearn	default 8
3111109c32ffSMatt Redfearn
3112109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3113109c32ffSMatt Redfearn	default 15
3114109c32ffSMatt Redfearn
3115d865bea4SRalf Baechleconfig I8253
3116d865bea4SRalf Baechle	bool
3117798778b8SRussell King	select CLKSRC_I8253
31182d02612fSThomas Gleixner	select CLKEVT_I8253
31199726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3120d865bea4SRalf Baechle
3121e05eb3f8SRalf Baechleconfig ZONE_DMA
3122e05eb3f8SRalf Baechle	bool
3123e05eb3f8SRalf Baechle
3124cce335aeSRalf Baechleconfig ZONE_DMA32
3125cce335aeSRalf Baechle	bool
3126cce335aeSRalf Baechle
31271da177e4SLinus Torvaldsendmenu
31281da177e4SLinus Torvalds
31291da177e4SLinus Torvaldsconfig TRAD_SIGNALS
31301da177e4SLinus Torvalds	bool
31311da177e4SLinus Torvalds
31321da177e4SLinus Torvaldsconfig MIPS32_COMPAT
313378aaf956SRalf Baechle	bool
31341da177e4SLinus Torvalds
31351da177e4SLinus Torvaldsconfig COMPAT
31361da177e4SLinus Torvalds	bool
31371da177e4SLinus Torvalds
313805e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
313905e43966SAtsushi Nemoto	bool
314005e43966SAtsushi Nemoto
31411da177e4SLinus Torvaldsconfig MIPS32_O32
31421da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
314378aaf956SRalf Baechle	depends on 64BIT
314478aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
314578aaf956SRalf Baechle	select COMPAT
314678aaf956SRalf Baechle	select MIPS32_COMPAT
314778aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
31481da177e4SLinus Torvalds	help
31491da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
31501da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
31511da177e4SLinus Torvalds	  existing binaries are in this format.
31521da177e4SLinus Torvalds
31531da177e4SLinus Torvalds	  If unsure, say Y.
31541da177e4SLinus Torvalds
31551da177e4SLinus Torvaldsconfig MIPS32_N32
31561da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3157c22eacfeSRalf Baechle	depends on 64BIT
31585a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
315978aaf956SRalf Baechle	select COMPAT
316078aaf956SRalf Baechle	select MIPS32_COMPAT
316178aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
31621da177e4SLinus Torvalds	help
31631da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
31641da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
31651da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
31661da177e4SLinus Torvalds	  cases.
31671da177e4SLinus Torvalds
31681da177e4SLinus Torvalds	  If unsure, say N.
31691da177e4SLinus Torvalds
31701da177e4SLinus Torvaldsconfig BINFMT_ELF32
31711da177e4SLinus Torvalds	bool
31721da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3173f43edca7SRalf Baechle	select ELFCORE
31741da177e4SLinus Torvalds
31752116245eSRalf Baechlemenu "Power management options"
3176952fa954SRodolfo Giometti
3177363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3178363c55caSWu Zhangjin	def_bool y
31793f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3180363c55caSWu Zhangjin
3181f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3182f4cb5700SJohannes Berg	def_bool y
31833f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3184f4cb5700SJohannes Berg
31852116245eSRalf Baechlesource "kernel/power/Kconfig"
3186952fa954SRodolfo Giometti
31871da177e4SLinus Torvaldsendmenu
31881da177e4SLinus Torvalds
31897a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
31907a998935SViresh Kumar	bool
31917a998935SViresh Kumar
31927a998935SViresh Kumarmenu "CPU Power Management"
3193c095ebafSPaul Burton
3194c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
31957a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
31967a998935SViresh Kumarendif
31979726b43aSWu Zhangjin
3198c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3199c095ebafSPaul Burton
3200c095ebafSPaul Burtonendmenu
3201c095ebafSPaul Burton
320298cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
320398cdee0eSRalf Baechle
32042235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3205