1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T if !64BIT 6ea6a3737SPaul Burton select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT 734c01e41SAlexander Lobakin select ARCH_HAS_FORTIFY_SOURCE 834c01e41SAlexander Lobakin select ARCH_HAS_KCOV 934c01e41SAlexander Lobakin select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI) 1012597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 111e35918aSHassan Naveed select ARCH_HAS_UBSAN_SANITIZE_ALL 1212597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 131ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 1412597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 1525da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 160b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 179035bd29SAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 1812597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 1910916706SShile Zhang select BUILDTIME_TABLE_SORT 2012597988SMatt Redfearn select CLONE_BACKWARDS 2157eeacedSPaul Burton select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1) 2212597988SMatt Redfearn select CPU_PM if CPU_IDLE 2312597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 2412597988SMatt Redfearn select GENERIC_CLOCKEVENTS 2512597988SMatt Redfearn select GENERIC_CMOS_UPDATE 2612597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 2724640f23SVincenzo Frascino select GENERIC_GETTIMEOFDAY 28b962aeb0SPaul Burton select GENERIC_IOMAP 2912597988SMatt Redfearn select GENERIC_IRQ_PROBE 3012597988SMatt Redfearn select GENERIC_IRQ_SHOW 316630a8e5SChristoph Hellwig select GENERIC_ISA_DMA if EISA 32740129b3SAntony Pavlov select GENERIC_LIB_ASHLDI3 33740129b3SAntony Pavlov select GENERIC_LIB_ASHRDI3 34740129b3SAntony Pavlov select GENERIC_LIB_CMPDI2 35740129b3SAntony Pavlov select GENERIC_LIB_LSHRDI3 36740129b3SAntony Pavlov select GENERIC_LIB_UCMPDI2 3712597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 3812597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 3912597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 40446f062bSChristoph Hellwig select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT 4112597988SMatt Redfearn select HANDLE_DOMAIN_IRQ 42906d441fSPaul Burton select HAVE_ARCH_COMPILER_H 4312597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 4488547001SJason Wessel select HAVE_ARCH_KGDB 45109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 46109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 47490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 48c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 4945e03e62SDaniel Silsby select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES 502ff2b7ecSMasahiro Yamada select HAVE_ASM_MODVERSIONS 5136366e36SPaul Burton select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS 5212597988SMatt Redfearn select HAVE_CONTEXT_TRACKING 53490f561bSFrederic Weisbecker select HAVE_TIF_NOHZ 5464575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 5512597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 5612597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 5712597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 5812597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 5934c01e41SAlexander Lobakin select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2 6012597988SMatt Redfearn select HAVE_EXIT_THREAD 6167a929e0SChristoph Hellwig select HAVE_FAST_GUP 6212597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 6329c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 6412597988SMatt Redfearn select HAVE_FUNCTION_TRACER 6534c01e41SAlexander Lobakin select HAVE_GCC_PLUGINS 6634c01e41SAlexander Lobakin select HAVE_GENERIC_VDSO 6712597988SMatt Redfearn select HAVE_IDE 68b3a428b4SHassan Naveed select HAVE_IOREMAP_PROT 6912597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 7012597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 71c1bf207dSDavid Daney select HAVE_KPROBES 72c1bf207dSDavid Daney select HAVE_KRETPROBES 73c0436b50SPaul Burton select HAVE_LD_DEAD_CODE_DATA_ELIMINATION 74786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 7542a0bb3fSPetr Mladek select HAVE_NMI 7612597988SMatt Redfearn select HAVE_OPROFILE 7712597988SMatt Redfearn select HAVE_PERF_EVENTS 7808bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 799ea141adSPaul Burton select HAVE_RSEQ 8016c0f03fSHassan Naveed select HAVE_SPARSE_SYSCALL_NR 81d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 8212597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 83a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 8412597988SMatt Redfearn select IRQ_FORCED_THREADING 856630a8e5SChristoph Hellwig select ISA if EISA 8612597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 8734c01e41SAlexander Lobakin select MODULES_USE_ELF_RELA if MODULES && 64BIT 8812597988SMatt Redfearn select PERF_USE_VMALLOC 8905a0a344SArnd Bergmann select RTC_LIB 9012597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 9112597988SMatt Redfearn select VIRT_TO_BUS 921da177e4SLinus Torvalds 93d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR 94d3991572SChristoph Hellwig bool 95d3991572SChristoph Hellwig 961da177e4SLinus Torvaldsmenu "Machine selection" 971da177e4SLinus Torvalds 985e83d430SRalf Baechlechoice 995e83d430SRalf Baechle prompt "System type" 100d41e6858SMatt Redfearn default MIPS_GENERIC 1011da177e4SLinus Torvalds 102eed0eabdSPaul Burtonconfig MIPS_GENERIC 103eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 104eed0eabdSPaul Burton select BOOT_RAW 105eed0eabdSPaul Burton select BUILTIN_DTB 106eed0eabdSPaul Burton select CEVT_R4K 107eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 108eed0eabdSPaul Burton select COMMON_CLK 109eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 11034c01e41SAlexander Lobakin select CPU_MIPSR2_IRQ_VI 111eed0eabdSPaul Burton select CSRC_R4K 112eed0eabdSPaul Burton select DMA_PERDEV_COHERENT 113eb01d42aSChristoph Hellwig select HAVE_PCI 114eed0eabdSPaul Burton select IRQ_MIPS_CPU 1150211d49eSPaul Burton select MIPS_AUTO_PFN_OFFSET 116eed0eabdSPaul Burton select MIPS_CPU_SCACHE 117eed0eabdSPaul Burton select MIPS_GIC 118eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 119eed0eabdSPaul Burton select NO_EXCEPT_FILL 120eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 121eed0eabdSPaul Burton select SMP_UP if SMP 122a3078e59SMatt Redfearn select SWAP_IO_SPACE 123eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 124eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 125eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 126eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 127eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 128eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 129eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 130eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 131eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 132eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 133eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 134eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 135eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 13634c01e41SAlexander Lobakin select SYS_SUPPORTS_MIPS_CPS 137eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 138eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 139eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 14034c01e41SAlexander Lobakin select UHI_BOOT 1412e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1422e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1432e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1442e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1452e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1462e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 147eed0eabdSPaul Burton select USE_OF 148eed0eabdSPaul Burton help 149eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 150eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 151eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 152eed0eabdSPaul Burton Interface) specification. 153eed0eabdSPaul Burton 15442a4f17dSManuel Laussconfig MIPS_ALCHEMY 155c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 156d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 157f772cdb2SRalf Baechle select CEVT_R4K 158d7ea335cSSteven J. Hill select CSRC_R4K 15967e38cf2SRalf Baechle select IRQ_MIPS_CPU 16088e9a93cSManuel Lauss select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is 161d3991572SChristoph Hellwig select MIPS_FIXUP_BIGPHYS_ADDR if PCI 16242a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 16342a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 16442a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 165d30a2b47SLinus Walleij select GPIOLIB 1661b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 16747440229SManuel Lauss select COMMON_CLK 1681da177e4SLinus Torvalds 1697ca5dc14SFlorian Fainelliconfig AR7 1707ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 1717ca5dc14SFlorian Fainelli select BOOT_ELF32 1727ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 1737ca5dc14SFlorian Fainelli select CEVT_R4K 1747ca5dc14SFlorian Fainelli select CSRC_R4K 17567e38cf2SRalf Baechle select IRQ_MIPS_CPU 1767ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 1777ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 1787ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 1797ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 1807ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 1817ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 182377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 1831b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 184d30a2b47SLinus Walleij select GPIOLIB 1857ca5dc14SFlorian Fainelli select VLYNQ 186bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 1877ca5dc14SFlorian Fainelli help 1887ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 1897ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 1907ca5dc14SFlorian Fainelli 19143cc739fSSergey Ryazanovconfig ATH25 19243cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 19343cc739fSSergey Ryazanov select CEVT_R4K 19443cc739fSSergey Ryazanov select CSRC_R4K 19543cc739fSSergey Ryazanov select DMA_NONCOHERENT 19667e38cf2SRalf Baechle select IRQ_MIPS_CPU 1971753e74eSSergey Ryazanov select IRQ_DOMAIN 19843cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 19943cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 20043cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 2018aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 20243cc739fSSergey Ryazanov help 20343cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 20443cc739fSSergey Ryazanov 205d4a67d9dSGabor Juhosconfig ATH79 206d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 207ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 208d4a67d9dSGabor Juhos select BOOT_RAW 209d4a67d9dSGabor Juhos select CEVT_R4K 210d4a67d9dSGabor Juhos select CSRC_R4K 211d4a67d9dSGabor Juhos select DMA_NONCOHERENT 212d30a2b47SLinus Walleij select GPIOLIB 213a08227a2SJohn Crispin select PINCTRL 214411520afSAlban Bedel select COMMON_CLK 21567e38cf2SRalf Baechle select IRQ_MIPS_CPU 216d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 217d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 218d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 219d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 220377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 221b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 22203c8c407SAlban Bedel select USE_OF 22353d473fcSAlban Bedel select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 224d4a67d9dSGabor Juhos help 225d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 226d4a67d9dSGabor Juhos 2275f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2285f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 229d59098a0SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 230d59098a0SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 231d666cd02SKevin Cernekee select BOOT_RAW 232d666cd02SKevin Cernekee select NO_EXCEPT_FILL 233d666cd02SKevin Cernekee select USE_OF 234d666cd02SKevin Cernekee select CEVT_R4K 235d666cd02SKevin Cernekee select CSRC_R4K 236d666cd02SKevin Cernekee select SYNC_R4K 237d666cd02SKevin Cernekee select COMMON_CLK 238c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 23960b858f2SKevin Cernekee select BCM7038_L1_IRQ 24060b858f2SKevin Cernekee select BCM7120_L2_IRQ 24160b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 24267e38cf2SRalf Baechle select IRQ_MIPS_CPU 24360b858f2SKevin Cernekee select DMA_NONCOHERENT 244d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 24560b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 246d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 247d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 24860b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 24960b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 25060b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 251d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 252d666cd02SKevin Cernekee select SWAP_IO_SPACE 25360b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 25460b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 25560b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 25660b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2574dc4704cSJustin Chen select HARDIRQS_SW_RESEND 258d666cd02SKevin Cernekee help 2595f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2605f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2615f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2625f2d4459SKevin Cernekee must be set appropriately for your board. 263d666cd02SKevin Cernekee 2641c0c13ebSAurelien Jarnoconfig BCM47XX 265c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 266fe08f8c2SHauke Mehrtens select BOOT_RAW 26742f77542SRalf Baechle select CEVT_R4K 268940f6b48SRalf Baechle select CSRC_R4K 2691c0c13ebSAurelien Jarno select DMA_NONCOHERENT 270eb01d42aSChristoph Hellwig select HAVE_PCI 27167e38cf2SRalf Baechle select IRQ_MIPS_CPU 272314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 273dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 2741c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 2751c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 276377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2776507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 27825e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 279e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 280c949c0bcSRafał Miłecki select GPIOLIB 281c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 282f6e734a8SRafał Miłecki select BCM47XX_NVRAM 2832ab71a02SRafał Miłecki select BCM47XX_SPROM 284dfe00495SMatt Redfearn select BCM47XX_SSB if !BCM47XX_BCMA 2851c0c13ebSAurelien Jarno help 2861c0c13ebSAurelien Jarno Support for BCM47XX based boards 2871c0c13ebSAurelien Jarno 288e7300d04SMaxime Bizonconfig BCM63XX 289e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 290ae8de61cSFlorian Fainelli select BOOT_RAW 291e7300d04SMaxime Bizon select CEVT_R4K 292e7300d04SMaxime Bizon select CSRC_R4K 293fc264022SJonas Gorski select SYNC_R4K 294e7300d04SMaxime Bizon select DMA_NONCOHERENT 29567e38cf2SRalf Baechle select IRQ_MIPS_CPU 296e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 297e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 298e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 299e7300d04SMaxime Bizon select SWAP_IO_SPACE 300d30a2b47SLinus Walleij select GPIOLIB 301af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 302c5af3c2dSJonas Gorski select CLKDEV_LOOKUP 303bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 304e7300d04SMaxime Bizon help 305e7300d04SMaxime Bizon Support for BCM63XX based boards 306e7300d04SMaxime Bizon 3071da177e4SLinus Torvaldsconfig MIPS_COBALT 3083fa986faSMartin Michlmayr bool "Cobalt Server" 30942f77542SRalf Baechle select CEVT_R4K 310940f6b48SRalf Baechle select CSRC_R4K 3111097c6acSYoichi Yuasa select CEVT_GT641XX 3121da177e4SLinus Torvalds select DMA_NONCOHERENT 313eb01d42aSChristoph Hellwig select FORCE_PCI 314d865bea4SRalf Baechle select I8253 3151da177e4SLinus Torvalds select I8259 31667e38cf2SRalf Baechle select IRQ_MIPS_CPU 317d5ab1a69SYoichi Yuasa select IRQ_GT641XX 318252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 3197cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 3200a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 321ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3220e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3235e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 324e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3251da177e4SLinus Torvalds 3261da177e4SLinus Torvaldsconfig MACH_DECSTATION 3273fa986faSMartin Michlmayr bool "DECstations" 3281da177e4SLinus Torvalds select BOOT_ELF32 3296457d9fcSYoichi Yuasa select CEVT_DS1287 33081d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3314247417dSYoichi Yuasa select CSRC_IOASIC 33281d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 33320d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 33420d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 33520d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3361da177e4SLinus Torvalds select DMA_NONCOHERENT 337ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 33867e38cf2SRalf Baechle select IRQ_MIPS_CPU 3397cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3407cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 341ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3427d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3435e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3441723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3451723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3461723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 347930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3485e83d430SRalf Baechle help 3491da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3501da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3511da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3521da177e4SLinus Torvalds 3531da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3541da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3551da177e4SLinus Torvalds 3561da177e4SLinus Torvalds DECstation 5000/50 3571da177e4SLinus Torvalds DECstation 5000/150 3581da177e4SLinus Torvalds DECstation 5000/260 3591da177e4SLinus Torvalds DECsystem 5900/260 3601da177e4SLinus Torvalds 3611da177e4SLinus Torvalds otherwise choose R3000. 3621da177e4SLinus Torvalds 3635e83d430SRalf Baechleconfig MACH_JAZZ 3643fa986faSMartin Michlmayr bool "Jazz family of machines" 36539b2d756SThomas Bogendoerfer select ARC_MEMORY 36639b2d756SThomas Bogendoerfer select ARC_PROMLIB 367a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 3687a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 3692f9237d4SChristoph Hellwig select DMA_OPS 3700e2794b0SRalf Baechle select FW_ARC 3710e2794b0SRalf Baechle select FW_ARC32 3725e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 37342f77542SRalf Baechle select CEVT_R4K 374940f6b48SRalf Baechle select CSRC_R4K 375e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 3765e83d430SRalf Baechle select GENERIC_ISA_DMA 3778a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 37867e38cf2SRalf Baechle select IRQ_MIPS_CPU 379d865bea4SRalf Baechle select I8253 3805e83d430SRalf Baechle select I8259 3815e83d430SRalf Baechle select ISA 3827cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 3835e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 3847d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3851723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 3861da177e4SLinus Torvalds help 3875e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 3885e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 389692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 3905e83d430SRalf Baechle Olivetti M700-10 workstations. 3915e83d430SRalf Baechle 392de361e8bSPaul Burtonconfig MACH_INGENIC 393de361e8bSPaul Burton bool "Ingenic SoC based machines" 3945ebabe59SLars-Peter Clausen select SYS_SUPPORTS_32BIT_KERNEL 3955ebabe59SLars-Peter Clausen select SYS_SUPPORTS_LITTLE_ENDIAN 396f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 397b35d2653SDaniel Silsby select CPU_SUPPORTS_HUGEPAGES 3985ebabe59SLars-Peter Clausen select DMA_NONCOHERENT 39967e38cf2SRalf Baechle select IRQ_MIPS_CPU 40037b4c3caSPaul Cercueil select PINCTRL 401d30a2b47SLinus Walleij select GPIOLIB 402ff1930c6SPaul Burton select COMMON_CLK 40383bc7692SLars-Peter Clausen select GENERIC_IRQ_CHIP 40415205fc0SPaul Cercueil select BUILTIN_DTB if MIPS_NO_APPENDED_DTB 405ffb1843dSPaul Burton select USE_OF 4065ebabe59SLars-Peter Clausen 407171bb2f1SJohn Crispinconfig LANTIQ 408171bb2f1SJohn Crispin bool "Lantiq based platforms" 409171bb2f1SJohn Crispin select DMA_NONCOHERENT 41067e38cf2SRalf Baechle select IRQ_MIPS_CPU 411171bb2f1SJohn Crispin select CEVT_R4K 412171bb2f1SJohn Crispin select CSRC_R4K 413171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 414171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 415171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 416171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 417377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 418171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 419f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 420171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 421d30a2b47SLinus Walleij select GPIOLIB 422171bb2f1SJohn Crispin select SWAP_IO_SPACE 423171bb2f1SJohn Crispin select BOOT_RAW 424287e3f3fSJohn Crispin select CLKDEV_LOOKUP 425bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 426a0392222SJohn Crispin select USE_OF 4273f8c50c9SJohn Crispin select PINCTRL 4283f8c50c9SJohn Crispin select PINCTRL_LANTIQ 429c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 430c530781cSJohn Crispin select RESET_CONTROLLER 431171bb2f1SJohn Crispin 43230ad29bbSHuacai Chenconfig MACH_LOONGSON32 433caed1d1bSHuacai Chen bool "Loongson 32-bit family of machines" 434c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 435ade299d8SYoichi Yuasa help 43630ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 43785749d24SWu Zhangjin 43830ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 43930ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 44030ad29bbSHuacai Chen Sciences (CAS). 441ade299d8SYoichi Yuasa 44271e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF 44371e2f4ddSJiaxun Yang bool "Loongson-2E/F family of machines" 444ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 445ca585cf9SKelvin Cheung help 44671e2f4ddSJiaxun Yang This enables the support of early Loongson-2E/F family of machines. 447ca585cf9SKelvin Cheung 44871e2f4ddSJiaxun Yangconfig MACH_LOONGSON64 449caed1d1bSHuacai Chen bool "Loongson 64-bit family of machines" 4506fbde6b4SJiaxun Yang select ARCH_SPARSEMEM_ENABLE 4516fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_PARPORT 4526fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_SERIO 4536fbde6b4SJiaxun Yang select GENERIC_ISA_DMA_SUPPORT_BROKEN 4546fbde6b4SJiaxun Yang select BOOT_ELF32 4556fbde6b4SJiaxun Yang select BOARD_SCACHE 4566fbde6b4SJiaxun Yang select CSRC_R4K 4576fbde6b4SJiaxun Yang select CEVT_R4K 4586fbde6b4SJiaxun Yang select CPU_HAS_WB 4596fbde6b4SJiaxun Yang select FORCE_PCI 4606fbde6b4SJiaxun Yang select ISA 4616fbde6b4SJiaxun Yang select I8259 4626fbde6b4SJiaxun Yang select IRQ_MIPS_CPU 4637d6d2837SJiaxun Yang select NO_EXCEPT_FILL 4645125bfeeSTiezhu Yang select NR_CPUS_DEFAULT_64 4656fbde6b4SJiaxun Yang select USE_GENERIC_EARLY_PRINTK_8250 4666423e59aSJiaxun Yang select PCI_DRIVERS_GENERIC 4676fbde6b4SJiaxun Yang select SYS_HAS_CPU_LOONGSON64 4686fbde6b4SJiaxun Yang select SYS_HAS_EARLY_PRINTK 4696fbde6b4SJiaxun Yang select SYS_SUPPORTS_SMP 4706fbde6b4SJiaxun Yang select SYS_SUPPORTS_HOTPLUG_CPU 4716fbde6b4SJiaxun Yang select SYS_SUPPORTS_NUMA 4726fbde6b4SJiaxun Yang select SYS_SUPPORTS_64BIT_KERNEL 4736fbde6b4SJiaxun Yang select SYS_SUPPORTS_HIGHMEM 4746fbde6b4SJiaxun Yang select SYS_SUPPORTS_LITTLE_ENDIAN 47571e2f4ddSJiaxun Yang select SYS_SUPPORTS_ZBOOT 4766fbde6b4SJiaxun Yang select ZONE_DMA32 4776fbde6b4SJiaxun Yang select NUMA 47887fcfa7bSJiaxun Yang select COMMON_CLK 47987fcfa7bSJiaxun Yang select USE_OF 48087fcfa7bSJiaxun Yang select BUILTIN_DTB 48139c1485cSHuacai Chen select PCI_HOST_GENERIC 48271e2f4ddSJiaxun Yang help 483caed1d1bSHuacai Chen This enables the support of Loongson-2/3 family of machines. 484caed1d1bSHuacai Chen 485caed1d1bSHuacai Chen Loongson-2 and Loongson-3 are 64-bit general-purpose processors with 486caed1d1bSHuacai Chen GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E 487caed1d1bSHuacai Chen and Loongson-2F which will be removed), developed by the Institute 488caed1d1bSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS). 489ca585cf9SKelvin Cheung 4906a438309SAndrew Brestickerconfig MACH_PISTACHIO 4916a438309SAndrew Bresticker bool "IMG Pistachio SoC based boards" 4926a438309SAndrew Bresticker select BOOT_ELF32 4936a438309SAndrew Bresticker select BOOT_RAW 4946a438309SAndrew Bresticker select CEVT_R4K 4956a438309SAndrew Bresticker select CLKSRC_MIPS_GIC 4966a438309SAndrew Bresticker select COMMON_CLK 4976a438309SAndrew Bresticker select CSRC_R4K 498645c7827SZubair Lutfullah Kakakhel select DMA_NONCOHERENT 499d30a2b47SLinus Walleij select GPIOLIB 50067e38cf2SRalf Baechle select IRQ_MIPS_CPU 5016a438309SAndrew Bresticker select MFD_SYSCON 5026a438309SAndrew Bresticker select MIPS_CPU_SCACHE 5036a438309SAndrew Bresticker select MIPS_GIC 5046a438309SAndrew Bresticker select PINCTRL 5056a438309SAndrew Bresticker select REGULATOR 5066a438309SAndrew Bresticker select SYS_HAS_CPU_MIPS32_R2 5076a438309SAndrew Bresticker select SYS_SUPPORTS_32BIT_KERNEL 5086a438309SAndrew Bresticker select SYS_SUPPORTS_LITTLE_ENDIAN 5096a438309SAndrew Bresticker select SYS_SUPPORTS_MIPS_CPS 5106a438309SAndrew Bresticker select SYS_SUPPORTS_MULTITHREADING 51141cc07beSMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 5126a438309SAndrew Bresticker select SYS_SUPPORTS_ZBOOT 513018f62eeSEzequiel Garcia select SYS_HAS_EARLY_PRINTK 514018f62eeSEzequiel Garcia select USE_GENERIC_EARLY_PRINTK_8250 5156a438309SAndrew Bresticker select USE_OF 5166a438309SAndrew Bresticker help 5176a438309SAndrew Bresticker This enables support for the IMG Pistachio SoC platform. 5186a438309SAndrew Bresticker 5191da177e4SLinus Torvaldsconfig MIPS_MALTA 5203fa986faSMartin Michlmayr bool "MIPS Malta board" 52161ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 522a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 5237a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 5241da177e4SLinus Torvalds select BOOT_ELF32 525fa71c960SRalf Baechle select BOOT_RAW 526e8823d26SPaul Burton select BUILTIN_DTB 52742f77542SRalf Baechle select CEVT_R4K 528fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 52942b002abSGuenter Roeck select COMMON_CLK 53047bf2b03SMaksym Kokhan select CSRC_R4K 531885014bcSFelix Fietkau select DMA_MAYBE_COHERENT 5321da177e4SLinus Torvalds select GENERIC_ISA_DMA 5338a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 534eb01d42aSChristoph Hellwig select HAVE_PCI 535d865bea4SRalf Baechle select I8253 5361da177e4SLinus Torvalds select I8259 53747bf2b03SMaksym Kokhan select IRQ_MIPS_CPU 5385e83d430SRalf Baechle select MIPS_BONITO64 5399318c51aSChris Dearman select MIPS_CPU_SCACHE 54047bf2b03SMaksym Kokhan select MIPS_GIC 541a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 5425e83d430SRalf Baechle select MIPS_MSC 54347bf2b03SMaksym Kokhan select PCI_GT64XXX_PCI0 544ecafe3e9SPaul Burton select SMP_UP if SMP 5451da177e4SLinus Torvalds select SWAP_IO_SPACE 5467cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5477cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 548bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 549c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 550575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5517cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5525d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 553575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5547cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5557cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 556ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 557ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5585e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 559c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5605e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 561424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 56247bf2b03SMaksym Kokhan select SYS_SUPPORTS_MIPS16 5630365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 564e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 565f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 56647bf2b03SMaksym Kokhan select SYS_SUPPORTS_RELOCATABLE 5679693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 568f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 5691b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 570e8823d26SPaul Burton select USE_OF 571886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 572abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 5731da177e4SLinus Torvalds help 574f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5751da177e4SLinus Torvalds board. 5761da177e4SLinus Torvalds 5772572f00dSJoshua Hendersonconfig MACH_PIC32 5782572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5792572f00dSJoshua Henderson help 5802572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 5812572f00dSJoshua Henderson 5822572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 5832572f00dSJoshua Henderson microcontrollers. 5842572f00dSJoshua Henderson 5855e83d430SRalf Baechleconfig MACH_VR41XX 58674142d65SYoichi Yuasa bool "NEC VR4100 series based machines" 58742f77542SRalf Baechle select CEVT_R4K 588940f6b48SRalf Baechle select CSRC_R4K 5897cf8053bSRalf Baechle select SYS_HAS_CPU_VR41XX 590377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 591d30a2b47SLinus Walleij select GPIOLIB 5925e83d430SRalf Baechle 593ae2b5bb6SJohn Crispinconfig RALINK 594ae2b5bb6SJohn Crispin bool "Ralink based machines" 595ae2b5bb6SJohn Crispin select CEVT_R4K 596ae2b5bb6SJohn Crispin select CSRC_R4K 597ae2b5bb6SJohn Crispin select BOOT_RAW 598ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 59967e38cf2SRalf Baechle select IRQ_MIPS_CPU 600ae2b5bb6SJohn Crispin select USE_OF 601ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 602ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 603ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 604ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 605377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 606ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 607ae2b5bb6SJohn Crispin select CLKDEV_LOOKUP 6082a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6092a153f1cSJohn Crispin select RESET_CONTROLLER 610ae2b5bb6SJohn Crispin 6111da177e4SLinus Torvaldsconfig SGI_IP22 6123fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 613c0de00b2SThomas Bogendoerfer select ARC_MEMORY 61439b2d756SThomas Bogendoerfer select ARC_PROMLIB 6150e2794b0SRalf Baechle select FW_ARC 6160e2794b0SRalf Baechle select FW_ARC32 6177a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 6181da177e4SLinus Torvalds select BOOT_ELF32 61942f77542SRalf Baechle select CEVT_R4K 620940f6b48SRalf Baechle select CSRC_R4K 621e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6221da177e4SLinus Torvalds select DMA_NONCOHERENT 6236630a8e5SChristoph Hellwig select HAVE_EISA 624d865bea4SRalf Baechle select I8253 62568de4803SThomas Bogendoerfer select I8259 6261da177e4SLinus Torvalds select IP22_CPU_SCACHE 62767e38cf2SRalf Baechle select IRQ_MIPS_CPU 628aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 629e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 630e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 63136e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 632e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 633e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 634e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6351da177e4SLinus Torvalds select SWAP_IO_SPACE 6367cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6377cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 638c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 639ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 640ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6415e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 642802b8362SThomas Bogendoerfer select WAR_R4600_V1_INDEX_ICACHEOP 6435e5b6527SThomas Bogendoerfer select WAR_R4600_V1_HIT_CACHEOP 64444def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 645930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6461da177e4SLinus Torvalds help 6471da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 6481da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 6491da177e4SLinus Torvalds that runs on these, say Y here. 6501da177e4SLinus Torvalds 6511da177e4SLinus Torvaldsconfig SGI_IP27 6523fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 65354aed4ddSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 654397dc00eSMike Rapoport select ARCH_SPARSEMEM_ENABLE 6550e2794b0SRalf Baechle select FW_ARC 6560e2794b0SRalf Baechle select FW_ARC64 657e9422427SThomas Bogendoerfer select ARC_CMDLINE_ONLY 6585e83d430SRalf Baechle select BOOT_ELF64 659e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 66036a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 661eb01d42aSChristoph Hellwig select HAVE_PCI 66269a07a41SThomas Bogendoerfer select IRQ_MIPS_CPU 663e6308b6dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 664130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 665a57140e9SThomas Bogendoerfer select PCI_DRIVERS_GENERIC 666a57140e9SThomas Bogendoerfer select PCI_XTALK_BRIDGE 6677cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 668ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6695e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 670d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 6711a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 672*256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 673930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6746c86a302SMike Rapoport select NUMA 6751da177e4SLinus Torvalds help 6761da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 6771da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 6781da177e4SLinus Torvalds here. 6791da177e4SLinus Torvalds 680e2defae5SThomas Bogendoerferconfig SGI_IP28 6817d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 682c0de00b2SThomas Bogendoerfer select ARC_MEMORY 68339b2d756SThomas Bogendoerfer select ARC_PROMLIB 6840e2794b0SRalf Baechle select FW_ARC 6850e2794b0SRalf Baechle select FW_ARC64 6867a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 687e2defae5SThomas Bogendoerfer select BOOT_ELF64 688e2defae5SThomas Bogendoerfer select CEVT_R4K 689e2defae5SThomas Bogendoerfer select CSRC_R4K 690e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 691e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 692e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 69367e38cf2SRalf Baechle select IRQ_MIPS_CPU 6946630a8e5SChristoph Hellwig select HAVE_EISA 695e2defae5SThomas Bogendoerfer select I8253 696e2defae5SThomas Bogendoerfer select I8259 697e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 698e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 6995b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 700e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 701e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 702e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 703e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 704e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 705c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 706e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 707e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 708*256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 709dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 710e2defae5SThomas Bogendoerfer help 711e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 712e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 713e2defae5SThomas Bogendoerfer 7147505576dSThomas Bogendoerferconfig SGI_IP30 7157505576dSThomas Bogendoerfer bool "SGI IP30 (Octane/Octane2)" 7167505576dSThomas Bogendoerfer select ARCH_HAS_PHYS_TO_DMA 7177505576dSThomas Bogendoerfer select FW_ARC 7187505576dSThomas Bogendoerfer select FW_ARC64 7197505576dSThomas Bogendoerfer select BOOT_ELF64 7207505576dSThomas Bogendoerfer select CEVT_R4K 7217505576dSThomas Bogendoerfer select CSRC_R4K 7227505576dSThomas Bogendoerfer select SYNC_R4K if SMP 7237505576dSThomas Bogendoerfer select ZONE_DMA32 7247505576dSThomas Bogendoerfer select HAVE_PCI 7257505576dSThomas Bogendoerfer select IRQ_MIPS_CPU 7267505576dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 7277505576dSThomas Bogendoerfer select NR_CPUS_DEFAULT_2 7287505576dSThomas Bogendoerfer select PCI_DRIVERS_GENERIC 7297505576dSThomas Bogendoerfer select PCI_XTALK_BRIDGE 7307505576dSThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 7317505576dSThomas Bogendoerfer select SYS_HAS_CPU_R10000 7327505576dSThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 7337505576dSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 7347505576dSThomas Bogendoerfer select SYS_SUPPORTS_SMP 735*256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 7367505576dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 7377505576dSThomas Bogendoerfer select ARC_MEMORY 7387505576dSThomas Bogendoerfer help 7397505576dSThomas Bogendoerfer These are the SGI Octane and Octane2 graphics workstations. To 7407505576dSThomas Bogendoerfer compile a Linux kernel that runs on these, say Y here. 7417505576dSThomas Bogendoerfer 7421da177e4SLinus Torvaldsconfig SGI_IP32 743cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 74439b2d756SThomas Bogendoerfer select ARC_MEMORY 74539b2d756SThomas Bogendoerfer select ARC_PROMLIB 74603df8229SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 7470e2794b0SRalf Baechle select FW_ARC 7480e2794b0SRalf Baechle select FW_ARC32 7491da177e4SLinus Torvalds select BOOT_ELF32 75042f77542SRalf Baechle select CEVT_R4K 751940f6b48SRalf Baechle select CSRC_R4K 7521da177e4SLinus Torvalds select DMA_NONCOHERENT 753eb01d42aSChristoph Hellwig select HAVE_PCI 75467e38cf2SRalf Baechle select IRQ_MIPS_CPU 7551da177e4SLinus Torvalds select R5000_CPU_SCACHE 7561da177e4SLinus Torvalds select RM7000_CPU_SCACHE 7577cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 7587cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 7597cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 760dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 761ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7625e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 763886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 7641da177e4SLinus Torvalds help 7651da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 7661da177e4SLinus Torvalds 767ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 768ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 7695e83d430SRalf Baechle select BOOT_ELF32 7705e83d430SRalf Baechle select SIBYTE_BCM1120 7715e83d430SRalf Baechle select SWAP_IO_SPACE 7727cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7735e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7745e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7755e83d430SRalf Baechle 776ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 777ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 7785e83d430SRalf Baechle select BOOT_ELF32 7795e83d430SRalf Baechle select SIBYTE_BCM1120 7805e83d430SRalf Baechle select SWAP_IO_SPACE 7817cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7825e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7835e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7845e83d430SRalf Baechle 7855e83d430SRalf Baechleconfig SIBYTE_CRHONE 7863fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 7875e83d430SRalf Baechle select BOOT_ELF32 7885e83d430SRalf Baechle select SIBYTE_BCM1125 7895e83d430SRalf Baechle select SWAP_IO_SPACE 7907cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7915e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7925e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 7935e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7945e83d430SRalf Baechle 795ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 796ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 797ade299d8SYoichi Yuasa select BOOT_ELF32 798ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 799ade299d8SYoichi Yuasa select SWAP_IO_SPACE 800ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 801ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 802ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 803ade299d8SYoichi Yuasa 804ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 805ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 806ade299d8SYoichi Yuasa select BOOT_ELF32 807fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 808ade299d8SYoichi Yuasa select SIBYTE_SB1250 809ade299d8SYoichi Yuasa select SWAP_IO_SPACE 810ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 811ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 812ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 813ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 814cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 815e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 816ade299d8SYoichi Yuasa 817ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 818ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 819ade299d8SYoichi Yuasa select BOOT_ELF32 820fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 821ade299d8SYoichi Yuasa select SIBYTE_SB1250 822ade299d8SYoichi Yuasa select SWAP_IO_SPACE 823ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 824ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 825ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 826ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 827756d6d83SMaciej W. Rozycki select ZONE_DMA32 if 64BIT 828ade299d8SYoichi Yuasa 829ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 830ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 831ade299d8SYoichi Yuasa select BOOT_ELF32 832ade299d8SYoichi Yuasa select SIBYTE_SB1250 833ade299d8SYoichi Yuasa select SWAP_IO_SPACE 834ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 835ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 836ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 837e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 838ade299d8SYoichi Yuasa 839ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 840ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 841ade299d8SYoichi Yuasa select BOOT_ELF32 842ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 843ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 844ade299d8SYoichi Yuasa select SWAP_IO_SPACE 845ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 846ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 847651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 848ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 849cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 850e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 851ade299d8SYoichi Yuasa 85214b36af4SThomas Bogendoerferconfig SNI_RM 85314b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 85439b2d756SThomas Bogendoerfer select ARC_MEMORY 85539b2d756SThomas Bogendoerfer select ARC_PROMLIB 8560e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 8570e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 858aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 8595e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 860a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 8617a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 8625e83d430SRalf Baechle select BOOT_ELF32 86342f77542SRalf Baechle select CEVT_R4K 864940f6b48SRalf Baechle select CSRC_R4K 865e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 8665e83d430SRalf Baechle select DMA_NONCOHERENT 8675e83d430SRalf Baechle select GENERIC_ISA_DMA 8686630a8e5SChristoph Hellwig select HAVE_EISA 8698a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 870eb01d42aSChristoph Hellwig select HAVE_PCI 87167e38cf2SRalf Baechle select IRQ_MIPS_CPU 872d865bea4SRalf Baechle select I8253 8735e83d430SRalf Baechle select I8259 8745e83d430SRalf Baechle select ISA 8754a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 8767cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 8774a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 878c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 8794a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 88036a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 881ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 8827d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 8834a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 8845e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8855e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 88644def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 8871da177e4SLinus Torvalds help 88814b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 88914b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 8905e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 8915e83d430SRalf Baechle support this machine type. 8921da177e4SLinus Torvalds 893edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX 894edcaf1a6SAtsushi Nemoto bool "Toshiba TX39 series based machines" 8955e83d430SRalf Baechle 896edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 897edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 89824a1c023SThomas Bogendoerfer select WAR_TX49XX_ICACHE_INDEX_INV 89923fbee9dSRalf Baechle 90073b4390fSRalf Baechleconfig MIKROTIK_RB532 90173b4390fSRalf Baechle bool "Mikrotik RB532 boards" 90273b4390fSRalf Baechle select CEVT_R4K 90373b4390fSRalf Baechle select CSRC_R4K 90473b4390fSRalf Baechle select DMA_NONCOHERENT 905eb01d42aSChristoph Hellwig select HAVE_PCI 90667e38cf2SRalf Baechle select IRQ_MIPS_CPU 90773b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 90873b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 90973b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 91073b4390fSRalf Baechle select SWAP_IO_SPACE 91173b4390fSRalf Baechle select BOOT_RAW 912d30a2b47SLinus Walleij select GPIOLIB 913930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 91473b4390fSRalf Baechle help 91573b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 91673b4390fSRalf Baechle based on the IDT RC32434 SoC. 91773b4390fSRalf Baechle 9189ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 9199ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 920a86c7f72SDavid Daney select CEVT_R4K 921ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 9221753d50cSChristoph Hellwig select HAVE_RAPIDIO 923d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 924a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 925a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 926f65aad41SRalf Baechle select EDAC_SUPPORT 927b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 92873569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 92973569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 930a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 9315e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 932eb01d42aSChristoph Hellwig select HAVE_PCI 93378bdbbacSMasahiro Yamada select HAVE_PLAT_DELAY 93478bdbbacSMasahiro Yamada select HAVE_PLAT_FW_INIT_CMDLINE 93578bdbbacSMasahiro Yamada select HAVE_PLAT_MEMCPY 936f00e001eSDavid Daney select ZONE_DMA32 937465aaed0SDavid Daney select HOLES_IN_ZONE 938d30a2b47SLinus Walleij select GPIOLIB 9396e511163SDavid Daney select USE_OF 9406e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9416e511163SDavid Daney select SYS_SUPPORTS_SMP 9427820b84bSDavid Daney select NR_CPUS_DEFAULT_64 9437820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 944e326479fSAndrew Bresticker select BUILTIN_DTB 9458c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 94609230cbcSChristoph Hellwig select SWIOTLB 9473ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 948a86c7f72SDavid Daney help 949a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 950a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 951a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 952a86c7f72SDavid Daney Some of the supported boards are: 953a86c7f72SDavid Daney EBT3000 954a86c7f72SDavid Daney EBH3000 955a86c7f72SDavid Daney EBH3100 956a86c7f72SDavid Daney Thunder 957a86c7f72SDavid Daney Kodama 958a86c7f72SDavid Daney Hikari 959a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 960a86c7f72SDavid Daney 9617f058e85SJayachandran Cconfig NLM_XLR_BOARD 9627f058e85SJayachandran C bool "Netlogic XLR/XLS based systems" 9637f058e85SJayachandran C select BOOT_ELF32 9647f058e85SJayachandran C select NLM_COMMON 9657f058e85SJayachandran C select SYS_HAS_CPU_XLR 9667f058e85SJayachandran C select SYS_SUPPORTS_SMP 967eb01d42aSChristoph Hellwig select HAVE_PCI 9687f058e85SJayachandran C select SWAP_IO_SPACE 9697f058e85SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9707f058e85SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 971d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 9727f058e85SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9737f058e85SJayachandran C select SYS_SUPPORTS_HIGHMEM 9747f058e85SJayachandran C select NR_CPUS_DEFAULT_32 9757f058e85SJayachandran C select CEVT_R4K 9767f058e85SJayachandran C select CSRC_R4K 97767e38cf2SRalf Baechle select IRQ_MIPS_CPU 978b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9797f058e85SJayachandran C select SYNC_R4K 9807f058e85SJayachandran C select SYS_HAS_EARLY_PRINTK 9818f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 9828f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 9837f058e85SJayachandran C help 9847f058e85SJayachandran C Support for systems based on Netlogic XLR and XLS processors. 9857f058e85SJayachandran C Say Y here if you have a XLR or XLS based board. 9867f058e85SJayachandran C 9871c773ea4SJayachandran Cconfig NLM_XLP_BOARD 9881c773ea4SJayachandran C bool "Netlogic XLP based systems" 9891c773ea4SJayachandran C select BOOT_ELF32 9901c773ea4SJayachandran C select NLM_COMMON 9911c773ea4SJayachandran C select SYS_HAS_CPU_XLP 9921c773ea4SJayachandran C select SYS_SUPPORTS_SMP 993eb01d42aSChristoph Hellwig select HAVE_PCI 9941c773ea4SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9951c773ea4SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 996d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 997d30a2b47SLinus Walleij select GPIOLIB 9981c773ea4SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9991c773ea4SJayachandran C select SYS_SUPPORTS_LITTLE_ENDIAN 10001c773ea4SJayachandran C select SYS_SUPPORTS_HIGHMEM 10011c773ea4SJayachandran C select NR_CPUS_DEFAULT_32 10021c773ea4SJayachandran C select CEVT_R4K 10031c773ea4SJayachandran C select CSRC_R4K 100467e38cf2SRalf Baechle select IRQ_MIPS_CPU 1005b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 10061c773ea4SJayachandran C select SYNC_R4K 10071c773ea4SJayachandran C select SYS_HAS_EARLY_PRINTK 10082f6528e1SJayachandran C select USE_OF 10098f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 10108f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 10111c773ea4SJayachandran C help 10121c773ea4SJayachandran C This board is based on Netlogic XLP Processor. 10131c773ea4SJayachandran C Say Y here if you have a XLP based board. 10141c773ea4SJayachandran C 10151da177e4SLinus Torvaldsendchoice 10161da177e4SLinus Torvalds 1017e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 10183b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 1019d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 1020a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 1021e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 10228945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 1023eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 10245e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 10255ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig" 10268ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 10272572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1028af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig" 1029ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 103029c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 103138b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 103222b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 10335e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig" 1034a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 103571e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig" 103630ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 103730ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 10387f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig" 103938b18f72SRalf Baechle 10405e83d430SRalf Baechleendmenu 10415e83d430SRalf Baechle 10423c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 10433c9ee7efSAkinobu Mita bool 10443c9ee7efSAkinobu Mita default y 10453c9ee7efSAkinobu Mita 10461da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 10471da177e4SLinus Torvalds bool 10481da177e4SLinus Torvalds default y 10491da177e4SLinus Torvalds 1050ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 10511cc89038SAtsushi Nemoto bool 10521cc89038SAtsushi Nemoto default y 10531cc89038SAtsushi Nemoto 10541da177e4SLinus Torvalds# 10551da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 10561da177e4SLinus Torvalds# 10570e2794b0SRalf Baechleconfig FW_ARC 10581da177e4SLinus Torvalds bool 10591da177e4SLinus Torvalds 106061ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 106161ed242dSRalf Baechle bool 106261ed242dSRalf Baechle 10639267a30dSMarc St-Jeanconfig BOOT_RAW 10649267a30dSMarc St-Jean bool 10659267a30dSMarc St-Jean 1066217dd11eSRalf Baechleconfig CEVT_BCM1480 1067217dd11eSRalf Baechle bool 1068217dd11eSRalf Baechle 10696457d9fcSYoichi Yuasaconfig CEVT_DS1287 10706457d9fcSYoichi Yuasa bool 10716457d9fcSYoichi Yuasa 10721097c6acSYoichi Yuasaconfig CEVT_GT641XX 10731097c6acSYoichi Yuasa bool 10741097c6acSYoichi Yuasa 107542f77542SRalf Baechleconfig CEVT_R4K 107642f77542SRalf Baechle bool 107742f77542SRalf Baechle 1078217dd11eSRalf Baechleconfig CEVT_SB1250 1079217dd11eSRalf Baechle bool 1080217dd11eSRalf Baechle 1081229f773eSAtsushi Nemotoconfig CEVT_TXX9 1082229f773eSAtsushi Nemoto bool 1083229f773eSAtsushi Nemoto 1084217dd11eSRalf Baechleconfig CSRC_BCM1480 1085217dd11eSRalf Baechle bool 1086217dd11eSRalf Baechle 10874247417dSYoichi Yuasaconfig CSRC_IOASIC 10884247417dSYoichi Yuasa bool 10894247417dSYoichi Yuasa 1090940f6b48SRalf Baechleconfig CSRC_R4K 109138586428SSerge Semin select CLOCKSOURCE_WATCHDOG if CPU_FREQ 1092940f6b48SRalf Baechle bool 1093940f6b48SRalf Baechle 1094217dd11eSRalf Baechleconfig CSRC_SB1250 1095217dd11eSRalf Baechle bool 1096217dd11eSRalf Baechle 1097a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1098a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1099a7f4df4eSAlex Smith 1100a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1101d30a2b47SLinus Walleij select GPIOLIB 1102a9aec7feSAtsushi Nemoto bool 1103a9aec7feSAtsushi Nemoto 11040e2794b0SRalf Baechleconfig FW_CFE 1105df78b5c8SAurelien Jarno bool 1106df78b5c8SAurelien Jarno 110740e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 110840e084a5SRalf Baechle bool 110940e084a5SRalf Baechle 1110885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT 1111f3ecc0ffSChristoph Hellwig select ARCH_HAS_DMA_COHERENCE_H 1112885014bcSFelix Fietkau select DMA_NONCOHERENT 1113885014bcSFelix Fietkau bool 1114885014bcSFelix Fietkau 111520d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 111620d33064SPaul Burton bool 1117347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 11185748e1b3SChristoph Hellwig select DMA_NONCOHERENT 111920d33064SPaul Burton 11201da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 11211da177e4SLinus Torvalds bool 1122db91427bSChristoph Hellwig # 1123db91427bSChristoph Hellwig # MIPS allows mixing "slightly different" Cacheability and Coherency 1124db91427bSChristoph Hellwig # Attribute bits. It is believed that the uncached access through 1125db91427bSChristoph Hellwig # KSEG1 and the implementation specific "uncached accelerated" used 1126db91427bSChristoph Hellwig # by pgprot_writcombine can be mixed, and the latter sometimes provides 1127db91427bSChristoph Hellwig # significant advantages. 1128db91427bSChristoph Hellwig # 1129419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE 1130fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_PREP_COHERENT 1131f8c55dc6SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1132fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_SET_UNCACHED 113334dc0ea6SChristoph Hellwig select DMA_NONCOHERENT_MMAP 1134f8c55dc6SChristoph Hellwig select DMA_NONCOHERENT_CACHE_SYNC 113534dc0ea6SChristoph Hellwig select NEED_DMA_MAP_STATE 11364ce588cdSRalf Baechle 113736a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11381da177e4SLinus Torvalds bool 11391da177e4SLinus Torvalds 11401b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1141dbb74540SRalf Baechle bool 1142dbb74540SRalf Baechle 11431da177e4SLinus Torvaldsconfig MIPS_BONITO64 11441da177e4SLinus Torvalds bool 11451da177e4SLinus Torvalds 11461da177e4SLinus Torvaldsconfig MIPS_MSC 11471da177e4SLinus Torvalds bool 11481da177e4SLinus Torvalds 114939b8d525SRalf Baechleconfig SYNC_R4K 115039b8d525SRalf Baechle bool 115139b8d525SRalf Baechle 1152ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1153d388d685SMaciej W. Rozycki def_bool n 1154d388d685SMaciej W. Rozycki 11554e0748f5SMarkos Chandrasconfig GENERIC_CSUM 115618d84e2eSAlexander Lobakin def_bool CPU_NO_LOAD_STORE_LR 11574e0748f5SMarkos Chandras 11588313da30SRalf Baechleconfig GENERIC_ISA_DMA 11598313da30SRalf Baechle bool 11608313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1161a35bee8aSNamhyung Kim select ISA_DMA_API 11628313da30SRalf Baechle 1163aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1164aa414dffSRalf Baechle bool 11658313da30SRalf Baechle select GENERIC_ISA_DMA 1166aa414dffSRalf Baechle 116778bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY 116878bdbbacSMasahiro Yamada bool 116978bdbbacSMasahiro Yamada 117078bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE 117178bdbbacSMasahiro Yamada bool 117278bdbbacSMasahiro Yamada 117378bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY 117478bdbbacSMasahiro Yamada bool 117578bdbbacSMasahiro Yamada 1176a35bee8aSNamhyung Kimconfig ISA_DMA_API 1177a35bee8aSNamhyung Kim bool 1178a35bee8aSNamhyung Kim 1179465aaed0SDavid Daneyconfig HOLES_IN_ZONE 1180465aaed0SDavid Daney bool 1181465aaed0SDavid Daney 11828c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 11838c530ea3SMatt Redfearn bool 11848c530ea3SMatt Redfearn help 11858c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 11868c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 11878c530ea3SMatt Redfearn to allow access to command line and entropy sources. 11888c530ea3SMatt Redfearn 1189f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT 1190f381bf6dSDavid Daney def_bool y 1191f381bf6dSDavid Daney depends on BPF_JIT && HAVE_CBPF_JIT 1192f381bf6dSDavid Daney 1193f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT 1194f381bf6dSDavid Daney def_bool y 1195f381bf6dSDavid Daney depends on BPF_JIT && HAVE_EBPF_JIT 1196f381bf6dSDavid Daney 1197f381bf6dSDavid Daney 11985e83d430SRalf Baechle# 11996b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 12005e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 12015e83d430SRalf Baechle# choice statement should be more obvious to the user. 12025e83d430SRalf Baechle# 12035e83d430SRalf Baechlechoice 12046b2aac42SMasanari Iida prompt "Endianness selection" 12051da177e4SLinus Torvalds help 12061da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 12075e83d430SRalf Baechle byte order. These modes require different kernels and a different 12083cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 12095e83d430SRalf Baechle particular system but some systems are just as commonly used in the 12103dde6ad8SDavid Sterba one or the other endianness. 12115e83d430SRalf Baechle 12125e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 12135e83d430SRalf Baechle bool "Big endian" 12145e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 12155e83d430SRalf Baechle 12165e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 12175e83d430SRalf Baechle bool "Little endian" 12185e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 12195e83d430SRalf Baechle 12205e83d430SRalf Baechleendchoice 12215e83d430SRalf Baechle 122222b0763aSDavid Daneyconfig EXPORT_UASM 122322b0763aSDavid Daney bool 122422b0763aSDavid Daney 12252116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12262116245eSRalf Baechle bool 12272116245eSRalf Baechle 12285e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 12295e83d430SRalf Baechle bool 12305e83d430SRalf Baechle 12315e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 12325e83d430SRalf Baechle bool 12331da177e4SLinus Torvalds 12349cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS 12359cffd154SDavid Daney bool 123645e03e62SDaniel Silsby depends on CPU_SUPPORTS_HUGEPAGES 12379cffd154SDavid Daney default y 12389cffd154SDavid Daney 1239aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1240aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1241aa1762f4SDavid Daney 12421da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K 12431da177e4SLinus Torvalds bool 12441da177e4SLinus Torvalds 12459267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 12469267a30dSMarc St-Jean bool 12479267a30dSMarc St-Jean 12489267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 12499267a30dSMarc St-Jean bool 12509267a30dSMarc St-Jean 12518420fd00SAtsushi Nemotoconfig IRQ_TXX9 12528420fd00SAtsushi Nemoto bool 12538420fd00SAtsushi Nemoto 1254d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1255d5ab1a69SYoichi Yuasa bool 1256d5ab1a69SYoichi Yuasa 1257252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 12581da177e4SLinus Torvalds bool 12591da177e4SLinus Torvalds 1260a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE 1261a57140e9SThomas Bogendoerfer bool 1262a57140e9SThomas Bogendoerfer 12639267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 12649267a30dSMarc St-Jean bool 12659267a30dSMarc St-Jean 1266a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1267a7e07b1aSMarkos Chandras bool 1268a7e07b1aSMarkos Chandras 12691da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 12701da177e4SLinus Torvalds bool 12711da177e4SLinus Torvalds 1272e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1273e2defae5SThomas Bogendoerfer bool 1274e2defae5SThomas Bogendoerfer 12755b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 12765b438c44SThomas Bogendoerfer bool 12775b438c44SThomas Bogendoerfer 1278e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1279e2defae5SThomas Bogendoerfer bool 1280e2defae5SThomas Bogendoerfer 1281e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1282e2defae5SThomas Bogendoerfer bool 1283e2defae5SThomas Bogendoerfer 1284e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1285e2defae5SThomas Bogendoerfer bool 1286e2defae5SThomas Bogendoerfer 1287e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1288e2defae5SThomas Bogendoerfer bool 1289e2defae5SThomas Bogendoerfer 1290e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1291e2defae5SThomas Bogendoerfer bool 1292e2defae5SThomas Bogendoerfer 12930e2794b0SRalf Baechleconfig FW_ARC32 12945e83d430SRalf Baechle bool 12955e83d430SRalf Baechle 1296aaa9fad3SPaul Bolleconfig FW_SNIPROM 1297231a35d3SThomas Bogendoerfer bool 1298231a35d3SThomas Bogendoerfer 12991da177e4SLinus Torvaldsconfig BOOT_ELF32 13001da177e4SLinus Torvalds bool 13011da177e4SLinus Torvalds 1302930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1303930beb5aSFlorian Fainelli bool 1304930beb5aSFlorian Fainelli 1305930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1306930beb5aSFlorian Fainelli bool 1307930beb5aSFlorian Fainelli 1308930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1309930beb5aSFlorian Fainelli bool 1310930beb5aSFlorian Fainelli 1311930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1312930beb5aSFlorian Fainelli bool 1313930beb5aSFlorian Fainelli 13141da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 13151da177e4SLinus Torvalds int 1316a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 13175432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 13185432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 13195432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 13201da177e4SLinus Torvalds default "5" 13211da177e4SLinus Torvalds 1322e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY 1323e9422427SThomas Bogendoerfer bool 1324e9422427SThomas Bogendoerfer 13251da177e4SLinus Torvaldsconfig ARC_CONSOLE 13261da177e4SLinus Torvalds bool "ARC console support" 1327e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 13281da177e4SLinus Torvalds 13291da177e4SLinus Torvaldsconfig ARC_MEMORY 13301da177e4SLinus Torvalds bool 13311da177e4SLinus Torvalds 13321da177e4SLinus Torvaldsconfig ARC_PROMLIB 13331da177e4SLinus Torvalds bool 13341da177e4SLinus Torvalds 13350e2794b0SRalf Baechleconfig FW_ARC64 13361da177e4SLinus Torvalds bool 13371da177e4SLinus Torvalds 13381da177e4SLinus Torvaldsconfig BOOT_ELF64 13391da177e4SLinus Torvalds bool 13401da177e4SLinus Torvalds 13411da177e4SLinus Torvaldsmenu "CPU selection" 13421da177e4SLinus Torvalds 13431da177e4SLinus Torvaldschoice 13441da177e4SLinus Torvalds prompt "CPU type" 13451da177e4SLinus Torvalds default CPU_R4X00 13461da177e4SLinus Torvalds 1347268a2d60SJiaxun Yangconfig CPU_LOONGSON64 1348caed1d1bSHuacai Chen bool "Loongson 64-bit CPU" 1349268a2d60SJiaxun Yang depends on SYS_HAS_CPU_LOONGSON64 1350d3bc81beSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 135151522217SJiaxun Yang select CPU_MIPSR2 135251522217SJiaxun Yang select CPU_HAS_PREFETCH 13530e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 13540e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 13550e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 13567507445bSHuacai Chen select CPU_SUPPORTS_MSA 135751522217SJiaxun Yang select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT 135851522217SJiaxun Yang select CPU_MIPSR2_IRQ_VI 13590e476d91SHuacai Chen select WEAK_ORDERING 13600e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 13617507445bSHuacai Chen select MIPS_ASID_BITS_VARIABLE 1362b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 136317c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 1364d30a2b47SLinus Walleij select GPIOLIB 136509230cbcSChristoph Hellwig select SWIOTLB 13660f78355cSHuacai Chen select HAVE_KVM 13670e476d91SHuacai Chen help 1368caed1d1bSHuacai Chen The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor 1369caed1d1bSHuacai Chen cores implements the MIPS64R2 instruction set with many extensions, 1370caed1d1bSHuacai Chen including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000, 1371caed1d1bSHuacai Chen 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old 1372caed1d1bSHuacai Chen Loongson-2E/2F is not covered here and will be removed in future. 13730e476d91SHuacai Chen 1374caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT 1375caed1d1bSHuacai Chen bool "New Loongson-3 CPU Enhancements" 13761e820da3SHuacai Chen default n 1377268a2d60SJiaxun Yang depends on CPU_LOONGSON64 13781e820da3SHuacai Chen help 1379caed1d1bSHuacai Chen New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A 13801e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 1381268a2d60SJiaxun Yang FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User 13821e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 13831e820da3SHuacai Chen Fast TLB refill support, etc. 13841e820da3SHuacai Chen 13851e820da3SHuacai Chen This option enable those enhancements which are not probed at run 13861e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 13871e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 1388caed1d1bSHuacai Chen new Loongson-3 machines only, please say 'Y' here. 13891e820da3SHuacai Chen 1390e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS 1391caed1d1bSHuacai Chen bool "Old Loongson-3 LLSC Workarounds" 1392e02e07e3SHuacai Chen default y if SMP 1393268a2d60SJiaxun Yang depends on CPU_LOONGSON64 1394e02e07e3SHuacai Chen help 1395caed1d1bSHuacai Chen Loongson-3 processors have the llsc issues which require workarounds. 1396e02e07e3SHuacai Chen Without workarounds the system may hang unexpectedly. 1397e02e07e3SHuacai Chen 1398caed1d1bSHuacai Chen Newer Loongson-3 will fix these issues and no workarounds are needed. 1399e02e07e3SHuacai Chen The workarounds have no significant side effect on them but may 1400e02e07e3SHuacai Chen decrease the performance of the system so this option should be 1401e02e07e3SHuacai Chen disabled unless the kernel is intended to be run on old systems. 1402e02e07e3SHuacai Chen 1403e02e07e3SHuacai Chen If unsure, please say Y. 1404e02e07e3SHuacai Chen 1405ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION 1406ec7a9318SWANG Xuerui bool "Emulate the CPUCFG instruction on older Loongson cores" 1407ec7a9318SWANG Xuerui default y 1408ec7a9318SWANG Xuerui depends on CPU_LOONGSON64 1409ec7a9318SWANG Xuerui help 1410ec7a9318SWANG Xuerui Loongson-3A R4 and newer have the CPUCFG instruction available for 1411ec7a9318SWANG Xuerui userland to query CPU capabilities, much like CPUID on x86. This 1412ec7a9318SWANG Xuerui option provides emulation of the instruction on older Loongson 1413ec7a9318SWANG Xuerui cores, back to Loongson-3A1000. 1414ec7a9318SWANG Xuerui 1415ec7a9318SWANG Xuerui If unsure, please say Y. 1416ec7a9318SWANG Xuerui 14173702bba5SWu Zhangjinconfig CPU_LOONGSON2E 14183702bba5SWu Zhangjin bool "Loongson 2E" 14193702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 1420268a2d60SJiaxun Yang select CPU_LOONGSON2EF 14212a21c730SFuxin Zhang help 14222a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 14232a21c730SFuxin Zhang with many extensions. 14242a21c730SFuxin Zhang 142525985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 14266f7a251aSWu Zhangjin bonito64. 14276f7a251aSWu Zhangjin 14286f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 14296f7a251aSWu Zhangjin bool "Loongson 2F" 14306f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 1431268a2d60SJiaxun Yang select CPU_LOONGSON2EF 1432d30a2b47SLinus Walleij select GPIOLIB 14336f7a251aSWu Zhangjin help 14346f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 14356f7a251aSWu Zhangjin with many extensions. 14366f7a251aSWu Zhangjin 14376f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 14386f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 14396f7a251aSWu Zhangjin Loongson2E. 14406f7a251aSWu Zhangjin 1441ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1442ca585cf9SKelvin Cheung bool "Loongson 1B" 1443ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1444b2afb64cSHuacai Chen select CPU_LOONGSON32 14459ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1446ca585cf9SKelvin Cheung help 1447ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1448968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1449968dc5a0S谢致邦 (XIE Zhibang) instruction set. 1450ca585cf9SKelvin Cheung 145112e3280bSYang Lingconfig CPU_LOONGSON1C 145212e3280bSYang Ling bool "Loongson 1C" 145312e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 1454b2afb64cSHuacai Chen select CPU_LOONGSON32 145512e3280bSYang Ling select LEDS_GPIO_REGISTER 145612e3280bSYang Ling help 145712e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 1458968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1459968dc5a0S谢致邦 (XIE Zhibang) instruction set. 146012e3280bSYang Ling 14616e760c8dSRalf Baechleconfig CPU_MIPS32_R1 14626e760c8dSRalf Baechle bool "MIPS32 Release 1" 14637cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 14646e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1465797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1466ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14676e760c8dSRalf Baechle help 14685e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 14691e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14701e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14711e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 14721e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14731e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 14741e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 14751e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 14761e5f1caaSRalf Baechle performance. 14771e5f1caaSRalf Baechle 14781e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 14791e5f1caaSRalf Baechle bool "MIPS32 Release 2" 14807cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 14811e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1482797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1483ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1484a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 14852235a54dSSanjay Lal select HAVE_KVM 14861e5f1caaSRalf Baechle help 14875e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 14886e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14896e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14906e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14916e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14921da177e4SLinus Torvalds 1493ab7c01fdSSerge Seminconfig CPU_MIPS32_R5 1494ab7c01fdSSerge Semin bool "MIPS32 Release 5" 1495ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS32_R5 1496ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1497ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1498ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1499ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1500ab7c01fdSSerge Semin select HAVE_KVM 1501ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT 1502ab7c01fdSSerge Semin help 1503ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1504ab7c01fdSSerge Semin MIPS32 architecture. New MIPS processors, starting with the Warrior 1505ab7c01fdSSerge Semin family, are based on a MIPS32r5 processor. If you own an older 1506ab7c01fdSSerge Semin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1507ab7c01fdSSerge Semin 15087fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1509674d10e2SMarkos Chandras bool "MIPS32 Release 6" 15107fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 15117fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 151218d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15137fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15147fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 15157fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15167fd08ca5SLeonid Yegoshin select HAVE_KVM 15177fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 15187fd08ca5SLeonid Yegoshin help 15197fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15207fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 15217fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 15227fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 15237fd08ca5SLeonid Yegoshin 15246e760c8dSRalf Baechleconfig CPU_MIPS64_R1 15256e760c8dSRalf Baechle bool "MIPS64 Release 1" 15267cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1527797798c1SRalf Baechle select CPU_HAS_PREFETCH 1528ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1529ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1530ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15319cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 15326e760c8dSRalf Baechle help 15336e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 15346e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15356e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15366e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15376e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15381e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 15391e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 15401e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 15411e5f1caaSRalf Baechle performance. 15421e5f1caaSRalf Baechle 15431e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 15441e5f1caaSRalf Baechle bool "MIPS64 Release 2" 15457cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1546797798c1SRalf Baechle select CPU_HAS_PREFETCH 15471e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 15481e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1549ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15509cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1551a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 155240a2df49SJames Hogan select HAVE_KVM 15531e5f1caaSRalf Baechle help 15541e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 15551e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15561e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15571e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15581e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15591da177e4SLinus Torvalds 1560ab7c01fdSSerge Seminconfig CPU_MIPS64_R5 1561ab7c01fdSSerge Semin bool "MIPS64 Release 5" 1562ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS64_R5 1563ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1564ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1565ab7c01fdSSerge Semin select CPU_SUPPORTS_64BIT_KERNEL 1566ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1567ab7c01fdSSerge Semin select CPU_SUPPORTS_HUGEPAGES 1568ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1569ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1570ab7c01fdSSerge Semin select HAVE_KVM 1571ab7c01fdSSerge Semin help 1572ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1573ab7c01fdSSerge Semin MIPS64 architecture. This is a intermediate MIPS architecture 1574ab7c01fdSSerge Semin release partly implementing release 6 features. Though there is no 1575ab7c01fdSSerge Semin any hardware known to be based on this release. 1576ab7c01fdSSerge Semin 15777fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1578674d10e2SMarkos Chandras bool "MIPS64 Release 6" 15797fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 15807fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 158118d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15827fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15837fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 15847fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 1585afd375dcSPaul Burton select CPU_SUPPORTS_HUGEPAGES 15867fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15872e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 158840a2df49SJames Hogan select HAVE_KVM 15897fd08ca5SLeonid Yegoshin help 15907fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15917fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 15927fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 15937fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 15947fd08ca5SLeonid Yegoshin 1595281e3aeaSSerge Seminconfig CPU_P5600 1596281e3aeaSSerge Semin bool "MIPS Warrior P5600" 1597281e3aeaSSerge Semin depends on SYS_HAS_CPU_P5600 1598281e3aeaSSerge Semin select CPU_HAS_PREFETCH 1599281e3aeaSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1600281e3aeaSSerge Semin select CPU_SUPPORTS_HIGHMEM 1601281e3aeaSSerge Semin select CPU_SUPPORTS_MSA 1602281e3aeaSSerge Semin select CPU_SUPPORTS_CPUFREQ 1603281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_VI 1604281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_EI 1605281e3aeaSSerge Semin select HAVE_KVM 1606281e3aeaSSerge Semin select MIPS_O32_FP64_SUPPORT 1607281e3aeaSSerge Semin help 1608281e3aeaSSerge Semin Choose this option to build a kernel for MIPS Warrior P5600 CPU. 1609281e3aeaSSerge Semin It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes, 1610281e3aeaSSerge Semin MMU with two-levels TLB, UCA, MSA, MDU core level features and system 1611281e3aeaSSerge Semin level features like up to six P5600 calculation cores, CM2 with L2 1612281e3aeaSSerge Semin cache, IOCU/IOMMU (though might be unused depending on the system- 1613281e3aeaSSerge Semin specific IP core configuration), GIC, CPC, virtualisation module, 1614281e3aeaSSerge Semin eJTAG and PDtrace. 1615281e3aeaSSerge Semin 16161da177e4SLinus Torvaldsconfig CPU_R3000 16171da177e4SLinus Torvalds bool "R3000" 16187cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1619f7062ddbSRalf Baechle select CPU_HAS_WB 162054746829SPaul Burton select CPU_R3K_TLB 1621ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1622797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 16231da177e4SLinus Torvalds help 16241da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 16251da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 16261da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 16271da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 16281da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 16291da177e4SLinus Torvalds try to recompile with R3000. 16301da177e4SLinus Torvalds 16311da177e4SLinus Torvaldsconfig CPU_TX39XX 16321da177e4SLinus Torvalds bool "R39XX" 16337cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX39XX 1634ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 163554746829SPaul Burton select CPU_R3K_TLB 16361da177e4SLinus Torvalds 16371da177e4SLinus Torvaldsconfig CPU_VR41XX 16381da177e4SLinus Torvalds bool "R41xx" 16397cf8053bSRalf Baechle depends on SYS_HAS_CPU_VR41XX 1640ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1641ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 16421da177e4SLinus Torvalds help 16435e83d430SRalf Baechle The options selects support for the NEC VR4100 series of processors. 16441da177e4SLinus Torvalds Only choose this option if you have one of these processors as a 16451da177e4SLinus Torvalds kernel built with this option will not run on any other type of 16461da177e4SLinus Torvalds processor or vice versa. 16471da177e4SLinus Torvalds 16481da177e4SLinus Torvaldsconfig CPU_R4X00 16491da177e4SLinus Torvalds bool "R4x00" 16507cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1651ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1652ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1653970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16541da177e4SLinus Torvalds help 16551da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 16561da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 16571da177e4SLinus Torvalds 16581da177e4SLinus Torvaldsconfig CPU_TX49XX 16591da177e4SLinus Torvalds bool "R49XX" 16607cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1661de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1662ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1663ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1664970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16651da177e4SLinus Torvalds 16661da177e4SLinus Torvaldsconfig CPU_R5000 16671da177e4SLinus Torvalds bool "R5000" 16687cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1669ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1670ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1671970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16721da177e4SLinus Torvalds help 16731da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 16741da177e4SLinus Torvalds 1675542c1020SShinya Kuribayashiconfig CPU_R5500 1676542c1020SShinya Kuribayashi bool "R5500" 1677542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1678542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1679542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 16809cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1681542c1020SShinya Kuribayashi help 1682542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1683542c1020SShinya Kuribayashi instruction set. 1684542c1020SShinya Kuribayashi 16851da177e4SLinus Torvaldsconfig CPU_NEVADA 16861da177e4SLinus Torvalds bool "RM52xx" 16877cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1688ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1689ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1690970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16911da177e4SLinus Torvalds help 16921da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 16931da177e4SLinus Torvalds 16941da177e4SLinus Torvaldsconfig CPU_R10000 16951da177e4SLinus Torvalds bool "R10000" 16967cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 16975e83d430SRalf Baechle select CPU_HAS_PREFETCH 1698ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1699ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1700797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1701970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17021da177e4SLinus Torvalds help 17031da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 17041da177e4SLinus Torvalds 17051da177e4SLinus Torvaldsconfig CPU_RM7000 17061da177e4SLinus Torvalds bool "RM7000" 17077cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 17085e83d430SRalf Baechle select CPU_HAS_PREFETCH 1709ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1710ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1711797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1712970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17131da177e4SLinus Torvalds 17141da177e4SLinus Torvaldsconfig CPU_SB1 17151da177e4SLinus Torvalds bool "SB1" 17167cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1717ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1718ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1719797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1720970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17210004a9dfSRalf Baechle select WEAK_ORDERING 17221da177e4SLinus Torvalds 1723a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1724a86c7f72SDavid Daney bool "Cavium Octeon processor" 17255e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1726a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1727a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1728a86c7f72SDavid Daney select WEAK_ORDERING 1729a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 17309cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1731df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1732df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1733930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 17340ae3abcdSJames Hogan select HAVE_KVM 1735a86c7f72SDavid Daney help 1736a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1737a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1738a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1739a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1740a86c7f72SDavid Daney 1741cd746249SJonas Gorskiconfig CPU_BMIPS 1742cd746249SJonas Gorski bool "Broadcom BMIPS" 1743cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1744cd746249SJonas Gorski select CPU_MIPS32 1745fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1746cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1747cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1748cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1749cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1750cd746249SJonas Gorski select DMA_NONCOHERENT 175167e38cf2SRalf Baechle select IRQ_MIPS_CPU 1752cd746249SJonas Gorski select SWAP_IO_SPACE 1753cd746249SJonas Gorski select WEAK_ORDERING 1754c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 175569aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1756a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1757a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1758c1c0c461SKevin Cernekee help 1759fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1760c1c0c461SKevin Cernekee 17617f058e85SJayachandran Cconfig CPU_XLR 17627f058e85SJayachandran C bool "Netlogic XLR SoC" 17637f058e85SJayachandran C depends on SYS_HAS_CPU_XLR 17647f058e85SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17657f058e85SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17667f058e85SJayachandran C select CPU_SUPPORTS_HIGHMEM 1767970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17687f058e85SJayachandran C select WEAK_ORDERING 17697f058e85SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17707f058e85SJayachandran C help 17717f058e85SJayachandran C Netlogic Microsystems XLR/XLS processors. 17721c773ea4SJayachandran C 17731c773ea4SJayachandran Cconfig CPU_XLP 17741c773ea4SJayachandran C bool "Netlogic XLP SoC" 17751c773ea4SJayachandran C depends on SYS_HAS_CPU_XLP 17761c773ea4SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17771c773ea4SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17781c773ea4SJayachandran C select CPU_SUPPORTS_HIGHMEM 17791c773ea4SJayachandran C select WEAK_ORDERING 17801c773ea4SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17811c773ea4SJayachandran C select CPU_HAS_PREFETCH 1782d6504846SJayachandran C select CPU_MIPSR2 1783ddba6833SPrem Mallappa select CPU_SUPPORTS_HUGEPAGES 17842db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 17851c773ea4SJayachandran C help 17861c773ea4SJayachandran C Netlogic Microsystems XLP processors. 17871da177e4SLinus Torvaldsendchoice 17881da177e4SLinus Torvalds 1789a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1790a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1791a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 1792281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \ 1793281e3aeaSSerge Semin CPU_P5600 1794a6e18781SLeonid Yegoshin help 1795a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1796a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1797a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1798a6e18781SLeonid Yegoshin 1799a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1800a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1801a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1802a6e18781SLeonid Yegoshin select EVA 1803a6e18781SLeonid Yegoshin default y 1804a6e18781SLeonid Yegoshin help 1805a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1806a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1807a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1808a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1809a6e18781SLeonid Yegoshin 1810c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1811c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1812c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1813281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600 1814c5b36783SSteven J. Hill help 1815c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1816c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1817c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1818c5b36783SSteven J. Hill 1819c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1820c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1821c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1822c5b36783SSteven J. Hill depends on !EVA 1823c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1824c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1825c5b36783SSteven J. Hill select XPA 1826c5b36783SSteven J. Hill select HIGHMEM 1827d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1828c5b36783SSteven J. Hill default n 1829c5b36783SSteven J. Hill help 1830c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1831c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1832c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1833c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1834c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1835c5b36783SSteven J. Hill If unsure, say 'N' here. 1836c5b36783SSteven J. Hill 1837622844bfSWu Zhangjinif CPU_LOONGSON2F 1838622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1839622844bfSWu Zhangjin bool 1840622844bfSWu Zhangjin 1841622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1842622844bfSWu Zhangjin bool 1843622844bfSWu Zhangjin 1844622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1845622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1846622844bfSWu Zhangjin default y 1847622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1848622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1849622844bfSWu Zhangjin help 1850622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1851622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1852622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1853622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1854622844bfSWu Zhangjin 1855622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1856622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1857622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1858622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1859622844bfSWu Zhangjin systems. 1860622844bfSWu Zhangjin 1861622844bfSWu Zhangjin If unsure, please say Y. 1862622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1863622844bfSWu Zhangjin 18641b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 18651b93b3c3SWu Zhangjin bool 18661b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 18671b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 186831c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 18691b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1870fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 18714e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 1872a510b616SPaul Cercueil select HAVE_KERNEL_ZSTD 18731b93b3c3SWu Zhangjin 18741b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 18751b93b3c3SWu Zhangjin bool 18761b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 18771b93b3c3SWu Zhangjin 1878dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1879dbb98314SAlban Bedel bool 1880dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1881dbb98314SAlban Bedel 1882268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF 18833702bba5SWu Zhangjin bool 18843702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 18853702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 18863702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1887970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 1888e905086eSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 18893702bba5SWu Zhangjin 1890b2afb64cSHuacai Chenconfig CPU_LOONGSON32 1891ca585cf9SKelvin Cheung bool 1892ca585cf9SKelvin Cheung select CPU_MIPS32 18937e280f6bSJiaxun Yang select CPU_MIPSR2 1894ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1895ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1896ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1897f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1898ca585cf9SKelvin Cheung 1899fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 190004fa8bf7SJonas Gorski select SMP_UP if SMP 19011bbb6c1bSKevin Cernekee bool 1902cd746249SJonas Gorski 1903cd746249SJonas Gorskiconfig CPU_BMIPS4350 1904cd746249SJonas Gorski bool 1905cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1906cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1907cd746249SJonas Gorski 1908cd746249SJonas Gorskiconfig CPU_BMIPS4380 1909cd746249SJonas Gorski bool 1910bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1911cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1912cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1913b4720809SFlorian Fainelli select CPU_HAS_RIXI 1914cd746249SJonas Gorski 1915cd746249SJonas Gorskiconfig CPU_BMIPS5000 1916cd746249SJonas Gorski bool 1917cd746249SJonas Gorski select MIPS_CPU_SCACHE 1918bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1919cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1920cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1921b4720809SFlorian Fainelli select CPU_HAS_RIXI 19221bbb6c1bSKevin Cernekee 1923268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64 19240e476d91SHuacai Chen bool 19250e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1926b2edcfc8SHuacai Chen select CPU_HAS_RIXI 19270e476d91SHuacai Chen 19283702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 19292a21c730SFuxin Zhang bool 19302a21c730SFuxin Zhang 19316f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 19326f7a251aSWu Zhangjin bool 193355045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 193455045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 19356f7a251aSWu Zhangjin 1936ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1937ca585cf9SKelvin Cheung bool 1938ca585cf9SKelvin Cheung 193912e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 194012e3280bSYang Ling bool 194112e3280bSYang Ling 19427cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 19437cf8053bSRalf Baechle bool 19447cf8053bSRalf Baechle 19457cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 19467cf8053bSRalf Baechle bool 19477cf8053bSRalf Baechle 1948a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 1949a6e18781SLeonid Yegoshin bool 1950a6e18781SLeonid Yegoshin 1951c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 1952c5b36783SSteven J. Hill bool 19539ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1954c5b36783SSteven J. Hill 19557fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 19567fd08ca5SLeonid Yegoshin bool 19579ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19587fd08ca5SLeonid Yegoshin 19597cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 19607cf8053bSRalf Baechle bool 19617cf8053bSRalf Baechle 19627cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 19637cf8053bSRalf Baechle bool 19647cf8053bSRalf Baechle 19657fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 19667fd08ca5SLeonid Yegoshin bool 19679ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 19687fd08ca5SLeonid Yegoshin 1969281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600 1970281e3aeaSSerge Semin bool 1971281e3aeaSSerge Semin select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1972281e3aeaSSerge Semin 19737cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 19747cf8053bSRalf Baechle bool 19757cf8053bSRalf Baechle 19767cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX 19777cf8053bSRalf Baechle bool 19787cf8053bSRalf Baechle 19797cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX 19807cf8053bSRalf Baechle bool 19817cf8053bSRalf Baechle 19827cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 19837cf8053bSRalf Baechle bool 19847cf8053bSRalf Baechle 19857cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 19867cf8053bSRalf Baechle bool 19877cf8053bSRalf Baechle 19887cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 19897cf8053bSRalf Baechle bool 19907cf8053bSRalf Baechle 1991542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 1992542c1020SShinya Kuribayashi bool 1993542c1020SShinya Kuribayashi 19947cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 19957cf8053bSRalf Baechle bool 19967cf8053bSRalf Baechle 19977cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 19987cf8053bSRalf Baechle bool 19999ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 20007cf8053bSRalf Baechle 20017cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 20027cf8053bSRalf Baechle bool 20037cf8053bSRalf Baechle 20047cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 20057cf8053bSRalf Baechle bool 20067cf8053bSRalf Baechle 20075e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 20085e683389SDavid Daney bool 20095e683389SDavid Daney 2010cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 2011c1c0c461SKevin Cernekee bool 2012c1c0c461SKevin Cernekee 2013fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 2014c1c0c461SKevin Cernekee bool 2015cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2016c1c0c461SKevin Cernekee 2017c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 2018c1c0c461SKevin Cernekee bool 2019cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2020c1c0c461SKevin Cernekee 2021c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 2022c1c0c461SKevin Cernekee bool 2023cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2024c1c0c461SKevin Cernekee 2025c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 2026c1c0c461SKevin Cernekee bool 2027cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2028f263f2a2SHauke Mehrtens select ARCH_HAS_SYNC_DMA_FOR_CPU 2029c1c0c461SKevin Cernekee 20307f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR 20317f058e85SJayachandran C bool 20327f058e85SJayachandran C 20331c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP 20341c773ea4SJayachandran C bool 20351c773ea4SJayachandran C 203617099b11SRalf Baechle# 203717099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 203817099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 203917099b11SRalf Baechle# 20400004a9dfSRalf Baechleconfig WEAK_ORDERING 20410004a9dfSRalf Baechle bool 204217099b11SRalf Baechle 204317099b11SRalf Baechle# 204417099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 204517099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 204617099b11SRalf Baechle# 204717099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 204817099b11SRalf Baechle bool 20495e83d430SRalf Baechleendmenu 20505e83d430SRalf Baechle 20515e83d430SRalf Baechle# 20525e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 20535e83d430SRalf Baechle# 20545e83d430SRalf Baechleconfig CPU_MIPS32 20555e83d430SRalf Baechle bool 2056ab7c01fdSSerge Semin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \ 2057281e3aeaSSerge Semin CPU_MIPS32_R6 || CPU_P5600 20585e83d430SRalf Baechle 20595e83d430SRalf Baechleconfig CPU_MIPS64 20605e83d430SRalf Baechle bool 2061ab7c01fdSSerge Semin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \ 2062ab7c01fdSSerge Semin CPU_MIPS64_R6 20635e83d430SRalf Baechle 20645e83d430SRalf Baechle# 206557eeacedSPaul Burton# These indicate the revision of the architecture 20665e83d430SRalf Baechle# 20675e83d430SRalf Baechleconfig CPU_MIPSR1 20685e83d430SRalf Baechle bool 20695e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 20705e83d430SRalf Baechle 20715e83d430SRalf Baechleconfig CPU_MIPSR2 20725e83d430SRalf Baechle bool 2073a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 20748256b17eSFlorian Fainelli select CPU_HAS_RIXI 2075ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2076a7e07b1aSMarkos Chandras select MIPS_SPRAM 20775e83d430SRalf Baechle 2078ab7c01fdSSerge Seminconfig CPU_MIPSR5 2079ab7c01fdSSerge Semin bool 2080281e3aeaSSerge Semin default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600 2081ab7c01fdSSerge Semin select CPU_HAS_RIXI 2082ab7c01fdSSerge Semin select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2083ab7c01fdSSerge Semin select MIPS_SPRAM 2084ab7c01fdSSerge Semin 20857fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 20867fd08ca5SLeonid Yegoshin bool 20877fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 20888256b17eSFlorian Fainelli select CPU_HAS_RIXI 2089ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 209087321fddSPaul Burton select HAVE_ARCH_BITREVERSE 20912db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 20924a5dc51eSMarcin Nowakowski select MIPS_CRC_SUPPORT 2093a7e07b1aSMarkos Chandras select MIPS_SPRAM 20945e83d430SRalf Baechle 209557eeacedSPaul Burtonconfig TARGET_ISA_REV 209657eeacedSPaul Burton int 209757eeacedSPaul Burton default 1 if CPU_MIPSR1 209857eeacedSPaul Burton default 2 if CPU_MIPSR2 2099ab7c01fdSSerge Semin default 5 if CPU_MIPSR5 210057eeacedSPaul Burton default 6 if CPU_MIPSR6 210157eeacedSPaul Burton default 0 210257eeacedSPaul Burton help 210357eeacedSPaul Burton Reflects the ISA revision being targeted by the kernel build. This 210457eeacedSPaul Burton is effectively the Kconfig equivalent of MIPS_ISA_REV. 210557eeacedSPaul Burton 2106a6e18781SLeonid Yegoshinconfig EVA 2107a6e18781SLeonid Yegoshin bool 2108a6e18781SLeonid Yegoshin 2109c5b36783SSteven J. Hillconfig XPA 2110c5b36783SSteven J. Hill bool 2111c5b36783SSteven J. Hill 21125e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 21135e83d430SRalf Baechle bool 21145e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 21155e83d430SRalf Baechle bool 21165e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 21175e83d430SRalf Baechle bool 21185e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 21195e83d430SRalf Baechle bool 212055045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 212155045ff5SWu Zhangjin bool 212255045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 212355045ff5SWu Zhangjin bool 21249cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 21259cffd154SDavid Daney bool 2126171543e7SDaniel Silsby depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA)) 212782622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 212882622284SDavid Daney bool 2129cebf8c0fSPaul Burton default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP 21305e83d430SRalf Baechle 21318192c9eaSDavid Daney# 21328192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 21338192c9eaSDavid Daney# 21348192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 21358192c9eaSDavid Daney bool 2136679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 21378192c9eaSDavid Daney 21385e83d430SRalf Baechlemenu "Kernel type" 21395e83d430SRalf Baechle 21405e83d430SRalf Baechlechoice 21415e83d430SRalf Baechle prompt "Kernel code model" 21425e83d430SRalf Baechle help 21435e83d430SRalf Baechle You should only select this option if you have a workload that 21445e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 21455e83d430SRalf Baechle large memory. You will only be presented a single option in this 21465e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 21475e83d430SRalf Baechle 21485e83d430SRalf Baechleconfig 32BIT 21495e83d430SRalf Baechle bool "32-bit kernel" 21505e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 21515e83d430SRalf Baechle select TRAD_SIGNALS 21525e83d430SRalf Baechle help 21535e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2154f17c4ca3SRalf Baechle 21555e83d430SRalf Baechleconfig 64BIT 21565e83d430SRalf Baechle bool "64-bit kernel" 21575e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 21585e83d430SRalf Baechle help 21595e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 21605e83d430SRalf Baechle 21615e83d430SRalf Baechleendchoice 21625e83d430SRalf Baechle 21632235a54dSSanjay Lalconfig KVM_GUEST 21642235a54dSSanjay Lal bool "KVM Guest Kernel" 216501edc5e7SJiaxun Yang depends on CPU_MIPS32_R2 2166f2a5b1d7SJames Hogan depends on BROKEN_ON_SMP 21672235a54dSSanjay Lal help 2168caa1faa7SJames Hogan Select this option if building a guest kernel for KVM (Trap & Emulate) 2169caa1faa7SJames Hogan mode. 21702235a54dSSanjay Lal 2171eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ 2172eda3d33cSJames Hogan int "Count/Compare Timer Frequency (MHz)" 21732235a54dSSanjay Lal depends on KVM_GUEST 2174eda3d33cSJames Hogan default 100 21752235a54dSSanjay Lal help 2176eda3d33cSJames Hogan Set this to non-zero if building a guest kernel for KVM to skip RTC 2177eda3d33cSJames Hogan emulation when determining guest CPU Frequency. Instead, the guest's 2178eda3d33cSJames Hogan timer frequency is specified directly. 21792235a54dSSanjay Lal 21801e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 21811e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 21821e321fa9SLeonid Yegoshin depends on 64BIT 21831e321fa9SLeonid Yegoshin help 21843377e227SAlex Belits Support a maximum at least 48 bits of application virtual 21853377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 21863377e227SAlex Belits For page sizes 16k and above, this option results in a small 21873377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 21883377e227SAlex Belits level of page tables is added which imposes both a memory 21893377e227SAlex Belits overhead as well as slower TLB fault handling. 21903377e227SAlex Belits 21911e321fa9SLeonid Yegoshin If unsure, say N. 21921e321fa9SLeonid Yegoshin 21931da177e4SLinus Torvaldschoice 21941da177e4SLinus Torvalds prompt "Kernel page size" 21951da177e4SLinus Torvalds default PAGE_SIZE_4KB 21961da177e4SLinus Torvalds 21971da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 21981da177e4SLinus Torvalds bool "4kB" 2199268a2d60SJiaxun Yang depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64 22001da177e4SLinus Torvalds help 22011da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 22021da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 22031da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 22041da177e4SLinus Torvalds recommended for low memory systems. 22051da177e4SLinus Torvalds 22061da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 22071da177e4SLinus Torvalds bool "8kB" 2208c2aeaaeaSPaul Burton depends on CPU_CAVIUM_OCTEON 22091e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 22101da177e4SLinus Torvalds help 22111da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 22121da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2213c2aeaaeaSPaul Burton only on cnMIPS processors. Note that you will need a suitable Linux 2214c2aeaaeaSPaul Burton distribution to support this. 22151da177e4SLinus Torvalds 22161da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 22171da177e4SLinus Torvalds bool "16kB" 2218714bfad6SRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX 22191da177e4SLinus Torvalds help 22201da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 22211da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2222714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2223714bfad6SRalf Baechle Linux distribution to support this. 22241da177e4SLinus Torvalds 2225c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2226c52399beSRalf Baechle bool "32kB" 2227c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 22281e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2229c52399beSRalf Baechle help 2230c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2231c52399beSRalf Baechle the price of higher memory consumption. This option is available 2232c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2233c52399beSRalf Baechle distribution to support this. 2234c52399beSRalf Baechle 22351da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 22361da177e4SLinus Torvalds bool "64kB" 22373b2db173SPaul Burton depends on !CPU_R3000 && !CPU_TX39XX 22381da177e4SLinus Torvalds help 22391da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 22401da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 22411da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2242714bfad6SRalf Baechle writing this option is still high experimental. 22431da177e4SLinus Torvalds 22441da177e4SLinus Torvaldsendchoice 22451da177e4SLinus Torvalds 2246c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER 2247c9bace7cSDavid Daney int "Maximum zone order" 2248e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2249e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2250e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2251e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2252e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2253e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2254c9bace7cSDavid Daney range 11 64 2255c9bace7cSDavid Daney default "11" 2256c9bace7cSDavid Daney help 2257c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2258c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2259c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2260c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2261c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2262c9bace7cSDavid Daney increase this value. 2263c9bace7cSDavid Daney 2264c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2265c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2266c9bace7cSDavid Daney 2267c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2268c9bace7cSDavid Daney when choosing a value for this option. 2269c9bace7cSDavid Daney 22701da177e4SLinus Torvaldsconfig BOARD_SCACHE 22711da177e4SLinus Torvalds bool 22721da177e4SLinus Torvalds 22731da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 22741da177e4SLinus Torvalds bool 22751da177e4SLinus Torvalds select BOARD_SCACHE 22761da177e4SLinus Torvalds 22779318c51aSChris Dearman# 22789318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 22799318c51aSChris Dearman# 22809318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 22819318c51aSChris Dearman bool 22829318c51aSChris Dearman select BOARD_SCACHE 22839318c51aSChris Dearman 22841da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 22851da177e4SLinus Torvalds bool 22861da177e4SLinus Torvalds select BOARD_SCACHE 22871da177e4SLinus Torvalds 22881da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 22891da177e4SLinus Torvalds bool 22901da177e4SLinus Torvalds select BOARD_SCACHE 22911da177e4SLinus Torvalds 22921da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 22931da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 22941da177e4SLinus Torvalds depends on CPU_SB1 22951da177e4SLinus Torvalds help 22961da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 22971da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 22981da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 22991da177e4SLinus Torvalds 23001da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2301c8094b53SRalf Baechle bool 23021da177e4SLinus Torvalds 23033165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 23043165c846SFlorian Fainelli bool 2305c2aeaaeaSPaul Burton default y if !(CPU_R3000 || CPU_TX39XX) 23063165c846SFlorian Fainelli 2307c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT 2308183b40f9SPaul Burton bool "Floating Point support" if EXPERT 2309183b40f9SPaul Burton default y 2310183b40f9SPaul Burton help 2311183b40f9SPaul Burton Select y to include support for floating point in the kernel 2312183b40f9SPaul Burton including initialization of FPU hardware, FP context save & restore 2313183b40f9SPaul Burton and emulation of an FPU where necessary. Without this support any 2314183b40f9SPaul Burton userland program attempting to use floating point instructions will 2315183b40f9SPaul Burton receive a SIGILL. 2316183b40f9SPaul Burton 2317183b40f9SPaul Burton If you know that your userland will not attempt to use floating point 2318183b40f9SPaul Burton instructions then you can say n here to shrink the kernel a little. 2319183b40f9SPaul Burton 2320183b40f9SPaul Burton If unsure, say y. 2321c92e47e5SPaul Burton 232297f7dcbfSPaul Burtonconfig CPU_R2300_FPU 232397f7dcbfSPaul Burton bool 2324c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 232597f7dcbfSPaul Burton default y if CPU_R3000 || CPU_TX39XX 232697f7dcbfSPaul Burton 232754746829SPaul Burtonconfig CPU_R3K_TLB 232854746829SPaul Burton bool 232954746829SPaul Burton 233091405eb6SFlorian Fainelliconfig CPU_R4K_FPU 233191405eb6SFlorian Fainelli bool 2332c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 233397f7dcbfSPaul Burton default y if !CPU_R2300_FPU 233491405eb6SFlorian Fainelli 233562cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 233662cedc4fSFlorian Fainelli bool 233754746829SPaul Burton default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON) 233862cedc4fSFlorian Fainelli 233959d6ab86SRalf Baechleconfig MIPS_MT_SMP 2340a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 23415cbf9688SPaul Burton default y 2342527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 234359d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2344d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2345c080faa5SSteven J. Hill select SYNC_R4K 234659d6ab86SRalf Baechle select MIPS_MT 234759d6ab86SRalf Baechle select SMP 234887353d8aSRalf Baechle select SMP_UP 2349c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2350c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2351399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 235259d6ab86SRalf Baechle help 2353c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2354c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2355c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2356c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2357c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 235859d6ab86SRalf Baechle 2359f41ae0b2SRalf Baechleconfig MIPS_MT 2360f41ae0b2SRalf Baechle bool 2361f41ae0b2SRalf Baechle 23620ab7aefcSRalf Baechleconfig SCHED_SMT 23630ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 23640ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 23650ab7aefcSRalf Baechle default n 23660ab7aefcSRalf Baechle help 23670ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 23680ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 23690ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 23700ab7aefcSRalf Baechle 23710ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 23720ab7aefcSRalf Baechle bool 23730ab7aefcSRalf Baechle 2374f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2375f41ae0b2SRalf Baechle bool 2376f41ae0b2SRalf Baechle 2377f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2378f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2379f088fc84SRalf Baechle default y 2380b633648cSRalf Baechle depends on MIPS_MT_SMP 238107cc0c9eSRalf Baechle 2382b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2383b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 23849eaa9a82SPaul Burton depends on CPU_MIPSR6 2385c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 2386b0a668fbSLeonid Yegoshin default y 2387b0a668fbSLeonid Yegoshin help 2388b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2389b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 239007edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2391b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2392b0a668fbSLeonid Yegoshin final kernel image. 2393b0a668fbSLeonid Yegoshin 2394f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER 2395f35764e7SJames Hogan bool 2396f35764e7SJames Hogan depends on SYS_SUPPORTS_MULTITHREADING 2397f35764e7SJames Hogan help 2398f35764e7SJames Hogan Indicates that the platform supports the VPE loader, and provides 2399f35764e7SJames Hogan physical_memsize. 2400f35764e7SJames Hogan 240107cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 240207cc0c9eSRalf Baechle bool "VPE loader support." 2403f35764e7SJames Hogan depends on SYS_SUPPORTS_VPE_LOADER && MODULES 240407cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 240507cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 240607cc0c9eSRalf Baechle select MIPS_MT 240707cc0c9eSRalf Baechle help 240807cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 240907cc0c9eSRalf Baechle onto another VPE and running it. 2410f088fc84SRalf Baechle 241117a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 241217a1d523SDeng-Cheng Zhu bool 241317a1d523SDeng-Cheng Zhu default "y" 241417a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 241517a1d523SDeng-Cheng Zhu 24161a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 24171a2a6d7eSDeng-Cheng Zhu bool 24181a2a6d7eSDeng-Cheng Zhu default "y" 24191a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 24201a2a6d7eSDeng-Cheng Zhu 2421e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2422e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2423e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2424e01402b1SRalf Baechle default y 2425e01402b1SRalf Baechle help 2426e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2427e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2428e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2429e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2430e01402b1SRalf Baechle 2431e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2432e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2433e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2434e01402b1SRalf Baechle 2435da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2436da615cf6SDeng-Cheng Zhu bool 2437da615cf6SDeng-Cheng Zhu default "y" 2438da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2439da615cf6SDeng-Cheng Zhu 24402c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 24412c973ef0SDeng-Cheng Zhu bool 24422c973ef0SDeng-Cheng Zhu default "y" 24432c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 24442c973ef0SDeng-Cheng Zhu 24454a16ff4cSRalf Baechleconfig MIPS_CMP 24465cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 24475676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2448b10b43baSMarkos Chandras select SMP 2449eb9b5141STim Anderson select SYNC_R4K 2450b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 24514a16ff4cSRalf Baechle select WEAK_ORDERING 24524a16ff4cSRalf Baechle default n 24534a16ff4cSRalf Baechle help 2454044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2455044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2456044505c7SPaul Burton its ability to start secondary CPUs. 24574a16ff4cSRalf Baechle 24585cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 24595cac93b3SPaul Burton instead of this. 24605cac93b3SPaul Burton 24610ee958e1SPaul Burtonconfig MIPS_CPS 24620ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 24635a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 24640ee958e1SPaul Burton select MIPS_CM 24651d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 24660ee958e1SPaul Burton select SMP 24670ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 24681d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2469c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 24700ee958e1SPaul Burton select SYS_SUPPORTS_SMP 24710ee958e1SPaul Burton select WEAK_ORDERING 24720ee958e1SPaul Burton help 24730ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 24740ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 24750ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 24760ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 24770ee958e1SPaul Burton support is unavailable. 24780ee958e1SPaul Burton 24793179d37eSPaul Burtonconfig MIPS_CPS_PM 248039a59593SMarkos Chandras depends on MIPS_CPS 24813179d37eSPaul Burton bool 24823179d37eSPaul Burton 24839f98f3ddSPaul Burtonconfig MIPS_CM 24849f98f3ddSPaul Burton bool 24853c9b4166SPaul Burton select MIPS_CPC 24869f98f3ddSPaul Burton 24879c38cf44SPaul Burtonconfig MIPS_CPC 24889c38cf44SPaul Burton bool 24892600990eSRalf Baechle 24901da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 24911da177e4SLinus Torvalds bool 24921da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 24931da177e4SLinus Torvalds default y 24941da177e4SLinus Torvalds 24951da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 24961da177e4SLinus Torvalds bool 24971da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 24981da177e4SLinus Torvalds default y 24991da177e4SLinus Torvalds 25009e2b5372SMarkos Chandraschoice 25019e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 25029e2b5372SMarkos Chandras 25039e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 25049e2b5372SMarkos Chandras bool "None" 25059e2b5372SMarkos Chandras help 25069e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 25079e2b5372SMarkos Chandras 25089693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 25099693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 25109e2b5372SMarkos Chandras bool "SmartMIPS" 25119693a853SFranck Bui-Huu help 25129693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 25139693a853SFranck Bui-Huu increased security at both hardware and software level for 25149693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 25159693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 25169693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 25179693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 25189693a853SFranck Bui-Huu here. 25199693a853SFranck Bui-Huu 2520bce86083SSteven J. Hillconfig CPU_MICROMIPS 25217fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 25229e2b5372SMarkos Chandras bool "microMIPS" 2523bce86083SSteven J. Hill help 2524bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2525bce86083SSteven J. Hill microMIPS ISA 2526bce86083SSteven J. Hill 25279e2b5372SMarkos Chandrasendchoice 25289e2b5372SMarkos Chandras 2529a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 25300ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2531a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 2532c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 25332a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2534a5e9a69eSPaul Burton help 2535a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2536a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 25371db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 25381db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 25391db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 25401db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 25411db1af84SPaul Burton the size & complexity of your kernel. 2542a5e9a69eSPaul Burton 2543a5e9a69eSPaul Burton If unsure, say Y. 2544a5e9a69eSPaul Burton 25451da177e4SLinus Torvaldsconfig CPU_HAS_WB 2546f7062ddbSRalf Baechle bool 2547e01402b1SRalf Baechle 2548df0ac8a4SKevin Cernekeeconfig XKS01 2549df0ac8a4SKevin Cernekee bool 2550df0ac8a4SKevin Cernekee 2551ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI 2552ba9196d2SJiaxun Yang depends on !CPU_DIEI_BROKEN 2553ba9196d2SJiaxun Yang bool 2554ba9196d2SJiaxun Yang 2555ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN 2556ba9196d2SJiaxun Yang bool 2557ba9196d2SJiaxun Yang 25588256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 25598256b17eSFlorian Fainelli bool 25608256b17eSFlorian Fainelli 256118d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR 2562932afdeeSYasha Cherikovsky bool 2563932afdeeSYasha Cherikovsky help 256418d84e2eSAlexander Lobakin CPU lacks support for unaligned load and store instructions: 2565932afdeeSYasha Cherikovsky LWL, LWR, SWL, SWR (Load/store word left/right). 256618d84e2eSAlexander Lobakin LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit 256718d84e2eSAlexander Lobakin systems). 2568932afdeeSYasha Cherikovsky 2569f41ae0b2SRalf Baechle# 2570f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2571f41ae0b2SRalf Baechle# 2572e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2573f41ae0b2SRalf Baechle bool 2574e01402b1SRalf Baechle 2575f41ae0b2SRalf Baechle# 2576f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2577f41ae0b2SRalf Baechle# 2578e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2579f41ae0b2SRalf Baechle bool 2580e01402b1SRalf Baechle 25811da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 25821da177e4SLinus Torvalds bool 25831da177e4SLinus Torvalds depends on !CPU_R3000 25841da177e4SLinus Torvalds default y 25851da177e4SLinus Torvalds 25861da177e4SLinus Torvalds# 258720d60d99SMaciej W. Rozycki# CPU non-features 258820d60d99SMaciej W. Rozycki# 258920d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 259020d60d99SMaciej W. Rozycki bool 259120d60d99SMaciej W. Rozycki 259220d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 259320d60d99SMaciej W. Rozycki bool 259420d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 259520d60d99SMaciej W. Rozycki 259620d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 259720d60d99SMaciej W. Rozycki bool 259820d60d99SMaciej W. Rozycki 2599071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64 2600071d2f0bSPaul Burton bool 2601071d2f0bSPaul Burton default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1) 2602071d2f0bSPaul Burton 26034edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 26044edf00a4SPaul Burton int 26054edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 26064edf00a4SPaul Burton default 0 26074edf00a4SPaul Burton 26084edf00a4SPaul Burtonconfig MIPS_ASID_BITS 26094edf00a4SPaul Burton int 26102db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 26114edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 26124edf00a4SPaul Burton default 8 26134edf00a4SPaul Burton 26142db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 26152db003a5SPaul Burton bool 26162db003a5SPaul Burton 26174a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT 26184a5dc51eSMarcin Nowakowski bool 26194a5dc51eSMarcin Nowakowski 2620802b8362SThomas Bogendoerfer# R4600 erratum. Due to the lack of errata information the exact 2621802b8362SThomas Bogendoerfer# technical details aren't known. I've experimentally found that disabling 2622802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal 2623802b8362SThomas Bogendoerfer# with the issue. 2624802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP 2625802b8362SThomas Bogendoerfer bool 2626802b8362SThomas Bogendoerfer 26275e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata: 26285e5b6527SThomas Bogendoerfer# 26295e5b6527SThomas Bogendoerfer# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D, 26305e5b6527SThomas Bogendoerfer# Hit_Invalidate_D and Create_Dirty_Excl_D should only be 26315e5b6527SThomas Bogendoerfer# executed if there is no other dcache activity. If the dcache is 26325e5b6527SThomas Bogendoerfer# accessed for another instruction immeidately preceding when these 26335e5b6527SThomas Bogendoerfer# cache instructions are executing, it is possible that the dcache 26345e5b6527SThomas Bogendoerfer# tag match outputs used by these cache instructions will be 26355e5b6527SThomas Bogendoerfer# incorrect. These cache instructions should be preceded by at least 26365e5b6527SThomas Bogendoerfer# four instructions that are not any kind of load or store 26375e5b6527SThomas Bogendoerfer# instruction. 26385e5b6527SThomas Bogendoerfer# 26395e5b6527SThomas Bogendoerfer# This is not allowed: lw 26405e5b6527SThomas Bogendoerfer# nop 26415e5b6527SThomas Bogendoerfer# nop 26425e5b6527SThomas Bogendoerfer# nop 26435e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 26445e5b6527SThomas Bogendoerfer# 26455e5b6527SThomas Bogendoerfer# This is allowed: lw 26465e5b6527SThomas Bogendoerfer# nop 26475e5b6527SThomas Bogendoerfer# nop 26485e5b6527SThomas Bogendoerfer# nop 26495e5b6527SThomas Bogendoerfer# nop 26505e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 26515e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP 26525e5b6527SThomas Bogendoerfer bool 26535e5b6527SThomas Bogendoerfer 265444def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA. 265544def342SThomas Bogendoerfer# 265644def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D, 265744def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only 265844def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty. These 265944def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss 266044def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer." 266144def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/ 266244def342SThomas Bogendoerfer# in .pdf format.) 266344def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP 266444def342SThomas Bogendoerfer bool 266544def342SThomas Bogendoerfer 266624a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for 266724a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following 266824a1c023SThomas Bogendoerfer# operation is not guaranteed." 266924a1c023SThomas Bogendoerfer# 267024a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I 267124a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV 267224a1c023SThomas Bogendoerfer bool 267324a1c023SThomas Bogendoerfer 2674886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra 2675886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same 2676886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious 2677886ee136SThomas Bogendoerfer# exceptions. 2678886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS 2679886ee136SThomas Bogendoerfer bool 2680886ee136SThomas Bogendoerfer 2681*256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that 2682*256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically. 2683*256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC 2684*256ec489SThomas Bogendoerfer bool 2685*256ec489SThomas Bogendoerfer 268620d60d99SMaciej W. Rozycki# 26871da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 26881da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 26891da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 26901da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 26911da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 26921da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 26931da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 26941da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2695797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2696797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2697797798c1SRalf Baechle# support. 26981da177e4SLinus Torvalds# 26991da177e4SLinus Torvaldsconfig HIGHMEM 27001da177e4SLinus Torvalds bool "High Memory Support" 2701a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2702797798c1SRalf Baechle 2703797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2704797798c1SRalf Baechle bool 2705797798c1SRalf Baechle 2706797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2707797798c1SRalf Baechle bool 27081da177e4SLinus Torvalds 27099693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 27109693a853SFranck Bui-Huu bool 27119693a853SFranck Bui-Huu 2712a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2713a6a4834cSSteven J. Hill bool 2714a6a4834cSSteven J. Hill 2715377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2716377cb1b6SRalf Baechle bool 2717377cb1b6SRalf Baechle help 2718377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2719377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2720377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2721377cb1b6SRalf Baechle 2722a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2723a5e9a69eSPaul Burton bool 2724a5e9a69eSPaul Burton 2725b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2726b4819b59SYoichi Yuasa def_bool y 2727268a2d60SJiaxun Yang depends on !NUMA && !CPU_LOONGSON2EF 2728b4819b59SYoichi Yuasa 2729b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2730b1c6cd42SAtsushi Nemoto bool 2731397dc00eSMike Rapoport select SPARSEMEM_STATIC if !SGI_IP27 273231473747SAtsushi Nemoto 2733d8cb4e11SRalf Baechleconfig NUMA 2734d8cb4e11SRalf Baechle bool "NUMA Support" 2735d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2736d8cb4e11SRalf Baechle help 2737d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2738d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2739d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2740172a37e9SRandy Dunlap leave it disabled; on single node systems leave this option 2741d8cb4e11SRalf Baechle disabled. 2742d8cb4e11SRalf Baechle 2743d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2744d8cb4e11SRalf Baechle bool 2745d8cb4e11SRalf Baechle 2746f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA 2747f3c560a6SThomas Bogendoerfer def_bool y 2748f3c560a6SThomas Bogendoerfer depends on NUMA 2749f3c560a6SThomas Bogendoerfer 2750f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK 2751f3c560a6SThomas Bogendoerfer def_bool y 2752f3c560a6SThomas Bogendoerfer depends on NUMA 2753f3c560a6SThomas Bogendoerfer 27548c530ea3SMatt Redfearnconfig RELOCATABLE 27558c530ea3SMatt Redfearn bool "Relocatable kernel" 2756ab7c01fdSSerge Semin depends on SYS_SUPPORTS_RELOCATABLE 2757ab7c01fdSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \ 2758ab7c01fdSSerge Semin CPU_MIPS32_R5 || CPU_MIPS64_R5 || \ 2759ab7c01fdSSerge Semin CPU_MIPS32_R6 || CPU_MIPS64_R6 || \ 2760281e3aeaSSerge Semin CPU_P5600 || CAVIUM_OCTEON_SOC 27618c530ea3SMatt Redfearn help 27628c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 27638c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 27648c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 27658c530ea3SMatt Redfearn but are discarded at runtime 27668c530ea3SMatt Redfearn 2767069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2768069fd766SMatt Redfearn hex "Relocation table size" 2769069fd766SMatt Redfearn depends on RELOCATABLE 2770069fd766SMatt Redfearn range 0x0 0x01000000 2771069fd766SMatt Redfearn default "0x00100000" 2772a7f7f624SMasahiro Yamada help 2773069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2774069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2775069fd766SMatt Redfearn 2776069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2777069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2778069fd766SMatt Redfearn 2779069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2780069fd766SMatt Redfearn 2781069fd766SMatt Redfearn If unsure, leave at the default value. 2782069fd766SMatt Redfearn 2783405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2784405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2785405bc8fdSMatt Redfearn depends on RELOCATABLE 2786a7f7f624SMasahiro Yamada help 2787405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2788405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2789405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2790405bc8fdSMatt Redfearn of kernel internals. 2791405bc8fdSMatt Redfearn 2792405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2793405bc8fdSMatt Redfearn 2794405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2795405bc8fdSMatt Redfearn 2796405bc8fdSMatt Redfearn If unsure, say N. 2797405bc8fdSMatt Redfearn 2798405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2799405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2800405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2801405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2802405bc8fdSMatt Redfearn range 0x0 0x08000000 2803405bc8fdSMatt Redfearn default "0x01000000" 2804a7f7f624SMasahiro Yamada help 2805405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2806405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2807405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2808405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2809405bc8fdSMatt Redfearn 2810405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2811405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2812405bc8fdSMatt Redfearn 2813c80d79d7SYasunori Gotoconfig NODES_SHIFT 2814c80d79d7SYasunori Goto int 2815c80d79d7SYasunori Goto default "6" 2816c80d79d7SYasunori Goto depends on NEED_MULTIPLE_NODES 2817c80d79d7SYasunori Goto 281814f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 281914f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 2820268a2d60SJiaxun Yang depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64) 282114f70012SDeng-Cheng Zhu default y 282214f70012SDeng-Cheng Zhu help 282314f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 282414f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 282514f70012SDeng-Cheng Zhu 2826be8fa1cbSTiezhu Yangconfig DMI 2827be8fa1cbSTiezhu Yang bool "Enable DMI scanning" 2828be8fa1cbSTiezhu Yang depends on MACH_LOONGSON64 2829be8fa1cbSTiezhu Yang select DMI_SCAN_MACHINE_NON_EFI_FALLBACK 2830be8fa1cbSTiezhu Yang default y 2831be8fa1cbSTiezhu Yang help 2832be8fa1cbSTiezhu Yang Enabled scanning of DMI to identify machine quirks. Say Y 2833be8fa1cbSTiezhu Yang here unless you have verified that your setup is not 2834be8fa1cbSTiezhu Yang affected by entries in the DMI blacklist. Required by PNP 2835be8fa1cbSTiezhu Yang BIOS code. 2836be8fa1cbSTiezhu Yang 28371da177e4SLinus Torvaldsconfig SMP 28381da177e4SLinus Torvalds bool "Multi-Processing support" 2839e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2840e73ea273SRalf Baechle help 28411da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 28424a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 28434a474157SRobert Graffham than one CPU, say Y. 28441da177e4SLinus Torvalds 28454a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 28461da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 28471da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 28484a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 28491da177e4SLinus Torvalds will run faster if you say N here. 28501da177e4SLinus Torvalds 28511da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 28521da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 28531da177e4SLinus Torvalds 285403502faaSAdrian Bunk See also the SMP-HOWTO available at 2855ef054ad3SAlexander A. Klimov <https://www.tldp.org/docs.html#howto>. 28561da177e4SLinus Torvalds 28571da177e4SLinus Torvalds If you don't know what to do here, say N. 28581da177e4SLinus Torvalds 28597840d618SMatt Redfearnconfig HOTPLUG_CPU 28607840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 28617840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 28627840d618SMatt Redfearn help 28637840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 28647840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 28657840d618SMatt Redfearn (Note: power management support will enable this option 28667840d618SMatt Redfearn automatically on SMP systems. ) 28677840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 28687840d618SMatt Redfearn 286987353d8aSRalf Baechleconfig SMP_UP 287087353d8aSRalf Baechle bool 287187353d8aSRalf Baechle 28724a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 28734a16ff4cSRalf Baechle bool 28744a16ff4cSRalf Baechle 28750ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 28760ee958e1SPaul Burton bool 28770ee958e1SPaul Burton 2878e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2879e73ea273SRalf Baechle bool 2880e73ea273SRalf Baechle 2881130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2882130e2fb7SRalf Baechle bool 2883130e2fb7SRalf Baechle 2884130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2885130e2fb7SRalf Baechle bool 2886130e2fb7SRalf Baechle 2887130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2888130e2fb7SRalf Baechle bool 2889130e2fb7SRalf Baechle 2890130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2891130e2fb7SRalf Baechle bool 2892130e2fb7SRalf Baechle 2893130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2894130e2fb7SRalf Baechle bool 2895130e2fb7SRalf Baechle 28961da177e4SLinus Torvaldsconfig NR_CPUS 2897a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2898a91796a9SJayachandran C range 2 256 28991da177e4SLinus Torvalds depends on SMP 2900130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2901130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2902130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2903130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2904130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 29051da177e4SLinus Torvalds help 29061da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 29071da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 29081da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 290972ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 291072ede9b1SAtsushi Nemoto and 2 for all others. 29111da177e4SLinus Torvalds 29121da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 291372ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 291472ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 291572ede9b1SAtsushi Nemoto power of two. 29161da177e4SLinus Torvalds 2917399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2918399aaa25SAl Cooper bool 2919399aaa25SAl Cooper 29207820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 29217820b84bSDavid Daney bool 29227820b84bSDavid Daney 29237820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 29247820b84bSDavid Daney int 29257820b84bSDavid Daney depends on SMP 29267820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 29277820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 29287820b84bSDavid Daney 29291723b4a3SAtsushi Nemoto# 29301723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 29311723b4a3SAtsushi Nemoto# 29321723b4a3SAtsushi Nemoto 29331723b4a3SAtsushi Nemotochoice 29341723b4a3SAtsushi Nemoto prompt "Timer frequency" 29351723b4a3SAtsushi Nemoto default HZ_250 29361723b4a3SAtsushi Nemoto help 29371723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 29381723b4a3SAtsushi Nemoto 293967596573SPaul Burton config HZ_24 294067596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 294167596573SPaul Burton 29421723b4a3SAtsushi Nemoto config HZ_48 29430f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 29441723b4a3SAtsushi Nemoto 29451723b4a3SAtsushi Nemoto config HZ_100 29461723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 29471723b4a3SAtsushi Nemoto 29481723b4a3SAtsushi Nemoto config HZ_128 29491723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 29501723b4a3SAtsushi Nemoto 29511723b4a3SAtsushi Nemoto config HZ_250 29521723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 29531723b4a3SAtsushi Nemoto 29541723b4a3SAtsushi Nemoto config HZ_256 29551723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 29561723b4a3SAtsushi Nemoto 29571723b4a3SAtsushi Nemoto config HZ_1000 29581723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 29591723b4a3SAtsushi Nemoto 29601723b4a3SAtsushi Nemoto config HZ_1024 29611723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 29621723b4a3SAtsushi Nemoto 29631723b4a3SAtsushi Nemotoendchoice 29641723b4a3SAtsushi Nemoto 296567596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 296667596573SPaul Burton bool 296767596573SPaul Burton 29681723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 29691723b4a3SAtsushi Nemoto bool 29701723b4a3SAtsushi Nemoto 29711723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 29721723b4a3SAtsushi Nemoto bool 29731723b4a3SAtsushi Nemoto 29741723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 29751723b4a3SAtsushi Nemoto bool 29761723b4a3SAtsushi Nemoto 29771723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 29781723b4a3SAtsushi Nemoto bool 29791723b4a3SAtsushi Nemoto 29801723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 29811723b4a3SAtsushi Nemoto bool 29821723b4a3SAtsushi Nemoto 29831723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 29841723b4a3SAtsushi Nemoto bool 29851723b4a3SAtsushi Nemoto 29861723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 29871723b4a3SAtsushi Nemoto bool 29881723b4a3SAtsushi Nemoto 29891723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 29901723b4a3SAtsushi Nemoto bool 299167596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 299267596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 299367596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 299467596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 299567596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 299667596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 299767596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 29981723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 29991723b4a3SAtsushi Nemoto 30001723b4a3SAtsushi Nemotoconfig HZ 30011723b4a3SAtsushi Nemoto int 300267596573SPaul Burton default 24 if HZ_24 30031723b4a3SAtsushi Nemoto default 48 if HZ_48 30041723b4a3SAtsushi Nemoto default 100 if HZ_100 30051723b4a3SAtsushi Nemoto default 128 if HZ_128 30061723b4a3SAtsushi Nemoto default 250 if HZ_250 30071723b4a3SAtsushi Nemoto default 256 if HZ_256 30081723b4a3SAtsushi Nemoto default 1000 if HZ_1000 30091723b4a3SAtsushi Nemoto default 1024 if HZ_1024 30101723b4a3SAtsushi Nemoto 301196685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 301296685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 301396685b17SDeng-Cheng Zhu 3014ea6e942bSAtsushi Nemotoconfig KEXEC 30157d60717eSKees Cook bool "Kexec system call" 30162965faa5SDave Young select KEXEC_CORE 3017ea6e942bSAtsushi Nemoto help 3018ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 3019ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 30203dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 3021ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 3022ea6e942bSAtsushi Nemoto 302301dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 3024ea6e942bSAtsushi Nemoto 3025ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 3026ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 3027bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 3028bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 3029bf220695SGeert Uytterhoeven made. 3030ea6e942bSAtsushi Nemoto 30317aa1c8f4SRalf Baechleconfig CRASH_DUMP 30327aa1c8f4SRalf Baechle bool "Kernel crash dumps" 30337aa1c8f4SRalf Baechle help 30347aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 30357aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 30367aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 30377aa1c8f4SRalf Baechle a specially reserved region and then later executed after 30387aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 30397aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 30407aa1c8f4SRalf Baechle PHYSICAL_START. 30417aa1c8f4SRalf Baechle 30427aa1c8f4SRalf Baechleconfig PHYSICAL_START 30437aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 30448bda3e26SMaciej W. Rozycki default "0xffffffff84000000" 30457aa1c8f4SRalf Baechle depends on CRASH_DUMP 30467aa1c8f4SRalf Baechle help 30477aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 30487aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 30497aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 30507aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 30517aa1c8f4SRalf Baechle passed to the panic-ed kernel). 30527aa1c8f4SRalf Baechle 3053ea6e942bSAtsushi Nemotoconfig SECCOMP 3054ea6e942bSAtsushi Nemoto bool "Enable seccomp to safely compute untrusted bytecode" 3055293c5bd1SRalf Baechle depends on PROC_FS 3056ea6e942bSAtsushi Nemoto default y 3057ea6e942bSAtsushi Nemoto help 3058ea6e942bSAtsushi Nemoto This kernel feature is useful for number crunching applications 3059ea6e942bSAtsushi Nemoto that may need to compute untrusted bytecode during their 3060ea6e942bSAtsushi Nemoto execution. By using pipes or other transports made available to 3061ea6e942bSAtsushi Nemoto the process as file descriptors supporting the read/write 3062ea6e942bSAtsushi Nemoto syscalls, it's possible to isolate those applications in 3063ea6e942bSAtsushi Nemoto their own address space using seccomp. Once seccomp is 3064ea6e942bSAtsushi Nemoto enabled via /proc/<pid>/seccomp, it cannot be disabled 3065ea6e942bSAtsushi Nemoto and the task is only allowed to execute a few safe syscalls 3066ea6e942bSAtsushi Nemoto defined by each seccomp mode. 3067ea6e942bSAtsushi Nemoto 3068ea6e942bSAtsushi Nemoto If unsure, say Y. Only embedded should say N here. 3069ea6e942bSAtsushi Nemoto 3070597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 3071b7f1e273SPaul Burton bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6 3072597ce172SPaul Burton depends on 32BIT || MIPS32_O32 3073597ce172SPaul Burton help 3074597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 3075597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 3076597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 3077597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 3078597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 3079597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 3080597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 3081597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 3082597ce172SPaul Burton saying N here. 3083597ce172SPaul Burton 308406e2e882SPaul Burton Although binutils currently supports use of this flag the details 308506e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 308606e2e882SPaul Burton worked on. In order to avoid userland becoming dependant upon current 308706e2e882SPaul Burton behaviour before the details have been finalised, this option should 308806e2e882SPaul Burton be considered experimental and only enabled by those working upon 308906e2e882SPaul Burton said details. 309006e2e882SPaul Burton 309106e2e882SPaul Burton If unsure, say N. 3092597ce172SPaul Burton 3093f2ffa5abSDezhong Diaoconfig USE_OF 30940b3e06fdSJonas Gorski bool 3095f2ffa5abSDezhong Diao select OF 3096e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 3097abd2363fSGrant Likely select IRQ_DOMAIN 3098f2ffa5abSDezhong Diao 30992fe8ea39SDengcheng Zhuconfig UHI_BOOT 31002fe8ea39SDengcheng Zhu bool 31012fe8ea39SDengcheng Zhu 31027fafb068SAndrew Brestickerconfig BUILTIN_DTB 31037fafb068SAndrew Bresticker bool 31047fafb068SAndrew Bresticker 31051da8f179SJonas Gorskichoice 31065b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 31071da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 31081da8f179SJonas Gorski 31091da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 31101da8f179SJonas Gorski bool "None" 31111da8f179SJonas Gorski help 31121da8f179SJonas Gorski Do not enable appended dtb support. 31131da8f179SJonas Gorski 311487db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 311587db537dSAaro Koskinen bool "vmlinux" 311687db537dSAaro Koskinen help 311787db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 311887db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 311987db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 312087db537dSAaro Koskinen objcopy: 312187db537dSAaro Koskinen 312287db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 312387db537dSAaro Koskinen 312487db537dSAaro Koskinen This is meant as a backward compatiblity convenience for those 312587db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 312687db537dSAaro Koskinen the documented boot protocol using a device tree. 312787db537dSAaro Koskinen 31281da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 3129b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 31301da8f179SJonas Gorski help 31311da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 3132b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 31331da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 31341da8f179SJonas Gorski 31351da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 31361da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 31371da8f179SJonas Gorski the documented boot protocol using a device tree. 31381da8f179SJonas Gorski 31391da8f179SJonas Gorski Beware that there is very little in terms of protection against 31401da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 31411da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 31421da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 31431da8f179SJonas Gorski if you don't intend to always append a DTB. 31441da8f179SJonas Gorskiendchoice 31451da8f179SJonas Gorski 31462024972eSJonas Gorskichoice 31472024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 31482bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 314987fcfa7bSJiaxun Yang !MACH_LOONGSON64 && !MIPS_MALTA && \ 31502bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 31512024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 31522024972eSJonas Gorski 31532024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 31542024972eSJonas Gorski depends on USE_OF 31552024972eSJonas Gorski bool "Dtb kernel arguments if available" 31562024972eSJonas Gorski 31572024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 31582024972eSJonas Gorski depends on USE_OF 31592024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 31602024972eSJonas Gorski 31612024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 31622024972eSJonas Gorski bool "Bootloader kernel arguments if available" 3163ed47e153SRabin Vincent 3164ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 3165ed47e153SRabin Vincent depends on CMDLINE_BOOL 3166ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 31672024972eSJonas Gorskiendchoice 31682024972eSJonas Gorski 31695e83d430SRalf Baechleendmenu 31705e83d430SRalf Baechle 31711df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 31721df0f0ffSAtsushi Nemoto bool 31731df0f0ffSAtsushi Nemoto default y 31741df0f0ffSAtsushi Nemoto 31751df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 31761df0f0ffSAtsushi Nemoto bool 31771df0f0ffSAtsushi Nemoto default y 31781df0f0ffSAtsushi Nemoto 3179a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 3180a728ab52SKirill A. Shutemov int 31813377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 3182a728ab52SKirill A. Shutemov default 3 if 64BIT && !PAGE_SIZE_64KB 3183a728ab52SKirill A. Shutemov default 2 3184a728ab52SKirill A. Shutemov 31856c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET 31866c359eb1SPaul Burton bool 31876c359eb1SPaul Burton 31881da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 31891da177e4SLinus Torvalds 3190c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 31912eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 3192c5611df9SPaul Burton bool 3193c5611df9SPaul Burton 3194c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3195c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3196c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 31972eac9c2dSChristoph Hellwig select PCI_DOMAINS if PCI 31981da177e4SLinus Torvalds 31991da177e4SLinus Torvalds# 32001da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 32011da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 32021da177e4SLinus Torvalds# users to choose the right thing ... 32031da177e4SLinus Torvalds# 32041da177e4SLinus Torvaldsconfig ISA 32051da177e4SLinus Torvalds bool 32061da177e4SLinus Torvalds 32071da177e4SLinus Torvaldsconfig TC 32081da177e4SLinus Torvalds bool "TURBOchannel support" 32091da177e4SLinus Torvalds depends on MACH_DECSTATION 32101da177e4SLinus Torvalds help 321150a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 321250a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 321350a23e6eSJustin P. Mattock at: 321450a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 321550a23e6eSJustin P. Mattock and: 321650a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 321750a23e6eSJustin P. Mattock Linux driver support status is documented at: 321850a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 32191da177e4SLinus Torvalds 32201da177e4SLinus Torvaldsconfig MMU 32211da177e4SLinus Torvalds bool 32221da177e4SLinus Torvalds default y 32231da177e4SLinus Torvalds 3224109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3225109c32ffSMatt Redfearn default 12 if 64BIT 3226109c32ffSMatt Redfearn default 8 3227109c32ffSMatt Redfearn 3228109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3229109c32ffSMatt Redfearn default 18 if 64BIT 3230109c32ffSMatt Redfearn default 15 3231109c32ffSMatt Redfearn 3232109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3233109c32ffSMatt Redfearn default 8 3234109c32ffSMatt Redfearn 3235109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3236109c32ffSMatt Redfearn default 15 3237109c32ffSMatt Redfearn 3238d865bea4SRalf Baechleconfig I8253 3239d865bea4SRalf Baechle bool 3240798778b8SRussell King select CLKSRC_I8253 32412d02612fSThomas Gleixner select CLKEVT_I8253 32429726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 3243d865bea4SRalf Baechle 3244e05eb3f8SRalf Baechleconfig ZONE_DMA 3245e05eb3f8SRalf Baechle bool 3246e05eb3f8SRalf Baechle 3247cce335aeSRalf Baechleconfig ZONE_DMA32 3248cce335aeSRalf Baechle bool 3249cce335aeSRalf Baechle 32501da177e4SLinus Torvaldsendmenu 32511da177e4SLinus Torvalds 32521da177e4SLinus Torvaldsconfig TRAD_SIGNALS 32531da177e4SLinus Torvalds bool 32541da177e4SLinus Torvalds 32551da177e4SLinus Torvaldsconfig MIPS32_COMPAT 325678aaf956SRalf Baechle bool 32571da177e4SLinus Torvalds 32581da177e4SLinus Torvaldsconfig COMPAT 32591da177e4SLinus Torvalds bool 32601da177e4SLinus Torvalds 326105e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT 326205e43966SAtsushi Nemoto bool 326305e43966SAtsushi Nemoto 32641da177e4SLinus Torvaldsconfig MIPS32_O32 32651da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 326678aaf956SRalf Baechle depends on 64BIT 326778aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 326878aaf956SRalf Baechle select COMPAT 326978aaf956SRalf Baechle select MIPS32_COMPAT 327078aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 32711da177e4SLinus Torvalds help 32721da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 32731da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 32741da177e4SLinus Torvalds existing binaries are in this format. 32751da177e4SLinus Torvalds 32761da177e4SLinus Torvalds If unsure, say Y. 32771da177e4SLinus Torvalds 32781da177e4SLinus Torvaldsconfig MIPS32_N32 32791da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3280c22eacfeSRalf Baechle depends on 64BIT 32815a9372f7SArnd Bergmann select ARCH_WANT_COMPAT_IPC_PARSE_VERSION 328278aaf956SRalf Baechle select COMPAT 328378aaf956SRalf Baechle select MIPS32_COMPAT 328478aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 32851da177e4SLinus Torvalds help 32861da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 32871da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 32881da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 32891da177e4SLinus Torvalds cases. 32901da177e4SLinus Torvalds 32911da177e4SLinus Torvalds If unsure, say N. 32921da177e4SLinus Torvalds 32931da177e4SLinus Torvaldsconfig BINFMT_ELF32 32941da177e4SLinus Torvalds bool 32951da177e4SLinus Torvalds default y if MIPS32_O32 || MIPS32_N32 3296f43edca7SRalf Baechle select ELFCORE 32971da177e4SLinus Torvalds 32982116245eSRalf Baechlemenu "Power management options" 3299952fa954SRodolfo Giometti 3300363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3301363c55caSWu Zhangjin def_bool y 33023f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3303363c55caSWu Zhangjin 3304f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3305f4cb5700SJohannes Berg def_bool y 33063f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3307f4cb5700SJohannes Berg 33082116245eSRalf Baechlesource "kernel/power/Kconfig" 3309952fa954SRodolfo Giometti 33101da177e4SLinus Torvaldsendmenu 33111da177e4SLinus Torvalds 33127a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 33137a998935SViresh Kumar bool 33147a998935SViresh Kumar 33157a998935SViresh Kumarmenu "CPU Power Management" 3316c095ebafSPaul Burton 3317c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 33187a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 33197a998935SViresh Kumarendif 33209726b43aSWu Zhangjin 3321c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3322c095ebafSPaul Burton 3323c095ebafSPaul Burtonendmenu 3324c095ebafSPaul Burton 332598cdee0eSRalf Baechlesource "drivers/firmware/Kconfig" 332698cdee0eSRalf Baechle 33272235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3328e91946d6SNathan Chancellor 3329e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig" 3330