xref: /linux/arch/mips/Kconfig (revision 1f0400d0e2c410b04f246aefb2e9b5155eb4b0bf)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
5942fa985SYury Norov	select ARCH_32BIT_OFF_T if !64BIT
6ea6a3737SPaul Burton	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
734c01e41SAlexander Lobakin	select ARCH_HAS_FORTIFY_SOURCE
834c01e41SAlexander Lobakin	select ARCH_HAS_KCOV
934c01e41SAlexander Lobakin	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
1012597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
111e35918aSHassan Naveed	select ARCH_HAS_UBSAN_SANITIZE_ALL
1212597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
131ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1412597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1525da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
160b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
179035bd29SAlexandre Ghiti	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
1812597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
1910916706SShile Zhang	select BUILDTIME_TABLE_SORT
2012597988SMatt Redfearn	select CLONE_BACKWARDS
2157eeacedSPaul Burton	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
2212597988SMatt Redfearn	select CPU_PM if CPU_IDLE
2312597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2412597988SMatt Redfearn	select GENERIC_CLOCKEVENTS
2512597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2612597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
2724640f23SVincenzo Frascino	select GENERIC_GETTIMEOFDAY
28b962aeb0SPaul Burton	select GENERIC_IOMAP
2912597988SMatt Redfearn	select GENERIC_IRQ_PROBE
3012597988SMatt Redfearn	select GENERIC_IRQ_SHOW
316630a8e5SChristoph Hellwig	select GENERIC_ISA_DMA if EISA
32740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
33740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
34740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
35740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
36740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
3712597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
3812597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
3912597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
40446f062bSChristoph Hellwig	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
4112597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
42906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
4312597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
4488547001SJason Wessel	select HAVE_ARCH_KGDB
45109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
46109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
47490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
48c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
4945e03e62SDaniel Silsby	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
502ff2b7ecSMasahiro Yamada	select HAVE_ASM_MODVERSIONS
5136366e36SPaul Burton	select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
5212597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
53490f561bSFrederic Weisbecker	select HAVE_TIF_NOHZ
5464575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
5512597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
5612597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
5712597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
5812597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
5934c01e41SAlexander Lobakin	select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
6012597988SMatt Redfearn	select HAVE_EXIT_THREAD
6167a929e0SChristoph Hellwig	select HAVE_FAST_GUP
6212597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
6329c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
6412597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
6534c01e41SAlexander Lobakin	select HAVE_GCC_PLUGINS
6634c01e41SAlexander Lobakin	select HAVE_GENERIC_VDSO
6712597988SMatt Redfearn	select HAVE_IDE
68b3a428b4SHassan Naveed	select HAVE_IOREMAP_PROT
6912597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
7012597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
71c1bf207dSDavid Daney	select HAVE_KPROBES
72c1bf207dSDavid Daney	select HAVE_KRETPROBES
73c0436b50SPaul Burton	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
74786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
7542a0bb3fSPetr Mladek	select HAVE_NMI
7612597988SMatt Redfearn	select HAVE_OPROFILE
7712597988SMatt Redfearn	select HAVE_PERF_EVENTS
7808bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
799ea141adSPaul Burton	select HAVE_RSEQ
8016c0f03fSHassan Naveed	select HAVE_SPARSE_SYSCALL_NR
81d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
8212597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
83a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
8412597988SMatt Redfearn	select IRQ_FORCED_THREADING
856630a8e5SChristoph Hellwig	select ISA if EISA
8612597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
8734c01e41SAlexander Lobakin	select MODULES_USE_ELF_RELA if MODULES && 64BIT
8812597988SMatt Redfearn	select PERF_USE_VMALLOC
8905a0a344SArnd Bergmann	select RTC_LIB
9012597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
9112597988SMatt Redfearn	select VIRT_TO_BUS
921da177e4SLinus Torvalds
93d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR
94d3991572SChristoph Hellwig	bool
95d3991572SChristoph Hellwig
96c434b9f8SPaul Cercueilconfig MIPS_GENERIC
97c434b9f8SPaul Cercueil	bool
98c434b9f8SPaul Cercueil
99f0f4a753SPaul Cercueilconfig MACH_INGENIC
100f0f4a753SPaul Cercueil	bool
101f0f4a753SPaul Cercueil	select SYS_SUPPORTS_32BIT_KERNEL
102f0f4a753SPaul Cercueil	select SYS_SUPPORTS_LITTLE_ENDIAN
103f0f4a753SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
104f0f4a753SPaul Cercueil	select DMA_NONCOHERENT
105f0f4a753SPaul Cercueil	select IRQ_MIPS_CPU
106f0f4a753SPaul Cercueil	select PINCTRL
107f0f4a753SPaul Cercueil	select GPIOLIB
108f0f4a753SPaul Cercueil	select COMMON_CLK
109f0f4a753SPaul Cercueil	select GENERIC_IRQ_CHIP
110f0f4a753SPaul Cercueil	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
111f0f4a753SPaul Cercueil	select USE_OF
112f0f4a753SPaul Cercueil	select CPU_SUPPORTS_CPUFREQ
113f0f4a753SPaul Cercueil	select MIPS_EXTERNAL_TIMER
114f0f4a753SPaul Cercueil
1151da177e4SLinus Torvaldsmenu "Machine selection"
1161da177e4SLinus Torvalds
1175e83d430SRalf Baechlechoice
1185e83d430SRalf Baechle	prompt "System type"
119c434b9f8SPaul Cercueil	default MIPS_GENERIC_KERNEL
1201da177e4SLinus Torvalds
121c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL
122eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
123c434b9f8SPaul Cercueil	select MIPS_GENERIC
124eed0eabdSPaul Burton	select BOOT_RAW
125eed0eabdSPaul Burton	select BUILTIN_DTB
126eed0eabdSPaul Burton	select CEVT_R4K
127eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
128eed0eabdSPaul Burton	select COMMON_CLK
129eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
13034c01e41SAlexander Lobakin	select CPU_MIPSR2_IRQ_VI
131eed0eabdSPaul Burton	select CSRC_R4K
132eed0eabdSPaul Burton	select DMA_PERDEV_COHERENT
133eb01d42aSChristoph Hellwig	select HAVE_PCI
134eed0eabdSPaul Burton	select IRQ_MIPS_CPU
1350211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
136eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
137eed0eabdSPaul Burton	select MIPS_GIC
138eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
139eed0eabdSPaul Burton	select NO_EXCEPT_FILL
140eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
141eed0eabdSPaul Burton	select SMP_UP if SMP
142a3078e59SMatt Redfearn	select SWAP_IO_SPACE
143eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
144eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
145eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
146eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
147eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
148eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
149eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
150eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
151eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
152eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
153eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
154eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
155eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
15634c01e41SAlexander Lobakin	select SYS_SUPPORTS_MIPS_CPS
157eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
158eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
159eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
160c3e2ee65SPaul Cercueil	select SYS_SUPPORTS_ZBOOT
16134c01e41SAlexander Lobakin	select UHI_BOOT
1622e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1632e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1642e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1652e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1662e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1672e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
168eed0eabdSPaul Burton	select USE_OF
169eed0eabdSPaul Burton	help
170eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
171eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
172eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
173eed0eabdSPaul Burton	  Interface) specification.
174eed0eabdSPaul Burton
17542a4f17dSManuel Laussconfig MIPS_ALCHEMY
176c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
177d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
178f772cdb2SRalf Baechle	select CEVT_R4K
179d7ea335cSSteven J. Hill	select CSRC_R4K
18067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
18188e9a93cSManuel Lauss	select DMA_MAYBE_COHERENT	# Au1000,1500,1100 aren't, rest is
182d3991572SChristoph Hellwig	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
18342a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
18442a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
18542a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
186d30a2b47SLinus Walleij	select GPIOLIB
1871b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
18847440229SManuel Lauss	select COMMON_CLK
1891da177e4SLinus Torvalds
1907ca5dc14SFlorian Fainelliconfig AR7
1917ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1927ca5dc14SFlorian Fainelli	select BOOT_ELF32
1937ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
1947ca5dc14SFlorian Fainelli	select CEVT_R4K
1957ca5dc14SFlorian Fainelli	select CSRC_R4K
19667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1977ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
1987ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
1997ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
2007ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
2017ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
2027ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
203377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2041b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
205d30a2b47SLinus Walleij	select GPIOLIB
2067ca5dc14SFlorian Fainelli	select VLYNQ
207bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
2087ca5dc14SFlorian Fainelli	help
2097ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
2107ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
2117ca5dc14SFlorian Fainelli
21243cc739fSSergey Ryazanovconfig ATH25
21343cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
21443cc739fSSergey Ryazanov	select CEVT_R4K
21543cc739fSSergey Ryazanov	select CSRC_R4K
21643cc739fSSergey Ryazanov	select DMA_NONCOHERENT
21767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2181753e74eSSergey Ryazanov	select IRQ_DOMAIN
21943cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
22043cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
22143cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
2228aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
22343cc739fSSergey Ryazanov	help
22443cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
22543cc739fSSergey Ryazanov
226d4a67d9dSGabor Juhosconfig ATH79
227d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
228ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
229d4a67d9dSGabor Juhos	select BOOT_RAW
230d4a67d9dSGabor Juhos	select CEVT_R4K
231d4a67d9dSGabor Juhos	select CSRC_R4K
232d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
233d30a2b47SLinus Walleij	select GPIOLIB
234a08227a2SJohn Crispin	select PINCTRL
235411520afSAlban Bedel	select COMMON_CLK
23667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
237d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
238d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
239d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
240d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
241377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
242b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
24303c8c407SAlban Bedel	select USE_OF
24453d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
245d4a67d9dSGabor Juhos	help
246d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
247d4a67d9dSGabor Juhos
2485f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2495f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
250d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
251d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
252d666cd02SKevin Cernekee	select BOOT_RAW
253d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
254d666cd02SKevin Cernekee	select USE_OF
255d666cd02SKevin Cernekee	select CEVT_R4K
256d666cd02SKevin Cernekee	select CSRC_R4K
257d666cd02SKevin Cernekee	select SYNC_R4K
258d666cd02SKevin Cernekee	select COMMON_CLK
259c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
26060b858f2SKevin Cernekee	select BCM7038_L1_IRQ
26160b858f2SKevin Cernekee	select BCM7120_L2_IRQ
26260b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
26367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
26460b858f2SKevin Cernekee	select DMA_NONCOHERENT
265d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
26660b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
267d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
268d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
26960b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
27060b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
27160b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
272d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
273d666cd02SKevin Cernekee	select SWAP_IO_SPACE
27460b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
27560b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
27660b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
27760b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2784dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
279d666cd02SKevin Cernekee	help
2805f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2815f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2825f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2835f2d4459SKevin Cernekee	  must be set appropriately for your board.
284d666cd02SKevin Cernekee
2851c0c13ebSAurelien Jarnoconfig BCM47XX
286c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
287fe08f8c2SHauke Mehrtens	select BOOT_RAW
28842f77542SRalf Baechle	select CEVT_R4K
289940f6b48SRalf Baechle	select CSRC_R4K
2901c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
291eb01d42aSChristoph Hellwig	select HAVE_PCI
29267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
293314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
294dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
2951c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
2961c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
297377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2986507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
29925e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
300e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
301c949c0bcSRafał Miłecki	select GPIOLIB
302c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
303f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
3042ab71a02SRafał Miłecki	select BCM47XX_SPROM
305dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
3061c0c13ebSAurelien Jarno	help
3071c0c13ebSAurelien Jarno	  Support for BCM47XX based boards
3081c0c13ebSAurelien Jarno
309e7300d04SMaxime Bizonconfig BCM63XX
310e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
311ae8de61cSFlorian Fainelli	select BOOT_RAW
312e7300d04SMaxime Bizon	select CEVT_R4K
313e7300d04SMaxime Bizon	select CSRC_R4K
314fc264022SJonas Gorski	select SYNC_R4K
315e7300d04SMaxime Bizon	select DMA_NONCOHERENT
31667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
317e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
318e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
319e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
320e7300d04SMaxime Bizon	select SWAP_IO_SPACE
321d30a2b47SLinus Walleij	select GPIOLIB
322af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
323c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
324bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
325e7300d04SMaxime Bizon	help
326e7300d04SMaxime Bizon	  Support for BCM63XX based boards
327e7300d04SMaxime Bizon
3281da177e4SLinus Torvaldsconfig MIPS_COBALT
3293fa986faSMartin Michlmayr	bool "Cobalt Server"
33042f77542SRalf Baechle	select CEVT_R4K
331940f6b48SRalf Baechle	select CSRC_R4K
3321097c6acSYoichi Yuasa	select CEVT_GT641XX
3331da177e4SLinus Torvalds	select DMA_NONCOHERENT
334eb01d42aSChristoph Hellwig	select FORCE_PCI
335d865bea4SRalf Baechle	select I8253
3361da177e4SLinus Torvalds	select I8259
33767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
338d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
339252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3407cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3410a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
342ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3430e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3445e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
345e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3461da177e4SLinus Torvalds
3471da177e4SLinus Torvaldsconfig MACH_DECSTATION
3483fa986faSMartin Michlmayr	bool "DECstations"
3491da177e4SLinus Torvalds	select BOOT_ELF32
3506457d9fcSYoichi Yuasa	select CEVT_DS1287
35181d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3524247417dSYoichi Yuasa	select CSRC_IOASIC
35381d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
35420d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
35520d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
35620d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3571da177e4SLinus Torvalds	select DMA_NONCOHERENT
358ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
35967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3607cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3617cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
362ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3637d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3645e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3651723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3661723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3671723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
368930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3695e83d430SRalf Baechle	help
3701da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3711da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3721da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3731da177e4SLinus Torvalds
3741da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3751da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3761da177e4SLinus Torvalds
3771da177e4SLinus Torvalds		DECstation 5000/50
3781da177e4SLinus Torvalds		DECstation 5000/150
3791da177e4SLinus Torvalds		DECstation 5000/260
3801da177e4SLinus Torvalds		DECsystem 5900/260
3811da177e4SLinus Torvalds
3821da177e4SLinus Torvalds	  otherwise choose R3000.
3831da177e4SLinus Torvalds
3845e83d430SRalf Baechleconfig MACH_JAZZ
3853fa986faSMartin Michlmayr	bool "Jazz family of machines"
38639b2d756SThomas Bogendoerfer	select ARC_MEMORY
38739b2d756SThomas Bogendoerfer	select ARC_PROMLIB
388a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
3897a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
3902f9237d4SChristoph Hellwig	select DMA_OPS
3910e2794b0SRalf Baechle	select FW_ARC
3920e2794b0SRalf Baechle	select FW_ARC32
3935e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
39442f77542SRalf Baechle	select CEVT_R4K
395940f6b48SRalf Baechle	select CSRC_R4K
396e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
3975e83d430SRalf Baechle	select GENERIC_ISA_DMA
3988a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
39967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
400d865bea4SRalf Baechle	select I8253
4015e83d430SRalf Baechle	select I8259
4025e83d430SRalf Baechle	select ISA
4037cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
4045e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
4057d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
4061723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
4071da177e4SLinus Torvalds	help
4085e83d430SRalf Baechle	  This a family of machines based on the MIPS R4030 chipset which was
4095e83d430SRalf Baechle	  used by several vendors to build RISC/os and Windows NT workstations.
410692105b8SMatt LaPlante	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
4115e83d430SRalf Baechle	  Olivetti M700-10 workstations.
4125e83d430SRalf Baechle
413f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC
414de361e8bSPaul Burton	bool "Ingenic SoC based machines"
415f0f4a753SPaul Cercueil	select MIPS_GENERIC
416f0f4a753SPaul Cercueil	select MACH_INGENIC
417f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
4185ebabe59SLars-Peter Clausen
419171bb2f1SJohn Crispinconfig LANTIQ
420171bb2f1SJohn Crispin	bool "Lantiq based platforms"
421171bb2f1SJohn Crispin	select DMA_NONCOHERENT
42267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
423171bb2f1SJohn Crispin	select CEVT_R4K
424171bb2f1SJohn Crispin	select CSRC_R4K
425171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
426171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
427171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
428171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
429377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
430171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
431f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
432171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
433d30a2b47SLinus Walleij	select GPIOLIB
434171bb2f1SJohn Crispin	select SWAP_IO_SPACE
435171bb2f1SJohn Crispin	select BOOT_RAW
436287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
437bbd7ffdbSStephen Boyd	select HAVE_LEGACY_CLK
438a0392222SJohn Crispin	select USE_OF
4393f8c50c9SJohn Crispin	select PINCTRL
4403f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
441c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
442c530781cSJohn Crispin	select RESET_CONTROLLER
443171bb2f1SJohn Crispin
44430ad29bbSHuacai Chenconfig MACH_LOONGSON32
445caed1d1bSHuacai Chen	bool "Loongson 32-bit family of machines"
446c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
447ade299d8SYoichi Yuasa	help
44830ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
44985749d24SWu Zhangjin
45030ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
45130ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
45230ad29bbSHuacai Chen	  Sciences (CAS).
453ade299d8SYoichi Yuasa
45471e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF
45571e2f4ddSJiaxun Yang	bool "Loongson-2E/F family of machines"
456ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
457ca585cf9SKelvin Cheung	help
45871e2f4ddSJiaxun Yang	  This enables the support of early Loongson-2E/F family of machines.
459ca585cf9SKelvin Cheung
46071e2f4ddSJiaxun Yangconfig MACH_LOONGSON64
461caed1d1bSHuacai Chen	bool "Loongson 64-bit family of machines"
4626fbde6b4SJiaxun Yang	select ARCH_SPARSEMEM_ENABLE
4636fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_PARPORT
4646fbde6b4SJiaxun Yang	select ARCH_MIGHT_HAVE_PC_SERIO
4656fbde6b4SJiaxun Yang	select GENERIC_ISA_DMA_SUPPORT_BROKEN
4666fbde6b4SJiaxun Yang	select BOOT_ELF32
4676fbde6b4SJiaxun Yang	select BOARD_SCACHE
4686fbde6b4SJiaxun Yang	select CSRC_R4K
4696fbde6b4SJiaxun Yang	select CEVT_R4K
4706fbde6b4SJiaxun Yang	select CPU_HAS_WB
4716fbde6b4SJiaxun Yang	select FORCE_PCI
4726fbde6b4SJiaxun Yang	select ISA
4736fbde6b4SJiaxun Yang	select I8259
4746fbde6b4SJiaxun Yang	select IRQ_MIPS_CPU
4757d6d2837SJiaxun Yang	select NO_EXCEPT_FILL
4765125bfeeSTiezhu Yang	select NR_CPUS_DEFAULT_64
4776fbde6b4SJiaxun Yang	select USE_GENERIC_EARLY_PRINTK_8250
4786423e59aSJiaxun Yang	select PCI_DRIVERS_GENERIC
4796fbde6b4SJiaxun Yang	select SYS_HAS_CPU_LOONGSON64
4806fbde6b4SJiaxun Yang	select SYS_HAS_EARLY_PRINTK
4816fbde6b4SJiaxun Yang	select SYS_SUPPORTS_SMP
4826fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HOTPLUG_CPU
4836fbde6b4SJiaxun Yang	select SYS_SUPPORTS_NUMA
4846fbde6b4SJiaxun Yang	select SYS_SUPPORTS_64BIT_KERNEL
4856fbde6b4SJiaxun Yang	select SYS_SUPPORTS_HIGHMEM
4866fbde6b4SJiaxun Yang	select SYS_SUPPORTS_LITTLE_ENDIAN
48771e2f4ddSJiaxun Yang	select SYS_SUPPORTS_ZBOOT
4886fbde6b4SJiaxun Yang	select ZONE_DMA32
4896fbde6b4SJiaxun Yang	select NUMA
4901062fc45STiezhu Yang	select SMP
49187fcfa7bSJiaxun Yang	select COMMON_CLK
49287fcfa7bSJiaxun Yang	select USE_OF
49387fcfa7bSJiaxun Yang	select BUILTIN_DTB
49439c1485cSHuacai Chen	select PCI_HOST_GENERIC
49571e2f4ddSJiaxun Yang	help
496caed1d1bSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
497caed1d1bSHuacai Chen
498caed1d1bSHuacai Chen	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
499caed1d1bSHuacai Chen	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
500caed1d1bSHuacai Chen	  and Loongson-2F which will be removed), developed by the Institute
501caed1d1bSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
502ca585cf9SKelvin Cheung
5036a438309SAndrew Brestickerconfig MACH_PISTACHIO
5046a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
5056a438309SAndrew Bresticker	select BOOT_ELF32
5066a438309SAndrew Bresticker	select BOOT_RAW
5076a438309SAndrew Bresticker	select CEVT_R4K
5086a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
5096a438309SAndrew Bresticker	select COMMON_CLK
5106a438309SAndrew Bresticker	select CSRC_R4K
511645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
512d30a2b47SLinus Walleij	select GPIOLIB
51367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5146a438309SAndrew Bresticker	select MFD_SYSCON
5156a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
5166a438309SAndrew Bresticker	select MIPS_GIC
5176a438309SAndrew Bresticker	select PINCTRL
5186a438309SAndrew Bresticker	select REGULATOR
5196a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
5206a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
5216a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
5226a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
5236a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
52441cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
5256a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
526018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
527018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
5286a438309SAndrew Bresticker	select USE_OF
5296a438309SAndrew Bresticker	help
5306a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
5316a438309SAndrew Bresticker
5321da177e4SLinus Torvaldsconfig MIPS_MALTA
5333fa986faSMartin Michlmayr	bool "MIPS Malta board"
53461ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
535a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
5367a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
5371da177e4SLinus Torvalds	select BOOT_ELF32
538fa71c960SRalf Baechle	select BOOT_RAW
539e8823d26SPaul Burton	select BUILTIN_DTB
54042f77542SRalf Baechle	select CEVT_R4K
541fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
54242b002abSGuenter Roeck	select COMMON_CLK
54347bf2b03SMaksym Kokhan	select CSRC_R4K
544885014bcSFelix Fietkau	select DMA_MAYBE_COHERENT
5451da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5468a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
547eb01d42aSChristoph Hellwig	select HAVE_PCI
548d865bea4SRalf Baechle	select I8253
5491da177e4SLinus Torvalds	select I8259
55047bf2b03SMaksym Kokhan	select IRQ_MIPS_CPU
5515e83d430SRalf Baechle	select MIPS_BONITO64
5529318c51aSChris Dearman	select MIPS_CPU_SCACHE
55347bf2b03SMaksym Kokhan	select MIPS_GIC
554a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
5555e83d430SRalf Baechle	select MIPS_MSC
55647bf2b03SMaksym Kokhan	select PCI_GT64XXX_PCI0
557ecafe3e9SPaul Burton	select SMP_UP if SMP
5581da177e4SLinus Torvalds	select SWAP_IO_SPACE
5597cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5607cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
561bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
562c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
563575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5647cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5655d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
566575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5677cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5687cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
569ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
570ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5715e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
572c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5735e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
574424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
57547bf2b03SMaksym Kokhan	select SYS_SUPPORTS_MIPS16
5760365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
577e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
578f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
57947bf2b03SMaksym Kokhan	select SYS_SUPPORTS_RELOCATABLE
5809693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
581f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5821b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
583e8823d26SPaul Burton	select USE_OF
584886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
585abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
5861da177e4SLinus Torvalds	help
587f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5881da177e4SLinus Torvalds	  board.
5891da177e4SLinus Torvalds
5902572f00dSJoshua Hendersonconfig MACH_PIC32
5912572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5922572f00dSJoshua Henderson	help
5932572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5942572f00dSJoshua Henderson
5952572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
5962572f00dSJoshua Henderson	  microcontrollers.
5972572f00dSJoshua Henderson
5985e83d430SRalf Baechleconfig MACH_VR41XX
59974142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
60042f77542SRalf Baechle	select CEVT_R4K
601940f6b48SRalf Baechle	select CSRC_R4K
6027cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
603377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
604d30a2b47SLinus Walleij	select GPIOLIB
6055e83d430SRalf Baechle
606ae2b5bb6SJohn Crispinconfig RALINK
607ae2b5bb6SJohn Crispin	bool "Ralink based machines"
608ae2b5bb6SJohn Crispin	select CEVT_R4K
609ae2b5bb6SJohn Crispin	select CSRC_R4K
610ae2b5bb6SJohn Crispin	select BOOT_RAW
611ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
61267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
613ae2b5bb6SJohn Crispin	select USE_OF
614ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
615ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
616ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
617ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
618377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
619*1f0400d0SChuanhong Guo	select SYS_SUPPORTS_ZBOOT
620ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
621ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6222a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6232a153f1cSJohn Crispin	select RESET_CONTROLLER
624ae2b5bb6SJohn Crispin
6251da177e4SLinus Torvaldsconfig SGI_IP22
6263fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
627c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
62839b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6290e2794b0SRalf Baechle	select FW_ARC
6300e2794b0SRalf Baechle	select FW_ARC32
6317a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6321da177e4SLinus Torvalds	select BOOT_ELF32
63342f77542SRalf Baechle	select CEVT_R4K
634940f6b48SRalf Baechle	select CSRC_R4K
635e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6361da177e4SLinus Torvalds	select DMA_NONCOHERENT
6376630a8e5SChristoph Hellwig	select HAVE_EISA
638d865bea4SRalf Baechle	select I8253
63968de4803SThomas Bogendoerfer	select I8259
6401da177e4SLinus Torvalds	select IP22_CPU_SCACHE
64167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
642aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
643e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
644e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
64536e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
646e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
647e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
648e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6491da177e4SLinus Torvalds	select SWAP_IO_SPACE
6507cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6517cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
652c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
653ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
654ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6555e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
656802b8362SThomas Bogendoerfer	select WAR_R4600_V1_INDEX_ICACHEOP
6575e5b6527SThomas Bogendoerfer	select WAR_R4600_V1_HIT_CACHEOP
65844def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
659930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6601da177e4SLinus Torvalds	help
6611da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6621da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6631da177e4SLinus Torvalds	  that runs on these, say Y here.
6641da177e4SLinus Torvalds
6651da177e4SLinus Torvaldsconfig SGI_IP27
6663fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
66754aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
668397dc00eSMike Rapoport	select ARCH_SPARSEMEM_ENABLE
6690e2794b0SRalf Baechle	select FW_ARC
6700e2794b0SRalf Baechle	select FW_ARC64
671e9422427SThomas Bogendoerfer	select ARC_CMDLINE_ONLY
6725e83d430SRalf Baechle	select BOOT_ELF64
673e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
67436a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
675eb01d42aSChristoph Hellwig	select HAVE_PCI
67669a07a41SThomas Bogendoerfer	select IRQ_MIPS_CPU
677e6308b6dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
678130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
679a57140e9SThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
680a57140e9SThomas Bogendoerfer	select PCI_XTALK_BRIDGE
6817cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
682ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6835e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
684d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
6851a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
686256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
687930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6886c86a302SMike Rapoport	select NUMA
6891da177e4SLinus Torvalds	help
6901da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
6911da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
6921da177e4SLinus Torvalds	  here.
6931da177e4SLinus Torvalds
694e2defae5SThomas Bogendoerferconfig SGI_IP28
6957d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
696c0de00b2SThomas Bogendoerfer	select ARC_MEMORY
69739b2d756SThomas Bogendoerfer	select ARC_PROMLIB
6980e2794b0SRalf Baechle	select FW_ARC
6990e2794b0SRalf Baechle	select FW_ARC64
7007a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
701e2defae5SThomas Bogendoerfer	select BOOT_ELF64
702e2defae5SThomas Bogendoerfer	select CEVT_R4K
703e2defae5SThomas Bogendoerfer	select CSRC_R4K
704e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
705e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
706e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
70767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7086630a8e5SChristoph Hellwig	select HAVE_EISA
709e2defae5SThomas Bogendoerfer	select I8253
710e2defae5SThomas Bogendoerfer	select I8259
711e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
712e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7135b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
714e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
715e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
716e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
717e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
718e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
719c0de00b2SThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
720e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
721e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
722256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
723dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
724e2defae5SThomas Bogendoerfer	help
725e2defae5SThomas Bogendoerfer	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
726e2defae5SThomas Bogendoerfer	  kernel that runs on these, say Y here.
727e2defae5SThomas Bogendoerfer
7287505576dSThomas Bogendoerferconfig SGI_IP30
7297505576dSThomas Bogendoerfer	bool "SGI IP30 (Octane/Octane2)"
7307505576dSThomas Bogendoerfer	select ARCH_HAS_PHYS_TO_DMA
7317505576dSThomas Bogendoerfer	select FW_ARC
7327505576dSThomas Bogendoerfer	select FW_ARC64
7337505576dSThomas Bogendoerfer	select BOOT_ELF64
7347505576dSThomas Bogendoerfer	select CEVT_R4K
7357505576dSThomas Bogendoerfer	select CSRC_R4K
7367505576dSThomas Bogendoerfer	select SYNC_R4K if SMP
7377505576dSThomas Bogendoerfer	select ZONE_DMA32
7387505576dSThomas Bogendoerfer	select HAVE_PCI
7397505576dSThomas Bogendoerfer	select IRQ_MIPS_CPU
7407505576dSThomas Bogendoerfer	select IRQ_DOMAIN_HIERARCHY
7417505576dSThomas Bogendoerfer	select NR_CPUS_DEFAULT_2
7427505576dSThomas Bogendoerfer	select PCI_DRIVERS_GENERIC
7437505576dSThomas Bogendoerfer	select PCI_XTALK_BRIDGE
7447505576dSThomas Bogendoerfer	select SYS_HAS_EARLY_PRINTK
7457505576dSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7467505576dSThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
7477505576dSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
7487505576dSThomas Bogendoerfer	select SYS_SUPPORTS_SMP
749256ec489SThomas Bogendoerfer	select WAR_R10000_LLSC
7507505576dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
7517505576dSThomas Bogendoerfer	select ARC_MEMORY
7527505576dSThomas Bogendoerfer	help
7537505576dSThomas Bogendoerfer	  These are the SGI Octane and Octane2 graphics workstations.  To
7547505576dSThomas Bogendoerfer	  compile a Linux kernel that runs on these, say Y here.
7557505576dSThomas Bogendoerfer
7561da177e4SLinus Torvaldsconfig SGI_IP32
757cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
75839b2d756SThomas Bogendoerfer	select ARC_MEMORY
75939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
76003df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7610e2794b0SRalf Baechle	select FW_ARC
7620e2794b0SRalf Baechle	select FW_ARC32
7631da177e4SLinus Torvalds	select BOOT_ELF32
76442f77542SRalf Baechle	select CEVT_R4K
765940f6b48SRalf Baechle	select CSRC_R4K
7661da177e4SLinus Torvalds	select DMA_NONCOHERENT
767eb01d42aSChristoph Hellwig	select HAVE_PCI
76867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7691da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7701da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7717cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7727cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7737cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
774dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
775ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7765e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
777886ee136SThomas Bogendoerfer	select WAR_ICACHE_REFILLS
7781da177e4SLinus Torvalds	help
7791da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
7801da177e4SLinus Torvalds
781ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
782ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
7835e83d430SRalf Baechle	select BOOT_ELF32
7845e83d430SRalf Baechle	select SIBYTE_BCM1120
7855e83d430SRalf Baechle	select SWAP_IO_SPACE
7867cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7875e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7885e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7895e83d430SRalf Baechle
790ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
791ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
7925e83d430SRalf Baechle	select BOOT_ELF32
7935e83d430SRalf Baechle	select SIBYTE_BCM1120
7945e83d430SRalf Baechle	select SWAP_IO_SPACE
7957cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7965e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7975e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7985e83d430SRalf Baechle
7995e83d430SRalf Baechleconfig SIBYTE_CRHONE
8003fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
8015e83d430SRalf Baechle	select BOOT_ELF32
8025e83d430SRalf Baechle	select SIBYTE_BCM1125
8035e83d430SRalf Baechle	select SWAP_IO_SPACE
8047cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
8055e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
8065e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8075e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8085e83d430SRalf Baechle
809ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
810ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
811ade299d8SYoichi Yuasa	select BOOT_ELF32
812ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
813ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
814ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
815ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
816ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
817ade299d8SYoichi Yuasa
818ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
819ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
820ade299d8SYoichi Yuasa	select BOOT_ELF32
821fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
822ade299d8SYoichi Yuasa	select SIBYTE_SB1250
823ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
824ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
825ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
826ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
827ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
828cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
829e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
830ade299d8SYoichi Yuasa
831ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
832ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
833ade299d8SYoichi Yuasa	select BOOT_ELF32
834fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
835ade299d8SYoichi Yuasa	select SIBYTE_SB1250
836ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
837ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
838ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
839ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
840ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
841756d6d83SMaciej W. Rozycki	select ZONE_DMA32 if 64BIT
842ade299d8SYoichi Yuasa
843ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
844ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
845ade299d8SYoichi Yuasa	select BOOT_ELF32
846ade299d8SYoichi Yuasa	select SIBYTE_SB1250
847ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
848ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
849ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
850ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
851e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
852ade299d8SYoichi Yuasa
853ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
854ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
855ade299d8SYoichi Yuasa	select BOOT_ELF32
856ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
857ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
858ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
859ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
860ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
861651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
862ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
863cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
864e4849affSMaciej W. Rozycki	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
865ade299d8SYoichi Yuasa
86614b36af4SThomas Bogendoerferconfig SNI_RM
86714b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
86839b2d756SThomas Bogendoerfer	select ARC_MEMORY
86939b2d756SThomas Bogendoerfer	select ARC_PROMLIB
8700e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8710e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
872aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8735e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
874a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
8757a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
8765e83d430SRalf Baechle	select BOOT_ELF32
87742f77542SRalf Baechle	select CEVT_R4K
878940f6b48SRalf Baechle	select CSRC_R4K
879e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
8805e83d430SRalf Baechle	select DMA_NONCOHERENT
8815e83d430SRalf Baechle	select GENERIC_ISA_DMA
8826630a8e5SChristoph Hellwig	select HAVE_EISA
8838a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
884eb01d42aSChristoph Hellwig	select HAVE_PCI
88567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
886d865bea4SRalf Baechle	select I8253
8875e83d430SRalf Baechle	select I8259
8885e83d430SRalf Baechle	select ISA
8894a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
8907cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
8914a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
892c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
8934a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
89436a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
895ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
8967d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
8974a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
8985e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8995e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
90044def342SThomas Bogendoerfer	select WAR_R4600_V2_HIT_CACHEOP
9011da177e4SLinus Torvalds	help
90214b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
90314b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
9045e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
9055e83d430SRalf Baechle	  support this machine type.
9061da177e4SLinus Torvalds
907edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
908edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
9095e83d430SRalf Baechle
910edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
911edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
91224a1c023SThomas Bogendoerfer	select WAR_TX49XX_ICACHE_INDEX_INV
91323fbee9dSRalf Baechle
91473b4390fSRalf Baechleconfig MIKROTIK_RB532
91573b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
91673b4390fSRalf Baechle	select CEVT_R4K
91773b4390fSRalf Baechle	select CSRC_R4K
91873b4390fSRalf Baechle	select DMA_NONCOHERENT
919eb01d42aSChristoph Hellwig	select HAVE_PCI
92067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
92173b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
92273b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
92373b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
92473b4390fSRalf Baechle	select SWAP_IO_SPACE
92573b4390fSRalf Baechle	select BOOT_RAW
926d30a2b47SLinus Walleij	select GPIOLIB
927930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
92873b4390fSRalf Baechle	help
92973b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
93073b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
93173b4390fSRalf Baechle
9329ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
9339ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
934a86c7f72SDavid Daney	select CEVT_R4K
935ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
9361753d50cSChristoph Hellwig	select HAVE_RAPIDIO
937d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
938a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
939a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
940f65aad41SRalf Baechle	select EDAC_SUPPORT
941b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
94273569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
94373569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
944a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9455e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
946eb01d42aSChristoph Hellwig	select HAVE_PCI
94778bdbbacSMasahiro Yamada	select HAVE_PLAT_DELAY
94878bdbbacSMasahiro Yamada	select HAVE_PLAT_FW_INIT_CMDLINE
94978bdbbacSMasahiro Yamada	select HAVE_PLAT_MEMCPY
950f00e001eSDavid Daney	select ZONE_DMA32
951465aaed0SDavid Daney	select HOLES_IN_ZONE
952d30a2b47SLinus Walleij	select GPIOLIB
9536e511163SDavid Daney	select USE_OF
9546e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9556e511163SDavid Daney	select SYS_SUPPORTS_SMP
9567820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9577820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
958e326479fSAndrew Bresticker	select BUILTIN_DTB
9598c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
96009230cbcSChristoph Hellwig	select SWIOTLB
9613ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
962a86c7f72SDavid Daney	help
963a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
964a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
965a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
966a86c7f72SDavid Daney	  Some of the supported boards are:
967a86c7f72SDavid Daney		EBT3000
968a86c7f72SDavid Daney		EBH3000
969a86c7f72SDavid Daney		EBH3100
970a86c7f72SDavid Daney		Thunder
971a86c7f72SDavid Daney		Kodama
972a86c7f72SDavid Daney		Hikari
973a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
974a86c7f72SDavid Daney
9757f058e85SJayachandran Cconfig NLM_XLR_BOARD
9767f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
9777f058e85SJayachandran C	select BOOT_ELF32
9787f058e85SJayachandran C	select NLM_COMMON
9797f058e85SJayachandran C	select SYS_HAS_CPU_XLR
9807f058e85SJayachandran C	select SYS_SUPPORTS_SMP
981eb01d42aSChristoph Hellwig	select HAVE_PCI
9827f058e85SJayachandran C	select SWAP_IO_SPACE
9837f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9847f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
985d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
9867f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9877f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9887f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
9897f058e85SJayachandran C	select CEVT_R4K
9907f058e85SJayachandran C	select CSRC_R4K
99167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
992b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
9937f058e85SJayachandran C	select SYNC_R4K
9947f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
9958f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
9968f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
9977f058e85SJayachandran C	help
9987f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
9997f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
10007f058e85SJayachandran C
10011c773ea4SJayachandran Cconfig NLM_XLP_BOARD
10021c773ea4SJayachandran C	bool "Netlogic XLP based systems"
10031c773ea4SJayachandran C	select BOOT_ELF32
10041c773ea4SJayachandran C	select NLM_COMMON
10051c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
10061c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
1007eb01d42aSChristoph Hellwig	select HAVE_PCI
10081c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
10091c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
1010d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1011d30a2b47SLinus Walleij	select GPIOLIB
10121c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
10131c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
10141c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
10151c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
10161c773ea4SJayachandran C	select CEVT_R4K
10171c773ea4SJayachandran C	select CSRC_R4K
101867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1019b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
10201c773ea4SJayachandran C	select SYNC_R4K
10211c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
10222f6528e1SJayachandran C	select USE_OF
10238f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
10248f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
10251c773ea4SJayachandran C	help
10261c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
10271c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
10281c773ea4SJayachandran C
10291da177e4SLinus Torvaldsendchoice
10301da177e4SLinus Torvalds
1031e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10323b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1033d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1034a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1035e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10368945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1037eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
1038a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig"
10395e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10408ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10412572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1042af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
1043ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
104429c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
104538b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
104622b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10475e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1048a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
104971e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig"
105030ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
105130ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10527f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
105338b18f72SRalf Baechle
10545e83d430SRalf Baechleendmenu
10555e83d430SRalf Baechle
10563c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10573c9ee7efSAkinobu Mita	bool
10583c9ee7efSAkinobu Mita	default y
10593c9ee7efSAkinobu Mita
10601da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
10611da177e4SLinus Torvalds	bool
10621da177e4SLinus Torvalds	default y
10631da177e4SLinus Torvalds
1064ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
10651cc89038SAtsushi Nemoto	bool
10661cc89038SAtsushi Nemoto	default y
10671cc89038SAtsushi Nemoto
10681da177e4SLinus Torvalds#
10691da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10701da177e4SLinus Torvalds#
10710e2794b0SRalf Baechleconfig FW_ARC
10721da177e4SLinus Torvalds	bool
10731da177e4SLinus Torvalds
107461ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
107561ed242dSRalf Baechle	bool
107661ed242dSRalf Baechle
10779267a30dSMarc St-Jeanconfig BOOT_RAW
10789267a30dSMarc St-Jean	bool
10799267a30dSMarc St-Jean
1080217dd11eSRalf Baechleconfig CEVT_BCM1480
1081217dd11eSRalf Baechle	bool
1082217dd11eSRalf Baechle
10836457d9fcSYoichi Yuasaconfig CEVT_DS1287
10846457d9fcSYoichi Yuasa	bool
10856457d9fcSYoichi Yuasa
10861097c6acSYoichi Yuasaconfig CEVT_GT641XX
10871097c6acSYoichi Yuasa	bool
10881097c6acSYoichi Yuasa
108942f77542SRalf Baechleconfig CEVT_R4K
109042f77542SRalf Baechle	bool
109142f77542SRalf Baechle
1092217dd11eSRalf Baechleconfig CEVT_SB1250
1093217dd11eSRalf Baechle	bool
1094217dd11eSRalf Baechle
1095229f773eSAtsushi Nemotoconfig CEVT_TXX9
1096229f773eSAtsushi Nemoto	bool
1097229f773eSAtsushi Nemoto
1098217dd11eSRalf Baechleconfig CSRC_BCM1480
1099217dd11eSRalf Baechle	bool
1100217dd11eSRalf Baechle
11014247417dSYoichi Yuasaconfig CSRC_IOASIC
11024247417dSYoichi Yuasa	bool
11034247417dSYoichi Yuasa
1104940f6b48SRalf Baechleconfig CSRC_R4K
110538586428SSerge Semin	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1106940f6b48SRalf Baechle	bool
1107940f6b48SRalf Baechle
1108217dd11eSRalf Baechleconfig CSRC_SB1250
1109217dd11eSRalf Baechle	bool
1110217dd11eSRalf Baechle
1111a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1112a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1113a7f4df4eSAlex Smith
1114a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1115d30a2b47SLinus Walleij	select GPIOLIB
1116a9aec7feSAtsushi Nemoto	bool
1117a9aec7feSAtsushi Nemoto
11180e2794b0SRalf Baechleconfig FW_CFE
1119df78b5c8SAurelien Jarno	bool
1120df78b5c8SAurelien Jarno
112140e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
112240e084a5SRalf Baechle	bool
112340e084a5SRalf Baechle
1124885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT
1125f3ecc0ffSChristoph Hellwig	select ARCH_HAS_DMA_COHERENCE_H
1126885014bcSFelix Fietkau	select DMA_NONCOHERENT
1127885014bcSFelix Fietkau	bool
1128885014bcSFelix Fietkau
112920d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
113020d33064SPaul Burton	bool
1131347cb6afSChristoph Hellwig	select ARCH_HAS_SETUP_DMA_OPS
11325748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
113320d33064SPaul Burton
11341da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11351da177e4SLinus Torvalds	bool
1136db91427bSChristoph Hellwig	#
1137db91427bSChristoph Hellwig	# MIPS allows mixing "slightly different" Cacheability and Coherency
1138db91427bSChristoph Hellwig	# Attribute bits.  It is believed that the uncached access through
1139db91427bSChristoph Hellwig	# KSEG1 and the implementation specific "uncached accelerated" used
1140db91427bSChristoph Hellwig	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1141db91427bSChristoph Hellwig	# significant advantages.
1142db91427bSChristoph Hellwig	#
1143419e2f18SChristoph Hellwig	select ARCH_HAS_DMA_WRITE_COMBINE
1144fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_PREP_COHERENT
1145f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1146fa7e2247SChristoph Hellwig	select ARCH_HAS_DMA_SET_UNCACHED
114734dc0ea6SChristoph Hellwig	select DMA_NONCOHERENT_MMAP
1148f8c55dc6SChristoph Hellwig	select DMA_NONCOHERENT_CACHE_SYNC
114934dc0ea6SChristoph Hellwig	select NEED_DMA_MAP_STATE
11504ce588cdSRalf Baechle
115136a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11521da177e4SLinus Torvalds	bool
11531da177e4SLinus Torvalds
11541b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1155dbb74540SRalf Baechle	bool
1156dbb74540SRalf Baechle
11571da177e4SLinus Torvaldsconfig MIPS_BONITO64
11581da177e4SLinus Torvalds	bool
11591da177e4SLinus Torvalds
11601da177e4SLinus Torvaldsconfig MIPS_MSC
11611da177e4SLinus Torvalds	bool
11621da177e4SLinus Torvalds
116339b8d525SRalf Baechleconfig SYNC_R4K
116439b8d525SRalf Baechle	bool
116539b8d525SRalf Baechle
1166ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1167d388d685SMaciej W. Rozycki	def_bool n
1168d388d685SMaciej W. Rozycki
11694e0748f5SMarkos Chandrasconfig GENERIC_CSUM
117018d84e2eSAlexander Lobakin	def_bool CPU_NO_LOAD_STORE_LR
11714e0748f5SMarkos Chandras
11728313da30SRalf Baechleconfig GENERIC_ISA_DMA
11738313da30SRalf Baechle	bool
11748313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1175a35bee8aSNamhyung Kim	select ISA_DMA_API
11768313da30SRalf Baechle
1177aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1178aa414dffSRalf Baechle	bool
11798313da30SRalf Baechle	select GENERIC_ISA_DMA
1180aa414dffSRalf Baechle
118178bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY
118278bdbbacSMasahiro Yamada	bool
118378bdbbacSMasahiro Yamada
118478bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE
118578bdbbacSMasahiro Yamada	bool
118678bdbbacSMasahiro Yamada
118778bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY
118878bdbbacSMasahiro Yamada	bool
118978bdbbacSMasahiro Yamada
1190a35bee8aSNamhyung Kimconfig ISA_DMA_API
1191a35bee8aSNamhyung Kim	bool
1192a35bee8aSNamhyung Kim
1193465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1194465aaed0SDavid Daney	bool
1195465aaed0SDavid Daney
11968c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
11978c530ea3SMatt Redfearn	bool
11988c530ea3SMatt Redfearn	help
11998c530ea3SMatt Redfearn	  Selected if the platform supports relocating the kernel.
12008c530ea3SMatt Redfearn	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
12018c530ea3SMatt Redfearn	  to allow access to command line and entropy sources.
12028c530ea3SMatt Redfearn
1203f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1204f381bf6dSDavid Daney	def_bool y
1205f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1206f381bf6dSDavid Daney
1207f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1208f381bf6dSDavid Daney	def_bool y
1209f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1210f381bf6dSDavid Daney
1211f381bf6dSDavid Daney
12125e83d430SRalf Baechle#
12136b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
12145e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
12155e83d430SRalf Baechle# choice statement should be more obvious to the user.
12165e83d430SRalf Baechle#
12175e83d430SRalf Baechlechoice
12186b2aac42SMasanari Iida	prompt "Endianness selection"
12191da177e4SLinus Torvalds	help
12201da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
12215e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
12223cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
12235e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
12243dde6ad8SDavid Sterba	  one or the other endianness.
12255e83d430SRalf Baechle
12265e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
12275e83d430SRalf Baechle	bool "Big endian"
12285e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12295e83d430SRalf Baechle
12305e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12315e83d430SRalf Baechle	bool "Little endian"
12325e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12335e83d430SRalf Baechle
12345e83d430SRalf Baechleendchoice
12355e83d430SRalf Baechle
123622b0763aSDavid Daneyconfig EXPORT_UASM
123722b0763aSDavid Daney	bool
123822b0763aSDavid Daney
12392116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12402116245eSRalf Baechle	bool
12412116245eSRalf Baechle
12425e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12435e83d430SRalf Baechle	bool
12445e83d430SRalf Baechle
12455e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12465e83d430SRalf Baechle	bool
12471da177e4SLinus Torvalds
12489cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12499cffd154SDavid Daney	bool
125045e03e62SDaniel Silsby	depends on CPU_SUPPORTS_HUGEPAGES
12519cffd154SDavid Daney	default y
12529cffd154SDavid Daney
1253aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1254aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1255aa1762f4SDavid Daney
12561da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K
12571da177e4SLinus Torvalds	bool
12581da177e4SLinus Torvalds
12599267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12609267a30dSMarc St-Jean	bool
12619267a30dSMarc St-Jean
12629267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12639267a30dSMarc St-Jean	bool
12649267a30dSMarc St-Jean
12658420fd00SAtsushi Nemotoconfig IRQ_TXX9
12668420fd00SAtsushi Nemoto	bool
12678420fd00SAtsushi Nemoto
1268d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1269d5ab1a69SYoichi Yuasa	bool
1270d5ab1a69SYoichi Yuasa
1271252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
12721da177e4SLinus Torvalds	bool
12731da177e4SLinus Torvalds
1274a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE
1275a57140e9SThomas Bogendoerfer	bool
1276a57140e9SThomas Bogendoerfer
12779267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
12789267a30dSMarc St-Jean	bool
12799267a30dSMarc St-Jean
1280a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1281a7e07b1aSMarkos Chandras	bool
1282a7e07b1aSMarkos Chandras
12831da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
12841da177e4SLinus Torvalds	bool
12851da177e4SLinus Torvalds
1286e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1287e2defae5SThomas Bogendoerfer	bool
1288e2defae5SThomas Bogendoerfer
12895b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
12905b438c44SThomas Bogendoerfer	bool
12915b438c44SThomas Bogendoerfer
1292e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1293e2defae5SThomas Bogendoerfer	bool
1294e2defae5SThomas Bogendoerfer
1295e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1296e2defae5SThomas Bogendoerfer	bool
1297e2defae5SThomas Bogendoerfer
1298e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1299e2defae5SThomas Bogendoerfer	bool
1300e2defae5SThomas Bogendoerfer
1301e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1302e2defae5SThomas Bogendoerfer	bool
1303e2defae5SThomas Bogendoerfer
1304e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1305e2defae5SThomas Bogendoerfer	bool
1306e2defae5SThomas Bogendoerfer
13070e2794b0SRalf Baechleconfig FW_ARC32
13085e83d430SRalf Baechle	bool
13095e83d430SRalf Baechle
1310aaa9fad3SPaul Bolleconfig FW_SNIPROM
1311231a35d3SThomas Bogendoerfer	bool
1312231a35d3SThomas Bogendoerfer
13131da177e4SLinus Torvaldsconfig BOOT_ELF32
13141da177e4SLinus Torvalds	bool
13151da177e4SLinus Torvalds
1316930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1317930beb5aSFlorian Fainelli	bool
1318930beb5aSFlorian Fainelli
1319930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1320930beb5aSFlorian Fainelli	bool
1321930beb5aSFlorian Fainelli
1322930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1323930beb5aSFlorian Fainelli	bool
1324930beb5aSFlorian Fainelli
1325930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1326930beb5aSFlorian Fainelli	bool
1327930beb5aSFlorian Fainelli
13281da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13291da177e4SLinus Torvalds	int
1330a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13315432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13325432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13335432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13341da177e4SLinus Torvalds	default "5"
13351da177e4SLinus Torvalds
1336e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY
1337e9422427SThomas Bogendoerfer	bool
1338e9422427SThomas Bogendoerfer
13391da177e4SLinus Torvaldsconfig ARC_CONSOLE
13401da177e4SLinus Torvalds	bool "ARC console support"
1341e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13421da177e4SLinus Torvalds
13431da177e4SLinus Torvaldsconfig ARC_MEMORY
13441da177e4SLinus Torvalds	bool
13451da177e4SLinus Torvalds
13461da177e4SLinus Torvaldsconfig ARC_PROMLIB
13471da177e4SLinus Torvalds	bool
13481da177e4SLinus Torvalds
13490e2794b0SRalf Baechleconfig FW_ARC64
13501da177e4SLinus Torvalds	bool
13511da177e4SLinus Torvalds
13521da177e4SLinus Torvaldsconfig BOOT_ELF64
13531da177e4SLinus Torvalds	bool
13541da177e4SLinus Torvalds
13551da177e4SLinus Torvaldsmenu "CPU selection"
13561da177e4SLinus Torvalds
13571da177e4SLinus Torvaldschoice
13581da177e4SLinus Torvalds	prompt "CPU type"
13591da177e4SLinus Torvalds	default CPU_R4X00
13601da177e4SLinus Torvalds
1361268a2d60SJiaxun Yangconfig CPU_LOONGSON64
1362caed1d1bSHuacai Chen	bool "Loongson 64-bit CPU"
1363268a2d60SJiaxun Yang	depends on SYS_HAS_CPU_LOONGSON64
1364d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
136551522217SJiaxun Yang	select CPU_MIPSR2
136651522217SJiaxun Yang	select CPU_HAS_PREFETCH
13670e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
13680e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
13690e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
13707507445bSHuacai Chen	select CPU_SUPPORTS_MSA
137151522217SJiaxun Yang	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
137251522217SJiaxun Yang	select CPU_MIPSR2_IRQ_VI
13730e476d91SHuacai Chen	select WEAK_ORDERING
13740e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
13757507445bSHuacai Chen	select MIPS_ASID_BITS_VARIABLE
1376b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
137717c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1378d30a2b47SLinus Walleij	select GPIOLIB
137909230cbcSChristoph Hellwig	select SWIOTLB
13800f78355cSHuacai Chen	select HAVE_KVM
13810e476d91SHuacai Chen	help
1382caed1d1bSHuacai Chen		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1383caed1d1bSHuacai Chen		cores implements the MIPS64R2 instruction set with many extensions,
1384caed1d1bSHuacai Chen		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1385caed1d1bSHuacai Chen		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1386caed1d1bSHuacai Chen		Loongson-2E/2F is not covered here and will be removed in future.
13870e476d91SHuacai Chen
1388caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT
1389caed1d1bSHuacai Chen	bool "New Loongson-3 CPU Enhancements"
13901e820da3SHuacai Chen	default n
1391268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
13921e820da3SHuacai Chen	help
1393caed1d1bSHuacai Chen	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
13941e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1395268a2d60SJiaxun Yang	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
13961e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
13971e820da3SHuacai Chen	  Fast TLB refill support, etc.
13981e820da3SHuacai Chen
13991e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
14001e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
14011e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
1402caed1d1bSHuacai Chen	  new Loongson-3 machines only, please say 'Y' here.
14031e820da3SHuacai Chen
1404e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS
1405caed1d1bSHuacai Chen	bool "Old Loongson-3 LLSC Workarounds"
1406e02e07e3SHuacai Chen	default y if SMP
1407268a2d60SJiaxun Yang	depends on CPU_LOONGSON64
1408e02e07e3SHuacai Chen	help
1409caed1d1bSHuacai Chen	  Loongson-3 processors have the llsc issues which require workarounds.
1410e02e07e3SHuacai Chen	  Without workarounds the system may hang unexpectedly.
1411e02e07e3SHuacai Chen
1412caed1d1bSHuacai Chen	  Newer Loongson-3 will fix these issues and no workarounds are needed.
1413e02e07e3SHuacai Chen	  The workarounds have no significant side effect on them but may
1414e02e07e3SHuacai Chen	  decrease the performance of the system so this option should be
1415e02e07e3SHuacai Chen	  disabled unless the kernel is intended to be run on old systems.
1416e02e07e3SHuacai Chen
1417e02e07e3SHuacai Chen	  If unsure, please say Y.
1418e02e07e3SHuacai Chen
1419ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION
1420ec7a9318SWANG Xuerui	bool "Emulate the CPUCFG instruction on older Loongson cores"
1421ec7a9318SWANG Xuerui	default y
1422ec7a9318SWANG Xuerui	depends on CPU_LOONGSON64
1423ec7a9318SWANG Xuerui	help
1424ec7a9318SWANG Xuerui	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1425ec7a9318SWANG Xuerui	  userland to query CPU capabilities, much like CPUID on x86. This
1426ec7a9318SWANG Xuerui	  option provides emulation of the instruction on older Loongson
1427ec7a9318SWANG Xuerui	  cores, back to Loongson-3A1000.
1428ec7a9318SWANG Xuerui
1429ec7a9318SWANG Xuerui	  If unsure, please say Y.
1430ec7a9318SWANG Xuerui
14313702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14323702bba5SWu Zhangjin	bool "Loongson 2E"
14333702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
1434268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
14352a21c730SFuxin Zhang	help
14362a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14372a21c730SFuxin Zhang	  with many extensions.
14382a21c730SFuxin Zhang
143925985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14406f7a251aSWu Zhangjin	  bonito64.
14416f7a251aSWu Zhangjin
14426f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14436f7a251aSWu Zhangjin	bool "Loongson 2F"
14446f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
1445268a2d60SJiaxun Yang	select CPU_LOONGSON2EF
1446d30a2b47SLinus Walleij	select GPIOLIB
14476f7a251aSWu Zhangjin	help
14486f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14496f7a251aSWu Zhangjin	  with many extensions.
14506f7a251aSWu Zhangjin
14516f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14526f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14536f7a251aSWu Zhangjin	  Loongson2E.
14546f7a251aSWu Zhangjin
1455ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1456ca585cf9SKelvin Cheung	bool "Loongson 1B"
1457ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1458b2afb64cSHuacai Chen	select CPU_LOONGSON32
14599ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1460ca585cf9SKelvin Cheung	help
1461ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1462968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1463968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1464ca585cf9SKelvin Cheung
146512e3280bSYang Lingconfig CPU_LOONGSON1C
146612e3280bSYang Ling	bool "Loongson 1C"
146712e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
1468b2afb64cSHuacai Chen	select CPU_LOONGSON32
146912e3280bSYang Ling	select LEDS_GPIO_REGISTER
147012e3280bSYang Ling	help
147112e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1472968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1473968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
147412e3280bSYang Ling
14756e760c8dSRalf Baechleconfig CPU_MIPS32_R1
14766e760c8dSRalf Baechle	bool "MIPS32 Release 1"
14777cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
14786e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1479797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1480ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14816e760c8dSRalf Baechle	help
14825e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14831e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14841e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14851e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14861e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14871e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
14881e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
14891e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
14901e5f1caaSRalf Baechle	  performance.
14911e5f1caaSRalf Baechle
14921e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
14931e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
14947cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
14951e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1496797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1497ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1498a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
14992235a54dSSanjay Lal	select HAVE_KVM
15001e5f1caaSRalf Baechle	help
15015e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15026e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
15036e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
15046e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15056e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
15061da177e4SLinus Torvalds
1507ab7c01fdSSerge Seminconfig CPU_MIPS32_R5
1508ab7c01fdSSerge Semin	bool "MIPS32 Release 5"
1509ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS32_R5
1510ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1511ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1512ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1513ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1514ab7c01fdSSerge Semin	select HAVE_KVM
1515ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT
1516ab7c01fdSSerge Semin	help
1517ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1518ab7c01fdSSerge Semin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1519ab7c01fdSSerge Semin	  family, are based on a MIPS32r5 processor. If you own an older
1520ab7c01fdSSerge Semin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1521ab7c01fdSSerge Semin
15227fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1523674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
15247fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
15257fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
152618d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15277fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15287fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15297fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15307fd08ca5SLeonid Yegoshin	select HAVE_KVM
15317fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
15327fd08ca5SLeonid Yegoshin	help
15337fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15347fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
15357fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
15367fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
15377fd08ca5SLeonid Yegoshin
15386e760c8dSRalf Baechleconfig CPU_MIPS64_R1
15396e760c8dSRalf Baechle	bool "MIPS64 Release 1"
15407cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1541797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1542ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1543ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1544ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15459cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15466e760c8dSRalf Baechle	help
15476e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15486e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15496e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15506e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15516e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15521e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15531e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15541e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15551e5f1caaSRalf Baechle	  performance.
15561e5f1caaSRalf Baechle
15571e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15581e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15597cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1560797798c1SRalf Baechle	select CPU_HAS_PREFETCH
15611e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15621e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1563ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15649cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1565a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
156640a2df49SJames Hogan	select HAVE_KVM
15671e5f1caaSRalf Baechle	help
15681e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15691e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15701e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15711e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15721e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15731da177e4SLinus Torvalds
1574ab7c01fdSSerge Seminconfig CPU_MIPS64_R5
1575ab7c01fdSSerge Semin	bool "MIPS64 Release 5"
1576ab7c01fdSSerge Semin	depends on SYS_HAS_CPU_MIPS64_R5
1577ab7c01fdSSerge Semin	select CPU_HAS_PREFETCH
1578ab7c01fdSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1579ab7c01fdSSerge Semin	select CPU_SUPPORTS_64BIT_KERNEL
1580ab7c01fdSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1581ab7c01fdSSerge Semin	select CPU_SUPPORTS_HUGEPAGES
1582ab7c01fdSSerge Semin	select CPU_SUPPORTS_MSA
1583ab7c01fdSSerge Semin	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1584ab7c01fdSSerge Semin	select HAVE_KVM
1585ab7c01fdSSerge Semin	help
1586ab7c01fdSSerge Semin	  Choose this option to build a kernel for release 5 or later of the
1587ab7c01fdSSerge Semin	  MIPS64 architecture.  This is a intermediate MIPS architecture
1588ab7c01fdSSerge Semin	  release partly implementing release 6 features. Though there is no
1589ab7c01fdSSerge Semin	  any hardware known to be based on this release.
1590ab7c01fdSSerge Semin
15917fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1592674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
15937fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
15947fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
159518d84e2eSAlexander Lobakin	select CPU_NO_LOAD_STORE_LR
15967fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15977fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
15987fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
1599afd375dcSPaul Burton	select CPU_SUPPORTS_HUGEPAGES
16007fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
16012e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
160240a2df49SJames Hogan	select HAVE_KVM
16037fd08ca5SLeonid Yegoshin	help
16047fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
16057fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
16067fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
16077fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
16087fd08ca5SLeonid Yegoshin
1609281e3aeaSSerge Seminconfig CPU_P5600
1610281e3aeaSSerge Semin	bool "MIPS Warrior P5600"
1611281e3aeaSSerge Semin	depends on SYS_HAS_CPU_P5600
1612281e3aeaSSerge Semin	select CPU_HAS_PREFETCH
1613281e3aeaSSerge Semin	select CPU_SUPPORTS_32BIT_KERNEL
1614281e3aeaSSerge Semin	select CPU_SUPPORTS_HIGHMEM
1615281e3aeaSSerge Semin	select CPU_SUPPORTS_MSA
1616281e3aeaSSerge Semin	select CPU_SUPPORTS_CPUFREQ
1617281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_VI
1618281e3aeaSSerge Semin	select CPU_MIPSR2_IRQ_EI
1619281e3aeaSSerge Semin	select HAVE_KVM
1620281e3aeaSSerge Semin	select MIPS_O32_FP64_SUPPORT
1621281e3aeaSSerge Semin	help
1622281e3aeaSSerge Semin	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1623281e3aeaSSerge Semin	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1624281e3aeaSSerge Semin	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1625281e3aeaSSerge Semin	  level features like up to six P5600 calculation cores, CM2 with L2
1626281e3aeaSSerge Semin	  cache, IOCU/IOMMU (though might be unused depending on the system-
1627281e3aeaSSerge Semin	  specific IP core configuration), GIC, CPC, virtualisation module,
1628281e3aeaSSerge Semin	  eJTAG and PDtrace.
1629281e3aeaSSerge Semin
16301da177e4SLinus Torvaldsconfig CPU_R3000
16311da177e4SLinus Torvalds	bool "R3000"
16327cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1633f7062ddbSRalf Baechle	select CPU_HAS_WB
163454746829SPaul Burton	select CPU_R3K_TLB
1635ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1636797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
16371da177e4SLinus Torvalds	help
16381da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
16391da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
16401da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
16411da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
16421da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
16431da177e4SLinus Torvalds	  try to recompile with R3000.
16441da177e4SLinus Torvalds
16451da177e4SLinus Torvaldsconfig CPU_TX39XX
16461da177e4SLinus Torvalds	bool "R39XX"
16477cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1648ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
164954746829SPaul Burton	select CPU_R3K_TLB
16501da177e4SLinus Torvalds
16511da177e4SLinus Torvaldsconfig CPU_VR41XX
16521da177e4SLinus Torvalds	bool "R41xx"
16537cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1654ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1655ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16561da177e4SLinus Torvalds	help
16575e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
16581da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
16591da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
16601da177e4SLinus Torvalds	  processor or vice versa.
16611da177e4SLinus Torvalds
16621da177e4SLinus Torvaldsconfig CPU_R4X00
16631da177e4SLinus Torvalds	bool "R4x00"
16647cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1665ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1666ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1667970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16681da177e4SLinus Torvalds	help
16691da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
16701da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
16711da177e4SLinus Torvalds
16721da177e4SLinus Torvaldsconfig CPU_TX49XX
16731da177e4SLinus Torvalds	bool "R49XX"
16747cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1675de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1676ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1677ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1678970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16791da177e4SLinus Torvalds
16801da177e4SLinus Torvaldsconfig CPU_R5000
16811da177e4SLinus Torvalds	bool "R5000"
16827cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1683ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1684ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1685970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16861da177e4SLinus Torvalds	help
16871da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
16881da177e4SLinus Torvalds
1689542c1020SShinya Kuribayashiconfig CPU_R5500
1690542c1020SShinya Kuribayashi	bool "R5500"
1691542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1692542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1693542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
16949cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1695542c1020SShinya Kuribayashi	help
1696542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1697542c1020SShinya Kuribayashi	  instruction set.
1698542c1020SShinya Kuribayashi
16991da177e4SLinus Torvaldsconfig CPU_NEVADA
17001da177e4SLinus Torvalds	bool "RM52xx"
17017cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1702ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1703ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1704970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17051da177e4SLinus Torvalds	help
17061da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
17071da177e4SLinus Torvalds
17081da177e4SLinus Torvaldsconfig CPU_R10000
17091da177e4SLinus Torvalds	bool "R10000"
17107cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
17115e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1712ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1713ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1714797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1715970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17161da177e4SLinus Torvalds	help
17171da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
17181da177e4SLinus Torvalds
17191da177e4SLinus Torvaldsconfig CPU_RM7000
17201da177e4SLinus Torvalds	bool "RM7000"
17217cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
17225e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1723ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1724ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1725797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1726970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17271da177e4SLinus Torvalds
17281da177e4SLinus Torvaldsconfig CPU_SB1
17291da177e4SLinus Torvalds	bool "SB1"
17307cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1731ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1732ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1733797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1734970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17350004a9dfSRalf Baechle	select WEAK_ORDERING
17361da177e4SLinus Torvalds
1737a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1738a86c7f72SDavid Daney	bool "Cavium Octeon processor"
17395e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1740a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1741a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1742a86c7f72SDavid Daney	select WEAK_ORDERING
1743a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
17449cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1745df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1746df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1747930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17480ae3abcdSJames Hogan	select HAVE_KVM
1749a86c7f72SDavid Daney	help
1750a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1751a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1752a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1753a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1754a86c7f72SDavid Daney
1755cd746249SJonas Gorskiconfig CPU_BMIPS
1756cd746249SJonas Gorski	bool "Broadcom BMIPS"
1757cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1758cd746249SJonas Gorski	select CPU_MIPS32
1759fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1760cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1761cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1762cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1763cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1764cd746249SJonas Gorski	select DMA_NONCOHERENT
176567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1766cd746249SJonas Gorski	select SWAP_IO_SPACE
1767cd746249SJonas Gorski	select WEAK_ORDERING
1768c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
176969aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1770a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1771a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1772c1c0c461SKevin Cernekee	help
1773fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1774c1c0c461SKevin Cernekee
17757f058e85SJayachandran Cconfig CPU_XLR
17767f058e85SJayachandran C	bool "Netlogic XLR SoC"
17777f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
17787f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17797f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17807f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1781970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17827f058e85SJayachandran C	select WEAK_ORDERING
17837f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17847f058e85SJayachandran C	help
17857f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
17861c773ea4SJayachandran C
17871c773ea4SJayachandran Cconfig CPU_XLP
17881c773ea4SJayachandran C	bool "Netlogic XLP SoC"
17891c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
17901c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17911c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17921c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
17931c773ea4SJayachandran C	select WEAK_ORDERING
17941c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17951c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1796d6504846SJayachandran C	select CPU_MIPSR2
1797ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
17982db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
17991c773ea4SJayachandran C	help
18001c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
18011da177e4SLinus Torvaldsendchoice
18021da177e4SLinus Torvalds
1803a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1804a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1805a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
1806281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1807281e3aeaSSerge Semin		   CPU_P5600
1808a6e18781SLeonid Yegoshin	help
1809a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1810a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1811a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1812a6e18781SLeonid Yegoshin
1813a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1814a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1815a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1816a6e18781SLeonid Yegoshin	select EVA
1817a6e18781SLeonid Yegoshin	default y
1818a6e18781SLeonid Yegoshin	help
1819a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1820a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1821a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1822a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1823a6e18781SLeonid Yegoshin
1824c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1825c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1826c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1827281e3aeaSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1828c5b36783SSteven J. Hill	help
1829c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1830c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1831c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1832c5b36783SSteven J. Hill
1833c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1834c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1835c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1836c5b36783SSteven J. Hill	depends on !EVA
1837c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1838c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1839c5b36783SSteven J. Hill	select XPA
1840c5b36783SSteven J. Hill	select HIGHMEM
1841d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1842c5b36783SSteven J. Hill	default n
1843c5b36783SSteven J. Hill	help
1844c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1845c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1846c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1847c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1848c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1849c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1850c5b36783SSteven J. Hill
1851622844bfSWu Zhangjinif CPU_LOONGSON2F
1852622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1853622844bfSWu Zhangjin	bool
1854622844bfSWu Zhangjin
1855622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1856622844bfSWu Zhangjin	bool
1857622844bfSWu Zhangjin
1858622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1859622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1860622844bfSWu Zhangjin	default y
1861622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1862622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1863622844bfSWu Zhangjin	help
1864622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1865622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1866622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1867622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1868622844bfSWu Zhangjin
1869622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1870622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1871622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1872622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1873622844bfSWu Zhangjin	  systems.
1874622844bfSWu Zhangjin
1875622844bfSWu Zhangjin	  If unsure, please say Y.
1876622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1877622844bfSWu Zhangjin
18781b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
18791b93b3c3SWu Zhangjin	bool
18801b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
18811b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
188231c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
18831b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1884fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
18854e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
1886a510b616SPaul Cercueil	select HAVE_KERNEL_ZSTD
18871b93b3c3SWu Zhangjin
18881b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
18891b93b3c3SWu Zhangjin	bool
18901b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
18911b93b3c3SWu Zhangjin
1892dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1893dbb98314SAlban Bedel	bool
1894dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1895dbb98314SAlban Bedel
1896268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF
18973702bba5SWu Zhangjin	bool
18983702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
18993702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
19003702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1901970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1902e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
19033702bba5SWu Zhangjin
1904b2afb64cSHuacai Chenconfig CPU_LOONGSON32
1905ca585cf9SKelvin Cheung	bool
1906ca585cf9SKelvin Cheung	select CPU_MIPS32
19077e280f6bSJiaxun Yang	select CPU_MIPSR2
1908ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1909ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1910ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1911f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1912ca585cf9SKelvin Cheung
1913fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
191404fa8bf7SJonas Gorski	select SMP_UP if SMP
19151bbb6c1bSKevin Cernekee	bool
1916cd746249SJonas Gorski
1917cd746249SJonas Gorskiconfig CPU_BMIPS4350
1918cd746249SJonas Gorski	bool
1919cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1920cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1921cd746249SJonas Gorski
1922cd746249SJonas Gorskiconfig CPU_BMIPS4380
1923cd746249SJonas Gorski	bool
1924bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1925cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1926cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1927b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1928cd746249SJonas Gorski
1929cd746249SJonas Gorskiconfig CPU_BMIPS5000
1930cd746249SJonas Gorski	bool
1931cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1932bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1933cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1934cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1935b4720809SFlorian Fainelli	select CPU_HAS_RIXI
19361bbb6c1bSKevin Cernekee
1937268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64
19380e476d91SHuacai Chen	bool
19390e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1940b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
19410e476d91SHuacai Chen
19423702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
19432a21c730SFuxin Zhang	bool
19442a21c730SFuxin Zhang
19456f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19466f7a251aSWu Zhangjin	bool
194755045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
194855045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
19496f7a251aSWu Zhangjin
1950ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1951ca585cf9SKelvin Cheung	bool
1952ca585cf9SKelvin Cheung
195312e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
195412e3280bSYang Ling	bool
195512e3280bSYang Ling
19567cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
19577cf8053bSRalf Baechle	bool
19587cf8053bSRalf Baechle
19597cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
19607cf8053bSRalf Baechle	bool
19617cf8053bSRalf Baechle
1962a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1963a6e18781SLeonid Yegoshin	bool
1964a6e18781SLeonid Yegoshin
1965c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1966c5b36783SSteven J. Hill	bool
19679ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1968c5b36783SSteven J. Hill
19697fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
19707fd08ca5SLeonid Yegoshin	bool
19719ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19727fd08ca5SLeonid Yegoshin
19737cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
19747cf8053bSRalf Baechle	bool
19757cf8053bSRalf Baechle
19767cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
19777cf8053bSRalf Baechle	bool
19787cf8053bSRalf Baechle
19797fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
19807fd08ca5SLeonid Yegoshin	bool
19819ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
19827fd08ca5SLeonid Yegoshin
1983281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600
1984281e3aeaSSerge Semin	bool
1985281e3aeaSSerge Semin	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1986281e3aeaSSerge Semin
19877cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
19887cf8053bSRalf Baechle	bool
19897cf8053bSRalf Baechle
19907cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
19917cf8053bSRalf Baechle	bool
19927cf8053bSRalf Baechle
19937cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
19947cf8053bSRalf Baechle	bool
19957cf8053bSRalf Baechle
19967cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
19977cf8053bSRalf Baechle	bool
19987cf8053bSRalf Baechle
19997cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
20007cf8053bSRalf Baechle	bool
20017cf8053bSRalf Baechle
20027cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
20037cf8053bSRalf Baechle	bool
20047cf8053bSRalf Baechle
2005542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
2006542c1020SShinya Kuribayashi	bool
2007542c1020SShinya Kuribayashi
20087cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
20097cf8053bSRalf Baechle	bool
20107cf8053bSRalf Baechle
20117cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
20127cf8053bSRalf Baechle	bool
20139ae1f262SPaul Burton	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
20147cf8053bSRalf Baechle
20157cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
20167cf8053bSRalf Baechle	bool
20177cf8053bSRalf Baechle
20187cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
20197cf8053bSRalf Baechle	bool
20207cf8053bSRalf Baechle
20215e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
20225e683389SDavid Daney	bool
20235e683389SDavid Daney
2024cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
2025c1c0c461SKevin Cernekee	bool
2026c1c0c461SKevin Cernekee
2027fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
2028c1c0c461SKevin Cernekee	bool
2029cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2030c1c0c461SKevin Cernekee
2031c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
2032c1c0c461SKevin Cernekee	bool
2033cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2034c1c0c461SKevin Cernekee
2035c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
2036c1c0c461SKevin Cernekee	bool
2037cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2038c1c0c461SKevin Cernekee
2039c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
2040c1c0c461SKevin Cernekee	bool
2041cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2042f263f2a2SHauke Mehrtens	select ARCH_HAS_SYNC_DMA_FOR_CPU
2043c1c0c461SKevin Cernekee
20447f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20457f058e85SJayachandran C	bool
20467f058e85SJayachandran C
20471c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20481c773ea4SJayachandran C	bool
20491c773ea4SJayachandran C
205017099b11SRalf Baechle#
205117099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
205217099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
205317099b11SRalf Baechle#
20540004a9dfSRalf Baechleconfig WEAK_ORDERING
20550004a9dfSRalf Baechle	bool
205617099b11SRalf Baechle
205717099b11SRalf Baechle#
205817099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
205917099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
206017099b11SRalf Baechle#
206117099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
206217099b11SRalf Baechle	bool
20635e83d430SRalf Baechleendmenu
20645e83d430SRalf Baechle
20655e83d430SRalf Baechle#
20665e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
20675e83d430SRalf Baechle#
20685e83d430SRalf Baechleconfig CPU_MIPS32
20695e83d430SRalf Baechle	bool
2070ab7c01fdSSerge Semin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
2071281e3aeaSSerge Semin		     CPU_MIPS32_R6 || CPU_P5600
20725e83d430SRalf Baechle
20735e83d430SRalf Baechleconfig CPU_MIPS64
20745e83d430SRalf Baechle	bool
2075ab7c01fdSSerge Semin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2076ab7c01fdSSerge Semin		     CPU_MIPS64_R6
20775e83d430SRalf Baechle
20785e83d430SRalf Baechle#
207957eeacedSPaul Burton# These indicate the revision of the architecture
20805e83d430SRalf Baechle#
20815e83d430SRalf Baechleconfig CPU_MIPSR1
20825e83d430SRalf Baechle	bool
20835e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
20845e83d430SRalf Baechle
20855e83d430SRalf Baechleconfig CPU_MIPSR2
20865e83d430SRalf Baechle	bool
2087a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
20888256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2089ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2090a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20915e83d430SRalf Baechle
2092ab7c01fdSSerge Seminconfig CPU_MIPSR5
2093ab7c01fdSSerge Semin	bool
2094281e3aeaSSerge Semin	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2095ab7c01fdSSerge Semin	select CPU_HAS_RIXI
2096ab7c01fdSSerge Semin	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2097ab7c01fdSSerge Semin	select MIPS_SPRAM
2098ab7c01fdSSerge Semin
20997fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
21007fd08ca5SLeonid Yegoshin	bool
21017fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
21028256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2103ba9196d2SJiaxun Yang	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
210487321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
21052db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
21064a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2107a7e07b1aSMarkos Chandras	select MIPS_SPRAM
21085e83d430SRalf Baechle
210957eeacedSPaul Burtonconfig TARGET_ISA_REV
211057eeacedSPaul Burton	int
211157eeacedSPaul Burton	default 1 if CPU_MIPSR1
211257eeacedSPaul Burton	default 2 if CPU_MIPSR2
2113ab7c01fdSSerge Semin	default 5 if CPU_MIPSR5
211457eeacedSPaul Burton	default 6 if CPU_MIPSR6
211557eeacedSPaul Burton	default 0
211657eeacedSPaul Burton	help
211757eeacedSPaul Burton	  Reflects the ISA revision being targeted by the kernel build. This
211857eeacedSPaul Burton	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
211957eeacedSPaul Burton
2120a6e18781SLeonid Yegoshinconfig EVA
2121a6e18781SLeonid Yegoshin	bool
2122a6e18781SLeonid Yegoshin
2123c5b36783SSteven J. Hillconfig XPA
2124c5b36783SSteven J. Hill	bool
2125c5b36783SSteven J. Hill
21265e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
21275e83d430SRalf Baechle	bool
21285e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
21295e83d430SRalf Baechle	bool
21305e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
21315e83d430SRalf Baechle	bool
21325e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
21335e83d430SRalf Baechle	bool
213455045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
213555045ff5SWu Zhangjin	bool
213655045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
213755045ff5SWu Zhangjin	bool
21389cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
21399cffd154SDavid Daney	bool
2140171543e7SDaniel Silsby	depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
214182622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
214282622284SDavid Daney	bool
2143cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
21445e83d430SRalf Baechle
21458192c9eaSDavid Daney#
21468192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
21478192c9eaSDavid Daney#
21488192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
21498192c9eaSDavid Daney	bool
2150679eb637SJames Hogan	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
21518192c9eaSDavid Daney
21525e83d430SRalf Baechlemenu "Kernel type"
21535e83d430SRalf Baechle
21545e83d430SRalf Baechlechoice
21555e83d430SRalf Baechle	prompt "Kernel code model"
21565e83d430SRalf Baechle	help
21575e83d430SRalf Baechle	  You should only select this option if you have a workload that
21585e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
21595e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
21605e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
21615e83d430SRalf Baechle
21625e83d430SRalf Baechleconfig 32BIT
21635e83d430SRalf Baechle	bool "32-bit kernel"
21645e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
21655e83d430SRalf Baechle	select TRAD_SIGNALS
21665e83d430SRalf Baechle	help
21675e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2168f17c4ca3SRalf Baechle
21695e83d430SRalf Baechleconfig 64BIT
21705e83d430SRalf Baechle	bool "64-bit kernel"
21715e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
21725e83d430SRalf Baechle	help
21735e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
21745e83d430SRalf Baechle
21755e83d430SRalf Baechleendchoice
21765e83d430SRalf Baechle
21772235a54dSSanjay Lalconfig KVM_GUEST
21782235a54dSSanjay Lal	bool "KVM Guest Kernel"
217901edc5e7SJiaxun Yang	depends on CPU_MIPS32_R2
2180f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
21812235a54dSSanjay Lal	help
2182caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2183caa1faa7SJames Hogan	  mode.
21842235a54dSSanjay Lal
2185eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2186eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
21872235a54dSSanjay Lal	depends on KVM_GUEST
2188eda3d33cSJames Hogan	default 100
21892235a54dSSanjay Lal	help
2190eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2191eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2192eda3d33cSJames Hogan	  timer frequency is specified directly.
21932235a54dSSanjay Lal
21941e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
21951e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
21961e321fa9SLeonid Yegoshin	depends on 64BIT
21971e321fa9SLeonid Yegoshin	help
21983377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
21993377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
22003377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
22013377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
22023377e227SAlex Belits	  level of page tables is added which imposes both a memory
22033377e227SAlex Belits	  overhead as well as slower TLB fault handling.
22043377e227SAlex Belits
22051e321fa9SLeonid Yegoshin	  If unsure, say N.
22061e321fa9SLeonid Yegoshin
22071da177e4SLinus Torvaldschoice
22081da177e4SLinus Torvalds	prompt "Kernel page size"
22091da177e4SLinus Torvalds	default PAGE_SIZE_4KB
22101da177e4SLinus Torvalds
22111da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
22121da177e4SLinus Torvalds	bool "4kB"
2213268a2d60SJiaxun Yang	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
22141da177e4SLinus Torvalds	help
22151da177e4SLinus Torvalds	  This option select the standard 4kB Linux page size.  On some
22161da177e4SLinus Torvalds	  R3000-family processors this is the only available page size.  Using
22171da177e4SLinus Torvalds	  4kB page size will minimize memory consumption and is therefore
22181da177e4SLinus Torvalds	  recommended for low memory systems.
22191da177e4SLinus Torvalds
22201da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
22211da177e4SLinus Torvalds	bool "8kB"
2222c2aeaaeaSPaul Burton	depends on CPU_CAVIUM_OCTEON
22231e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
22241da177e4SLinus Torvalds	help
22251da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
22261da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2227c2aeaaeaSPaul Burton	  only on cnMIPS processors.  Note that you will need a suitable Linux
2228c2aeaaeaSPaul Burton	  distribution to support this.
22291da177e4SLinus Torvalds
22301da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
22311da177e4SLinus Torvalds	bool "16kB"
2232714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
22331da177e4SLinus Torvalds	help
22341da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
22351da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2236714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2237714bfad6SRalf Baechle	  Linux distribution to support this.
22381da177e4SLinus Torvalds
2239c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2240c52399beSRalf Baechle	bool "32kB"
2241c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
22421e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2243c52399beSRalf Baechle	help
2244c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2245c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2246c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2247c52399beSRalf Baechle	  distribution to support this.
2248c52399beSRalf Baechle
22491da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
22501da177e4SLinus Torvalds	bool "64kB"
22513b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
22521da177e4SLinus Torvalds	help
22531da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
22541da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
22551da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2256714bfad6SRalf Baechle	  writing this option is still high experimental.
22571da177e4SLinus Torvalds
22581da177e4SLinus Torvaldsendchoice
22591da177e4SLinus Torvalds
2260c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2261c9bace7cSDavid Daney	int "Maximum zone order"
2262e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2263e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2264e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2265e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2266e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2267e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2268ef923a76SPaul Cercueil	range 0 64
2269c9bace7cSDavid Daney	default "11"
2270c9bace7cSDavid Daney	help
2271c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2272c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2273c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2274c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2275c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2276c9bace7cSDavid Daney	  increase this value.
2277c9bace7cSDavid Daney
2278c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2279c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2280c9bace7cSDavid Daney
2281c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2282c9bace7cSDavid Daney	  when choosing a value for this option.
2283c9bace7cSDavid Daney
22841da177e4SLinus Torvaldsconfig BOARD_SCACHE
22851da177e4SLinus Torvalds	bool
22861da177e4SLinus Torvalds
22871da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
22881da177e4SLinus Torvalds	bool
22891da177e4SLinus Torvalds	select BOARD_SCACHE
22901da177e4SLinus Torvalds
22919318c51aSChris Dearman#
22929318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
22939318c51aSChris Dearman#
22949318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
22959318c51aSChris Dearman	bool
22969318c51aSChris Dearman	select BOARD_SCACHE
22979318c51aSChris Dearman
22981da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
22991da177e4SLinus Torvalds	bool
23001da177e4SLinus Torvalds	select BOARD_SCACHE
23011da177e4SLinus Torvalds
23021da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
23031da177e4SLinus Torvalds	bool
23041da177e4SLinus Torvalds	select BOARD_SCACHE
23051da177e4SLinus Torvalds
23061da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
23071da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
23081da177e4SLinus Torvalds	depends on CPU_SB1
23091da177e4SLinus Torvalds	help
23101da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
23111da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
23121da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
23131da177e4SLinus Torvalds
23141da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2315c8094b53SRalf Baechle	bool
23161da177e4SLinus Torvalds
23173165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
23183165c846SFlorian Fainelli	bool
2319c2aeaaeaSPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
23203165c846SFlorian Fainelli
2321c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT
2322183b40f9SPaul Burton	bool "Floating Point support" if EXPERT
2323183b40f9SPaul Burton	default y
2324183b40f9SPaul Burton	help
2325183b40f9SPaul Burton	  Select y to include support for floating point in the kernel
2326183b40f9SPaul Burton	  including initialization of FPU hardware, FP context save & restore
2327183b40f9SPaul Burton	  and emulation of an FPU where necessary. Without this support any
2328183b40f9SPaul Burton	  userland program attempting to use floating point instructions will
2329183b40f9SPaul Burton	  receive a SIGILL.
2330183b40f9SPaul Burton
2331183b40f9SPaul Burton	  If you know that your userland will not attempt to use floating point
2332183b40f9SPaul Burton	  instructions then you can say n here to shrink the kernel a little.
2333183b40f9SPaul Burton
2334183b40f9SPaul Burton	  If unsure, say y.
2335c92e47e5SPaul Burton
233697f7dcbfSPaul Burtonconfig CPU_R2300_FPU
233797f7dcbfSPaul Burton	bool
2338c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
233997f7dcbfSPaul Burton	default y if CPU_R3000 || CPU_TX39XX
234097f7dcbfSPaul Burton
234154746829SPaul Burtonconfig CPU_R3K_TLB
234254746829SPaul Burton	bool
234354746829SPaul Burton
234491405eb6SFlorian Fainelliconfig CPU_R4K_FPU
234591405eb6SFlorian Fainelli	bool
2346c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
234797f7dcbfSPaul Burton	default y if !CPU_R2300_FPU
234891405eb6SFlorian Fainelli
234962cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
235062cedc4fSFlorian Fainelli	bool
235154746829SPaul Burton	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
235262cedc4fSFlorian Fainelli
235359d6ab86SRalf Baechleconfig MIPS_MT_SMP
2354a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
23555cbf9688SPaul Burton	default y
2356527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
235759d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2358d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2359c080faa5SSteven J. Hill	select SYNC_R4K
236059d6ab86SRalf Baechle	select MIPS_MT
236159d6ab86SRalf Baechle	select SMP
236287353d8aSRalf Baechle	select SMP_UP
2363c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2364c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2365399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
236659d6ab86SRalf Baechle	help
2367c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2368c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2369c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2370c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2371c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
237259d6ab86SRalf Baechle
2373f41ae0b2SRalf Baechleconfig MIPS_MT
2374f41ae0b2SRalf Baechle	bool
2375f41ae0b2SRalf Baechle
23760ab7aefcSRalf Baechleconfig SCHED_SMT
23770ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
23780ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
23790ab7aefcSRalf Baechle	default n
23800ab7aefcSRalf Baechle	help
23810ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
23820ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
23830ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
23840ab7aefcSRalf Baechle
23850ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
23860ab7aefcSRalf Baechle	bool
23870ab7aefcSRalf Baechle
2388f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2389f41ae0b2SRalf Baechle	bool
2390f41ae0b2SRalf Baechle
2391f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2392f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2393f088fc84SRalf Baechle	default y
2394b633648cSRalf Baechle	depends on MIPS_MT_SMP
239507cc0c9eSRalf Baechle
2396b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2397b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
23989eaa9a82SPaul Burton	depends on CPU_MIPSR6
2399c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
2400b0a668fbSLeonid Yegoshin	default y
2401b0a668fbSLeonid Yegoshin	help
2402b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2403b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
240407edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2405b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2406b0a668fbSLeonid Yegoshin	  final kernel image.
2407b0a668fbSLeonid Yegoshin
2408f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2409f35764e7SJames Hogan	bool
2410f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2411f35764e7SJames Hogan	help
2412f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2413f35764e7SJames Hogan	  physical_memsize.
2414f35764e7SJames Hogan
241507cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
241607cc0c9eSRalf Baechle	bool "VPE loader support."
2417f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
241807cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
241907cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
242007cc0c9eSRalf Baechle	select MIPS_MT
242107cc0c9eSRalf Baechle	help
242207cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
242307cc0c9eSRalf Baechle	  onto another VPE and running it.
2424f088fc84SRalf Baechle
242517a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
242617a1d523SDeng-Cheng Zhu	bool
242717a1d523SDeng-Cheng Zhu	default "y"
242817a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
242917a1d523SDeng-Cheng Zhu
24301a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
24311a2a6d7eSDeng-Cheng Zhu	bool
24321a2a6d7eSDeng-Cheng Zhu	default "y"
24331a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
24341a2a6d7eSDeng-Cheng Zhu
2435e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2436e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2437e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2438e01402b1SRalf Baechle	default y
2439e01402b1SRalf Baechle	help
2440e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2441e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2442e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2443e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2444e01402b1SRalf Baechle
2445e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2446e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2447e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2448e01402b1SRalf Baechle
2449da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2450da615cf6SDeng-Cheng Zhu	bool
2451da615cf6SDeng-Cheng Zhu	default "y"
2452da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2453da615cf6SDeng-Cheng Zhu
24542c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
24552c973ef0SDeng-Cheng Zhu	bool
24562c973ef0SDeng-Cheng Zhu	default "y"
24572c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
24582c973ef0SDeng-Cheng Zhu
24594a16ff4cSRalf Baechleconfig MIPS_CMP
24605cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
24615676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2462b10b43baSMarkos Chandras	select SMP
2463eb9b5141STim Anderson	select SYNC_R4K
2464b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
24654a16ff4cSRalf Baechle	select WEAK_ORDERING
24664a16ff4cSRalf Baechle	default n
24674a16ff4cSRalf Baechle	help
2468044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2469044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2470044505c7SPaul Burton	  its ability to start secondary CPUs.
24714a16ff4cSRalf Baechle
24725cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
24735cac93b3SPaul Burton	  instead of this.
24745cac93b3SPaul Burton
24750ee958e1SPaul Burtonconfig MIPS_CPS
24760ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
24775a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
24780ee958e1SPaul Burton	select MIPS_CM
24791d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
24800ee958e1SPaul Burton	select SMP
24810ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
24821d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2483c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
24840ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
24850ee958e1SPaul Burton	select WEAK_ORDERING
24860ee958e1SPaul Burton	help
24870ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
24880ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
24890ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
24900ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
24910ee958e1SPaul Burton	  support is unavailable.
24920ee958e1SPaul Burton
24933179d37eSPaul Burtonconfig MIPS_CPS_PM
249439a59593SMarkos Chandras	depends on MIPS_CPS
24953179d37eSPaul Burton	bool
24963179d37eSPaul Burton
24979f98f3ddSPaul Burtonconfig MIPS_CM
24989f98f3ddSPaul Burton	bool
24993c9b4166SPaul Burton	select MIPS_CPC
25009f98f3ddSPaul Burton
25019c38cf44SPaul Burtonconfig MIPS_CPC
25029c38cf44SPaul Burton	bool
25032600990eSRalf Baechle
25041da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
25051da177e4SLinus Torvalds	bool
25061da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
25071da177e4SLinus Torvalds	default y
25081da177e4SLinus Torvalds
25091da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
25101da177e4SLinus Torvalds	bool
25111da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
25121da177e4SLinus Torvalds	default y
25131da177e4SLinus Torvalds
25149e2b5372SMarkos Chandraschoice
25159e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
25169e2b5372SMarkos Chandras
25179e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
25189e2b5372SMarkos Chandras	bool "None"
25199e2b5372SMarkos Chandras	help
25209e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
25219e2b5372SMarkos Chandras
25229693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
25239693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
25249e2b5372SMarkos Chandras	bool "SmartMIPS"
25259693a853SFranck Bui-Huu	help
25269693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
25279693a853SFranck Bui-Huu	  increased security at both hardware and software level for
25289693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
25299693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
25309693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
25319693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
25329693a853SFranck Bui-Huu	  here.
25339693a853SFranck Bui-Huu
2534bce86083SSteven J. Hillconfig CPU_MICROMIPS
25357fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
25369e2b5372SMarkos Chandras	bool "microMIPS"
2537bce86083SSteven J. Hill	help
2538bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2539bce86083SSteven J. Hill	  microMIPS ISA
2540bce86083SSteven J. Hill
25419e2b5372SMarkos Chandrasendchoice
25429e2b5372SMarkos Chandras
2543a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
25440ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2545a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
2546c92e47e5SPaul Burton	depends on MIPS_FP_SUPPORT
25472a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2548a5e9a69eSPaul Burton	help
2549a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2550a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
25511db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
25521db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
25531db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
25541db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
25551db1af84SPaul Burton	  the size & complexity of your kernel.
2556a5e9a69eSPaul Burton
2557a5e9a69eSPaul Burton	  If unsure, say Y.
2558a5e9a69eSPaul Burton
25591da177e4SLinus Torvaldsconfig CPU_HAS_WB
2560f7062ddbSRalf Baechle	bool
2561e01402b1SRalf Baechle
2562df0ac8a4SKevin Cernekeeconfig XKS01
2563df0ac8a4SKevin Cernekee	bool
2564df0ac8a4SKevin Cernekee
2565ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI
2566ba9196d2SJiaxun Yang	depends on !CPU_DIEI_BROKEN
2567ba9196d2SJiaxun Yang	bool
2568ba9196d2SJiaxun Yang
2569ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN
2570ba9196d2SJiaxun Yang	bool
2571ba9196d2SJiaxun Yang
25728256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
25738256b17eSFlorian Fainelli	bool
25748256b17eSFlorian Fainelli
257518d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR
2576932afdeeSYasha Cherikovsky	bool
2577932afdeeSYasha Cherikovsky	help
257818d84e2eSAlexander Lobakin	  CPU lacks support for unaligned load and store instructions:
2579932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
258018d84e2eSAlexander Lobakin	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
258118d84e2eSAlexander Lobakin	  systems).
2582932afdeeSYasha Cherikovsky
2583f41ae0b2SRalf Baechle#
2584f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2585f41ae0b2SRalf Baechle#
2586e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2587f41ae0b2SRalf Baechle	bool
2588e01402b1SRalf Baechle
2589f41ae0b2SRalf Baechle#
2590f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2591f41ae0b2SRalf Baechle#
2592e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2593f41ae0b2SRalf Baechle	bool
2594e01402b1SRalf Baechle
25951da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
25961da177e4SLinus Torvalds	bool
25971da177e4SLinus Torvalds	depends on !CPU_R3000
25981da177e4SLinus Torvalds	default y
25991da177e4SLinus Torvalds
26001da177e4SLinus Torvalds#
260120d60d99SMaciej W. Rozycki# CPU non-features
260220d60d99SMaciej W. Rozycki#
260320d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
260420d60d99SMaciej W. Rozycki	bool
260520d60d99SMaciej W. Rozycki
260620d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
260720d60d99SMaciej W. Rozycki	bool
260820d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
260920d60d99SMaciej W. Rozycki
261020d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
261120d60d99SMaciej W. Rozycki	bool
261220d60d99SMaciej W. Rozycki
2613071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64
2614071d2f0bSPaul Burton	bool
2615071d2f0bSPaul Burton	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2616071d2f0bSPaul Burton
26174edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
26184edf00a4SPaul Burton	int
26194edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26204edf00a4SPaul Burton	default 0
26214edf00a4SPaul Burton
26224edf00a4SPaul Burtonconfig MIPS_ASID_BITS
26234edf00a4SPaul Burton	int
26242db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
26254edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
26264edf00a4SPaul Burton	default 8
26274edf00a4SPaul Burton
26282db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
26292db003a5SPaul Burton	bool
26302db003a5SPaul Burton
26314a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
26324a5dc51eSMarcin Nowakowski	bool
26334a5dc51eSMarcin Nowakowski
2634802b8362SThomas Bogendoerfer# R4600 erratum.  Due to the lack of errata information the exact
2635802b8362SThomas Bogendoerfer# technical details aren't known.  I've experimentally found that disabling
2636802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal
2637802b8362SThomas Bogendoerfer# with the issue.
2638802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP
2639802b8362SThomas Bogendoerfer	bool
2640802b8362SThomas Bogendoerfer
26415e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
26425e5b6527SThomas Bogendoerfer#
26435e5b6527SThomas Bogendoerfer#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
26445e5b6527SThomas Bogendoerfer#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
26455e5b6527SThomas Bogendoerfer#      executed if there is no other dcache activity. If the dcache is
26465e5b6527SThomas Bogendoerfer#      accessed for another instruction immeidately preceding when these
26475e5b6527SThomas Bogendoerfer#      cache instructions are executing, it is possible that the dcache
26485e5b6527SThomas Bogendoerfer#      tag match outputs used by these cache instructions will be
26495e5b6527SThomas Bogendoerfer#      incorrect. These cache instructions should be preceded by at least
26505e5b6527SThomas Bogendoerfer#      four instructions that are not any kind of load or store
26515e5b6527SThomas Bogendoerfer#      instruction.
26525e5b6527SThomas Bogendoerfer#
26535e5b6527SThomas Bogendoerfer#      This is not allowed:    lw
26545e5b6527SThomas Bogendoerfer#                              nop
26555e5b6527SThomas Bogendoerfer#                              nop
26565e5b6527SThomas Bogendoerfer#                              nop
26575e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26585e5b6527SThomas Bogendoerfer#
26595e5b6527SThomas Bogendoerfer#      This is allowed:        lw
26605e5b6527SThomas Bogendoerfer#                              nop
26615e5b6527SThomas Bogendoerfer#                              nop
26625e5b6527SThomas Bogendoerfer#                              nop
26635e5b6527SThomas Bogendoerfer#                              nop
26645e5b6527SThomas Bogendoerfer#                              cache       Hit_Writeback_Invalidate_D
26655e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP
26665e5b6527SThomas Bogendoerfer	bool
26675e5b6527SThomas Bogendoerfer
266844def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA.
266944def342SThomas Bogendoerfer#
267044def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
267144def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
267244def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty.  These
267344def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss
267444def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer."
267544def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/
267644def342SThomas Bogendoerfer# in .pdf format.)
267744def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP
267844def342SThomas Bogendoerfer	bool
267944def342SThomas Bogendoerfer
268024a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
268124a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following
268224a1c023SThomas Bogendoerfer# operation is not guaranteed."
268324a1c023SThomas Bogendoerfer#
268424a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I
268524a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV
268624a1c023SThomas Bogendoerfer	bool
268724a1c023SThomas Bogendoerfer
2688886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2689886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same
2690886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious
2691886ee136SThomas Bogendoerfer# exceptions.
2692886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS
2693886ee136SThomas Bogendoerfer	bool
2694886ee136SThomas Bogendoerfer
2695256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2696256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically.
2697256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC
2698256ec489SThomas Bogendoerfer	bool
2699256ec489SThomas Bogendoerfer
2700a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction"
2701a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB
2702a7fbed98SThomas Bogendoerfer	bool
2703a7fbed98SThomas Bogendoerfer
270420d60d99SMaciej W. Rozycki#
27051da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
27061da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
27071da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
27081da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
27091da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
27101da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
27111da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
27121da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2713797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2714797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2715797798c1SRalf Baechle#   support.
27161da177e4SLinus Torvalds#
27171da177e4SLinus Torvaldsconfig HIGHMEM
27181da177e4SLinus Torvalds	bool "High Memory Support"
2719a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2720797798c1SRalf Baechle
2721797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2722797798c1SRalf Baechle	bool
2723797798c1SRalf Baechle
2724797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2725797798c1SRalf Baechle	bool
27261da177e4SLinus Torvalds
27279693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
27289693a853SFranck Bui-Huu	bool
27299693a853SFranck Bui-Huu
2730a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2731a6a4834cSSteven J. Hill	bool
2732a6a4834cSSteven J. Hill
2733377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2734377cb1b6SRalf Baechle	bool
2735377cb1b6SRalf Baechle	help
2736377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2737377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2738377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2739377cb1b6SRalf Baechle
2740a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2741a5e9a69eSPaul Burton	bool
2742a5e9a69eSPaul Burton
2743b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2744b4819b59SYoichi Yuasa	def_bool y
2745268a2d60SJiaxun Yang	depends on !NUMA && !CPU_LOONGSON2EF
2746b4819b59SYoichi Yuasa
2747b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2748b1c6cd42SAtsushi Nemoto	bool
2749397dc00eSMike Rapoport	select SPARSEMEM_STATIC if !SGI_IP27
275031473747SAtsushi Nemoto
2751d8cb4e11SRalf Baechleconfig NUMA
2752d8cb4e11SRalf Baechle	bool "NUMA Support"
2753d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2754d8cb4e11SRalf Baechle	help
2755d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2756d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2757d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2758172a37e9SRandy Dunlap	  leave it disabled; on single node systems leave this option
2759d8cb4e11SRalf Baechle	  disabled.
2760d8cb4e11SRalf Baechle
2761d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2762d8cb4e11SRalf Baechle	bool
2763d8cb4e11SRalf Baechle
2764f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA
2765f3c560a6SThomas Bogendoerfer	def_bool y
2766f3c560a6SThomas Bogendoerfer	depends on NUMA
2767f3c560a6SThomas Bogendoerfer
2768f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK
2769f3c560a6SThomas Bogendoerfer	def_bool y
2770f3c560a6SThomas Bogendoerfer	depends on NUMA
2771f3c560a6SThomas Bogendoerfer
27728c530ea3SMatt Redfearnconfig RELOCATABLE
27738c530ea3SMatt Redfearn	bool "Relocatable kernel"
2774ab7c01fdSSerge Semin	depends on SYS_SUPPORTS_RELOCATABLE
2775ab7c01fdSSerge Semin	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2776ab7c01fdSSerge Semin		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2777ab7c01fdSSerge Semin		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2778281e3aeaSSerge Semin		   CPU_P5600 || CAVIUM_OCTEON_SOC
27798c530ea3SMatt Redfearn	help
27808c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
27818c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
27828c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
27838c530ea3SMatt Redfearn	  but are discarded at runtime
27848c530ea3SMatt Redfearn
2785069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2786069fd766SMatt Redfearn	hex "Relocation table size"
2787069fd766SMatt Redfearn	depends on RELOCATABLE
2788069fd766SMatt Redfearn	range 0x0 0x01000000
2789069fd766SMatt Redfearn	default "0x00100000"
2790a7f7f624SMasahiro Yamada	help
2791069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2792069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2793069fd766SMatt Redfearn
2794069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2795069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2796069fd766SMatt Redfearn
2797069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2798069fd766SMatt Redfearn
2799069fd766SMatt Redfearn	  If unsure, leave at the default value.
2800069fd766SMatt Redfearn
2801405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2802405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2803405bc8fdSMatt Redfearn	depends on RELOCATABLE
2804a7f7f624SMasahiro Yamada	help
2805405bc8fdSMatt Redfearn	  Randomizes the physical and virtual address at which the
2806405bc8fdSMatt Redfearn	  kernel image is loaded, as a security feature that
2807405bc8fdSMatt Redfearn	  deters exploit attempts relying on knowledge of the location
2808405bc8fdSMatt Redfearn	  of kernel internals.
2809405bc8fdSMatt Redfearn
2810405bc8fdSMatt Redfearn	  Entropy is generated using any coprocessor 0 registers available.
2811405bc8fdSMatt Redfearn
2812405bc8fdSMatt Redfearn	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2813405bc8fdSMatt Redfearn
2814405bc8fdSMatt Redfearn	  If unsure, say N.
2815405bc8fdSMatt Redfearn
2816405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2817405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2818405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2819405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2820405bc8fdSMatt Redfearn	range 0x0 0x08000000
2821405bc8fdSMatt Redfearn	default "0x01000000"
2822a7f7f624SMasahiro Yamada	help
2823405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2824405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2825405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2826405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2827405bc8fdSMatt Redfearn
2828405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2829405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2830405bc8fdSMatt Redfearn
2831c80d79d7SYasunori Gotoconfig NODES_SHIFT
2832c80d79d7SYasunori Goto	int
2833c80d79d7SYasunori Goto	default "6"
2834c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2835c80d79d7SYasunori Goto
283614f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
283714f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
2838268a2d60SJiaxun Yang	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
283914f70012SDeng-Cheng Zhu	default y
284014f70012SDeng-Cheng Zhu	help
284114f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
284214f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
284314f70012SDeng-Cheng Zhu
2844be8fa1cbSTiezhu Yangconfig DMI
2845be8fa1cbSTiezhu Yang	bool "Enable DMI scanning"
2846be8fa1cbSTiezhu Yang	depends on MACH_LOONGSON64
2847be8fa1cbSTiezhu Yang	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2848be8fa1cbSTiezhu Yang	default y
2849be8fa1cbSTiezhu Yang	help
2850be8fa1cbSTiezhu Yang	  Enabled scanning of DMI to identify machine quirks. Say Y
2851be8fa1cbSTiezhu Yang	  here unless you have verified that your setup is not
2852be8fa1cbSTiezhu Yang	  affected by entries in the DMI blacklist. Required by PNP
2853be8fa1cbSTiezhu Yang	  BIOS code.
2854be8fa1cbSTiezhu Yang
28551da177e4SLinus Torvaldsconfig SMP
28561da177e4SLinus Torvalds	bool "Multi-Processing support"
2857e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2858e73ea273SRalf Baechle	help
28591da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
28604a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
28614a474157SRobert Graffham	  than one CPU, say Y.
28621da177e4SLinus Torvalds
28634a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
28641da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
28651da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
28664a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
28671da177e4SLinus Torvalds	  will run faster if you say N here.
28681da177e4SLinus Torvalds
28691da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
28701da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
28711da177e4SLinus Torvalds
287203502faaSAdrian Bunk	  See also the SMP-HOWTO available at
2873ef054ad3SAlexander A. Klimov	  <https://www.tldp.org/docs.html#howto>.
28741da177e4SLinus Torvalds
28751da177e4SLinus Torvalds	  If you don't know what to do here, say N.
28761da177e4SLinus Torvalds
28777840d618SMatt Redfearnconfig HOTPLUG_CPU
28787840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
28797840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
28807840d618SMatt Redfearn	help
28817840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
28827840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
28837840d618SMatt Redfearn	  (Note: power management support will enable this option
28847840d618SMatt Redfearn	    automatically on SMP systems. )
28857840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
28867840d618SMatt Redfearn
288787353d8aSRalf Baechleconfig SMP_UP
288887353d8aSRalf Baechle	bool
288987353d8aSRalf Baechle
28904a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
28914a16ff4cSRalf Baechle	bool
28924a16ff4cSRalf Baechle
28930ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
28940ee958e1SPaul Burton	bool
28950ee958e1SPaul Burton
2896e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2897e73ea273SRalf Baechle	bool
2898e73ea273SRalf Baechle
2899130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2900130e2fb7SRalf Baechle	bool
2901130e2fb7SRalf Baechle
2902130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2903130e2fb7SRalf Baechle	bool
2904130e2fb7SRalf Baechle
2905130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2906130e2fb7SRalf Baechle	bool
2907130e2fb7SRalf Baechle
2908130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2909130e2fb7SRalf Baechle	bool
2910130e2fb7SRalf Baechle
2911130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2912130e2fb7SRalf Baechle	bool
2913130e2fb7SRalf Baechle
29141da177e4SLinus Torvaldsconfig NR_CPUS
2915a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2916a91796a9SJayachandran C	range 2 256
29171da177e4SLinus Torvalds	depends on SMP
2918130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2919130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2920130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2921130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2922130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
29231da177e4SLinus Torvalds	help
29241da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
29251da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
29261da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
292772ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
292872ede9b1SAtsushi Nemoto	  and 2 for all others.
29291da177e4SLinus Torvalds
29301da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
293172ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
293272ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
293372ede9b1SAtsushi Nemoto	  power of two.
29341da177e4SLinus Torvalds
2935399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2936399aaa25SAl Cooper	bool
2937399aaa25SAl Cooper
29387820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
29397820b84bSDavid Daney	bool
29407820b84bSDavid Daney
29417820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
29427820b84bSDavid Daney	int
29437820b84bSDavid Daney	depends on SMP
29447820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
29457820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
29467820b84bSDavid Daney
29471723b4a3SAtsushi Nemoto#
29481723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
29491723b4a3SAtsushi Nemoto#
29501723b4a3SAtsushi Nemoto
29511723b4a3SAtsushi Nemotochoice
29521723b4a3SAtsushi Nemoto	prompt "Timer frequency"
29531723b4a3SAtsushi Nemoto	default HZ_250
29541723b4a3SAtsushi Nemoto	help
29551723b4a3SAtsushi Nemoto	  Allows the configuration of the timer frequency.
29561723b4a3SAtsushi Nemoto
295767596573SPaul Burton	config HZ_24
295867596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
295967596573SPaul Burton
29601723b4a3SAtsushi Nemoto	config HZ_48
29610f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
29621723b4a3SAtsushi Nemoto
29631723b4a3SAtsushi Nemoto	config HZ_100
29641723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
29651723b4a3SAtsushi Nemoto
29661723b4a3SAtsushi Nemoto	config HZ_128
29671723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
29681723b4a3SAtsushi Nemoto
29691723b4a3SAtsushi Nemoto	config HZ_250
29701723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
29711723b4a3SAtsushi Nemoto
29721723b4a3SAtsushi Nemoto	config HZ_256
29731723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
29741723b4a3SAtsushi Nemoto
29751723b4a3SAtsushi Nemoto	config HZ_1000
29761723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
29771723b4a3SAtsushi Nemoto
29781723b4a3SAtsushi Nemoto	config HZ_1024
29791723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
29801723b4a3SAtsushi Nemoto
29811723b4a3SAtsushi Nemotoendchoice
29821723b4a3SAtsushi Nemoto
298367596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
298467596573SPaul Burton	bool
298567596573SPaul Burton
29861723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
29871723b4a3SAtsushi Nemoto	bool
29881723b4a3SAtsushi Nemoto
29891723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
29901723b4a3SAtsushi Nemoto	bool
29911723b4a3SAtsushi Nemoto
29921723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
29931723b4a3SAtsushi Nemoto	bool
29941723b4a3SAtsushi Nemoto
29951723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
29961723b4a3SAtsushi Nemoto	bool
29971723b4a3SAtsushi Nemoto
29981723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
29991723b4a3SAtsushi Nemoto	bool
30001723b4a3SAtsushi Nemoto
30011723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
30021723b4a3SAtsushi Nemoto	bool
30031723b4a3SAtsushi Nemoto
30041723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
30051723b4a3SAtsushi Nemoto	bool
30061723b4a3SAtsushi Nemoto
30071723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
30081723b4a3SAtsushi Nemoto	bool
300967596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
301067596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
301167596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
301267596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
301367596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
301467596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
301567596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
30161723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
30171723b4a3SAtsushi Nemoto
30181723b4a3SAtsushi Nemotoconfig HZ
30191723b4a3SAtsushi Nemoto	int
302067596573SPaul Burton	default 24 if HZ_24
30211723b4a3SAtsushi Nemoto	default 48 if HZ_48
30221723b4a3SAtsushi Nemoto	default 100 if HZ_100
30231723b4a3SAtsushi Nemoto	default 128 if HZ_128
30241723b4a3SAtsushi Nemoto	default 250 if HZ_250
30251723b4a3SAtsushi Nemoto	default 256 if HZ_256
30261723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
30271723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
30281723b4a3SAtsushi Nemoto
302996685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
303096685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
303196685b17SDeng-Cheng Zhu
3032ea6e942bSAtsushi Nemotoconfig KEXEC
30337d60717eSKees Cook	bool "Kexec system call"
30342965faa5SDave Young	select KEXEC_CORE
3035ea6e942bSAtsushi Nemoto	help
3036ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
3037ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
30383dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
3039ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
3040ea6e942bSAtsushi Nemoto
304101dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
3042ea6e942bSAtsushi Nemoto
3043ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
3044ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
3045bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
3046bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
3047bf220695SGeert Uytterhoeven	  made.
3048ea6e942bSAtsushi Nemoto
30497aa1c8f4SRalf Baechleconfig CRASH_DUMP
30507aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
30517aa1c8f4SRalf Baechle	help
30527aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
30537aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
30547aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
30557aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
30567aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
30577aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
30587aa1c8f4SRalf Baechle	  PHYSICAL_START.
30597aa1c8f4SRalf Baechle
30607aa1c8f4SRalf Baechleconfig PHYSICAL_START
30617aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
30628bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
30637aa1c8f4SRalf Baechle	depends on CRASH_DUMP
30647aa1c8f4SRalf Baechle	help
30657aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
30667aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
30677aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
30687aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
30697aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
30707aa1c8f4SRalf Baechle
3071ea6e942bSAtsushi Nemotoconfig SECCOMP
3072ea6e942bSAtsushi Nemoto	bool "Enable seccomp to safely compute untrusted bytecode"
3073293c5bd1SRalf Baechle	depends on PROC_FS
3074ea6e942bSAtsushi Nemoto	default y
3075ea6e942bSAtsushi Nemoto	help
3076ea6e942bSAtsushi Nemoto	  This kernel feature is useful for number crunching applications
3077ea6e942bSAtsushi Nemoto	  that may need to compute untrusted bytecode during their
3078ea6e942bSAtsushi Nemoto	  execution. By using pipes or other transports made available to
3079ea6e942bSAtsushi Nemoto	  the process as file descriptors supporting the read/write
3080ea6e942bSAtsushi Nemoto	  syscalls, it's possible to isolate those applications in
3081ea6e942bSAtsushi Nemoto	  their own address space using seccomp. Once seccomp is
3082ea6e942bSAtsushi Nemoto	  enabled via /proc/<pid>/seccomp, it cannot be disabled
3083ea6e942bSAtsushi Nemoto	  and the task is only allowed to execute a few safe syscalls
3084ea6e942bSAtsushi Nemoto	  defined by each seccomp mode.
3085ea6e942bSAtsushi Nemoto
3086ea6e942bSAtsushi Nemoto	  If unsure, say Y. Only embedded should say N here.
3087ea6e942bSAtsushi Nemoto
3088597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
3089b7f1e273SPaul Burton	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3090597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
3091597ce172SPaul Burton	help
3092597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
3093597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
3094597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3095597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
3096597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
3097597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
3098597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
3099597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
3100597ce172SPaul Burton	  saying N here.
3101597ce172SPaul Burton
310206e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
310306e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
310406e2e882SPaul Burton	  worked on. In order to avoid userland becoming dependant upon current
310506e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
310606e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
310706e2e882SPaul Burton	  said details.
310806e2e882SPaul Burton
310906e2e882SPaul Burton	  If unsure, say N.
3110597ce172SPaul Burton
3111f2ffa5abSDezhong Diaoconfig USE_OF
31120b3e06fdSJonas Gorski	bool
3113f2ffa5abSDezhong Diao	select OF
3114e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
3115abd2363fSGrant Likely	select IRQ_DOMAIN
3116f2ffa5abSDezhong Diao
31172fe8ea39SDengcheng Zhuconfig UHI_BOOT
31182fe8ea39SDengcheng Zhu	bool
31192fe8ea39SDengcheng Zhu
31207fafb068SAndrew Brestickerconfig BUILTIN_DTB
31217fafb068SAndrew Bresticker	bool
31227fafb068SAndrew Bresticker
31231da8f179SJonas Gorskichoice
31245b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
31251da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
31261da8f179SJonas Gorski
31271da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
31281da8f179SJonas Gorski		bool "None"
31291da8f179SJonas Gorski		help
31301da8f179SJonas Gorski		  Do not enable appended dtb support.
31311da8f179SJonas Gorski
313287db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
313387db537dSAaro Koskinen		bool "vmlinux"
313487db537dSAaro Koskinen		help
313587db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
313687db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
313787db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
313887db537dSAaro Koskinen		  objcopy:
313987db537dSAaro Koskinen
314087db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
314187db537dSAaro Koskinen
314287db537dSAaro Koskinen		  This is meant as a backward compatiblity convenience for those
314387db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
314487db537dSAaro Koskinen		  the documented boot protocol using a device tree.
314587db537dSAaro Koskinen
31461da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
3147b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
31481da8f179SJonas Gorski		help
31491da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
3150b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
31511da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
31521da8f179SJonas Gorski
31531da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
31541da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
31551da8f179SJonas Gorski		  the documented boot protocol using a device tree.
31561da8f179SJonas Gorski
31571da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
31581da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
31591da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
31601da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
31611da8f179SJonas Gorski		  if you don't intend to always append a DTB.
31621da8f179SJonas Gorskiendchoice
31631da8f179SJonas Gorski
31642024972eSJonas Gorskichoice
31652024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
31662bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
316787fcfa7bSJiaxun Yang					 !MACH_LOONGSON64 && !MIPS_MALTA && \
31682bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
31692024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
31702024972eSJonas Gorski
31712024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
31722024972eSJonas Gorski		depends on USE_OF
31732024972eSJonas Gorski		bool "Dtb kernel arguments if available"
31742024972eSJonas Gorski
31752024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
31762024972eSJonas Gorski		depends on USE_OF
31772024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
31782024972eSJonas Gorski
31792024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
31802024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
3181ed47e153SRabin Vincent
3182ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
3183ed47e153SRabin Vincent		depends on CMDLINE_BOOL
3184ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
31852024972eSJonas Gorskiendchoice
31862024972eSJonas Gorski
31875e83d430SRalf Baechleendmenu
31885e83d430SRalf Baechle
31891df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
31901df0f0ffSAtsushi Nemoto	bool
31911df0f0ffSAtsushi Nemoto	default y
31921df0f0ffSAtsushi Nemoto
31931df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
31941df0f0ffSAtsushi Nemoto	bool
31951df0f0ffSAtsushi Nemoto	default y
31961df0f0ffSAtsushi Nemoto
3197a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3198a728ab52SKirill A. Shutemov	int
31993377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3200a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3201a728ab52SKirill A. Shutemov	default 2
3202a728ab52SKirill A. Shutemov
32036c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
32046c359eb1SPaul Burton	bool
32056c359eb1SPaul Burton
32061da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
32071da177e4SLinus Torvalds
3208c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
32092eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3210c5611df9SPaul Burton	bool
3211c5611df9SPaul Burton
3212c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3213c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3214c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
32152eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
32161da177e4SLinus Torvalds
32171da177e4SLinus Torvalds#
32181da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
32191da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
32201da177e4SLinus Torvalds# users to choose the right thing ...
32211da177e4SLinus Torvalds#
32221da177e4SLinus Torvaldsconfig ISA
32231da177e4SLinus Torvalds	bool
32241da177e4SLinus Torvalds
32251da177e4SLinus Torvaldsconfig TC
32261da177e4SLinus Torvalds	bool "TURBOchannel support"
32271da177e4SLinus Torvalds	depends on MACH_DECSTATION
32281da177e4SLinus Torvalds	help
322950a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
323050a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
323150a23e6eSJustin P. Mattock	  at:
323250a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
323350a23e6eSJustin P. Mattock	  and:
323450a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
323550a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
323650a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
32371da177e4SLinus Torvalds
32381da177e4SLinus Torvaldsconfig MMU
32391da177e4SLinus Torvalds	bool
32401da177e4SLinus Torvalds	default y
32411da177e4SLinus Torvalds
3242109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3243109c32ffSMatt Redfearn	default 12 if 64BIT
3244109c32ffSMatt Redfearn	default 8
3245109c32ffSMatt Redfearn
3246109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3247109c32ffSMatt Redfearn	default 18 if 64BIT
3248109c32ffSMatt Redfearn	default 15
3249109c32ffSMatt Redfearn
3250109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3251109c32ffSMatt Redfearn	default 8
3252109c32ffSMatt Redfearn
3253109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3254109c32ffSMatt Redfearn	default 15
3255109c32ffSMatt Redfearn
3256d865bea4SRalf Baechleconfig I8253
3257d865bea4SRalf Baechle	bool
3258798778b8SRussell King	select CLKSRC_I8253
32592d02612fSThomas Gleixner	select CLKEVT_I8253
32609726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3261d865bea4SRalf Baechle
3262e05eb3f8SRalf Baechleconfig ZONE_DMA
3263e05eb3f8SRalf Baechle	bool
3264e05eb3f8SRalf Baechle
3265cce335aeSRalf Baechleconfig ZONE_DMA32
3266cce335aeSRalf Baechle	bool
3267cce335aeSRalf Baechle
32681da177e4SLinus Torvaldsendmenu
32691da177e4SLinus Torvalds
32701da177e4SLinus Torvaldsconfig TRAD_SIGNALS
32711da177e4SLinus Torvalds	bool
32721da177e4SLinus Torvalds
32731da177e4SLinus Torvaldsconfig MIPS32_COMPAT
327478aaf956SRalf Baechle	bool
32751da177e4SLinus Torvalds
32761da177e4SLinus Torvaldsconfig COMPAT
32771da177e4SLinus Torvalds	bool
32781da177e4SLinus Torvalds
327905e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
328005e43966SAtsushi Nemoto	bool
328105e43966SAtsushi Nemoto
32821da177e4SLinus Torvaldsconfig MIPS32_O32
32831da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
328478aaf956SRalf Baechle	depends on 64BIT
328578aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
328678aaf956SRalf Baechle	select COMPAT
328778aaf956SRalf Baechle	select MIPS32_COMPAT
328878aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
32891da177e4SLinus Torvalds	help
32901da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
32911da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
32921da177e4SLinus Torvalds	  existing binaries are in this format.
32931da177e4SLinus Torvalds
32941da177e4SLinus Torvalds	  If unsure, say Y.
32951da177e4SLinus Torvalds
32961da177e4SLinus Torvaldsconfig MIPS32_N32
32971da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3298c22eacfeSRalf Baechle	depends on 64BIT
32995a9372f7SArnd Bergmann	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
330078aaf956SRalf Baechle	select COMPAT
330178aaf956SRalf Baechle	select MIPS32_COMPAT
330278aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
33031da177e4SLinus Torvalds	help
33041da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
33051da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
33061da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
33071da177e4SLinus Torvalds	  cases.
33081da177e4SLinus Torvalds
33091da177e4SLinus Torvalds	  If unsure, say N.
33101da177e4SLinus Torvalds
33111da177e4SLinus Torvaldsconfig BINFMT_ELF32
33121da177e4SLinus Torvalds	bool
33131da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3314f43edca7SRalf Baechle	select ELFCORE
33151da177e4SLinus Torvalds
33162116245eSRalf Baechlemenu "Power management options"
3317952fa954SRodolfo Giometti
3318363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3319363c55caSWu Zhangjin	def_bool y
33203f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3321363c55caSWu Zhangjin
3322f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3323f4cb5700SJohannes Berg	def_bool y
33243f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3325f4cb5700SJohannes Berg
33262116245eSRalf Baechlesource "kernel/power/Kconfig"
3327952fa954SRodolfo Giometti
33281da177e4SLinus Torvaldsendmenu
33291da177e4SLinus Torvalds
33307a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
33317a998935SViresh Kumar	bool
33327a998935SViresh Kumar
33337a998935SViresh Kumarmenu "CPU Power Management"
3334c095ebafSPaul Burton
3335c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
33367a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
33377a998935SViresh Kumarendif
33389726b43aSWu Zhangjin
3339c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3340c095ebafSPaul Burton
3341c095ebafSPaul Burtonendmenu
3342c095ebafSPaul Burton
334398cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
334498cdee0eSRalf Baechle
33452235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3346e91946d6SNathan Chancellor
3347e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig"
3348