1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0 21da177e4SLinus Torvaldsconfig MIPS 31da177e4SLinus Torvalds bool 41da177e4SLinus Torvalds default y 5942fa985SYury Norov select ARCH_32BIT_OFF_T if !64BIT 6ea6a3737SPaul Burton select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT 734c01e41SAlexander Lobakin select ARCH_HAS_FORTIFY_SOURCE 834c01e41SAlexander Lobakin select ARCH_HAS_KCOV 934c01e41SAlexander Lobakin select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI) 1012597988SMatt Redfearn select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 111e35918aSHassan Naveed select ARCH_HAS_UBSAN_SANITIZE_ALL 128b3165e5SXingxing Su select ARCH_HAS_GCOV_PROFILE_ALL 13a8c0f1c6STiezhu Yang select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL 1412597988SMatt Redfearn select ARCH_SUPPORTS_UPROBES 151ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 1612597988SMatt Redfearn select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 1725da4e9dSPaul Burton select ARCH_USE_QUEUED_RWLOCKS 180b17c967SPaul Burton select ARCH_USE_QUEUED_SPINLOCKS 199035bd29SAlexandre Ghiti select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 2012597988SMatt Redfearn select ARCH_WANT_IPC_PARSE_VERSION 21d3a4e0f1SAlexander Lobakin select ARCH_WANT_LD_ORPHAN_WARN 2210916706SShile Zhang select BUILDTIME_TABLE_SORT 2312597988SMatt Redfearn select CLONE_BACKWARDS 2457eeacedSPaul Burton select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1) 2512597988SMatt Redfearn select CPU_PM if CPU_IDLE 2612597988SMatt Redfearn select GENERIC_ATOMIC64 if !64BIT 2712597988SMatt Redfearn select GENERIC_CMOS_UPDATE 2812597988SMatt Redfearn select GENERIC_CPU_AUTOPROBE 2924640f23SVincenzo Frascino select GENERIC_GETTIMEOFDAY 30b962aeb0SPaul Burton select GENERIC_IOMAP 3112597988SMatt Redfearn select GENERIC_IRQ_PROBE 3212597988SMatt Redfearn select GENERIC_IRQ_SHOW 336630a8e5SChristoph Hellwig select GENERIC_ISA_DMA if EISA 34740129b3SAntony Pavlov select GENERIC_LIB_ASHLDI3 35740129b3SAntony Pavlov select GENERIC_LIB_ASHRDI3 36740129b3SAntony Pavlov select GENERIC_LIB_CMPDI2 37740129b3SAntony Pavlov select GENERIC_LIB_LSHRDI3 38740129b3SAntony Pavlov select GENERIC_LIB_UCMPDI2 3912597988SMatt Redfearn select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 4012597988SMatt Redfearn select GENERIC_SMP_IDLE_THREAD 4112597988SMatt Redfearn select GENERIC_TIME_VSYSCALL 42446f062bSChristoph Hellwig select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT 4312597988SMatt Redfearn select HANDLE_DOMAIN_IRQ 44906d441fSPaul Burton select HAVE_ARCH_COMPILER_H 4512597988SMatt Redfearn select HAVE_ARCH_JUMP_LABEL 4642b20995SArnd Bergmann select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT 47109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 48109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 49490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 50c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 5145e03e62SDaniel Silsby select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES 522ff2b7ecSMasahiro Yamada select HAVE_ASM_MODVERSIONS 5336366e36SPaul Burton select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS 5412597988SMatt Redfearn select HAVE_CONTEXT_TRACKING 55490f561bSFrederic Weisbecker select HAVE_TIF_NOHZ 5664575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 5712597988SMatt Redfearn select HAVE_DEBUG_KMEMLEAK 5812597988SMatt Redfearn select HAVE_DEBUG_STACKOVERFLOW 5912597988SMatt Redfearn select HAVE_DMA_CONTIGUOUS 6012597988SMatt Redfearn select HAVE_DYNAMIC_FTRACE 6134c01e41SAlexander Lobakin select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2 6212597988SMatt Redfearn select HAVE_EXIT_THREAD 6367a929e0SChristoph Hellwig select HAVE_FAST_GUP 6412597988SMatt Redfearn select HAVE_FTRACE_MCOUNT_RECORD 6529c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 6612597988SMatt Redfearn select HAVE_FUNCTION_TRACER 6734c01e41SAlexander Lobakin select HAVE_GCC_PLUGINS 6834c01e41SAlexander Lobakin select HAVE_GENERIC_VDSO 6912597988SMatt Redfearn select HAVE_IDE 70b3a428b4SHassan Naveed select HAVE_IOREMAP_PROT 7112597988SMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 7212597988SMatt Redfearn select HAVE_IRQ_TIME_ACCOUNTING 73c1bf207dSDavid Daney select HAVE_KPROBES 74c1bf207dSDavid Daney select HAVE_KRETPROBES 75c0436b50SPaul Burton select HAVE_LD_DEAD_CODE_DATA_ELIMINATION 76786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 7742a0bb3fSPetr Mladek select HAVE_NMI 7812597988SMatt Redfearn select HAVE_OPROFILE 7912597988SMatt Redfearn select HAVE_PERF_EVENTS 80*1ddc96bdSTiezhu Yang select HAVE_PERF_REGS 81*1ddc96bdSTiezhu Yang select HAVE_PERF_USER_STACK_DUMP 8208bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 839ea141adSPaul Burton select HAVE_RSEQ 8416c0f03fSHassan Naveed select HAVE_SPARSE_SYSCALL_NR 85d148eac0SMasahiro Yamada select HAVE_STACKPROTECTOR 8612597988SMatt Redfearn select HAVE_SYSCALL_TRACEPOINTS 87a3f14310SBen Hutchings select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 8812597988SMatt Redfearn select IRQ_FORCED_THREADING 896630a8e5SChristoph Hellwig select ISA if EISA 9012597988SMatt Redfearn select MODULES_USE_ELF_REL if MODULES 9134c01e41SAlexander Lobakin select MODULES_USE_ELF_RELA if MODULES && 64BIT 9212597988SMatt Redfearn select PERF_USE_VMALLOC 93981aa1d3SThomas Gleixner select PCI_MSI_ARCH_FALLBACKS if PCI_MSI 9405a0a344SArnd Bergmann select RTC_LIB 955e6e9852SChristoph Hellwig select SET_FS 9612597988SMatt Redfearn select SYSCTL_EXCEPTION_TRACE 9712597988SMatt Redfearn select VIRT_TO_BUS 981da177e4SLinus Torvalds 99d3991572SChristoph Hellwigconfig MIPS_FIXUP_BIGPHYS_ADDR 100d3991572SChristoph Hellwig bool 101d3991572SChristoph Hellwig 102c434b9f8SPaul Cercueilconfig MIPS_GENERIC 103c434b9f8SPaul Cercueil bool 104c434b9f8SPaul Cercueil 105f0f4a753SPaul Cercueilconfig MACH_INGENIC 106f0f4a753SPaul Cercueil bool 107f0f4a753SPaul Cercueil select SYS_SUPPORTS_32BIT_KERNEL 108f0f4a753SPaul Cercueil select SYS_SUPPORTS_LITTLE_ENDIAN 109f0f4a753SPaul Cercueil select SYS_SUPPORTS_ZBOOT 110f0f4a753SPaul Cercueil select DMA_NONCOHERENT 111f0f4a753SPaul Cercueil select IRQ_MIPS_CPU 112f0f4a753SPaul Cercueil select PINCTRL 113f0f4a753SPaul Cercueil select GPIOLIB 114f0f4a753SPaul Cercueil select COMMON_CLK 115f0f4a753SPaul Cercueil select GENERIC_IRQ_CHIP 116f0f4a753SPaul Cercueil select BUILTIN_DTB if MIPS_NO_APPENDED_DTB 117f0f4a753SPaul Cercueil select USE_OF 118f0f4a753SPaul Cercueil select CPU_SUPPORTS_CPUFREQ 119f0f4a753SPaul Cercueil select MIPS_EXTERNAL_TIMER 120f0f4a753SPaul Cercueil 1211da177e4SLinus Torvaldsmenu "Machine selection" 1221da177e4SLinus Torvalds 1235e83d430SRalf Baechlechoice 1245e83d430SRalf Baechle prompt "System type" 125c434b9f8SPaul Cercueil default MIPS_GENERIC_KERNEL 1261da177e4SLinus Torvalds 127c434b9f8SPaul Cercueilconfig MIPS_GENERIC_KERNEL 128eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 129c434b9f8SPaul Cercueil select MIPS_GENERIC 130eed0eabdSPaul Burton select BOOT_RAW 131eed0eabdSPaul Burton select BUILTIN_DTB 132eed0eabdSPaul Burton select CEVT_R4K 133eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 134eed0eabdSPaul Burton select COMMON_CLK 135eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 13634c01e41SAlexander Lobakin select CPU_MIPSR2_IRQ_VI 137eed0eabdSPaul Burton select CSRC_R4K 138eed0eabdSPaul Burton select DMA_PERDEV_COHERENT 139eb01d42aSChristoph Hellwig select HAVE_PCI 140eed0eabdSPaul Burton select IRQ_MIPS_CPU 1410211d49eSPaul Burton select MIPS_AUTO_PFN_OFFSET 142eed0eabdSPaul Burton select MIPS_CPU_SCACHE 143eed0eabdSPaul Burton select MIPS_GIC 144eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 145eed0eabdSPaul Burton select NO_EXCEPT_FILL 146eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 147eed0eabdSPaul Burton select SMP_UP if SMP 148a3078e59SMatt Redfearn select SWAP_IO_SPACE 149eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 150eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 151eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 152eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 153eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 154eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 155eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 156eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 157eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 158eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 159eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 160eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 161eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 16234c01e41SAlexander Lobakin select SYS_SUPPORTS_MIPS_CPS 163eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 164eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 165eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 166c3e2ee65SPaul Cercueil select SYS_SUPPORTS_ZBOOT 16734c01e41SAlexander Lobakin select UHI_BOOT 1682e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1692e6522c5SCorentin Labbe select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1702e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1712e6522c5SCorentin Labbe select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1722e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 1732e6522c5SCorentin Labbe select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 174eed0eabdSPaul Burton select USE_OF 175eed0eabdSPaul Burton help 176eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 177eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 178eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 179eed0eabdSPaul Burton Interface) specification. 180eed0eabdSPaul Burton 18142a4f17dSManuel Laussconfig MIPS_ALCHEMY 182c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 183d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 184f772cdb2SRalf Baechle select CEVT_R4K 185d7ea335cSSteven J. Hill select CSRC_R4K 18667e38cf2SRalf Baechle select IRQ_MIPS_CPU 18788e9a93cSManuel Lauss select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is 188d3991572SChristoph Hellwig select MIPS_FIXUP_BIGPHYS_ADDR if PCI 18942a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 19042a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 19142a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 192d30a2b47SLinus Walleij select GPIOLIB 1931b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 19447440229SManuel Lauss select COMMON_CLK 1951da177e4SLinus Torvalds 1967ca5dc14SFlorian Fainelliconfig AR7 1977ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 1987ca5dc14SFlorian Fainelli select BOOT_ELF32 1997ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 2007ca5dc14SFlorian Fainelli select CEVT_R4K 2017ca5dc14SFlorian Fainelli select CSRC_R4K 20267e38cf2SRalf Baechle select IRQ_MIPS_CPU 2037ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 2047ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 2057ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 2067ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 2077ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 2087ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 209377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 2101b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 211d30a2b47SLinus Walleij select GPIOLIB 2127ca5dc14SFlorian Fainelli select VLYNQ 213bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 2147ca5dc14SFlorian Fainelli help 2157ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 2167ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 2177ca5dc14SFlorian Fainelli 21843cc739fSSergey Ryazanovconfig ATH25 21943cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 22043cc739fSSergey Ryazanov select CEVT_R4K 22143cc739fSSergey Ryazanov select CSRC_R4K 22243cc739fSSergey Ryazanov select DMA_NONCOHERENT 22367e38cf2SRalf Baechle select IRQ_MIPS_CPU 2241753e74eSSergey Ryazanov select IRQ_DOMAIN 22543cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 22643cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 22743cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 2288aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 22943cc739fSSergey Ryazanov help 23043cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 23143cc739fSSergey Ryazanov 232d4a67d9dSGabor Juhosconfig ATH79 233d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 234ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 235d4a67d9dSGabor Juhos select BOOT_RAW 236d4a67d9dSGabor Juhos select CEVT_R4K 237d4a67d9dSGabor Juhos select CSRC_R4K 238d4a67d9dSGabor Juhos select DMA_NONCOHERENT 239d30a2b47SLinus Walleij select GPIOLIB 240a08227a2SJohn Crispin select PINCTRL 241411520afSAlban Bedel select COMMON_CLK 24267e38cf2SRalf Baechle select IRQ_MIPS_CPU 243d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 244d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 245d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 246d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 247377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 248b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 24903c8c407SAlban Bedel select USE_OF 25053d473fcSAlban Bedel select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 251d4a67d9dSGabor Juhos help 252d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 253d4a67d9dSGabor Juhos 2545f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2555f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 25629906e1aSÁlvaro Fernández Rojas select ARCH_HAS_RESET_CONTROLLER 257d59098a0SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 258d59098a0SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 259d666cd02SKevin Cernekee select BOOT_RAW 260d666cd02SKevin Cernekee select NO_EXCEPT_FILL 261d666cd02SKevin Cernekee select USE_OF 262d666cd02SKevin Cernekee select CEVT_R4K 263d666cd02SKevin Cernekee select CSRC_R4K 264d666cd02SKevin Cernekee select SYNC_R4K 265d666cd02SKevin Cernekee select COMMON_CLK 266c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 26760b858f2SKevin Cernekee select BCM7038_L1_IRQ 26860b858f2SKevin Cernekee select BCM7120_L2_IRQ 26960b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 27067e38cf2SRalf Baechle select IRQ_MIPS_CPU 27160b858f2SKevin Cernekee select DMA_NONCOHERENT 272d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 27360b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 274d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 275d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 27660b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 27760b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 27860b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 279d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 280d666cd02SKevin Cernekee select SWAP_IO_SPACE 28160b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 28260b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 28360b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 28460b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 2854dc4704cSJustin Chen select HARDIRQS_SW_RESEND 286d666cd02SKevin Cernekee help 2875f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2885f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2895f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2905f2d4459SKevin Cernekee must be set appropriately for your board. 291d666cd02SKevin Cernekee 2921c0c13ebSAurelien Jarnoconfig BCM47XX 293c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 294fe08f8c2SHauke Mehrtens select BOOT_RAW 29542f77542SRalf Baechle select CEVT_R4K 296940f6b48SRalf Baechle select CSRC_R4K 2971c0c13ebSAurelien Jarno select DMA_NONCOHERENT 298eb01d42aSChristoph Hellwig select HAVE_PCI 29967e38cf2SRalf Baechle select IRQ_MIPS_CPU 300314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 301dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 3021c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 3031c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 304377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 3056507831fSAaro Koskinen select SYS_SUPPORTS_ZBOOT 30625e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 307e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 308c949c0bcSRafał Miłecki select GPIOLIB 309c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 310f6e734a8SRafał Miłecki select BCM47XX_NVRAM 3112ab71a02SRafał Miłecki select BCM47XX_SPROM 312dfe00495SMatt Redfearn select BCM47XX_SSB if !BCM47XX_BCMA 3131c0c13ebSAurelien Jarno help 3141c0c13ebSAurelien Jarno Support for BCM47XX based boards 3151c0c13ebSAurelien Jarno 316e7300d04SMaxime Bizonconfig BCM63XX 317e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 318ae8de61cSFlorian Fainelli select BOOT_RAW 319e7300d04SMaxime Bizon select CEVT_R4K 320e7300d04SMaxime Bizon select CSRC_R4K 321fc264022SJonas Gorski select SYNC_R4K 322e7300d04SMaxime Bizon select DMA_NONCOHERENT 32367e38cf2SRalf Baechle select IRQ_MIPS_CPU 324e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 325e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 326e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 327e7300d04SMaxime Bizon select SWAP_IO_SPACE 328d30a2b47SLinus Walleij select GPIOLIB 329af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 330c5af3c2dSJonas Gorski select CLKDEV_LOOKUP 331bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 332e7300d04SMaxime Bizon help 333e7300d04SMaxime Bizon Support for BCM63XX based boards 334e7300d04SMaxime Bizon 3351da177e4SLinus Torvaldsconfig MIPS_COBALT 3363fa986faSMartin Michlmayr bool "Cobalt Server" 33742f77542SRalf Baechle select CEVT_R4K 338940f6b48SRalf Baechle select CSRC_R4K 3391097c6acSYoichi Yuasa select CEVT_GT641XX 3401da177e4SLinus Torvalds select DMA_NONCOHERENT 341eb01d42aSChristoph Hellwig select FORCE_PCI 342d865bea4SRalf Baechle select I8253 3431da177e4SLinus Torvalds select I8259 34467e38cf2SRalf Baechle select IRQ_MIPS_CPU 345d5ab1a69SYoichi Yuasa select IRQ_GT641XX 346252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 3477cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 3480a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 349ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3500e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 3515e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 352e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 3531da177e4SLinus Torvalds 3541da177e4SLinus Torvaldsconfig MACH_DECSTATION 3553fa986faSMartin Michlmayr bool "DECstations" 3561da177e4SLinus Torvalds select BOOT_ELF32 3576457d9fcSYoichi Yuasa select CEVT_DS1287 35881d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3594247417dSYoichi Yuasa select CSRC_IOASIC 36081d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 36120d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 36220d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 36320d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3641da177e4SLinus Torvalds select DMA_NONCOHERENT 365ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 36667e38cf2SRalf Baechle select IRQ_MIPS_CPU 3677cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3687cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 369ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3707d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3715e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3721723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3731723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3741723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 375930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3765e83d430SRalf Baechle help 3771da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3781da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3791da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3801da177e4SLinus Torvalds 3811da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3821da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3831da177e4SLinus Torvalds 3841da177e4SLinus Torvalds DECstation 5000/50 3851da177e4SLinus Torvalds DECstation 5000/150 3861da177e4SLinus Torvalds DECstation 5000/260 3871da177e4SLinus Torvalds DECsystem 5900/260 3881da177e4SLinus Torvalds 3891da177e4SLinus Torvalds otherwise choose R3000. 3901da177e4SLinus Torvalds 3915e83d430SRalf Baechleconfig MACH_JAZZ 3923fa986faSMartin Michlmayr bool "Jazz family of machines" 39339b2d756SThomas Bogendoerfer select ARC_MEMORY 39439b2d756SThomas Bogendoerfer select ARC_PROMLIB 395a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 3967a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 3972f9237d4SChristoph Hellwig select DMA_OPS 3980e2794b0SRalf Baechle select FW_ARC 3990e2794b0SRalf Baechle select FW_ARC32 4005e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 40142f77542SRalf Baechle select CEVT_R4K 402940f6b48SRalf Baechle select CSRC_R4K 403e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 4045e83d430SRalf Baechle select GENERIC_ISA_DMA 4058a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 40667e38cf2SRalf Baechle select IRQ_MIPS_CPU 407d865bea4SRalf Baechle select I8253 4085e83d430SRalf Baechle select I8259 4095e83d430SRalf Baechle select ISA 4107cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 4115e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 4127d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 4131723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 414aadfe4b5SArnd Bergmann select SYS_SUPPORTS_LITTLE_ENDIAN 4151da177e4SLinus Torvalds help 4165e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 4175e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 418692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 4195e83d430SRalf Baechle Olivetti M700-10 workstations. 4205e83d430SRalf Baechle 421f0f4a753SPaul Cercueilconfig MACH_INGENIC_SOC 422de361e8bSPaul Burton bool "Ingenic SoC based machines" 423f0f4a753SPaul Cercueil select MIPS_GENERIC 424f0f4a753SPaul Cercueil select MACH_INGENIC 425f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 4265ebabe59SLars-Peter Clausen 427171bb2f1SJohn Crispinconfig LANTIQ 428171bb2f1SJohn Crispin bool "Lantiq based platforms" 429171bb2f1SJohn Crispin select DMA_NONCOHERENT 43067e38cf2SRalf Baechle select IRQ_MIPS_CPU 431171bb2f1SJohn Crispin select CEVT_R4K 432171bb2f1SJohn Crispin select CSRC_R4K 433171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 434171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 435171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 436171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 437377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 438171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 439f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 440171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 441d30a2b47SLinus Walleij select GPIOLIB 442171bb2f1SJohn Crispin select SWAP_IO_SPACE 443171bb2f1SJohn Crispin select BOOT_RAW 444287e3f3fSJohn Crispin select CLKDEV_LOOKUP 445bbd7ffdbSStephen Boyd select HAVE_LEGACY_CLK 446a0392222SJohn Crispin select USE_OF 4473f8c50c9SJohn Crispin select PINCTRL 4483f8c50c9SJohn Crispin select PINCTRL_LANTIQ 449c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 450c530781cSJohn Crispin select RESET_CONTROLLER 451171bb2f1SJohn Crispin 45230ad29bbSHuacai Chenconfig MACH_LOONGSON32 453caed1d1bSHuacai Chen bool "Loongson 32-bit family of machines" 454c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 455ade299d8SYoichi Yuasa help 45630ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 45785749d24SWu Zhangjin 45830ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 45930ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 46030ad29bbSHuacai Chen Sciences (CAS). 461ade299d8SYoichi Yuasa 46271e2f4ddSJiaxun Yangconfig MACH_LOONGSON2EF 46371e2f4ddSJiaxun Yang bool "Loongson-2E/F family of machines" 464ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 465ca585cf9SKelvin Cheung help 46671e2f4ddSJiaxun Yang This enables the support of early Loongson-2E/F family of machines. 467ca585cf9SKelvin Cheung 46871e2f4ddSJiaxun Yangconfig MACH_LOONGSON64 469caed1d1bSHuacai Chen bool "Loongson 64-bit family of machines" 4706fbde6b4SJiaxun Yang select ARCH_SPARSEMEM_ENABLE 4716fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_PARPORT 4726fbde6b4SJiaxun Yang select ARCH_MIGHT_HAVE_PC_SERIO 4736fbde6b4SJiaxun Yang select GENERIC_ISA_DMA_SUPPORT_BROKEN 4746fbde6b4SJiaxun Yang select BOOT_ELF32 4756fbde6b4SJiaxun Yang select BOARD_SCACHE 4766fbde6b4SJiaxun Yang select CSRC_R4K 4776fbde6b4SJiaxun Yang select CEVT_R4K 4786fbde6b4SJiaxun Yang select CPU_HAS_WB 4796fbde6b4SJiaxun Yang select FORCE_PCI 4806fbde6b4SJiaxun Yang select ISA 4816fbde6b4SJiaxun Yang select I8259 4826fbde6b4SJiaxun Yang select IRQ_MIPS_CPU 4837d6d2837SJiaxun Yang select NO_EXCEPT_FILL 4845125bfeeSTiezhu Yang select NR_CPUS_DEFAULT_64 4856fbde6b4SJiaxun Yang select USE_GENERIC_EARLY_PRINTK_8250 4866423e59aSJiaxun Yang select PCI_DRIVERS_GENERIC 4876fbde6b4SJiaxun Yang select SYS_HAS_CPU_LOONGSON64 4886fbde6b4SJiaxun Yang select SYS_HAS_EARLY_PRINTK 4896fbde6b4SJiaxun Yang select SYS_SUPPORTS_SMP 4906fbde6b4SJiaxun Yang select SYS_SUPPORTS_HOTPLUG_CPU 4916fbde6b4SJiaxun Yang select SYS_SUPPORTS_NUMA 4926fbde6b4SJiaxun Yang select SYS_SUPPORTS_64BIT_KERNEL 4936fbde6b4SJiaxun Yang select SYS_SUPPORTS_HIGHMEM 4946fbde6b4SJiaxun Yang select SYS_SUPPORTS_LITTLE_ENDIAN 49571e2f4ddSJiaxun Yang select SYS_SUPPORTS_ZBOOT 496a307a4ceSJinyang He select SYS_SUPPORTS_RELOCATABLE 4976fbde6b4SJiaxun Yang select ZONE_DMA32 49887fcfa7bSJiaxun Yang select COMMON_CLK 49987fcfa7bSJiaxun Yang select USE_OF 50087fcfa7bSJiaxun Yang select BUILTIN_DTB 50139c1485cSHuacai Chen select PCI_HOST_GENERIC 50271e2f4ddSJiaxun Yang help 503caed1d1bSHuacai Chen This enables the support of Loongson-2/3 family of machines. 504caed1d1bSHuacai Chen 505caed1d1bSHuacai Chen Loongson-2 and Loongson-3 are 64-bit general-purpose processors with 506caed1d1bSHuacai Chen GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E 507caed1d1bSHuacai Chen and Loongson-2F which will be removed), developed by the Institute 508caed1d1bSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS). 509ca585cf9SKelvin Cheung 5106a438309SAndrew Brestickerconfig MACH_PISTACHIO 5116a438309SAndrew Bresticker bool "IMG Pistachio SoC based boards" 5126a438309SAndrew Bresticker select BOOT_ELF32 5136a438309SAndrew Bresticker select BOOT_RAW 5146a438309SAndrew Bresticker select CEVT_R4K 5156a438309SAndrew Bresticker select CLKSRC_MIPS_GIC 5166a438309SAndrew Bresticker select COMMON_CLK 5176a438309SAndrew Bresticker select CSRC_R4K 518645c7827SZubair Lutfullah Kakakhel select DMA_NONCOHERENT 519d30a2b47SLinus Walleij select GPIOLIB 52067e38cf2SRalf Baechle select IRQ_MIPS_CPU 5216a438309SAndrew Bresticker select MFD_SYSCON 5226a438309SAndrew Bresticker select MIPS_CPU_SCACHE 5236a438309SAndrew Bresticker select MIPS_GIC 5246a438309SAndrew Bresticker select PINCTRL 5256a438309SAndrew Bresticker select REGULATOR 5266a438309SAndrew Bresticker select SYS_HAS_CPU_MIPS32_R2 5276a438309SAndrew Bresticker select SYS_SUPPORTS_32BIT_KERNEL 5286a438309SAndrew Bresticker select SYS_SUPPORTS_LITTLE_ENDIAN 5296a438309SAndrew Bresticker select SYS_SUPPORTS_MIPS_CPS 5306a438309SAndrew Bresticker select SYS_SUPPORTS_MULTITHREADING 53141cc07beSMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 5326a438309SAndrew Bresticker select SYS_SUPPORTS_ZBOOT 533018f62eeSEzequiel Garcia select SYS_HAS_EARLY_PRINTK 534018f62eeSEzequiel Garcia select USE_GENERIC_EARLY_PRINTK_8250 5356a438309SAndrew Bresticker select USE_OF 5366a438309SAndrew Bresticker help 5376a438309SAndrew Bresticker This enables support for the IMG Pistachio SoC platform. 5386a438309SAndrew Bresticker 5391da177e4SLinus Torvaldsconfig MIPS_MALTA 5403fa986faSMartin Michlmayr bool "MIPS Malta board" 54161ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 542a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 5437a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 5441da177e4SLinus Torvalds select BOOT_ELF32 545fa71c960SRalf Baechle select BOOT_RAW 546e8823d26SPaul Burton select BUILTIN_DTB 54742f77542SRalf Baechle select CEVT_R4K 548fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 54942b002abSGuenter Roeck select COMMON_CLK 55047bf2b03SMaksym Kokhan select CSRC_R4K 551885014bcSFelix Fietkau select DMA_MAYBE_COHERENT 5521da177e4SLinus Torvalds select GENERIC_ISA_DMA 5538a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 554eb01d42aSChristoph Hellwig select HAVE_PCI 555d865bea4SRalf Baechle select I8253 5561da177e4SLinus Torvalds select I8259 55747bf2b03SMaksym Kokhan select IRQ_MIPS_CPU 5585e83d430SRalf Baechle select MIPS_BONITO64 5599318c51aSChris Dearman select MIPS_CPU_SCACHE 56047bf2b03SMaksym Kokhan select MIPS_GIC 561a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 5625e83d430SRalf Baechle select MIPS_MSC 56347bf2b03SMaksym Kokhan select PCI_GT64XXX_PCI0 564ecafe3e9SPaul Burton select SMP_UP if SMP 5651da177e4SLinus Torvalds select SWAP_IO_SPACE 5667cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5677cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 568bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 569c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 570575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5717cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5725d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 573575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5747cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5757cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 576ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 577ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5785e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 579c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5805e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 581424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 58247bf2b03SMaksym Kokhan select SYS_SUPPORTS_MIPS16 5830365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 584e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 585f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 58647bf2b03SMaksym Kokhan select SYS_SUPPORTS_RELOCATABLE 5879693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 588f35764e7SJames Hogan select SYS_SUPPORTS_VPE_LOADER 5891b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 590e8823d26SPaul Burton select USE_OF 591886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 592abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 5931da177e4SLinus Torvalds help 594f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5951da177e4SLinus Torvalds board. 5961da177e4SLinus Torvalds 5972572f00dSJoshua Hendersonconfig MACH_PIC32 5982572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5992572f00dSJoshua Henderson help 6002572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 6012572f00dSJoshua Henderson 6022572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 6032572f00dSJoshua Henderson microcontrollers. 6042572f00dSJoshua Henderson 6055e83d430SRalf Baechleconfig MACH_VR41XX 60674142d65SYoichi Yuasa bool "NEC VR4100 series based machines" 60742f77542SRalf Baechle select CEVT_R4K 608940f6b48SRalf Baechle select CSRC_R4K 6097cf8053bSRalf Baechle select SYS_HAS_CPU_VR41XX 610377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 611d30a2b47SLinus Walleij select GPIOLIB 6125e83d430SRalf Baechle 613baec970aSLauri Kasanenconfig MACH_NINTENDO64 614baec970aSLauri Kasanen bool "Nintendo 64 console" 615baec970aSLauri Kasanen select CEVT_R4K 616baec970aSLauri Kasanen select CSRC_R4K 617baec970aSLauri Kasanen select SYS_HAS_CPU_R4300 618baec970aSLauri Kasanen select SYS_SUPPORTS_BIG_ENDIAN 619baec970aSLauri Kasanen select SYS_SUPPORTS_ZBOOT 620baec970aSLauri Kasanen select SYS_SUPPORTS_32BIT_KERNEL 621baec970aSLauri Kasanen select SYS_SUPPORTS_64BIT_KERNEL 622baec970aSLauri Kasanen select DMA_NONCOHERENT 623baec970aSLauri Kasanen select IRQ_MIPS_CPU 624baec970aSLauri Kasanen 625ae2b5bb6SJohn Crispinconfig RALINK 626ae2b5bb6SJohn Crispin bool "Ralink based machines" 627ae2b5bb6SJohn Crispin select CEVT_R4K 628ae2b5bb6SJohn Crispin select CSRC_R4K 629ae2b5bb6SJohn Crispin select BOOT_RAW 630ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 63167e38cf2SRalf Baechle select IRQ_MIPS_CPU 632ae2b5bb6SJohn Crispin select USE_OF 633ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 634ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 635ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 636ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 637377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 6381f0400d0SChuanhong Guo select SYS_SUPPORTS_ZBOOT 639ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 640ae2b5bb6SJohn Crispin select CLKDEV_LOOKUP 6412a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6422a153f1cSJohn Crispin select RESET_CONTROLLER 643ae2b5bb6SJohn Crispin 6444042147aSBert Vermeulenconfig MACH_REALTEK_RTL 6454042147aSBert Vermeulen bool "Realtek RTL838x/RTL839x based machines" 6464042147aSBert Vermeulen select MIPS_GENERIC 6474042147aSBert Vermeulen select DMA_NONCOHERENT 6484042147aSBert Vermeulen select IRQ_MIPS_CPU 6494042147aSBert Vermeulen select CSRC_R4K 6504042147aSBert Vermeulen select CEVT_R4K 6514042147aSBert Vermeulen select SYS_HAS_CPU_MIPS32_R1 6524042147aSBert Vermeulen select SYS_HAS_CPU_MIPS32_R2 6534042147aSBert Vermeulen select SYS_SUPPORTS_BIG_ENDIAN 6544042147aSBert Vermeulen select SYS_SUPPORTS_32BIT_KERNEL 6554042147aSBert Vermeulen select SYS_SUPPORTS_MIPS16 6564042147aSBert Vermeulen select SYS_SUPPORTS_MULTITHREADING 6574042147aSBert Vermeulen select SYS_SUPPORTS_VPE_LOADER 6584042147aSBert Vermeulen select SYS_HAS_EARLY_PRINTK 6594042147aSBert Vermeulen select SYS_HAS_EARLY_PRINTK_8250 6604042147aSBert Vermeulen select USE_GENERIC_EARLY_PRINTK_8250 6614042147aSBert Vermeulen select BOOT_RAW 6624042147aSBert Vermeulen select PINCTRL 6634042147aSBert Vermeulen select USE_OF 6644042147aSBert Vermeulen 6651da177e4SLinus Torvaldsconfig SGI_IP22 6663fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 667c0de00b2SThomas Bogendoerfer select ARC_MEMORY 66839b2d756SThomas Bogendoerfer select ARC_PROMLIB 6690e2794b0SRalf Baechle select FW_ARC 6700e2794b0SRalf Baechle select FW_ARC32 6717a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 6721da177e4SLinus Torvalds select BOOT_ELF32 67342f77542SRalf Baechle select CEVT_R4K 674940f6b48SRalf Baechle select CSRC_R4K 675e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6761da177e4SLinus Torvalds select DMA_NONCOHERENT 6776630a8e5SChristoph Hellwig select HAVE_EISA 678d865bea4SRalf Baechle select I8253 67968de4803SThomas Bogendoerfer select I8259 6801da177e4SLinus Torvalds select IP22_CPU_SCACHE 68167e38cf2SRalf Baechle select IRQ_MIPS_CPU 682aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 683e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 684e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 68536e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 686e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 687e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 688e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6891da177e4SLinus Torvalds select SWAP_IO_SPACE 6907cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6917cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 692c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 693ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 694ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6955e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 696802b8362SThomas Bogendoerfer select WAR_R4600_V1_INDEX_ICACHEOP 6975e5b6527SThomas Bogendoerfer select WAR_R4600_V1_HIT_CACHEOP 69844def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 699930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 7001da177e4SLinus Torvalds help 7011da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 7021da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 7031da177e4SLinus Torvalds that runs on these, say Y here. 7041da177e4SLinus Torvalds 7051da177e4SLinus Torvaldsconfig SGI_IP27 7063fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 70754aed4ddSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 708397dc00eSMike Rapoport select ARCH_SPARSEMEM_ENABLE 7090e2794b0SRalf Baechle select FW_ARC 7100e2794b0SRalf Baechle select FW_ARC64 711e9422427SThomas Bogendoerfer select ARC_CMDLINE_ONLY 7125e83d430SRalf Baechle select BOOT_ELF64 713e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 71436a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 715eb01d42aSChristoph Hellwig select HAVE_PCI 71669a07a41SThomas Bogendoerfer select IRQ_MIPS_CPU 717e6308b6dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 718130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 719a57140e9SThomas Bogendoerfer select PCI_DRIVERS_GENERIC 720a57140e9SThomas Bogendoerfer select PCI_XTALK_BRIDGE 7217cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 722ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7235e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 724d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 7251a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 726256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 727930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 7286c86a302SMike Rapoport select NUMA 7291da177e4SLinus Torvalds help 7301da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 7311da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 7321da177e4SLinus Torvalds here. 7331da177e4SLinus Torvalds 734e2defae5SThomas Bogendoerferconfig SGI_IP28 7357d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 736c0de00b2SThomas Bogendoerfer select ARC_MEMORY 73739b2d756SThomas Bogendoerfer select ARC_PROMLIB 7380e2794b0SRalf Baechle select FW_ARC 7390e2794b0SRalf Baechle select FW_ARC64 7407a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 741e2defae5SThomas Bogendoerfer select BOOT_ELF64 742e2defae5SThomas Bogendoerfer select CEVT_R4K 743e2defae5SThomas Bogendoerfer select CSRC_R4K 744e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 745e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 746e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 74767e38cf2SRalf Baechle select IRQ_MIPS_CPU 7486630a8e5SChristoph Hellwig select HAVE_EISA 749e2defae5SThomas Bogendoerfer select I8253 750e2defae5SThomas Bogendoerfer select I8259 751e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 752e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 7535b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 754e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 755e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 756e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 757e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 758e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 759c0de00b2SThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 760e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 761e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 762256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 763dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 764e2defae5SThomas Bogendoerfer help 765e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 766e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 767e2defae5SThomas Bogendoerfer 7687505576dSThomas Bogendoerferconfig SGI_IP30 7697505576dSThomas Bogendoerfer bool "SGI IP30 (Octane/Octane2)" 7707505576dSThomas Bogendoerfer select ARCH_HAS_PHYS_TO_DMA 7717505576dSThomas Bogendoerfer select FW_ARC 7727505576dSThomas Bogendoerfer select FW_ARC64 7737505576dSThomas Bogendoerfer select BOOT_ELF64 7747505576dSThomas Bogendoerfer select CEVT_R4K 7757505576dSThomas Bogendoerfer select CSRC_R4K 7767505576dSThomas Bogendoerfer select SYNC_R4K if SMP 7777505576dSThomas Bogendoerfer select ZONE_DMA32 7787505576dSThomas Bogendoerfer select HAVE_PCI 7797505576dSThomas Bogendoerfer select IRQ_MIPS_CPU 7807505576dSThomas Bogendoerfer select IRQ_DOMAIN_HIERARCHY 7817505576dSThomas Bogendoerfer select NR_CPUS_DEFAULT_2 7827505576dSThomas Bogendoerfer select PCI_DRIVERS_GENERIC 7837505576dSThomas Bogendoerfer select PCI_XTALK_BRIDGE 7847505576dSThomas Bogendoerfer select SYS_HAS_EARLY_PRINTK 7857505576dSThomas Bogendoerfer select SYS_HAS_CPU_R10000 7867505576dSThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 7877505576dSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 7887505576dSThomas Bogendoerfer select SYS_SUPPORTS_SMP 789256ec489SThomas Bogendoerfer select WAR_R10000_LLSC 7907505576dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 7917505576dSThomas Bogendoerfer select ARC_MEMORY 7927505576dSThomas Bogendoerfer help 7937505576dSThomas Bogendoerfer These are the SGI Octane and Octane2 graphics workstations. To 7947505576dSThomas Bogendoerfer compile a Linux kernel that runs on these, say Y here. 7957505576dSThomas Bogendoerfer 7961da177e4SLinus Torvaldsconfig SGI_IP32 797cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 79839b2d756SThomas Bogendoerfer select ARC_MEMORY 79939b2d756SThomas Bogendoerfer select ARC_PROMLIB 80003df8229SChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 8010e2794b0SRalf Baechle select FW_ARC 8020e2794b0SRalf Baechle select FW_ARC32 8031da177e4SLinus Torvalds select BOOT_ELF32 80442f77542SRalf Baechle select CEVT_R4K 805940f6b48SRalf Baechle select CSRC_R4K 8061da177e4SLinus Torvalds select DMA_NONCOHERENT 807eb01d42aSChristoph Hellwig select HAVE_PCI 80867e38cf2SRalf Baechle select IRQ_MIPS_CPU 8091da177e4SLinus Torvalds select R5000_CPU_SCACHE 8101da177e4SLinus Torvalds select RM7000_CPU_SCACHE 8117cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 8127cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 8137cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 814dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 815ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 8165e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 817886ee136SThomas Bogendoerfer select WAR_ICACHE_REFILLS 8181da177e4SLinus Torvalds help 8191da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 8201da177e4SLinus Torvalds 821ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 822ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 8235e83d430SRalf Baechle select BOOT_ELF32 8245e83d430SRalf Baechle select SIBYTE_BCM1120 8255e83d430SRalf Baechle select SWAP_IO_SPACE 8267cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8275e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8285e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8295e83d430SRalf Baechle 830ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 831ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 8325e83d430SRalf Baechle select BOOT_ELF32 8335e83d430SRalf Baechle select SIBYTE_BCM1120 8345e83d430SRalf Baechle select SWAP_IO_SPACE 8357cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8365e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8375e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8385e83d430SRalf Baechle 8395e83d430SRalf Baechleconfig SIBYTE_CRHONE 8403fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 8415e83d430SRalf Baechle select BOOT_ELF32 8425e83d430SRalf Baechle select SIBYTE_BCM1125 8435e83d430SRalf Baechle select SWAP_IO_SPACE 8447cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 8455e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 8465e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8475e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8485e83d430SRalf Baechle 849ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 850ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 851ade299d8SYoichi Yuasa select BOOT_ELF32 852ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 853ade299d8SYoichi Yuasa select SWAP_IO_SPACE 854ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 855ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 856ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 857ade299d8SYoichi Yuasa 858ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 859ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 860ade299d8SYoichi Yuasa select BOOT_ELF32 861fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 862ade299d8SYoichi Yuasa select SIBYTE_SB1250 863ade299d8SYoichi Yuasa select SWAP_IO_SPACE 864ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 865ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 866ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 867ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 868cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 869e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 870ade299d8SYoichi Yuasa 871ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 872ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 873ade299d8SYoichi Yuasa select BOOT_ELF32 874fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 875ade299d8SYoichi Yuasa select SIBYTE_SB1250 876ade299d8SYoichi Yuasa select SWAP_IO_SPACE 877ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 878ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 879ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 880ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 881756d6d83SMaciej W. Rozycki select ZONE_DMA32 if 64BIT 882ade299d8SYoichi Yuasa 883ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 884ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 885ade299d8SYoichi Yuasa select BOOT_ELF32 886ade299d8SYoichi Yuasa select SIBYTE_SB1250 887ade299d8SYoichi Yuasa select SWAP_IO_SPACE 888ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 889ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 890ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 891e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 892ade299d8SYoichi Yuasa 893ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 894ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 895ade299d8SYoichi Yuasa select BOOT_ELF32 896ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 897ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 898ade299d8SYoichi Yuasa select SWAP_IO_SPACE 899ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 900ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 901651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 902ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 903cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 904e4849affSMaciej W. Rozycki select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 905ade299d8SYoichi Yuasa 90614b36af4SThomas Bogendoerferconfig SNI_RM 90714b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 90839b2d756SThomas Bogendoerfer select ARC_MEMORY 90939b2d756SThomas Bogendoerfer select ARC_PROMLIB 9100e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 9110e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 912aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 9135e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 914a211a082SRalf Baechle select ARCH_MIGHT_HAVE_PC_PARPORT 9157a407aa5SRalf Baechle select ARCH_MIGHT_HAVE_PC_SERIO 9165e83d430SRalf Baechle select BOOT_ELF32 91742f77542SRalf Baechle select CEVT_R4K 918940f6b48SRalf Baechle select CSRC_R4K 919e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 9205e83d430SRalf Baechle select DMA_NONCOHERENT 9215e83d430SRalf Baechle select GENERIC_ISA_DMA 9226630a8e5SChristoph Hellwig select HAVE_EISA 9238a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 924eb01d42aSChristoph Hellwig select HAVE_PCI 92567e38cf2SRalf Baechle select IRQ_MIPS_CPU 926d865bea4SRalf Baechle select I8253 9275e83d430SRalf Baechle select I8259 9285e83d430SRalf Baechle select ISA 929564c836fSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_6 9304a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 9317cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 9324a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 933c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 9344a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 93536a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 936ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 9377d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 9384a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 9395e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 9405e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 94144def342SThomas Bogendoerfer select WAR_R4600_V2_HIT_CACHEOP 9421da177e4SLinus Torvalds help 94314b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 94414b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 9455e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 9465e83d430SRalf Baechle support this machine type. 9471da177e4SLinus Torvalds 948edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX 949edcaf1a6SAtsushi Nemoto bool "Toshiba TX39 series based machines" 9505e83d430SRalf Baechle 951edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 952edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 95324a1c023SThomas Bogendoerfer select WAR_TX49XX_ICACHE_INDEX_INV 95423fbee9dSRalf Baechle 95573b4390fSRalf Baechleconfig MIKROTIK_RB532 95673b4390fSRalf Baechle bool "Mikrotik RB532 boards" 95773b4390fSRalf Baechle select CEVT_R4K 95873b4390fSRalf Baechle select CSRC_R4K 95973b4390fSRalf Baechle select DMA_NONCOHERENT 960eb01d42aSChristoph Hellwig select HAVE_PCI 96167e38cf2SRalf Baechle select IRQ_MIPS_CPU 96273b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 96373b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 96473b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 96573b4390fSRalf Baechle select SWAP_IO_SPACE 96673b4390fSRalf Baechle select BOOT_RAW 967d30a2b47SLinus Walleij select GPIOLIB 968930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 96973b4390fSRalf Baechle help 97073b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 97173b4390fSRalf Baechle based on the IDT RC32434 SoC. 97273b4390fSRalf Baechle 9739ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 9749ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 975a86c7f72SDavid Daney select CEVT_R4K 976ea8c64acSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 9771753d50cSChristoph Hellwig select HAVE_RAPIDIO 978d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 979a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 980a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 981f65aad41SRalf Baechle select EDAC_SUPPORT 982b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 98373569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 98473569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 985a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 9865e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 987eb01d42aSChristoph Hellwig select HAVE_PCI 98878bdbbacSMasahiro Yamada select HAVE_PLAT_DELAY 98978bdbbacSMasahiro Yamada select HAVE_PLAT_FW_INIT_CMDLINE 99078bdbbacSMasahiro Yamada select HAVE_PLAT_MEMCPY 991f00e001eSDavid Daney select ZONE_DMA32 992465aaed0SDavid Daney select HOLES_IN_ZONE 993d30a2b47SLinus Walleij select GPIOLIB 9946e511163SDavid Daney select USE_OF 9956e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9966e511163SDavid Daney select SYS_SUPPORTS_SMP 9977820b84bSDavid Daney select NR_CPUS_DEFAULT_64 9987820b84bSDavid Daney select MIPS_NR_CPU_NR_MAP_1024 999e326479fSAndrew Bresticker select BUILTIN_DTB 10008c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 100109230cbcSChristoph Hellwig select SWIOTLB 10023ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 1003a86c7f72SDavid Daney help 1004a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 1005a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 1006a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 1007a86c7f72SDavid Daney Some of the supported boards are: 1008a86c7f72SDavid Daney EBT3000 1009a86c7f72SDavid Daney EBH3000 1010a86c7f72SDavid Daney EBH3100 1011a86c7f72SDavid Daney Thunder 1012a86c7f72SDavid Daney Kodama 1013a86c7f72SDavid Daney Hikari 1014a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 1015a86c7f72SDavid Daney 10167f058e85SJayachandran Cconfig NLM_XLR_BOARD 10177f058e85SJayachandran C bool "Netlogic XLR/XLS based systems" 10187f058e85SJayachandran C select BOOT_ELF32 10197f058e85SJayachandran C select NLM_COMMON 10207f058e85SJayachandran C select SYS_HAS_CPU_XLR 10217f058e85SJayachandran C select SYS_SUPPORTS_SMP 1022eb01d42aSChristoph Hellwig select HAVE_PCI 10237f058e85SJayachandran C select SWAP_IO_SPACE 10247f058e85SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 10257f058e85SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 1026d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 10277f058e85SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 10287f058e85SJayachandran C select SYS_SUPPORTS_HIGHMEM 10297f058e85SJayachandran C select NR_CPUS_DEFAULT_32 10307f058e85SJayachandran C select CEVT_R4K 10317f058e85SJayachandran C select CSRC_R4K 103267e38cf2SRalf Baechle select IRQ_MIPS_CPU 1033b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 10347f058e85SJayachandran C select SYNC_R4K 10357f058e85SJayachandran C select SYS_HAS_EARLY_PRINTK 10368f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 10378f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 10387f058e85SJayachandran C help 10397f058e85SJayachandran C Support for systems based on Netlogic XLR and XLS processors. 10407f058e85SJayachandran C Say Y here if you have a XLR or XLS based board. 10417f058e85SJayachandran C 10421c773ea4SJayachandran Cconfig NLM_XLP_BOARD 10431c773ea4SJayachandran C bool "Netlogic XLP based systems" 10441c773ea4SJayachandran C select BOOT_ELF32 10451c773ea4SJayachandran C select NLM_COMMON 10461c773ea4SJayachandran C select SYS_HAS_CPU_XLP 10471c773ea4SJayachandran C select SYS_SUPPORTS_SMP 1048eb01d42aSChristoph Hellwig select HAVE_PCI 10491c773ea4SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 10501c773ea4SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 1051d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1052d30a2b47SLinus Walleij select GPIOLIB 10531c773ea4SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 10541c773ea4SJayachandran C select SYS_SUPPORTS_LITTLE_ENDIAN 10551c773ea4SJayachandran C select SYS_SUPPORTS_HIGHMEM 10561c773ea4SJayachandran C select NR_CPUS_DEFAULT_32 10571c773ea4SJayachandran C select CEVT_R4K 10581c773ea4SJayachandran C select CSRC_R4K 105967e38cf2SRalf Baechle select IRQ_MIPS_CPU 1060b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 10611c773ea4SJayachandran C select SYNC_R4K 10621c773ea4SJayachandran C select SYS_HAS_EARLY_PRINTK 10632f6528e1SJayachandran C select USE_OF 10648f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 10658f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 10661c773ea4SJayachandran C help 10671c773ea4SJayachandran C This board is based on Netlogic XLP Processor. 10681c773ea4SJayachandran C Say Y here if you have a XLP based board. 10691c773ea4SJayachandran C 10701da177e4SLinus Torvaldsendchoice 10711da177e4SLinus Torvalds 1072e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 10733b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 1074d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 1075a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 1076e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 10778945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 1078eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 1079a103e9b9SPaul Cercueilsource "arch/mips/ingenic/Kconfig" 10805e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 10818ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 10822572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1083af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig" 1084ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 108529c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 108638b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 108722b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 10885e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig" 1089a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 109071e2f4ddSJiaxun Yangsource "arch/mips/loongson2ef/Kconfig" 109130ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 109230ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 10937f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig" 109438b18f72SRalf Baechle 10955e83d430SRalf Baechleendmenu 10965e83d430SRalf Baechle 10973c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 10983c9ee7efSAkinobu Mita bool 10993c9ee7efSAkinobu Mita default y 11003c9ee7efSAkinobu Mita 11011da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 11021da177e4SLinus Torvalds bool 11031da177e4SLinus Torvalds default y 11041da177e4SLinus Torvalds 1105ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 11061cc89038SAtsushi Nemoto bool 11071cc89038SAtsushi Nemoto default y 11081cc89038SAtsushi Nemoto 11091da177e4SLinus Torvalds# 11101da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 11111da177e4SLinus Torvalds# 11120e2794b0SRalf Baechleconfig FW_ARC 11131da177e4SLinus Torvalds bool 11141da177e4SLinus Torvalds 111561ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 111661ed242dSRalf Baechle bool 111761ed242dSRalf Baechle 11189267a30dSMarc St-Jeanconfig BOOT_RAW 11199267a30dSMarc St-Jean bool 11209267a30dSMarc St-Jean 1121217dd11eSRalf Baechleconfig CEVT_BCM1480 1122217dd11eSRalf Baechle bool 1123217dd11eSRalf Baechle 11246457d9fcSYoichi Yuasaconfig CEVT_DS1287 11256457d9fcSYoichi Yuasa bool 11266457d9fcSYoichi Yuasa 11271097c6acSYoichi Yuasaconfig CEVT_GT641XX 11281097c6acSYoichi Yuasa bool 11291097c6acSYoichi Yuasa 113042f77542SRalf Baechleconfig CEVT_R4K 113142f77542SRalf Baechle bool 113242f77542SRalf Baechle 1133217dd11eSRalf Baechleconfig CEVT_SB1250 1134217dd11eSRalf Baechle bool 1135217dd11eSRalf Baechle 1136229f773eSAtsushi Nemotoconfig CEVT_TXX9 1137229f773eSAtsushi Nemoto bool 1138229f773eSAtsushi Nemoto 1139217dd11eSRalf Baechleconfig CSRC_BCM1480 1140217dd11eSRalf Baechle bool 1141217dd11eSRalf Baechle 11424247417dSYoichi Yuasaconfig CSRC_IOASIC 11434247417dSYoichi Yuasa bool 11444247417dSYoichi Yuasa 1145940f6b48SRalf Baechleconfig CSRC_R4K 114638586428SSerge Semin select CLOCKSOURCE_WATCHDOG if CPU_FREQ 1147940f6b48SRalf Baechle bool 1148940f6b48SRalf Baechle 1149217dd11eSRalf Baechleconfig CSRC_SB1250 1150217dd11eSRalf Baechle bool 1151217dd11eSRalf Baechle 1152a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1153a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1154a7f4df4eSAlex Smith 1155a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1156d30a2b47SLinus Walleij select GPIOLIB 1157a9aec7feSAtsushi Nemoto bool 1158a9aec7feSAtsushi Nemoto 11590e2794b0SRalf Baechleconfig FW_CFE 1160df78b5c8SAurelien Jarno bool 1161df78b5c8SAurelien Jarno 116240e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 116340e084a5SRalf Baechle bool 116440e084a5SRalf Baechle 1165885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT 1166f3ecc0ffSChristoph Hellwig select ARCH_HAS_DMA_COHERENCE_H 1167885014bcSFelix Fietkau select DMA_NONCOHERENT 1168885014bcSFelix Fietkau bool 1169885014bcSFelix Fietkau 117020d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 117120d33064SPaul Burton bool 1172347cb6afSChristoph Hellwig select ARCH_HAS_SETUP_DMA_OPS 11735748e1b3SChristoph Hellwig select DMA_NONCOHERENT 117420d33064SPaul Burton 11751da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 11761da177e4SLinus Torvalds bool 1177db91427bSChristoph Hellwig # 1178db91427bSChristoph Hellwig # MIPS allows mixing "slightly different" Cacheability and Coherency 1179db91427bSChristoph Hellwig # Attribute bits. It is believed that the uncached access through 1180db91427bSChristoph Hellwig # KSEG1 and the implementation specific "uncached accelerated" used 1181db91427bSChristoph Hellwig # by pgprot_writcombine can be mixed, and the latter sometimes provides 1182db91427bSChristoph Hellwig # significant advantages. 1183db91427bSChristoph Hellwig # 1184419e2f18SChristoph Hellwig select ARCH_HAS_DMA_WRITE_COMBINE 1185fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_PREP_COHERENT 1186f8c55dc6SChristoph Hellwig select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1187fa7e2247SChristoph Hellwig select ARCH_HAS_DMA_SET_UNCACHED 118834dc0ea6SChristoph Hellwig select DMA_NONCOHERENT_MMAP 118934dc0ea6SChristoph Hellwig select NEED_DMA_MAP_STATE 11904ce588cdSRalf Baechle 119136a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11921da177e4SLinus Torvalds bool 11931da177e4SLinus Torvalds 11941b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1195dbb74540SRalf Baechle bool 1196dbb74540SRalf Baechle 11971da177e4SLinus Torvaldsconfig MIPS_BONITO64 11981da177e4SLinus Torvalds bool 11991da177e4SLinus Torvalds 12001da177e4SLinus Torvaldsconfig MIPS_MSC 12011da177e4SLinus Torvalds bool 12021da177e4SLinus Torvalds 120339b8d525SRalf Baechleconfig SYNC_R4K 120439b8d525SRalf Baechle bool 120539b8d525SRalf Baechle 1206ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1207d388d685SMaciej W. Rozycki def_bool n 1208d388d685SMaciej W. Rozycki 12094e0748f5SMarkos Chandrasconfig GENERIC_CSUM 121018d84e2eSAlexander Lobakin def_bool CPU_NO_LOAD_STORE_LR 12114e0748f5SMarkos Chandras 12128313da30SRalf Baechleconfig GENERIC_ISA_DMA 12138313da30SRalf Baechle bool 12148313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1215a35bee8aSNamhyung Kim select ISA_DMA_API 12168313da30SRalf Baechle 1217aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1218aa414dffSRalf Baechle bool 12198313da30SRalf Baechle select GENERIC_ISA_DMA 1220aa414dffSRalf Baechle 122178bdbbacSMasahiro Yamadaconfig HAVE_PLAT_DELAY 122278bdbbacSMasahiro Yamada bool 122378bdbbacSMasahiro Yamada 122478bdbbacSMasahiro Yamadaconfig HAVE_PLAT_FW_INIT_CMDLINE 122578bdbbacSMasahiro Yamada bool 122678bdbbacSMasahiro Yamada 122778bdbbacSMasahiro Yamadaconfig HAVE_PLAT_MEMCPY 122878bdbbacSMasahiro Yamada bool 122978bdbbacSMasahiro Yamada 1230a35bee8aSNamhyung Kimconfig ISA_DMA_API 1231a35bee8aSNamhyung Kim bool 1232a35bee8aSNamhyung Kim 1233465aaed0SDavid Daneyconfig HOLES_IN_ZONE 1234465aaed0SDavid Daney bool 1235465aaed0SDavid Daney 12368c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 12378c530ea3SMatt Redfearn bool 12388c530ea3SMatt Redfearn help 12398c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 12408c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 12418c530ea3SMatt Redfearn to allow access to command line and entropy sources. 12428c530ea3SMatt Redfearn 1243f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT 1244f381bf6dSDavid Daney def_bool y 1245f381bf6dSDavid Daney depends on BPF_JIT && HAVE_CBPF_JIT 1246f381bf6dSDavid Daney 1247f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT 1248f381bf6dSDavid Daney def_bool y 1249f381bf6dSDavid Daney depends on BPF_JIT && HAVE_EBPF_JIT 1250f381bf6dSDavid Daney 1251f381bf6dSDavid Daney 12525e83d430SRalf Baechle# 12536b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 12545e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 12555e83d430SRalf Baechle# choice statement should be more obvious to the user. 12565e83d430SRalf Baechle# 12575e83d430SRalf Baechlechoice 12586b2aac42SMasanari Iida prompt "Endianness selection" 12591da177e4SLinus Torvalds help 12601da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 12615e83d430SRalf Baechle byte order. These modes require different kernels and a different 12623cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 12635e83d430SRalf Baechle particular system but some systems are just as commonly used in the 12643dde6ad8SDavid Sterba one or the other endianness. 12655e83d430SRalf Baechle 12665e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 12675e83d430SRalf Baechle bool "Big endian" 12685e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 12695e83d430SRalf Baechle 12705e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 12715e83d430SRalf Baechle bool "Little endian" 12725e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 12735e83d430SRalf Baechle 12745e83d430SRalf Baechleendchoice 12755e83d430SRalf Baechle 127622b0763aSDavid Daneyconfig EXPORT_UASM 127722b0763aSDavid Daney bool 127822b0763aSDavid Daney 12792116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12802116245eSRalf Baechle bool 12812116245eSRalf Baechle 12825e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 12835e83d430SRalf Baechle bool 12845e83d430SRalf Baechle 12855e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 12865e83d430SRalf Baechle bool 12871da177e4SLinus Torvalds 12889cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS 12899cffd154SDavid Daney bool 129045e03e62SDaniel Silsby depends on CPU_SUPPORTS_HUGEPAGES 12919cffd154SDavid Daney default y 12929cffd154SDavid Daney 1293aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1294aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1295aa1762f4SDavid Daney 12969267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 12979267a30dSMarc St-Jean bool 12989267a30dSMarc St-Jean 12999267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 13009267a30dSMarc St-Jean bool 13019267a30dSMarc St-Jean 13028420fd00SAtsushi Nemotoconfig IRQ_TXX9 13038420fd00SAtsushi Nemoto bool 13048420fd00SAtsushi Nemoto 1305d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1306d5ab1a69SYoichi Yuasa bool 1307d5ab1a69SYoichi Yuasa 1308252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 13091da177e4SLinus Torvalds bool 13101da177e4SLinus Torvalds 1311a57140e9SThomas Bogendoerferconfig PCI_XTALK_BRIDGE 1312a57140e9SThomas Bogendoerfer bool 1313a57140e9SThomas Bogendoerfer 13149267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 13159267a30dSMarc St-Jean bool 13169267a30dSMarc St-Jean 1317a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1318a7e07b1aSMarkos Chandras bool 1319a7e07b1aSMarkos Chandras 13201da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 13211da177e4SLinus Torvalds bool 13221da177e4SLinus Torvalds 1323e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1324e2defae5SThomas Bogendoerfer bool 1325e2defae5SThomas Bogendoerfer 13265b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 13275b438c44SThomas Bogendoerfer bool 13285b438c44SThomas Bogendoerfer 1329e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1330e2defae5SThomas Bogendoerfer bool 1331e2defae5SThomas Bogendoerfer 1332e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1333e2defae5SThomas Bogendoerfer bool 1334e2defae5SThomas Bogendoerfer 1335e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1336e2defae5SThomas Bogendoerfer bool 1337e2defae5SThomas Bogendoerfer 1338e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1339e2defae5SThomas Bogendoerfer bool 1340e2defae5SThomas Bogendoerfer 1341e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1342e2defae5SThomas Bogendoerfer bool 1343e2defae5SThomas Bogendoerfer 13440e2794b0SRalf Baechleconfig FW_ARC32 13455e83d430SRalf Baechle bool 13465e83d430SRalf Baechle 1347aaa9fad3SPaul Bolleconfig FW_SNIPROM 1348231a35d3SThomas Bogendoerfer bool 1349231a35d3SThomas Bogendoerfer 13501da177e4SLinus Torvaldsconfig BOOT_ELF32 13511da177e4SLinus Torvalds bool 13521da177e4SLinus Torvalds 1353930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1354930beb5aSFlorian Fainelli bool 1355930beb5aSFlorian Fainelli 1356930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1357930beb5aSFlorian Fainelli bool 1358930beb5aSFlorian Fainelli 1359930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1360930beb5aSFlorian Fainelli bool 1361930beb5aSFlorian Fainelli 1362930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1363930beb5aSFlorian Fainelli bool 1364930beb5aSFlorian Fainelli 13651da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 13661da177e4SLinus Torvalds int 1367a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 13685432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 13695432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 13705432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 13711da177e4SLinus Torvalds default "5" 13721da177e4SLinus Torvalds 1373e9422427SThomas Bogendoerferconfig ARC_CMDLINE_ONLY 1374e9422427SThomas Bogendoerfer bool 1375e9422427SThomas Bogendoerfer 13761da177e4SLinus Torvaldsconfig ARC_CONSOLE 13771da177e4SLinus Torvalds bool "ARC console support" 1378e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 13791da177e4SLinus Torvalds 13801da177e4SLinus Torvaldsconfig ARC_MEMORY 13811da177e4SLinus Torvalds bool 13821da177e4SLinus Torvalds 13831da177e4SLinus Torvaldsconfig ARC_PROMLIB 13841da177e4SLinus Torvalds bool 13851da177e4SLinus Torvalds 13860e2794b0SRalf Baechleconfig FW_ARC64 13871da177e4SLinus Torvalds bool 13881da177e4SLinus Torvalds 13891da177e4SLinus Torvaldsconfig BOOT_ELF64 13901da177e4SLinus Torvalds bool 13911da177e4SLinus Torvalds 13921da177e4SLinus Torvaldsmenu "CPU selection" 13931da177e4SLinus Torvalds 13941da177e4SLinus Torvaldschoice 13951da177e4SLinus Torvalds prompt "CPU type" 13961da177e4SLinus Torvalds default CPU_R4X00 13971da177e4SLinus Torvalds 1398268a2d60SJiaxun Yangconfig CPU_LOONGSON64 1399caed1d1bSHuacai Chen bool "Loongson 64-bit CPU" 1400268a2d60SJiaxun Yang depends on SYS_HAS_CPU_LOONGSON64 1401d3bc81beSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 140251522217SJiaxun Yang select CPU_MIPSR2 140351522217SJiaxun Yang select CPU_HAS_PREFETCH 14040e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 14050e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 14060e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 14077507445bSHuacai Chen select CPU_SUPPORTS_MSA 140851522217SJiaxun Yang select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT 140951522217SJiaxun Yang select CPU_MIPSR2_IRQ_VI 14100e476d91SHuacai Chen select WEAK_ORDERING 14110e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 14127507445bSHuacai Chen select MIPS_ASID_BITS_VARIABLE 1413b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 141417c99d94SHuacai Chen select MIPS_L1_CACHE_SHIFT_6 1415d30a2b47SLinus Walleij select GPIOLIB 141609230cbcSChristoph Hellwig select SWIOTLB 14170f78355cSHuacai Chen select HAVE_KVM 14180e476d91SHuacai Chen help 1419caed1d1bSHuacai Chen The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor 1420caed1d1bSHuacai Chen cores implements the MIPS64R2 instruction set with many extensions, 1421caed1d1bSHuacai Chen including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000, 1422caed1d1bSHuacai Chen 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old 1423caed1d1bSHuacai Chen Loongson-2E/2F is not covered here and will be removed in future. 14240e476d91SHuacai Chen 1425caed1d1bSHuacai Chenconfig LOONGSON3_ENHANCEMENT 1426caed1d1bSHuacai Chen bool "New Loongson-3 CPU Enhancements" 14271e820da3SHuacai Chen default n 1428268a2d60SJiaxun Yang depends on CPU_LOONGSON64 14291e820da3SHuacai Chen help 1430caed1d1bSHuacai Chen New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A 14311e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 1432268a2d60SJiaxun Yang FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User 14331e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 14341e820da3SHuacai Chen Fast TLB refill support, etc. 14351e820da3SHuacai Chen 14361e820da3SHuacai Chen This option enable those enhancements which are not probed at run 14371e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 14381e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 1439caed1d1bSHuacai Chen new Loongson-3 machines only, please say 'Y' here. 14401e820da3SHuacai Chen 1441e02e07e3SHuacai Chenconfig CPU_LOONGSON3_WORKAROUNDS 1442caed1d1bSHuacai Chen bool "Old Loongson-3 LLSC Workarounds" 1443e02e07e3SHuacai Chen default y if SMP 1444268a2d60SJiaxun Yang depends on CPU_LOONGSON64 1445e02e07e3SHuacai Chen help 1446caed1d1bSHuacai Chen Loongson-3 processors have the llsc issues which require workarounds. 1447e02e07e3SHuacai Chen Without workarounds the system may hang unexpectedly. 1448e02e07e3SHuacai Chen 1449caed1d1bSHuacai Chen Newer Loongson-3 will fix these issues and no workarounds are needed. 1450e02e07e3SHuacai Chen The workarounds have no significant side effect on them but may 1451e02e07e3SHuacai Chen decrease the performance of the system so this option should be 1452e02e07e3SHuacai Chen disabled unless the kernel is intended to be run on old systems. 1453e02e07e3SHuacai Chen 1454e02e07e3SHuacai Chen If unsure, please say Y. 1455e02e07e3SHuacai Chen 1456ec7a9318SWANG Xueruiconfig CPU_LOONGSON3_CPUCFG_EMULATION 1457ec7a9318SWANG Xuerui bool "Emulate the CPUCFG instruction on older Loongson cores" 1458ec7a9318SWANG Xuerui default y 1459ec7a9318SWANG Xuerui depends on CPU_LOONGSON64 1460ec7a9318SWANG Xuerui help 1461ec7a9318SWANG Xuerui Loongson-3A R4 and newer have the CPUCFG instruction available for 1462ec7a9318SWANG Xuerui userland to query CPU capabilities, much like CPUID on x86. This 1463ec7a9318SWANG Xuerui option provides emulation of the instruction on older Loongson 1464ec7a9318SWANG Xuerui cores, back to Loongson-3A1000. 1465ec7a9318SWANG Xuerui 1466ec7a9318SWANG Xuerui If unsure, please say Y. 1467ec7a9318SWANG Xuerui 14683702bba5SWu Zhangjinconfig CPU_LOONGSON2E 14693702bba5SWu Zhangjin bool "Loongson 2E" 14703702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 1471268a2d60SJiaxun Yang select CPU_LOONGSON2EF 14722a21c730SFuxin Zhang help 14732a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 14742a21c730SFuxin Zhang with many extensions. 14752a21c730SFuxin Zhang 147625985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 14776f7a251aSWu Zhangjin bonito64. 14786f7a251aSWu Zhangjin 14796f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 14806f7a251aSWu Zhangjin bool "Loongson 2F" 14816f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 1482268a2d60SJiaxun Yang select CPU_LOONGSON2EF 1483d30a2b47SLinus Walleij select GPIOLIB 14846f7a251aSWu Zhangjin help 14856f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 14866f7a251aSWu Zhangjin with many extensions. 14876f7a251aSWu Zhangjin 14886f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 14896f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 14906f7a251aSWu Zhangjin Loongson2E. 14916f7a251aSWu Zhangjin 1492ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1493ca585cf9SKelvin Cheung bool "Loongson 1B" 1494ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1495b2afb64cSHuacai Chen select CPU_LOONGSON32 14969ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1497ca585cf9SKelvin Cheung help 1498ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1499968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1500968dc5a0S谢致邦 (XIE Zhibang) instruction set. 1501ca585cf9SKelvin Cheung 150212e3280bSYang Lingconfig CPU_LOONGSON1C 150312e3280bSYang Ling bool "Loongson 1C" 150412e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 1505b2afb64cSHuacai Chen select CPU_LOONGSON32 150612e3280bSYang Ling select LEDS_GPIO_REGISTER 150712e3280bSYang Ling help 150812e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 1509968dc5a0S谢致邦 (XIE Zhibang) Release 1 instruction set and part of the MIPS32 Release 2 1510968dc5a0S谢致邦 (XIE Zhibang) instruction set. 151112e3280bSYang Ling 15126e760c8dSRalf Baechleconfig CPU_MIPS32_R1 15136e760c8dSRalf Baechle bool "MIPS32 Release 1" 15147cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 15156e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1516797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1517ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15186e760c8dSRalf Baechle help 15195e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 15201e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 15211e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 15221e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15231e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 15241e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 15251e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 15261e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 15271e5f1caaSRalf Baechle performance. 15281e5f1caaSRalf Baechle 15291e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 15301e5f1caaSRalf Baechle bool "MIPS32 Release 2" 15317cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 15321e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1533797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1534ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1535a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 15362235a54dSSanjay Lal select HAVE_KVM 15371e5f1caaSRalf Baechle help 15385e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 15396e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 15406e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 15416e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15426e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 15431da177e4SLinus Torvalds 1544ab7c01fdSSerge Seminconfig CPU_MIPS32_R5 1545ab7c01fdSSerge Semin bool "MIPS32 Release 5" 1546ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS32_R5 1547ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1548ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1549ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1550ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1551ab7c01fdSSerge Semin select HAVE_KVM 1552ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT 1553ab7c01fdSSerge Semin help 1554ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1555ab7c01fdSSerge Semin MIPS32 architecture. New MIPS processors, starting with the Warrior 1556ab7c01fdSSerge Semin family, are based on a MIPS32r5 processor. If you own an older 1557ab7c01fdSSerge Semin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1558ab7c01fdSSerge Semin 15597fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1560674d10e2SMarkos Chandras bool "MIPS32 Release 6" 15617fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 15627fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 156318d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 15647fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15657fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 15667fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15677fd08ca5SLeonid Yegoshin select HAVE_KVM 15687fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 15697fd08ca5SLeonid Yegoshin help 15707fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15717fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 15727fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 15737fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 15747fd08ca5SLeonid Yegoshin 15756e760c8dSRalf Baechleconfig CPU_MIPS64_R1 15766e760c8dSRalf Baechle bool "MIPS64 Release 1" 15777cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1578797798c1SRalf Baechle select CPU_HAS_PREFETCH 1579ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1580ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1581ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15829cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 15836e760c8dSRalf Baechle help 15846e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 15856e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15866e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15876e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15886e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15891e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 15901e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 15911e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 15921e5f1caaSRalf Baechle performance. 15931e5f1caaSRalf Baechle 15941e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 15951e5f1caaSRalf Baechle bool "MIPS64 Release 2" 15967cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1597797798c1SRalf Baechle select CPU_HAS_PREFETCH 15981e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 15991e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1600ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 16019cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1602a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 160340a2df49SJames Hogan select HAVE_KVM 16041e5f1caaSRalf Baechle help 16051e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 16061e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 16071e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 16081e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 16091e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 16101da177e4SLinus Torvalds 1611ab7c01fdSSerge Seminconfig CPU_MIPS64_R5 1612ab7c01fdSSerge Semin bool "MIPS64 Release 5" 1613ab7c01fdSSerge Semin depends on SYS_HAS_CPU_MIPS64_R5 1614ab7c01fdSSerge Semin select CPU_HAS_PREFETCH 1615ab7c01fdSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1616ab7c01fdSSerge Semin select CPU_SUPPORTS_64BIT_KERNEL 1617ab7c01fdSSerge Semin select CPU_SUPPORTS_HIGHMEM 1618ab7c01fdSSerge Semin select CPU_SUPPORTS_HUGEPAGES 1619ab7c01fdSSerge Semin select CPU_SUPPORTS_MSA 1620ab7c01fdSSerge Semin select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1621ab7c01fdSSerge Semin select HAVE_KVM 1622ab7c01fdSSerge Semin help 1623ab7c01fdSSerge Semin Choose this option to build a kernel for release 5 or later of the 1624ab7c01fdSSerge Semin MIPS64 architecture. This is a intermediate MIPS architecture 1625ab7c01fdSSerge Semin release partly implementing release 6 features. Though there is no 1626ab7c01fdSSerge Semin any hardware known to be based on this release. 1627ab7c01fdSSerge Semin 16287fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1629674d10e2SMarkos Chandras bool "MIPS64 Release 6" 16307fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 16317fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 163218d84e2eSAlexander Lobakin select CPU_NO_LOAD_STORE_LR 16337fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 16347fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 16357fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 1636afd375dcSPaul Burton select CPU_SUPPORTS_HUGEPAGES 16377fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 16382e6c7747SJames Hogan select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 163940a2df49SJames Hogan select HAVE_KVM 16407fd08ca5SLeonid Yegoshin help 16417fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 16427fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 16437fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 16447fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 16457fd08ca5SLeonid Yegoshin 1646281e3aeaSSerge Seminconfig CPU_P5600 1647281e3aeaSSerge Semin bool "MIPS Warrior P5600" 1648281e3aeaSSerge Semin depends on SYS_HAS_CPU_P5600 1649281e3aeaSSerge Semin select CPU_HAS_PREFETCH 1650281e3aeaSSerge Semin select CPU_SUPPORTS_32BIT_KERNEL 1651281e3aeaSSerge Semin select CPU_SUPPORTS_HIGHMEM 1652281e3aeaSSerge Semin select CPU_SUPPORTS_MSA 1653281e3aeaSSerge Semin select CPU_SUPPORTS_CPUFREQ 1654281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_VI 1655281e3aeaSSerge Semin select CPU_MIPSR2_IRQ_EI 1656281e3aeaSSerge Semin select HAVE_KVM 1657281e3aeaSSerge Semin select MIPS_O32_FP64_SUPPORT 1658281e3aeaSSerge Semin help 1659281e3aeaSSerge Semin Choose this option to build a kernel for MIPS Warrior P5600 CPU. 1660281e3aeaSSerge Semin It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes, 1661281e3aeaSSerge Semin MMU with two-levels TLB, UCA, MSA, MDU core level features and system 1662281e3aeaSSerge Semin level features like up to six P5600 calculation cores, CM2 with L2 1663281e3aeaSSerge Semin cache, IOCU/IOMMU (though might be unused depending on the system- 1664281e3aeaSSerge Semin specific IP core configuration), GIC, CPC, virtualisation module, 1665281e3aeaSSerge Semin eJTAG and PDtrace. 1666281e3aeaSSerge Semin 16671da177e4SLinus Torvaldsconfig CPU_R3000 16681da177e4SLinus Torvalds bool "R3000" 16697cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1670f7062ddbSRalf Baechle select CPU_HAS_WB 167154746829SPaul Burton select CPU_R3K_TLB 1672ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1673797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 16741da177e4SLinus Torvalds help 16751da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 16761da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 16771da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 16781da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 16791da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 16801da177e4SLinus Torvalds try to recompile with R3000. 16811da177e4SLinus Torvalds 16821da177e4SLinus Torvaldsconfig CPU_TX39XX 16831da177e4SLinus Torvalds bool "R39XX" 16847cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX39XX 1685ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 168654746829SPaul Burton select CPU_R3K_TLB 16871da177e4SLinus Torvalds 16881da177e4SLinus Torvaldsconfig CPU_VR41XX 16891da177e4SLinus Torvalds bool "R41xx" 16907cf8053bSRalf Baechle depends on SYS_HAS_CPU_VR41XX 1691ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1692ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 16931da177e4SLinus Torvalds help 16945e83d430SRalf Baechle The options selects support for the NEC VR4100 series of processors. 16951da177e4SLinus Torvalds Only choose this option if you have one of these processors as a 16961da177e4SLinus Torvalds kernel built with this option will not run on any other type of 16971da177e4SLinus Torvalds processor or vice versa. 16981da177e4SLinus Torvalds 169965ce6197SLauri Kasanenconfig CPU_R4300 170065ce6197SLauri Kasanen bool "R4300" 170165ce6197SLauri Kasanen depends on SYS_HAS_CPU_R4300 170265ce6197SLauri Kasanen select CPU_SUPPORTS_32BIT_KERNEL 170365ce6197SLauri Kasanen select CPU_SUPPORTS_64BIT_KERNEL 170465ce6197SLauri Kasanen select CPU_HAS_LOAD_STORE_LR 170565ce6197SLauri Kasanen help 170665ce6197SLauri Kasanen MIPS Technologies R4300-series processors. 170765ce6197SLauri Kasanen 17081da177e4SLinus Torvaldsconfig CPU_R4X00 17091da177e4SLinus Torvalds bool "R4x00" 17107cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1711ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1712ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1713970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17141da177e4SLinus Torvalds help 17151da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 17161da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 17171da177e4SLinus Torvalds 17181da177e4SLinus Torvaldsconfig CPU_TX49XX 17191da177e4SLinus Torvalds bool "R49XX" 17207cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1721de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1722ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1723ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1724970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17251da177e4SLinus Torvalds 17261da177e4SLinus Torvaldsconfig CPU_R5000 17271da177e4SLinus Torvalds bool "R5000" 17287cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1729ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1730ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1731970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17321da177e4SLinus Torvalds help 17331da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 17341da177e4SLinus Torvalds 1735542c1020SShinya Kuribayashiconfig CPU_R5500 1736542c1020SShinya Kuribayashi bool "R5500" 1737542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1738542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1739542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 17409cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1741542c1020SShinya Kuribayashi help 1742542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1743542c1020SShinya Kuribayashi instruction set. 1744542c1020SShinya Kuribayashi 17451da177e4SLinus Torvaldsconfig CPU_NEVADA 17461da177e4SLinus Torvalds bool "RM52xx" 17477cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1748ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1749ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1750970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17511da177e4SLinus Torvalds help 17521da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 17531da177e4SLinus Torvalds 17541da177e4SLinus Torvaldsconfig CPU_R10000 17551da177e4SLinus Torvalds bool "R10000" 17567cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 17575e83d430SRalf Baechle select CPU_HAS_PREFETCH 1758ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1759ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1760797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1761970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17621da177e4SLinus Torvalds help 17631da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 17641da177e4SLinus Torvalds 17651da177e4SLinus Torvaldsconfig CPU_RM7000 17661da177e4SLinus Torvalds bool "RM7000" 17677cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 17685e83d430SRalf Baechle select CPU_HAS_PREFETCH 1769ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1770ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1771797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1772970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17731da177e4SLinus Torvalds 17741da177e4SLinus Torvaldsconfig CPU_SB1 17751da177e4SLinus Torvalds bool "SB1" 17767cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1777ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1778ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1779797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1780970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17810004a9dfSRalf Baechle select WEAK_ORDERING 17821da177e4SLinus Torvalds 1783a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1784a86c7f72SDavid Daney bool "Cavium Octeon processor" 17855e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1786a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1787a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1788a86c7f72SDavid Daney select WEAK_ORDERING 1789a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 17909cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1791df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1792df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1793930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 17940ae3abcdSJames Hogan select HAVE_KVM 1795a86c7f72SDavid Daney help 1796a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1797a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1798a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1799a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1800a86c7f72SDavid Daney 1801cd746249SJonas Gorskiconfig CPU_BMIPS 1802cd746249SJonas Gorski bool "Broadcom BMIPS" 1803cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1804cd746249SJonas Gorski select CPU_MIPS32 1805fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1806cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1807cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1808cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1809cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1810cd746249SJonas Gorski select DMA_NONCOHERENT 181167e38cf2SRalf Baechle select IRQ_MIPS_CPU 1812cd746249SJonas Gorski select SWAP_IO_SPACE 1813cd746249SJonas Gorski select WEAK_ORDERING 1814c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 181569aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1816a8d709b0SMarkus Mayer select CPU_SUPPORTS_CPUFREQ 1817a8d709b0SMarkus Mayer select MIPS_EXTERNAL_TIMER 1818c1c0c461SKevin Cernekee help 1819fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1820c1c0c461SKevin Cernekee 18217f058e85SJayachandran Cconfig CPU_XLR 18227f058e85SJayachandran C bool "Netlogic XLR SoC" 18237f058e85SJayachandran C depends on SYS_HAS_CPU_XLR 18247f058e85SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 18257f058e85SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 18267f058e85SJayachandran C select CPU_SUPPORTS_HIGHMEM 1827970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 18287f058e85SJayachandran C select WEAK_ORDERING 18297f058e85SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 18307f058e85SJayachandran C help 18317f058e85SJayachandran C Netlogic Microsystems XLR/XLS processors. 18321c773ea4SJayachandran C 18331c773ea4SJayachandran Cconfig CPU_XLP 18341c773ea4SJayachandran C bool "Netlogic XLP SoC" 18351c773ea4SJayachandran C depends on SYS_HAS_CPU_XLP 18361c773ea4SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 18371c773ea4SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 18381c773ea4SJayachandran C select CPU_SUPPORTS_HIGHMEM 18391c773ea4SJayachandran C select WEAK_ORDERING 18401c773ea4SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 18411c773ea4SJayachandran C select CPU_HAS_PREFETCH 1842d6504846SJayachandran C select CPU_MIPSR2 1843ddba6833SPrem Mallappa select CPU_SUPPORTS_HUGEPAGES 18442db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 18451c773ea4SJayachandran C help 18461c773ea4SJayachandran C Netlogic Microsystems XLP processors. 18471da177e4SLinus Torvaldsendchoice 18481da177e4SLinus Torvalds 1849a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1850a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1851a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 1852281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \ 1853281e3aeaSSerge Semin CPU_P5600 1854a6e18781SLeonid Yegoshin help 1855a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1856a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1857a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1858a6e18781SLeonid Yegoshin 1859a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1860a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1861a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1862a6e18781SLeonid Yegoshin select EVA 1863a6e18781SLeonid Yegoshin default y 1864a6e18781SLeonid Yegoshin help 1865a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1866a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1867a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1868a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1869a6e18781SLeonid Yegoshin 1870c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1871c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1872c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1873281e3aeaSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600 1874c5b36783SSteven J. Hill help 1875c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1876c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1877c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1878c5b36783SSteven J. Hill 1879c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1880c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1881c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1882c5b36783SSteven J. Hill depends on !EVA 1883c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1884c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1885c5b36783SSteven J. Hill select XPA 1886c5b36783SSteven J. Hill select HIGHMEM 1887d4a451d5SChristoph Hellwig select PHYS_ADDR_T_64BIT 1888c5b36783SSteven J. Hill default n 1889c5b36783SSteven J. Hill help 1890c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1891c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1892c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1893c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1894c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1895c5b36783SSteven J. Hill If unsure, say 'N' here. 1896c5b36783SSteven J. Hill 1897622844bfSWu Zhangjinif CPU_LOONGSON2F 1898622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1899622844bfSWu Zhangjin bool 1900622844bfSWu Zhangjin 1901622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1902622844bfSWu Zhangjin bool 1903622844bfSWu Zhangjin 1904622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1905622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1906622844bfSWu Zhangjin default y 1907622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1908622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1909622844bfSWu Zhangjin help 1910622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1911622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1912622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1913622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1914622844bfSWu Zhangjin 1915622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1916622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1917622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1918622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1919622844bfSWu Zhangjin systems. 1920622844bfSWu Zhangjin 1921622844bfSWu Zhangjin If unsure, please say Y. 1922622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1923622844bfSWu Zhangjin 19241b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 19251b93b3c3SWu Zhangjin bool 19261b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 19271b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 192831c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 19291b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1930fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 19314e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 1932a510b616SPaul Cercueil select HAVE_KERNEL_ZSTD 19331b93b3c3SWu Zhangjin 19341b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 19351b93b3c3SWu Zhangjin bool 19361b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 19371b93b3c3SWu Zhangjin 1938dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1939dbb98314SAlban Bedel bool 1940dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1941dbb98314SAlban Bedel 1942268a2d60SJiaxun Yangconfig CPU_LOONGSON2EF 19433702bba5SWu Zhangjin bool 19443702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 19453702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 19463702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1947970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 1948e905086eSChristoph Hellwig select ARCH_HAS_PHYS_TO_DMA 19493702bba5SWu Zhangjin 1950b2afb64cSHuacai Chenconfig CPU_LOONGSON32 1951ca585cf9SKelvin Cheung bool 1952ca585cf9SKelvin Cheung select CPU_MIPS32 19537e280f6bSJiaxun Yang select CPU_MIPSR2 1954ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1955ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1956ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1957f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1958ca585cf9SKelvin Cheung 1959fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 196004fa8bf7SJonas Gorski select SMP_UP if SMP 19611bbb6c1bSKevin Cernekee bool 1962cd746249SJonas Gorski 1963cd746249SJonas Gorskiconfig CPU_BMIPS4350 1964cd746249SJonas Gorski bool 1965cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1966cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1967cd746249SJonas Gorski 1968cd746249SJonas Gorskiconfig CPU_BMIPS4380 1969cd746249SJonas Gorski bool 1970bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1971cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1972cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1973b4720809SFlorian Fainelli select CPU_HAS_RIXI 1974cd746249SJonas Gorski 1975cd746249SJonas Gorskiconfig CPU_BMIPS5000 1976cd746249SJonas Gorski bool 1977cd746249SJonas Gorski select MIPS_CPU_SCACHE 1978bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1979cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1980cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1981b4720809SFlorian Fainelli select CPU_HAS_RIXI 19821bbb6c1bSKevin Cernekee 1983268a2d60SJiaxun Yangconfig SYS_HAS_CPU_LOONGSON64 19840e476d91SHuacai Chen bool 19850e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1986b2edcfc8SHuacai Chen select CPU_HAS_RIXI 19870e476d91SHuacai Chen 19883702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 19892a21c730SFuxin Zhang bool 19902a21c730SFuxin Zhang 19916f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 19926f7a251aSWu Zhangjin bool 199355045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 199455045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 19956f7a251aSWu Zhangjin 1996ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1997ca585cf9SKelvin Cheung bool 1998ca585cf9SKelvin Cheung 199912e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 200012e3280bSYang Ling bool 200112e3280bSYang Ling 20027cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 20037cf8053bSRalf Baechle bool 20047cf8053bSRalf Baechle 20057cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 20067cf8053bSRalf Baechle bool 20077cf8053bSRalf Baechle 2008a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 2009a6e18781SLeonid Yegoshin bool 2010a6e18781SLeonid Yegoshin 2011c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 2012c5b36783SSteven J. Hill bool 20139ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 2014c5b36783SSteven J. Hill 20157fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 20167fd08ca5SLeonid Yegoshin bool 20179ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 20187fd08ca5SLeonid Yegoshin 20197cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 20207cf8053bSRalf Baechle bool 20217cf8053bSRalf Baechle 20227cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 20237cf8053bSRalf Baechle bool 20247cf8053bSRalf Baechle 20257fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 20267fd08ca5SLeonid Yegoshin bool 20279ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 20287fd08ca5SLeonid Yegoshin 2029281e3aeaSSerge Seminconfig SYS_HAS_CPU_P5600 2030281e3aeaSSerge Semin bool 2031281e3aeaSSerge Semin select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 2032281e3aeaSSerge Semin 20337cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 20347cf8053bSRalf Baechle bool 20357cf8053bSRalf Baechle 20367cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX 20377cf8053bSRalf Baechle bool 20387cf8053bSRalf Baechle 20397cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX 20407cf8053bSRalf Baechle bool 20417cf8053bSRalf Baechle 204265ce6197SLauri Kasanenconfig SYS_HAS_CPU_R4300 204365ce6197SLauri Kasanen bool 204465ce6197SLauri Kasanen 20457cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 20467cf8053bSRalf Baechle bool 20477cf8053bSRalf Baechle 20487cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 20497cf8053bSRalf Baechle bool 20507cf8053bSRalf Baechle 20517cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 20527cf8053bSRalf Baechle bool 20537cf8053bSRalf Baechle 2054542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 2055542c1020SShinya Kuribayashi bool 2056542c1020SShinya Kuribayashi 20577cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 20587cf8053bSRalf Baechle bool 20597cf8053bSRalf Baechle 20607cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 20617cf8053bSRalf Baechle bool 20629ae1f262SPaul Burton select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 20637cf8053bSRalf Baechle 20647cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 20657cf8053bSRalf Baechle bool 20667cf8053bSRalf Baechle 20677cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 20687cf8053bSRalf Baechle bool 20697cf8053bSRalf Baechle 20705e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 20715e683389SDavid Daney bool 20725e683389SDavid Daney 2073cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 2074c1c0c461SKevin Cernekee bool 2075c1c0c461SKevin Cernekee 2076fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 2077c1c0c461SKevin Cernekee bool 2078cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2079c1c0c461SKevin Cernekee 2080c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 2081c1c0c461SKevin Cernekee bool 2082cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2083c1c0c461SKevin Cernekee 2084c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 2085c1c0c461SKevin Cernekee bool 2086cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2087c1c0c461SKevin Cernekee 2088c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 2089c1c0c461SKevin Cernekee bool 2090cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 2091f263f2a2SHauke Mehrtens select ARCH_HAS_SYNC_DMA_FOR_CPU 2092c1c0c461SKevin Cernekee 20937f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR 20947f058e85SJayachandran C bool 20957f058e85SJayachandran C 20961c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP 20971c773ea4SJayachandran C bool 20981c773ea4SJayachandran C 209917099b11SRalf Baechle# 210017099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 210117099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 210217099b11SRalf Baechle# 21030004a9dfSRalf Baechleconfig WEAK_ORDERING 21040004a9dfSRalf Baechle bool 210517099b11SRalf Baechle 210617099b11SRalf Baechle# 210717099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 210817099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 210917099b11SRalf Baechle# 211017099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 211117099b11SRalf Baechle bool 21125e83d430SRalf Baechleendmenu 21135e83d430SRalf Baechle 21145e83d430SRalf Baechle# 21155e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 21165e83d430SRalf Baechle# 21175e83d430SRalf Baechleconfig CPU_MIPS32 21185e83d430SRalf Baechle bool 2119ab7c01fdSSerge Semin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \ 2120281e3aeaSSerge Semin CPU_MIPS32_R6 || CPU_P5600 21215e83d430SRalf Baechle 21225e83d430SRalf Baechleconfig CPU_MIPS64 21235e83d430SRalf Baechle bool 2124ab7c01fdSSerge Semin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \ 2125ab7c01fdSSerge Semin CPU_MIPS64_R6 21265e83d430SRalf Baechle 21275e83d430SRalf Baechle# 212857eeacedSPaul Burton# These indicate the revision of the architecture 21295e83d430SRalf Baechle# 21305e83d430SRalf Baechleconfig CPU_MIPSR1 21315e83d430SRalf Baechle bool 21325e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 21335e83d430SRalf Baechle 21345e83d430SRalf Baechleconfig CPU_MIPSR2 21355e83d430SRalf Baechle bool 2136a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 21378256b17eSFlorian Fainelli select CPU_HAS_RIXI 2138ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2139a7e07b1aSMarkos Chandras select MIPS_SPRAM 21405e83d430SRalf Baechle 2141ab7c01fdSSerge Seminconfig CPU_MIPSR5 2142ab7c01fdSSerge Semin bool 2143281e3aeaSSerge Semin default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600 2144ab7c01fdSSerge Semin select CPU_HAS_RIXI 2145ab7c01fdSSerge Semin select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 2146ab7c01fdSSerge Semin select MIPS_SPRAM 2147ab7c01fdSSerge Semin 21487fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 21497fd08ca5SLeonid Yegoshin bool 21507fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 21518256b17eSFlorian Fainelli select CPU_HAS_RIXI 2152ba9196d2SJiaxun Yang select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 215387321fddSPaul Burton select HAVE_ARCH_BITREVERSE 21542db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 21554a5dc51eSMarcin Nowakowski select MIPS_CRC_SUPPORT 2156a7e07b1aSMarkos Chandras select MIPS_SPRAM 21575e83d430SRalf Baechle 215857eeacedSPaul Burtonconfig TARGET_ISA_REV 215957eeacedSPaul Burton int 216057eeacedSPaul Burton default 1 if CPU_MIPSR1 216157eeacedSPaul Burton default 2 if CPU_MIPSR2 2162ab7c01fdSSerge Semin default 5 if CPU_MIPSR5 216357eeacedSPaul Burton default 6 if CPU_MIPSR6 216457eeacedSPaul Burton default 0 216557eeacedSPaul Burton help 216657eeacedSPaul Burton Reflects the ISA revision being targeted by the kernel build. This 216757eeacedSPaul Burton is effectively the Kconfig equivalent of MIPS_ISA_REV. 216857eeacedSPaul Burton 2169a6e18781SLeonid Yegoshinconfig EVA 2170a6e18781SLeonid Yegoshin bool 2171a6e18781SLeonid Yegoshin 2172c5b36783SSteven J. Hillconfig XPA 2173c5b36783SSteven J. Hill bool 2174c5b36783SSteven J. Hill 21755e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 21765e83d430SRalf Baechle bool 21775e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 21785e83d430SRalf Baechle bool 21795e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 21805e83d430SRalf Baechle bool 21815e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 21825e83d430SRalf Baechle bool 218355045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 218455045ff5SWu Zhangjin bool 218555045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 218655045ff5SWu Zhangjin bool 21879cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 21889cffd154SDavid Daney bool 2189171543e7SDaniel Silsby depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA)) 219082622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 219182622284SDavid Daney bool 2192cebf8c0fSPaul Burton default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP 21935e83d430SRalf Baechle 21948192c9eaSDavid Daney# 21958192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 21968192c9eaSDavid Daney# 21978192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 21988192c9eaSDavid Daney bool 2199679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 22008192c9eaSDavid Daney 22015e83d430SRalf Baechlemenu "Kernel type" 22025e83d430SRalf Baechle 22035e83d430SRalf Baechlechoice 22045e83d430SRalf Baechle prompt "Kernel code model" 22055e83d430SRalf Baechle help 22065e83d430SRalf Baechle You should only select this option if you have a workload that 22075e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 22085e83d430SRalf Baechle large memory. You will only be presented a single option in this 22095e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 22105e83d430SRalf Baechle 22115e83d430SRalf Baechleconfig 32BIT 22125e83d430SRalf Baechle bool "32-bit kernel" 22135e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 22145e83d430SRalf Baechle select TRAD_SIGNALS 22155e83d430SRalf Baechle help 22165e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2217f17c4ca3SRalf Baechle 22185e83d430SRalf Baechleconfig 64BIT 22195e83d430SRalf Baechle bool "64-bit kernel" 22205e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 22215e83d430SRalf Baechle help 22225e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 22235e83d430SRalf Baechle 22245e83d430SRalf Baechleendchoice 22255e83d430SRalf Baechle 22262235a54dSSanjay Lalconfig KVM_GUEST 22272235a54dSSanjay Lal bool "KVM Guest Kernel" 222801edc5e7SJiaxun Yang depends on CPU_MIPS32_R2 2229f2a5b1d7SJames Hogan depends on BROKEN_ON_SMP 22302235a54dSSanjay Lal help 2231caa1faa7SJames Hogan Select this option if building a guest kernel for KVM (Trap & Emulate) 2232caa1faa7SJames Hogan mode. 22332235a54dSSanjay Lal 2234eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ 2235eda3d33cSJames Hogan int "Count/Compare Timer Frequency (MHz)" 22362235a54dSSanjay Lal depends on KVM_GUEST 2237eda3d33cSJames Hogan default 100 22382235a54dSSanjay Lal help 2239eda3d33cSJames Hogan Set this to non-zero if building a guest kernel for KVM to skip RTC 2240eda3d33cSJames Hogan emulation when determining guest CPU Frequency. Instead, the guest's 2241eda3d33cSJames Hogan timer frequency is specified directly. 22422235a54dSSanjay Lal 22431e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 22441e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 22451e321fa9SLeonid Yegoshin depends on 64BIT 22461e321fa9SLeonid Yegoshin help 22473377e227SAlex Belits Support a maximum at least 48 bits of application virtual 22483377e227SAlex Belits memory. Default is 40 bits or less, depending on the CPU. 22493377e227SAlex Belits For page sizes 16k and above, this option results in a small 22503377e227SAlex Belits memory overhead for page tables. For 4k page size, a fourth 22513377e227SAlex Belits level of page tables is added which imposes both a memory 22523377e227SAlex Belits overhead as well as slower TLB fault handling. 22533377e227SAlex Belits 22541e321fa9SLeonid Yegoshin If unsure, say N. 22551e321fa9SLeonid Yegoshin 22561da177e4SLinus Torvaldschoice 22571da177e4SLinus Torvalds prompt "Kernel page size" 22581da177e4SLinus Torvalds default PAGE_SIZE_4KB 22591da177e4SLinus Torvalds 22601da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 22611da177e4SLinus Torvalds bool "4kB" 2262268a2d60SJiaxun Yang depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64 22631da177e4SLinus Torvalds help 22641da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 22651da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 22661da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 22671da177e4SLinus Torvalds recommended for low memory systems. 22681da177e4SLinus Torvalds 22691da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 22701da177e4SLinus Torvalds bool "8kB" 2271c2aeaaeaSPaul Burton depends on CPU_CAVIUM_OCTEON 22721e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 22731da177e4SLinus Torvalds help 22741da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 22751da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2276c2aeaaeaSPaul Burton only on cnMIPS processors. Note that you will need a suitable Linux 2277c2aeaaeaSPaul Burton distribution to support this. 22781da177e4SLinus Torvalds 22791da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 22801da177e4SLinus Torvalds bool "16kB" 2281714bfad6SRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX 22821da177e4SLinus Torvalds help 22831da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 22841da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2285714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2286714bfad6SRalf Baechle Linux distribution to support this. 22871da177e4SLinus Torvalds 2288c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2289c52399beSRalf Baechle bool "32kB" 2290c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 22911e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2292c52399beSRalf Baechle help 2293c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2294c52399beSRalf Baechle the price of higher memory consumption. This option is available 2295c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2296c52399beSRalf Baechle distribution to support this. 2297c52399beSRalf Baechle 22981da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 22991da177e4SLinus Torvalds bool "64kB" 23003b2db173SPaul Burton depends on !CPU_R3000 && !CPU_TX39XX 23011da177e4SLinus Torvalds help 23021da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 23031da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 23041da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2305714bfad6SRalf Baechle writing this option is still high experimental. 23061da177e4SLinus Torvalds 23071da177e4SLinus Torvaldsendchoice 23081da177e4SLinus Torvalds 2309c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER 2310c9bace7cSDavid Daney int "Maximum zone order" 2311e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2312e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2313e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2314e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2315e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2316e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2317ef923a76SPaul Cercueil range 0 64 2318c9bace7cSDavid Daney default "11" 2319c9bace7cSDavid Daney help 2320c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2321c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2322c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2323c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2324c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2325c9bace7cSDavid Daney increase this value. 2326c9bace7cSDavid Daney 2327c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2328c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2329c9bace7cSDavid Daney 2330c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2331c9bace7cSDavid Daney when choosing a value for this option. 2332c9bace7cSDavid Daney 23331da177e4SLinus Torvaldsconfig BOARD_SCACHE 23341da177e4SLinus Torvalds bool 23351da177e4SLinus Torvalds 23361da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 23371da177e4SLinus Torvalds bool 23381da177e4SLinus Torvalds select BOARD_SCACHE 23391da177e4SLinus Torvalds 23409318c51aSChris Dearman# 23419318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 23429318c51aSChris Dearman# 23439318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 23449318c51aSChris Dearman bool 23459318c51aSChris Dearman select BOARD_SCACHE 23469318c51aSChris Dearman 23471da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 23481da177e4SLinus Torvalds bool 23491da177e4SLinus Torvalds select BOARD_SCACHE 23501da177e4SLinus Torvalds 23511da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 23521da177e4SLinus Torvalds bool 23531da177e4SLinus Torvalds select BOARD_SCACHE 23541da177e4SLinus Torvalds 23551da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 23561da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 23571da177e4SLinus Torvalds depends on CPU_SB1 23581da177e4SLinus Torvalds help 23591da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 23601da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 23611da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 23621da177e4SLinus Torvalds 23631da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2364c8094b53SRalf Baechle bool 23651da177e4SLinus Torvalds 23663165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 23673165c846SFlorian Fainelli bool 2368c2aeaaeaSPaul Burton default y if !(CPU_R3000 || CPU_TX39XX) 23693165c846SFlorian Fainelli 2370c92e47e5SPaul Burtonconfig MIPS_FP_SUPPORT 2371183b40f9SPaul Burton bool "Floating Point support" if EXPERT 2372183b40f9SPaul Burton default y 2373183b40f9SPaul Burton help 2374183b40f9SPaul Burton Select y to include support for floating point in the kernel 2375183b40f9SPaul Burton including initialization of FPU hardware, FP context save & restore 2376183b40f9SPaul Burton and emulation of an FPU where necessary. Without this support any 2377183b40f9SPaul Burton userland program attempting to use floating point instructions will 2378183b40f9SPaul Burton receive a SIGILL. 2379183b40f9SPaul Burton 2380183b40f9SPaul Burton If you know that your userland will not attempt to use floating point 2381183b40f9SPaul Burton instructions then you can say n here to shrink the kernel a little. 2382183b40f9SPaul Burton 2383183b40f9SPaul Burton If unsure, say y. 2384c92e47e5SPaul Burton 238597f7dcbfSPaul Burtonconfig CPU_R2300_FPU 238697f7dcbfSPaul Burton bool 2387c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 238897f7dcbfSPaul Burton default y if CPU_R3000 || CPU_TX39XX 238997f7dcbfSPaul Burton 239054746829SPaul Burtonconfig CPU_R3K_TLB 239154746829SPaul Burton bool 239254746829SPaul Burton 239391405eb6SFlorian Fainelliconfig CPU_R4K_FPU 239491405eb6SFlorian Fainelli bool 2395c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 239697f7dcbfSPaul Burton default y if !CPU_R2300_FPU 239791405eb6SFlorian Fainelli 239862cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 239962cedc4fSFlorian Fainelli bool 240054746829SPaul Burton default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON) 240162cedc4fSFlorian Fainelli 240259d6ab86SRalf Baechleconfig MIPS_MT_SMP 2403a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 24045cbf9688SPaul Burton default y 2405527f1028SPaul Burton depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 240659d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2407d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2408c080faa5SSteven J. Hill select SYNC_R4K 240959d6ab86SRalf Baechle select MIPS_MT 241059d6ab86SRalf Baechle select SMP 241187353d8aSRalf Baechle select SMP_UP 2412c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2413c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2414399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 241559d6ab86SRalf Baechle help 2416c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2417c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2418c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2419c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2420c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 242159d6ab86SRalf Baechle 2422f41ae0b2SRalf Baechleconfig MIPS_MT 2423f41ae0b2SRalf Baechle bool 2424f41ae0b2SRalf Baechle 24250ab7aefcSRalf Baechleconfig SCHED_SMT 24260ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 24270ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 24280ab7aefcSRalf Baechle default n 24290ab7aefcSRalf Baechle help 24300ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 24310ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 24320ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 24330ab7aefcSRalf Baechle 24340ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 24350ab7aefcSRalf Baechle bool 24360ab7aefcSRalf Baechle 2437f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2438f41ae0b2SRalf Baechle bool 2439f41ae0b2SRalf Baechle 2440f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2441f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2442f088fc84SRalf Baechle default y 2443b633648cSRalf Baechle depends on MIPS_MT_SMP 244407cc0c9eSRalf Baechle 2445b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2446b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 24479eaa9a82SPaul Burton depends on CPU_MIPSR6 2448c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 2449b0a668fbSLeonid Yegoshin default y 2450b0a668fbSLeonid Yegoshin help 2451b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2452b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 245307edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2454b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2455b0a668fbSLeonid Yegoshin final kernel image. 2456b0a668fbSLeonid Yegoshin 2457f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER 2458f35764e7SJames Hogan bool 2459f35764e7SJames Hogan depends on SYS_SUPPORTS_MULTITHREADING 2460f35764e7SJames Hogan help 2461f35764e7SJames Hogan Indicates that the platform supports the VPE loader, and provides 2462f35764e7SJames Hogan physical_memsize. 2463f35764e7SJames Hogan 246407cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 246507cc0c9eSRalf Baechle bool "VPE loader support." 2466f35764e7SJames Hogan depends on SYS_SUPPORTS_VPE_LOADER && MODULES 246707cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 246807cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 246907cc0c9eSRalf Baechle select MIPS_MT 247007cc0c9eSRalf Baechle help 247107cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 247207cc0c9eSRalf Baechle onto another VPE and running it. 2473f088fc84SRalf Baechle 247417a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 247517a1d523SDeng-Cheng Zhu bool 247617a1d523SDeng-Cheng Zhu default "y" 247717a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 247817a1d523SDeng-Cheng Zhu 24791a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 24801a2a6d7eSDeng-Cheng Zhu bool 24811a2a6d7eSDeng-Cheng Zhu default "y" 24821a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 24831a2a6d7eSDeng-Cheng Zhu 2484e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2485e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2486e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2487e01402b1SRalf Baechle default y 2488e01402b1SRalf Baechle help 2489e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2490e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2491e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2492e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2493e01402b1SRalf Baechle 2494e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2495e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2496e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2497e01402b1SRalf Baechle 2498da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2499da615cf6SDeng-Cheng Zhu bool 2500da615cf6SDeng-Cheng Zhu default "y" 2501da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2502da615cf6SDeng-Cheng Zhu 25032c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 25042c973ef0SDeng-Cheng Zhu bool 25052c973ef0SDeng-Cheng Zhu default "y" 25062c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 25072c973ef0SDeng-Cheng Zhu 25084a16ff4cSRalf Baechleconfig MIPS_CMP 25095cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 25105676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2511b10b43baSMarkos Chandras select SMP 2512eb9b5141STim Anderson select SYNC_R4K 2513b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 25144a16ff4cSRalf Baechle select WEAK_ORDERING 25154a16ff4cSRalf Baechle default n 25164a16ff4cSRalf Baechle help 2517044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2518044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2519044505c7SPaul Burton its ability to start secondary CPUs. 25204a16ff4cSRalf Baechle 25215cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 25225cac93b3SPaul Burton instead of this. 25235cac93b3SPaul Burton 25240ee958e1SPaul Burtonconfig MIPS_CPS 25250ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 25265a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 25270ee958e1SPaul Burton select MIPS_CM 25281d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 25290ee958e1SPaul Burton select SMP 25300ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 25311d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 2532c8b7712cSPaul Burton select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 25330ee958e1SPaul Burton select SYS_SUPPORTS_SMP 25340ee958e1SPaul Burton select WEAK_ORDERING 2535d8d3276bSWei Li select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 25360ee958e1SPaul Burton help 25370ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 25380ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 25390ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 25400ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 25410ee958e1SPaul Burton support is unavailable. 25420ee958e1SPaul Burton 25433179d37eSPaul Burtonconfig MIPS_CPS_PM 254439a59593SMarkos Chandras depends on MIPS_CPS 25453179d37eSPaul Burton bool 25463179d37eSPaul Burton 25479f98f3ddSPaul Burtonconfig MIPS_CM 25489f98f3ddSPaul Burton bool 25493c9b4166SPaul Burton select MIPS_CPC 25509f98f3ddSPaul Burton 25519c38cf44SPaul Burtonconfig MIPS_CPC 25529c38cf44SPaul Burton bool 25532600990eSRalf Baechle 25541da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 25551da177e4SLinus Torvalds bool 25561da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 25571da177e4SLinus Torvalds default y 25581da177e4SLinus Torvalds 25591da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 25601da177e4SLinus Torvalds bool 25611da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 25621da177e4SLinus Torvalds default y 25631da177e4SLinus Torvalds 25649e2b5372SMarkos Chandraschoice 25659e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 25669e2b5372SMarkos Chandras 25679e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 25689e2b5372SMarkos Chandras bool "None" 25699e2b5372SMarkos Chandras help 25709e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 25719e2b5372SMarkos Chandras 25729693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 25739693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 25749e2b5372SMarkos Chandras bool "SmartMIPS" 25759693a853SFranck Bui-Huu help 25769693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 25779693a853SFranck Bui-Huu increased security at both hardware and software level for 25789693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 25799693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 25809693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 25819693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 25829693a853SFranck Bui-Huu here. 25839693a853SFranck Bui-Huu 2584bce86083SSteven J. Hillconfig CPU_MICROMIPS 25857fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 25869e2b5372SMarkos Chandras bool "microMIPS" 2587bce86083SSteven J. Hill help 2588bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2589bce86083SSteven J. Hill microMIPS ISA 2590bce86083SSteven J. Hill 25919e2b5372SMarkos Chandrasendchoice 25929e2b5372SMarkos Chandras 2593a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 25940ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2595a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 2596c92e47e5SPaul Burton depends on MIPS_FP_SUPPORT 25972a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2598a5e9a69eSPaul Burton help 2599a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2600a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 26011db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 26021db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 26031db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 26041db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 26051db1af84SPaul Burton the size & complexity of your kernel. 2606a5e9a69eSPaul Burton 2607a5e9a69eSPaul Burton If unsure, say Y. 2608a5e9a69eSPaul Burton 26091da177e4SLinus Torvaldsconfig CPU_HAS_WB 2610f7062ddbSRalf Baechle bool 2611e01402b1SRalf Baechle 2612df0ac8a4SKevin Cernekeeconfig XKS01 2613df0ac8a4SKevin Cernekee bool 2614df0ac8a4SKevin Cernekee 2615ba9196d2SJiaxun Yangconfig CPU_HAS_DIEI 2616ba9196d2SJiaxun Yang depends on !CPU_DIEI_BROKEN 2617ba9196d2SJiaxun Yang bool 2618ba9196d2SJiaxun Yang 2619ba9196d2SJiaxun Yangconfig CPU_DIEI_BROKEN 2620ba9196d2SJiaxun Yang bool 2621ba9196d2SJiaxun Yang 26228256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 26238256b17eSFlorian Fainelli bool 26248256b17eSFlorian Fainelli 262518d84e2eSAlexander Lobakinconfig CPU_NO_LOAD_STORE_LR 2626932afdeeSYasha Cherikovsky bool 2627932afdeeSYasha Cherikovsky help 262818d84e2eSAlexander Lobakin CPU lacks support for unaligned load and store instructions: 2629932afdeeSYasha Cherikovsky LWL, LWR, SWL, SWR (Load/store word left/right). 263018d84e2eSAlexander Lobakin LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit 263118d84e2eSAlexander Lobakin systems). 2632932afdeeSYasha Cherikovsky 2633f41ae0b2SRalf Baechle# 2634f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2635f41ae0b2SRalf Baechle# 2636e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2637f41ae0b2SRalf Baechle bool 2638e01402b1SRalf Baechle 2639f41ae0b2SRalf Baechle# 2640f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2641f41ae0b2SRalf Baechle# 2642e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2643f41ae0b2SRalf Baechle bool 2644e01402b1SRalf Baechle 26451da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 26461da177e4SLinus Torvalds bool 26471da177e4SLinus Torvalds depends on !CPU_R3000 26481da177e4SLinus Torvalds default y 26491da177e4SLinus Torvalds 26501da177e4SLinus Torvalds# 265120d60d99SMaciej W. Rozycki# CPU non-features 265220d60d99SMaciej W. Rozycki# 265320d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 265420d60d99SMaciej W. Rozycki bool 265520d60d99SMaciej W. Rozycki 265620d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 265720d60d99SMaciej W. Rozycki bool 265820d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 265920d60d99SMaciej W. Rozycki 266020d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 266120d60d99SMaciej W. Rozycki bool 266220d60d99SMaciej W. Rozycki 2663071d2f0bSPaul Burtonconfig CPU_R4X00_BUGS64 2664071d2f0bSPaul Burton bool 2665071d2f0bSPaul Burton default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1) 2666071d2f0bSPaul Burton 26674edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 26684edf00a4SPaul Burton int 26694edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 26704edf00a4SPaul Burton default 0 26714edf00a4SPaul Burton 26724edf00a4SPaul Burtonconfig MIPS_ASID_BITS 26734edf00a4SPaul Burton int 26742db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 26754edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 26764edf00a4SPaul Burton default 8 26774edf00a4SPaul Burton 26782db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 26792db003a5SPaul Burton bool 26802db003a5SPaul Burton 26814a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT 26824a5dc51eSMarcin Nowakowski bool 26834a5dc51eSMarcin Nowakowski 2684802b8362SThomas Bogendoerfer# R4600 erratum. Due to the lack of errata information the exact 2685802b8362SThomas Bogendoerfer# technical details aren't known. I've experimentally found that disabling 2686802b8362SThomas Bogendoerfer# interrupts during indexed I-cache flushes seems to be sufficient to deal 2687802b8362SThomas Bogendoerfer# with the issue. 2688802b8362SThomas Bogendoerferconfig WAR_R4600_V1_INDEX_ICACHEOP 2689802b8362SThomas Bogendoerfer bool 2690802b8362SThomas Bogendoerfer 26915e5b6527SThomas Bogendoerfer# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata: 26925e5b6527SThomas Bogendoerfer# 26935e5b6527SThomas Bogendoerfer# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D, 26945e5b6527SThomas Bogendoerfer# Hit_Invalidate_D and Create_Dirty_Excl_D should only be 26955e5b6527SThomas Bogendoerfer# executed if there is no other dcache activity. If the dcache is 269618ff14c8SColin Ian King# accessed for another instruction immediately preceding when these 26975e5b6527SThomas Bogendoerfer# cache instructions are executing, it is possible that the dcache 26985e5b6527SThomas Bogendoerfer# tag match outputs used by these cache instructions will be 26995e5b6527SThomas Bogendoerfer# incorrect. These cache instructions should be preceded by at least 27005e5b6527SThomas Bogendoerfer# four instructions that are not any kind of load or store 27015e5b6527SThomas Bogendoerfer# instruction. 27025e5b6527SThomas Bogendoerfer# 27035e5b6527SThomas Bogendoerfer# This is not allowed: lw 27045e5b6527SThomas Bogendoerfer# nop 27055e5b6527SThomas Bogendoerfer# nop 27065e5b6527SThomas Bogendoerfer# nop 27075e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 27085e5b6527SThomas Bogendoerfer# 27095e5b6527SThomas Bogendoerfer# This is allowed: lw 27105e5b6527SThomas Bogendoerfer# nop 27115e5b6527SThomas Bogendoerfer# nop 27125e5b6527SThomas Bogendoerfer# nop 27135e5b6527SThomas Bogendoerfer# nop 27145e5b6527SThomas Bogendoerfer# cache Hit_Writeback_Invalidate_D 27155e5b6527SThomas Bogendoerferconfig WAR_R4600_V1_HIT_CACHEOP 27165e5b6527SThomas Bogendoerfer bool 27175e5b6527SThomas Bogendoerfer 271844def342SThomas Bogendoerfer# Writeback and invalidate the primary cache dcache before DMA. 271944def342SThomas Bogendoerfer# 272044def342SThomas Bogendoerfer# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D, 272144def342SThomas Bogendoerfer# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only 272244def342SThomas Bogendoerfer# operate correctly if the internal data cache refill buffer is empty. These 272344def342SThomas Bogendoerfer# CACHE instructions should be separated from any potential data cache miss 272444def342SThomas Bogendoerfer# by a load instruction to an uncached address to empty the response buffer." 272544def342SThomas Bogendoerfer# (Revision 2.0 device errata from IDT available on https://www.idt.com/ 272644def342SThomas Bogendoerfer# in .pdf format.) 272744def342SThomas Bogendoerferconfig WAR_R4600_V2_HIT_CACHEOP 272844def342SThomas Bogendoerfer bool 272944def342SThomas Bogendoerfer 273024a1c023SThomas Bogendoerfer# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for 273124a1c023SThomas Bogendoerfer# the line which this instruction itself exists, the following 273224a1c023SThomas Bogendoerfer# operation is not guaranteed." 273324a1c023SThomas Bogendoerfer# 273424a1c023SThomas Bogendoerfer# Workaround: do two phase flushing for Index_Invalidate_I 273524a1c023SThomas Bogendoerferconfig WAR_TX49XX_ICACHE_INDEX_INV 273624a1c023SThomas Bogendoerfer bool 273724a1c023SThomas Bogendoerfer 2738886ee136SThomas Bogendoerfer# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra 2739886ee136SThomas Bogendoerfer# opposes it being called that) where invalid instructions in the same 2740886ee136SThomas Bogendoerfer# I-cache line worth of instructions being fetched may case spurious 2741886ee136SThomas Bogendoerfer# exceptions. 2742886ee136SThomas Bogendoerferconfig WAR_ICACHE_REFILLS 2743886ee136SThomas Bogendoerfer bool 2744886ee136SThomas Bogendoerfer 2745256ec489SThomas Bogendoerfer# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that 2746256ec489SThomas Bogendoerfer# may cause ll / sc and lld / scd sequences to execute non-atomically. 2747256ec489SThomas Bogendoerferconfig WAR_R10000_LLSC 2748256ec489SThomas Bogendoerfer bool 2749256ec489SThomas Bogendoerfer 2750a7fbed98SThomas Bogendoerfer# 34K core erratum: "Problems Executing the TLBR Instruction" 2751a7fbed98SThomas Bogendoerferconfig WAR_MIPS34K_MISSED_ITLB 2752a7fbed98SThomas Bogendoerfer bool 2753a7fbed98SThomas Bogendoerfer 275420d60d99SMaciej W. Rozycki# 27551da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 27561da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 27571da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 27581da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 27591da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 27601da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 27611da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 27621da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2763797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2764797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2765797798c1SRalf Baechle# support. 27661da177e4SLinus Torvalds# 27671da177e4SLinus Torvaldsconfig HIGHMEM 27681da177e4SLinus Torvalds bool "High Memory Support" 2769a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2770a4c33e83SThomas Gleixner select KMAP_LOCAL 2771797798c1SRalf Baechle 2772797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2773797798c1SRalf Baechle bool 2774797798c1SRalf Baechle 2775797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2776797798c1SRalf Baechle bool 27771da177e4SLinus Torvalds 27789693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 27799693a853SFranck Bui-Huu bool 27809693a853SFranck Bui-Huu 2781a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2782a6a4834cSSteven J. Hill bool 2783a6a4834cSSteven J. Hill 2784377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2785377cb1b6SRalf Baechle bool 2786377cb1b6SRalf Baechle help 2787377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2788377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2789377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2790377cb1b6SRalf Baechle 2791a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2792a5e9a69eSPaul Burton bool 2793a5e9a69eSPaul Burton 2794b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2795b4819b59SYoichi Yuasa def_bool y 2796268a2d60SJiaxun Yang depends on !NUMA && !CPU_LOONGSON2EF 2797b4819b59SYoichi Yuasa 2798b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2799b1c6cd42SAtsushi Nemoto bool 2800397dc00eSMike Rapoport select SPARSEMEM_STATIC if !SGI_IP27 280131473747SAtsushi Nemoto 2802d8cb4e11SRalf Baechleconfig NUMA 2803d8cb4e11SRalf Baechle bool "NUMA Support" 2804d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2805cf8194e4STiezhu Yang select SMP 2806d8cb4e11SRalf Baechle help 2807d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2808d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2809d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2810172a37e9SRandy Dunlap leave it disabled; on single node systems leave this option 2811d8cb4e11SRalf Baechle disabled. 2812d8cb4e11SRalf Baechle 2813d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2814d8cb4e11SRalf Baechle bool 2815d8cb4e11SRalf Baechle 2816f3c560a6SThomas Bogendoerferconfig HAVE_SETUP_PER_CPU_AREA 2817f3c560a6SThomas Bogendoerfer def_bool y 2818f3c560a6SThomas Bogendoerfer depends on NUMA 2819f3c560a6SThomas Bogendoerfer 2820f3c560a6SThomas Bogendoerferconfig NEED_PER_CPU_EMBED_FIRST_CHUNK 2821f3c560a6SThomas Bogendoerfer def_bool y 2822f3c560a6SThomas Bogendoerfer depends on NUMA 2823f3c560a6SThomas Bogendoerfer 28248c530ea3SMatt Redfearnconfig RELOCATABLE 28258c530ea3SMatt Redfearn bool "Relocatable kernel" 2826ab7c01fdSSerge Semin depends on SYS_SUPPORTS_RELOCATABLE 2827ab7c01fdSSerge Semin depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \ 2828ab7c01fdSSerge Semin CPU_MIPS32_R5 || CPU_MIPS64_R5 || \ 2829ab7c01fdSSerge Semin CPU_MIPS32_R6 || CPU_MIPS64_R6 || \ 2830a307a4ceSJinyang He CPU_P5600 || CAVIUM_OCTEON_SOC || \ 2831a307a4ceSJinyang He CPU_LOONGSON64 28328c530ea3SMatt Redfearn help 28338c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 28348c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 28358c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 28368c530ea3SMatt Redfearn but are discarded at runtime 28378c530ea3SMatt Redfearn 2838069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2839069fd766SMatt Redfearn hex "Relocation table size" 2840069fd766SMatt Redfearn depends on RELOCATABLE 2841069fd766SMatt Redfearn range 0x0 0x01000000 2842a307a4ceSJinyang He default "0x00200000" if CPU_LOONGSON64 2843069fd766SMatt Redfearn default "0x00100000" 2844a7f7f624SMasahiro Yamada help 2845069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2846069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2847069fd766SMatt Redfearn 2848069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2849069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2850069fd766SMatt Redfearn 2851069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2852069fd766SMatt Redfearn 2853069fd766SMatt Redfearn If unsure, leave at the default value. 2854069fd766SMatt Redfearn 2855405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2856405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2857405bc8fdSMatt Redfearn depends on RELOCATABLE 2858a7f7f624SMasahiro Yamada help 2859405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2860405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2861405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2862405bc8fdSMatt Redfearn of kernel internals. 2863405bc8fdSMatt Redfearn 2864405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2865405bc8fdSMatt Redfearn 2866405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2867405bc8fdSMatt Redfearn 2868405bc8fdSMatt Redfearn If unsure, say N. 2869405bc8fdSMatt Redfearn 2870405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2871405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2872405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2873405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2874405bc8fdSMatt Redfearn range 0x0 0x08000000 2875405bc8fdSMatt Redfearn default "0x01000000" 2876a7f7f624SMasahiro Yamada help 2877405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2878405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2879405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2880405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2881405bc8fdSMatt Redfearn 2882405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2883405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2884405bc8fdSMatt Redfearn 2885c80d79d7SYasunori Gotoconfig NODES_SHIFT 2886c80d79d7SYasunori Goto int 2887c80d79d7SYasunori Goto default "6" 2888c80d79d7SYasunori Goto depends on NEED_MULTIPLE_NODES 2889c80d79d7SYasunori Goto 289014f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 289114f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 2892268a2d60SJiaxun Yang depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64) 289314f70012SDeng-Cheng Zhu default y 289414f70012SDeng-Cheng Zhu help 289514f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 289614f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 289714f70012SDeng-Cheng Zhu 2898be8fa1cbSTiezhu Yangconfig DMI 2899be8fa1cbSTiezhu Yang bool "Enable DMI scanning" 2900be8fa1cbSTiezhu Yang depends on MACH_LOONGSON64 2901be8fa1cbSTiezhu Yang select DMI_SCAN_MACHINE_NON_EFI_FALLBACK 2902be8fa1cbSTiezhu Yang default y 2903be8fa1cbSTiezhu Yang help 2904be8fa1cbSTiezhu Yang Enabled scanning of DMI to identify machine quirks. Say Y 2905be8fa1cbSTiezhu Yang here unless you have verified that your setup is not 2906be8fa1cbSTiezhu Yang affected by entries in the DMI blacklist. Required by PNP 2907be8fa1cbSTiezhu Yang BIOS code. 2908be8fa1cbSTiezhu Yang 29091da177e4SLinus Torvaldsconfig SMP 29101da177e4SLinus Torvalds bool "Multi-Processing support" 2911e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2912e73ea273SRalf Baechle help 29131da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 29144a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 29154a474157SRobert Graffham than one CPU, say Y. 29161da177e4SLinus Torvalds 29174a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 29181da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 29191da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 29204a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 29211da177e4SLinus Torvalds will run faster if you say N here. 29221da177e4SLinus Torvalds 29231da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 29241da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 29251da177e4SLinus Torvalds 292603502faaSAdrian Bunk See also the SMP-HOWTO available at 2927ef054ad3SAlexander A. Klimov <https://www.tldp.org/docs.html#howto>. 29281da177e4SLinus Torvalds 29291da177e4SLinus Torvalds If you don't know what to do here, say N. 29301da177e4SLinus Torvalds 29317840d618SMatt Redfearnconfig HOTPLUG_CPU 29327840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 29337840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 29347840d618SMatt Redfearn help 29357840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 29367840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 29377840d618SMatt Redfearn (Note: power management support will enable this option 29387840d618SMatt Redfearn automatically on SMP systems. ) 29397840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 29407840d618SMatt Redfearn 294187353d8aSRalf Baechleconfig SMP_UP 294287353d8aSRalf Baechle bool 294387353d8aSRalf Baechle 29444a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 29454a16ff4cSRalf Baechle bool 29464a16ff4cSRalf Baechle 29470ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 29480ee958e1SPaul Burton bool 29490ee958e1SPaul Burton 2950e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2951e73ea273SRalf Baechle bool 2952e73ea273SRalf Baechle 2953130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2954130e2fb7SRalf Baechle bool 2955130e2fb7SRalf Baechle 2956130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2957130e2fb7SRalf Baechle bool 2958130e2fb7SRalf Baechle 2959130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2960130e2fb7SRalf Baechle bool 2961130e2fb7SRalf Baechle 2962130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2963130e2fb7SRalf Baechle bool 2964130e2fb7SRalf Baechle 2965130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2966130e2fb7SRalf Baechle bool 2967130e2fb7SRalf Baechle 29681da177e4SLinus Torvaldsconfig NR_CPUS 2969a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2970a91796a9SJayachandran C range 2 256 29711da177e4SLinus Torvalds depends on SMP 2972130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2973130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2974130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2975130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2976130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 29771da177e4SLinus Torvalds help 29781da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 29791da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 29801da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 298172ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 298272ede9b1SAtsushi Nemoto and 2 for all others. 29831da177e4SLinus Torvalds 29841da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 298572ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 298672ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 298772ede9b1SAtsushi Nemoto power of two. 29881da177e4SLinus Torvalds 2989399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2990399aaa25SAl Cooper bool 2991399aaa25SAl Cooper 29927820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024 29937820b84bSDavid Daney bool 29947820b84bSDavid Daney 29957820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP 29967820b84bSDavid Daney int 29977820b84bSDavid Daney depends on SMP 29987820b84bSDavid Daney default 1024 if MIPS_NR_CPU_NR_MAP_1024 29997820b84bSDavid Daney default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 30007820b84bSDavid Daney 30011723b4a3SAtsushi Nemoto# 30021723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 30031723b4a3SAtsushi Nemoto# 30041723b4a3SAtsushi Nemoto 30051723b4a3SAtsushi Nemotochoice 30061723b4a3SAtsushi Nemoto prompt "Timer frequency" 30071723b4a3SAtsushi Nemoto default HZ_250 30081723b4a3SAtsushi Nemoto help 30091723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 30101723b4a3SAtsushi Nemoto 301167596573SPaul Burton config HZ_24 301267596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 301367596573SPaul Burton 30141723b4a3SAtsushi Nemoto config HZ_48 30150f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 30161723b4a3SAtsushi Nemoto 30171723b4a3SAtsushi Nemoto config HZ_100 30181723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 30191723b4a3SAtsushi Nemoto 30201723b4a3SAtsushi Nemoto config HZ_128 30211723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 30221723b4a3SAtsushi Nemoto 30231723b4a3SAtsushi Nemoto config HZ_250 30241723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 30251723b4a3SAtsushi Nemoto 30261723b4a3SAtsushi Nemoto config HZ_256 30271723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 30281723b4a3SAtsushi Nemoto 30291723b4a3SAtsushi Nemoto config HZ_1000 30301723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 30311723b4a3SAtsushi Nemoto 30321723b4a3SAtsushi Nemoto config HZ_1024 30331723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 30341723b4a3SAtsushi Nemoto 30351723b4a3SAtsushi Nemotoendchoice 30361723b4a3SAtsushi Nemoto 303767596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 303867596573SPaul Burton bool 303967596573SPaul Burton 30401723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 30411723b4a3SAtsushi Nemoto bool 30421723b4a3SAtsushi Nemoto 30431723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 30441723b4a3SAtsushi Nemoto bool 30451723b4a3SAtsushi Nemoto 30461723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 30471723b4a3SAtsushi Nemoto bool 30481723b4a3SAtsushi Nemoto 30491723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 30501723b4a3SAtsushi Nemoto bool 30511723b4a3SAtsushi Nemoto 30521723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 30531723b4a3SAtsushi Nemoto bool 30541723b4a3SAtsushi Nemoto 30551723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 30561723b4a3SAtsushi Nemoto bool 30571723b4a3SAtsushi Nemoto 30581723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 30591723b4a3SAtsushi Nemoto bool 30601723b4a3SAtsushi Nemoto 30611723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 30621723b4a3SAtsushi Nemoto bool 306367596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 306467596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 306567596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 306667596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 306767596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 306867596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 306967596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 30701723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 30711723b4a3SAtsushi Nemoto 30721723b4a3SAtsushi Nemotoconfig HZ 30731723b4a3SAtsushi Nemoto int 307467596573SPaul Burton default 24 if HZ_24 30751723b4a3SAtsushi Nemoto default 48 if HZ_48 30761723b4a3SAtsushi Nemoto default 100 if HZ_100 30771723b4a3SAtsushi Nemoto default 128 if HZ_128 30781723b4a3SAtsushi Nemoto default 250 if HZ_250 30791723b4a3SAtsushi Nemoto default 256 if HZ_256 30801723b4a3SAtsushi Nemoto default 1000 if HZ_1000 30811723b4a3SAtsushi Nemoto default 1024 if HZ_1024 30821723b4a3SAtsushi Nemoto 308396685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 308496685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 308596685b17SDeng-Cheng Zhu 3086ea6e942bSAtsushi Nemotoconfig KEXEC 30877d60717eSKees Cook bool "Kexec system call" 30882965faa5SDave Young select KEXEC_CORE 3089ea6e942bSAtsushi Nemoto help 3090ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 3091ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 30923dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 3093ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 3094ea6e942bSAtsushi Nemoto 309501dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 3096ea6e942bSAtsushi Nemoto 3097ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 3098ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 3099bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 3100bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 3101bf220695SGeert Uytterhoeven made. 3102ea6e942bSAtsushi Nemoto 31037aa1c8f4SRalf Baechleconfig CRASH_DUMP 31047aa1c8f4SRalf Baechle bool "Kernel crash dumps" 31057aa1c8f4SRalf Baechle help 31067aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 31077aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 31087aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 31097aa1c8f4SRalf Baechle a specially reserved region and then later executed after 31107aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 31117aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 31127aa1c8f4SRalf Baechle PHYSICAL_START. 31137aa1c8f4SRalf Baechle 31147aa1c8f4SRalf Baechleconfig PHYSICAL_START 31157aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 31168bda3e26SMaciej W. Rozycki default "0xffffffff84000000" 31177aa1c8f4SRalf Baechle depends on CRASH_DUMP 31187aa1c8f4SRalf Baechle help 31197aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 31207aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 31217aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 31227aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 31237aa1c8f4SRalf Baechle passed to the panic-ed kernel). 31247aa1c8f4SRalf Baechle 3125597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 3126b7f1e273SPaul Burton bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6 3127597ce172SPaul Burton depends on 32BIT || MIPS32_O32 3128597ce172SPaul Burton help 3129597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 3130597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 3131597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 3132597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 3133597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 3134597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 3135597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 3136597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 3137597ce172SPaul Burton saying N here. 3138597ce172SPaul Burton 313906e2e882SPaul Burton Although binutils currently supports use of this flag the details 314006e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 314118ff14c8SColin Ian King worked on. In order to avoid userland becoming dependent upon current 314206e2e882SPaul Burton behaviour before the details have been finalised, this option should 314306e2e882SPaul Burton be considered experimental and only enabled by those working upon 314406e2e882SPaul Burton said details. 314506e2e882SPaul Burton 314606e2e882SPaul Burton If unsure, say N. 3147597ce172SPaul Burton 3148f2ffa5abSDezhong Diaoconfig USE_OF 31490b3e06fdSJonas Gorski bool 3150f2ffa5abSDezhong Diao select OF 3151e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 3152abd2363fSGrant Likely select IRQ_DOMAIN 3153f2ffa5abSDezhong Diao 31542fe8ea39SDengcheng Zhuconfig UHI_BOOT 31552fe8ea39SDengcheng Zhu bool 31562fe8ea39SDengcheng Zhu 31577fafb068SAndrew Brestickerconfig BUILTIN_DTB 31587fafb068SAndrew Bresticker bool 31597fafb068SAndrew Bresticker 31601da8f179SJonas Gorskichoice 31615b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 31621da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 31631da8f179SJonas Gorski 31641da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 31651da8f179SJonas Gorski bool "None" 31661da8f179SJonas Gorski help 31671da8f179SJonas Gorski Do not enable appended dtb support. 31681da8f179SJonas Gorski 316987db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 317087db537dSAaro Koskinen bool "vmlinux" 317187db537dSAaro Koskinen help 317287db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 317387db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 317487db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 317587db537dSAaro Koskinen objcopy: 317687db537dSAaro Koskinen 317787db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 317887db537dSAaro Koskinen 317918ff14c8SColin Ian King This is meant as a backward compatibility convenience for those 318087db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 318187db537dSAaro Koskinen the documented boot protocol using a device tree. 318287db537dSAaro Koskinen 31831da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 3184b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 31851da8f179SJonas Gorski help 31861da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 3187b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 31881da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 31891da8f179SJonas Gorski 31901da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 31911da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 31921da8f179SJonas Gorski the documented boot protocol using a device tree. 31931da8f179SJonas Gorski 31941da8f179SJonas Gorski Beware that there is very little in terms of protection against 31951da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 31961da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 31971da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 31981da8f179SJonas Gorski if you don't intend to always append a DTB. 31991da8f179SJonas Gorskiendchoice 32001da8f179SJonas Gorski 32012024972eSJonas Gorskichoice 32022024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 32032bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 320487fcfa7bSJiaxun Yang !MACH_LOONGSON64 && !MIPS_MALTA && \ 32052bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 32062024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 32072024972eSJonas Gorski 32082024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 32092024972eSJonas Gorski depends on USE_OF 32102024972eSJonas Gorski bool "Dtb kernel arguments if available" 32112024972eSJonas Gorski 32122024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 32132024972eSJonas Gorski depends on USE_OF 32142024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 32152024972eSJonas Gorski 32162024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 32172024972eSJonas Gorski bool "Bootloader kernel arguments if available" 3218ed47e153SRabin Vincent 3219ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 3220ed47e153SRabin Vincent depends on CMDLINE_BOOL 3221ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 32222024972eSJonas Gorskiendchoice 32232024972eSJonas Gorski 32245e83d430SRalf Baechleendmenu 32255e83d430SRalf Baechle 32261df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 32271df0f0ffSAtsushi Nemoto bool 32281df0f0ffSAtsushi Nemoto default y 32291df0f0ffSAtsushi Nemoto 32301df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 32311df0f0ffSAtsushi Nemoto bool 32321df0f0ffSAtsushi Nemoto default y 32331df0f0ffSAtsushi Nemoto 3234a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 3235a728ab52SKirill A. Shutemov int 32363377e227SAlex Belits default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 3237a728ab52SKirill A. Shutemov default 3 if 64BIT && !PAGE_SIZE_64KB 3238a728ab52SKirill A. Shutemov default 2 3239a728ab52SKirill A. Shutemov 32406c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET 32416c359eb1SPaul Burton bool 32426c359eb1SPaul Burton 32431da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 32441da177e4SLinus Torvalds 3245c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 32462eac9c2dSChristoph Hellwig select PCI_DOMAINS_GENERIC if PCI 3247c5611df9SPaul Burton bool 3248c5611df9SPaul Burton 3249c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3250c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3251c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 32522eac9c2dSChristoph Hellwig select PCI_DOMAINS if PCI 32531da177e4SLinus Torvalds 32541da177e4SLinus Torvalds# 32551da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 32561da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 32571da177e4SLinus Torvalds# users to choose the right thing ... 32581da177e4SLinus Torvalds# 32591da177e4SLinus Torvaldsconfig ISA 32601da177e4SLinus Torvalds bool 32611da177e4SLinus Torvalds 32621da177e4SLinus Torvaldsconfig TC 32631da177e4SLinus Torvalds bool "TURBOchannel support" 32641da177e4SLinus Torvalds depends on MACH_DECSTATION 32651da177e4SLinus Torvalds help 326650a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 326750a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 326850a23e6eSJustin P. Mattock at: 326950a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 327050a23e6eSJustin P. Mattock and: 327150a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 327250a23e6eSJustin P. Mattock Linux driver support status is documented at: 327350a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 32741da177e4SLinus Torvalds 32751da177e4SLinus Torvaldsconfig MMU 32761da177e4SLinus Torvalds bool 32771da177e4SLinus Torvalds default y 32781da177e4SLinus Torvalds 3279109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3280109c32ffSMatt Redfearn default 12 if 64BIT 3281109c32ffSMatt Redfearn default 8 3282109c32ffSMatt Redfearn 3283109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3284109c32ffSMatt Redfearn default 18 if 64BIT 3285109c32ffSMatt Redfearn default 15 3286109c32ffSMatt Redfearn 3287109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3288109c32ffSMatt Redfearn default 8 3289109c32ffSMatt Redfearn 3290109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3291109c32ffSMatt Redfearn default 15 3292109c32ffSMatt Redfearn 3293d865bea4SRalf Baechleconfig I8253 3294d865bea4SRalf Baechle bool 3295798778b8SRussell King select CLKSRC_I8253 32962d02612fSThomas Gleixner select CLKEVT_I8253 32979726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 3298d865bea4SRalf Baechle 3299e05eb3f8SRalf Baechleconfig ZONE_DMA 3300e05eb3f8SRalf Baechle bool 3301e05eb3f8SRalf Baechle 3302cce335aeSRalf Baechleconfig ZONE_DMA32 3303cce335aeSRalf Baechle bool 3304cce335aeSRalf Baechle 33051da177e4SLinus Torvaldsendmenu 33061da177e4SLinus Torvalds 33071da177e4SLinus Torvaldsconfig TRAD_SIGNALS 33081da177e4SLinus Torvalds bool 33091da177e4SLinus Torvalds 33101da177e4SLinus Torvaldsconfig MIPS32_COMPAT 331178aaf956SRalf Baechle bool 33121da177e4SLinus Torvalds 33131da177e4SLinus Torvaldsconfig COMPAT 33141da177e4SLinus Torvalds bool 33151da177e4SLinus Torvalds 331605e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT 331705e43966SAtsushi Nemoto bool 331805e43966SAtsushi Nemoto 33191da177e4SLinus Torvaldsconfig MIPS32_O32 33201da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 332178aaf956SRalf Baechle depends on 64BIT 332278aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 332378aaf956SRalf Baechle select COMPAT 332478aaf956SRalf Baechle select MIPS32_COMPAT 332578aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 33261da177e4SLinus Torvalds help 33271da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 33281da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 33291da177e4SLinus Torvalds existing binaries are in this format. 33301da177e4SLinus Torvalds 33311da177e4SLinus Torvalds If unsure, say Y. 33321da177e4SLinus Torvalds 33331da177e4SLinus Torvaldsconfig MIPS32_N32 33341da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3335c22eacfeSRalf Baechle depends on 64BIT 33365a9372f7SArnd Bergmann select ARCH_WANT_COMPAT_IPC_PARSE_VERSION 333778aaf956SRalf Baechle select COMPAT 333878aaf956SRalf Baechle select MIPS32_COMPAT 333978aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 33401da177e4SLinus Torvalds help 33411da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 33421da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 33431da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 33441da177e4SLinus Torvalds cases. 33451da177e4SLinus Torvalds 33461da177e4SLinus Torvalds If unsure, say N. 33471da177e4SLinus Torvalds 33481da177e4SLinus Torvaldsconfig BINFMT_ELF32 33491da177e4SLinus Torvalds bool 33501da177e4SLinus Torvalds default y if MIPS32_O32 || MIPS32_N32 3351f43edca7SRalf Baechle select ELFCORE 33521da177e4SLinus Torvalds 33532116245eSRalf Baechlemenu "Power management options" 3354952fa954SRodolfo Giometti 3355363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3356363c55caSWu Zhangjin def_bool y 33573f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3358363c55caSWu Zhangjin 3359f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3360f4cb5700SJohannes Berg def_bool y 33613f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3362f4cb5700SJohannes Berg 33632116245eSRalf Baechlesource "kernel/power/Kconfig" 3364952fa954SRodolfo Giometti 33651da177e4SLinus Torvaldsendmenu 33661da177e4SLinus Torvalds 33677a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 33687a998935SViresh Kumar bool 33697a998935SViresh Kumar 33707a998935SViresh Kumarmenu "CPU Power Management" 3371c095ebafSPaul Burton 3372c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 33737a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 33747a998935SViresh Kumarendif 33759726b43aSWu Zhangjin 3376c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3377c095ebafSPaul Burton 3378c095ebafSPaul Burtonendmenu 3379c095ebafSPaul Burton 338098cdee0eSRalf Baechlesource "drivers/firmware/Kconfig" 338198cdee0eSRalf Baechle 33822235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3383e91946d6SNathan Chancellor 3384e91946d6SNathan Chancellorsource "arch/mips/vdso/Kconfig" 3385