xref: /linux/arch/mips/Kconfig (revision 1753d50c9fdc39338d90ed246fc99f9a0efc35c3)
1b2441318SGreg Kroah-Hartman# SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvaldsconfig MIPS
31da177e4SLinus Torvalds	bool
41da177e4SLinus Torvalds	default y
512597988SMatt Redfearn	select ARCH_BINFMT_ELF_STATE
612597988SMatt Redfearn	select ARCH_CLOCKSOURCE_DATA
712597988SMatt Redfearn	select ARCH_DISCARD_MEMBLOCK
812597988SMatt Redfearn	select ARCH_HAS_ELF_RANDOMIZE
912597988SMatt Redfearn	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
1012597988SMatt Redfearn	select ARCH_SUPPORTS_UPROBES
111ee3630aSRalf Baechle	select ARCH_USE_BUILTIN_BSWAP
1212597988SMatt Redfearn	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
1325da4e9dSPaul Burton	select ARCH_USE_QUEUED_RWLOCKS
140b17c967SPaul Burton	select ARCH_USE_QUEUED_SPINLOCKS
1512597988SMatt Redfearn	select ARCH_WANT_IPC_PARSE_VERSION
1612597988SMatt Redfearn	select BUILDTIME_EXTABLE_SORT
1712597988SMatt Redfearn	select CLONE_BACKWARDS
1812597988SMatt Redfearn	select CPU_PM if CPU_IDLE
19dffbfde7SChristoph Hellwig	select DMA_DIRECT_OPS
2012597988SMatt Redfearn	select GENERIC_ATOMIC64 if !64BIT
2112597988SMatt Redfearn	select GENERIC_CLOCKEVENTS
2212597988SMatt Redfearn	select GENERIC_CMOS_UPDATE
2312597988SMatt Redfearn	select GENERIC_CPU_AUTOPROBE
24b962aeb0SPaul Burton	select GENERIC_IOMAP
2512597988SMatt Redfearn	select GENERIC_IRQ_PROBE
2612597988SMatt Redfearn	select GENERIC_IRQ_SHOW
27740129b3SAntony Pavlov	select GENERIC_LIB_ASHLDI3
28740129b3SAntony Pavlov	select GENERIC_LIB_ASHRDI3
29740129b3SAntony Pavlov	select GENERIC_LIB_CMPDI2
30740129b3SAntony Pavlov	select GENERIC_LIB_LSHRDI3
31740129b3SAntony Pavlov	select GENERIC_LIB_UCMPDI2
3212597988SMatt Redfearn	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
3312597988SMatt Redfearn	select GENERIC_SMP_IDLE_THREAD
3412597988SMatt Redfearn	select GENERIC_TIME_VSYSCALL
3512597988SMatt Redfearn	select HANDLE_DOMAIN_IRQ
36906d441fSPaul Burton	select HAVE_ARCH_COMPILER_H
3712597988SMatt Redfearn	select HAVE_ARCH_JUMP_LABEL
3888547001SJason Wessel	select HAVE_ARCH_KGDB
39109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_BITS if MMU
40109c32ffSMatt Redfearn	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
41490b004fSMarkos Chandras	select HAVE_ARCH_SECCOMP_FILTER
42c0ff3c53SRalf Baechle	select HAVE_ARCH_TRACEHOOK
4312597988SMatt Redfearn	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES && 64BIT
44f381bf6dSDavid Daney	select HAVE_CBPF_JIT if (!64BIT && !CPU_MICROMIPS)
45f381bf6dSDavid Daney	select HAVE_EBPF_JIT if (64BIT && !CPU_MICROMIPS)
4612597988SMatt Redfearn	select HAVE_CONTEXT_TRACKING
4712597988SMatt Redfearn	select HAVE_COPY_THREAD_TLS
4864575f91SWu Zhangjin	select HAVE_C_RECORDMCOUNT
4912597988SMatt Redfearn	select HAVE_DEBUG_KMEMLEAK
5012597988SMatt Redfearn	select HAVE_DEBUG_STACKOVERFLOW
5112597988SMatt Redfearn	select HAVE_DMA_CONTIGUOUS
5212597988SMatt Redfearn	select HAVE_DYNAMIC_FTRACE
5312597988SMatt Redfearn	select HAVE_EXIT_THREAD
5412597988SMatt Redfearn	select HAVE_FTRACE_MCOUNT_RECORD
5529c5d346SWu Zhangjin	select HAVE_FUNCTION_GRAPH_TRACER
5612597988SMatt Redfearn	select HAVE_FUNCTION_TRACER
5712597988SMatt Redfearn	select HAVE_GENERIC_DMA_COHERENT
5812597988SMatt Redfearn	select HAVE_IDE
5912597988SMatt Redfearn	select HAVE_IRQ_EXIT_ON_IRQ_STACK
6012597988SMatt Redfearn	select HAVE_IRQ_TIME_ACCOUNTING
61c1bf207dSDavid Daney	select HAVE_KPROBES
62c1bf207dSDavid Daney	select HAVE_KRETPROBES
639d15ffc8STejun Heo	select HAVE_MEMBLOCK_NODE_MAP
64786d35d4SDavid Howells	select HAVE_MOD_ARCH_SPECIFIC
6542a0bb3fSPetr Mladek	select HAVE_NMI
6612597988SMatt Redfearn	select HAVE_OPROFILE
6712597988SMatt Redfearn	select HAVE_PERF_EVENTS
6808bccf43SMarcin Nowakowski	select HAVE_REGS_AND_STACK_ACCESS_API
699ea141adSPaul Burton	select HAVE_RSEQ
70d148eac0SMasahiro Yamada	select HAVE_STACKPROTECTOR
7112597988SMatt Redfearn	select HAVE_SYSCALL_TRACEPOINTS
72a3f14310SBen Hutchings	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
7312597988SMatt Redfearn	select IRQ_FORCED_THREADING
7412597988SMatt Redfearn	select MODULES_USE_ELF_RELA if MODULES && 64BIT
7512597988SMatt Redfearn	select MODULES_USE_ELF_REL if MODULES
7612597988SMatt Redfearn	select PERF_USE_VMALLOC
7705a0a344SArnd Bergmann	select RTC_LIB
7812597988SMatt Redfearn	select SYSCTL_EXCEPTION_TRACE
7912597988SMatt Redfearn	select VIRT_TO_BUS
801da177e4SLinus Torvalds
811da177e4SLinus Torvaldsmenu "Machine selection"
821da177e4SLinus Torvalds
835e83d430SRalf Baechlechoice
845e83d430SRalf Baechle	prompt "System type"
85d41e6858SMatt Redfearn	default MIPS_GENERIC
861da177e4SLinus Torvalds
87eed0eabdSPaul Burtonconfig MIPS_GENERIC
88eed0eabdSPaul Burton	bool "Generic board-agnostic MIPS kernel"
89eed0eabdSPaul Burton	select BOOT_RAW
90eed0eabdSPaul Burton	select BUILTIN_DTB
91eed0eabdSPaul Burton	select CEVT_R4K
92eed0eabdSPaul Burton	select CLKSRC_MIPS_GIC
93eed0eabdSPaul Burton	select COMMON_CLK
94eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_VI
95eed0eabdSPaul Burton	select CPU_MIPSR2_IRQ_EI
96eed0eabdSPaul Burton	select CSRC_R4K
97eed0eabdSPaul Burton	select DMA_PERDEV_COHERENT
98eb01d42aSChristoph Hellwig	select HAVE_PCI
99eed0eabdSPaul Burton	select IRQ_MIPS_CPU
100eed0eabdSPaul Burton	select LIBFDT
1010211d49eSPaul Burton	select MIPS_AUTO_PFN_OFFSET
102eed0eabdSPaul Burton	select MIPS_CPU_SCACHE
103eed0eabdSPaul Burton	select MIPS_GIC
104eed0eabdSPaul Burton	select MIPS_L1_CACHE_SHIFT_7
105eed0eabdSPaul Burton	select NO_EXCEPT_FILL
106eed0eabdSPaul Burton	select PCI_DRIVERS_GENERIC
107eed0eabdSPaul Burton	select PINCTRL
108eed0eabdSPaul Burton	select SMP_UP if SMP
109a3078e59SMatt Redfearn	select SWAP_IO_SPACE
110eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R1
111eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R2
112eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS32_R6
113eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R1
114eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R2
115eed0eabdSPaul Burton	select SYS_HAS_CPU_MIPS64_R6
116eed0eabdSPaul Burton	select SYS_SUPPORTS_32BIT_KERNEL
117eed0eabdSPaul Burton	select SYS_SUPPORTS_64BIT_KERNEL
118eed0eabdSPaul Burton	select SYS_SUPPORTS_BIG_ENDIAN
119eed0eabdSPaul Burton	select SYS_SUPPORTS_HIGHMEM
120eed0eabdSPaul Burton	select SYS_SUPPORTS_LITTLE_ENDIAN
121eed0eabdSPaul Burton	select SYS_SUPPORTS_MICROMIPS
122eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS_CPS
123eed0eabdSPaul Burton	select SYS_SUPPORTS_MIPS16
124eed0eabdSPaul Burton	select SYS_SUPPORTS_MULTITHREADING
125eed0eabdSPaul Burton	select SYS_SUPPORTS_RELOCATABLE
126eed0eabdSPaul Burton	select SYS_SUPPORTS_SMARTMIPS
1272e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1282e6522c5SCorentin Labbe	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1292e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1302e6522c5SCorentin Labbe	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1312e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
1322e6522c5SCorentin Labbe	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
133eed0eabdSPaul Burton	select USE_OF
1342fe8ea39SDengcheng Zhu	select UHI_BOOT
135eed0eabdSPaul Burton	help
136eed0eabdSPaul Burton	  Select this to build a kernel which aims to support multiple boards,
137eed0eabdSPaul Burton	  generally using a flattened device tree passed from the bootloader
138eed0eabdSPaul Burton	  using the boot protocol defined in the UHI (Unified Hosting
139eed0eabdSPaul Burton	  Interface) specification.
140eed0eabdSPaul Burton
14142a4f17dSManuel Laussconfig MIPS_ALCHEMY
142c3543e25SYoichi Yuasa	bool "Alchemy processor based machines"
143d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
144f772cdb2SRalf Baechle	select CEVT_R4K
145d7ea335cSSteven J. Hill	select CSRC_R4K
14667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
14788e9a93cSManuel Lauss	select DMA_MAYBE_COHERENT	# Au1000,1500,1100 aren't, rest is
14842a4f17dSManuel Lauss	select SYS_HAS_CPU_MIPS32_R1
14942a4f17dSManuel Lauss	select SYS_SUPPORTS_32BIT_KERNEL
15042a4f17dSManuel Lauss	select SYS_SUPPORTS_APM_EMULATION
151d30a2b47SLinus Walleij	select GPIOLIB
1521b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
15347440229SManuel Lauss	select COMMON_CLK
1541da177e4SLinus Torvalds
1557ca5dc14SFlorian Fainelliconfig AR7
1567ca5dc14SFlorian Fainelli	bool "Texas Instruments AR7"
1577ca5dc14SFlorian Fainelli	select BOOT_ELF32
1587ca5dc14SFlorian Fainelli	select DMA_NONCOHERENT
1597ca5dc14SFlorian Fainelli	select CEVT_R4K
1607ca5dc14SFlorian Fainelli	select CSRC_R4K
16167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1627ca5dc14SFlorian Fainelli	select NO_EXCEPT_FILL
1637ca5dc14SFlorian Fainelli	select SWAP_IO_SPACE
1647ca5dc14SFlorian Fainelli	select SYS_HAS_CPU_MIPS32_R1
1657ca5dc14SFlorian Fainelli	select SYS_HAS_EARLY_PRINTK
1667ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_32BIT_KERNEL
1677ca5dc14SFlorian Fainelli	select SYS_SUPPORTS_LITTLE_ENDIAN
168377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
1691b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT_UART16550
170d30a2b47SLinus Walleij	select GPIOLIB
1717ca5dc14SFlorian Fainelli	select VLYNQ
1728551fb64SYoichi Yuasa	select HAVE_CLK
1737ca5dc14SFlorian Fainelli	help
1747ca5dc14SFlorian Fainelli	  Support for the Texas Instruments AR7 System-on-a-Chip
1757ca5dc14SFlorian Fainelli	  family: TNETD7100, 7200 and 7300.
1767ca5dc14SFlorian Fainelli
17743cc739fSSergey Ryazanovconfig ATH25
17843cc739fSSergey Ryazanov	bool "Atheros AR231x/AR531x SoC support"
17943cc739fSSergey Ryazanov	select CEVT_R4K
18043cc739fSSergey Ryazanov	select CSRC_R4K
18143cc739fSSergey Ryazanov	select DMA_NONCOHERENT
18267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1831753e74eSSergey Ryazanov	select IRQ_DOMAIN
18443cc739fSSergey Ryazanov	select SYS_HAS_CPU_MIPS32_R1
18543cc739fSSergey Ryazanov	select SYS_SUPPORTS_BIG_ENDIAN
18643cc739fSSergey Ryazanov	select SYS_SUPPORTS_32BIT_KERNEL
1878aaa7278SSergey Ryazanov	select SYS_HAS_EARLY_PRINTK
18843cc739fSSergey Ryazanov	help
18943cc739fSSergey Ryazanov	  Support for Atheros AR231x and Atheros AR531x based boards
19043cc739fSSergey Ryazanov
191d4a67d9dSGabor Juhosconfig ATH79
192d4a67d9dSGabor Juhos	bool "Atheros AR71XX/AR724X/AR913X based boards"
193ff591a91SAlban Bedel	select ARCH_HAS_RESET_CONTROLLER
194d4a67d9dSGabor Juhos	select BOOT_RAW
195d4a67d9dSGabor Juhos	select CEVT_R4K
196d4a67d9dSGabor Juhos	select CSRC_R4K
197d4a67d9dSGabor Juhos	select DMA_NONCOHERENT
198d30a2b47SLinus Walleij	select GPIOLIB
199a08227a2SJohn Crispin	select PINCTRL
20094638067SGabor Juhos	select HAVE_CLK
201411520afSAlban Bedel	select COMMON_CLK
2022c4f1ac5SGabor Juhos	select CLKDEV_LOOKUP
20367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
2040aabf1a4SGabor Juhos	select MIPS_MACHINE
205d4a67d9dSGabor Juhos	select SYS_HAS_CPU_MIPS32_R2
206d4a67d9dSGabor Juhos	select SYS_HAS_EARLY_PRINTK
207d4a67d9dSGabor Juhos	select SYS_SUPPORTS_32BIT_KERNEL
208d4a67d9dSGabor Juhos	select SYS_SUPPORTS_BIG_ENDIAN
209377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
210b3f0a250SAlban Bedel	select SYS_SUPPORTS_ZBOOT_UART_PROM
21103c8c407SAlban Bedel	select USE_OF
21253d473fcSAlban Bedel	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
213d4a67d9dSGabor Juhos	help
214d4a67d9dSGabor Juhos	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
215d4a67d9dSGabor Juhos
2165f2d4459SKevin Cernekeeconfig BMIPS_GENERIC
2175f2d4459SKevin Cernekee	bool "Broadcom Generic BMIPS kernel"
218d59098a0SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
219d59098a0SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
220d666cd02SKevin Cernekee	select BOOT_RAW
221d666cd02SKevin Cernekee	select NO_EXCEPT_FILL
222d666cd02SKevin Cernekee	select USE_OF
223d666cd02SKevin Cernekee	select CEVT_R4K
224d666cd02SKevin Cernekee	select CSRC_R4K
225d666cd02SKevin Cernekee	select SYNC_R4K
226d666cd02SKevin Cernekee	select COMMON_CLK
227c7c42ec2SSimon Arlott	select BCM6345_L1_IRQ
22860b858f2SKevin Cernekee	select BCM7038_L1_IRQ
22960b858f2SKevin Cernekee	select BCM7120_L2_IRQ
23060b858f2SKevin Cernekee	select BRCMSTB_L2_IRQ
23167e38cf2SRalf Baechle	select IRQ_MIPS_CPU
23260b858f2SKevin Cernekee	select DMA_NONCOHERENT
233d666cd02SKevin Cernekee	select SYS_SUPPORTS_32BIT_KERNEL
23460b858f2SKevin Cernekee	select SYS_SUPPORTS_LITTLE_ENDIAN
235d666cd02SKevin Cernekee	select SYS_SUPPORTS_BIG_ENDIAN
236d666cd02SKevin Cernekee	select SYS_SUPPORTS_HIGHMEM
23760b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS32_3300
23860b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4350
23960b858f2SKevin Cernekee	select SYS_HAS_CPU_BMIPS4380
240d666cd02SKevin Cernekee	select SYS_HAS_CPU_BMIPS5000
241d666cd02SKevin Cernekee	select SWAP_IO_SPACE
24260b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
24360b858f2SKevin Cernekee	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
24460b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
24560b858f2SKevin Cernekee	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
2464dc4704cSJustin Chen	select HARDIRQS_SW_RESEND
247d666cd02SKevin Cernekee	help
2485f2d4459SKevin Cernekee	  Build a generic DT-based kernel image that boots on select
2495f2d4459SKevin Cernekee	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
2505f2d4459SKevin Cernekee	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
2515f2d4459SKevin Cernekee	  must be set appropriately for your board.
252d666cd02SKevin Cernekee
2531c0c13ebSAurelien Jarnoconfig BCM47XX
254c619366eSFlorian Fainelli	bool "Broadcom BCM47XX based boards"
255fe08f8c2SHauke Mehrtens	select BOOT_RAW
25642f77542SRalf Baechle	select CEVT_R4K
257940f6b48SRalf Baechle	select CSRC_R4K
2581c0c13ebSAurelien Jarno	select DMA_NONCOHERENT
259eb01d42aSChristoph Hellwig	select HAVE_PCI
26067e38cf2SRalf Baechle	select IRQ_MIPS_CPU
261314878d2SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R1
262dd54deddSHauke Mehrtens	select NO_EXCEPT_FILL
2631c0c13ebSAurelien Jarno	select SYS_SUPPORTS_32BIT_KERNEL
2641c0c13ebSAurelien Jarno	select SYS_SUPPORTS_LITTLE_ENDIAN
265377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
2666507831fSAaro Koskinen	select SYS_SUPPORTS_ZBOOT
26725e5fb97SAurelien Jarno	select SYS_HAS_EARLY_PRINTK
268e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
269c949c0bcSRafał Miłecki	select GPIOLIB
270c949c0bcSRafał Miłecki	select LEDS_GPIO_REGISTER
271f6e734a8SRafał Miłecki	select BCM47XX_NVRAM
2722ab71a02SRafał Miłecki	select BCM47XX_SPROM
273dfe00495SMatt Redfearn	select BCM47XX_SSB if !BCM47XX_BCMA
2741c0c13ebSAurelien Jarno	help
2751c0c13ebSAurelien Jarno	 Support for BCM47XX based boards
2761c0c13ebSAurelien Jarno
277e7300d04SMaxime Bizonconfig BCM63XX
278e7300d04SMaxime Bizon	bool "Broadcom BCM63XX based boards"
279ae8de61cSFlorian Fainelli	select BOOT_RAW
280e7300d04SMaxime Bizon	select CEVT_R4K
281e7300d04SMaxime Bizon	select CSRC_R4K
282fc264022SJonas Gorski	select SYNC_R4K
283e7300d04SMaxime Bizon	select DMA_NONCOHERENT
28467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
285e7300d04SMaxime Bizon	select SYS_SUPPORTS_32BIT_KERNEL
286e7300d04SMaxime Bizon	select SYS_SUPPORTS_BIG_ENDIAN
287e7300d04SMaxime Bizon	select SYS_HAS_EARLY_PRINTK
288e7300d04SMaxime Bizon	select SWAP_IO_SPACE
289d30a2b47SLinus Walleij	select GPIOLIB
2903e82eeebSYoichi Yuasa	select HAVE_CLK
291af2418beSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
292c5af3c2dSJonas Gorski	select CLKDEV_LOOKUP
293e7300d04SMaxime Bizon	help
294e7300d04SMaxime Bizon	 Support for BCM63XX based boards
295e7300d04SMaxime Bizon
2961da177e4SLinus Torvaldsconfig MIPS_COBALT
2973fa986faSMartin Michlmayr	bool "Cobalt Server"
29842f77542SRalf Baechle	select CEVT_R4K
299940f6b48SRalf Baechle	select CSRC_R4K
3001097c6acSYoichi Yuasa	select CEVT_GT641XX
3011da177e4SLinus Torvalds	select DMA_NONCOHERENT
302eb01d42aSChristoph Hellwig	select FORCE_PCI
303d865bea4SRalf Baechle	select I8253
3041da177e4SLinus Torvalds	select I8259
30567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
306d5ab1a69SYoichi Yuasa	select IRQ_GT641XX
307252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
3087cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
3090a22e0d4SYoichi Yuasa	select SYS_HAS_EARLY_PRINTK
310ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3110e8774b6SFlorian Fainelli	select SYS_SUPPORTS_64BIT_KERNEL
3125e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
313e6086557SRalf Baechle	select USE_GENERIC_EARLY_PRINTK_8250
3141da177e4SLinus Torvalds
3151da177e4SLinus Torvaldsconfig MACH_DECSTATION
3163fa986faSMartin Michlmayr	bool "DECstations"
3171da177e4SLinus Torvalds	select BOOT_ELF32
3186457d9fcSYoichi Yuasa	select CEVT_DS1287
31981d10badSMaciej W. Rozycki	select CEVT_R4K if CPU_R4X00
3204247417dSYoichi Yuasa	select CSRC_IOASIC
32181d10badSMaciej W. Rozycki	select CSRC_R4K if CPU_R4X00
32220d60d99SMaciej W. Rozycki	select CPU_DADDI_WORKAROUNDS if 64BIT
32320d60d99SMaciej W. Rozycki	select CPU_R4000_WORKAROUNDS if 64BIT
32420d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS if 64BIT
3251da177e4SLinus Torvalds	select DMA_NONCOHERENT
326ce816fa8SUwe Kleine-König	select NO_IOPORT_MAP
32767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
3287cf8053bSRalf Baechle	select SYS_HAS_CPU_R3000
3297cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
330ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
3317d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3325e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
3331723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_128HZ
3341723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_256HZ
3351723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_1024HZ
336930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
3375e83d430SRalf Baechle	help
3381da177e4SLinus Torvalds	  This enables support for DEC's MIPS based workstations.  For details
3391da177e4SLinus Torvalds	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
3401da177e4SLinus Torvalds	  DECstation porting pages on <http://decstation.unix-ag.org/>.
3411da177e4SLinus Torvalds
3421da177e4SLinus Torvalds	  If you have one of the following DECstation Models you definitely
3431da177e4SLinus Torvalds	  want to choose R4xx0 for the CPU Type:
3441da177e4SLinus Torvalds
3451da177e4SLinus Torvalds		DECstation 5000/50
3461da177e4SLinus Torvalds		DECstation 5000/150
3471da177e4SLinus Torvalds		DECstation 5000/260
3481da177e4SLinus Torvalds		DECsystem 5900/260
3491da177e4SLinus Torvalds
3501da177e4SLinus Torvalds	  otherwise choose R3000.
3511da177e4SLinus Torvalds
3525e83d430SRalf Baechleconfig MACH_JAZZ
3533fa986faSMartin Michlmayr	bool "Jazz family of machines"
354a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
3557a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
3560e2794b0SRalf Baechle	select FW_ARC
3570e2794b0SRalf Baechle	select FW_ARC32
3585e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
35942f77542SRalf Baechle	select CEVT_R4K
360940f6b48SRalf Baechle	select CSRC_R4K
361e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
3625e83d430SRalf Baechle	select GENERIC_ISA_DMA
3638a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
36467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
365d865bea4SRalf Baechle	select I8253
3665e83d430SRalf Baechle	select I8259
3675e83d430SRalf Baechle	select ISA
3687cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
3695e83d430SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
3707d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
3711723b4a3SAtsushi Nemoto	select SYS_SUPPORTS_100HZ
3721da177e4SLinus Torvalds	help
3735e83d430SRalf Baechle	 This a family of machines based on the MIPS R4030 chipset which was
3745e83d430SRalf Baechle	 used by several vendors to build RISC/os and Windows NT workstations.
375692105b8SMatt LaPlante	 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
3765e83d430SRalf Baechle	 Olivetti M700-10 workstations.
3775e83d430SRalf Baechle
378de361e8bSPaul Burtonconfig MACH_INGENIC
379de361e8bSPaul Burton	bool "Ingenic SoC based machines"
3805ebabe59SLars-Peter Clausen	select SYS_SUPPORTS_32BIT_KERNEL
3815ebabe59SLars-Peter Clausen	select SYS_SUPPORTS_LITTLE_ENDIAN
382f9c9affcSLluís Batlle i Rossell	select SYS_SUPPORTS_ZBOOT_UART16550
3835ebabe59SLars-Peter Clausen	select DMA_NONCOHERENT
38467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
38537b4c3caSPaul Cercueil	select PINCTRL
386d30a2b47SLinus Walleij	select GPIOLIB
387ff1930c6SPaul Burton	select COMMON_CLK
38883bc7692SLars-Peter Clausen	select GENERIC_IRQ_CHIP
389ffb1843dSPaul Burton	select BUILTIN_DTB
390ffb1843dSPaul Burton	select USE_OF
3916ec127fbSPaul Burton	select LIBFDT
3925ebabe59SLars-Peter Clausen
393171bb2f1SJohn Crispinconfig LANTIQ
394171bb2f1SJohn Crispin	bool "Lantiq based platforms"
395171bb2f1SJohn Crispin	select DMA_NONCOHERENT
39667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
397171bb2f1SJohn Crispin	select CEVT_R4K
398171bb2f1SJohn Crispin	select CSRC_R4K
399171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
400171bb2f1SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
401171bb2f1SJohn Crispin	select SYS_SUPPORTS_BIG_ENDIAN
402171bb2f1SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
403377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
404171bb2f1SJohn Crispin	select SYS_SUPPORTS_MULTITHREADING
405f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
406171bb2f1SJohn Crispin	select SYS_HAS_EARLY_PRINTK
407d30a2b47SLinus Walleij	select GPIOLIB
408171bb2f1SJohn Crispin	select SWAP_IO_SPACE
409171bb2f1SJohn Crispin	select BOOT_RAW
410287e3f3fSJohn Crispin	select CLKDEV_LOOKUP
411a0392222SJohn Crispin	select USE_OF
4123f8c50c9SJohn Crispin	select PINCTRL
4133f8c50c9SJohn Crispin	select PINCTRL_LANTIQ
414c530781cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
415c530781cSJohn Crispin	select RESET_CONTROLLER
416171bb2f1SJohn Crispin
4171f21d2bdSBrian Murphyconfig LASAT
4181f21d2bdSBrian Murphy	bool "LASAT Networks platforms"
41942f77542SRalf Baechle	select CEVT_R4K
42016f0bbbcSRalf Baechle	select CRC32
421940f6b48SRalf Baechle	select CSRC_R4K
4221f21d2bdSBrian Murphy	select DMA_NONCOHERENT
4231f21d2bdSBrian Murphy	select SYS_HAS_EARLY_PRINTK
424eb01d42aSChristoph Hellwig	select HAVE_PCI
42567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
4261f21d2bdSBrian Murphy	select PCI_GT64XXX_PCI0
4271f21d2bdSBrian Murphy	select MIPS_NILE4
4281f21d2bdSBrian Murphy	select R5000_CPU_SCACHE
4291f21d2bdSBrian Murphy	select SYS_HAS_CPU_R5000
4301f21d2bdSBrian Murphy	select SYS_SUPPORTS_32BIT_KERNEL
4311f21d2bdSBrian Murphy	select SYS_SUPPORTS_64BIT_KERNEL if BROKEN
4321f21d2bdSBrian Murphy	select SYS_SUPPORTS_LITTLE_ENDIAN
4331f21d2bdSBrian Murphy
43430ad29bbSHuacai Chenconfig MACH_LOONGSON32
43530ad29bbSHuacai Chen	bool "Loongson-1 family of machines"
436c7e8c668SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
437ade299d8SYoichi Yuasa	help
43830ad29bbSHuacai Chen	  This enables support for the Loongson-1 family of machines.
43985749d24SWu Zhangjin
44030ad29bbSHuacai Chen	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
44130ad29bbSHuacai Chen	  the Institute of Computing Technology (ICT), Chinese Academy of
44230ad29bbSHuacai Chen	  Sciences (CAS).
443ade299d8SYoichi Yuasa
44430ad29bbSHuacai Chenconfig MACH_LOONGSON64
44530ad29bbSHuacai Chen	bool "Loongson-2/3 family of machines"
446ca585cf9SKelvin Cheung	select SYS_SUPPORTS_ZBOOT
447ca585cf9SKelvin Cheung	help
44830ad29bbSHuacai Chen	  This enables the support of Loongson-2/3 family of machines.
449ca585cf9SKelvin Cheung
45030ad29bbSHuacai Chen	  Loongson-2 is a family of single-core CPUs and Loongson-3 is a
45130ad29bbSHuacai Chen	  family of multi-core CPUs. They are both 64-bit general-purpose
45230ad29bbSHuacai Chen	  MIPS-compatible CPUs. Loongson-2/3 are developed by the Institute
45330ad29bbSHuacai Chen	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS)
45430ad29bbSHuacai Chen	  in the People's Republic of China. The chief architect is Professor
45530ad29bbSHuacai Chen	  Weiwu Hu.
456ca585cf9SKelvin Cheung
4576a438309SAndrew Brestickerconfig MACH_PISTACHIO
4586a438309SAndrew Bresticker	bool "IMG Pistachio SoC based boards"
4596a438309SAndrew Bresticker	select BOOT_ELF32
4606a438309SAndrew Bresticker	select BOOT_RAW
4616a438309SAndrew Bresticker	select CEVT_R4K
4626a438309SAndrew Bresticker	select CLKSRC_MIPS_GIC
4636a438309SAndrew Bresticker	select COMMON_CLK
4646a438309SAndrew Bresticker	select CSRC_R4K
465645c7827SZubair Lutfullah Kakakhel	select DMA_NONCOHERENT
466d30a2b47SLinus Walleij	select GPIOLIB
46767e38cf2SRalf Baechle	select IRQ_MIPS_CPU
4686a438309SAndrew Bresticker	select LIBFDT
4696a438309SAndrew Bresticker	select MFD_SYSCON
4706a438309SAndrew Bresticker	select MIPS_CPU_SCACHE
4716a438309SAndrew Bresticker	select MIPS_GIC
4726a438309SAndrew Bresticker	select PINCTRL
4736a438309SAndrew Bresticker	select REGULATOR
4746a438309SAndrew Bresticker	select SYS_HAS_CPU_MIPS32_R2
4756a438309SAndrew Bresticker	select SYS_SUPPORTS_32BIT_KERNEL
4766a438309SAndrew Bresticker	select SYS_SUPPORTS_LITTLE_ENDIAN
4776a438309SAndrew Bresticker	select SYS_SUPPORTS_MIPS_CPS
4786a438309SAndrew Bresticker	select SYS_SUPPORTS_MULTITHREADING
47941cc07beSMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
4806a438309SAndrew Bresticker	select SYS_SUPPORTS_ZBOOT
481018f62eeSEzequiel Garcia	select SYS_HAS_EARLY_PRINTK
482018f62eeSEzequiel Garcia	select USE_GENERIC_EARLY_PRINTK_8250
4836a438309SAndrew Bresticker	select USE_OF
4846a438309SAndrew Bresticker	help
4856a438309SAndrew Bresticker	  This enables support for the IMG Pistachio SoC platform.
4866a438309SAndrew Bresticker
4871da177e4SLinus Torvaldsconfig MIPS_MALTA
4883fa986faSMartin Michlmayr	bool "MIPS Malta board"
48961ed242dSRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
490a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
4917a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
4921da177e4SLinus Torvalds	select BOOT_ELF32
493fa71c960SRalf Baechle	select BOOT_RAW
494e8823d26SPaul Burton	select BUILTIN_DTB
49542f77542SRalf Baechle	select CEVT_R4K
496940f6b48SRalf Baechle	select CSRC_R4K
497fa5635a2SAndrew Bresticker	select CLKSRC_MIPS_GIC
49842b002abSGuenter Roeck	select COMMON_CLK
499885014bcSFelix Fietkau	select DMA_MAYBE_COHERENT
5001da177e4SLinus Torvalds	select GENERIC_ISA_DMA
5018a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
50267e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5038a19b8f1SAndrew Bresticker	select MIPS_GIC
504eb01d42aSChristoph Hellwig	select HAVE_PCI
505d865bea4SRalf Baechle	select I8253
5061da177e4SLinus Torvalds	select I8259
5075e83d430SRalf Baechle	select MIPS_BONITO64
5089318c51aSChris Dearman	select MIPS_CPU_SCACHE
509a7ef1eadSKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
510252161ecSYoichi Yuasa	select PCI_GT64XXX_PCI0
5115e83d430SRalf Baechle	select MIPS_MSC
512ecafe3e9SPaul Burton	select SMP_UP if SMP
5131da177e4SLinus Torvalds	select SWAP_IO_SPACE
5147cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
5157cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS32_R2
516bfc3c5a6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R3_5
517c5b36783SSteven J. Hill	select SYS_HAS_CPU_MIPS32_R5
518575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS32_R6
5197cf8053bSRalf Baechle	select SYS_HAS_CPU_MIPS64_R1
5205d9fbed1SLeonid Yegoshin	select SYS_HAS_CPU_MIPS64_R2
521575509b6SMarkos Chandras	select SYS_HAS_CPU_MIPS64_R6
5227cf8053bSRalf Baechle	select SYS_HAS_CPU_NEVADA
5237cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
524ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
525ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
5265e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
527c5b36783SSteven J. Hill	select SYS_SUPPORTS_HIGHMEM
5285e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
529424ebcdfSMaciej W. Rozycki	select SYS_SUPPORTS_MICROMIPS
5300365070fSTim Anderson	select SYS_SUPPORTS_MIPS_CMP
531e56b6aa6SPaul Burton	select SYS_SUPPORTS_MIPS_CPS
532377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
533f41ae0b2SRalf Baechle	select SYS_SUPPORTS_MULTITHREADING
5349693a853SFranck Bui-Huu	select SYS_SUPPORTS_SMARTMIPS
535f35764e7SJames Hogan	select SYS_SUPPORTS_VPE_LOADER
5361b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
5378c530ea3SMatt Redfearn	select SYS_SUPPORTS_RELOCATABLE
538e8823d26SPaul Burton	select USE_OF
53938ec82feSPaul Burton	select LIBFDT
540abcc82b1SJames Hogan	select ZONE_DMA32 if 64BIT
541e81a8c7dSPaul Burton	select BUILTIN_DTB
542e81a8c7dSPaul Burton	select LIBFDT
5431da177e4SLinus Torvalds	help
544f638d197SMaciej W. Rozycki	  This enables support for the MIPS Technologies Malta evaluation
5451da177e4SLinus Torvalds	  board.
5461da177e4SLinus Torvalds
5472572f00dSJoshua Hendersonconfig MACH_PIC32
5482572f00dSJoshua Henderson	bool "Microchip PIC32 Family"
5492572f00dSJoshua Henderson	help
5502572f00dSJoshua Henderson	  This enables support for the Microchip PIC32 family of platforms.
5512572f00dSJoshua Henderson
5522572f00dSJoshua Henderson	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
5532572f00dSJoshua Henderson	  microcontrollers.
5542572f00dSJoshua Henderson
555a83860c2SRalf Baechleconfig NEC_MARKEINS
556a83860c2SRalf Baechle	bool "NEC EMMA2RH Mark-eins board"
557a83860c2SRalf Baechle	select SOC_EMMA2RH
558eb01d42aSChristoph Hellwig	select HAVE_PCI
559a83860c2SRalf Baechle	help
560a83860c2SRalf Baechle	  This enables support for the NEC Electronics Mark-eins boards.
561ade299d8SYoichi Yuasa
5625e83d430SRalf Baechleconfig MACH_VR41XX
56374142d65SYoichi Yuasa	bool "NEC VR4100 series based machines"
56442f77542SRalf Baechle	select CEVT_R4K
565940f6b48SRalf Baechle	select CSRC_R4K
5667cf8053bSRalf Baechle	select SYS_HAS_CPU_VR41XX
567377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
568d30a2b47SLinus Walleij	select GPIOLIB
5695e83d430SRalf Baechle
570edb6310aSDaniel Lairdconfig NXP_STB220
571edb6310aSDaniel Laird	bool "NXP STB220 board"
572edb6310aSDaniel Laird	select SOC_PNX833X
573edb6310aSDaniel Laird	help
574edb6310aSDaniel Laird	 Support for NXP Semiconductors STB220 Development Board.
575edb6310aSDaniel Laird
576edb6310aSDaniel Lairdconfig NXP_STB225
577edb6310aSDaniel Laird	bool "NXP 225 board"
578edb6310aSDaniel Laird	select SOC_PNX833X
579edb6310aSDaniel Laird	select SOC_PNX8335
580edb6310aSDaniel Laird	help
581edb6310aSDaniel Laird	 Support for NXP Semiconductors STB225 Development Board.
582edb6310aSDaniel Laird
5839267a30dSMarc St-Jeanconfig PMC_MSP
5849267a30dSMarc St-Jean	bool "PMC-Sierra MSP chipsets"
58539d30c13SAnoop P A	select CEVT_R4K
58639d30c13SAnoop P A	select CSRC_R4K
5879267a30dSMarc St-Jean	select DMA_NONCOHERENT
5889267a30dSMarc St-Jean	select SWAP_IO_SPACE
5899267a30dSMarc St-Jean	select NO_EXCEPT_FILL
5909267a30dSMarc St-Jean	select BOOT_RAW
5919267a30dSMarc St-Jean	select SYS_HAS_CPU_MIPS32_R1
5929267a30dSMarc St-Jean	select SYS_HAS_CPU_MIPS32_R2
5939267a30dSMarc St-Jean	select SYS_SUPPORTS_32BIT_KERNEL
5949267a30dSMarc St-Jean	select SYS_SUPPORTS_BIG_ENDIAN
595377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
59667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
5979267a30dSMarc St-Jean	select SERIAL_8250
5989267a30dSMarc St-Jean	select SERIAL_8250_CONSOLE
5999296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_MMIO
6009296d94dSFlorian Fainelli	select USB_EHCI_BIG_ENDIAN_DESC
6019267a30dSMarc St-Jean	help
6029267a30dSMarc St-Jean	  This adds support for the PMC-Sierra family of Multi-Service
6039267a30dSMarc St-Jean	  Processor System-On-A-Chips.  These parts include a number
6049267a30dSMarc St-Jean	  of integrated peripherals, interfaces and DSPs in addition to
6059267a30dSMarc St-Jean	  a variety of MIPS cores.
6069267a30dSMarc St-Jean
607ae2b5bb6SJohn Crispinconfig RALINK
608ae2b5bb6SJohn Crispin	bool "Ralink based machines"
609ae2b5bb6SJohn Crispin	select CEVT_R4K
610ae2b5bb6SJohn Crispin	select CSRC_R4K
611ae2b5bb6SJohn Crispin	select BOOT_RAW
612ae2b5bb6SJohn Crispin	select DMA_NONCOHERENT
61367e38cf2SRalf Baechle	select IRQ_MIPS_CPU
614ae2b5bb6SJohn Crispin	select USE_OF
615ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R1
616ae2b5bb6SJohn Crispin	select SYS_HAS_CPU_MIPS32_R2
617ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_32BIT_KERNEL
618ae2b5bb6SJohn Crispin	select SYS_SUPPORTS_LITTLE_ENDIAN
619377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
620ae2b5bb6SJohn Crispin	select SYS_HAS_EARLY_PRINTK
621ae2b5bb6SJohn Crispin	select CLKDEV_LOOKUP
6222a153f1cSJohn Crispin	select ARCH_HAS_RESET_CONTROLLER
6232a153f1cSJohn Crispin	select RESET_CONTROLLER
624ae2b5bb6SJohn Crispin
6251da177e4SLinus Torvaldsconfig SGI_IP22
6263fa986faSMartin Michlmayr	bool "SGI IP22 (Indy/Indigo2)"
6270e2794b0SRalf Baechle	select FW_ARC
6280e2794b0SRalf Baechle	select FW_ARC32
6297a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
6301da177e4SLinus Torvalds	select BOOT_ELF32
63142f77542SRalf Baechle	select CEVT_R4K
632940f6b48SRalf Baechle	select CSRC_R4K
633e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
6341da177e4SLinus Torvalds	select DMA_NONCOHERENT
6355e83d430SRalf Baechle	select HW_HAS_EISA
636d865bea4SRalf Baechle	select I8253
63768de4803SThomas Bogendoerfer	select I8259
6381da177e4SLinus Torvalds	select IP22_CPU_SCACHE
63967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
640aa414dffSRalf Baechle	select GENERIC_ISA_DMA_SUPPORT_BROKEN
641e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
642e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
64336e5c21dSThomas Bogendoerfer	select SGI_HAS_HAL2
644e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
645e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
646e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
6471da177e4SLinus Torvalds	select SWAP_IO_SPACE
6487cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
6497cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
6502b5e63f6SMartin Michlmayr	#
6512b5e63f6SMartin Michlmayr	# Disable EARLY_PRINTK for now since it leads to overwritten prom
6522b5e63f6SMartin Michlmayr	# memory during early boot on some machines.
6532b5e63f6SMartin Michlmayr	#
6542b5e63f6SMartin Michlmayr	# See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com
6552b5e63f6SMartin Michlmayr	# for a more details discussion
6562b5e63f6SMartin Michlmayr	#
6572b5e63f6SMartin Michlmayr	# select SYS_HAS_EARLY_PRINTK
658ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
659ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6605e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
661930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6621da177e4SLinus Torvalds	help
6631da177e4SLinus Torvalds	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
6641da177e4SLinus Torvalds	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
6651da177e4SLinus Torvalds	  that runs on these, say Y here.
6661da177e4SLinus Torvalds
6671da177e4SLinus Torvaldsconfig SGI_IP27
6683fa986faSMartin Michlmayr	bool "SGI IP27 (Origin200/2000)"
66954aed4ddSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
6700e2794b0SRalf Baechle	select FW_ARC
6710e2794b0SRalf Baechle	select FW_ARC64
6725e83d430SRalf Baechle	select BOOT_ELF64
673e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
67436a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
675eb01d42aSChristoph Hellwig	select HAVE_PCI
676130e2fb7SRalf Baechle	select NR_CPUS_DEFAULT_64
6777cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000
678ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
6795e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
680d8cb4e11SRalf Baechle	select SYS_SUPPORTS_NUMA
6811a5c5de1SRalf Baechle	select SYS_SUPPORTS_SMP
682930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
6831da177e4SLinus Torvalds	help
6841da177e4SLinus Torvalds	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
6851da177e4SLinus Torvalds	  workstations.  To compile a Linux kernel that runs on these, say Y
6861da177e4SLinus Torvalds	  here.
6871da177e4SLinus Torvalds
688e2defae5SThomas Bogendoerferconfig SGI_IP28
6897d60717eSKees Cook	bool "SGI IP28 (Indigo2 R10k)"
6900e2794b0SRalf Baechle	select FW_ARC
6910e2794b0SRalf Baechle	select FW_ARC64
6927a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
693e2defae5SThomas Bogendoerfer	select BOOT_ELF64
694e2defae5SThomas Bogendoerfer	select CEVT_R4K
695e2defae5SThomas Bogendoerfer	select CSRC_R4K
696e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION
697e2defae5SThomas Bogendoerfer	select DMA_NONCOHERENT
698e2defae5SThomas Bogendoerfer	select GENERIC_ISA_DMA_SUPPORT_BROKEN
69967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
700e2defae5SThomas Bogendoerfer	select HW_HAS_EISA
701e2defae5SThomas Bogendoerfer	select I8253
702e2defae5SThomas Bogendoerfer	select I8259
703e2defae5SThomas Bogendoerfer	select SGI_HAS_I8042
704e2defae5SThomas Bogendoerfer	select SGI_HAS_INDYDOG
7055b438c44SThomas Bogendoerfer	select SGI_HAS_HAL2
706e2defae5SThomas Bogendoerfer	select SGI_HAS_SEEQ
707e2defae5SThomas Bogendoerfer	select SGI_HAS_WD93
708e2defae5SThomas Bogendoerfer	select SGI_HAS_ZILOG
709e2defae5SThomas Bogendoerfer	select SWAP_IO_SPACE
710e2defae5SThomas Bogendoerfer	select SYS_HAS_CPU_R10000
7112b5e63f6SMartin Michlmayr	#
7122b5e63f6SMartin Michlmayr	# Disable EARLY_PRINTK for now since it leads to overwritten prom
7132b5e63f6SMartin Michlmayr	# memory during early boot on some machines.
7142b5e63f6SMartin Michlmayr	#
7152b5e63f6SMartin Michlmayr	# See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com
7162b5e63f6SMartin Michlmayr	# for a more details discussion
7172b5e63f6SMartin Michlmayr	#
7182b5e63f6SMartin Michlmayr	# select SYS_HAS_EARLY_PRINTK
719e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_64BIT_KERNEL
720e2defae5SThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
721dc24d68dSThomas Bogendoerfer	select MIPS_L1_CACHE_SHIFT_7
722e2defae5SThomas Bogendoerfer      help
723e2defae5SThomas Bogendoerfer        This is the SGI Indigo2 with R10000 processor.  To compile a Linux
724e2defae5SThomas Bogendoerfer        kernel that runs on these, say Y here.
725e2defae5SThomas Bogendoerfer
7261da177e4SLinus Torvaldsconfig SGI_IP32
727cfd2afc0SRalf Baechle	bool "SGI IP32 (O2)"
72803df8229SChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
7290e2794b0SRalf Baechle	select FW_ARC
7300e2794b0SRalf Baechle	select FW_ARC32
7311da177e4SLinus Torvalds	select BOOT_ELF32
73242f77542SRalf Baechle	select CEVT_R4K
733940f6b48SRalf Baechle	select CSRC_R4K
7341da177e4SLinus Torvalds	select DMA_NONCOHERENT
735eb01d42aSChristoph Hellwig	select HAVE_PCI
73667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
7371da177e4SLinus Torvalds	select R5000_CPU_SCACHE
7381da177e4SLinus Torvalds	select RM7000_CPU_SCACHE
7397cf8053bSRalf Baechle	select SYS_HAS_CPU_R5000
7407cf8053bSRalf Baechle	select SYS_HAS_CPU_R10000 if BROKEN
7417cf8053bSRalf Baechle	select SYS_HAS_CPU_RM7000
742dd2f18feSRalf Baechle	select SYS_HAS_CPU_NEVADA
743ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_64BIT_KERNEL
7445e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7451da177e4SLinus Torvalds	help
7461da177e4SLinus Torvalds	  If you want this kernel to run on SGI O2 workstation, say Y here.
7471da177e4SLinus Torvalds
748ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE
749ade299d8SYoichi Yuasa	bool "Sibyte BCM91120C-CRhine"
7505e83d430SRalf Baechle	select BOOT_ELF32
7515e83d430SRalf Baechle	select SIBYTE_BCM1120
7525e83d430SRalf Baechle	select SWAP_IO_SPACE
7537cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7545e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7555e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7565e83d430SRalf Baechle
757ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL
758ade299d8SYoichi Yuasa	bool "Sibyte BCM91120x-Carmel"
7595e83d430SRalf Baechle	select BOOT_ELF32
7605e83d430SRalf Baechle	select SIBYTE_BCM1120
7615e83d430SRalf Baechle	select SWAP_IO_SPACE
7627cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7635e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7645e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7655e83d430SRalf Baechle
7665e83d430SRalf Baechleconfig SIBYTE_CRHONE
7673fa986faSMartin Michlmayr	bool "Sibyte BCM91125C-CRhone"
7685e83d430SRalf Baechle	select BOOT_ELF32
7695e83d430SRalf Baechle	select SIBYTE_BCM1125
7705e83d430SRalf Baechle	select SWAP_IO_SPACE
7717cf8053bSRalf Baechle	select SYS_HAS_CPU_SB1
7725e83d430SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
7735e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
7745e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
7755e83d430SRalf Baechle
776ade299d8SYoichi Yuasaconfig SIBYTE_RHONE
777ade299d8SYoichi Yuasa	bool "Sibyte BCM91125E-Rhone"
778ade299d8SYoichi Yuasa	select BOOT_ELF32
779ade299d8SYoichi Yuasa	select SIBYTE_BCM1125H
780ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
781ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
782ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
783ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
784ade299d8SYoichi Yuasa
785ade299d8SYoichi Yuasaconfig SIBYTE_SWARM
786ade299d8SYoichi Yuasa	bool "Sibyte BCM91250A-SWARM"
787ade299d8SYoichi Yuasa	select BOOT_ELF32
788fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
789ade299d8SYoichi Yuasa	select SIBYTE_SB1250
790ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
791ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
792ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
793ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
794ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
795cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
796ade299d8SYoichi Yuasa
797ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR
798ade299d8SYoichi Yuasa	bool "Sibyte BCM91250C2-LittleSur"
799ade299d8SYoichi Yuasa	select BOOT_ELF32
800fcf3ca4cSSebastian Andrzej Siewior	select HAVE_PATA_PLATFORM
801ade299d8SYoichi Yuasa	select SIBYTE_SB1250
802ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
803ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
804ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
805ade299d8SYoichi Yuasa	select SYS_SUPPORTS_HIGHMEM
806ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
807ade299d8SYoichi Yuasa
808ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA
809ade299d8SYoichi Yuasa	bool "Sibyte BCM91250E-Sentosa"
810ade299d8SYoichi Yuasa	select BOOT_ELF32
811ade299d8SYoichi Yuasa	select SIBYTE_SB1250
812ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
813ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
814ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
815ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
816ade299d8SYoichi Yuasa
817ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR
818ade299d8SYoichi Yuasa	bool "Sibyte BCM91480B-BigSur"
819ade299d8SYoichi Yuasa	select BOOT_ELF32
820ade299d8SYoichi Yuasa	select NR_CPUS_DEFAULT_4
821ade299d8SYoichi Yuasa	select SIBYTE_BCM1x80
822ade299d8SYoichi Yuasa	select SWAP_IO_SPACE
823ade299d8SYoichi Yuasa	select SYS_HAS_CPU_SB1
824ade299d8SYoichi Yuasa	select SYS_SUPPORTS_BIG_ENDIAN
825651194f8SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
826ade299d8SYoichi Yuasa	select SYS_SUPPORTS_LITTLE_ENDIAN
827cce335aeSRalf Baechle	select ZONE_DMA32 if 64BIT
828ade299d8SYoichi Yuasa
82914b36af4SThomas Bogendoerferconfig SNI_RM
83014b36af4SThomas Bogendoerfer	bool "SNI RM200/300/400"
8310e2794b0SRalf Baechle	select FW_ARC if CPU_LITTLE_ENDIAN
8320e2794b0SRalf Baechle	select FW_ARC32 if CPU_LITTLE_ENDIAN
833aaa9fad3SPaul Bolle	select FW_SNIPROM if CPU_BIG_ENDIAN
8345e83d430SRalf Baechle	select ARCH_MAY_HAVE_PC_FDC
835a211a082SRalf Baechle	select ARCH_MIGHT_HAVE_PC_PARPORT
8367a407aa5SRalf Baechle	select ARCH_MIGHT_HAVE_PC_SERIO
8375e83d430SRalf Baechle	select BOOT_ELF32
83842f77542SRalf Baechle	select CEVT_R4K
839940f6b48SRalf Baechle	select CSRC_R4K
840e2defae5SThomas Bogendoerfer	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
8415e83d430SRalf Baechle	select DMA_NONCOHERENT
8425e83d430SRalf Baechle	select GENERIC_ISA_DMA
8438a118c38SRalf Baechle	select HAVE_PCSPKR_PLATFORM
8445e83d430SRalf Baechle	select HW_HAS_EISA
845eb01d42aSChristoph Hellwig	select HAVE_PCI
84667e38cf2SRalf Baechle	select IRQ_MIPS_CPU
847d865bea4SRalf Baechle	select I8253
8485e83d430SRalf Baechle	select I8259
8495e83d430SRalf Baechle	select ISA
8504a0312fcSThomas Bogendoerfer	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
8517cf8053bSRalf Baechle	select SYS_HAS_CPU_R4X00
8524a0312fcSThomas Bogendoerfer	select SYS_HAS_CPU_R5000
853c066a32aSThomas Bogendoerfer	select SYS_HAS_CPU_R10000
8544a0312fcSThomas Bogendoerfer	select R5000_CPU_SCACHE
85536a88530SRalf Baechle	select SYS_HAS_EARLY_PRINTK
856ed5ba2fbSYoichi Yuasa	select SYS_SUPPORTS_32BIT_KERNEL
8577d60717eSKees Cook	select SYS_SUPPORTS_64BIT_KERNEL
8584a0312fcSThomas Bogendoerfer	select SYS_SUPPORTS_BIG_ENDIAN
8595e83d430SRalf Baechle	select SYS_SUPPORTS_HIGHMEM
8605e83d430SRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
8611da177e4SLinus Torvalds	help
86214b36af4SThomas Bogendoerfer	  The SNI RM200/300/400 are MIPS-based machines manufactured by
86314b36af4SThomas Bogendoerfer	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
8645e83d430SRalf Baechle	  Technology and now in turn merged with Fujitsu.  Say Y here to
8655e83d430SRalf Baechle	  support this machine type.
8661da177e4SLinus Torvalds
867edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX
868edcaf1a6SAtsushi Nemoto	bool "Toshiba TX39 series based machines"
8695e83d430SRalf Baechle
870edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX
871edcaf1a6SAtsushi Nemoto	bool "Toshiba TX49 series based machines"
87223fbee9dSRalf Baechle
87373b4390fSRalf Baechleconfig MIKROTIK_RB532
87473b4390fSRalf Baechle	bool "Mikrotik RB532 boards"
87573b4390fSRalf Baechle	select CEVT_R4K
87673b4390fSRalf Baechle	select CSRC_R4K
87773b4390fSRalf Baechle	select DMA_NONCOHERENT
878eb01d42aSChristoph Hellwig	select HAVE_PCI
87967e38cf2SRalf Baechle	select IRQ_MIPS_CPU
88073b4390fSRalf Baechle	select SYS_HAS_CPU_MIPS32_R1
88173b4390fSRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
88273b4390fSRalf Baechle	select SYS_SUPPORTS_LITTLE_ENDIAN
88373b4390fSRalf Baechle	select SWAP_IO_SPACE
88473b4390fSRalf Baechle	select BOOT_RAW
885d30a2b47SLinus Walleij	select GPIOLIB
886930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_4
88773b4390fSRalf Baechle	help
88873b4390fSRalf Baechle	  Support the Mikrotik(tm) RouterBoard 532 series,
88973b4390fSRalf Baechle	  based on the IDT RC32434 SoC.
89073b4390fSRalf Baechle
8919ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC
8929ddebc46SDavid Daney	bool "Cavium Networks Octeon SoC based boards"
893a86c7f72SDavid Daney	select CEVT_R4K
894ea8c64acSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
895*1753d50cSChristoph Hellwig	select HAVE_RAPIDIO
896d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
897a86c7f72SDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
898a86c7f72SDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
899f65aad41SRalf Baechle	select EDAC_SUPPORT
900b01aec9bSBorislav Petkov	select EDAC_ATOMIC_SCRUB
90173569d87SDavid Daney	select SYS_SUPPORTS_LITTLE_ENDIAN
90273569d87SDavid Daney	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
903a86c7f72SDavid Daney	select SYS_HAS_EARLY_PRINTK
9045e683389SDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
905eb01d42aSChristoph Hellwig	select HAVE_PCI
906f00e001eSDavid Daney	select ZONE_DMA32
907465aaed0SDavid Daney	select HOLES_IN_ZONE
908d30a2b47SLinus Walleij	select GPIOLIB
9096e511163SDavid Daney	select LIBFDT
9106e511163SDavid Daney	select USE_OF
9116e511163SDavid Daney	select ARCH_SPARSEMEM_ENABLE
9126e511163SDavid Daney	select SYS_SUPPORTS_SMP
9137820b84bSDavid Daney	select NR_CPUS_DEFAULT_64
9147820b84bSDavid Daney	select MIPS_NR_CPU_NR_MAP_1024
915e326479fSAndrew Bresticker	select BUILTIN_DTB
9168c1e6b14SDavid Daney	select MTD_COMPLEX_MAPPINGS
91709230cbcSChristoph Hellwig	select SWIOTLB
9183ff72be4SSteven J. Hill	select SYS_SUPPORTS_RELOCATABLE
919a86c7f72SDavid Daney	help
920a86c7f72SDavid Daney	  This option supports all of the Octeon reference boards from Cavium
921a86c7f72SDavid Daney	  Networks. It builds a kernel that dynamically determines the Octeon
922a86c7f72SDavid Daney	  CPU type and supports all known board reference implementations.
923a86c7f72SDavid Daney	  Some of the supported boards are:
924a86c7f72SDavid Daney		EBT3000
925a86c7f72SDavid Daney		EBH3000
926a86c7f72SDavid Daney		EBH3100
927a86c7f72SDavid Daney		Thunder
928a86c7f72SDavid Daney		Kodama
929a86c7f72SDavid Daney		Hikari
930a86c7f72SDavid Daney	  Say Y here for most Octeon reference boards.
931a86c7f72SDavid Daney
9327f058e85SJayachandran Cconfig NLM_XLR_BOARD
9337f058e85SJayachandran C	bool "Netlogic XLR/XLS based systems"
9347f058e85SJayachandran C	select BOOT_ELF32
9357f058e85SJayachandran C	select NLM_COMMON
9367f058e85SJayachandran C	select SYS_HAS_CPU_XLR
9377f058e85SJayachandran C	select SYS_SUPPORTS_SMP
938eb01d42aSChristoph Hellwig	select HAVE_PCI
9397f058e85SJayachandran C	select SWAP_IO_SPACE
9407f058e85SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9417f058e85SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
942d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
9437f058e85SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9447f058e85SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9457f058e85SJayachandran C	select NR_CPUS_DEFAULT_32
9467f058e85SJayachandran C	select CEVT_R4K
9477f058e85SJayachandran C	select CSRC_R4K
94867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
949b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
9507f058e85SJayachandran C	select SYNC_R4K
9517f058e85SJayachandran C	select SYS_HAS_EARLY_PRINTK
9528f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
9538f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
9547f058e85SJayachandran C	help
9557f058e85SJayachandran C	  Support for systems based on Netlogic XLR and XLS processors.
9567f058e85SJayachandran C	  Say Y here if you have a XLR or XLS based board.
9577f058e85SJayachandran C
9581c773ea4SJayachandran Cconfig NLM_XLP_BOARD
9591c773ea4SJayachandran C	bool "Netlogic XLP based systems"
9601c773ea4SJayachandran C	select BOOT_ELF32
9611c773ea4SJayachandran C	select NLM_COMMON
9621c773ea4SJayachandran C	select SYS_HAS_CPU_XLP
9631c773ea4SJayachandran C	select SYS_SUPPORTS_SMP
964eb01d42aSChristoph Hellwig	select HAVE_PCI
9651c773ea4SJayachandran C	select SYS_SUPPORTS_32BIT_KERNEL
9661c773ea4SJayachandran C	select SYS_SUPPORTS_64BIT_KERNEL
967d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
968d30a2b47SLinus Walleij	select GPIOLIB
9691c773ea4SJayachandran C	select SYS_SUPPORTS_BIG_ENDIAN
9701c773ea4SJayachandran C	select SYS_SUPPORTS_LITTLE_ENDIAN
9711c773ea4SJayachandran C	select SYS_SUPPORTS_HIGHMEM
9721c773ea4SJayachandran C	select NR_CPUS_DEFAULT_32
9731c773ea4SJayachandran C	select CEVT_R4K
9741c773ea4SJayachandran C	select CSRC_R4K
97567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
976b97215fdSJayachandran C	select ZONE_DMA32 if 64BIT
9771c773ea4SJayachandran C	select SYNC_R4K
9781c773ea4SJayachandran C	select SYS_HAS_EARLY_PRINTK
9792f6528e1SJayachandran C	select USE_OF
9808f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT
9818f0b0430SJayachandran C	select SYS_SUPPORTS_ZBOOT_UART16550
9821c773ea4SJayachandran C	help
9831c773ea4SJayachandran C	  This board is based on Netlogic XLP Processor.
9841c773ea4SJayachandran C	  Say Y here if you have a XLP based board.
9851c773ea4SJayachandran C
9869bc463beSDavid Daneyconfig MIPS_PARAVIRT
9879bc463beSDavid Daney	bool "Para-Virtualized guest system"
9889bc463beSDavid Daney	select CEVT_R4K
9899bc463beSDavid Daney	select CSRC_R4K
9909bc463beSDavid Daney	select SYS_SUPPORTS_64BIT_KERNEL
9919bc463beSDavid Daney	select SYS_SUPPORTS_32BIT_KERNEL
9929bc463beSDavid Daney	select SYS_SUPPORTS_BIG_ENDIAN
9939bc463beSDavid Daney	select SYS_SUPPORTS_SMP
9949bc463beSDavid Daney	select NR_CPUS_DEFAULT_4
9959bc463beSDavid Daney	select SYS_HAS_EARLY_PRINTK
9969bc463beSDavid Daney	select SYS_HAS_CPU_MIPS32_R2
9979bc463beSDavid Daney	select SYS_HAS_CPU_MIPS64_R2
9989bc463beSDavid Daney	select SYS_HAS_CPU_CAVIUM_OCTEON
999eb01d42aSChristoph Hellwig	select HAVE_PCI
10009bc463beSDavid Daney	select SWAP_IO_SPACE
10019bc463beSDavid Daney	help
10029bc463beSDavid Daney	  This option supports guest running under ????
10039bc463beSDavid Daney
10041da177e4SLinus Torvaldsendchoice
10051da177e4SLinus Torvalds
1006e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig"
10073b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig"
1008d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig"
1009a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig"
1010e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig"
10118945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig"
1012eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig"
10135e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig"
10145ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig"
10158ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig"
10161f21d2bdSBrian Murphysource "arch/mips/lasat/Kconfig"
10172572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig"
1018af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig"
10190f3a05cbSRalf Baechlesource "arch/mips/pmcs-msp71xx/Kconfig"
1020ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig"
102129c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig"
102238b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig"
102322b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig"
10245e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig"
1025a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig"
102630ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig"
102730ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig"
10287f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig"
1029ae6e7e63SDavid Daneysource "arch/mips/paravirt/Kconfig"
103038b18f72SRalf Baechle
10315e83d430SRalf Baechleendmenu
10325e83d430SRalf Baechle
10331da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK
10341da177e4SLinus Torvalds	bool
10351da177e4SLinus Torvalds	default y
10361da177e4SLinus Torvalds
10371da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM
10381da177e4SLinus Torvalds	bool
10391da177e4SLinus Torvalds
10403c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT
10413c9ee7efSAkinobu Mita	bool
10423c9ee7efSAkinobu Mita	default y
10433c9ee7efSAkinobu Mita
10441da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY
10451da177e4SLinus Torvalds	bool
10461da177e4SLinus Torvalds	default y
10471da177e4SLinus Torvalds
1048ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER
10491cc89038SAtsushi Nemoto	bool
10501cc89038SAtsushi Nemoto	default y
10511cc89038SAtsushi Nemoto
10521da177e4SLinus Torvalds#
10531da177e4SLinus Torvalds# Select some configuration options automatically based on user selections.
10541da177e4SLinus Torvalds#
10550e2794b0SRalf Baechleconfig FW_ARC
10561da177e4SLinus Torvalds	bool
10571da177e4SLinus Torvalds
105861ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC
105961ed242dSRalf Baechle	bool
106061ed242dSRalf Baechle
10619267a30dSMarc St-Jeanconfig BOOT_RAW
10629267a30dSMarc St-Jean	bool
10639267a30dSMarc St-Jean
1064217dd11eSRalf Baechleconfig CEVT_BCM1480
1065217dd11eSRalf Baechle	bool
1066217dd11eSRalf Baechle
10676457d9fcSYoichi Yuasaconfig CEVT_DS1287
10686457d9fcSYoichi Yuasa	bool
10696457d9fcSYoichi Yuasa
10701097c6acSYoichi Yuasaconfig CEVT_GT641XX
10711097c6acSYoichi Yuasa	bool
10721097c6acSYoichi Yuasa
107342f77542SRalf Baechleconfig CEVT_R4K
107442f77542SRalf Baechle	bool
107542f77542SRalf Baechle
1076217dd11eSRalf Baechleconfig CEVT_SB1250
1077217dd11eSRalf Baechle	bool
1078217dd11eSRalf Baechle
1079229f773eSAtsushi Nemotoconfig CEVT_TXX9
1080229f773eSAtsushi Nemoto	bool
1081229f773eSAtsushi Nemoto
1082217dd11eSRalf Baechleconfig CSRC_BCM1480
1083217dd11eSRalf Baechle	bool
1084217dd11eSRalf Baechle
10854247417dSYoichi Yuasaconfig CSRC_IOASIC
10864247417dSYoichi Yuasa	bool
10874247417dSYoichi Yuasa
1088940f6b48SRalf Baechleconfig CSRC_R4K
1089940f6b48SRalf Baechle	bool
1090940f6b48SRalf Baechle
1091217dd11eSRalf Baechleconfig CSRC_SB1250
1092217dd11eSRalf Baechle	bool
1093217dd11eSRalf Baechle
1094a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL
1095a7f4df4eSAlex Smith	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1096a7f4df4eSAlex Smith
1097a9aec7feSAtsushi Nemotoconfig GPIO_TXX9
1098d30a2b47SLinus Walleij	select GPIOLIB
1099a9aec7feSAtsushi Nemoto	bool
1100a9aec7feSAtsushi Nemoto
11010e2794b0SRalf Baechleconfig FW_CFE
1102df78b5c8SAurelien Jarno	bool
1103df78b5c8SAurelien Jarno
110440e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES
110540e084a5SRalf Baechle	bool
110640e084a5SRalf Baechle
1107885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT
1108f3ecc0ffSChristoph Hellwig	select ARCH_HAS_DMA_COHERENCE_H
1109885014bcSFelix Fietkau	select DMA_NONCOHERENT
1110885014bcSFelix Fietkau	bool
1111885014bcSFelix Fietkau
111220d33064SPaul Burtonconfig DMA_PERDEV_COHERENT
111320d33064SPaul Burton	bool
11145748e1b3SChristoph Hellwig	select DMA_NONCOHERENT
111520d33064SPaul Burton
11161da177e4SLinus Torvaldsconfig DMA_NONCOHERENT
11171da177e4SLinus Torvalds	bool
111858b04406SChristoph Hellwig	select ARCH_HAS_DMA_MMAP_PGPROT
1119f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1120f8c55dc6SChristoph Hellwig	select ARCH_HAS_SYNC_DMA_FOR_CPU
1121e1e02b32SFUJITA Tomonori	select NEED_DMA_MAP_STATE
112258b04406SChristoph Hellwig	select ARCH_HAS_DMA_COHERENT_TO_PFN
1123f8c55dc6SChristoph Hellwig	select DMA_NONCOHERENT_CACHE_SYNC
11244ce588cdSRalf Baechle
112536a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK
11261da177e4SLinus Torvalds	bool
11271da177e4SLinus Torvalds
11281b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU
1129dbb74540SRalf Baechle	bool
1130dbb74540SRalf Baechle
11311da177e4SLinus Torvaldsconfig MIPS_BONITO64
11321da177e4SLinus Torvalds	bool
11331da177e4SLinus Torvalds
11341da177e4SLinus Torvaldsconfig MIPS_MSC
11351da177e4SLinus Torvalds	bool
11361da177e4SLinus Torvalds
11371f21d2bdSBrian Murphyconfig MIPS_NILE4
11381f21d2bdSBrian Murphy	bool
11391f21d2bdSBrian Murphy
114039b8d525SRalf Baechleconfig SYNC_R4K
114139b8d525SRalf Baechle	bool
114239b8d525SRalf Baechle
1143487d70d0SGabor Juhosconfig MIPS_MACHINE
1144487d70d0SGabor Juhos	def_bool n
1145487d70d0SGabor Juhos
1146ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP
1147d388d685SMaciej W. Rozycki	def_bool n
1148d388d685SMaciej W. Rozycki
11494e0748f5SMarkos Chandrasconfig GENERIC_CSUM
11504e0748f5SMarkos Chandras	bool
1151932afdeeSYasha Cherikovsky	default y if !CPU_HAS_LOAD_STORE_LR
11524e0748f5SMarkos Chandras
11538313da30SRalf Baechleconfig GENERIC_ISA_DMA
11548313da30SRalf Baechle	bool
11558313da30SRalf Baechle	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1156a35bee8aSNamhyung Kim	select ISA_DMA_API
11578313da30SRalf Baechle
1158aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN
1159aa414dffSRalf Baechle	bool
11608313da30SRalf Baechle	select GENERIC_ISA_DMA
1161aa414dffSRalf Baechle
1162a35bee8aSNamhyung Kimconfig ISA_DMA_API
1163a35bee8aSNamhyung Kim	bool
1164a35bee8aSNamhyung Kim
1165465aaed0SDavid Daneyconfig HOLES_IN_ZONE
1166465aaed0SDavid Daney	bool
1167465aaed0SDavid Daney
11688c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE
11698c530ea3SMatt Redfearn	bool
11708c530ea3SMatt Redfearn	help
11718c530ea3SMatt Redfearn	 Selected if the platform supports relocating the kernel.
11728c530ea3SMatt Redfearn	 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
11738c530ea3SMatt Redfearn	 to allow access to command line and entropy sources.
11748c530ea3SMatt Redfearn
1175f381bf6dSDavid Daneyconfig MIPS_CBPF_JIT
1176f381bf6dSDavid Daney	def_bool y
1177f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_CBPF_JIT
1178f381bf6dSDavid Daney
1179f381bf6dSDavid Daneyconfig MIPS_EBPF_JIT
1180f381bf6dSDavid Daney	def_bool y
1181f381bf6dSDavid Daney	depends on BPF_JIT && HAVE_EBPF_JIT
1182f381bf6dSDavid Daney
1183f381bf6dSDavid Daney
11845e83d430SRalf Baechle#
11856b2aac42SMasanari Iida# Endianness selection.  Sufficiently obscure so many users don't know what to
11865e83d430SRalf Baechle# answer,so we try hard to limit the available choices.  Also the use of a
11875e83d430SRalf Baechle# choice statement should be more obvious to the user.
11885e83d430SRalf Baechle#
11895e83d430SRalf Baechlechoice
11906b2aac42SMasanari Iida	prompt "Endianness selection"
11911da177e4SLinus Torvalds	help
11921da177e4SLinus Torvalds	  Some MIPS machines can be configured for either little or big endian
11935e83d430SRalf Baechle	  byte order. These modes require different kernels and a different
11943cb2fcccSMatt LaPlante	  Linux distribution.  In general there is one preferred byteorder for a
11955e83d430SRalf Baechle	  particular system but some systems are just as commonly used in the
11963dde6ad8SDavid Sterba	  one or the other endianness.
11975e83d430SRalf Baechle
11985e83d430SRalf Baechleconfig CPU_BIG_ENDIAN
11995e83d430SRalf Baechle	bool "Big endian"
12005e83d430SRalf Baechle	depends on SYS_SUPPORTS_BIG_ENDIAN
12015e83d430SRalf Baechle
12025e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN
12035e83d430SRalf Baechle	bool "Little endian"
12045e83d430SRalf Baechle	depends on SYS_SUPPORTS_LITTLE_ENDIAN
12055e83d430SRalf Baechle
12065e83d430SRalf Baechleendchoice
12075e83d430SRalf Baechle
120822b0763aSDavid Daneyconfig EXPORT_UASM
120922b0763aSDavid Daney	bool
121022b0763aSDavid Daney
12112116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION
12122116245eSRalf Baechle	bool
12132116245eSRalf Baechle
12145e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN
12155e83d430SRalf Baechle	bool
12165e83d430SRalf Baechle
12175e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN
12185e83d430SRalf Baechle	bool
12191da177e4SLinus Torvalds
12209cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS
12219cffd154SDavid Daney	bool
12229cffd154SDavid Daney	depends on CPU_SUPPORTS_HUGEPAGES && 64BIT
12239cffd154SDavid Daney	default y
12249cffd154SDavid Daney
1225aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT
1226aa1762f4SDavid Daney	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1227aa1762f4SDavid Daney
12281da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K
12291da177e4SLinus Torvalds	bool
12301da177e4SLinus Torvalds
12319267a30dSMarc St-Jeanconfig IRQ_MSP_SLP
12329267a30dSMarc St-Jean	bool
12339267a30dSMarc St-Jean
12349267a30dSMarc St-Jeanconfig IRQ_MSP_CIC
12359267a30dSMarc St-Jean	bool
12369267a30dSMarc St-Jean
12378420fd00SAtsushi Nemotoconfig IRQ_TXX9
12388420fd00SAtsushi Nemoto	bool
12398420fd00SAtsushi Nemoto
1240d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX
1241d5ab1a69SYoichi Yuasa	bool
1242d5ab1a69SYoichi Yuasa
1243252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0
12441da177e4SLinus Torvalds	bool
12451da177e4SLinus Torvalds
12469267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL
12479267a30dSMarc St-Jean	bool
12489267a30dSMarc St-Jean
1249a83860c2SRalf Baechleconfig SOC_EMMA2RH
1250a83860c2SRalf Baechle	bool
1251a83860c2SRalf Baechle	select CEVT_R4K
1252a83860c2SRalf Baechle	select CSRC_R4K
1253a83860c2SRalf Baechle	select DMA_NONCOHERENT
125467e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1255a83860c2SRalf Baechle	select SWAP_IO_SPACE
1256a83860c2SRalf Baechle	select SYS_HAS_CPU_R5500
1257a83860c2SRalf Baechle	select SYS_SUPPORTS_32BIT_KERNEL
1258a83860c2SRalf Baechle	select SYS_SUPPORTS_64BIT_KERNEL
1259a83860c2SRalf Baechle	select SYS_SUPPORTS_BIG_ENDIAN
1260a83860c2SRalf Baechle
1261edb6310aSDaniel Lairdconfig SOC_PNX833X
1262edb6310aSDaniel Laird	bool
1263edb6310aSDaniel Laird	select CEVT_R4K
1264edb6310aSDaniel Laird	select CSRC_R4K
126567e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1266edb6310aSDaniel Laird	select DMA_NONCOHERENT
1267edb6310aSDaniel Laird	select SYS_HAS_CPU_MIPS32_R2
1268edb6310aSDaniel Laird	select SYS_SUPPORTS_32BIT_KERNEL
1269edb6310aSDaniel Laird	select SYS_SUPPORTS_LITTLE_ENDIAN
1270edb6310aSDaniel Laird	select SYS_SUPPORTS_BIG_ENDIAN
1271377cb1b6SRalf Baechle	select SYS_SUPPORTS_MIPS16
1272edb6310aSDaniel Laird	select CPU_MIPSR2_IRQ_VI
1273edb6310aSDaniel Laird
1274edb6310aSDaniel Lairdconfig SOC_PNX8335
1275edb6310aSDaniel Laird	bool
1276edb6310aSDaniel Laird	select SOC_PNX833X
1277edb6310aSDaniel Laird
1278a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM
1279a7e07b1aSMarkos Chandras	bool
1280a7e07b1aSMarkos Chandras
12811da177e4SLinus Torvaldsconfig SWAP_IO_SPACE
12821da177e4SLinus Torvalds	bool
12831da177e4SLinus Torvalds
1284e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG
1285e2defae5SThomas Bogendoerfer	bool
1286e2defae5SThomas Bogendoerfer
12875b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2
12885b438c44SThomas Bogendoerfer	bool
12895b438c44SThomas Bogendoerfer
1290e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ
1291e2defae5SThomas Bogendoerfer	bool
1292e2defae5SThomas Bogendoerfer
1293e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93
1294e2defae5SThomas Bogendoerfer	bool
1295e2defae5SThomas Bogendoerfer
1296e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG
1297e2defae5SThomas Bogendoerfer	bool
1298e2defae5SThomas Bogendoerfer
1299e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042
1300e2defae5SThomas Bogendoerfer	bool
1301e2defae5SThomas Bogendoerfer
1302e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION
1303e2defae5SThomas Bogendoerfer	bool
1304e2defae5SThomas Bogendoerfer
13050e2794b0SRalf Baechleconfig FW_ARC32
13065e83d430SRalf Baechle	bool
13075e83d430SRalf Baechle
1308aaa9fad3SPaul Bolleconfig FW_SNIPROM
1309231a35d3SThomas Bogendoerfer	bool
1310231a35d3SThomas Bogendoerfer
13111da177e4SLinus Torvaldsconfig BOOT_ELF32
13121da177e4SLinus Torvalds	bool
13131da177e4SLinus Torvalds
1314930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4
1315930beb5aSFlorian Fainelli	bool
1316930beb5aSFlorian Fainelli
1317930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5
1318930beb5aSFlorian Fainelli	bool
1319930beb5aSFlorian Fainelli
1320930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6
1321930beb5aSFlorian Fainelli	bool
1322930beb5aSFlorian Fainelli
1323930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7
1324930beb5aSFlorian Fainelli	bool
1325930beb5aSFlorian Fainelli
13261da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT
13271da177e4SLinus Torvalds	int
1328a4c0201eSFlorian Fainelli	default "7" if MIPS_L1_CACHE_SHIFT_7
13295432eeb6SKevin Cernekee	default "6" if MIPS_L1_CACHE_SHIFT_6
13305432eeb6SKevin Cernekee	default "5" if MIPS_L1_CACHE_SHIFT_5
13315432eeb6SKevin Cernekee	default "4" if MIPS_L1_CACHE_SHIFT_4
13321da177e4SLinus Torvalds	default "5"
13331da177e4SLinus Torvalds
13341da177e4SLinus Torvaldsconfig HAVE_STD_PC_SERIAL_PORT
13351da177e4SLinus Torvalds	bool
13361da177e4SLinus Torvalds
13371da177e4SLinus Torvaldsconfig ARC_CONSOLE
13381da177e4SLinus Torvalds	bool "ARC console support"
1339e2defae5SThomas Bogendoerfer	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
13401da177e4SLinus Torvalds
13411da177e4SLinus Torvaldsconfig ARC_MEMORY
13421da177e4SLinus Torvalds	bool
134314b36af4SThomas Bogendoerfer	depends on MACH_JAZZ || SNI_RM || SGI_IP32
13441da177e4SLinus Torvalds	default y
13451da177e4SLinus Torvalds
13461da177e4SLinus Torvaldsconfig ARC_PROMLIB
13471da177e4SLinus Torvalds	bool
1348e2defae5SThomas Bogendoerfer	depends on MACH_JAZZ || SNI_RM || SGI_IP22 || SGI_IP28 || SGI_IP32
13491da177e4SLinus Torvalds	default y
13501da177e4SLinus Torvalds
13510e2794b0SRalf Baechleconfig FW_ARC64
13521da177e4SLinus Torvalds	bool
13531da177e4SLinus Torvalds
13541da177e4SLinus Torvaldsconfig BOOT_ELF64
13551da177e4SLinus Torvalds	bool
13561da177e4SLinus Torvalds
13571da177e4SLinus Torvaldsmenu "CPU selection"
13581da177e4SLinus Torvalds
13591da177e4SLinus Torvaldschoice
13601da177e4SLinus Torvalds	prompt "CPU type"
13611da177e4SLinus Torvalds	default CPU_R4X00
13621da177e4SLinus Torvalds
13630e476d91SHuacai Chenconfig CPU_LOONGSON3
13640e476d91SHuacai Chen	bool "Loongson 3 CPU"
13650e476d91SHuacai Chen	depends on SYS_HAS_CPU_LOONGSON3
1366d3bc81beSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
13670e476d91SHuacai Chen	select CPU_SUPPORTS_64BIT_KERNEL
13680e476d91SHuacai Chen	select CPU_SUPPORTS_HIGHMEM
13690e476d91SHuacai Chen	select CPU_SUPPORTS_HUGEPAGES
1370932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
13710e476d91SHuacai Chen	select WEAK_ORDERING
13720e476d91SHuacai Chen	select WEAK_REORDERING_BEYOND_LLSC
1373b2edcfc8SHuacai Chen	select MIPS_PGD_C0_CONTEXT
137417c99d94SHuacai Chen	select MIPS_L1_CACHE_SHIFT_6
1375d30a2b47SLinus Walleij	select GPIOLIB
137609230cbcSChristoph Hellwig	select SWIOTLB
13770e476d91SHuacai Chen	help
13780e476d91SHuacai Chen		The Loongson 3 processor implements the MIPS64R2 instruction
13790e476d91SHuacai Chen		set with many extensions.
13800e476d91SHuacai Chen
13811e820da3SHuacai Chenconfig LOONGSON3_ENHANCEMENT
13821e820da3SHuacai Chen	bool "New Loongson 3 CPU Enhancements"
13831e820da3SHuacai Chen	default n
13841e820da3SHuacai Chen	select CPU_MIPSR2
13851e820da3SHuacai Chen	select CPU_HAS_PREFETCH
13861e820da3SHuacai Chen	depends on CPU_LOONGSON3
13871e820da3SHuacai Chen	help
13881e820da3SHuacai Chen	  New Loongson 3 CPU (since Loongson-3A R2, as opposed to Loongson-3A
13891e820da3SHuacai Chen	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
13901e820da3SHuacai Chen	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPv2 ASE, User
13911e820da3SHuacai Chen	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
13921e820da3SHuacai Chen	  Fast TLB refill support, etc.
13931e820da3SHuacai Chen
13941e820da3SHuacai Chen	  This option enable those enhancements which are not probed at run
13951e820da3SHuacai Chen	  time. If you want a generic kernel to run on all Loongson 3 machines,
13961e820da3SHuacai Chen	  please say 'N' here. If you want a high-performance kernel to run on
13971e820da3SHuacai Chen	  new Loongson 3 machines only, please say 'Y' here.
13981e820da3SHuacai Chen
13993702bba5SWu Zhangjinconfig CPU_LOONGSON2E
14003702bba5SWu Zhangjin	bool "Loongson 2E"
14013702bba5SWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2E
14023702bba5SWu Zhangjin	select CPU_LOONGSON2
14032a21c730SFuxin Zhang	help
14042a21c730SFuxin Zhang	  The Loongson 2E processor implements the MIPS III instruction set
14052a21c730SFuxin Zhang	  with many extensions.
14062a21c730SFuxin Zhang
140725985edcSLucas De Marchi	  It has an internal FPGA northbridge, which is compatible to
14086f7a251aSWu Zhangjin	  bonito64.
14096f7a251aSWu Zhangjin
14106f7a251aSWu Zhangjinconfig CPU_LOONGSON2F
14116f7a251aSWu Zhangjin	bool "Loongson 2F"
14126f7a251aSWu Zhangjin	depends on SYS_HAS_CPU_LOONGSON2F
14136f7a251aSWu Zhangjin	select CPU_LOONGSON2
1414d30a2b47SLinus Walleij	select GPIOLIB
14156f7a251aSWu Zhangjin	help
14166f7a251aSWu Zhangjin	  The Loongson 2F processor implements the MIPS III instruction set
14176f7a251aSWu Zhangjin	  with many extensions.
14186f7a251aSWu Zhangjin
14196f7a251aSWu Zhangjin	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
14206f7a251aSWu Zhangjin	  have a similar programming interface with FPGA northbridge used in
14216f7a251aSWu Zhangjin	  Loongson2E.
14226f7a251aSWu Zhangjin
1423ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B
1424ca585cf9SKelvin Cheung	bool "Loongson 1B"
1425ca585cf9SKelvin Cheung	depends on SYS_HAS_CPU_LOONGSON1B
1426ca585cf9SKelvin Cheung	select CPU_LOONGSON1
14279ec88b60SKelvin Cheung	select LEDS_GPIO_REGISTER
1428ca585cf9SKelvin Cheung	help
1429ca585cf9SKelvin Cheung	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1430968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1431968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
1432ca585cf9SKelvin Cheung
143312e3280bSYang Lingconfig CPU_LOONGSON1C
143412e3280bSYang Ling	bool "Loongson 1C"
143512e3280bSYang Ling	depends on SYS_HAS_CPU_LOONGSON1C
143612e3280bSYang Ling	select CPU_LOONGSON1
143712e3280bSYang Ling	select LEDS_GPIO_REGISTER
143812e3280bSYang Ling	help
143912e3280bSYang Ling	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1440968dc5a0S谢致邦 (XIE Zhibang)	  Release 1 instruction set and part of the MIPS32 Release 2
1441968dc5a0S谢致邦 (XIE Zhibang)	  instruction set.
144212e3280bSYang Ling
14436e760c8dSRalf Baechleconfig CPU_MIPS32_R1
14446e760c8dSRalf Baechle	bool "MIPS32 Release 1"
14457cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R1
14466e760c8dSRalf Baechle	select CPU_HAS_PREFETCH
1447932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1448797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1449ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
14506e760c8dSRalf Baechle	help
14515e83d430SRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
14521e5f1caaSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14531e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14541e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
14551e5f1caaSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14561e5f1caaSRalf Baechle	  Release 2 of the MIPS32 architecture is available since several
14571e5f1caaSRalf Baechle	  years so chances are you even have a MIPS32 Release 2 processor
14581e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS32_R2 instead for better
14591e5f1caaSRalf Baechle	  performance.
14601e5f1caaSRalf Baechle
14611e5f1caaSRalf Baechleconfig CPU_MIPS32_R2
14621e5f1caaSRalf Baechle	bool "MIPS32 Release 2"
14637cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS32_R2
14641e5f1caaSRalf Baechle	select CPU_HAS_PREFETCH
1465932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1466797798c1SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
1467ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1468a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
14692235a54dSSanjay Lal	select HAVE_KVM
14701e5f1caaSRalf Baechle	help
14715e83d430SRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
14726e760c8dSRalf Baechle	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
14736e760c8dSRalf Baechle	  MIPS processor are based on a MIPS32 processor.  If you know the
14746e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
14756e760c8dSRalf Baechle	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
14761da177e4SLinus Torvalds
14777fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6
1478674d10e2SMarkos Chandras	bool "MIPS32 Release 6"
14797fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R6
14807fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
14817fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
14827fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
14837fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
14847fd08ca5SLeonid Yegoshin	select HAVE_KVM
14857fd08ca5SLeonid Yegoshin	select MIPS_O32_FP64_SUPPORT
14867fd08ca5SLeonid Yegoshin	help
14877fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
14887fd08ca5SLeonid Yegoshin	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
14897fd08ca5SLeonid Yegoshin	  family, are based on a MIPS32r6 processor. If you own an older
14907fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
14917fd08ca5SLeonid Yegoshin
14926e760c8dSRalf Baechleconfig CPU_MIPS64_R1
14936e760c8dSRalf Baechle	bool "MIPS64 Release 1"
14947cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R1
1495797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1496932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1497ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1498ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1499ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15009cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
15016e760c8dSRalf Baechle	help
15026e760c8dSRalf Baechle	  Choose this option to build a kernel for release 1 or later of the
15036e760c8dSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15046e760c8dSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15056e760c8dSRalf Baechle	  specific type of processor in your system, choose those that one
15066e760c8dSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15071e5f1caaSRalf Baechle	  Release 2 of the MIPS64 architecture is available since several
15081e5f1caaSRalf Baechle	  years so chances are you even have a MIPS64 Release 2 processor
15091e5f1caaSRalf Baechle	  in which case you should choose CPU_MIPS64_R2 instead for better
15101e5f1caaSRalf Baechle	  performance.
15111e5f1caaSRalf Baechle
15121e5f1caaSRalf Baechleconfig CPU_MIPS64_R2
15131e5f1caaSRalf Baechle	bool "MIPS64 Release 2"
15147cf8053bSRalf Baechle	depends on SYS_HAS_CPU_MIPS64_R2
1515797798c1SRalf Baechle	select CPU_HAS_PREFETCH
1516932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
15171e5f1caaSRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
15181e5f1caaSRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1519ec28f306SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15209cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1521a5e9a69eSPaul Burton	select CPU_SUPPORTS_MSA
152240a2df49SJames Hogan	select HAVE_KVM
15231e5f1caaSRalf Baechle	help
15241e5f1caaSRalf Baechle	  Choose this option to build a kernel for release 2 or later of the
15251e5f1caaSRalf Baechle	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
15261e5f1caaSRalf Baechle	  MIPS processor are based on a MIPS64 processor.  If you know the
15271e5f1caaSRalf Baechle	  specific type of processor in your system, choose those that one
15281e5f1caaSRalf Baechle	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
15291da177e4SLinus Torvalds
15307fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6
1531674d10e2SMarkos Chandras	bool "MIPS64 Release 6"
15327fd08ca5SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS64_R6
15337fd08ca5SLeonid Yegoshin	select CPU_HAS_PREFETCH
15347fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_32BIT_KERNEL
15357fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_64BIT_KERNEL
15367fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_HIGHMEM
15377fd08ca5SLeonid Yegoshin	select CPU_SUPPORTS_MSA
15382e6c7747SJames Hogan	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
153940a2df49SJames Hogan	select HAVE_KVM
15407fd08ca5SLeonid Yegoshin	help
15417fd08ca5SLeonid Yegoshin	  Choose this option to build a kernel for release 6 or later of the
15427fd08ca5SLeonid Yegoshin	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
15437fd08ca5SLeonid Yegoshin	  family, are based on a MIPS64r6 processor. If you own an older
15447fd08ca5SLeonid Yegoshin	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
15457fd08ca5SLeonid Yegoshin
15461da177e4SLinus Torvaldsconfig CPU_R3000
15471da177e4SLinus Torvalds	bool "R3000"
15487cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R3000
1549f7062ddbSRalf Baechle	select CPU_HAS_WB
1550932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1551ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1552797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
15531da177e4SLinus Torvalds	help
15541da177e4SLinus Torvalds	  Please make sure to pick the right CPU type. Linux/MIPS is not
15551da177e4SLinus Torvalds	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
15561da177e4SLinus Torvalds	  *not* work on R4000 machines and vice versa.  However, since most
15571da177e4SLinus Torvalds	  of the supported machines have an R4000 (or similar) CPU, R4x00
15581da177e4SLinus Torvalds	  might be a safe bet.  If the resulting kernel does not work,
15591da177e4SLinus Torvalds	  try to recompile with R3000.
15601da177e4SLinus Torvalds
15611da177e4SLinus Torvaldsconfig CPU_TX39XX
15621da177e4SLinus Torvalds	bool "R39XX"
15637cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX39XX
1564ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1565932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
15661da177e4SLinus Torvalds
15671da177e4SLinus Torvaldsconfig CPU_VR41XX
15681da177e4SLinus Torvalds	bool "R41xx"
15697cf8053bSRalf Baechle	depends on SYS_HAS_CPU_VR41XX
1570ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1571ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1572932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
15731da177e4SLinus Torvalds	help
15745e83d430SRalf Baechle	  The options selects support for the NEC VR4100 series of processors.
15751da177e4SLinus Torvalds	  Only choose this option if you have one of these processors as a
15761da177e4SLinus Torvalds	  kernel built with this option will not run on any other type of
15771da177e4SLinus Torvalds	  processor or vice versa.
15781da177e4SLinus Torvalds
15791da177e4SLinus Torvaldsconfig CPU_R4300
15801da177e4SLinus Torvalds	bool "R4300"
15817cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4300
1582ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1583ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1584932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
15851da177e4SLinus Torvalds	help
15861da177e4SLinus Torvalds	  MIPS Technologies R4300-series processors.
15871da177e4SLinus Torvalds
15881da177e4SLinus Torvaldsconfig CPU_R4X00
15891da177e4SLinus Torvalds	bool "R4x00"
15907cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R4X00
1591ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1592ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1593970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1594932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
15951da177e4SLinus Torvalds	help
15961da177e4SLinus Torvalds	  MIPS Technologies R4000-series processors other than 4300, including
15971da177e4SLinus Torvalds	  the R4000, R4400, R4600, and 4700.
15981da177e4SLinus Torvalds
15991da177e4SLinus Torvaldsconfig CPU_TX49XX
16001da177e4SLinus Torvalds	bool "R49XX"
16017cf8053bSRalf Baechle	depends on SYS_HAS_CPU_TX49XX
1602de862b48SAtsushi Nemoto	select CPU_HAS_PREFETCH
1603932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1604ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1605ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1606970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16071da177e4SLinus Torvalds
16081da177e4SLinus Torvaldsconfig CPU_R5000
16091da177e4SLinus Torvalds	bool "R5000"
16107cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5000
1611ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1612ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1613970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1614932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16151da177e4SLinus Torvalds	help
16161da177e4SLinus Torvalds	  MIPS Technologies R5000-series processors other than the Nevada.
16171da177e4SLinus Torvalds
16181da177e4SLinus Torvaldsconfig CPU_R5432
16191da177e4SLinus Torvalds	bool "R5432"
16207cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R5432
16215e83d430SRalf Baechle	select CPU_SUPPORTS_32BIT_KERNEL
16225e83d430SRalf Baechle	select CPU_SUPPORTS_64BIT_KERNEL
1623970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1624932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16251da177e4SLinus Torvalds
1626542c1020SShinya Kuribayashiconfig CPU_R5500
1627542c1020SShinya Kuribayashi	bool "R5500"
1628542c1020SShinya Kuribayashi	depends on SYS_HAS_CPU_R5500
1629542c1020SShinya Kuribayashi	select CPU_SUPPORTS_32BIT_KERNEL
1630542c1020SShinya Kuribayashi	select CPU_SUPPORTS_64BIT_KERNEL
16319cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1632932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1633542c1020SShinya Kuribayashi	help
1634542c1020SShinya Kuribayashi	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1635542c1020SShinya Kuribayashi	  instruction set.
1636542c1020SShinya Kuribayashi
16371da177e4SLinus Torvaldsconfig CPU_NEVADA
16381da177e4SLinus Torvalds	bool "RM52xx"
16397cf8053bSRalf Baechle	depends on SYS_HAS_CPU_NEVADA
1640ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1641ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1642970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1643932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
16441da177e4SLinus Torvalds	help
16451da177e4SLinus Torvalds	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
16461da177e4SLinus Torvalds
16471da177e4SLinus Torvaldsconfig CPU_R8000
16481da177e4SLinus Torvalds	bool "R8000"
16497cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R8000
16505e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1651932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1652ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
16531da177e4SLinus Torvalds	help
16541da177e4SLinus Torvalds	  MIPS Technologies R8000 processors.  Note these processors are
16551da177e4SLinus Torvalds	  uncommon and the support for them is incomplete.
16561da177e4SLinus Torvalds
16571da177e4SLinus Torvaldsconfig CPU_R10000
16581da177e4SLinus Torvalds	bool "R10000"
16597cf8053bSRalf Baechle	depends on SYS_HAS_CPU_R10000
16605e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1661932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1662ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1663ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1664797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1665970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16661da177e4SLinus Torvalds	help
16671da177e4SLinus Torvalds	  MIPS Technologies R10000-series processors.
16681da177e4SLinus Torvalds
16691da177e4SLinus Torvaldsconfig CPU_RM7000
16701da177e4SLinus Torvalds	bool "RM7000"
16717cf8053bSRalf Baechle	depends on SYS_HAS_CPU_RM7000
16725e83d430SRalf Baechle	select CPU_HAS_PREFETCH
1673932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1674ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1675ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1676797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1677970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16781da177e4SLinus Torvalds
16791da177e4SLinus Torvaldsconfig CPU_SB1
16801da177e4SLinus Torvalds	bool "SB1"
16817cf8053bSRalf Baechle	depends on SYS_HAS_CPU_SB1
1682932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1683ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_32BIT_KERNEL
1684ed5ba2fbSYoichi Yuasa	select CPU_SUPPORTS_64BIT_KERNEL
1685797798c1SRalf Baechle	select CPU_SUPPORTS_HIGHMEM
1686970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
16870004a9dfSRalf Baechle	select WEAK_ORDERING
16881da177e4SLinus Torvalds
1689a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON
1690a86c7f72SDavid Daney	bool "Cavium Octeon processor"
16915e683389SDavid Daney	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1692a86c7f72SDavid Daney	select CPU_HAS_PREFETCH
1693932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1694a86c7f72SDavid Daney	select CPU_SUPPORTS_64BIT_KERNEL
1695a86c7f72SDavid Daney	select WEAK_ORDERING
1696a86c7f72SDavid Daney	select CPU_SUPPORTS_HIGHMEM
16979cffd154SDavid Daney	select CPU_SUPPORTS_HUGEPAGES
1698df115f3eSBen Hutchings	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1699df115f3eSBen Hutchings	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1700930beb5aSFlorian Fainelli	select MIPS_L1_CACHE_SHIFT_7
17010ae3abcdSJames Hogan	select HAVE_KVM
1702a86c7f72SDavid Daney	help
1703a86c7f72SDavid Daney	  The Cavium Octeon processor is a highly integrated chip containing
1704a86c7f72SDavid Daney	  many ethernet hardware widgets for networking tasks. The processor
1705a86c7f72SDavid Daney	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1706a86c7f72SDavid Daney	  Full details can be found at http://www.caviumnetworks.com.
1707a86c7f72SDavid Daney
1708cd746249SJonas Gorskiconfig CPU_BMIPS
1709cd746249SJonas Gorski	bool "Broadcom BMIPS"
1710cd746249SJonas Gorski	depends on SYS_HAS_CPU_BMIPS
1711cd746249SJonas Gorski	select CPU_MIPS32
1712fe7f62c0SJonas Gorski	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1713cd746249SJonas Gorski	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1714cd746249SJonas Gorski	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1715cd746249SJonas Gorski	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1716cd746249SJonas Gorski	select CPU_SUPPORTS_32BIT_KERNEL
1717cd746249SJonas Gorski	select DMA_NONCOHERENT
171867e38cf2SRalf Baechle	select IRQ_MIPS_CPU
1719cd746249SJonas Gorski	select SWAP_IO_SPACE
1720cd746249SJonas Gorski	select WEAK_ORDERING
1721c1c0c461SKevin Cernekee	select CPU_SUPPORTS_HIGHMEM
172269aaf9c8SJonas Gorski	select CPU_HAS_PREFETCH
1723932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1724a8d709b0SMarkus Mayer	select CPU_SUPPORTS_CPUFREQ
1725a8d709b0SMarkus Mayer	select MIPS_EXTERNAL_TIMER
1726c1c0c461SKevin Cernekee	help
1727fe7f62c0SJonas Gorski	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1728c1c0c461SKevin Cernekee
17297f058e85SJayachandran Cconfig CPU_XLR
17307f058e85SJayachandran C	bool "Netlogic XLR SoC"
17317f058e85SJayachandran C	depends on SYS_HAS_CPU_XLR
1732932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
17337f058e85SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17347f058e85SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17357f058e85SJayachandran C	select CPU_SUPPORTS_HIGHMEM
1736970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
17377f058e85SJayachandran C	select WEAK_ORDERING
17387f058e85SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17397f058e85SJayachandran C	help
17407f058e85SJayachandran C	  Netlogic Microsystems XLR/XLS processors.
17411c773ea4SJayachandran C
17421c773ea4SJayachandran Cconfig CPU_XLP
17431c773ea4SJayachandran C	bool "Netlogic XLP SoC"
17441c773ea4SJayachandran C	depends on SYS_HAS_CPU_XLP
17451c773ea4SJayachandran C	select CPU_SUPPORTS_32BIT_KERNEL
17461c773ea4SJayachandran C	select CPU_SUPPORTS_64BIT_KERNEL
17471c773ea4SJayachandran C	select CPU_SUPPORTS_HIGHMEM
17481c773ea4SJayachandran C	select WEAK_ORDERING
17491c773ea4SJayachandran C	select WEAK_REORDERING_BEYOND_LLSC
17501c773ea4SJayachandran C	select CPU_HAS_PREFETCH
1751932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1752d6504846SJayachandran C	select CPU_MIPSR2
1753ddba6833SPrem Mallappa	select CPU_SUPPORTS_HUGEPAGES
17542db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
17551c773ea4SJayachandran C	help
17561c773ea4SJayachandran C	  Netlogic Microsystems XLP processors.
17571da177e4SLinus Torvaldsendchoice
17581da177e4SLinus Torvalds
1759a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES
1760a6e18781SLeonid Yegoshin	bool "MIPS32 Release 3.5 Features"
1761a6e18781SLeonid Yegoshin	depends on SYS_HAS_CPU_MIPS32_R3_5
17627fd08ca5SLeonid Yegoshin	depends on CPU_MIPS32_R2 || CPU_MIPS32_R6
1763a6e18781SLeonid Yegoshin	help
1764a6e18781SLeonid Yegoshin	  Choose this option to build a kernel for release 2 or later of the
1765a6e18781SLeonid Yegoshin	  MIPS32 architecture including features from the 3.5 release such as
1766a6e18781SLeonid Yegoshin	  support for Enhanced Virtual Addressing (EVA).
1767a6e18781SLeonid Yegoshin
1768a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA
1769a6e18781SLeonid Yegoshin	bool "Enhanced Virtual Addressing (EVA)"
1770a6e18781SLeonid Yegoshin	depends on CPU_MIPS32_3_5_FEATURES
1771a6e18781SLeonid Yegoshin	select EVA
1772a6e18781SLeonid Yegoshin	default y
1773a6e18781SLeonid Yegoshin	help
1774a6e18781SLeonid Yegoshin	  Choose this option if you want to enable the Enhanced Virtual
1775a6e18781SLeonid Yegoshin	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1776a6e18781SLeonid Yegoshin	  One of its primary benefits is an increase in the maximum size
1777a6e18781SLeonid Yegoshin	  of lowmem (up to 3GB). If unsure, say 'N' here.
1778a6e18781SLeonid Yegoshin
1779c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES
1780c5b36783SSteven J. Hill	bool "MIPS32 Release 5 Features"
1781c5b36783SSteven J. Hill	depends on SYS_HAS_CPU_MIPS32_R5
1782c5b36783SSteven J. Hill	depends on CPU_MIPS32_R2
1783c5b36783SSteven J. Hill	help
1784c5b36783SSteven J. Hill	  Choose this option to build a kernel for release 2 or later of the
1785c5b36783SSteven J. Hill	  MIPS32 architecture including features from release 5 such as
1786c5b36783SSteven J. Hill	  support for Extended Physical Addressing (XPA).
1787c5b36783SSteven J. Hill
1788c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA
1789c5b36783SSteven J. Hill	bool "Extended Physical Addressing (XPA)"
1790c5b36783SSteven J. Hill	depends on CPU_MIPS32_R5_FEATURES
1791c5b36783SSteven J. Hill	depends on !EVA
1792c5b36783SSteven J. Hill	depends on !PAGE_SIZE_4KB
1793c5b36783SSteven J. Hill	depends on SYS_SUPPORTS_HIGHMEM
1794c5b36783SSteven J. Hill	select XPA
1795c5b36783SSteven J. Hill	select HIGHMEM
1796d4a451d5SChristoph Hellwig	select PHYS_ADDR_T_64BIT
1797c5b36783SSteven J. Hill	default n
1798c5b36783SSteven J. Hill	help
1799c5b36783SSteven J. Hill	  Choose this option if you want to enable the Extended Physical
1800c5b36783SSteven J. Hill	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1801c5b36783SSteven J. Hill	  benefit is to increase physical addressing equal to or greater
1802c5b36783SSteven J. Hill	  than 40 bits. Note that this has the side effect of turning on
1803c5b36783SSteven J. Hill	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1804c5b36783SSteven J. Hill	  If unsure, say 'N' here.
1805c5b36783SSteven J. Hill
1806622844bfSWu Zhangjinif CPU_LOONGSON2F
1807622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS
1808622844bfSWu Zhangjin	bool
1809622844bfSWu Zhangjin
1810622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS
1811622844bfSWu Zhangjin	bool
1812622844bfSWu Zhangjin
1813622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS
1814622844bfSWu Zhangjin	bool "Loongson 2F Workarounds"
1815622844bfSWu Zhangjin	default y
1816622844bfSWu Zhangjin	select CPU_NOP_WORKAROUNDS
1817622844bfSWu Zhangjin	select CPU_JUMP_WORKAROUNDS
1818622844bfSWu Zhangjin	help
1819622844bfSWu Zhangjin	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1820622844bfSWu Zhangjin	  require workarounds.  Without workarounds the system may hang
1821622844bfSWu Zhangjin	  unexpectedly.  For more information please refer to the gas
1822622844bfSWu Zhangjin	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1823622844bfSWu Zhangjin
1824622844bfSWu Zhangjin	  Loongson 2F03 and later have fixed these issues and no workarounds
1825622844bfSWu Zhangjin	  are needed.  The workarounds have no significant side effect on them
1826622844bfSWu Zhangjin	  but may decrease the performance of the system so this option should
1827622844bfSWu Zhangjin	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1828622844bfSWu Zhangjin	  systems.
1829622844bfSWu Zhangjin
1830622844bfSWu Zhangjin	  If unsure, please say Y.
1831622844bfSWu Zhangjinendif # CPU_LOONGSON2F
1832622844bfSWu Zhangjin
18331b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT
18341b93b3c3SWu Zhangjin	bool
18351b93b3c3SWu Zhangjin	select HAVE_KERNEL_GZIP
18361b93b3c3SWu Zhangjin	select HAVE_KERNEL_BZIP2
183731c4867dSFlorian Fainelli	select HAVE_KERNEL_LZ4
18381b93b3c3SWu Zhangjin	select HAVE_KERNEL_LZMA
1839fe1d45e0SWu Zhangjin	select HAVE_KERNEL_LZO
18404e23eb63SFlorian Fainelli	select HAVE_KERNEL_XZ
18411b93b3c3SWu Zhangjin
18421b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550
18431b93b3c3SWu Zhangjin	bool
18441b93b3c3SWu Zhangjin	select SYS_SUPPORTS_ZBOOT
18451b93b3c3SWu Zhangjin
1846dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM
1847dbb98314SAlban Bedel	bool
1848dbb98314SAlban Bedel	select SYS_SUPPORTS_ZBOOT
1849dbb98314SAlban Bedel
18503702bba5SWu Zhangjinconfig CPU_LOONGSON2
18513702bba5SWu Zhangjin	bool
18523702bba5SWu Zhangjin	select CPU_SUPPORTS_32BIT_KERNEL
18533702bba5SWu Zhangjin	select CPU_SUPPORTS_64BIT_KERNEL
18543702bba5SWu Zhangjin	select CPU_SUPPORTS_HIGHMEM
1855970d032fSRalf Baechle	select CPU_SUPPORTS_HUGEPAGES
1856e905086eSChristoph Hellwig	select ARCH_HAS_PHYS_TO_DMA
1857932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
18583702bba5SWu Zhangjin
1859ca585cf9SKelvin Cheungconfig CPU_LOONGSON1
1860ca585cf9SKelvin Cheung	bool
1861ca585cf9SKelvin Cheung	select CPU_MIPS32
1862968dc5a0S谢致邦 (XIE Zhibang)	select CPU_MIPSR1
1863ca585cf9SKelvin Cheung	select CPU_HAS_PREFETCH
1864932afdeeSYasha Cherikovsky	select CPU_HAS_LOAD_STORE_LR
1865ca585cf9SKelvin Cheung	select CPU_SUPPORTS_32BIT_KERNEL
1866ca585cf9SKelvin Cheung	select CPU_SUPPORTS_HIGHMEM
1867f29ad10dSKelvin Cheung	select CPU_SUPPORTS_CPUFREQ
1868ca585cf9SKelvin Cheung
1869fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300
187004fa8bf7SJonas Gorski	select SMP_UP if SMP
18711bbb6c1bSKevin Cernekee	bool
1872cd746249SJonas Gorski
1873cd746249SJonas Gorskiconfig CPU_BMIPS4350
1874cd746249SJonas Gorski	bool
1875cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1876cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1877cd746249SJonas Gorski
1878cd746249SJonas Gorskiconfig CPU_BMIPS4380
1879cd746249SJonas Gorski	bool
1880bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_6
1881cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1882cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1883b4720809SFlorian Fainelli	select CPU_HAS_RIXI
1884cd746249SJonas Gorski
1885cd746249SJonas Gorskiconfig CPU_BMIPS5000
1886cd746249SJonas Gorski	bool
1887cd746249SJonas Gorski	select MIPS_CPU_SCACHE
1888bbf2ba67SKevin Cernekee	select MIPS_L1_CACHE_SHIFT_7
1889cd746249SJonas Gorski	select SYS_SUPPORTS_SMP
1890cd746249SJonas Gorski	select SYS_SUPPORTS_HOTPLUG_CPU
1891b4720809SFlorian Fainelli	select CPU_HAS_RIXI
18921bbb6c1bSKevin Cernekee
18930e476d91SHuacai Chenconfig SYS_HAS_CPU_LOONGSON3
18940e476d91SHuacai Chen	bool
18950e476d91SHuacai Chen	select CPU_SUPPORTS_CPUFREQ
1896b2edcfc8SHuacai Chen	select CPU_HAS_RIXI
18970e476d91SHuacai Chen
18983702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E
18992a21c730SFuxin Zhang	bool
19002a21c730SFuxin Zhang
19016f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F
19026f7a251aSWu Zhangjin	bool
190355045ff5SWu Zhangjin	select CPU_SUPPORTS_CPUFREQ
190455045ff5SWu Zhangjin	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
190522f1fdfdSWu Zhangjin	select CPU_SUPPORTS_UNCACHED_ACCELERATED
19066f7a251aSWu Zhangjin
1907ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B
1908ca585cf9SKelvin Cheung	bool
1909ca585cf9SKelvin Cheung
191012e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C
191112e3280bSYang Ling	bool
191212e3280bSYang Ling
19137cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1
19147cf8053bSRalf Baechle	bool
19157cf8053bSRalf Baechle
19167cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2
19177cf8053bSRalf Baechle	bool
19187cf8053bSRalf Baechle
1919a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5
1920a6e18781SLeonid Yegoshin	bool
1921a6e18781SLeonid Yegoshin
1922c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5
1923c5b36783SSteven J. Hill	bool
1924c5b36783SSteven J. Hill
19257fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6
19267fd08ca5SLeonid Yegoshin	bool
19277fd08ca5SLeonid Yegoshin
19287cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1
19297cf8053bSRalf Baechle	bool
19307cf8053bSRalf Baechle
19317cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2
19327cf8053bSRalf Baechle	bool
19337cf8053bSRalf Baechle
19347fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6
19357fd08ca5SLeonid Yegoshin	bool
19367fd08ca5SLeonid Yegoshin
19377cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000
19387cf8053bSRalf Baechle	bool
19397cf8053bSRalf Baechle
19407cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX
19417cf8053bSRalf Baechle	bool
19427cf8053bSRalf Baechle
19437cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX
19447cf8053bSRalf Baechle	bool
19457cf8053bSRalf Baechle
19467cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4300
19477cf8053bSRalf Baechle	bool
19487cf8053bSRalf Baechle
19497cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00
19507cf8053bSRalf Baechle	bool
19517cf8053bSRalf Baechle
19527cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX
19537cf8053bSRalf Baechle	bool
19547cf8053bSRalf Baechle
19557cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000
19567cf8053bSRalf Baechle	bool
19577cf8053bSRalf Baechle
19587cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5432
19597cf8053bSRalf Baechle	bool
19607cf8053bSRalf Baechle
1961542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500
1962542c1020SShinya Kuribayashi	bool
1963542c1020SShinya Kuribayashi
19647cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA
19657cf8053bSRalf Baechle	bool
19667cf8053bSRalf Baechle
19677cf8053bSRalf Baechleconfig SYS_HAS_CPU_R8000
19687cf8053bSRalf Baechle	bool
19697cf8053bSRalf Baechle
19707cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000
19717cf8053bSRalf Baechle	bool
19727cf8053bSRalf Baechle
19737cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000
19747cf8053bSRalf Baechle	bool
19757cf8053bSRalf Baechle
19767cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1
19777cf8053bSRalf Baechle	bool
19787cf8053bSRalf Baechle
19795e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON
19805e683389SDavid Daney	bool
19815e683389SDavid Daney
1982cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS
1983c1c0c461SKevin Cernekee	bool
1984c1c0c461SKevin Cernekee
1985fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300
1986c1c0c461SKevin Cernekee	bool
1987cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1988c1c0c461SKevin Cernekee
1989c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350
1990c1c0c461SKevin Cernekee	bool
1991cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1992c1c0c461SKevin Cernekee
1993c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380
1994c1c0c461SKevin Cernekee	bool
1995cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
1996c1c0c461SKevin Cernekee
1997c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000
1998c1c0c461SKevin Cernekee	bool
1999cd746249SJonas Gorski	select SYS_HAS_CPU_BMIPS
2000c1c0c461SKevin Cernekee
20017f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR
20027f058e85SJayachandran C	bool
20037f058e85SJayachandran C
20041c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP
20051c773ea4SJayachandran C	bool
20061c773ea4SJayachandran C
200717099b11SRalf Baechle#
200817099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W
200917099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
201017099b11SRalf Baechle#
20110004a9dfSRalf Baechleconfig WEAK_ORDERING
20120004a9dfSRalf Baechle	bool
201317099b11SRalf Baechle
201417099b11SRalf Baechle#
201517099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC
201617099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
201717099b11SRalf Baechle#
201817099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC
201917099b11SRalf Baechle	bool
20205e83d430SRalf Baechleendmenu
20215e83d430SRalf Baechle
20225e83d430SRalf Baechle#
20235e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture
20245e83d430SRalf Baechle#
20255e83d430SRalf Baechleconfig CPU_MIPS32
20265e83d430SRalf Baechle	bool
20277fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6
20285e83d430SRalf Baechle
20295e83d430SRalf Baechleconfig CPU_MIPS64
20305e83d430SRalf Baechle	bool
20317fd08ca5SLeonid Yegoshin	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6
20325e83d430SRalf Baechle
20335e83d430SRalf Baechle#
2034c09b47d8SChris Dearman# These two indicate the revision of the architecture, either Release 1 or Release 2
20355e83d430SRalf Baechle#
20365e83d430SRalf Baechleconfig CPU_MIPSR1
20375e83d430SRalf Baechle	bool
20385e83d430SRalf Baechle	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
20395e83d430SRalf Baechle
20405e83d430SRalf Baechleconfig CPU_MIPSR2
20415e83d430SRalf Baechle	bool
2042a86c7f72SDavid Daney	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
20438256b17eSFlorian Fainelli	select CPU_HAS_RIXI
2044a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20455e83d430SRalf Baechle
20467fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6
20477fd08ca5SLeonid Yegoshin	bool
20487fd08ca5SLeonid Yegoshin	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
20498256b17eSFlorian Fainelli	select CPU_HAS_RIXI
205087321fddSPaul Burton	select HAVE_ARCH_BITREVERSE
20512db003a5SPaul Burton	select MIPS_ASID_BITS_VARIABLE
20524a5dc51eSMarcin Nowakowski	select MIPS_CRC_SUPPORT
2053a7e07b1aSMarkos Chandras	select MIPS_SPRAM
20545e83d430SRalf Baechle
2055a6e18781SLeonid Yegoshinconfig EVA
2056a6e18781SLeonid Yegoshin	bool
2057a6e18781SLeonid Yegoshin
2058c5b36783SSteven J. Hillconfig XPA
2059c5b36783SSteven J. Hill	bool
2060c5b36783SSteven J. Hill
20615e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL
20625e83d430SRalf Baechle	bool
20635e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL
20645e83d430SRalf Baechle	bool
20655e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL
20665e83d430SRalf Baechle	bool
20675e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL
20685e83d430SRalf Baechle	bool
206955045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ
207055045ff5SWu Zhangjin	bool
207155045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG
207255045ff5SWu Zhangjin	bool
20739cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES
20749cffd154SDavid Daney	bool
207522f1fdfdSWu Zhangjinconfig CPU_SUPPORTS_UNCACHED_ACCELERATED
207622f1fdfdSWu Zhangjin	bool
207782622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT
207882622284SDavid Daney	bool
2079cebf8c0fSPaul Burton	default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
20805e83d430SRalf Baechle
20818192c9eaSDavid Daney#
20828192c9eaSDavid Daney# Set to y for ptrace access to watch registers.
20838192c9eaSDavid Daney#
20848192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS
20858192c9eaSDavid Daney       bool
2086679eb637SJames Hogan       default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
20878192c9eaSDavid Daney
20885e83d430SRalf Baechlemenu "Kernel type"
20895e83d430SRalf Baechle
20905e83d430SRalf Baechlechoice
20915e83d430SRalf Baechle	prompt "Kernel code model"
20925e83d430SRalf Baechle	help
20935e83d430SRalf Baechle	  You should only select this option if you have a workload that
20945e83d430SRalf Baechle	  actually benefits from 64-bit processing or if your machine has
20955e83d430SRalf Baechle	  large memory.  You will only be presented a single option in this
20965e83d430SRalf Baechle	  menu if your system does not support both 32-bit and 64-bit kernels.
20975e83d430SRalf Baechle
20985e83d430SRalf Baechleconfig 32BIT
20995e83d430SRalf Baechle	bool "32-bit kernel"
21005e83d430SRalf Baechle	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
21015e83d430SRalf Baechle	select TRAD_SIGNALS
21025e83d430SRalf Baechle	help
21035e83d430SRalf Baechle	  Select this option if you want to build a 32-bit kernel.
2104f17c4ca3SRalf Baechle
21055e83d430SRalf Baechleconfig 64BIT
21065e83d430SRalf Baechle	bool "64-bit kernel"
21075e83d430SRalf Baechle	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
21085e83d430SRalf Baechle	help
21095e83d430SRalf Baechle	  Select this option if you want to build a 64-bit kernel.
21105e83d430SRalf Baechle
21115e83d430SRalf Baechleendchoice
21125e83d430SRalf Baechle
21132235a54dSSanjay Lalconfig KVM_GUEST
21142235a54dSSanjay Lal	bool "KVM Guest Kernel"
2115f2a5b1d7SJames Hogan	depends on BROKEN_ON_SMP
21162235a54dSSanjay Lal	help
2117caa1faa7SJames Hogan	  Select this option if building a guest kernel for KVM (Trap & Emulate)
2118caa1faa7SJames Hogan	  mode.
21192235a54dSSanjay Lal
2120eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ
2121eda3d33cSJames Hogan	int "Count/Compare Timer Frequency (MHz)"
21222235a54dSSanjay Lal	depends on KVM_GUEST
2123eda3d33cSJames Hogan	default 100
21242235a54dSSanjay Lal	help
2125eda3d33cSJames Hogan	  Set this to non-zero if building a guest kernel for KVM to skip RTC
2126eda3d33cSJames Hogan	  emulation when determining guest CPU Frequency. Instead, the guest's
2127eda3d33cSJames Hogan	  timer frequency is specified directly.
21282235a54dSSanjay Lal
21291e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48
21301e321fa9SLeonid Yegoshin	bool "48 bits virtual memory"
21311e321fa9SLeonid Yegoshin	depends on 64BIT
21321e321fa9SLeonid Yegoshin	help
21333377e227SAlex Belits	  Support a maximum at least 48 bits of application virtual
21343377e227SAlex Belits	  memory.  Default is 40 bits or less, depending on the CPU.
21353377e227SAlex Belits	  For page sizes 16k and above, this option results in a small
21363377e227SAlex Belits	  memory overhead for page tables.  For 4k page size, a fourth
21373377e227SAlex Belits	  level of page tables is added which imposes both a memory
21383377e227SAlex Belits	  overhead as well as slower TLB fault handling.
21393377e227SAlex Belits
21401e321fa9SLeonid Yegoshin	  If unsure, say N.
21411e321fa9SLeonid Yegoshin
21421da177e4SLinus Torvaldschoice
21431da177e4SLinus Torvalds	prompt "Kernel page size"
21441da177e4SLinus Torvalds	default PAGE_SIZE_4KB
21451da177e4SLinus Torvalds
21461da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB
21471da177e4SLinus Torvalds	bool "4kB"
21480e476d91SHuacai Chen	depends on !CPU_LOONGSON2 && !CPU_LOONGSON3
21491da177e4SLinus Torvalds	help
21501da177e4SLinus Torvalds	 This option select the standard 4kB Linux page size.  On some
21511da177e4SLinus Torvalds	 R3000-family processors this is the only available page size.  Using
21521da177e4SLinus Torvalds	 4kB page size will minimize memory consumption and is therefore
21531da177e4SLinus Torvalds	 recommended for low memory systems.
21541da177e4SLinus Torvalds
21551da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB
21561da177e4SLinus Torvalds	bool "8kB"
21577d60717eSKees Cook	depends on CPU_R8000 || CPU_CAVIUM_OCTEON
21581e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
21591da177e4SLinus Torvalds	help
21601da177e4SLinus Torvalds	  Using 8kB page size will result in higher performance kernel at
21611da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available
2162c52399beSRalf Baechle	  only on R8000 and cnMIPS processors.  Note that you will need a
2163c52399beSRalf Baechle	  suitable Linux distribution to support this.
21641da177e4SLinus Torvalds
21651da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB
21661da177e4SLinus Torvalds	bool "16kB"
2167714bfad6SRalf Baechle	depends on !CPU_R3000 && !CPU_TX39XX
21681da177e4SLinus Torvalds	help
21691da177e4SLinus Torvalds	  Using 16kB page size will result in higher performance kernel at
21701da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
2171714bfad6SRalf Baechle	  all non-R3000 family processors.  Note that you will need a suitable
2172714bfad6SRalf Baechle	  Linux distribution to support this.
21731da177e4SLinus Torvalds
2174c52399beSRalf Baechleconfig PAGE_SIZE_32KB
2175c52399beSRalf Baechle	bool "32kB"
2176c52399beSRalf Baechle	depends on CPU_CAVIUM_OCTEON
21771e321fa9SLeonid Yegoshin	depends on !MIPS_VA_BITS_48
2178c52399beSRalf Baechle	help
2179c52399beSRalf Baechle	  Using 32kB page size will result in higher performance kernel at
2180c52399beSRalf Baechle	  the price of higher memory consumption.  This option is available
2181c52399beSRalf Baechle	  only on cnMIPS cores.  Note that you will need a suitable Linux
2182c52399beSRalf Baechle	  distribution to support this.
2183c52399beSRalf Baechle
21841da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB
21851da177e4SLinus Torvalds	bool "64kB"
21863b2db173SPaul Burton	depends on !CPU_R3000 && !CPU_TX39XX
21871da177e4SLinus Torvalds	help
21881da177e4SLinus Torvalds	  Using 64kB page size will result in higher performance kernel at
21891da177e4SLinus Torvalds	  the price of higher memory consumption.  This option is available on
21901da177e4SLinus Torvalds	  all non-R3000 family processor.  Not that at the time of this
2191714bfad6SRalf Baechle	  writing this option is still high experimental.
21921da177e4SLinus Torvalds
21931da177e4SLinus Torvaldsendchoice
21941da177e4SLinus Torvalds
2195c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER
2196c9bace7cSDavid Daney	int "Maximum zone order"
2197e4362d1eSAlex Smith	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2198e4362d1eSAlex Smith	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2199e4362d1eSAlex Smith	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2200e4362d1eSAlex Smith	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2201e4362d1eSAlex Smith	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2202e4362d1eSAlex Smith	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2203c9bace7cSDavid Daney	range 11 64
2204c9bace7cSDavid Daney	default "11"
2205c9bace7cSDavid Daney	help
2206c9bace7cSDavid Daney	  The kernel memory allocator divides physically contiguous memory
2207c9bace7cSDavid Daney	  blocks into "zones", where each zone is a power of two number of
2208c9bace7cSDavid Daney	  pages.  This option selects the largest power of two that the kernel
2209c9bace7cSDavid Daney	  keeps in the memory allocator.  If you need to allocate very large
2210c9bace7cSDavid Daney	  blocks of physically contiguous memory, then you may need to
2211c9bace7cSDavid Daney	  increase this value.
2212c9bace7cSDavid Daney
2213c9bace7cSDavid Daney	  This config option is actually maximum order plus one. For example,
2214c9bace7cSDavid Daney	  a value of 11 means that the largest free memory block is 2^10 pages.
2215c9bace7cSDavid Daney
2216c9bace7cSDavid Daney	  The page size is not necessarily 4KB.  Keep this in mind
2217c9bace7cSDavid Daney	  when choosing a value for this option.
2218c9bace7cSDavid Daney
22191da177e4SLinus Torvaldsconfig BOARD_SCACHE
22201da177e4SLinus Torvalds	bool
22211da177e4SLinus Torvalds
22221da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE
22231da177e4SLinus Torvalds	bool
22241da177e4SLinus Torvalds	select BOARD_SCACHE
22251da177e4SLinus Torvalds
22269318c51aSChris Dearman#
22279318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches
22289318c51aSChris Dearman#
22299318c51aSChris Dearmanconfig MIPS_CPU_SCACHE
22309318c51aSChris Dearman	bool
22319318c51aSChris Dearman	select BOARD_SCACHE
22329318c51aSChris Dearman
22331da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE
22341da177e4SLinus Torvalds	bool
22351da177e4SLinus Torvalds	select BOARD_SCACHE
22361da177e4SLinus Torvalds
22371da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE
22381da177e4SLinus Torvalds	bool
22391da177e4SLinus Torvalds	select BOARD_SCACHE
22401da177e4SLinus Torvalds
22411da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS
22421da177e4SLinus Torvalds	bool "Use DMA to clear/copy pages"
22431da177e4SLinus Torvalds	depends on CPU_SB1
22441da177e4SLinus Torvalds	help
22451da177e4SLinus Torvalds	  Instead of using the CPU to zero and copy pages, use a Data Mover
22461da177e4SLinus Torvalds	  channel.  These DMA channels are otherwise unused by the standard
22471da177e4SLinus Torvalds	  SiByte Linux port.  Seems to give a small performance benefit.
22481da177e4SLinus Torvalds
22491da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH
2250c8094b53SRalf Baechle	bool
22511da177e4SLinus Torvalds
22523165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB
22533165c846SFlorian Fainelli	bool
22543b2db173SPaul Burton	default y if !(CPU_R3000 || CPU_R8000 || CPU_TX39XX)
22553165c846SFlorian Fainelli
225691405eb6SFlorian Fainelliconfig CPU_R4K_FPU
225791405eb6SFlorian Fainelli	bool
2258a2aea699SPaul Burton	default y if !(CPU_R3000 || CPU_TX39XX)
225991405eb6SFlorian Fainelli
226062cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB
226162cedc4fSFlorian Fainelli	bool
226262cedc4fSFlorian Fainelli	default y if !(CPU_R3000 || CPU_R8000 || CPU_SB1 || CPU_TX39XX || CPU_CAVIUM_OCTEON)
226362cedc4fSFlorian Fainelli
226459d6ab86SRalf Baechleconfig MIPS_MT_SMP
2265a92b7f87SMarkos Chandras	bool "MIPS MT SMP support (1 TC on each available VPE)"
22665cbf9688SPaul Burton	default y
2267527f1028SPaul Burton	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
226859d6ab86SRalf Baechle	select CPU_MIPSR2_IRQ_VI
2269d725cf38SChris Dearman	select CPU_MIPSR2_IRQ_EI
2270c080faa5SSteven J. Hill	select SYNC_R4K
227159d6ab86SRalf Baechle	select MIPS_MT
227259d6ab86SRalf Baechle	select SMP
227387353d8aSRalf Baechle	select SMP_UP
2274c080faa5SSteven J. Hill	select SYS_SUPPORTS_SMP
2275c080faa5SSteven J. Hill	select SYS_SUPPORTS_SCHED_SMT
2276399aaa25SAl Cooper	select MIPS_PERF_SHARED_TC_COUNTERS
227759d6ab86SRalf Baechle	help
2278c080faa5SSteven J. Hill	  This is a kernel model which is known as SMVP. This is supported
2279c080faa5SSteven J. Hill	  on cores with the MT ASE and uses the available VPEs to implement
2280c080faa5SSteven J. Hill	  virtual processors which supports SMP. This is equivalent to the
2281c080faa5SSteven J. Hill	  Intel Hyperthreading feature. For further information go to
2282c080faa5SSteven J. Hill	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
228359d6ab86SRalf Baechle
2284f41ae0b2SRalf Baechleconfig MIPS_MT
2285f41ae0b2SRalf Baechle	bool
2286f41ae0b2SRalf Baechle
22870ab7aefcSRalf Baechleconfig SCHED_SMT
22880ab7aefcSRalf Baechle	bool "SMT (multithreading) scheduler support"
22890ab7aefcSRalf Baechle	depends on SYS_SUPPORTS_SCHED_SMT
22900ab7aefcSRalf Baechle	default n
22910ab7aefcSRalf Baechle	help
22920ab7aefcSRalf Baechle	  SMT scheduler support improves the CPU scheduler's decision making
22930ab7aefcSRalf Baechle	  when dealing with MIPS MT enabled cores at a cost of slightly
22940ab7aefcSRalf Baechle	  increased overhead in some places. If unsure say N here.
22950ab7aefcSRalf Baechle
22960ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT
22970ab7aefcSRalf Baechle	bool
22980ab7aefcSRalf Baechle
2299f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING
2300f41ae0b2SRalf Baechle	bool
2301f41ae0b2SRalf Baechle
2302f088fc84SRalf Baechleconfig MIPS_MT_FPAFF
2303f088fc84SRalf Baechle	bool "Dynamic FPU affinity for FP-intensive threads"
2304f088fc84SRalf Baechle	default y
2305b633648cSRalf Baechle	depends on MIPS_MT_SMP
230607cc0c9eSRalf Baechle
2307b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR
2308b0a668fbSLeonid Yegoshin	bool "MIPS R2-to-R6 emulator"
23099eaa9a82SPaul Burton	depends on CPU_MIPSR6
2310b0a668fbSLeonid Yegoshin	default y
2311b0a668fbSLeonid Yegoshin	help
2312b0a668fbSLeonid Yegoshin	  Choose this option if you want to run non-R6 MIPS userland code.
2313b0a668fbSLeonid Yegoshin	  Even if you say 'Y' here, the emulator will still be disabled by
231407edf0d4SMarkos Chandras	  default. You can enable it using the 'mipsr2emu' kernel option.
2315b0a668fbSLeonid Yegoshin	  The only reason this is a build-time option is to save ~14K from the
2316b0a668fbSLeonid Yegoshin	  final kernel image.
2317b0a668fbSLeonid Yegoshin
2318f35764e7SJames Hoganconfig SYS_SUPPORTS_VPE_LOADER
2319f35764e7SJames Hogan	bool
2320f35764e7SJames Hogan	depends on SYS_SUPPORTS_MULTITHREADING
2321f35764e7SJames Hogan	help
2322f35764e7SJames Hogan	  Indicates that the platform supports the VPE loader, and provides
2323f35764e7SJames Hogan	  physical_memsize.
2324f35764e7SJames Hogan
232507cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER
232607cc0c9eSRalf Baechle	bool "VPE loader support."
2327f35764e7SJames Hogan	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
232807cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_VI
232907cc0c9eSRalf Baechle	select CPU_MIPSR2_IRQ_EI
233007cc0c9eSRalf Baechle	select MIPS_MT
233107cc0c9eSRalf Baechle	help
233207cc0c9eSRalf Baechle	  Includes a loader for loading an elf relocatable object
233307cc0c9eSRalf Baechle	  onto another VPE and running it.
2334f088fc84SRalf Baechle
233517a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP
233617a1d523SDeng-Cheng Zhu	bool
233717a1d523SDeng-Cheng Zhu	default "y"
233817a1d523SDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && MIPS_CMP
233917a1d523SDeng-Cheng Zhu
23401a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT
23411a2a6d7eSDeng-Cheng Zhu	bool
23421a2a6d7eSDeng-Cheng Zhu	default "y"
23431a2a6d7eSDeng-Cheng Zhu	depends on MIPS_VPE_LOADER && !MIPS_CMP
23441a2a6d7eSDeng-Cheng Zhu
2345e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM
2346e01402b1SRalf Baechle	bool "Load VPE program into memory hidden from linux"
2347e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2348e01402b1SRalf Baechle	default y
2349e01402b1SRalf Baechle	help
2350e01402b1SRalf Baechle	  The loader can use memory that is present but has been hidden from
2351e01402b1SRalf Baechle	  Linux using the kernel command line option "mem=xxMB". It's up to
2352e01402b1SRalf Baechle	  you to ensure the amount you put in the option and the space your
2353e01402b1SRalf Baechle	  program requires is less or equal to the amount physically present.
2354e01402b1SRalf Baechle
2355e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API
2356e01402b1SRalf Baechle	bool "Enable support for AP/SP API (RTLX)"
2357e01402b1SRalf Baechle	depends on MIPS_VPE_LOADER
2358e01402b1SRalf Baechle
2359da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP
2360da615cf6SDeng-Cheng Zhu	bool
2361da615cf6SDeng-Cheng Zhu	default "y"
2362da615cf6SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && MIPS_CMP
2363da615cf6SDeng-Cheng Zhu
23642c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT
23652c973ef0SDeng-Cheng Zhu	bool
23662c973ef0SDeng-Cheng Zhu	default "y"
23672c973ef0SDeng-Cheng Zhu	depends on MIPS_VPE_APSP_API && !MIPS_CMP
23682c973ef0SDeng-Cheng Zhu
23694a16ff4cSRalf Baechleconfig MIPS_CMP
23705cac93b3SPaul Burton	bool "MIPS CMP framework support (DEPRECATED)"
23715676319cSMarkos Chandras	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2372b10b43baSMarkos Chandras	select SMP
2373eb9b5141STim Anderson	select SYNC_R4K
2374b10b43baSMarkos Chandras	select SYS_SUPPORTS_SMP
23754a16ff4cSRalf Baechle	select WEAK_ORDERING
23764a16ff4cSRalf Baechle	default n
23774a16ff4cSRalf Baechle	help
2378044505c7SPaul Burton	  Select this if you are using a bootloader which implements the "CMP
2379044505c7SPaul Burton	  framework" protocol (ie. YAMON) and want your kernel to make use of
2380044505c7SPaul Burton	  its ability to start secondary CPUs.
23814a16ff4cSRalf Baechle
23825cac93b3SPaul Burton	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
23835cac93b3SPaul Burton	  instead of this.
23845cac93b3SPaul Burton
23850ee958e1SPaul Burtonconfig MIPS_CPS
23860ee958e1SPaul Burton	bool "MIPS Coherent Processing System support"
23875a3e7c02SPaul Burton	depends on SYS_SUPPORTS_MIPS_CPS
23880ee958e1SPaul Burton	select MIPS_CM
23891d8f1f5aSPaul Burton	select MIPS_CPS_PM if HOTPLUG_CPU
23900ee958e1SPaul Burton	select SMP
23910ee958e1SPaul Burton	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
23921d8f1f5aSPaul Burton	select SYS_SUPPORTS_HOTPLUG_CPU
2393c8b7712cSPaul Burton	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
23940ee958e1SPaul Burton	select SYS_SUPPORTS_SMP
23950ee958e1SPaul Burton	select WEAK_ORDERING
23960ee958e1SPaul Burton	help
23970ee958e1SPaul Burton	  Select this if you wish to run an SMP kernel across multiple cores
23980ee958e1SPaul Burton	  within a MIPS Coherent Processing System. When this option is
23990ee958e1SPaul Burton	  enabled the kernel will probe for other cores and boot them with
24000ee958e1SPaul Burton	  no external assistance. It is safe to enable this when hardware
24010ee958e1SPaul Burton	  support is unavailable.
24020ee958e1SPaul Burton
24033179d37eSPaul Burtonconfig MIPS_CPS_PM
240439a59593SMarkos Chandras	depends on MIPS_CPS
24053179d37eSPaul Burton	bool
24063179d37eSPaul Burton
24079f98f3ddSPaul Burtonconfig MIPS_CM
24089f98f3ddSPaul Burton	bool
24093c9b4166SPaul Burton	select MIPS_CPC
24109f98f3ddSPaul Burton
24119c38cf44SPaul Burtonconfig MIPS_CPC
24129c38cf44SPaul Burton	bool
24132600990eSRalf Baechle
24141da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS
24151da177e4SLinus Torvalds	bool
24161da177e4SLinus Torvalds	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
24171da177e4SLinus Torvalds	default y
24181da177e4SLinus Torvalds
24191da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS
24201da177e4SLinus Torvalds	bool
24211da177e4SLinus Torvalds	depends on CPU_SB1 && CPU_SB1_PASS_2
24221da177e4SLinus Torvalds	default y
24231da177e4SLinus Torvalds
24242235a54dSSanjay Lal
24259e2b5372SMarkos Chandraschoice
24269e2b5372SMarkos Chandras	prompt "SmartMIPS or microMIPS ASE support"
24279e2b5372SMarkos Chandras
24289e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
24299e2b5372SMarkos Chandras	bool "None"
24309e2b5372SMarkos Chandras	help
24319e2b5372SMarkos Chandras	  Select this if you want neither microMIPS nor SmartMIPS support
24329e2b5372SMarkos Chandras
24339693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS
24349693a853SFranck Bui-Huu	depends on SYS_SUPPORTS_SMARTMIPS
24359e2b5372SMarkos Chandras	bool "SmartMIPS"
24369693a853SFranck Bui-Huu	help
24379693a853SFranck Bui-Huu	  SmartMIPS is a extension of the MIPS32 architecture aimed at
24389693a853SFranck Bui-Huu	  increased security at both hardware and software level for
24399693a853SFranck Bui-Huu	  smartcards.  Enabling this option will allow proper use of the
24409693a853SFranck Bui-Huu	  SmartMIPS instructions by Linux applications.  However a kernel with
24419693a853SFranck Bui-Huu	  this option will not work on a MIPS core without SmartMIPS core.  If
24429693a853SFranck Bui-Huu	  you don't know you probably don't have SmartMIPS and should say N
24439693a853SFranck Bui-Huu	  here.
24449693a853SFranck Bui-Huu
2445bce86083SSteven J. Hillconfig CPU_MICROMIPS
24467fd08ca5SLeonid Yegoshin	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
24479e2b5372SMarkos Chandras	bool "microMIPS"
2448bce86083SSteven J. Hill	help
2449bce86083SSteven J. Hill	  When this option is enabled the kernel will be built using the
2450bce86083SSteven J. Hill	  microMIPS ISA
2451bce86083SSteven J. Hill
24529e2b5372SMarkos Chandrasendchoice
24539e2b5372SMarkos Chandras
2454a5e9a69eSPaul Burtonconfig CPU_HAS_MSA
24550ce3417eSPaul Burton	bool "Support for the MIPS SIMD Architecture"
2456a5e9a69eSPaul Burton	depends on CPU_SUPPORTS_MSA
24572a6cb669SPaul Burton	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2458a5e9a69eSPaul Burton	help
2459a5e9a69eSPaul Burton	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2460a5e9a69eSPaul Burton	  and a set of SIMD instructions to operate on them. When this option
24611db1af84SPaul Burton	  is enabled the kernel will support allocating & switching MSA
24621db1af84SPaul Burton	  vector register contexts. If you know that your kernel will only be
24631db1af84SPaul Burton	  running on CPUs which do not support MSA or that your userland will
24641db1af84SPaul Burton	  not be making use of it then you may wish to say N here to reduce
24651db1af84SPaul Burton	  the size & complexity of your kernel.
2466a5e9a69eSPaul Burton
2467a5e9a69eSPaul Burton	  If unsure, say Y.
2468a5e9a69eSPaul Burton
24691da177e4SLinus Torvaldsconfig CPU_HAS_WB
2470f7062ddbSRalf Baechle	bool
2471e01402b1SRalf Baechle
2472df0ac8a4SKevin Cernekeeconfig XKS01
2473df0ac8a4SKevin Cernekee	bool
2474df0ac8a4SKevin Cernekee
24758256b17eSFlorian Fainelliconfig CPU_HAS_RIXI
24768256b17eSFlorian Fainelli	bool
24778256b17eSFlorian Fainelli
2478932afdeeSYasha Cherikovskyconfig CPU_HAS_LOAD_STORE_LR
2479932afdeeSYasha Cherikovsky	bool
2480932afdeeSYasha Cherikovsky	help
2481932afdeeSYasha Cherikovsky	  CPU has support for unaligned load and store instructions:
2482932afdeeSYasha Cherikovsky	  LWL, LWR, SWL, SWR (Load/store word left/right).
2483932afdeeSYasha Cherikovsky	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit systems).
2484932afdeeSYasha Cherikovsky
2485f41ae0b2SRalf Baechle#
2486f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature
2487f41ae0b2SRalf Baechle#
2488e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI
2489f41ae0b2SRalf Baechle	bool
2490e01402b1SRalf Baechle
2491f41ae0b2SRalf Baechle#
2492f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature
2493f41ae0b2SRalf Baechle#
2494e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI
2495f41ae0b2SRalf Baechle	bool
2496e01402b1SRalf Baechle
24971da177e4SLinus Torvaldsconfig CPU_HAS_SYNC
24981da177e4SLinus Torvalds	bool
24991da177e4SLinus Torvalds	depends on !CPU_R3000
25001da177e4SLinus Torvalds	default y
25011da177e4SLinus Torvalds
25021da177e4SLinus Torvalds#
250320d60d99SMaciej W. Rozycki# CPU non-features
250420d60d99SMaciej W. Rozycki#
250520d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS
250620d60d99SMaciej W. Rozycki	bool
250720d60d99SMaciej W. Rozycki
250820d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS
250920d60d99SMaciej W. Rozycki	bool
251020d60d99SMaciej W. Rozycki	select CPU_R4400_WORKAROUNDS
251120d60d99SMaciej W. Rozycki
251220d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS
251320d60d99SMaciej W. Rozycki	bool
251420d60d99SMaciej W. Rozycki
25154edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT
25164edf00a4SPaul Burton	int
25174edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
25184edf00a4SPaul Burton	default 4 if CPU_R8000
25194edf00a4SPaul Burton	default 0
25204edf00a4SPaul Burton
25214edf00a4SPaul Burtonconfig MIPS_ASID_BITS
25224edf00a4SPaul Burton	int
25232db003a5SPaul Burton	default 0 if MIPS_ASID_BITS_VARIABLE
25244edf00a4SPaul Burton	default 6 if CPU_R3000 || CPU_TX39XX
25254edf00a4SPaul Burton	default 8
25264edf00a4SPaul Burton
25272db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE
25282db003a5SPaul Burton	bool
25292db003a5SPaul Burton
25304a5dc51eSMarcin Nowakowskiconfig MIPS_CRC_SUPPORT
25314a5dc51eSMarcin Nowakowski	bool
25324a5dc51eSMarcin Nowakowski
253320d60d99SMaciej W. Rozycki#
25341da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel.
25351da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed
25361da177e4SLinus Torvalds#   caches such as R3000, SB1, R7000 or those that look like they're virtually
25371da177e4SLinus Torvalds#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
25381da177e4SLinus Torvalds#   moment we protect the user and offer the highmem option only on machines
25391da177e4SLinus Torvalds#   where it's known to be safe.  This will not offer highmem on a few systems
25401da177e4SLinus Torvalds#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
25411da177e4SLinus Torvalds#   indexed CPUs but we're playing safe.
2542797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2543797798c1SRalf Baechle#   know they might have memory configurations that could make use of highmem
2544797798c1SRalf Baechle#   support.
25451da177e4SLinus Torvalds#
25461da177e4SLinus Torvaldsconfig HIGHMEM
25471da177e4SLinus Torvalds	bool "High Memory Support"
2548a6e18781SLeonid Yegoshin	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2549797798c1SRalf Baechle
2550797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM
2551797798c1SRalf Baechle	bool
2552797798c1SRalf Baechle
2553797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM
2554797798c1SRalf Baechle	bool
25551da177e4SLinus Torvalds
25569693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS
25579693a853SFranck Bui-Huu	bool
25589693a853SFranck Bui-Huu
2559a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS
2560a6a4834cSSteven J. Hill	bool
2561a6a4834cSSteven J. Hill
2562377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16
2563377cb1b6SRalf Baechle	bool
2564377cb1b6SRalf Baechle	help
2565377cb1b6SRalf Baechle	  This option must be set if a kernel might be executed on a MIPS16-
2566377cb1b6SRalf Baechle	  enabled CPU even if MIPS16 is not actually being used.  In other
2567377cb1b6SRalf Baechle	  words, it makes the kernel MIPS16-tolerant.
2568377cb1b6SRalf Baechle
2569a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA
2570a5e9a69eSPaul Burton	bool
2571a5e9a69eSPaul Burton
2572b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE
2573b4819b59SYoichi Yuasa	def_bool y
2574f133f22dSWu Zhangjin	depends on !NUMA && !CPU_LOONGSON2
2575b4819b59SYoichi Yuasa
2576d8cb4e11SRalf Baechleconfig ARCH_DISCONTIGMEM_ENABLE
2577d8cb4e11SRalf Baechle	bool
2578d8cb4e11SRalf Baechle	default y if SGI_IP27
2579d8cb4e11SRalf Baechle	help
25803dde6ad8SDavid Sterba	  Say Y to support efficient handling of discontiguous physical memory,
2581d8cb4e11SRalf Baechle	  for architectures which are either NUMA (Non-Uniform Memory Access)
2582d8cb4e11SRalf Baechle	  or have huge holes in the physical address space for other reasons.
2583ad56b738SMike Rapoport	  See <file:Documentation/vm/numa.rst> for more.
2584d8cb4e11SRalf Baechle
2585b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE
2586b1c6cd42SAtsushi Nemoto	bool
25877de58fabSAtsushi Nemoto	select SPARSEMEM_STATIC
258831473747SAtsushi Nemoto
2589d8cb4e11SRalf Baechleconfig NUMA
2590d8cb4e11SRalf Baechle	bool "NUMA Support"
2591d8cb4e11SRalf Baechle	depends on SYS_SUPPORTS_NUMA
2592d8cb4e11SRalf Baechle	help
2593d8cb4e11SRalf Baechle	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2594d8cb4e11SRalf Baechle	  Access).  This option improves performance on systems with more
2595d8cb4e11SRalf Baechle	  than two nodes; on two node systems it is generally better to
2596d8cb4e11SRalf Baechle	  leave it disabled; on single node systems disable this option
2597d8cb4e11SRalf Baechle	  disabled.
2598d8cb4e11SRalf Baechle
2599d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA
2600d8cb4e11SRalf Baechle	bool
2601d8cb4e11SRalf Baechle
26028c530ea3SMatt Redfearnconfig RELOCATABLE
26038c530ea3SMatt Redfearn	bool "Relocatable kernel"
26043ff72be4SSteven J. Hill	depends on SYS_SUPPORTS_RELOCATABLE && (CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_MIPS32_R6 || CPU_MIPS64_R6 || CAVIUM_OCTEON_SOC)
26058c530ea3SMatt Redfearn	help
26068c530ea3SMatt Redfearn	  This builds a kernel image that retains relocation information
26078c530ea3SMatt Redfearn	  so it can be loaded someplace besides the default 1MB.
26088c530ea3SMatt Redfearn	  The relocations make the kernel binary about 15% larger,
26098c530ea3SMatt Redfearn	  but are discarded at runtime
26108c530ea3SMatt Redfearn
2611069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE
2612069fd766SMatt Redfearn	hex "Relocation table size"
2613069fd766SMatt Redfearn	depends on RELOCATABLE
2614069fd766SMatt Redfearn	range 0x0 0x01000000
2615069fd766SMatt Redfearn	default "0x00100000"
2616069fd766SMatt Redfearn	---help---
2617069fd766SMatt Redfearn	  A table of relocation data will be appended to the kernel binary
2618069fd766SMatt Redfearn	  and parsed at boot to fix up the relocated kernel.
2619069fd766SMatt Redfearn
2620069fd766SMatt Redfearn	  This option allows the amount of space reserved for the table to be
2621069fd766SMatt Redfearn	  adjusted, although the default of 1Mb should be ok in most cases.
2622069fd766SMatt Redfearn
2623069fd766SMatt Redfearn	  The build will fail and a valid size suggested if this is too small.
2624069fd766SMatt Redfearn
2625069fd766SMatt Redfearn	  If unsure, leave at the default value.
2626069fd766SMatt Redfearn
2627405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE
2628405bc8fdSMatt Redfearn	bool "Randomize the address of the kernel image"
2629405bc8fdSMatt Redfearn	depends on RELOCATABLE
2630405bc8fdSMatt Redfearn	---help---
2631405bc8fdSMatt Redfearn	   Randomizes the physical and virtual address at which the
2632405bc8fdSMatt Redfearn	   kernel image is loaded, as a security feature that
2633405bc8fdSMatt Redfearn	   deters exploit attempts relying on knowledge of the location
2634405bc8fdSMatt Redfearn	   of kernel internals.
2635405bc8fdSMatt Redfearn
2636405bc8fdSMatt Redfearn	   Entropy is generated using any coprocessor 0 registers available.
2637405bc8fdSMatt Redfearn
2638405bc8fdSMatt Redfearn	   The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2639405bc8fdSMatt Redfearn
2640405bc8fdSMatt Redfearn	   If unsure, say N.
2641405bc8fdSMatt Redfearn
2642405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET
2643405bc8fdSMatt Redfearn	hex "Maximum kASLR offset" if EXPERT
2644405bc8fdSMatt Redfearn	depends on RANDOMIZE_BASE
2645405bc8fdSMatt Redfearn	range 0x0 0x40000000 if EVA || 64BIT
2646405bc8fdSMatt Redfearn	range 0x0 0x08000000
2647405bc8fdSMatt Redfearn	default "0x01000000"
2648405bc8fdSMatt Redfearn	---help---
2649405bc8fdSMatt Redfearn	  When kASLR is active, this provides the maximum offset that will
2650405bc8fdSMatt Redfearn	  be applied to the kernel image. It should be set according to the
2651405bc8fdSMatt Redfearn	  amount of physical RAM available in the target system minus
2652405bc8fdSMatt Redfearn	  PHYSICAL_START and must be a power of 2.
2653405bc8fdSMatt Redfearn
2654405bc8fdSMatt Redfearn	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2655405bc8fdSMatt Redfearn	  EVA or 64-bit. The default is 16Mb.
2656405bc8fdSMatt Redfearn
2657c80d79d7SYasunori Gotoconfig NODES_SHIFT
2658c80d79d7SYasunori Goto	int
2659c80d79d7SYasunori Goto	default "6"
2660c80d79d7SYasunori Goto	depends on NEED_MULTIPLE_NODES
2661c80d79d7SYasunori Goto
266214f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS
266314f70012SDeng-Cheng Zhu	bool "Enable hardware performance counter support for perf events"
266423021b2bSYang Shi	depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON3)
266514f70012SDeng-Cheng Zhu	default y
266614f70012SDeng-Cheng Zhu	help
266714f70012SDeng-Cheng Zhu	  Enable hardware performance counter support for perf events. If
266814f70012SDeng-Cheng Zhu	  disabled, perf events will use software events only.
266914f70012SDeng-Cheng Zhu
26701da177e4SLinus Torvaldsconfig SMP
26711da177e4SLinus Torvalds	bool "Multi-Processing support"
2672e73ea273SRalf Baechle	depends on SYS_SUPPORTS_SMP
2673e73ea273SRalf Baechle	help
26741da177e4SLinus Torvalds	  This enables support for systems with more than one CPU. If you have
26754a474157SRobert Graffham	  a system with only one CPU, say N. If you have a system with more
26764a474157SRobert Graffham	  than one CPU, say Y.
26771da177e4SLinus Torvalds
26784a474157SRobert Graffham	  If you say N here, the kernel will run on uni- and multiprocessor
26791da177e4SLinus Torvalds	  machines, but will use only one CPU of a multiprocessor machine. If
26801da177e4SLinus Torvalds	  you say Y here, the kernel will run on many, but not all,
26814a474157SRobert Graffham	  uniprocessor machines. On a uniprocessor machine, the kernel
26821da177e4SLinus Torvalds	  will run faster if you say N here.
26831da177e4SLinus Torvalds
26841da177e4SLinus Torvalds	  People using multiprocessor machines who say Y here should also say
26851da177e4SLinus Torvalds	  Y to "Enhanced Real Time Clock Support", below.
26861da177e4SLinus Torvalds
268703502faaSAdrian Bunk	  See also the SMP-HOWTO available at
268803502faaSAdrian Bunk	  <http://www.tldp.org/docs.html#howto>.
26891da177e4SLinus Torvalds
26901da177e4SLinus Torvalds	  If you don't know what to do here, say N.
26911da177e4SLinus Torvalds
26927840d618SMatt Redfearnconfig HOTPLUG_CPU
26937840d618SMatt Redfearn	bool "Support for hot-pluggable CPUs"
26947840d618SMatt Redfearn	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
26957840d618SMatt Redfearn	help
26967840d618SMatt Redfearn	  Say Y here to allow turning CPUs off and on. CPUs can be
26977840d618SMatt Redfearn	  controlled through /sys/devices/system/cpu.
26987840d618SMatt Redfearn	  (Note: power management support will enable this option
26997840d618SMatt Redfearn	    automatically on SMP systems. )
27007840d618SMatt Redfearn	  Say N if you want to disable CPU hotplug.
27017840d618SMatt Redfearn
270287353d8aSRalf Baechleconfig SMP_UP
270387353d8aSRalf Baechle	bool
270487353d8aSRalf Baechle
27054a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP
27064a16ff4cSRalf Baechle	bool
27074a16ff4cSRalf Baechle
27080ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS
27090ee958e1SPaul Burton	bool
27100ee958e1SPaul Burton
2711e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP
2712e73ea273SRalf Baechle	bool
2713e73ea273SRalf Baechle
2714130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4
2715130e2fb7SRalf Baechle	bool
2716130e2fb7SRalf Baechle
2717130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8
2718130e2fb7SRalf Baechle	bool
2719130e2fb7SRalf Baechle
2720130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16
2721130e2fb7SRalf Baechle	bool
2722130e2fb7SRalf Baechle
2723130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32
2724130e2fb7SRalf Baechle	bool
2725130e2fb7SRalf Baechle
2726130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64
2727130e2fb7SRalf Baechle	bool
2728130e2fb7SRalf Baechle
27291da177e4SLinus Torvaldsconfig NR_CPUS
2730a91796a9SJayachandran C	int "Maximum number of CPUs (2-256)"
2731a91796a9SJayachandran C	range 2 256
27321da177e4SLinus Torvalds	depends on SMP
2733130e2fb7SRalf Baechle	default "4" if NR_CPUS_DEFAULT_4
2734130e2fb7SRalf Baechle	default "8" if NR_CPUS_DEFAULT_8
2735130e2fb7SRalf Baechle	default "16" if NR_CPUS_DEFAULT_16
2736130e2fb7SRalf Baechle	default "32" if NR_CPUS_DEFAULT_32
2737130e2fb7SRalf Baechle	default "64" if NR_CPUS_DEFAULT_64
27381da177e4SLinus Torvalds	help
27391da177e4SLinus Torvalds	  This allows you to specify the maximum number of CPUs which this
27401da177e4SLinus Torvalds	  kernel will support.  The maximum supported value is 32 for 32-bit
27411da177e4SLinus Torvalds	  kernel and 64 for 64-bit kernels; the minimum value which makes
274272ede9b1SAtsushi Nemoto	  sense is 1 for Qemu (useful only for kernel debugging purposes)
274372ede9b1SAtsushi Nemoto	  and 2 for all others.
27441da177e4SLinus Torvalds
27451da177e4SLinus Torvalds	  This is purely to save memory - each supported CPU adds
274672ede9b1SAtsushi Nemoto	  approximately eight kilobytes to the kernel image.  For best
274772ede9b1SAtsushi Nemoto	  performance should round up your number of processors to the next
274872ede9b1SAtsushi Nemoto	  power of two.
27491da177e4SLinus Torvalds
2750399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS
2751399aaa25SAl Cooper	bool
2752399aaa25SAl Cooper
27537820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP_1024
27547820b84bSDavid Daney	bool
27557820b84bSDavid Daney
27567820b84bSDavid Daneyconfig MIPS_NR_CPU_NR_MAP
27577820b84bSDavid Daney	int
27587820b84bSDavid Daney	depends on SMP
27597820b84bSDavid Daney	default 1024 if MIPS_NR_CPU_NR_MAP_1024
27607820b84bSDavid Daney	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
27617820b84bSDavid Daney
27621723b4a3SAtsushi Nemoto#
27631723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration
27641723b4a3SAtsushi Nemoto#
27651723b4a3SAtsushi Nemoto
27661723b4a3SAtsushi Nemotochoice
27671723b4a3SAtsushi Nemoto	prompt "Timer frequency"
27681723b4a3SAtsushi Nemoto	default HZ_250
27691723b4a3SAtsushi Nemoto	help
27701723b4a3SAtsushi Nemoto	 Allows the configuration of the timer frequency.
27711723b4a3SAtsushi Nemoto
277267596573SPaul Burton	config HZ_24
277367596573SPaul Burton		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
277467596573SPaul Burton
27751723b4a3SAtsushi Nemoto	config HZ_48
27760f873585SRalf Baechle		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
27771723b4a3SAtsushi Nemoto
27781723b4a3SAtsushi Nemoto	config HZ_100
27791723b4a3SAtsushi Nemoto		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
27801723b4a3SAtsushi Nemoto
27811723b4a3SAtsushi Nemoto	config HZ_128
27821723b4a3SAtsushi Nemoto		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
27831723b4a3SAtsushi Nemoto
27841723b4a3SAtsushi Nemoto	config HZ_250
27851723b4a3SAtsushi Nemoto		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
27861723b4a3SAtsushi Nemoto
27871723b4a3SAtsushi Nemoto	config HZ_256
27881723b4a3SAtsushi Nemoto		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
27891723b4a3SAtsushi Nemoto
27901723b4a3SAtsushi Nemoto	config HZ_1000
27911723b4a3SAtsushi Nemoto		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
27921723b4a3SAtsushi Nemoto
27931723b4a3SAtsushi Nemoto	config HZ_1024
27941723b4a3SAtsushi Nemoto		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
27951723b4a3SAtsushi Nemoto
27961723b4a3SAtsushi Nemotoendchoice
27971723b4a3SAtsushi Nemoto
279867596573SPaul Burtonconfig SYS_SUPPORTS_24HZ
279967596573SPaul Burton	bool
280067596573SPaul Burton
28011723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ
28021723b4a3SAtsushi Nemoto	bool
28031723b4a3SAtsushi Nemoto
28041723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ
28051723b4a3SAtsushi Nemoto	bool
28061723b4a3SAtsushi Nemoto
28071723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ
28081723b4a3SAtsushi Nemoto	bool
28091723b4a3SAtsushi Nemoto
28101723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ
28111723b4a3SAtsushi Nemoto	bool
28121723b4a3SAtsushi Nemoto
28131723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ
28141723b4a3SAtsushi Nemoto	bool
28151723b4a3SAtsushi Nemoto
28161723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ
28171723b4a3SAtsushi Nemoto	bool
28181723b4a3SAtsushi Nemoto
28191723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ
28201723b4a3SAtsushi Nemoto	bool
28211723b4a3SAtsushi Nemoto
28221723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ
28231723b4a3SAtsushi Nemoto	bool
282467596573SPaul Burton	default y if !SYS_SUPPORTS_24HZ && \
282567596573SPaul Burton		     !SYS_SUPPORTS_48HZ && \
282667596573SPaul Burton		     !SYS_SUPPORTS_100HZ && \
282767596573SPaul Burton		     !SYS_SUPPORTS_128HZ && \
282867596573SPaul Burton		     !SYS_SUPPORTS_250HZ && \
282967596573SPaul Burton		     !SYS_SUPPORTS_256HZ && \
283067596573SPaul Burton		     !SYS_SUPPORTS_1000HZ && \
28311723b4a3SAtsushi Nemoto		     !SYS_SUPPORTS_1024HZ
28321723b4a3SAtsushi Nemoto
28331723b4a3SAtsushi Nemotoconfig HZ
28341723b4a3SAtsushi Nemoto	int
283567596573SPaul Burton	default 24 if HZ_24
28361723b4a3SAtsushi Nemoto	default 48 if HZ_48
28371723b4a3SAtsushi Nemoto	default 100 if HZ_100
28381723b4a3SAtsushi Nemoto	default 128 if HZ_128
28391723b4a3SAtsushi Nemoto	default 250 if HZ_250
28401723b4a3SAtsushi Nemoto	default 256 if HZ_256
28411723b4a3SAtsushi Nemoto	default 1000 if HZ_1000
28421723b4a3SAtsushi Nemoto	default 1024 if HZ_1024
28431723b4a3SAtsushi Nemoto
284496685b17SDeng-Cheng Zhuconfig SCHED_HRTICK
284596685b17SDeng-Cheng Zhu	def_bool HIGH_RES_TIMERS
284696685b17SDeng-Cheng Zhu
2847ea6e942bSAtsushi Nemotoconfig KEXEC
28487d60717eSKees Cook	bool "Kexec system call"
28492965faa5SDave Young	select KEXEC_CORE
2850ea6e942bSAtsushi Nemoto	help
2851ea6e942bSAtsushi Nemoto	  kexec is a system call that implements the ability to shutdown your
2852ea6e942bSAtsushi Nemoto	  current kernel, and to start another kernel.  It is like a reboot
28533dde6ad8SDavid Sterba	  but it is independent of the system firmware.   And like a reboot
2854ea6e942bSAtsushi Nemoto	  you can start any kernel with it, not just Linux.
2855ea6e942bSAtsushi Nemoto
285601dd2fbfSMatt LaPlante	  The name comes from the similarity to the exec system call.
2857ea6e942bSAtsushi Nemoto
2858ea6e942bSAtsushi Nemoto	  It is an ongoing process to be certain the hardware in a machine
2859ea6e942bSAtsushi Nemoto	  is properly shutdown, so do not be surprised if this code does not
2860bf220695SGeert Uytterhoeven	  initially work for you.  As of this writing the exact hardware
2861bf220695SGeert Uytterhoeven	  interface is strongly in flux, so no good recommendation can be
2862bf220695SGeert Uytterhoeven	  made.
2863ea6e942bSAtsushi Nemoto
28647aa1c8f4SRalf Baechleconfig CRASH_DUMP
28657aa1c8f4SRalf Baechle	bool "Kernel crash dumps"
28667aa1c8f4SRalf Baechle	help
28677aa1c8f4SRalf Baechle	  Generate crash dump after being started by kexec.
28687aa1c8f4SRalf Baechle	  This should be normally only set in special crash dump kernels
28697aa1c8f4SRalf Baechle	  which are loaded in the main kernel with kexec-tools into
28707aa1c8f4SRalf Baechle	  a specially reserved region and then later executed after
28717aa1c8f4SRalf Baechle	  a crash by kdump/kexec. The crash dump kernel must be compiled
28727aa1c8f4SRalf Baechle	  to a memory address not used by the main kernel or firmware using
28737aa1c8f4SRalf Baechle	  PHYSICAL_START.
28747aa1c8f4SRalf Baechle
28757aa1c8f4SRalf Baechleconfig PHYSICAL_START
28767aa1c8f4SRalf Baechle	hex "Physical address where the kernel is loaded"
28778bda3e26SMaciej W. Rozycki	default "0xffffffff84000000"
28787aa1c8f4SRalf Baechle	depends on CRASH_DUMP
28797aa1c8f4SRalf Baechle	help
28807aa1c8f4SRalf Baechle	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
28817aa1c8f4SRalf Baechle	  If you plan to use kernel for capturing the crash dump change
28827aa1c8f4SRalf Baechle	  this value to start of the reserved region (the "X" value as
28837aa1c8f4SRalf Baechle	  specified in the "crashkernel=YM@XM" command line boot parameter
28847aa1c8f4SRalf Baechle	  passed to the panic-ed kernel).
28857aa1c8f4SRalf Baechle
2886ea6e942bSAtsushi Nemotoconfig SECCOMP
2887ea6e942bSAtsushi Nemoto	bool "Enable seccomp to safely compute untrusted bytecode"
2888293c5bd1SRalf Baechle	depends on PROC_FS
2889ea6e942bSAtsushi Nemoto	default y
2890ea6e942bSAtsushi Nemoto	help
2891ea6e942bSAtsushi Nemoto	  This kernel feature is useful for number crunching applications
2892ea6e942bSAtsushi Nemoto	  that may need to compute untrusted bytecode during their
2893ea6e942bSAtsushi Nemoto	  execution. By using pipes or other transports made available to
2894ea6e942bSAtsushi Nemoto	  the process as file descriptors supporting the read/write
2895ea6e942bSAtsushi Nemoto	  syscalls, it's possible to isolate those applications in
2896ea6e942bSAtsushi Nemoto	  their own address space using seccomp. Once seccomp is
2897ea6e942bSAtsushi Nemoto	  enabled via /proc/<pid>/seccomp, it cannot be disabled
2898ea6e942bSAtsushi Nemoto	  and the task is only allowed to execute a few safe syscalls
2899ea6e942bSAtsushi Nemoto	  defined by each seccomp mode.
2900ea6e942bSAtsushi Nemoto
2901ea6e942bSAtsushi Nemoto	  If unsure, say Y. Only embedded should say N here.
2902ea6e942bSAtsushi Nemoto
2903597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT
29040ce3417eSPaul Burton	bool "Support for O32 binaries using 64-bit FP"
2905597ce172SPaul Burton	depends on 32BIT || MIPS32_O32
2906597ce172SPaul Burton	help
2907597ce172SPaul Burton	  When this is enabled, the kernel will support use of 64-bit floating
2908597ce172SPaul Burton	  point registers with binaries using the O32 ABI along with the
2909597ce172SPaul Burton	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
2910597ce172SPaul Burton	  32-bit MIPS systems this support is at the cost of increasing the
2911597ce172SPaul Burton	  size and complexity of the compiled FPU emulator. Thus if you are
2912597ce172SPaul Burton	  running a MIPS32 system and know that none of your userland binaries
2913597ce172SPaul Burton	  will require 64-bit floating point, you may wish to reduce the size
2914597ce172SPaul Burton	  of your kernel & potentially improve FP emulation performance by
2915597ce172SPaul Burton	  saying N here.
2916597ce172SPaul Burton
291706e2e882SPaul Burton	  Although binutils currently supports use of this flag the details
291806e2e882SPaul Burton	  concerning its effect upon the O32 ABI in userland are still being
291906e2e882SPaul Burton	  worked on. In order to avoid userland becoming dependant upon current
292006e2e882SPaul Burton	  behaviour before the details have been finalised, this option should
292106e2e882SPaul Burton	  be considered experimental and only enabled by those working upon
292206e2e882SPaul Burton	  said details.
292306e2e882SPaul Burton
292406e2e882SPaul Burton	  If unsure, say N.
2925597ce172SPaul Burton
2926f2ffa5abSDezhong Diaoconfig USE_OF
29270b3e06fdSJonas Gorski	bool
2928f2ffa5abSDezhong Diao	select OF
2929e6ce1324SStephen Neuendorffer	select OF_EARLY_FLATTREE
2930abd2363fSGrant Likely	select IRQ_DOMAIN
2931f2ffa5abSDezhong Diao
29322fe8ea39SDengcheng Zhuconfig UHI_BOOT
29332fe8ea39SDengcheng Zhu	bool
29342fe8ea39SDengcheng Zhu
29357fafb068SAndrew Brestickerconfig BUILTIN_DTB
29367fafb068SAndrew Bresticker	bool
29377fafb068SAndrew Bresticker
29381da8f179SJonas Gorskichoice
29395b24d52cSJonas Gorski	prompt "Kernel appended dtb support" if USE_OF
29401da8f179SJonas Gorski	default MIPS_NO_APPENDED_DTB
29411da8f179SJonas Gorski
29421da8f179SJonas Gorski	config MIPS_NO_APPENDED_DTB
29431da8f179SJonas Gorski		bool "None"
29441da8f179SJonas Gorski		help
29451da8f179SJonas Gorski		  Do not enable appended dtb support.
29461da8f179SJonas Gorski
294787db537dSAaro Koskinen	config MIPS_ELF_APPENDED_DTB
294887db537dSAaro Koskinen		bool "vmlinux"
294987db537dSAaro Koskinen		help
295087db537dSAaro Koskinen		  With this option, the boot code will look for a device tree binary
295187db537dSAaro Koskinen		  DTB) included in the vmlinux ELF section .appended_dtb. By default
295287db537dSAaro Koskinen		  it is empty and the DTB can be appended using binutils command
295387db537dSAaro Koskinen		  objcopy:
295487db537dSAaro Koskinen
295587db537dSAaro Koskinen		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
295687db537dSAaro Koskinen
295787db537dSAaro Koskinen		  This is meant as a backward compatiblity convenience for those
295887db537dSAaro Koskinen		  systems with a bootloader that can't be upgraded to accommodate
295987db537dSAaro Koskinen		  the documented boot protocol using a device tree.
296087db537dSAaro Koskinen
29611da8f179SJonas Gorski	config MIPS_RAW_APPENDED_DTB
2962b8f54f2cSJonas Gorski		bool "vmlinux.bin or vmlinuz.bin"
29631da8f179SJonas Gorski		help
29641da8f179SJonas Gorski		  With this option, the boot code will look for a device tree binary
2965b8f54f2cSJonas Gorski		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
29661da8f179SJonas Gorski		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
29671da8f179SJonas Gorski
29681da8f179SJonas Gorski		  This is meant as a backward compatibility convenience for those
29691da8f179SJonas Gorski		  systems with a bootloader that can't be upgraded to accommodate
29701da8f179SJonas Gorski		  the documented boot protocol using a device tree.
29711da8f179SJonas Gorski
29721da8f179SJonas Gorski		  Beware that there is very little in terms of protection against
29731da8f179SJonas Gorski		  this option being confused by leftover garbage in memory that might
29741da8f179SJonas Gorski		  look like a DTB header after a reboot if no actual DTB is appended
29751da8f179SJonas Gorski		  to vmlinux.bin.  Do not leave this option active in a production kernel
29761da8f179SJonas Gorski		  if you don't intend to always append a DTB.
29771da8f179SJonas Gorskiendchoice
29781da8f179SJonas Gorski
29792024972eSJonas Gorskichoice
29802024972eSJonas Gorski	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
29812bcef9b4SJonas Gorski	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
29823f5f0a44SPaul Burton					 !MIPS_MALTA && \
29832bcef9b4SJonas Gorski					 !CAVIUM_OCTEON_SOC
29842024972eSJonas Gorski	default MIPS_CMDLINE_FROM_BOOTLOADER
29852024972eSJonas Gorski
29862024972eSJonas Gorski	config MIPS_CMDLINE_FROM_DTB
29872024972eSJonas Gorski		depends on USE_OF
29882024972eSJonas Gorski		bool "Dtb kernel arguments if available"
29892024972eSJonas Gorski
29902024972eSJonas Gorski	config MIPS_CMDLINE_DTB_EXTEND
29912024972eSJonas Gorski		depends on USE_OF
29922024972eSJonas Gorski		bool "Extend dtb kernel arguments with bootloader arguments"
29932024972eSJonas Gorski
29942024972eSJonas Gorski	config MIPS_CMDLINE_FROM_BOOTLOADER
29952024972eSJonas Gorski		bool "Bootloader kernel arguments if available"
2996ed47e153SRabin Vincent
2997ed47e153SRabin Vincent	config MIPS_CMDLINE_BUILTIN_EXTEND
2998ed47e153SRabin Vincent		depends on CMDLINE_BOOL
2999ed47e153SRabin Vincent		bool "Extend builtin kernel arguments with bootloader arguments"
30002024972eSJonas Gorskiendchoice
30012024972eSJonas Gorski
30025e83d430SRalf Baechleendmenu
30035e83d430SRalf Baechle
30041df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT
30051df0f0ffSAtsushi Nemoto	bool
30061df0f0ffSAtsushi Nemoto	default y
30071df0f0ffSAtsushi Nemoto
30081df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT
30091df0f0ffSAtsushi Nemoto	bool
30101df0f0ffSAtsushi Nemoto	default y
30111df0f0ffSAtsushi Nemoto
3012e1e16115SAaro Koskinenconfig HAVE_LATENCYTOP_SUPPORT
3013e1e16115SAaro Koskinen	bool
3014e1e16115SAaro Koskinen	default y
3015e1e16115SAaro Koskinen
3016a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS
3017a728ab52SKirill A. Shutemov	int
30183377e227SAlex Belits	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3019a728ab52SKirill A. Shutemov	default 3 if 64BIT && !PAGE_SIZE_64KB
3020a728ab52SKirill A. Shutemov	default 2
3021a728ab52SKirill A. Shutemov
30226c359eb1SPaul Burtonconfig MIPS_AUTO_PFN_OFFSET
30236c359eb1SPaul Burton	bool
30246c359eb1SPaul Burton
30251da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
30261da177e4SLinus Torvalds
30275e83d430SRalf Baechleconfig HW_HAS_EISA
30285e83d430SRalf Baechle	bool
30291da177e4SLinus Torvalds
3030c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC
30312eac9c2dSChristoph Hellwig	select PCI_DOMAINS_GENERIC if PCI
3032c5611df9SPaul Burton	bool
3033c5611df9SPaul Burton
3034c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY
3035c5611df9SPaul Burton	def_bool !PCI_DRIVERS_GENERIC
3036c5611df9SPaul Burton	select NO_GENERIC_PCI_IOPORT_MAP
30372eac9c2dSChristoph Hellwig	select PCI_DOMAINS if PCI
3038c5611df9SPaul Burton
30391da177e4SLinus Torvalds#
30401da177e4SLinus Torvalds# ISA support is now enabled via select.  Too many systems still have the one
30411da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect
30421da177e4SLinus Torvalds# users to choose the right thing ...
30431da177e4SLinus Torvalds#
30441da177e4SLinus Torvaldsconfig ISA
30451da177e4SLinus Torvalds	bool
30461da177e4SLinus Torvalds
30471da177e4SLinus Torvaldsconfig EISA
30481da177e4SLinus Torvalds	bool "EISA support"
30495e83d430SRalf Baechle	depends on HW_HAS_EISA
30501da177e4SLinus Torvalds	select ISA
3051aa414dffSRalf Baechle	select GENERIC_ISA_DMA
30521da177e4SLinus Torvalds	---help---
30531da177e4SLinus Torvalds	  The Extended Industry Standard Architecture (EISA) bus was
30541da177e4SLinus Torvalds	  developed as an open alternative to the IBM MicroChannel bus.
30551da177e4SLinus Torvalds
30561da177e4SLinus Torvalds	  The EISA bus provided some of the features of the IBM MicroChannel
30571da177e4SLinus Torvalds	  bus while maintaining backward compatibility with cards made for
30581da177e4SLinus Torvalds	  the older ISA bus.  The EISA bus saw limited use between 1988 and
30591da177e4SLinus Torvalds	  1995 when it was made obsolete by the PCI bus.
30601da177e4SLinus Torvalds
30611da177e4SLinus Torvalds	  Say Y here if you are building a kernel for an EISA-based machine.
30621da177e4SLinus Torvalds
30631da177e4SLinus Torvalds	  Otherwise, say N.
30641da177e4SLinus Torvalds
30651da177e4SLinus Torvaldssource "drivers/eisa/Kconfig"
30661da177e4SLinus Torvalds
30671da177e4SLinus Torvaldsconfig TC
30681da177e4SLinus Torvalds	bool "TURBOchannel support"
30691da177e4SLinus Torvalds	depends on MACH_DECSTATION
30701da177e4SLinus Torvalds	help
307150a23e6eSJustin P. Mattock	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
307250a23e6eSJustin P. Mattock	  processors.  TURBOchannel programming specifications are available
307350a23e6eSJustin P. Mattock	  at:
307450a23e6eSJustin P. Mattock	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
307550a23e6eSJustin P. Mattock	  and:
307650a23e6eSJustin P. Mattock	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
307750a23e6eSJustin P. Mattock	  Linux driver support status is documented at:
307850a23e6eSJustin P. Mattock	  <http://www.linux-mips.org/wiki/DECstation>
30791da177e4SLinus Torvalds
30801da177e4SLinus Torvaldsconfig MMU
30811da177e4SLinus Torvalds	bool
30821da177e4SLinus Torvalds	default y
30831da177e4SLinus Torvalds
3084109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN
3085109c32ffSMatt Redfearn	default 12 if 64BIT
3086109c32ffSMatt Redfearn	default 8
3087109c32ffSMatt Redfearn
3088109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX
3089109c32ffSMatt Redfearn	default 18 if 64BIT
3090109c32ffSMatt Redfearn	default 15
3091109c32ffSMatt Redfearn
3092109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN
3093109c32ffSMatt Redfearn       default 8
3094109c32ffSMatt Redfearn
3095109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX
3096109c32ffSMatt Redfearn       default 15
3097109c32ffSMatt Redfearn
3098d865bea4SRalf Baechleconfig I8253
3099d865bea4SRalf Baechle	bool
3100798778b8SRussell King	select CLKSRC_I8253
31012d02612fSThomas Gleixner	select CLKEVT_I8253
31029726b43aSWu Zhangjin	select MIPS_EXTERNAL_TIMER
3103d865bea4SRalf Baechle
3104e05eb3f8SRalf Baechleconfig ZONE_DMA
3105e05eb3f8SRalf Baechle	bool
3106e05eb3f8SRalf Baechle
3107cce335aeSRalf Baechleconfig ZONE_DMA32
3108cce335aeSRalf Baechle	bool
3109cce335aeSRalf Baechle
31101da177e4SLinus Torvaldsendmenu
31111da177e4SLinus Torvalds
31121da177e4SLinus Torvaldsconfig TRAD_SIGNALS
31131da177e4SLinus Torvalds	bool
31141da177e4SLinus Torvalds
31151da177e4SLinus Torvaldsconfig MIPS32_COMPAT
311678aaf956SRalf Baechle	bool
31171da177e4SLinus Torvalds
31181da177e4SLinus Torvaldsconfig COMPAT
31191da177e4SLinus Torvalds	bool
31201da177e4SLinus Torvalds
312105e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT
312205e43966SAtsushi Nemoto	bool
312305e43966SAtsushi Nemoto
31241da177e4SLinus Torvaldsconfig MIPS32_O32
31251da177e4SLinus Torvalds	bool "Kernel support for o32 binaries"
312678aaf956SRalf Baechle	depends on 64BIT
312778aaf956SRalf Baechle	select ARCH_WANT_OLD_COMPAT_IPC
312878aaf956SRalf Baechle	select COMPAT
312978aaf956SRalf Baechle	select MIPS32_COMPAT
313078aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
31311da177e4SLinus Torvalds	help
31321da177e4SLinus Torvalds	  Select this option if you want to run o32 binaries.  These are pure
31331da177e4SLinus Torvalds	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
31341da177e4SLinus Torvalds	  existing binaries are in this format.
31351da177e4SLinus Torvalds
31361da177e4SLinus Torvalds	  If unsure, say Y.
31371da177e4SLinus Torvalds
31381da177e4SLinus Torvaldsconfig MIPS32_N32
31391da177e4SLinus Torvalds	bool "Kernel support for n32 binaries"
3140c22eacfeSRalf Baechle	depends on 64BIT
314178aaf956SRalf Baechle	select COMPAT
314278aaf956SRalf Baechle	select MIPS32_COMPAT
314378aaf956SRalf Baechle	select SYSVIPC_COMPAT if SYSVIPC
31441da177e4SLinus Torvalds	help
31451da177e4SLinus Torvalds	  Select this option if you want to run n32 binaries.  These are
31461da177e4SLinus Torvalds	  64-bit binaries using 32-bit quantities for addressing and certain
31471da177e4SLinus Torvalds	  data that would normally be 64-bit.  They are used in special
31481da177e4SLinus Torvalds	  cases.
31491da177e4SLinus Torvalds
31501da177e4SLinus Torvalds	  If unsure, say N.
31511da177e4SLinus Torvalds
31521da177e4SLinus Torvaldsconfig BINFMT_ELF32
31531da177e4SLinus Torvalds	bool
31541da177e4SLinus Torvalds	default y if MIPS32_O32 || MIPS32_N32
3155f43edca7SRalf Baechle	select ELFCORE
31561da177e4SLinus Torvalds
31572116245eSRalf Baechlemenu "Power management options"
3158952fa954SRodolfo Giometti
3159363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE
3160363c55caSWu Zhangjin	def_bool y
31613f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3162363c55caSWu Zhangjin
3163f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE
3164f4cb5700SJohannes Berg	def_bool y
31653f5b3e17SRalf Baechle	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3166f4cb5700SJohannes Berg
31672116245eSRalf Baechlesource "kernel/power/Kconfig"
3168952fa954SRodolfo Giometti
31691da177e4SLinus Torvaldsendmenu
31701da177e4SLinus Torvalds
31717a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER
31727a998935SViresh Kumar	bool
31737a998935SViresh Kumar
31747a998935SViresh Kumarmenu "CPU Power Management"
3175c095ebafSPaul Burton
3176c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
31777a998935SViresh Kumarsource "drivers/cpufreq/Kconfig"
31787a998935SViresh Kumarendif
31799726b43aSWu Zhangjin
3180c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig"
3181c095ebafSPaul Burton
3182c095ebafSPaul Burtonendmenu
3183c095ebafSPaul Burton
318498cdee0eSRalf Baechlesource "drivers/firmware/Kconfig"
318598cdee0eSRalf Baechle
31862235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig"
3187