11da177e4SLinus Torvaldsconfig MIPS 21da177e4SLinus Torvalds bool 31da177e4SLinus Torvalds default y 440e084a5SRalf Baechle select ARCH_SUPPORTS_UPROBES 5a862a426SMark Salter select ARCH_MIGHT_HAVE_PC_PARPORT 6393c1262SMark Salter select ARCH_MIGHT_HAVE_PC_SERIO 75fac4f7aSPaul Burton select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 81ee3630aSRalf Baechle select ARCH_USE_BUILTIN_BSWAP 9c3fc5cd5SRalf Baechle select HAVE_CONTEXT_TRACKING 10f8ac0425SYoichi Yuasa select HAVE_GENERIC_DMA_COHERENT 11ec7748b5SSam Ravnborg select HAVE_IDE 123cc3434fSMatt Redfearn select HAVE_IRQ_EXIT_ON_IRQ_STACK 1342d4b839SMathieu Desnoyers select HAVE_OPROFILE 147f788d2dSDeng-Cheng Zhu select HAVE_PERF_EVENTS 157f788d2dSDeng-Cheng Zhu select PERF_USE_VMALLOC 1688547001SJason Wessel select HAVE_ARCH_KGDB 17*109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_BITS if MMU 18*109c32ffSMatt Redfearn select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 19490b004fSMarkos Chandras select HAVE_ARCH_SECCOMP_FILTER 20c0ff3c53SRalf Baechle select HAVE_ARCH_TRACEHOOK 216077776bSDaniel Borkmann select HAVE_CBPF_JIT if !CPU_MICROMIPS 22d2bb0762SWu Zhangjin select HAVE_FUNCTION_TRACER 23538f1952SWu Zhangjin select HAVE_DYNAMIC_FTRACE 24538f1952SWu Zhangjin select HAVE_FTRACE_MCOUNT_RECORD 2564575f91SWu Zhangjin select HAVE_C_RECORDMCOUNT 2629c5d346SWu Zhangjin select HAVE_FUNCTION_GRAPH_TRACER 27c1bf207dSDavid Daney select HAVE_KPROBES 28c1bf207dSDavid Daney select HAVE_KRETPROBES 29fb59e394SRalf Baechle select HAVE_SYSCALL_TRACEPOINTS 30b69ec42bSCatalin Marinas select HAVE_DEBUG_KMEMLEAK 311d7bf993SRalf Baechle select HAVE_SYSCALL_TRACEPOINTS 322b68f6caSKees Cook select ARCH_HAS_ELF_RANDOMIZE 33383c97b4SBen Hutchings select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES && 64BIT 3430ad29bbSHuacai Chen select RTC_LIB if !MACH_LOONGSON64 352b78920dSDeng-Cheng Zhu select GENERIC_ATOMIC64 if !64BIT 36f4649382SZubair Lutfullah Kakakhel select HAVE_DMA_CONTIGUOUS 3748e1fd5aSDavid Daney select HAVE_DMA_API_DEBUG 383bd27e32SDavid Daney select GENERIC_IRQ_PROBE 39f8396c17SThomas Gleixner select GENERIC_IRQ_SHOW 4078857614SMarkos Chandras select GENERIC_PCI_IOMAP 4194bb0c1aSDavid Daney select HAVE_ARCH_JUMP_LABEL 42c1d7e01dSWill Deacon select ARCH_WANT_IPC_PARSE_VERSION 430f462e3cSThomas Gleixner select IRQ_FORCED_THREADING 449d15ffc8STejun Heo select HAVE_MEMBLOCK 459d15ffc8STejun Heo select HAVE_MEMBLOCK_NODE_MAP 469d15ffc8STejun Heo select ARCH_DISCARD_MEMBLOCK 47360014a3SThomas Gleixner select GENERIC_SMP_IDLE_THREAD 484b054495SDavid Daney select BUILDTIME_EXTABLE_SORT 49cde1794bSAnna-Maria Gleixner select GENERIC_CLOCKEVENTS 50929de4ccSDeng-Cheng Zhu select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 51cde1794bSAnna-Maria Gleixner select GENERIC_CMOS_UPDATE 52786d35d4SDavid Howells select HAVE_MOD_ARCH_SPECIFIC 5342a0bb3fSPetr Mladek select HAVE_NMI 544febd95aSStephen Rothwell select VIRT_TO_BUS 552f12fb20SJoshua Kinard select MODULES_USE_ELF_REL if MODULES 562f12fb20SJoshua Kinard select MODULES_USE_ELF_RELA if MODULES && 64BIT 5750150d2bSAl Viro select CLONE_BACKWARDS 58d1a1dc0bSDave Hansen select HAVE_DEBUG_STACKOVERFLOW 5919952a92SKees Cook select HAVE_CC_STACKPROTECTOR 60b1d4c6caSJames Hogan select CPU_PM if CPU_IDLE 61cc7964afSPaul Burton select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 6290cee759SPaul Burton select ARCH_BINFMT_ELF_STATE 63d79d853dSMarkos Chandras select SYSCTL_EXCEPTION_TRACE 64bb877e96SDeng-Cheng Zhu select HAVE_VIRT_CPU_ACCOUNTING_GEN 65ec9ddad3SDeng-Cheng Zhu select HAVE_IRQ_TIME_ACCOUNTING 66a7f4df4eSAlex Smith select GENERIC_TIME_VSYSCALL 67a7f4df4eSAlex Smith select ARCH_CLOCKSOURCE_DATA 681d2753a6SDavid Daney select HANDLE_DOMAIN_IRQ 69432c6bacSPaul Burton select HAVE_EXIT_THREAD 7008bccf43SMarcin Nowakowski select HAVE_REGS_AND_STACK_ACCESS_API 71cabca8c0SPaul Burton select HAVE_ARCH_HARDENED_USERCOPY 721da177e4SLinus Torvalds 731da177e4SLinus Torvaldsmenu "Machine selection" 741da177e4SLinus Torvalds 755e83d430SRalf Baechlechoice 765e83d430SRalf Baechle prompt "System type" 775e83d430SRalf Baechle default SGI_IP22 781da177e4SLinus Torvalds 79eed0eabdSPaul Burtonconfig MIPS_GENERIC 80eed0eabdSPaul Burton bool "Generic board-agnostic MIPS kernel" 81eed0eabdSPaul Burton select BOOT_RAW 82eed0eabdSPaul Burton select BUILTIN_DTB 83eed0eabdSPaul Burton select CEVT_R4K 84eed0eabdSPaul Burton select CLKSRC_MIPS_GIC 85eed0eabdSPaul Burton select COMMON_CLK 86eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_VI 87eed0eabdSPaul Burton select CPU_MIPSR2_IRQ_EI 88eed0eabdSPaul Burton select CSRC_R4K 89eed0eabdSPaul Burton select DMA_PERDEV_COHERENT 90eed0eabdSPaul Burton select HW_HAS_PCI 91eed0eabdSPaul Burton select IRQ_MIPS_CPU 92eed0eabdSPaul Burton select LIBFDT 93eed0eabdSPaul Burton select MIPS_CPU_SCACHE 94eed0eabdSPaul Burton select MIPS_GIC 95eed0eabdSPaul Burton select MIPS_L1_CACHE_SHIFT_7 96eed0eabdSPaul Burton select NO_EXCEPT_FILL 97eed0eabdSPaul Burton select PCI_DRIVERS_GENERIC 98eed0eabdSPaul Burton select PINCTRL 99eed0eabdSPaul Burton select SMP_UP if SMP 100eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R1 101eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R2 102eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS32_R6 103eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R1 104eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R2 105eed0eabdSPaul Burton select SYS_HAS_CPU_MIPS64_R6 106eed0eabdSPaul Burton select SYS_SUPPORTS_32BIT_KERNEL 107eed0eabdSPaul Burton select SYS_SUPPORTS_64BIT_KERNEL 108eed0eabdSPaul Burton select SYS_SUPPORTS_BIG_ENDIAN 109eed0eabdSPaul Burton select SYS_SUPPORTS_HIGHMEM 110eed0eabdSPaul Burton select SYS_SUPPORTS_LITTLE_ENDIAN 111eed0eabdSPaul Burton select SYS_SUPPORTS_MICROMIPS 112eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS_CPS 113eed0eabdSPaul Burton select SYS_SUPPORTS_MIPS16 114eed0eabdSPaul Burton select SYS_SUPPORTS_MULTITHREADING 115eed0eabdSPaul Burton select SYS_SUPPORTS_RELOCATABLE 116eed0eabdSPaul Burton select SYS_SUPPORTS_SMARTMIPS 117eed0eabdSPaul Burton select USB_EHCI_BIG_ENDIAN_DESC if BIG_ENDIAN 118eed0eabdSPaul Burton select USB_EHCI_BIG_ENDIAN_MMIO if BIG_ENDIAN 119eed0eabdSPaul Burton select USB_OHCI_BIG_ENDIAN_DESC if BIG_ENDIAN 120eed0eabdSPaul Burton select USB_OHCI_BIG_ENDIAN_MMIO if BIG_ENDIAN 121eed0eabdSPaul Burton select USB_UHCI_BIG_ENDIAN_DESC if BIG_ENDIAN 122eed0eabdSPaul Burton select USB_UHCI_BIG_ENDIAN_MMIO if BIG_ENDIAN 123eed0eabdSPaul Burton select USE_OF 124eed0eabdSPaul Burton help 125eed0eabdSPaul Burton Select this to build a kernel which aims to support multiple boards, 126eed0eabdSPaul Burton generally using a flattened device tree passed from the bootloader 127eed0eabdSPaul Burton using the boot protocol defined in the UHI (Unified Hosting 128eed0eabdSPaul Burton Interface) specification. 129eed0eabdSPaul Burton 13042a4f17dSManuel Laussconfig MIPS_ALCHEMY 131c3543e25SYoichi Yuasa bool "Alchemy processor based machines" 13234adb28dSRalf Baechle select ARCH_PHYS_ADDR_T_64BIT 133f772cdb2SRalf Baechle select CEVT_R4K 134d7ea335cSSteven J. Hill select CSRC_R4K 13567e38cf2SRalf Baechle select IRQ_MIPS_CPU 13688e9a93cSManuel Lauss select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is 13742a4f17dSManuel Lauss select SYS_HAS_CPU_MIPS32_R1 13842a4f17dSManuel Lauss select SYS_SUPPORTS_32BIT_KERNEL 13942a4f17dSManuel Lauss select SYS_SUPPORTS_APM_EMULATION 140d30a2b47SLinus Walleij select GPIOLIB 1411b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 14247440229SManuel Lauss select COMMON_CLK 1431da177e4SLinus Torvalds 1447ca5dc14SFlorian Fainelliconfig AR7 1457ca5dc14SFlorian Fainelli bool "Texas Instruments AR7" 1467ca5dc14SFlorian Fainelli select BOOT_ELF32 1477ca5dc14SFlorian Fainelli select DMA_NONCOHERENT 1487ca5dc14SFlorian Fainelli select CEVT_R4K 1497ca5dc14SFlorian Fainelli select CSRC_R4K 15067e38cf2SRalf Baechle select IRQ_MIPS_CPU 1517ca5dc14SFlorian Fainelli select NO_EXCEPT_FILL 1527ca5dc14SFlorian Fainelli select SWAP_IO_SPACE 1537ca5dc14SFlorian Fainelli select SYS_HAS_CPU_MIPS32_R1 1547ca5dc14SFlorian Fainelli select SYS_HAS_EARLY_PRINTK 1557ca5dc14SFlorian Fainelli select SYS_SUPPORTS_32BIT_KERNEL 1567ca5dc14SFlorian Fainelli select SYS_SUPPORTS_LITTLE_ENDIAN 157377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 1581b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT_UART16550 159d30a2b47SLinus Walleij select GPIOLIB 1607ca5dc14SFlorian Fainelli select VLYNQ 1618551fb64SYoichi Yuasa select HAVE_CLK 1627ca5dc14SFlorian Fainelli help 1637ca5dc14SFlorian Fainelli Support for the Texas Instruments AR7 System-on-a-Chip 1647ca5dc14SFlorian Fainelli family: TNETD7100, 7200 and 7300. 1657ca5dc14SFlorian Fainelli 16643cc739fSSergey Ryazanovconfig ATH25 16743cc739fSSergey Ryazanov bool "Atheros AR231x/AR531x SoC support" 16843cc739fSSergey Ryazanov select CEVT_R4K 16943cc739fSSergey Ryazanov select CSRC_R4K 17043cc739fSSergey Ryazanov select DMA_NONCOHERENT 17167e38cf2SRalf Baechle select IRQ_MIPS_CPU 1721753e74eSSergey Ryazanov select IRQ_DOMAIN 17343cc739fSSergey Ryazanov select SYS_HAS_CPU_MIPS32_R1 17443cc739fSSergey Ryazanov select SYS_SUPPORTS_BIG_ENDIAN 17543cc739fSSergey Ryazanov select SYS_SUPPORTS_32BIT_KERNEL 1768aaa7278SSergey Ryazanov select SYS_HAS_EARLY_PRINTK 17743cc739fSSergey Ryazanov help 17843cc739fSSergey Ryazanov Support for Atheros AR231x and Atheros AR531x based boards 17943cc739fSSergey Ryazanov 180d4a67d9dSGabor Juhosconfig ATH79 181d4a67d9dSGabor Juhos bool "Atheros AR71XX/AR724X/AR913X based boards" 182ff591a91SAlban Bedel select ARCH_HAS_RESET_CONTROLLER 183d4a67d9dSGabor Juhos select BOOT_RAW 184d4a67d9dSGabor Juhos select CEVT_R4K 185d4a67d9dSGabor Juhos select CSRC_R4K 186d4a67d9dSGabor Juhos select DMA_NONCOHERENT 187d30a2b47SLinus Walleij select GPIOLIB 18894638067SGabor Juhos select HAVE_CLK 189411520afSAlban Bedel select COMMON_CLK 1902c4f1ac5SGabor Juhos select CLKDEV_LOOKUP 19167e38cf2SRalf Baechle select IRQ_MIPS_CPU 1920aabf1a4SGabor Juhos select MIPS_MACHINE 193d4a67d9dSGabor Juhos select SYS_HAS_CPU_MIPS32_R2 194d4a67d9dSGabor Juhos select SYS_HAS_EARLY_PRINTK 195d4a67d9dSGabor Juhos select SYS_SUPPORTS_32BIT_KERNEL 196d4a67d9dSGabor Juhos select SYS_SUPPORTS_BIG_ENDIAN 197377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 198b3f0a250SAlban Bedel select SYS_SUPPORTS_ZBOOT_UART_PROM 19903c8c407SAlban Bedel select USE_OF 200d4a67d9dSGabor Juhos help 201d4a67d9dSGabor Juhos Support for the Atheros AR71XX/AR724X/AR913X SoCs. 202d4a67d9dSGabor Juhos 2035f2d4459SKevin Cernekeeconfig BMIPS_GENERIC 2045f2d4459SKevin Cernekee bool "Broadcom Generic BMIPS kernel" 205d666cd02SKevin Cernekee select BOOT_RAW 206d666cd02SKevin Cernekee select NO_EXCEPT_FILL 207d666cd02SKevin Cernekee select USE_OF 208d666cd02SKevin Cernekee select CEVT_R4K 209d666cd02SKevin Cernekee select CSRC_R4K 210d666cd02SKevin Cernekee select SYNC_R4K 211d666cd02SKevin Cernekee select COMMON_CLK 212c7c42ec2SSimon Arlott select BCM6345_L1_IRQ 21360b858f2SKevin Cernekee select BCM7038_L1_IRQ 21460b858f2SKevin Cernekee select BCM7120_L2_IRQ 21560b858f2SKevin Cernekee select BRCMSTB_L2_IRQ 21667e38cf2SRalf Baechle select IRQ_MIPS_CPU 21760b858f2SKevin Cernekee select DMA_NONCOHERENT 218d666cd02SKevin Cernekee select SYS_SUPPORTS_32BIT_KERNEL 21960b858f2SKevin Cernekee select SYS_SUPPORTS_LITTLE_ENDIAN 220d666cd02SKevin Cernekee select SYS_SUPPORTS_BIG_ENDIAN 221d666cd02SKevin Cernekee select SYS_SUPPORTS_HIGHMEM 22260b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS32_3300 22360b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4350 22460b858f2SKevin Cernekee select SYS_HAS_CPU_BMIPS4380 225d666cd02SKevin Cernekee select SYS_HAS_CPU_BMIPS5000 226d666cd02SKevin Cernekee select SWAP_IO_SPACE 22760b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 22860b858f2SKevin Cernekee select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 22960b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 23060b858f2SKevin Cernekee select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 231d666cd02SKevin Cernekee help 2325f2d4459SKevin Cernekee Build a generic DT-based kernel image that boots on select 2335f2d4459SKevin Cernekee BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 2345f2d4459SKevin Cernekee box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 2355f2d4459SKevin Cernekee must be set appropriately for your board. 236d666cd02SKevin Cernekee 2371c0c13ebSAurelien Jarnoconfig BCM47XX 238c619366eSFlorian Fainelli bool "Broadcom BCM47XX based boards" 239fe08f8c2SHauke Mehrtens select BOOT_RAW 24042f77542SRalf Baechle select CEVT_R4K 241940f6b48SRalf Baechle select CSRC_R4K 2421c0c13ebSAurelien Jarno select DMA_NONCOHERENT 2431c0c13ebSAurelien Jarno select HW_HAS_PCI 24467e38cf2SRalf Baechle select IRQ_MIPS_CPU 245314878d2SMarkos Chandras select SYS_HAS_CPU_MIPS32_R1 246dd54deddSHauke Mehrtens select NO_EXCEPT_FILL 2471c0c13ebSAurelien Jarno select SYS_SUPPORTS_32BIT_KERNEL 2481c0c13ebSAurelien Jarno select SYS_SUPPORTS_LITTLE_ENDIAN 249377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 25025e5fb97SAurelien Jarno select SYS_HAS_EARLY_PRINTK 251e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 252c949c0bcSRafał Miłecki select GPIOLIB 253c949c0bcSRafał Miłecki select LEDS_GPIO_REGISTER 254f6e734a8SRafał Miłecki select BCM47XX_NVRAM 2552ab71a02SRafał Miłecki select BCM47XX_SPROM 2561c0c13ebSAurelien Jarno help 2571c0c13ebSAurelien Jarno Support for BCM47XX based boards 2581c0c13ebSAurelien Jarno 259e7300d04SMaxime Bizonconfig BCM63XX 260e7300d04SMaxime Bizon bool "Broadcom BCM63XX based boards" 261ae8de61cSFlorian Fainelli select BOOT_RAW 262e7300d04SMaxime Bizon select CEVT_R4K 263e7300d04SMaxime Bizon select CSRC_R4K 264fc264022SJonas Gorski select SYNC_R4K 265e7300d04SMaxime Bizon select DMA_NONCOHERENT 26667e38cf2SRalf Baechle select IRQ_MIPS_CPU 267e7300d04SMaxime Bizon select SYS_SUPPORTS_32BIT_KERNEL 268e7300d04SMaxime Bizon select SYS_SUPPORTS_BIG_ENDIAN 269e7300d04SMaxime Bizon select SYS_HAS_EARLY_PRINTK 270e7300d04SMaxime Bizon select SWAP_IO_SPACE 271d30a2b47SLinus Walleij select GPIOLIB 2723e82eeebSYoichi Yuasa select HAVE_CLK 273af2418beSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 274e7300d04SMaxime Bizon help 275e7300d04SMaxime Bizon Support for BCM63XX based boards 276e7300d04SMaxime Bizon 2771da177e4SLinus Torvaldsconfig MIPS_COBALT 2783fa986faSMartin Michlmayr bool "Cobalt Server" 27942f77542SRalf Baechle select CEVT_R4K 280940f6b48SRalf Baechle select CSRC_R4K 2811097c6acSYoichi Yuasa select CEVT_GT641XX 2821da177e4SLinus Torvalds select DMA_NONCOHERENT 2831da177e4SLinus Torvalds select HW_HAS_PCI 284d865bea4SRalf Baechle select I8253 2851da177e4SLinus Torvalds select I8259 28667e38cf2SRalf Baechle select IRQ_MIPS_CPU 287d5ab1a69SYoichi Yuasa select IRQ_GT641XX 288252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 289e25bfc92SYoichi Yuasa select PCI 2907cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 2910a22e0d4SYoichi Yuasa select SYS_HAS_EARLY_PRINTK 292ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 2930e8774b6SFlorian Fainelli select SYS_SUPPORTS_64BIT_KERNEL 2945e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 295e6086557SRalf Baechle select USE_GENERIC_EARLY_PRINTK_8250 2961da177e4SLinus Torvalds 2971da177e4SLinus Torvaldsconfig MACH_DECSTATION 2983fa986faSMartin Michlmayr bool "DECstations" 2991da177e4SLinus Torvalds select BOOT_ELF32 3006457d9fcSYoichi Yuasa select CEVT_DS1287 30181d10badSMaciej W. Rozycki select CEVT_R4K if CPU_R4X00 3024247417dSYoichi Yuasa select CSRC_IOASIC 30381d10badSMaciej W. Rozycki select CSRC_R4K if CPU_R4X00 30420d60d99SMaciej W. Rozycki select CPU_DADDI_WORKAROUNDS if 64BIT 30520d60d99SMaciej W. Rozycki select CPU_R4000_WORKAROUNDS if 64BIT 30620d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS if 64BIT 3071da177e4SLinus Torvalds select DMA_NONCOHERENT 308ce816fa8SUwe Kleine-König select NO_IOPORT_MAP 30967e38cf2SRalf Baechle select IRQ_MIPS_CPU 3107cf8053bSRalf Baechle select SYS_HAS_CPU_R3000 3117cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 312ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 3137d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3145e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 3151723b4a3SAtsushi Nemoto select SYS_SUPPORTS_128HZ 3161723b4a3SAtsushi Nemoto select SYS_SUPPORTS_256HZ 3171723b4a3SAtsushi Nemoto select SYS_SUPPORTS_1024HZ 318930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 3195e83d430SRalf Baechle help 3201da177e4SLinus Torvalds This enables support for DEC's MIPS based workstations. For details 3211da177e4SLinus Torvalds see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 3221da177e4SLinus Torvalds DECstation porting pages on <http://decstation.unix-ag.org/>. 3231da177e4SLinus Torvalds 3241da177e4SLinus Torvalds If you have one of the following DECstation Models you definitely 3251da177e4SLinus Torvalds want to choose R4xx0 for the CPU Type: 3261da177e4SLinus Torvalds 3271da177e4SLinus Torvalds DECstation 5000/50 3281da177e4SLinus Torvalds DECstation 5000/150 3291da177e4SLinus Torvalds DECstation 5000/260 3301da177e4SLinus Torvalds DECsystem 5900/260 3311da177e4SLinus Torvalds 3321da177e4SLinus Torvalds otherwise choose R3000. 3331da177e4SLinus Torvalds 3345e83d430SRalf Baechleconfig MACH_JAZZ 3353fa986faSMartin Michlmayr bool "Jazz family of machines" 3360e2794b0SRalf Baechle select FW_ARC 3370e2794b0SRalf Baechle select FW_ARC32 3385e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 33942f77542SRalf Baechle select CEVT_R4K 340940f6b48SRalf Baechle select CSRC_R4K 341e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 3425e83d430SRalf Baechle select GENERIC_ISA_DMA 3438a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 34467e38cf2SRalf Baechle select IRQ_MIPS_CPU 345d865bea4SRalf Baechle select I8253 3465e83d430SRalf Baechle select I8259 3475e83d430SRalf Baechle select ISA 3487cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 3495e83d430SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 3507d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 3511723b4a3SAtsushi Nemoto select SYS_SUPPORTS_100HZ 3521da177e4SLinus Torvalds help 3535e83d430SRalf Baechle This a family of machines based on the MIPS R4030 chipset which was 3545e83d430SRalf Baechle used by several vendors to build RISC/os and Windows NT workstations. 355692105b8SMatt LaPlante Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 3565e83d430SRalf Baechle Olivetti M700-10 workstations. 3575e83d430SRalf Baechle 358de361e8bSPaul Burtonconfig MACH_INGENIC 359de361e8bSPaul Burton bool "Ingenic SoC based machines" 3605ebabe59SLars-Peter Clausen select SYS_SUPPORTS_32BIT_KERNEL 3615ebabe59SLars-Peter Clausen select SYS_SUPPORTS_LITTLE_ENDIAN 362f9c9affcSLluís Batlle i Rossell select SYS_SUPPORTS_ZBOOT_UART16550 3635ebabe59SLars-Peter Clausen select DMA_NONCOHERENT 36467e38cf2SRalf Baechle select IRQ_MIPS_CPU 365d30a2b47SLinus Walleij select GPIOLIB 366ff1930c6SPaul Burton select COMMON_CLK 36783bc7692SLars-Peter Clausen select GENERIC_IRQ_CHIP 368ffb1843dSPaul Burton select BUILTIN_DTB 369ffb1843dSPaul Burton select USE_OF 3706ec127fbSPaul Burton select LIBFDT 3715ebabe59SLars-Peter Clausen 372171bb2f1SJohn Crispinconfig LANTIQ 373171bb2f1SJohn Crispin bool "Lantiq based platforms" 374171bb2f1SJohn Crispin select DMA_NONCOHERENT 37567e38cf2SRalf Baechle select IRQ_MIPS_CPU 376171bb2f1SJohn Crispin select CEVT_R4K 377171bb2f1SJohn Crispin select CSRC_R4K 378171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 379171bb2f1SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 380171bb2f1SJohn Crispin select SYS_SUPPORTS_BIG_ENDIAN 381171bb2f1SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 382377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 383171bb2f1SJohn Crispin select SYS_SUPPORTS_MULTITHREADING 384171bb2f1SJohn Crispin select SYS_HAS_EARLY_PRINTK 385d30a2b47SLinus Walleij select GPIOLIB 386171bb2f1SJohn Crispin select SWAP_IO_SPACE 387171bb2f1SJohn Crispin select BOOT_RAW 388287e3f3fSJohn Crispin select CLKDEV_LOOKUP 389a0392222SJohn Crispin select USE_OF 3903f8c50c9SJohn Crispin select PINCTRL 3913f8c50c9SJohn Crispin select PINCTRL_LANTIQ 392c530781cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 393c530781cSJohn Crispin select RESET_CONTROLLER 394171bb2f1SJohn Crispin 3951f21d2bdSBrian Murphyconfig LASAT 3961f21d2bdSBrian Murphy bool "LASAT Networks platforms" 39742f77542SRalf Baechle select CEVT_R4K 39816f0bbbcSRalf Baechle select CRC32 399940f6b48SRalf Baechle select CSRC_R4K 4001f21d2bdSBrian Murphy select DMA_NONCOHERENT 4011f21d2bdSBrian Murphy select SYS_HAS_EARLY_PRINTK 4021f21d2bdSBrian Murphy select HW_HAS_PCI 40367e38cf2SRalf Baechle select IRQ_MIPS_CPU 4041f21d2bdSBrian Murphy select PCI_GT64XXX_PCI0 4051f21d2bdSBrian Murphy select MIPS_NILE4 4061f21d2bdSBrian Murphy select R5000_CPU_SCACHE 4071f21d2bdSBrian Murphy select SYS_HAS_CPU_R5000 4081f21d2bdSBrian Murphy select SYS_SUPPORTS_32BIT_KERNEL 4091f21d2bdSBrian Murphy select SYS_SUPPORTS_64BIT_KERNEL if BROKEN 4101f21d2bdSBrian Murphy select SYS_SUPPORTS_LITTLE_ENDIAN 4111f21d2bdSBrian Murphy 41230ad29bbSHuacai Chenconfig MACH_LOONGSON32 41330ad29bbSHuacai Chen bool "Loongson-1 family of machines" 414c7e8c668SWu Zhangjin select SYS_SUPPORTS_ZBOOT 415ade299d8SYoichi Yuasa help 41630ad29bbSHuacai Chen This enables support for the Loongson-1 family of machines. 41785749d24SWu Zhangjin 41830ad29bbSHuacai Chen Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 41930ad29bbSHuacai Chen the Institute of Computing Technology (ICT), Chinese Academy of 42030ad29bbSHuacai Chen Sciences (CAS). 421ade299d8SYoichi Yuasa 42230ad29bbSHuacai Chenconfig MACH_LOONGSON64 42330ad29bbSHuacai Chen bool "Loongson-2/3 family of machines" 424ca585cf9SKelvin Cheung select SYS_SUPPORTS_ZBOOT 425ca585cf9SKelvin Cheung help 42630ad29bbSHuacai Chen This enables the support of Loongson-2/3 family of machines. 427ca585cf9SKelvin Cheung 42830ad29bbSHuacai Chen Loongson-2 is a family of single-core CPUs and Loongson-3 is a 42930ad29bbSHuacai Chen family of multi-core CPUs. They are both 64-bit general-purpose 43030ad29bbSHuacai Chen MIPS-compatible CPUs. Loongson-2/3 are developed by the Institute 43130ad29bbSHuacai Chen of Computing Technology (ICT), Chinese Academy of Sciences (CAS) 43230ad29bbSHuacai Chen in the People's Republic of China. The chief architect is Professor 43330ad29bbSHuacai Chen Weiwu Hu. 434ca585cf9SKelvin Cheung 4356a438309SAndrew Brestickerconfig MACH_PISTACHIO 4366a438309SAndrew Bresticker bool "IMG Pistachio SoC based boards" 4376a438309SAndrew Bresticker select BOOT_ELF32 4386a438309SAndrew Bresticker select BOOT_RAW 4396a438309SAndrew Bresticker select CEVT_R4K 4406a438309SAndrew Bresticker select CLKSRC_MIPS_GIC 4416a438309SAndrew Bresticker select COMMON_CLK 4426a438309SAndrew Bresticker select CSRC_R4K 443645c7827SZubair Lutfullah Kakakhel select DMA_NONCOHERENT 444d30a2b47SLinus Walleij select GPIOLIB 44567e38cf2SRalf Baechle select IRQ_MIPS_CPU 4466a438309SAndrew Bresticker select LIBFDT 4476a438309SAndrew Bresticker select MFD_SYSCON 4486a438309SAndrew Bresticker select MIPS_CPU_SCACHE 4496a438309SAndrew Bresticker select MIPS_GIC 4506a438309SAndrew Bresticker select PINCTRL 4516a438309SAndrew Bresticker select REGULATOR 4526a438309SAndrew Bresticker select SYS_HAS_CPU_MIPS32_R2 4536a438309SAndrew Bresticker select SYS_SUPPORTS_32BIT_KERNEL 4546a438309SAndrew Bresticker select SYS_SUPPORTS_LITTLE_ENDIAN 4556a438309SAndrew Bresticker select SYS_SUPPORTS_MIPS_CPS 4566a438309SAndrew Bresticker select SYS_SUPPORTS_MULTITHREADING 45741cc07beSMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 4586a438309SAndrew Bresticker select SYS_SUPPORTS_ZBOOT 459018f62eeSEzequiel Garcia select SYS_HAS_EARLY_PRINTK 460018f62eeSEzequiel Garcia select USE_GENERIC_EARLY_PRINTK_8250 4616a438309SAndrew Bresticker select USE_OF 4626a438309SAndrew Bresticker help 4636a438309SAndrew Bresticker This enables support for the IMG Pistachio SoC platform. 4646a438309SAndrew Bresticker 4659937f5ffSZubair Lutfullah Kakakhelconfig MACH_XILFPGA 4669937f5ffSZubair Lutfullah Kakakhel bool "MIPSfpga Xilinx based boards" 4679937f5ffSZubair Lutfullah Kakakhel select BOOT_ELF32 4689937f5ffSZubair Lutfullah Kakakhel select BOOT_RAW 4699937f5ffSZubair Lutfullah Kakakhel select BUILTIN_DTB 4709937f5ffSZubair Lutfullah Kakakhel select CEVT_R4K 4719937f5ffSZubair Lutfullah Kakakhel select COMMON_CLK 4729937f5ffSZubair Lutfullah Kakakhel select CSRC_R4K 473d30a2b47SLinus Walleij select GPIOLIB 4749937f5ffSZubair Lutfullah Kakakhel select IRQ_MIPS_CPU 4759937f5ffSZubair Lutfullah Kakakhel select LIBFDT 4769937f5ffSZubair Lutfullah Kakakhel select MIPS_CPU_SCACHE 4779937f5ffSZubair Lutfullah Kakakhel select SYS_HAS_EARLY_PRINTK 4789937f5ffSZubair Lutfullah Kakakhel select SYS_HAS_CPU_MIPS32_R2 4799937f5ffSZubair Lutfullah Kakakhel select SYS_SUPPORTS_32BIT_KERNEL 4809937f5ffSZubair Lutfullah Kakakhel select SYS_SUPPORTS_LITTLE_ENDIAN 4819937f5ffSZubair Lutfullah Kakakhel select SYS_SUPPORTS_ZBOOT_UART16550 4829937f5ffSZubair Lutfullah Kakakhel select USE_OF 4839937f5ffSZubair Lutfullah Kakakhel select USE_GENERIC_EARLY_PRINTK_8250 48479a93295SZubair Lutfullah Kakakhel select XILINX_INTC 4859937f5ffSZubair Lutfullah Kakakhel help 4869937f5ffSZubair Lutfullah Kakakhel This enables support for the IMG University Program MIPSfpga platform. 4879937f5ffSZubair Lutfullah Kakakhel 4881da177e4SLinus Torvaldsconfig MIPS_MALTA 4893fa986faSMartin Michlmayr bool "MIPS Malta board" 49061ed242dSRalf Baechle select ARCH_MAY_HAVE_PC_FDC 4911da177e4SLinus Torvalds select BOOT_ELF32 492fa71c960SRalf Baechle select BOOT_RAW 493e8823d26SPaul Burton select BUILTIN_DTB 49442f77542SRalf Baechle select CEVT_R4K 495940f6b48SRalf Baechle select CSRC_R4K 496fa5635a2SAndrew Bresticker select CLKSRC_MIPS_GIC 49742b002abSGuenter Roeck select COMMON_CLK 498885014bcSFelix Fietkau select DMA_MAYBE_COHERENT 4991da177e4SLinus Torvalds select GENERIC_ISA_DMA 5008a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 50167e38cf2SRalf Baechle select IRQ_MIPS_CPU 5028a19b8f1SAndrew Bresticker select MIPS_GIC 5031da177e4SLinus Torvalds select HW_HAS_PCI 504d865bea4SRalf Baechle select I8253 5051da177e4SLinus Torvalds select I8259 5065e83d430SRalf Baechle select MIPS_BONITO64 5079318c51aSChris Dearman select MIPS_CPU_SCACHE 508a7ef1eadSKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 509252161ecSYoichi Yuasa select PCI_GT64XXX_PCI0 5105e83d430SRalf Baechle select MIPS_MSC 511ecafe3e9SPaul Burton select SMP_UP if SMP 5121da177e4SLinus Torvalds select SWAP_IO_SPACE 5137cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 5147cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS32_R2 515bfc3c5a6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R3_5 516c5b36783SSteven J. Hill select SYS_HAS_CPU_MIPS32_R5 517575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS32_R6 5187cf8053bSRalf Baechle select SYS_HAS_CPU_MIPS64_R1 5195d9fbed1SLeonid Yegoshin select SYS_HAS_CPU_MIPS64_R2 520575509b6SMarkos Chandras select SYS_HAS_CPU_MIPS64_R6 5217cf8053bSRalf Baechle select SYS_HAS_CPU_NEVADA 5227cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 523ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 524ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 5255e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 526c5b36783SSteven J. Hill select SYS_SUPPORTS_HIGHMEM 5275e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 528424ebcdfSMaciej W. Rozycki select SYS_SUPPORTS_MICROMIPS 5290365070fSTim Anderson select SYS_SUPPORTS_MIPS_CMP 530e56b6aa6SPaul Burton select SYS_SUPPORTS_MIPS_CPS 531377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 532f41ae0b2SRalf Baechle select SYS_SUPPORTS_MULTITHREADING 5339693a853SFranck Bui-Huu select SYS_SUPPORTS_SMARTMIPS 5341b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 5358c530ea3SMatt Redfearn select SYS_SUPPORTS_RELOCATABLE 536e8823d26SPaul Burton select USE_OF 53738ec82feSPaul Burton select LIBFDT 538abcc82b1SJames Hogan select ZONE_DMA32 if 64BIT 539e81a8c7dSPaul Burton select BUILTIN_DTB 540e81a8c7dSPaul Burton select LIBFDT 5411da177e4SLinus Torvalds help 542f638d197SMaciej W. Rozycki This enables support for the MIPS Technologies Malta evaluation 5431da177e4SLinus Torvalds board. 5441da177e4SLinus Torvalds 5452572f00dSJoshua Hendersonconfig MACH_PIC32 5462572f00dSJoshua Henderson bool "Microchip PIC32 Family" 5472572f00dSJoshua Henderson help 5482572f00dSJoshua Henderson This enables support for the Microchip PIC32 family of platforms. 5492572f00dSJoshua Henderson 5502572f00dSJoshua Henderson Microchip PIC32 is a family of general-purpose 32 bit MIPS core 5512572f00dSJoshua Henderson microcontrollers. 5522572f00dSJoshua Henderson 553a83860c2SRalf Baechleconfig NEC_MARKEINS 554a83860c2SRalf Baechle bool "NEC EMMA2RH Mark-eins board" 555a83860c2SRalf Baechle select SOC_EMMA2RH 556a83860c2SRalf Baechle select HW_HAS_PCI 557a83860c2SRalf Baechle help 558a83860c2SRalf Baechle This enables support for the NEC Electronics Mark-eins boards. 559ade299d8SYoichi Yuasa 5605e83d430SRalf Baechleconfig MACH_VR41XX 56174142d65SYoichi Yuasa bool "NEC VR4100 series based machines" 56242f77542SRalf Baechle select CEVT_R4K 563940f6b48SRalf Baechle select CSRC_R4K 5647cf8053bSRalf Baechle select SYS_HAS_CPU_VR41XX 565377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 566d30a2b47SLinus Walleij select GPIOLIB 5675e83d430SRalf Baechle 568edb6310aSDaniel Lairdconfig NXP_STB220 569edb6310aSDaniel Laird bool "NXP STB220 board" 570edb6310aSDaniel Laird select SOC_PNX833X 571edb6310aSDaniel Laird help 572edb6310aSDaniel Laird Support for NXP Semiconductors STB220 Development Board. 573edb6310aSDaniel Laird 574edb6310aSDaniel Lairdconfig NXP_STB225 575edb6310aSDaniel Laird bool "NXP 225 board" 576edb6310aSDaniel Laird select SOC_PNX833X 577edb6310aSDaniel Laird select SOC_PNX8335 578edb6310aSDaniel Laird help 579edb6310aSDaniel Laird Support for NXP Semiconductors STB225 Development Board. 580edb6310aSDaniel Laird 5819267a30dSMarc St-Jeanconfig PMC_MSP 5829267a30dSMarc St-Jean bool "PMC-Sierra MSP chipsets" 58339d30c13SAnoop P A select CEVT_R4K 58439d30c13SAnoop P A select CSRC_R4K 5859267a30dSMarc St-Jean select DMA_NONCOHERENT 5869267a30dSMarc St-Jean select SWAP_IO_SPACE 5879267a30dSMarc St-Jean select NO_EXCEPT_FILL 5889267a30dSMarc St-Jean select BOOT_RAW 5899267a30dSMarc St-Jean select SYS_HAS_CPU_MIPS32_R1 5909267a30dSMarc St-Jean select SYS_HAS_CPU_MIPS32_R2 5919267a30dSMarc St-Jean select SYS_SUPPORTS_32BIT_KERNEL 5929267a30dSMarc St-Jean select SYS_SUPPORTS_BIG_ENDIAN 593377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 59467e38cf2SRalf Baechle select IRQ_MIPS_CPU 5959267a30dSMarc St-Jean select SERIAL_8250 5969267a30dSMarc St-Jean select SERIAL_8250_CONSOLE 5979296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_MMIO 5989296d94dSFlorian Fainelli select USB_EHCI_BIG_ENDIAN_DESC 5999267a30dSMarc St-Jean help 6009267a30dSMarc St-Jean This adds support for the PMC-Sierra family of Multi-Service 6019267a30dSMarc St-Jean Processor System-On-A-Chips. These parts include a number 6029267a30dSMarc St-Jean of integrated peripherals, interfaces and DSPs in addition to 6039267a30dSMarc St-Jean a variety of MIPS cores. 6049267a30dSMarc St-Jean 605ae2b5bb6SJohn Crispinconfig RALINK 606ae2b5bb6SJohn Crispin bool "Ralink based machines" 607ae2b5bb6SJohn Crispin select CEVT_R4K 608ae2b5bb6SJohn Crispin select CSRC_R4K 609ae2b5bb6SJohn Crispin select BOOT_RAW 610ae2b5bb6SJohn Crispin select DMA_NONCOHERENT 61167e38cf2SRalf Baechle select IRQ_MIPS_CPU 612ae2b5bb6SJohn Crispin select USE_OF 613ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R1 614ae2b5bb6SJohn Crispin select SYS_HAS_CPU_MIPS32_R2 615ae2b5bb6SJohn Crispin select SYS_SUPPORTS_32BIT_KERNEL 616ae2b5bb6SJohn Crispin select SYS_SUPPORTS_LITTLE_ENDIAN 617377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 618ae2b5bb6SJohn Crispin select SYS_HAS_EARLY_PRINTK 619ae2b5bb6SJohn Crispin select CLKDEV_LOOKUP 6202a153f1cSJohn Crispin select ARCH_HAS_RESET_CONTROLLER 6212a153f1cSJohn Crispin select RESET_CONTROLLER 622ae2b5bb6SJohn Crispin 6231da177e4SLinus Torvaldsconfig SGI_IP22 6243fa986faSMartin Michlmayr bool "SGI IP22 (Indy/Indigo2)" 6250e2794b0SRalf Baechle select FW_ARC 6260e2794b0SRalf Baechle select FW_ARC32 6271da177e4SLinus Torvalds select BOOT_ELF32 62842f77542SRalf Baechle select CEVT_R4K 629940f6b48SRalf Baechle select CSRC_R4K 630e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 6311da177e4SLinus Torvalds select DMA_NONCOHERENT 6325e83d430SRalf Baechle select HW_HAS_EISA 633d865bea4SRalf Baechle select I8253 63468de4803SThomas Bogendoerfer select I8259 6351da177e4SLinus Torvalds select IP22_CPU_SCACHE 63667e38cf2SRalf Baechle select IRQ_MIPS_CPU 637aa414dffSRalf Baechle select GENERIC_ISA_DMA_SUPPORT_BROKEN 638e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 639e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 64036e5c21dSThomas Bogendoerfer select SGI_HAS_HAL2 641e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 642e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 643e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 6441da177e4SLinus Torvalds select SWAP_IO_SPACE 6457cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 6467cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 6472b5e63f6SMartin Michlmayr # 6482b5e63f6SMartin Michlmayr # Disable EARLY_PRINTK for now since it leads to overwritten prom 6492b5e63f6SMartin Michlmayr # memory during early boot on some machines. 6502b5e63f6SMartin Michlmayr # 6512b5e63f6SMartin Michlmayr # See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com 6522b5e63f6SMartin Michlmayr # for a more details discussion 6532b5e63f6SMartin Michlmayr # 6542b5e63f6SMartin Michlmayr # select SYS_HAS_EARLY_PRINTK 655ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 656ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6575e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 658930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6591da177e4SLinus Torvalds help 6601da177e4SLinus Torvalds This are the SGI Indy, Challenge S and Indigo2, as well as certain 6611da177e4SLinus Torvalds OEM variants like the Tandem CMN B006S. To compile a Linux kernel 6621da177e4SLinus Torvalds that runs on these, say Y here. 6631da177e4SLinus Torvalds 6641da177e4SLinus Torvaldsconfig SGI_IP27 6653fa986faSMartin Michlmayr bool "SGI IP27 (Origin200/2000)" 6660e2794b0SRalf Baechle select FW_ARC 6670e2794b0SRalf Baechle select FW_ARC64 6685e83d430SRalf Baechle select BOOT_ELF64 669e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 670634286f1SRalf Baechle select DMA_COHERENT 67136a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 6721da177e4SLinus Torvalds select HW_HAS_PCI 673130e2fb7SRalf Baechle select NR_CPUS_DEFAULT_64 6747cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 675ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 6765e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 677d8cb4e11SRalf Baechle select SYS_SUPPORTS_NUMA 6781a5c5de1SRalf Baechle select SYS_SUPPORTS_SMP 679930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 6801da177e4SLinus Torvalds help 6811da177e4SLinus Torvalds This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 6821da177e4SLinus Torvalds workstations. To compile a Linux kernel that runs on these, say Y 6831da177e4SLinus Torvalds here. 6841da177e4SLinus Torvalds 685e2defae5SThomas Bogendoerferconfig SGI_IP28 6867d60717eSKees Cook bool "SGI IP28 (Indigo2 R10k)" 6870e2794b0SRalf Baechle select FW_ARC 6880e2794b0SRalf Baechle select FW_ARC64 689e2defae5SThomas Bogendoerfer select BOOT_ELF64 690e2defae5SThomas Bogendoerfer select CEVT_R4K 691e2defae5SThomas Bogendoerfer select CSRC_R4K 692e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION 693e2defae5SThomas Bogendoerfer select DMA_NONCOHERENT 694e2defae5SThomas Bogendoerfer select GENERIC_ISA_DMA_SUPPORT_BROKEN 69567e38cf2SRalf Baechle select IRQ_MIPS_CPU 696e2defae5SThomas Bogendoerfer select HW_HAS_EISA 697e2defae5SThomas Bogendoerfer select I8253 698e2defae5SThomas Bogendoerfer select I8259 699e2defae5SThomas Bogendoerfer select SGI_HAS_I8042 700e2defae5SThomas Bogendoerfer select SGI_HAS_INDYDOG 7015b438c44SThomas Bogendoerfer select SGI_HAS_HAL2 702e2defae5SThomas Bogendoerfer select SGI_HAS_SEEQ 703e2defae5SThomas Bogendoerfer select SGI_HAS_WD93 704e2defae5SThomas Bogendoerfer select SGI_HAS_ZILOG 705e2defae5SThomas Bogendoerfer select SWAP_IO_SPACE 706e2defae5SThomas Bogendoerfer select SYS_HAS_CPU_R10000 7072b5e63f6SMartin Michlmayr # 7082b5e63f6SMartin Michlmayr # Disable EARLY_PRINTK for now since it leads to overwritten prom 7092b5e63f6SMartin Michlmayr # memory during early boot on some machines. 7102b5e63f6SMartin Michlmayr # 7112b5e63f6SMartin Michlmayr # See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com 7122b5e63f6SMartin Michlmayr # for a more details discussion 7132b5e63f6SMartin Michlmayr # 7142b5e63f6SMartin Michlmayr # select SYS_HAS_EARLY_PRINTK 715e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_64BIT_KERNEL 716e2defae5SThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 717dc24d68dSThomas Bogendoerfer select MIPS_L1_CACHE_SHIFT_7 718e2defae5SThomas Bogendoerfer help 719e2defae5SThomas Bogendoerfer This is the SGI Indigo2 with R10000 processor. To compile a Linux 720e2defae5SThomas Bogendoerfer kernel that runs on these, say Y here. 721e2defae5SThomas Bogendoerfer 7221da177e4SLinus Torvaldsconfig SGI_IP32 723cfd2afc0SRalf Baechle bool "SGI IP32 (O2)" 7240e2794b0SRalf Baechle select FW_ARC 7250e2794b0SRalf Baechle select FW_ARC32 7261da177e4SLinus Torvalds select BOOT_ELF32 72742f77542SRalf Baechle select CEVT_R4K 728940f6b48SRalf Baechle select CSRC_R4K 7291da177e4SLinus Torvalds select DMA_NONCOHERENT 7301da177e4SLinus Torvalds select HW_HAS_PCI 73167e38cf2SRalf Baechle select IRQ_MIPS_CPU 7321da177e4SLinus Torvalds select R5000_CPU_SCACHE 7331da177e4SLinus Torvalds select RM7000_CPU_SCACHE 7347cf8053bSRalf Baechle select SYS_HAS_CPU_R5000 7357cf8053bSRalf Baechle select SYS_HAS_CPU_R10000 if BROKEN 7367cf8053bSRalf Baechle select SYS_HAS_CPU_RM7000 737dd2f18feSRalf Baechle select SYS_HAS_CPU_NEVADA 738ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_64BIT_KERNEL 7395e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7401da177e4SLinus Torvalds help 7411da177e4SLinus Torvalds If you want this kernel to run on SGI O2 workstation, say Y here. 7421da177e4SLinus Torvalds 743ade299d8SYoichi Yuasaconfig SIBYTE_CRHINE 744ade299d8SYoichi Yuasa bool "Sibyte BCM91120C-CRhine" 7455e83d430SRalf Baechle select BOOT_ELF32 7465e83d430SRalf Baechle select DMA_COHERENT 7475e83d430SRalf Baechle select SIBYTE_BCM1120 7485e83d430SRalf Baechle select SWAP_IO_SPACE 7497cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7505e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7515e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7525e83d430SRalf Baechle 753ade299d8SYoichi Yuasaconfig SIBYTE_CARMEL 754ade299d8SYoichi Yuasa bool "Sibyte BCM91120x-Carmel" 7555e83d430SRalf Baechle select BOOT_ELF32 7565e83d430SRalf Baechle select DMA_COHERENT 7575e83d430SRalf Baechle select SIBYTE_BCM1120 7585e83d430SRalf Baechle select SWAP_IO_SPACE 7597cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7605e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7615e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7625e83d430SRalf Baechle 7635e83d430SRalf Baechleconfig SIBYTE_CRHONE 7643fa986faSMartin Michlmayr bool "Sibyte BCM91125C-CRhone" 7655e83d430SRalf Baechle select BOOT_ELF32 7665e83d430SRalf Baechle select DMA_COHERENT 7675e83d430SRalf Baechle select SIBYTE_BCM1125 7685e83d430SRalf Baechle select SWAP_IO_SPACE 7697cf8053bSRalf Baechle select SYS_HAS_CPU_SB1 7705e83d430SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 7715e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 7725e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 7735e83d430SRalf Baechle 774ade299d8SYoichi Yuasaconfig SIBYTE_RHONE 775ade299d8SYoichi Yuasa bool "Sibyte BCM91125E-Rhone" 776ade299d8SYoichi Yuasa select BOOT_ELF32 777ade299d8SYoichi Yuasa select DMA_COHERENT 778ade299d8SYoichi Yuasa select SIBYTE_BCM1125H 779ade299d8SYoichi Yuasa select SWAP_IO_SPACE 780ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 781ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 782ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 783ade299d8SYoichi Yuasa 784ade299d8SYoichi Yuasaconfig SIBYTE_SWARM 785ade299d8SYoichi Yuasa bool "Sibyte BCM91250A-SWARM" 786ade299d8SYoichi Yuasa select BOOT_ELF32 787ade299d8SYoichi Yuasa select DMA_COHERENT 788fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 789ade299d8SYoichi Yuasa select SIBYTE_SB1250 790ade299d8SYoichi Yuasa select SWAP_IO_SPACE 791ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 792ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 793ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 794ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 795cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 796ade299d8SYoichi Yuasa 797ade299d8SYoichi Yuasaconfig SIBYTE_LITTLESUR 798ade299d8SYoichi Yuasa bool "Sibyte BCM91250C2-LittleSur" 799ade299d8SYoichi Yuasa select BOOT_ELF32 800ade299d8SYoichi Yuasa select DMA_COHERENT 801fcf3ca4cSSebastian Andrzej Siewior select HAVE_PATA_PLATFORM 802ade299d8SYoichi Yuasa select SIBYTE_SB1250 803ade299d8SYoichi Yuasa select SWAP_IO_SPACE 804ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 805ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 806ade299d8SYoichi Yuasa select SYS_SUPPORTS_HIGHMEM 807ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 808ade299d8SYoichi Yuasa 809ade299d8SYoichi Yuasaconfig SIBYTE_SENTOSA 810ade299d8SYoichi Yuasa bool "Sibyte BCM91250E-Sentosa" 811ade299d8SYoichi Yuasa select BOOT_ELF32 812ade299d8SYoichi Yuasa select DMA_COHERENT 813ade299d8SYoichi Yuasa select SIBYTE_SB1250 814ade299d8SYoichi Yuasa select SWAP_IO_SPACE 815ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 816ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 817ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 818ade299d8SYoichi Yuasa 819ade299d8SYoichi Yuasaconfig SIBYTE_BIGSUR 820ade299d8SYoichi Yuasa bool "Sibyte BCM91480B-BigSur" 821ade299d8SYoichi Yuasa select BOOT_ELF32 822ade299d8SYoichi Yuasa select DMA_COHERENT 823ade299d8SYoichi Yuasa select NR_CPUS_DEFAULT_4 824ade299d8SYoichi Yuasa select SIBYTE_BCM1x80 825ade299d8SYoichi Yuasa select SWAP_IO_SPACE 826ade299d8SYoichi Yuasa select SYS_HAS_CPU_SB1 827ade299d8SYoichi Yuasa select SYS_SUPPORTS_BIG_ENDIAN 828651194f8SRalf Baechle select SYS_SUPPORTS_HIGHMEM 829ade299d8SYoichi Yuasa select SYS_SUPPORTS_LITTLE_ENDIAN 830cce335aeSRalf Baechle select ZONE_DMA32 if 64BIT 831ade299d8SYoichi Yuasa 83214b36af4SThomas Bogendoerferconfig SNI_RM 83314b36af4SThomas Bogendoerfer bool "SNI RM200/300/400" 8340e2794b0SRalf Baechle select FW_ARC if CPU_LITTLE_ENDIAN 8350e2794b0SRalf Baechle select FW_ARC32 if CPU_LITTLE_ENDIAN 836aaa9fad3SPaul Bolle select FW_SNIPROM if CPU_BIG_ENDIAN 8375e83d430SRalf Baechle select ARCH_MAY_HAVE_PC_FDC 8385e83d430SRalf Baechle select BOOT_ELF32 83942f77542SRalf Baechle select CEVT_R4K 840940f6b48SRalf Baechle select CSRC_R4K 841e2defae5SThomas Bogendoerfer select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 8425e83d430SRalf Baechle select DMA_NONCOHERENT 8435e83d430SRalf Baechle select GENERIC_ISA_DMA 8448a118c38SRalf Baechle select HAVE_PCSPKR_PLATFORM 8455e83d430SRalf Baechle select HW_HAS_EISA 8465e83d430SRalf Baechle select HW_HAS_PCI 84767e38cf2SRalf Baechle select IRQ_MIPS_CPU 848d865bea4SRalf Baechle select I8253 8495e83d430SRalf Baechle select I8259 8505e83d430SRalf Baechle select ISA 8514a0312fcSThomas Bogendoerfer select SWAP_IO_SPACE if CPU_BIG_ENDIAN 8527cf8053bSRalf Baechle select SYS_HAS_CPU_R4X00 8534a0312fcSThomas Bogendoerfer select SYS_HAS_CPU_R5000 854c066a32aSThomas Bogendoerfer select SYS_HAS_CPU_R10000 8554a0312fcSThomas Bogendoerfer select R5000_CPU_SCACHE 85636a88530SRalf Baechle select SYS_HAS_EARLY_PRINTK 857ed5ba2fbSYoichi Yuasa select SYS_SUPPORTS_32BIT_KERNEL 8587d60717eSKees Cook select SYS_SUPPORTS_64BIT_KERNEL 8594a0312fcSThomas Bogendoerfer select SYS_SUPPORTS_BIG_ENDIAN 8605e83d430SRalf Baechle select SYS_SUPPORTS_HIGHMEM 8615e83d430SRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 8621da177e4SLinus Torvalds help 86314b36af4SThomas Bogendoerfer The SNI RM200/300/400 are MIPS-based machines manufactured by 86414b36af4SThomas Bogendoerfer Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 8655e83d430SRalf Baechle Technology and now in turn merged with Fujitsu. Say Y here to 8665e83d430SRalf Baechle support this machine type. 8671da177e4SLinus Torvalds 868edcaf1a6SAtsushi Nemotoconfig MACH_TX39XX 869edcaf1a6SAtsushi Nemoto bool "Toshiba TX39 series based machines" 8705e83d430SRalf Baechle 871edcaf1a6SAtsushi Nemotoconfig MACH_TX49XX 872edcaf1a6SAtsushi Nemoto bool "Toshiba TX49 series based machines" 87323fbee9dSRalf Baechle 87473b4390fSRalf Baechleconfig MIKROTIK_RB532 87573b4390fSRalf Baechle bool "Mikrotik RB532 boards" 87673b4390fSRalf Baechle select CEVT_R4K 87773b4390fSRalf Baechle select CSRC_R4K 87873b4390fSRalf Baechle select DMA_NONCOHERENT 87973b4390fSRalf Baechle select HW_HAS_PCI 88067e38cf2SRalf Baechle select IRQ_MIPS_CPU 88173b4390fSRalf Baechle select SYS_HAS_CPU_MIPS32_R1 88273b4390fSRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 88373b4390fSRalf Baechle select SYS_SUPPORTS_LITTLE_ENDIAN 88473b4390fSRalf Baechle select SWAP_IO_SPACE 88573b4390fSRalf Baechle select BOOT_RAW 886d30a2b47SLinus Walleij select GPIOLIB 887930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_4 88873b4390fSRalf Baechle help 88973b4390fSRalf Baechle Support the Mikrotik(tm) RouterBoard 532 series, 89073b4390fSRalf Baechle based on the IDT RC32434 SoC. 89173b4390fSRalf Baechle 8929ddebc46SDavid Daneyconfig CAVIUM_OCTEON_SOC 8939ddebc46SDavid Daney bool "Cavium Networks Octeon SoC based boards" 894a86c7f72SDavid Daney select CEVT_R4K 89534adb28dSRalf Baechle select ARCH_PHYS_ADDR_T_64BIT 896a86c7f72SDavid Daney select DMA_COHERENT 897a86c7f72SDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 898a86c7f72SDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 899f65aad41SRalf Baechle select EDAC_SUPPORT 900b01aec9bSBorislav Petkov select EDAC_ATOMIC_SCRUB 90173569d87SDavid Daney select SYS_SUPPORTS_LITTLE_ENDIAN 90273569d87SDavid Daney select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 903a86c7f72SDavid Daney select SYS_HAS_EARLY_PRINTK 9045e683389SDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 905e8635b48SDavid Daney select HW_HAS_PCI 906f00e001eSDavid Daney select ZONE_DMA32 907465aaed0SDavid Daney select HOLES_IN_ZONE 908d30a2b47SLinus Walleij select GPIOLIB 9096e511163SDavid Daney select LIBFDT 9106e511163SDavid Daney select USE_OF 9116e511163SDavid Daney select ARCH_SPARSEMEM_ENABLE 9126e511163SDavid Daney select SYS_SUPPORTS_SMP 9136e511163SDavid Daney select NR_CPUS_DEFAULT_16 914e326479fSAndrew Bresticker select BUILTIN_DTB 9158c1e6b14SDavid Daney select MTD_COMPLEX_MAPPINGS 9163ff72be4SSteven J. Hill select SYS_SUPPORTS_RELOCATABLE 917a86c7f72SDavid Daney help 918a86c7f72SDavid Daney This option supports all of the Octeon reference boards from Cavium 919a86c7f72SDavid Daney Networks. It builds a kernel that dynamically determines the Octeon 920a86c7f72SDavid Daney CPU type and supports all known board reference implementations. 921a86c7f72SDavid Daney Some of the supported boards are: 922a86c7f72SDavid Daney EBT3000 923a86c7f72SDavid Daney EBH3000 924a86c7f72SDavid Daney EBH3100 925a86c7f72SDavid Daney Thunder 926a86c7f72SDavid Daney Kodama 927a86c7f72SDavid Daney Hikari 928a86c7f72SDavid Daney Say Y here for most Octeon reference boards. 929a86c7f72SDavid Daney 9307f058e85SJayachandran Cconfig NLM_XLR_BOARD 9317f058e85SJayachandran C bool "Netlogic XLR/XLS based systems" 9327f058e85SJayachandran C select BOOT_ELF32 9337f058e85SJayachandran C select NLM_COMMON 9347f058e85SJayachandran C select SYS_HAS_CPU_XLR 9357f058e85SJayachandran C select SYS_SUPPORTS_SMP 9367f058e85SJayachandran C select HW_HAS_PCI 9377f058e85SJayachandran C select SWAP_IO_SPACE 9387f058e85SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9397f058e85SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 94034adb28dSRalf Baechle select ARCH_PHYS_ADDR_T_64BIT 9417f058e85SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9427f058e85SJayachandran C select SYS_SUPPORTS_HIGHMEM 9437f058e85SJayachandran C select DMA_COHERENT 9447f058e85SJayachandran C select NR_CPUS_DEFAULT_32 9457f058e85SJayachandran C select CEVT_R4K 9467f058e85SJayachandran C select CSRC_R4K 94767e38cf2SRalf Baechle select IRQ_MIPS_CPU 948b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9497f058e85SJayachandran C select SYNC_R4K 9507f058e85SJayachandran C select SYS_HAS_EARLY_PRINTK 9518f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 9528f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 9537f058e85SJayachandran C help 9547f058e85SJayachandran C Support for systems based on Netlogic XLR and XLS processors. 9557f058e85SJayachandran C Say Y here if you have a XLR or XLS based board. 9567f058e85SJayachandran C 9571c773ea4SJayachandran Cconfig NLM_XLP_BOARD 9581c773ea4SJayachandran C bool "Netlogic XLP based systems" 9591c773ea4SJayachandran C select BOOT_ELF32 9601c773ea4SJayachandran C select NLM_COMMON 9611c773ea4SJayachandran C select SYS_HAS_CPU_XLP 9621c773ea4SJayachandran C select SYS_SUPPORTS_SMP 9631c773ea4SJayachandran C select HW_HAS_PCI 9641c773ea4SJayachandran C select SYS_SUPPORTS_32BIT_KERNEL 9651c773ea4SJayachandran C select SYS_SUPPORTS_64BIT_KERNEL 96634adb28dSRalf Baechle select ARCH_PHYS_ADDR_T_64BIT 967d30a2b47SLinus Walleij select GPIOLIB 9681c773ea4SJayachandran C select SYS_SUPPORTS_BIG_ENDIAN 9691c773ea4SJayachandran C select SYS_SUPPORTS_LITTLE_ENDIAN 9701c773ea4SJayachandran C select SYS_SUPPORTS_HIGHMEM 9711c773ea4SJayachandran C select DMA_COHERENT 9721c773ea4SJayachandran C select NR_CPUS_DEFAULT_32 9731c773ea4SJayachandran C select CEVT_R4K 9741c773ea4SJayachandran C select CSRC_R4K 97567e38cf2SRalf Baechle select IRQ_MIPS_CPU 976b97215fdSJayachandran C select ZONE_DMA32 if 64BIT 9771c773ea4SJayachandran C select SYNC_R4K 9781c773ea4SJayachandran C select SYS_HAS_EARLY_PRINTK 9792f6528e1SJayachandran C select USE_OF 9808f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT 9818f0b0430SJayachandran C select SYS_SUPPORTS_ZBOOT_UART16550 9821c773ea4SJayachandran C help 9831c773ea4SJayachandran C This board is based on Netlogic XLP Processor. 9841c773ea4SJayachandran C Say Y here if you have a XLP based board. 9851c773ea4SJayachandran C 9869bc463beSDavid Daneyconfig MIPS_PARAVIRT 9879bc463beSDavid Daney bool "Para-Virtualized guest system" 9889bc463beSDavid Daney select CEVT_R4K 9899bc463beSDavid Daney select CSRC_R4K 9909bc463beSDavid Daney select DMA_COHERENT 9919bc463beSDavid Daney select SYS_SUPPORTS_64BIT_KERNEL 9929bc463beSDavid Daney select SYS_SUPPORTS_32BIT_KERNEL 9939bc463beSDavid Daney select SYS_SUPPORTS_BIG_ENDIAN 9949bc463beSDavid Daney select SYS_SUPPORTS_SMP 9959bc463beSDavid Daney select NR_CPUS_DEFAULT_4 9969bc463beSDavid Daney select SYS_HAS_EARLY_PRINTK 9979bc463beSDavid Daney select SYS_HAS_CPU_MIPS32_R2 9989bc463beSDavid Daney select SYS_HAS_CPU_MIPS64_R2 9999bc463beSDavid Daney select SYS_HAS_CPU_CAVIUM_OCTEON 10009bc463beSDavid Daney select HW_HAS_PCI 10019bc463beSDavid Daney select SWAP_IO_SPACE 10029bc463beSDavid Daney help 10039bc463beSDavid Daney This option supports guest running under ???? 10049bc463beSDavid Daney 10051da177e4SLinus Torvaldsendchoice 10061da177e4SLinus Torvalds 1007e8c7c482SRalf Baechlesource "arch/mips/alchemy/Kconfig" 10083b12308fSSergey Ryazanovsource "arch/mips/ath25/Kconfig" 1009d4a67d9dSGabor Juhossource "arch/mips/ath79/Kconfig" 1010a656ffcbSHauke Mehrtenssource "arch/mips/bcm47xx/Kconfig" 1011e7300d04SMaxime Bizonsource "arch/mips/bcm63xx/Kconfig" 10128945e37eSKevin Cernekeesource "arch/mips/bmips/Kconfig" 1013eed0eabdSPaul Burtonsource "arch/mips/generic/Kconfig" 10145e83d430SRalf Baechlesource "arch/mips/jazz/Kconfig" 10155ebabe59SLars-Peter Clausensource "arch/mips/jz4740/Kconfig" 10168ec6d935SJohn Crispinsource "arch/mips/lantiq/Kconfig" 10171f21d2bdSBrian Murphysource "arch/mips/lasat/Kconfig" 10182572f00dSJoshua Hendersonsource "arch/mips/pic32/Kconfig" 1019af0cfb2cSEzequiel Garciasource "arch/mips/pistachio/Kconfig" 10200f3a05cbSRalf Baechlesource "arch/mips/pmcs-msp71xx/Kconfig" 1021ae2b5bb6SJohn Crispinsource "arch/mips/ralink/Kconfig" 102229c48699SRalf Baechlesource "arch/mips/sgi-ip27/Kconfig" 102338b18f72SRalf Baechlesource "arch/mips/sibyte/Kconfig" 102422b1d707SAtsushi Nemotosource "arch/mips/txx9/Kconfig" 10255e83d430SRalf Baechlesource "arch/mips/vr41xx/Kconfig" 1026a86c7f72SDavid Daneysource "arch/mips/cavium-octeon/Kconfig" 102730ad29bbSHuacai Chensource "arch/mips/loongson32/Kconfig" 102830ad29bbSHuacai Chensource "arch/mips/loongson64/Kconfig" 10297f058e85SJayachandran Csource "arch/mips/netlogic/Kconfig" 1030ae6e7e63SDavid Daneysource "arch/mips/paravirt/Kconfig" 10319937f5ffSZubair Lutfullah Kakakhelsource "arch/mips/xilfpga/Kconfig" 103238b18f72SRalf Baechle 10335e83d430SRalf Baechleendmenu 10345e83d430SRalf Baechle 10351da177e4SLinus Torvaldsconfig RWSEM_GENERIC_SPINLOCK 10361da177e4SLinus Torvalds bool 10371da177e4SLinus Torvalds default y 10381da177e4SLinus Torvalds 10391da177e4SLinus Torvaldsconfig RWSEM_XCHGADD_ALGORITHM 10401da177e4SLinus Torvalds bool 10411da177e4SLinus Torvalds 1042f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U32 1043f0d1b0b3SDavid Howells bool 1044f0d1b0b3SDavid Howells default n 1045f0d1b0b3SDavid Howells 1046f0d1b0b3SDavid Howellsconfig ARCH_HAS_ILOG2_U64 1047f0d1b0b3SDavid Howells bool 1048f0d1b0b3SDavid Howells default n 1049f0d1b0b3SDavid Howells 10503c9ee7efSAkinobu Mitaconfig GENERIC_HWEIGHT 10513c9ee7efSAkinobu Mita bool 10523c9ee7efSAkinobu Mita default y 10533c9ee7efSAkinobu Mita 10541da177e4SLinus Torvaldsconfig GENERIC_CALIBRATE_DELAY 10551da177e4SLinus Torvalds bool 10561da177e4SLinus Torvalds default y 10571da177e4SLinus Torvalds 1058ae1e9130SIngo Molnarconfig SCHED_OMIT_FRAME_POINTER 10591cc89038SAtsushi Nemoto bool 10601cc89038SAtsushi Nemoto default y 10611cc89038SAtsushi Nemoto 10621da177e4SLinus Torvalds# 10631da177e4SLinus Torvalds# Select some configuration options automatically based on user selections. 10641da177e4SLinus Torvalds# 10650e2794b0SRalf Baechleconfig FW_ARC 10661da177e4SLinus Torvalds bool 10671da177e4SLinus Torvalds 106861ed242dSRalf Baechleconfig ARCH_MAY_HAVE_PC_FDC 106961ed242dSRalf Baechle bool 107061ed242dSRalf Baechle 10719267a30dSMarc St-Jeanconfig BOOT_RAW 10729267a30dSMarc St-Jean bool 10739267a30dSMarc St-Jean 1074217dd11eSRalf Baechleconfig CEVT_BCM1480 1075217dd11eSRalf Baechle bool 1076217dd11eSRalf Baechle 10776457d9fcSYoichi Yuasaconfig CEVT_DS1287 10786457d9fcSYoichi Yuasa bool 10796457d9fcSYoichi Yuasa 10801097c6acSYoichi Yuasaconfig CEVT_GT641XX 10811097c6acSYoichi Yuasa bool 10821097c6acSYoichi Yuasa 108342f77542SRalf Baechleconfig CEVT_R4K 108442f77542SRalf Baechle bool 108542f77542SRalf Baechle 1086217dd11eSRalf Baechleconfig CEVT_SB1250 1087217dd11eSRalf Baechle bool 1088217dd11eSRalf Baechle 1089229f773eSAtsushi Nemotoconfig CEVT_TXX9 1090229f773eSAtsushi Nemoto bool 1091229f773eSAtsushi Nemoto 1092217dd11eSRalf Baechleconfig CSRC_BCM1480 1093217dd11eSRalf Baechle bool 1094217dd11eSRalf Baechle 10954247417dSYoichi Yuasaconfig CSRC_IOASIC 10964247417dSYoichi Yuasa bool 10974247417dSYoichi Yuasa 1098940f6b48SRalf Baechleconfig CSRC_R4K 1099940f6b48SRalf Baechle bool 1100940f6b48SRalf Baechle 1101217dd11eSRalf Baechleconfig CSRC_SB1250 1102217dd11eSRalf Baechle bool 1103217dd11eSRalf Baechle 1104a7f4df4eSAlex Smithconfig MIPS_CLOCK_VSYSCALL 1105a7f4df4eSAlex Smith def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1106a7f4df4eSAlex Smith 1107a9aec7feSAtsushi Nemotoconfig GPIO_TXX9 1108d30a2b47SLinus Walleij select GPIOLIB 1109a9aec7feSAtsushi Nemoto bool 1110a9aec7feSAtsushi Nemoto 11110e2794b0SRalf Baechleconfig FW_CFE 1112df78b5c8SAurelien Jarno bool 1113df78b5c8SAurelien Jarno 11144bafad92SFUJITA Tomonoriconfig ARCH_DMA_ADDR_T_64BIT 111534adb28dSRalf Baechle def_bool (HIGHMEM && ARCH_PHYS_ADDR_T_64BIT) || 64BIT 11164bafad92SFUJITA Tomonori 111740e084a5SRalf Baechleconfig ARCH_SUPPORTS_UPROBES 111840e084a5SRalf Baechle bool 111940e084a5SRalf Baechle 1120885014bcSFelix Fietkauconfig DMA_MAYBE_COHERENT 1121885014bcSFelix Fietkau select DMA_NONCOHERENT 1122885014bcSFelix Fietkau bool 1123885014bcSFelix Fietkau 112420d33064SPaul Burtonconfig DMA_PERDEV_COHERENT 112520d33064SPaul Burton bool 112620d33064SPaul Burton select DMA_MAYBE_COHERENT 112720d33064SPaul Burton 11281da177e4SLinus Torvaldsconfig DMA_COHERENT 11291da177e4SLinus Torvalds bool 11301da177e4SLinus Torvalds 11311da177e4SLinus Torvaldsconfig DMA_NONCOHERENT 11321da177e4SLinus Torvalds bool 1133e1e02b32SFUJITA Tomonori select NEED_DMA_MAP_STATE 11344ce588cdSRalf Baechle 1135e1e02b32SFUJITA Tomonoriconfig NEED_DMA_MAP_STATE 11364ce588cdSRalf Baechle bool 11371da177e4SLinus Torvalds 113836a88530SRalf Baechleconfig SYS_HAS_EARLY_PRINTK 11391da177e4SLinus Torvalds bool 11401da177e4SLinus Torvalds 11411b2bc75cSRalf Baechleconfig SYS_SUPPORTS_HOTPLUG_CPU 1142dbb74540SRalf Baechle bool 1143dbb74540SRalf Baechle 11441da177e4SLinus Torvaldsconfig MIPS_BONITO64 11451da177e4SLinus Torvalds bool 11461da177e4SLinus Torvalds 11471da177e4SLinus Torvaldsconfig MIPS_MSC 11481da177e4SLinus Torvalds bool 11491da177e4SLinus Torvalds 11501f21d2bdSBrian Murphyconfig MIPS_NILE4 11511f21d2bdSBrian Murphy bool 11521f21d2bdSBrian Murphy 115339b8d525SRalf Baechleconfig SYNC_R4K 115439b8d525SRalf Baechle bool 115539b8d525SRalf Baechle 1156487d70d0SGabor Juhosconfig MIPS_MACHINE 1157487d70d0SGabor Juhos def_bool n 1158487d70d0SGabor Juhos 1159ce816fa8SUwe Kleine-Königconfig NO_IOPORT_MAP 1160d388d685SMaciej W. Rozycki def_bool n 1161d388d685SMaciej W. Rozycki 11624e0748f5SMarkos Chandrasconfig GENERIC_CSUM 11634e0748f5SMarkos Chandras bool 11644e0748f5SMarkos Chandras 11658313da30SRalf Baechleconfig GENERIC_ISA_DMA 11668313da30SRalf Baechle bool 11678313da30SRalf Baechle select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1168a35bee8aSNamhyung Kim select ISA_DMA_API 11698313da30SRalf Baechle 1170aa414dffSRalf Baechleconfig GENERIC_ISA_DMA_SUPPORT_BROKEN 1171aa414dffSRalf Baechle bool 11728313da30SRalf Baechle select GENERIC_ISA_DMA 1173aa414dffSRalf Baechle 1174a35bee8aSNamhyung Kimconfig ISA_DMA_API 1175a35bee8aSNamhyung Kim bool 1176a35bee8aSNamhyung Kim 1177465aaed0SDavid Daneyconfig HOLES_IN_ZONE 1178465aaed0SDavid Daney bool 1179465aaed0SDavid Daney 11808c530ea3SMatt Redfearnconfig SYS_SUPPORTS_RELOCATABLE 11818c530ea3SMatt Redfearn bool 11828c530ea3SMatt Redfearn help 11838c530ea3SMatt Redfearn Selected if the platform supports relocating the kernel. 11848c530ea3SMatt Redfearn The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 11858c530ea3SMatt Redfearn to allow access to command line and entropy sources. 11868c530ea3SMatt Redfearn 11875e83d430SRalf Baechle# 11886b2aac42SMasanari Iida# Endianness selection. Sufficiently obscure so many users don't know what to 11895e83d430SRalf Baechle# answer,so we try hard to limit the available choices. Also the use of a 11905e83d430SRalf Baechle# choice statement should be more obvious to the user. 11915e83d430SRalf Baechle# 11925e83d430SRalf Baechlechoice 11936b2aac42SMasanari Iida prompt "Endianness selection" 11941da177e4SLinus Torvalds help 11951da177e4SLinus Torvalds Some MIPS machines can be configured for either little or big endian 11965e83d430SRalf Baechle byte order. These modes require different kernels and a different 11973cb2fcccSMatt LaPlante Linux distribution. In general there is one preferred byteorder for a 11985e83d430SRalf Baechle particular system but some systems are just as commonly used in the 11993dde6ad8SDavid Sterba one or the other endianness. 12005e83d430SRalf Baechle 12015e83d430SRalf Baechleconfig CPU_BIG_ENDIAN 12025e83d430SRalf Baechle bool "Big endian" 12035e83d430SRalf Baechle depends on SYS_SUPPORTS_BIG_ENDIAN 12045e83d430SRalf Baechle 12055e83d430SRalf Baechleconfig CPU_LITTLE_ENDIAN 12065e83d430SRalf Baechle bool "Little endian" 12075e83d430SRalf Baechle depends on SYS_SUPPORTS_LITTLE_ENDIAN 12085e83d430SRalf Baechle 12095e83d430SRalf Baechleendchoice 12105e83d430SRalf Baechle 121122b0763aSDavid Daneyconfig EXPORT_UASM 121222b0763aSDavid Daney bool 121322b0763aSDavid Daney 12142116245eSRalf Baechleconfig SYS_SUPPORTS_APM_EMULATION 12152116245eSRalf Baechle bool 12162116245eSRalf Baechle 12175e83d430SRalf Baechleconfig SYS_SUPPORTS_BIG_ENDIAN 12185e83d430SRalf Baechle bool 12195e83d430SRalf Baechle 12205e83d430SRalf Baechleconfig SYS_SUPPORTS_LITTLE_ENDIAN 12215e83d430SRalf Baechle bool 12221da177e4SLinus Torvalds 12239cffd154SDavid Daneyconfig SYS_SUPPORTS_HUGETLBFS 12249cffd154SDavid Daney bool 12259cffd154SDavid Daney depends on CPU_SUPPORTS_HUGEPAGES && 64BIT 12269cffd154SDavid Daney default y 12279cffd154SDavid Daney 1228aa1762f4SDavid Daneyconfig MIPS_HUGE_TLB_SUPPORT 1229aa1762f4SDavid Daney def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1230aa1762f4SDavid Daney 12311da177e4SLinus Torvaldsconfig IRQ_CPU_RM7K 12321da177e4SLinus Torvalds bool 12331da177e4SLinus Torvalds 12349267a30dSMarc St-Jeanconfig IRQ_MSP_SLP 12359267a30dSMarc St-Jean bool 12369267a30dSMarc St-Jean 12379267a30dSMarc St-Jeanconfig IRQ_MSP_CIC 12389267a30dSMarc St-Jean bool 12399267a30dSMarc St-Jean 12408420fd00SAtsushi Nemotoconfig IRQ_TXX9 12418420fd00SAtsushi Nemoto bool 12428420fd00SAtsushi Nemoto 1243d5ab1a69SYoichi Yuasaconfig IRQ_GT641XX 1244d5ab1a69SYoichi Yuasa bool 1245d5ab1a69SYoichi Yuasa 1246252161ecSYoichi Yuasaconfig PCI_GT64XXX_PCI0 12471da177e4SLinus Torvalds bool 12481da177e4SLinus Torvalds 12499267a30dSMarc St-Jeanconfig NO_EXCEPT_FILL 12509267a30dSMarc St-Jean bool 12519267a30dSMarc St-Jean 1252a83860c2SRalf Baechleconfig SOC_EMMA2RH 1253a83860c2SRalf Baechle bool 1254a83860c2SRalf Baechle select CEVT_R4K 1255a83860c2SRalf Baechle select CSRC_R4K 1256a83860c2SRalf Baechle select DMA_NONCOHERENT 125767e38cf2SRalf Baechle select IRQ_MIPS_CPU 1258a83860c2SRalf Baechle select SWAP_IO_SPACE 1259a83860c2SRalf Baechle select SYS_HAS_CPU_R5500 1260a83860c2SRalf Baechle select SYS_SUPPORTS_32BIT_KERNEL 1261a83860c2SRalf Baechle select SYS_SUPPORTS_64BIT_KERNEL 1262a83860c2SRalf Baechle select SYS_SUPPORTS_BIG_ENDIAN 1263a83860c2SRalf Baechle 1264edb6310aSDaniel Lairdconfig SOC_PNX833X 1265edb6310aSDaniel Laird bool 1266edb6310aSDaniel Laird select CEVT_R4K 1267edb6310aSDaniel Laird select CSRC_R4K 126867e38cf2SRalf Baechle select IRQ_MIPS_CPU 1269edb6310aSDaniel Laird select DMA_NONCOHERENT 1270edb6310aSDaniel Laird select SYS_HAS_CPU_MIPS32_R2 1271edb6310aSDaniel Laird select SYS_SUPPORTS_32BIT_KERNEL 1272edb6310aSDaniel Laird select SYS_SUPPORTS_LITTLE_ENDIAN 1273edb6310aSDaniel Laird select SYS_SUPPORTS_BIG_ENDIAN 1274377cb1b6SRalf Baechle select SYS_SUPPORTS_MIPS16 1275edb6310aSDaniel Laird select CPU_MIPSR2_IRQ_VI 1276edb6310aSDaniel Laird 1277edb6310aSDaniel Lairdconfig SOC_PNX8335 1278edb6310aSDaniel Laird bool 1279edb6310aSDaniel Laird select SOC_PNX833X 1280edb6310aSDaniel Laird 1281a7e07b1aSMarkos Chandrasconfig MIPS_SPRAM 1282a7e07b1aSMarkos Chandras bool 1283a7e07b1aSMarkos Chandras 12841da177e4SLinus Torvaldsconfig SWAP_IO_SPACE 12851da177e4SLinus Torvalds bool 12861da177e4SLinus Torvalds 1287e2defae5SThomas Bogendoerferconfig SGI_HAS_INDYDOG 1288e2defae5SThomas Bogendoerfer bool 1289e2defae5SThomas Bogendoerfer 12905b438c44SThomas Bogendoerferconfig SGI_HAS_HAL2 12915b438c44SThomas Bogendoerfer bool 12925b438c44SThomas Bogendoerfer 1293e2defae5SThomas Bogendoerferconfig SGI_HAS_SEEQ 1294e2defae5SThomas Bogendoerfer bool 1295e2defae5SThomas Bogendoerfer 1296e2defae5SThomas Bogendoerferconfig SGI_HAS_WD93 1297e2defae5SThomas Bogendoerfer bool 1298e2defae5SThomas Bogendoerfer 1299e2defae5SThomas Bogendoerferconfig SGI_HAS_ZILOG 1300e2defae5SThomas Bogendoerfer bool 1301e2defae5SThomas Bogendoerfer 1302e2defae5SThomas Bogendoerferconfig SGI_HAS_I8042 1303e2defae5SThomas Bogendoerfer bool 1304e2defae5SThomas Bogendoerfer 1305e2defae5SThomas Bogendoerferconfig DEFAULT_SGI_PARTITION 1306e2defae5SThomas Bogendoerfer bool 1307e2defae5SThomas Bogendoerfer 13080e2794b0SRalf Baechleconfig FW_ARC32 13095e83d430SRalf Baechle bool 13105e83d430SRalf Baechle 1311aaa9fad3SPaul Bolleconfig FW_SNIPROM 1312231a35d3SThomas Bogendoerfer bool 1313231a35d3SThomas Bogendoerfer 13141da177e4SLinus Torvaldsconfig BOOT_ELF32 13151da177e4SLinus Torvalds bool 13161da177e4SLinus Torvalds 1317930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_4 1318930beb5aSFlorian Fainelli bool 1319930beb5aSFlorian Fainelli 1320930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_5 1321930beb5aSFlorian Fainelli bool 1322930beb5aSFlorian Fainelli 1323930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_6 1324930beb5aSFlorian Fainelli bool 1325930beb5aSFlorian Fainelli 1326930beb5aSFlorian Fainelliconfig MIPS_L1_CACHE_SHIFT_7 1327930beb5aSFlorian Fainelli bool 1328930beb5aSFlorian Fainelli 13291da177e4SLinus Torvaldsconfig MIPS_L1_CACHE_SHIFT 13301da177e4SLinus Torvalds int 1331a4c0201eSFlorian Fainelli default "7" if MIPS_L1_CACHE_SHIFT_7 13325432eeb6SKevin Cernekee default "6" if MIPS_L1_CACHE_SHIFT_6 13335432eeb6SKevin Cernekee default "5" if MIPS_L1_CACHE_SHIFT_5 13345432eeb6SKevin Cernekee default "4" if MIPS_L1_CACHE_SHIFT_4 13351da177e4SLinus Torvalds default "5" 13361da177e4SLinus Torvalds 13371da177e4SLinus Torvaldsconfig HAVE_STD_PC_SERIAL_PORT 13381da177e4SLinus Torvalds bool 13391da177e4SLinus Torvalds 13401da177e4SLinus Torvaldsconfig ARC_CONSOLE 13411da177e4SLinus Torvalds bool "ARC console support" 1342e2defae5SThomas Bogendoerfer depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 13431da177e4SLinus Torvalds 13441da177e4SLinus Torvaldsconfig ARC_MEMORY 13451da177e4SLinus Torvalds bool 134614b36af4SThomas Bogendoerfer depends on MACH_JAZZ || SNI_RM || SGI_IP32 13471da177e4SLinus Torvalds default y 13481da177e4SLinus Torvalds 13491da177e4SLinus Torvaldsconfig ARC_PROMLIB 13501da177e4SLinus Torvalds bool 1351e2defae5SThomas Bogendoerfer depends on MACH_JAZZ || SNI_RM || SGI_IP22 || SGI_IP28 || SGI_IP32 13521da177e4SLinus Torvalds default y 13531da177e4SLinus Torvalds 13540e2794b0SRalf Baechleconfig FW_ARC64 13551da177e4SLinus Torvalds bool 13561da177e4SLinus Torvalds 13571da177e4SLinus Torvaldsconfig BOOT_ELF64 13581da177e4SLinus Torvalds bool 13591da177e4SLinus Torvalds 13601da177e4SLinus Torvaldsmenu "CPU selection" 13611da177e4SLinus Torvalds 13621da177e4SLinus Torvaldschoice 13631da177e4SLinus Torvalds prompt "CPU type" 13641da177e4SLinus Torvalds default CPU_R4X00 13651da177e4SLinus Torvalds 13660e476d91SHuacai Chenconfig CPU_LOONGSON3 13670e476d91SHuacai Chen bool "Loongson 3 CPU" 13680e476d91SHuacai Chen depends on SYS_HAS_CPU_LOONGSON3 13690e476d91SHuacai Chen select CPU_SUPPORTS_64BIT_KERNEL 13700e476d91SHuacai Chen select CPU_SUPPORTS_HIGHMEM 13710e476d91SHuacai Chen select CPU_SUPPORTS_HUGEPAGES 13720e476d91SHuacai Chen select WEAK_ORDERING 13730e476d91SHuacai Chen select WEAK_REORDERING_BEYOND_LLSC 1374b2edcfc8SHuacai Chen select MIPS_PGD_C0_CONTEXT 1375d30a2b47SLinus Walleij select GPIOLIB 13760e476d91SHuacai Chen help 13770e476d91SHuacai Chen The Loongson 3 processor implements the MIPS64R2 instruction 13780e476d91SHuacai Chen set with many extensions. 13790e476d91SHuacai Chen 13801e820da3SHuacai Chenconfig LOONGSON3_ENHANCEMENT 13811e820da3SHuacai Chen bool "New Loongson 3 CPU Enhancements" 13821e820da3SHuacai Chen default n 13831e820da3SHuacai Chen select CPU_MIPSR2 13841e820da3SHuacai Chen select CPU_HAS_PREFETCH 13851e820da3SHuacai Chen depends on CPU_LOONGSON3 13861e820da3SHuacai Chen help 13871e820da3SHuacai Chen New Loongson 3 CPU (since Loongson-3A R2, as opposed to Loongson-3A 13881e820da3SHuacai Chen R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 13891e820da3SHuacai Chen FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPv2 ASE, User 13901e820da3SHuacai Chen Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 13911e820da3SHuacai Chen Fast TLB refill support, etc. 13921e820da3SHuacai Chen 13931e820da3SHuacai Chen This option enable those enhancements which are not probed at run 13941e820da3SHuacai Chen time. If you want a generic kernel to run on all Loongson 3 machines, 13951e820da3SHuacai Chen please say 'N' here. If you want a high-performance kernel to run on 13961e820da3SHuacai Chen new Loongson 3 machines only, please say 'Y' here. 13971e820da3SHuacai Chen 13983702bba5SWu Zhangjinconfig CPU_LOONGSON2E 13993702bba5SWu Zhangjin bool "Loongson 2E" 14003702bba5SWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2E 14013702bba5SWu Zhangjin select CPU_LOONGSON2 14022a21c730SFuxin Zhang help 14032a21c730SFuxin Zhang The Loongson 2E processor implements the MIPS III instruction set 14042a21c730SFuxin Zhang with many extensions. 14052a21c730SFuxin Zhang 140625985edcSLucas De Marchi It has an internal FPGA northbridge, which is compatible to 14076f7a251aSWu Zhangjin bonito64. 14086f7a251aSWu Zhangjin 14096f7a251aSWu Zhangjinconfig CPU_LOONGSON2F 14106f7a251aSWu Zhangjin bool "Loongson 2F" 14116f7a251aSWu Zhangjin depends on SYS_HAS_CPU_LOONGSON2F 14126f7a251aSWu Zhangjin select CPU_LOONGSON2 1413d30a2b47SLinus Walleij select GPIOLIB 14146f7a251aSWu Zhangjin help 14156f7a251aSWu Zhangjin The Loongson 2F processor implements the MIPS III instruction set 14166f7a251aSWu Zhangjin with many extensions. 14176f7a251aSWu Zhangjin 14186f7a251aSWu Zhangjin Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 14196f7a251aSWu Zhangjin have a similar programming interface with FPGA northbridge used in 14206f7a251aSWu Zhangjin Loongson2E. 14216f7a251aSWu Zhangjin 1422ca585cf9SKelvin Cheungconfig CPU_LOONGSON1B 1423ca585cf9SKelvin Cheung bool "Loongson 1B" 1424ca585cf9SKelvin Cheung depends on SYS_HAS_CPU_LOONGSON1B 1425ca585cf9SKelvin Cheung select CPU_LOONGSON1 14269ec88b60SKelvin Cheung select LEDS_GPIO_REGISTER 1427ca585cf9SKelvin Cheung help 1428ca585cf9SKelvin Cheung The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1429ca585cf9SKelvin Cheung release 2 instruction set. 1430ca585cf9SKelvin Cheung 143112e3280bSYang Lingconfig CPU_LOONGSON1C 143212e3280bSYang Ling bool "Loongson 1C" 143312e3280bSYang Ling depends on SYS_HAS_CPU_LOONGSON1C 143412e3280bSYang Ling select CPU_LOONGSON1 143512e3280bSYang Ling select LEDS_GPIO_REGISTER 143612e3280bSYang Ling help 143712e3280bSYang Ling The Loongson 1C is a 32-bit SoC, which implements the MIPS32 143812e3280bSYang Ling release 2 instruction set. 143912e3280bSYang Ling 14406e760c8dSRalf Baechleconfig CPU_MIPS32_R1 14416e760c8dSRalf Baechle bool "MIPS32 Release 1" 14427cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R1 14436e760c8dSRalf Baechle select CPU_HAS_PREFETCH 1444797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1445ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14466e760c8dSRalf Baechle help 14475e83d430SRalf Baechle Choose this option to build a kernel for release 1 or later of the 14481e5f1caaSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14491e5f1caaSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14501e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 14511e5f1caaSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14521e5f1caaSRalf Baechle Release 2 of the MIPS32 architecture is available since several 14531e5f1caaSRalf Baechle years so chances are you even have a MIPS32 Release 2 processor 14541e5f1caaSRalf Baechle in which case you should choose CPU_MIPS32_R2 instead for better 14551e5f1caaSRalf Baechle performance. 14561e5f1caaSRalf Baechle 14571e5f1caaSRalf Baechleconfig CPU_MIPS32_R2 14581e5f1caaSRalf Baechle bool "MIPS32 Release 2" 14597cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS32_R2 14601e5f1caaSRalf Baechle select CPU_HAS_PREFETCH 1461797798c1SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 1462ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1463a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 14642235a54dSSanjay Lal select HAVE_KVM 14651e5f1caaSRalf Baechle help 14665e83d430SRalf Baechle Choose this option to build a kernel for release 2 or later of the 14676e760c8dSRalf Baechle MIPS32 architecture. Most modern embedded systems with a 32-bit 14686e760c8dSRalf Baechle MIPS processor are based on a MIPS32 processor. If you know the 14696e760c8dSRalf Baechle specific type of processor in your system, choose those that one 14706e760c8dSRalf Baechle otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 14711da177e4SLinus Torvalds 14727fd08ca5SLeonid Yegoshinconfig CPU_MIPS32_R6 1473674d10e2SMarkos Chandras bool "MIPS32 Release 6" 14747fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R6 14757fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 14767fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 14777fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 14787fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 14794e0748f5SMarkos Chandras select GENERIC_CSUM 14807fd08ca5SLeonid Yegoshin select HAVE_KVM 14817fd08ca5SLeonid Yegoshin select MIPS_O32_FP64_SUPPORT 14827fd08ca5SLeonid Yegoshin help 14837fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 14847fd08ca5SLeonid Yegoshin MIPS32 architecture. New MIPS processors, starting with the Warrior 14857fd08ca5SLeonid Yegoshin family, are based on a MIPS32r6 processor. If you own an older 14867fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 14877fd08ca5SLeonid Yegoshin 14886e760c8dSRalf Baechleconfig CPU_MIPS64_R1 14896e760c8dSRalf Baechle bool "MIPS64 Release 1" 14907cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R1 1491797798c1SRalf Baechle select CPU_HAS_PREFETCH 1492ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1493ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1494ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 14959cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 14966e760c8dSRalf Baechle help 14976e760c8dSRalf Baechle Choose this option to build a kernel for release 1 or later of the 14986e760c8dSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 14996e760c8dSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15006e760c8dSRalf Baechle specific type of processor in your system, choose those that one 15016e760c8dSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15021e5f1caaSRalf Baechle Release 2 of the MIPS64 architecture is available since several 15031e5f1caaSRalf Baechle years so chances are you even have a MIPS64 Release 2 processor 15041e5f1caaSRalf Baechle in which case you should choose CPU_MIPS64_R2 instead for better 15051e5f1caaSRalf Baechle performance. 15061e5f1caaSRalf Baechle 15071e5f1caaSRalf Baechleconfig CPU_MIPS64_R2 15081e5f1caaSRalf Baechle bool "MIPS64 Release 2" 15097cf8053bSRalf Baechle depends on SYS_HAS_CPU_MIPS64_R2 1510797798c1SRalf Baechle select CPU_HAS_PREFETCH 15111e5f1caaSRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 15121e5f1caaSRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1513ec28f306SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15149cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1515a5e9a69eSPaul Burton select CPU_SUPPORTS_MSA 151640a2df49SJames Hogan select HAVE_KVM 15171e5f1caaSRalf Baechle help 15181e5f1caaSRalf Baechle Choose this option to build a kernel for release 2 or later of the 15191e5f1caaSRalf Baechle MIPS64 architecture. Many modern embedded systems with a 64-bit 15201e5f1caaSRalf Baechle MIPS processor are based on a MIPS64 processor. If you know the 15211e5f1caaSRalf Baechle specific type of processor in your system, choose those that one 15221e5f1caaSRalf Baechle otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 15231da177e4SLinus Torvalds 15247fd08ca5SLeonid Yegoshinconfig CPU_MIPS64_R6 1525674d10e2SMarkos Chandras bool "MIPS64 Release 6" 15267fd08ca5SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS64_R6 15277fd08ca5SLeonid Yegoshin select CPU_HAS_PREFETCH 15287fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_32BIT_KERNEL 15297fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_64BIT_KERNEL 15307fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_HIGHMEM 15317fd08ca5SLeonid Yegoshin select CPU_SUPPORTS_MSA 15324e0748f5SMarkos Chandras select GENERIC_CSUM 15334e9d324dSPaul Burton select MIPS_O32_FP64_SUPPORT if MIPS32_O32 153440a2df49SJames Hogan select HAVE_KVM 15357fd08ca5SLeonid Yegoshin help 15367fd08ca5SLeonid Yegoshin Choose this option to build a kernel for release 6 or later of the 15377fd08ca5SLeonid Yegoshin MIPS64 architecture. New MIPS processors, starting with the Warrior 15387fd08ca5SLeonid Yegoshin family, are based on a MIPS64r6 processor. If you own an older 15397fd08ca5SLeonid Yegoshin processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 15407fd08ca5SLeonid Yegoshin 15411da177e4SLinus Torvaldsconfig CPU_R3000 15421da177e4SLinus Torvalds bool "R3000" 15437cf8053bSRalf Baechle depends on SYS_HAS_CPU_R3000 1544f7062ddbSRalf Baechle select CPU_HAS_WB 1545ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1546797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 15471da177e4SLinus Torvalds help 15481da177e4SLinus Torvalds Please make sure to pick the right CPU type. Linux/MIPS is not 15491da177e4SLinus Torvalds designed to be generic, i.e. Kernels compiled for R3000 CPUs will 15501da177e4SLinus Torvalds *not* work on R4000 machines and vice versa. However, since most 15511da177e4SLinus Torvalds of the supported machines have an R4000 (or similar) CPU, R4x00 15521da177e4SLinus Torvalds might be a safe bet. If the resulting kernel does not work, 15531da177e4SLinus Torvalds try to recompile with R3000. 15541da177e4SLinus Torvalds 15551da177e4SLinus Torvaldsconfig CPU_TX39XX 15561da177e4SLinus Torvalds bool "R39XX" 15577cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX39XX 1558ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 15591da177e4SLinus Torvalds 15601da177e4SLinus Torvaldsconfig CPU_VR41XX 15611da177e4SLinus Torvalds bool "R41xx" 15627cf8053bSRalf Baechle depends on SYS_HAS_CPU_VR41XX 1563ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1564ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 15651da177e4SLinus Torvalds help 15665e83d430SRalf Baechle The options selects support for the NEC VR4100 series of processors. 15671da177e4SLinus Torvalds Only choose this option if you have one of these processors as a 15681da177e4SLinus Torvalds kernel built with this option will not run on any other type of 15691da177e4SLinus Torvalds processor or vice versa. 15701da177e4SLinus Torvalds 15711da177e4SLinus Torvaldsconfig CPU_R4300 15721da177e4SLinus Torvalds bool "R4300" 15737cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4300 1574ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1575ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 15761da177e4SLinus Torvalds help 15771da177e4SLinus Torvalds MIPS Technologies R4300-series processors. 15781da177e4SLinus Torvalds 15791da177e4SLinus Torvaldsconfig CPU_R4X00 15801da177e4SLinus Torvalds bool "R4x00" 15817cf8053bSRalf Baechle depends on SYS_HAS_CPU_R4X00 1582ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1583ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1584970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15851da177e4SLinus Torvalds help 15861da177e4SLinus Torvalds MIPS Technologies R4000-series processors other than 4300, including 15871da177e4SLinus Torvalds the R4000, R4400, R4600, and 4700. 15881da177e4SLinus Torvalds 15891da177e4SLinus Torvaldsconfig CPU_TX49XX 15901da177e4SLinus Torvalds bool "R49XX" 15917cf8053bSRalf Baechle depends on SYS_HAS_CPU_TX49XX 1592de862b48SAtsushi Nemoto select CPU_HAS_PREFETCH 1593ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1594ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1595970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 15961da177e4SLinus Torvalds 15971da177e4SLinus Torvaldsconfig CPU_R5000 15981da177e4SLinus Torvalds bool "R5000" 15997cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5000 1600ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1601ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1602970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16031da177e4SLinus Torvalds help 16041da177e4SLinus Torvalds MIPS Technologies R5000-series processors other than the Nevada. 16051da177e4SLinus Torvalds 16061da177e4SLinus Torvaldsconfig CPU_R5432 16071da177e4SLinus Torvalds bool "R5432" 16087cf8053bSRalf Baechle depends on SYS_HAS_CPU_R5432 16095e83d430SRalf Baechle select CPU_SUPPORTS_32BIT_KERNEL 16105e83d430SRalf Baechle select CPU_SUPPORTS_64BIT_KERNEL 1611970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16121da177e4SLinus Torvalds 1613542c1020SShinya Kuribayashiconfig CPU_R5500 1614542c1020SShinya Kuribayashi bool "R5500" 1615542c1020SShinya Kuribayashi depends on SYS_HAS_CPU_R5500 1616542c1020SShinya Kuribayashi select CPU_SUPPORTS_32BIT_KERNEL 1617542c1020SShinya Kuribayashi select CPU_SUPPORTS_64BIT_KERNEL 16189cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1619542c1020SShinya Kuribayashi help 1620542c1020SShinya Kuribayashi NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1621542c1020SShinya Kuribayashi instruction set. 1622542c1020SShinya Kuribayashi 16231da177e4SLinus Torvaldsconfig CPU_R6000 16241da177e4SLinus Torvalds bool "R6000" 16257cf8053bSRalf Baechle depends on SYS_HAS_CPU_R6000 1626ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 16271da177e4SLinus Torvalds help 16281da177e4SLinus Torvalds MIPS Technologies R6000 and R6000A series processors. Note these 1629c09b47d8SChris Dearman processors are extremely rare and the support for them is incomplete. 16301da177e4SLinus Torvalds 16311da177e4SLinus Torvaldsconfig CPU_NEVADA 16321da177e4SLinus Torvalds bool "RM52xx" 16337cf8053bSRalf Baechle depends on SYS_HAS_CPU_NEVADA 1634ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1635ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1636970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16371da177e4SLinus Torvalds help 16381da177e4SLinus Torvalds QED / PMC-Sierra RM52xx-series ("Nevada") processors. 16391da177e4SLinus Torvalds 16401da177e4SLinus Torvaldsconfig CPU_R8000 16411da177e4SLinus Torvalds bool "R8000" 16427cf8053bSRalf Baechle depends on SYS_HAS_CPU_R8000 16435e83d430SRalf Baechle select CPU_HAS_PREFETCH 1644ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 16451da177e4SLinus Torvalds help 16461da177e4SLinus Torvalds MIPS Technologies R8000 processors. Note these processors are 16471da177e4SLinus Torvalds uncommon and the support for them is incomplete. 16481da177e4SLinus Torvalds 16491da177e4SLinus Torvaldsconfig CPU_R10000 16501da177e4SLinus Torvalds bool "R10000" 16517cf8053bSRalf Baechle depends on SYS_HAS_CPU_R10000 16525e83d430SRalf Baechle select CPU_HAS_PREFETCH 1653ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1654ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1655797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1656970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16571da177e4SLinus Torvalds help 16581da177e4SLinus Torvalds MIPS Technologies R10000-series processors. 16591da177e4SLinus Torvalds 16601da177e4SLinus Torvaldsconfig CPU_RM7000 16611da177e4SLinus Torvalds bool "RM7000" 16627cf8053bSRalf Baechle depends on SYS_HAS_CPU_RM7000 16635e83d430SRalf Baechle select CPU_HAS_PREFETCH 1664ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1665ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1666797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1667970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16681da177e4SLinus Torvalds 16691da177e4SLinus Torvaldsconfig CPU_SB1 16701da177e4SLinus Torvalds bool "SB1" 16717cf8053bSRalf Baechle depends on SYS_HAS_CPU_SB1 1672ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_32BIT_KERNEL 1673ed5ba2fbSYoichi Yuasa select CPU_SUPPORTS_64BIT_KERNEL 1674797798c1SRalf Baechle select CPU_SUPPORTS_HIGHMEM 1675970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 16760004a9dfSRalf Baechle select WEAK_ORDERING 16771da177e4SLinus Torvalds 1678a86c7f72SDavid Daneyconfig CPU_CAVIUM_OCTEON 1679a86c7f72SDavid Daney bool "Cavium Octeon processor" 16805e683389SDavid Daney depends on SYS_HAS_CPU_CAVIUM_OCTEON 1681a86c7f72SDavid Daney select CPU_HAS_PREFETCH 1682a86c7f72SDavid Daney select CPU_SUPPORTS_64BIT_KERNEL 1683a86c7f72SDavid Daney select WEAK_ORDERING 1684a86c7f72SDavid Daney select CPU_SUPPORTS_HIGHMEM 16859cffd154SDavid Daney select CPU_SUPPORTS_HUGEPAGES 1686df115f3eSBen Hutchings select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1687df115f3eSBen Hutchings select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1688930beb5aSFlorian Fainelli select MIPS_L1_CACHE_SHIFT_7 1689a86c7f72SDavid Daney help 1690a86c7f72SDavid Daney The Cavium Octeon processor is a highly integrated chip containing 1691a86c7f72SDavid Daney many ethernet hardware widgets for networking tasks. The processor 1692a86c7f72SDavid Daney can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1693a86c7f72SDavid Daney Full details can be found at http://www.caviumnetworks.com. 1694a86c7f72SDavid Daney 1695cd746249SJonas Gorskiconfig CPU_BMIPS 1696cd746249SJonas Gorski bool "Broadcom BMIPS" 1697cd746249SJonas Gorski depends on SYS_HAS_CPU_BMIPS 1698cd746249SJonas Gorski select CPU_MIPS32 1699fe7f62c0SJonas Gorski select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1700cd746249SJonas Gorski select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1701cd746249SJonas Gorski select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1702cd746249SJonas Gorski select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1703cd746249SJonas Gorski select CPU_SUPPORTS_32BIT_KERNEL 1704cd746249SJonas Gorski select DMA_NONCOHERENT 170567e38cf2SRalf Baechle select IRQ_MIPS_CPU 1706cd746249SJonas Gorski select SWAP_IO_SPACE 1707cd746249SJonas Gorski select WEAK_ORDERING 1708c1c0c461SKevin Cernekee select CPU_SUPPORTS_HIGHMEM 170969aaf9c8SJonas Gorski select CPU_HAS_PREFETCH 1710c1c0c461SKevin Cernekee help 1711fe7f62c0SJonas Gorski Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1712c1c0c461SKevin Cernekee 17137f058e85SJayachandran Cconfig CPU_XLR 17147f058e85SJayachandran C bool "Netlogic XLR SoC" 17157f058e85SJayachandran C depends on SYS_HAS_CPU_XLR 17167f058e85SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17177f058e85SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17187f058e85SJayachandran C select CPU_SUPPORTS_HIGHMEM 1719970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 17207f058e85SJayachandran C select WEAK_ORDERING 17217f058e85SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17227f058e85SJayachandran C help 17237f058e85SJayachandran C Netlogic Microsystems XLR/XLS processors. 17241c773ea4SJayachandran C 17251c773ea4SJayachandran Cconfig CPU_XLP 17261c773ea4SJayachandran C bool "Netlogic XLP SoC" 17271c773ea4SJayachandran C depends on SYS_HAS_CPU_XLP 17281c773ea4SJayachandran C select CPU_SUPPORTS_32BIT_KERNEL 17291c773ea4SJayachandran C select CPU_SUPPORTS_64BIT_KERNEL 17301c773ea4SJayachandran C select CPU_SUPPORTS_HIGHMEM 17311c773ea4SJayachandran C select WEAK_ORDERING 17321c773ea4SJayachandran C select WEAK_REORDERING_BEYOND_LLSC 17331c773ea4SJayachandran C select CPU_HAS_PREFETCH 1734d6504846SJayachandran C select CPU_MIPSR2 1735ddba6833SPrem Mallappa select CPU_SUPPORTS_HUGEPAGES 17362db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 17371c773ea4SJayachandran C help 17381c773ea4SJayachandran C Netlogic Microsystems XLP processors. 17391da177e4SLinus Torvaldsendchoice 17401da177e4SLinus Torvalds 1741a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_FEATURES 1742a6e18781SLeonid Yegoshin bool "MIPS32 Release 3.5 Features" 1743a6e18781SLeonid Yegoshin depends on SYS_HAS_CPU_MIPS32_R3_5 17447fd08ca5SLeonid Yegoshin depends on CPU_MIPS32_R2 || CPU_MIPS32_R6 1745a6e18781SLeonid Yegoshin help 1746a6e18781SLeonid Yegoshin Choose this option to build a kernel for release 2 or later of the 1747a6e18781SLeonid Yegoshin MIPS32 architecture including features from the 3.5 release such as 1748a6e18781SLeonid Yegoshin support for Enhanced Virtual Addressing (EVA). 1749a6e18781SLeonid Yegoshin 1750a6e18781SLeonid Yegoshinconfig CPU_MIPS32_3_5_EVA 1751a6e18781SLeonid Yegoshin bool "Enhanced Virtual Addressing (EVA)" 1752a6e18781SLeonid Yegoshin depends on CPU_MIPS32_3_5_FEATURES 1753a6e18781SLeonid Yegoshin select EVA 1754a6e18781SLeonid Yegoshin default y 1755a6e18781SLeonid Yegoshin help 1756a6e18781SLeonid Yegoshin Choose this option if you want to enable the Enhanced Virtual 1757a6e18781SLeonid Yegoshin Addressing (EVA) on your MIPS32 core (such as proAptiv). 1758a6e18781SLeonid Yegoshin One of its primary benefits is an increase in the maximum size 1759a6e18781SLeonid Yegoshin of lowmem (up to 3GB). If unsure, say 'N' here. 1760a6e18781SLeonid Yegoshin 1761c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_FEATURES 1762c5b36783SSteven J. Hill bool "MIPS32 Release 5 Features" 1763c5b36783SSteven J. Hill depends on SYS_HAS_CPU_MIPS32_R5 1764c5b36783SSteven J. Hill depends on CPU_MIPS32_R2 1765c5b36783SSteven J. Hill help 1766c5b36783SSteven J. Hill Choose this option to build a kernel for release 2 or later of the 1767c5b36783SSteven J. Hill MIPS32 architecture including features from release 5 such as 1768c5b36783SSteven J. Hill support for Extended Physical Addressing (XPA). 1769c5b36783SSteven J. Hill 1770c5b36783SSteven J. Hillconfig CPU_MIPS32_R5_XPA 1771c5b36783SSteven J. Hill bool "Extended Physical Addressing (XPA)" 1772c5b36783SSteven J. Hill depends on CPU_MIPS32_R5_FEATURES 1773c5b36783SSteven J. Hill depends on !EVA 1774c5b36783SSteven J. Hill depends on !PAGE_SIZE_4KB 1775c5b36783SSteven J. Hill depends on SYS_SUPPORTS_HIGHMEM 1776c5b36783SSteven J. Hill select XPA 1777c5b36783SSteven J. Hill select HIGHMEM 1778c5b36783SSteven J. Hill select ARCH_PHYS_ADDR_T_64BIT 1779c5b36783SSteven J. Hill default n 1780c5b36783SSteven J. Hill help 1781c5b36783SSteven J. Hill Choose this option if you want to enable the Extended Physical 1782c5b36783SSteven J. Hill Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1783c5b36783SSteven J. Hill benefit is to increase physical addressing equal to or greater 1784c5b36783SSteven J. Hill than 40 bits. Note that this has the side effect of turning on 1785c5b36783SSteven J. Hill 64-bit addressing which in turn makes the PTEs 64-bit in size. 1786c5b36783SSteven J. Hill If unsure, say 'N' here. 1787c5b36783SSteven J. Hill 1788622844bfSWu Zhangjinif CPU_LOONGSON2F 1789622844bfSWu Zhangjinconfig CPU_NOP_WORKAROUNDS 1790622844bfSWu Zhangjin bool 1791622844bfSWu Zhangjin 1792622844bfSWu Zhangjinconfig CPU_JUMP_WORKAROUNDS 1793622844bfSWu Zhangjin bool 1794622844bfSWu Zhangjin 1795622844bfSWu Zhangjinconfig CPU_LOONGSON2F_WORKAROUNDS 1796622844bfSWu Zhangjin bool "Loongson 2F Workarounds" 1797622844bfSWu Zhangjin default y 1798622844bfSWu Zhangjin select CPU_NOP_WORKAROUNDS 1799622844bfSWu Zhangjin select CPU_JUMP_WORKAROUNDS 1800622844bfSWu Zhangjin help 1801622844bfSWu Zhangjin Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1802622844bfSWu Zhangjin require workarounds. Without workarounds the system may hang 1803622844bfSWu Zhangjin unexpectedly. For more information please refer to the gas 1804622844bfSWu Zhangjin -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1805622844bfSWu Zhangjin 1806622844bfSWu Zhangjin Loongson 2F03 and later have fixed these issues and no workarounds 1807622844bfSWu Zhangjin are needed. The workarounds have no significant side effect on them 1808622844bfSWu Zhangjin but may decrease the performance of the system so this option should 1809622844bfSWu Zhangjin be disabled unless the kernel is intended to be run on 2F01 or 2F02 1810622844bfSWu Zhangjin systems. 1811622844bfSWu Zhangjin 1812622844bfSWu Zhangjin If unsure, please say Y. 1813622844bfSWu Zhangjinendif # CPU_LOONGSON2F 1814622844bfSWu Zhangjin 18151b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT 18161b93b3c3SWu Zhangjin bool 18171b93b3c3SWu Zhangjin select HAVE_KERNEL_GZIP 18181b93b3c3SWu Zhangjin select HAVE_KERNEL_BZIP2 181931c4867dSFlorian Fainelli select HAVE_KERNEL_LZ4 18201b93b3c3SWu Zhangjin select HAVE_KERNEL_LZMA 1821fe1d45e0SWu Zhangjin select HAVE_KERNEL_LZO 18224e23eb63SFlorian Fainelli select HAVE_KERNEL_XZ 18231b93b3c3SWu Zhangjin 18241b93b3c3SWu Zhangjinconfig SYS_SUPPORTS_ZBOOT_UART16550 18251b93b3c3SWu Zhangjin bool 18261b93b3c3SWu Zhangjin select SYS_SUPPORTS_ZBOOT 18271b93b3c3SWu Zhangjin 1828dbb98314SAlban Bedelconfig SYS_SUPPORTS_ZBOOT_UART_PROM 1829dbb98314SAlban Bedel bool 1830dbb98314SAlban Bedel select SYS_SUPPORTS_ZBOOT 1831dbb98314SAlban Bedel 18323702bba5SWu Zhangjinconfig CPU_LOONGSON2 18333702bba5SWu Zhangjin bool 18343702bba5SWu Zhangjin select CPU_SUPPORTS_32BIT_KERNEL 18353702bba5SWu Zhangjin select CPU_SUPPORTS_64BIT_KERNEL 18363702bba5SWu Zhangjin select CPU_SUPPORTS_HIGHMEM 1837970d032fSRalf Baechle select CPU_SUPPORTS_HUGEPAGES 18383702bba5SWu Zhangjin 1839ca585cf9SKelvin Cheungconfig CPU_LOONGSON1 1840ca585cf9SKelvin Cheung bool 1841ca585cf9SKelvin Cheung select CPU_MIPS32 1842ca585cf9SKelvin Cheung select CPU_MIPSR2 1843ca585cf9SKelvin Cheung select CPU_HAS_PREFETCH 1844ca585cf9SKelvin Cheung select CPU_SUPPORTS_32BIT_KERNEL 1845ca585cf9SKelvin Cheung select CPU_SUPPORTS_HIGHMEM 1846f29ad10dSKelvin Cheung select CPU_SUPPORTS_CPUFREQ 1847ca585cf9SKelvin Cheung 1848fe7f62c0SJonas Gorskiconfig CPU_BMIPS32_3300 184904fa8bf7SJonas Gorski select SMP_UP if SMP 18501bbb6c1bSKevin Cernekee bool 1851cd746249SJonas Gorski 1852cd746249SJonas Gorskiconfig CPU_BMIPS4350 1853cd746249SJonas Gorski bool 1854cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1855cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1856cd746249SJonas Gorski 1857cd746249SJonas Gorskiconfig CPU_BMIPS4380 1858cd746249SJonas Gorski bool 1859bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_6 1860cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1861cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1862b4720809SFlorian Fainelli select CPU_HAS_RIXI 1863cd746249SJonas Gorski 1864cd746249SJonas Gorskiconfig CPU_BMIPS5000 1865cd746249SJonas Gorski bool 1866cd746249SJonas Gorski select MIPS_CPU_SCACHE 1867bbf2ba67SKevin Cernekee select MIPS_L1_CACHE_SHIFT_7 1868cd746249SJonas Gorski select SYS_SUPPORTS_SMP 1869cd746249SJonas Gorski select SYS_SUPPORTS_HOTPLUG_CPU 1870b4720809SFlorian Fainelli select CPU_HAS_RIXI 18711bbb6c1bSKevin Cernekee 18720e476d91SHuacai Chenconfig SYS_HAS_CPU_LOONGSON3 18730e476d91SHuacai Chen bool 18740e476d91SHuacai Chen select CPU_SUPPORTS_CPUFREQ 1875b2edcfc8SHuacai Chen select CPU_HAS_RIXI 18760e476d91SHuacai Chen 18773702bba5SWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2E 18782a21c730SFuxin Zhang bool 18792a21c730SFuxin Zhang 18806f7a251aSWu Zhangjinconfig SYS_HAS_CPU_LOONGSON2F 18816f7a251aSWu Zhangjin bool 188255045ff5SWu Zhangjin select CPU_SUPPORTS_CPUFREQ 188355045ff5SWu Zhangjin select CPU_SUPPORTS_ADDRWINCFG if 64BIT 188422f1fdfdSWu Zhangjin select CPU_SUPPORTS_UNCACHED_ACCELERATED 18856f7a251aSWu Zhangjin 1886ca585cf9SKelvin Cheungconfig SYS_HAS_CPU_LOONGSON1B 1887ca585cf9SKelvin Cheung bool 1888ca585cf9SKelvin Cheung 188912e3280bSYang Lingconfig SYS_HAS_CPU_LOONGSON1C 189012e3280bSYang Ling bool 189112e3280bSYang Ling 18927cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R1 18937cf8053bSRalf Baechle bool 18947cf8053bSRalf Baechle 18957cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS32_R2 18967cf8053bSRalf Baechle bool 18977cf8053bSRalf Baechle 1898a6e18781SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R3_5 1899a6e18781SLeonid Yegoshin bool 1900a6e18781SLeonid Yegoshin 1901c5b36783SSteven J. Hillconfig SYS_HAS_CPU_MIPS32_R5 1902c5b36783SSteven J. Hill bool 1903c5b36783SSteven J. Hill 19047fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS32_R6 19057fd08ca5SLeonid Yegoshin bool 19067fd08ca5SLeonid Yegoshin 19077cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R1 19087cf8053bSRalf Baechle bool 19097cf8053bSRalf Baechle 19107cf8053bSRalf Baechleconfig SYS_HAS_CPU_MIPS64_R2 19117cf8053bSRalf Baechle bool 19127cf8053bSRalf Baechle 19137fd08ca5SLeonid Yegoshinconfig SYS_HAS_CPU_MIPS64_R6 19147fd08ca5SLeonid Yegoshin bool 19157fd08ca5SLeonid Yegoshin 19167cf8053bSRalf Baechleconfig SYS_HAS_CPU_R3000 19177cf8053bSRalf Baechle bool 19187cf8053bSRalf Baechle 19197cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX39XX 19207cf8053bSRalf Baechle bool 19217cf8053bSRalf Baechle 19227cf8053bSRalf Baechleconfig SYS_HAS_CPU_VR41XX 19237cf8053bSRalf Baechle bool 19247cf8053bSRalf Baechle 19257cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4300 19267cf8053bSRalf Baechle bool 19277cf8053bSRalf Baechle 19287cf8053bSRalf Baechleconfig SYS_HAS_CPU_R4X00 19297cf8053bSRalf Baechle bool 19307cf8053bSRalf Baechle 19317cf8053bSRalf Baechleconfig SYS_HAS_CPU_TX49XX 19327cf8053bSRalf Baechle bool 19337cf8053bSRalf Baechle 19347cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5000 19357cf8053bSRalf Baechle bool 19367cf8053bSRalf Baechle 19377cf8053bSRalf Baechleconfig SYS_HAS_CPU_R5432 19387cf8053bSRalf Baechle bool 19397cf8053bSRalf Baechle 1940542c1020SShinya Kuribayashiconfig SYS_HAS_CPU_R5500 1941542c1020SShinya Kuribayashi bool 1942542c1020SShinya Kuribayashi 19437cf8053bSRalf Baechleconfig SYS_HAS_CPU_R6000 19447cf8053bSRalf Baechle bool 19457cf8053bSRalf Baechle 19467cf8053bSRalf Baechleconfig SYS_HAS_CPU_NEVADA 19477cf8053bSRalf Baechle bool 19487cf8053bSRalf Baechle 19497cf8053bSRalf Baechleconfig SYS_HAS_CPU_R8000 19507cf8053bSRalf Baechle bool 19517cf8053bSRalf Baechle 19527cf8053bSRalf Baechleconfig SYS_HAS_CPU_R10000 19537cf8053bSRalf Baechle bool 19547cf8053bSRalf Baechle 19557cf8053bSRalf Baechleconfig SYS_HAS_CPU_RM7000 19567cf8053bSRalf Baechle bool 19577cf8053bSRalf Baechle 19587cf8053bSRalf Baechleconfig SYS_HAS_CPU_SB1 19597cf8053bSRalf Baechle bool 19607cf8053bSRalf Baechle 19615e683389SDavid Daneyconfig SYS_HAS_CPU_CAVIUM_OCTEON 19625e683389SDavid Daney bool 19635e683389SDavid Daney 1964cd746249SJonas Gorskiconfig SYS_HAS_CPU_BMIPS 1965c1c0c461SKevin Cernekee bool 1966c1c0c461SKevin Cernekee 1967fe7f62c0SJonas Gorskiconfig SYS_HAS_CPU_BMIPS32_3300 1968c1c0c461SKevin Cernekee bool 1969cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1970c1c0c461SKevin Cernekee 1971c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4350 1972c1c0c461SKevin Cernekee bool 1973cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1974c1c0c461SKevin Cernekee 1975c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS4380 1976c1c0c461SKevin Cernekee bool 1977cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1978c1c0c461SKevin Cernekee 1979c1c0c461SKevin Cernekeeconfig SYS_HAS_CPU_BMIPS5000 1980c1c0c461SKevin Cernekee bool 1981cd746249SJonas Gorski select SYS_HAS_CPU_BMIPS 1982c1c0c461SKevin Cernekee 19837f058e85SJayachandran Cconfig SYS_HAS_CPU_XLR 19847f058e85SJayachandran C bool 19857f058e85SJayachandran C 19861c773ea4SJayachandran Cconfig SYS_HAS_CPU_XLP 19871c773ea4SJayachandran C bool 19881c773ea4SJayachandran C 1989b6911bbaSPaul Burtonconfig MIPS_MALTA_PM 1990b6911bbaSPaul Burton depends on MIPS_MALTA 1991b6911bbaSPaul Burton depends on PCI 1992b6911bbaSPaul Burton bool 1993b6911bbaSPaul Burton default y 1994b6911bbaSPaul Burton 199517099b11SRalf Baechle# 199617099b11SRalf Baechle# CPU may reorder R->R, R->W, W->R, W->W 199717099b11SRalf Baechle# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 199817099b11SRalf Baechle# 19990004a9dfSRalf Baechleconfig WEAK_ORDERING 20000004a9dfSRalf Baechle bool 200117099b11SRalf Baechle 200217099b11SRalf Baechle# 200317099b11SRalf Baechle# CPU may reorder reads and writes beyond LL/SC 200417099b11SRalf Baechle# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 200517099b11SRalf Baechle# 200617099b11SRalf Baechleconfig WEAK_REORDERING_BEYOND_LLSC 200717099b11SRalf Baechle bool 20085e83d430SRalf Baechleendmenu 20095e83d430SRalf Baechle 20105e83d430SRalf Baechle# 20115e83d430SRalf Baechle# These two indicate any level of the MIPS32 and MIPS64 architecture 20125e83d430SRalf Baechle# 20135e83d430SRalf Baechleconfig CPU_MIPS32 20145e83d430SRalf Baechle bool 20157fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6 20165e83d430SRalf Baechle 20175e83d430SRalf Baechleconfig CPU_MIPS64 20185e83d430SRalf Baechle bool 20197fd08ca5SLeonid Yegoshin default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6 20205e83d430SRalf Baechle 20215e83d430SRalf Baechle# 2022c09b47d8SChris Dearman# These two indicate the revision of the architecture, either Release 1 or Release 2 20235e83d430SRalf Baechle# 20245e83d430SRalf Baechleconfig CPU_MIPSR1 20255e83d430SRalf Baechle bool 20265e83d430SRalf Baechle default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 20275e83d430SRalf Baechle 20285e83d430SRalf Baechleconfig CPU_MIPSR2 20295e83d430SRalf Baechle bool 2030a86c7f72SDavid Daney default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 20318256b17eSFlorian Fainelli select CPU_HAS_RIXI 2032a7e07b1aSMarkos Chandras select MIPS_SPRAM 20335e83d430SRalf Baechle 20347fd08ca5SLeonid Yegoshinconfig CPU_MIPSR6 20357fd08ca5SLeonid Yegoshin bool 20367fd08ca5SLeonid Yegoshin default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 20378256b17eSFlorian Fainelli select CPU_HAS_RIXI 203887321fddSPaul Burton select HAVE_ARCH_BITREVERSE 20392db003a5SPaul Burton select MIPS_ASID_BITS_VARIABLE 2040a7e07b1aSMarkos Chandras select MIPS_SPRAM 20415e83d430SRalf Baechle 2042a6e18781SLeonid Yegoshinconfig EVA 2043a6e18781SLeonid Yegoshin bool 2044a6e18781SLeonid Yegoshin 2045c5b36783SSteven J. Hillconfig XPA 2046c5b36783SSteven J. Hill bool 2047c5b36783SSteven J. Hill 20485e83d430SRalf Baechleconfig SYS_SUPPORTS_32BIT_KERNEL 20495e83d430SRalf Baechle bool 20505e83d430SRalf Baechleconfig SYS_SUPPORTS_64BIT_KERNEL 20515e83d430SRalf Baechle bool 20525e83d430SRalf Baechleconfig CPU_SUPPORTS_32BIT_KERNEL 20535e83d430SRalf Baechle bool 20545e83d430SRalf Baechleconfig CPU_SUPPORTS_64BIT_KERNEL 20555e83d430SRalf Baechle bool 205655045ff5SWu Zhangjinconfig CPU_SUPPORTS_CPUFREQ 205755045ff5SWu Zhangjin bool 205855045ff5SWu Zhangjinconfig CPU_SUPPORTS_ADDRWINCFG 205955045ff5SWu Zhangjin bool 20609cffd154SDavid Daneyconfig CPU_SUPPORTS_HUGEPAGES 20619cffd154SDavid Daney bool 206222f1fdfdSWu Zhangjinconfig CPU_SUPPORTS_UNCACHED_ACCELERATED 206322f1fdfdSWu Zhangjin bool 206482622284SDavid Daneyconfig MIPS_PGD_C0_CONTEXT 206582622284SDavid Daney bool 2066d6504846SJayachandran C default y if 64BIT && CPU_MIPSR2 && !CPU_XLP 20675e83d430SRalf Baechle 20688192c9eaSDavid Daney# 20698192c9eaSDavid Daney# Set to y for ptrace access to watch registers. 20708192c9eaSDavid Daney# 20718192c9eaSDavid Daneyconfig HARDWARE_WATCHPOINTS 20728192c9eaSDavid Daney bool 2073679eb637SJames Hogan default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 20748192c9eaSDavid Daney 20755e83d430SRalf Baechlemenu "Kernel type" 20765e83d430SRalf Baechle 20775e83d430SRalf Baechlechoice 20785e83d430SRalf Baechle prompt "Kernel code model" 20795e83d430SRalf Baechle help 20805e83d430SRalf Baechle You should only select this option if you have a workload that 20815e83d430SRalf Baechle actually benefits from 64-bit processing or if your machine has 20825e83d430SRalf Baechle large memory. You will only be presented a single option in this 20835e83d430SRalf Baechle menu if your system does not support both 32-bit and 64-bit kernels. 20845e83d430SRalf Baechle 20855e83d430SRalf Baechleconfig 32BIT 20865e83d430SRalf Baechle bool "32-bit kernel" 20875e83d430SRalf Baechle depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 20885e83d430SRalf Baechle select TRAD_SIGNALS 20895e83d430SRalf Baechle help 20905e83d430SRalf Baechle Select this option if you want to build a 32-bit kernel. 2091f17c4ca3SRalf Baechle 20925e83d430SRalf Baechleconfig 64BIT 20935e83d430SRalf Baechle bool "64-bit kernel" 20945e83d430SRalf Baechle depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 20955e83d430SRalf Baechle help 20965e83d430SRalf Baechle Select this option if you want to build a 64-bit kernel. 20975e83d430SRalf Baechle 20985e83d430SRalf Baechleendchoice 20995e83d430SRalf Baechle 21002235a54dSSanjay Lalconfig KVM_GUEST 21012235a54dSSanjay Lal bool "KVM Guest Kernel" 2102f2a5b1d7SJames Hogan depends on BROKEN_ON_SMP 21032235a54dSSanjay Lal help 2104caa1faa7SJames Hogan Select this option if building a guest kernel for KVM (Trap & Emulate) 2105caa1faa7SJames Hogan mode. 21062235a54dSSanjay Lal 2107eda3d33cSJames Hoganconfig KVM_GUEST_TIMER_FREQ 2108eda3d33cSJames Hogan int "Count/Compare Timer Frequency (MHz)" 21092235a54dSSanjay Lal depends on KVM_GUEST 2110eda3d33cSJames Hogan default 100 21112235a54dSSanjay Lal help 2112eda3d33cSJames Hogan Set this to non-zero if building a guest kernel for KVM to skip RTC 2113eda3d33cSJames Hogan emulation when determining guest CPU Frequency. Instead, the guest's 2114eda3d33cSJames Hogan timer frequency is specified directly. 21152235a54dSSanjay Lal 21161e321fa9SLeonid Yegoshinconfig MIPS_VA_BITS_48 21171e321fa9SLeonid Yegoshin bool "48 bits virtual memory" 21181e321fa9SLeonid Yegoshin depends on 64BIT 21191e321fa9SLeonid Yegoshin help 21201e321fa9SLeonid Yegoshin Support a maximum at least 48 bits of application virtual memory. 21211e321fa9SLeonid Yegoshin Default is 40 bits or less, depending on the CPU. 21221e321fa9SLeonid Yegoshin This option result in a small memory overhead for page tables. 21231e321fa9SLeonid Yegoshin This option is only supported with 16k and 64k page sizes. 21241e321fa9SLeonid Yegoshin If unsure, say N. 21251e321fa9SLeonid Yegoshin 21261da177e4SLinus Torvaldschoice 21271da177e4SLinus Torvalds prompt "Kernel page size" 21281da177e4SLinus Torvalds default PAGE_SIZE_4KB 21291da177e4SLinus Torvalds 21301da177e4SLinus Torvaldsconfig PAGE_SIZE_4KB 21311da177e4SLinus Torvalds bool "4kB" 21320e476d91SHuacai Chen depends on !CPU_LOONGSON2 && !CPU_LOONGSON3 21331e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 21341da177e4SLinus Torvalds help 21351da177e4SLinus Torvalds This option select the standard 4kB Linux page size. On some 21361da177e4SLinus Torvalds R3000-family processors this is the only available page size. Using 21371da177e4SLinus Torvalds 4kB page size will minimize memory consumption and is therefore 21381da177e4SLinus Torvalds recommended for low memory systems. 21391da177e4SLinus Torvalds 21401da177e4SLinus Torvaldsconfig PAGE_SIZE_8KB 21411da177e4SLinus Torvalds bool "8kB" 21427d60717eSKees Cook depends on CPU_R8000 || CPU_CAVIUM_OCTEON 21431e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 21441da177e4SLinus Torvalds help 21451da177e4SLinus Torvalds Using 8kB page size will result in higher performance kernel at 21461da177e4SLinus Torvalds the price of higher memory consumption. This option is available 2147c52399beSRalf Baechle only on R8000 and cnMIPS processors. Note that you will need a 2148c52399beSRalf Baechle suitable Linux distribution to support this. 21491da177e4SLinus Torvalds 21501da177e4SLinus Torvaldsconfig PAGE_SIZE_16KB 21511da177e4SLinus Torvalds bool "16kB" 2152714bfad6SRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX 21531da177e4SLinus Torvalds help 21541da177e4SLinus Torvalds Using 16kB page size will result in higher performance kernel at 21551da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 2156714bfad6SRalf Baechle all non-R3000 family processors. Note that you will need a suitable 2157714bfad6SRalf Baechle Linux distribution to support this. 21581da177e4SLinus Torvalds 2159c52399beSRalf Baechleconfig PAGE_SIZE_32KB 2160c52399beSRalf Baechle bool "32kB" 2161c52399beSRalf Baechle depends on CPU_CAVIUM_OCTEON 21621e321fa9SLeonid Yegoshin depends on !MIPS_VA_BITS_48 2163c52399beSRalf Baechle help 2164c52399beSRalf Baechle Using 32kB page size will result in higher performance kernel at 2165c52399beSRalf Baechle the price of higher memory consumption. This option is available 2166c52399beSRalf Baechle only on cnMIPS cores. Note that you will need a suitable Linux 2167c52399beSRalf Baechle distribution to support this. 2168c52399beSRalf Baechle 21691da177e4SLinus Torvaldsconfig PAGE_SIZE_64KB 21701da177e4SLinus Torvalds bool "64kB" 217174c81ecdSRalf Baechle depends on !CPU_R3000 && !CPU_TX39XX && !CPU_R6000 21721da177e4SLinus Torvalds help 21731da177e4SLinus Torvalds Using 64kB page size will result in higher performance kernel at 21741da177e4SLinus Torvalds the price of higher memory consumption. This option is available on 21751da177e4SLinus Torvalds all non-R3000 family processor. Not that at the time of this 2176714bfad6SRalf Baechle writing this option is still high experimental. 21771da177e4SLinus Torvalds 21781da177e4SLinus Torvaldsendchoice 21791da177e4SLinus Torvalds 2180c9bace7cSDavid Daneyconfig FORCE_MAX_ZONEORDER 2181c9bace7cSDavid Daney int "Maximum zone order" 2182e4362d1eSAlex Smith range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2183e4362d1eSAlex Smith default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2184e4362d1eSAlex Smith range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2185e4362d1eSAlex Smith default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2186e4362d1eSAlex Smith range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2187e4362d1eSAlex Smith default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2188c9bace7cSDavid Daney range 11 64 2189c9bace7cSDavid Daney default "11" 2190c9bace7cSDavid Daney help 2191c9bace7cSDavid Daney The kernel memory allocator divides physically contiguous memory 2192c9bace7cSDavid Daney blocks into "zones", where each zone is a power of two number of 2193c9bace7cSDavid Daney pages. This option selects the largest power of two that the kernel 2194c9bace7cSDavid Daney keeps in the memory allocator. If you need to allocate very large 2195c9bace7cSDavid Daney blocks of physically contiguous memory, then you may need to 2196c9bace7cSDavid Daney increase this value. 2197c9bace7cSDavid Daney 2198c9bace7cSDavid Daney This config option is actually maximum order plus one. For example, 2199c9bace7cSDavid Daney a value of 11 means that the largest free memory block is 2^10 pages. 2200c9bace7cSDavid Daney 2201c9bace7cSDavid Daney The page size is not necessarily 4KB. Keep this in mind 2202c9bace7cSDavid Daney when choosing a value for this option. 2203c9bace7cSDavid Daney 22041da177e4SLinus Torvaldsconfig BOARD_SCACHE 22051da177e4SLinus Torvalds bool 22061da177e4SLinus Torvalds 22071da177e4SLinus Torvaldsconfig IP22_CPU_SCACHE 22081da177e4SLinus Torvalds bool 22091da177e4SLinus Torvalds select BOARD_SCACHE 22101da177e4SLinus Torvalds 22119318c51aSChris Dearman# 22129318c51aSChris Dearman# Support for a MIPS32 / MIPS64 style S-caches 22139318c51aSChris Dearman# 22149318c51aSChris Dearmanconfig MIPS_CPU_SCACHE 22159318c51aSChris Dearman bool 22169318c51aSChris Dearman select BOARD_SCACHE 22179318c51aSChris Dearman 22181da177e4SLinus Torvaldsconfig R5000_CPU_SCACHE 22191da177e4SLinus Torvalds bool 22201da177e4SLinus Torvalds select BOARD_SCACHE 22211da177e4SLinus Torvalds 22221da177e4SLinus Torvaldsconfig RM7000_CPU_SCACHE 22231da177e4SLinus Torvalds bool 22241da177e4SLinus Torvalds select BOARD_SCACHE 22251da177e4SLinus Torvalds 22261da177e4SLinus Torvaldsconfig SIBYTE_DMA_PAGEOPS 22271da177e4SLinus Torvalds bool "Use DMA to clear/copy pages" 22281da177e4SLinus Torvalds depends on CPU_SB1 22291da177e4SLinus Torvalds help 22301da177e4SLinus Torvalds Instead of using the CPU to zero and copy pages, use a Data Mover 22311da177e4SLinus Torvalds channel. These DMA channels are otherwise unused by the standard 22321da177e4SLinus Torvalds SiByte Linux port. Seems to give a small performance benefit. 22331da177e4SLinus Torvalds 22341da177e4SLinus Torvaldsconfig CPU_HAS_PREFETCH 2235c8094b53SRalf Baechle bool 22361da177e4SLinus Torvalds 22373165c846SFlorian Fainelliconfig CPU_GENERIC_DUMP_TLB 22383165c846SFlorian Fainelli bool 22393165c846SFlorian Fainelli default y if !(CPU_R3000 || CPU_R6000 || CPU_R8000 || CPU_TX39XX) 22403165c846SFlorian Fainelli 224191405eb6SFlorian Fainelliconfig CPU_R4K_FPU 224291405eb6SFlorian Fainelli bool 224391405eb6SFlorian Fainelli default y if !(CPU_R3000 || CPU_R6000 || CPU_TX39XX || CPU_CAVIUM_OCTEON) 224491405eb6SFlorian Fainelli 224562cedc4fSFlorian Fainelliconfig CPU_R4K_CACHE_TLB 224662cedc4fSFlorian Fainelli bool 224762cedc4fSFlorian Fainelli default y if !(CPU_R3000 || CPU_R8000 || CPU_SB1 || CPU_TX39XX || CPU_CAVIUM_OCTEON) 224862cedc4fSFlorian Fainelli 224959d6ab86SRalf Baechleconfig MIPS_MT_SMP 2250a92b7f87SMarkos Chandras bool "MIPS MT SMP support (1 TC on each available VPE)" 22515676319cSMarkos Chandras depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 225259d6ab86SRalf Baechle select CPU_MIPSR2_IRQ_VI 2253d725cf38SChris Dearman select CPU_MIPSR2_IRQ_EI 2254c080faa5SSteven J. Hill select SYNC_R4K 225559d6ab86SRalf Baechle select MIPS_MT 225659d6ab86SRalf Baechle select SMP 225787353d8aSRalf Baechle select SMP_UP 2258c080faa5SSteven J. Hill select SYS_SUPPORTS_SMP 2259c080faa5SSteven J. Hill select SYS_SUPPORTS_SCHED_SMT 2260399aaa25SAl Cooper select MIPS_PERF_SHARED_TC_COUNTERS 226159d6ab86SRalf Baechle help 2262c080faa5SSteven J. Hill This is a kernel model which is known as SMVP. This is supported 2263c080faa5SSteven J. Hill on cores with the MT ASE and uses the available VPEs to implement 2264c080faa5SSteven J. Hill virtual processors which supports SMP. This is equivalent to the 2265c080faa5SSteven J. Hill Intel Hyperthreading feature. For further information go to 2266c080faa5SSteven J. Hill <http://www.imgtec.com/mips/mips-multithreading.asp>. 226759d6ab86SRalf Baechle 2268f41ae0b2SRalf Baechleconfig MIPS_MT 2269f41ae0b2SRalf Baechle bool 2270f41ae0b2SRalf Baechle 22710ab7aefcSRalf Baechleconfig SCHED_SMT 22720ab7aefcSRalf Baechle bool "SMT (multithreading) scheduler support" 22730ab7aefcSRalf Baechle depends on SYS_SUPPORTS_SCHED_SMT 22740ab7aefcSRalf Baechle default n 22750ab7aefcSRalf Baechle help 22760ab7aefcSRalf Baechle SMT scheduler support improves the CPU scheduler's decision making 22770ab7aefcSRalf Baechle when dealing with MIPS MT enabled cores at a cost of slightly 22780ab7aefcSRalf Baechle increased overhead in some places. If unsure say N here. 22790ab7aefcSRalf Baechle 22800ab7aefcSRalf Baechleconfig SYS_SUPPORTS_SCHED_SMT 22810ab7aefcSRalf Baechle bool 22820ab7aefcSRalf Baechle 2283f41ae0b2SRalf Baechleconfig SYS_SUPPORTS_MULTITHREADING 2284f41ae0b2SRalf Baechle bool 2285f41ae0b2SRalf Baechle 2286f088fc84SRalf Baechleconfig MIPS_MT_FPAFF 2287f088fc84SRalf Baechle bool "Dynamic FPU affinity for FP-intensive threads" 2288f088fc84SRalf Baechle default y 2289b633648cSRalf Baechle depends on MIPS_MT_SMP 229007cc0c9eSRalf Baechle 2291b0a668fbSLeonid Yegoshinconfig MIPSR2_TO_R6_EMULATOR 2292b0a668fbSLeonid Yegoshin bool "MIPS R2-to-R6 emulator" 22939eaa9a82SPaul Burton depends on CPU_MIPSR6 2294b0a668fbSLeonid Yegoshin default y 2295b0a668fbSLeonid Yegoshin help 2296b0a668fbSLeonid Yegoshin Choose this option if you want to run non-R6 MIPS userland code. 2297b0a668fbSLeonid Yegoshin Even if you say 'Y' here, the emulator will still be disabled by 229807edf0d4SMarkos Chandras default. You can enable it using the 'mipsr2emu' kernel option. 2299b0a668fbSLeonid Yegoshin The only reason this is a build-time option is to save ~14K from the 2300b0a668fbSLeonid Yegoshin final kernel image. 2301b0a668fbSLeonid Yegoshin 230207cc0c9eSRalf Baechleconfig MIPS_VPE_LOADER 230307cc0c9eSRalf Baechle bool "VPE loader support." 2304704e6460SMarkos Chandras depends on SYS_SUPPORTS_MULTITHREADING && MODULES 230507cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_VI 230607cc0c9eSRalf Baechle select CPU_MIPSR2_IRQ_EI 230707cc0c9eSRalf Baechle select MIPS_MT 230807cc0c9eSRalf Baechle help 230907cc0c9eSRalf Baechle Includes a loader for loading an elf relocatable object 231007cc0c9eSRalf Baechle onto another VPE and running it. 2311f088fc84SRalf Baechle 231217a1d523SDeng-Cheng Zhuconfig MIPS_VPE_LOADER_CMP 231317a1d523SDeng-Cheng Zhu bool 231417a1d523SDeng-Cheng Zhu default "y" 231517a1d523SDeng-Cheng Zhu depends on MIPS_VPE_LOADER && MIPS_CMP 231617a1d523SDeng-Cheng Zhu 23171a2a6d7eSDeng-Cheng Zhuconfig MIPS_VPE_LOADER_MT 23181a2a6d7eSDeng-Cheng Zhu bool 23191a2a6d7eSDeng-Cheng Zhu default "y" 23201a2a6d7eSDeng-Cheng Zhu depends on MIPS_VPE_LOADER && !MIPS_CMP 23211a2a6d7eSDeng-Cheng Zhu 2322e01402b1SRalf Baechleconfig MIPS_VPE_LOADER_TOM 2323e01402b1SRalf Baechle bool "Load VPE program into memory hidden from linux" 2324e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 2325e01402b1SRalf Baechle default y 2326e01402b1SRalf Baechle help 2327e01402b1SRalf Baechle The loader can use memory that is present but has been hidden from 2328e01402b1SRalf Baechle Linux using the kernel command line option "mem=xxMB". It's up to 2329e01402b1SRalf Baechle you to ensure the amount you put in the option and the space your 2330e01402b1SRalf Baechle program requires is less or equal to the amount physically present. 2331e01402b1SRalf Baechle 2332e01402b1SRalf Baechleconfig MIPS_VPE_APSP_API 2333e01402b1SRalf Baechle bool "Enable support for AP/SP API (RTLX)" 2334e01402b1SRalf Baechle depends on MIPS_VPE_LOADER 23355e83d430SRalf Baechle help 2336e01402b1SRalf Baechle 2337da615cf6SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_CMP 2338da615cf6SDeng-Cheng Zhu bool 2339da615cf6SDeng-Cheng Zhu default "y" 2340da615cf6SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && MIPS_CMP 2341da615cf6SDeng-Cheng Zhu 23422c973ef0SDeng-Cheng Zhuconfig MIPS_VPE_APSP_API_MT 23432c973ef0SDeng-Cheng Zhu bool 23442c973ef0SDeng-Cheng Zhu default "y" 23452c973ef0SDeng-Cheng Zhu depends on MIPS_VPE_APSP_API && !MIPS_CMP 23462c973ef0SDeng-Cheng Zhu 23474a16ff4cSRalf Baechleconfig MIPS_CMP 23485cac93b3SPaul Burton bool "MIPS CMP framework support (DEPRECATED)" 23495676319cSMarkos Chandras depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2350b10b43baSMarkos Chandras select SMP 2351eb9b5141STim Anderson select SYNC_R4K 2352b10b43baSMarkos Chandras select SYS_SUPPORTS_SMP 23534a16ff4cSRalf Baechle select WEAK_ORDERING 23544a16ff4cSRalf Baechle default n 23554a16ff4cSRalf Baechle help 2356044505c7SPaul Burton Select this if you are using a bootloader which implements the "CMP 2357044505c7SPaul Burton framework" protocol (ie. YAMON) and want your kernel to make use of 2358044505c7SPaul Burton its ability to start secondary CPUs. 23594a16ff4cSRalf Baechle 23605cac93b3SPaul Burton Unless you have a specific need, you should use CONFIG_MIPS_CPS 23615cac93b3SPaul Burton instead of this. 23625cac93b3SPaul Burton 23630ee958e1SPaul Burtonconfig MIPS_CPS 23640ee958e1SPaul Burton bool "MIPS Coherent Processing System support" 23655a3e7c02SPaul Burton depends on SYS_SUPPORTS_MIPS_CPS 23660ee958e1SPaul Burton select MIPS_CM 23670ee958e1SPaul Burton select MIPS_CPC 23681d8f1f5aSPaul Burton select MIPS_CPS_PM if HOTPLUG_CPU 23690ee958e1SPaul Burton select SMP 23700ee958e1SPaul Burton select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 23711d8f1f5aSPaul Burton select SYS_SUPPORTS_HOTPLUG_CPU 23720ee958e1SPaul Burton select SYS_SUPPORTS_SMP 23730ee958e1SPaul Burton select WEAK_ORDERING 23740ee958e1SPaul Burton help 23750ee958e1SPaul Burton Select this if you wish to run an SMP kernel across multiple cores 23760ee958e1SPaul Burton within a MIPS Coherent Processing System. When this option is 23770ee958e1SPaul Burton enabled the kernel will probe for other cores and boot them with 23780ee958e1SPaul Burton no external assistance. It is safe to enable this when hardware 23790ee958e1SPaul Burton support is unavailable. 23800ee958e1SPaul Burton 23813179d37eSPaul Burtonconfig MIPS_CPS_PM 238239a59593SMarkos Chandras depends on MIPS_CPS 2383a8b84677SPaul Burton select MIPS_CPC 23843179d37eSPaul Burton bool 23853179d37eSPaul Burton 23869f98f3ddSPaul Burtonconfig MIPS_CM 23879f98f3ddSPaul Burton bool 23889f98f3ddSPaul Burton 23899c38cf44SPaul Burtonconfig MIPS_CPC 23909c38cf44SPaul Burton bool 23912600990eSRalf Baechle 23921da177e4SLinus Torvaldsconfig SB1_PASS_2_WORKAROUNDS 23931da177e4SLinus Torvalds bool 23941da177e4SLinus Torvalds depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 23951da177e4SLinus Torvalds default y 23961da177e4SLinus Torvalds 23971da177e4SLinus Torvaldsconfig SB1_PASS_2_1_WORKAROUNDS 23981da177e4SLinus Torvalds bool 23991da177e4SLinus Torvalds depends on CPU_SB1 && CPU_SB1_PASS_2 24001da177e4SLinus Torvalds default y 24011da177e4SLinus Torvalds 24022235a54dSSanjay Lal 240360ec6571Spascal@pabr.orgconfig ARCH_PHYS_ADDR_T_64BIT 240434adb28dSRalf Baechle bool 240560ec6571Spascal@pabr.org 24069e2b5372SMarkos Chandraschoice 24079e2b5372SMarkos Chandras prompt "SmartMIPS or microMIPS ASE support" 24089e2b5372SMarkos Chandras 24099e2b5372SMarkos Chandrasconfig CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 24109e2b5372SMarkos Chandras bool "None" 24119e2b5372SMarkos Chandras help 24129e2b5372SMarkos Chandras Select this if you want neither microMIPS nor SmartMIPS support 24139e2b5372SMarkos Chandras 24149693a853SFranck Bui-Huuconfig CPU_HAS_SMARTMIPS 24159693a853SFranck Bui-Huu depends on SYS_SUPPORTS_SMARTMIPS 24169e2b5372SMarkos Chandras bool "SmartMIPS" 24179693a853SFranck Bui-Huu help 24189693a853SFranck Bui-Huu SmartMIPS is a extension of the MIPS32 architecture aimed at 24199693a853SFranck Bui-Huu increased security at both hardware and software level for 24209693a853SFranck Bui-Huu smartcards. Enabling this option will allow proper use of the 24219693a853SFranck Bui-Huu SmartMIPS instructions by Linux applications. However a kernel with 24229693a853SFranck Bui-Huu this option will not work on a MIPS core without SmartMIPS core. If 24239693a853SFranck Bui-Huu you don't know you probably don't have SmartMIPS and should say N 24249693a853SFranck Bui-Huu here. 24259693a853SFranck Bui-Huu 2426bce86083SSteven J. Hillconfig CPU_MICROMIPS 24277fd08ca5SLeonid Yegoshin depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 24289e2b5372SMarkos Chandras bool "microMIPS" 2429bce86083SSteven J. Hill help 2430bce86083SSteven J. Hill When this option is enabled the kernel will be built using the 2431bce86083SSteven J. Hill microMIPS ISA 2432bce86083SSteven J. Hill 24339e2b5372SMarkos Chandrasendchoice 24349e2b5372SMarkos Chandras 2435a5e9a69eSPaul Burtonconfig CPU_HAS_MSA 24360ce3417eSPaul Burton bool "Support for the MIPS SIMD Architecture" 2437a5e9a69eSPaul Burton depends on CPU_SUPPORTS_MSA 24382a6cb669SPaul Burton depends on 64BIT || MIPS_O32_FP64_SUPPORT 2439a5e9a69eSPaul Burton help 2440a5e9a69eSPaul Burton MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2441a5e9a69eSPaul Burton and a set of SIMD instructions to operate on them. When this option 24421db1af84SPaul Burton is enabled the kernel will support allocating & switching MSA 24431db1af84SPaul Burton vector register contexts. If you know that your kernel will only be 24441db1af84SPaul Burton running on CPUs which do not support MSA or that your userland will 24451db1af84SPaul Burton not be making use of it then you may wish to say N here to reduce 24461db1af84SPaul Burton the size & complexity of your kernel. 2447a5e9a69eSPaul Burton 2448a5e9a69eSPaul Burton If unsure, say Y. 2449a5e9a69eSPaul Burton 24501da177e4SLinus Torvaldsconfig CPU_HAS_WB 2451f7062ddbSRalf Baechle bool 2452e01402b1SRalf Baechle 2453df0ac8a4SKevin Cernekeeconfig XKS01 2454df0ac8a4SKevin Cernekee bool 2455df0ac8a4SKevin Cernekee 24568256b17eSFlorian Fainelliconfig CPU_HAS_RIXI 24578256b17eSFlorian Fainelli bool 24588256b17eSFlorian Fainelli 2459f41ae0b2SRalf Baechle# 2460f41ae0b2SRalf Baechle# Vectored interrupt mode is an R2 feature 2461f41ae0b2SRalf Baechle# 2462e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_VI 2463f41ae0b2SRalf Baechle bool 2464e01402b1SRalf Baechle 2465f41ae0b2SRalf Baechle# 2466f41ae0b2SRalf Baechle# Extended interrupt mode is an R2 feature 2467f41ae0b2SRalf Baechle# 2468e01402b1SRalf Baechleconfig CPU_MIPSR2_IRQ_EI 2469f41ae0b2SRalf Baechle bool 2470e01402b1SRalf Baechle 24711da177e4SLinus Torvaldsconfig CPU_HAS_SYNC 24721da177e4SLinus Torvalds bool 24731da177e4SLinus Torvalds depends on !CPU_R3000 24741da177e4SLinus Torvalds default y 24751da177e4SLinus Torvalds 24761da177e4SLinus Torvalds# 247720d60d99SMaciej W. Rozycki# CPU non-features 247820d60d99SMaciej W. Rozycki# 247920d60d99SMaciej W. Rozyckiconfig CPU_DADDI_WORKAROUNDS 248020d60d99SMaciej W. Rozycki bool 248120d60d99SMaciej W. Rozycki 248220d60d99SMaciej W. Rozyckiconfig CPU_R4000_WORKAROUNDS 248320d60d99SMaciej W. Rozycki bool 248420d60d99SMaciej W. Rozycki select CPU_R4400_WORKAROUNDS 248520d60d99SMaciej W. Rozycki 248620d60d99SMaciej W. Rozyckiconfig CPU_R4400_WORKAROUNDS 248720d60d99SMaciej W. Rozycki bool 248820d60d99SMaciej W. Rozycki 24894edf00a4SPaul Burtonconfig MIPS_ASID_SHIFT 24904edf00a4SPaul Burton int 24914edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 24924edf00a4SPaul Burton default 4 if CPU_R8000 24934edf00a4SPaul Burton default 0 24944edf00a4SPaul Burton 24954edf00a4SPaul Burtonconfig MIPS_ASID_BITS 24964edf00a4SPaul Burton int 24972db003a5SPaul Burton default 0 if MIPS_ASID_BITS_VARIABLE 24984edf00a4SPaul Burton default 6 if CPU_R3000 || CPU_TX39XX 24994edf00a4SPaul Burton default 8 25004edf00a4SPaul Burton 25012db003a5SPaul Burtonconfig MIPS_ASID_BITS_VARIABLE 25022db003a5SPaul Burton bool 25032db003a5SPaul Burton 250420d60d99SMaciej W. Rozycki# 25051da177e4SLinus Torvalds# - Highmem only makes sense for the 32-bit kernel. 25061da177e4SLinus Torvalds# - The current highmem code will only work properly on physically indexed 25071da177e4SLinus Torvalds# caches such as R3000, SB1, R7000 or those that look like they're virtually 25081da177e4SLinus Torvalds# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 25091da177e4SLinus Torvalds# moment we protect the user and offer the highmem option only on machines 25101da177e4SLinus Torvalds# where it's known to be safe. This will not offer highmem on a few systems 25111da177e4SLinus Torvalds# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 25121da177e4SLinus Torvalds# indexed CPUs but we're playing safe. 2513797798c1SRalf Baechle# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2514797798c1SRalf Baechle# know they might have memory configurations that could make use of highmem 2515797798c1SRalf Baechle# support. 25161da177e4SLinus Torvalds# 25171da177e4SLinus Torvaldsconfig HIGHMEM 25181da177e4SLinus Torvalds bool "High Memory Support" 2519a6e18781SLeonid Yegoshin depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2520797798c1SRalf Baechle 2521797798c1SRalf Baechleconfig CPU_SUPPORTS_HIGHMEM 2522797798c1SRalf Baechle bool 2523797798c1SRalf Baechle 2524797798c1SRalf Baechleconfig SYS_SUPPORTS_HIGHMEM 2525797798c1SRalf Baechle bool 25261da177e4SLinus Torvalds 25279693a853SFranck Bui-Huuconfig SYS_SUPPORTS_SMARTMIPS 25289693a853SFranck Bui-Huu bool 25299693a853SFranck Bui-Huu 2530a6a4834cSSteven J. Hillconfig SYS_SUPPORTS_MICROMIPS 2531a6a4834cSSteven J. Hill bool 2532a6a4834cSSteven J. Hill 2533377cb1b6SRalf Baechleconfig SYS_SUPPORTS_MIPS16 2534377cb1b6SRalf Baechle bool 2535377cb1b6SRalf Baechle help 2536377cb1b6SRalf Baechle This option must be set if a kernel might be executed on a MIPS16- 2537377cb1b6SRalf Baechle enabled CPU even if MIPS16 is not actually being used. In other 2538377cb1b6SRalf Baechle words, it makes the kernel MIPS16-tolerant. 2539377cb1b6SRalf Baechle 2540a5e9a69eSPaul Burtonconfig CPU_SUPPORTS_MSA 2541a5e9a69eSPaul Burton bool 2542a5e9a69eSPaul Burton 2543b4819b59SYoichi Yuasaconfig ARCH_FLATMEM_ENABLE 2544b4819b59SYoichi Yuasa def_bool y 2545f133f22dSWu Zhangjin depends on !NUMA && !CPU_LOONGSON2 2546b4819b59SYoichi Yuasa 2547d8cb4e11SRalf Baechleconfig ARCH_DISCONTIGMEM_ENABLE 2548d8cb4e11SRalf Baechle bool 2549d8cb4e11SRalf Baechle default y if SGI_IP27 2550d8cb4e11SRalf Baechle help 25513dde6ad8SDavid Sterba Say Y to support efficient handling of discontiguous physical memory, 2552d8cb4e11SRalf Baechle for architectures which are either NUMA (Non-Uniform Memory Access) 2553d8cb4e11SRalf Baechle or have huge holes in the physical address space for other reasons. 2554d8cb4e11SRalf Baechle See <file:Documentation/vm/numa> for more. 2555d8cb4e11SRalf Baechle 2556b1c6cd42SAtsushi Nemotoconfig ARCH_SPARSEMEM_ENABLE 2557b1c6cd42SAtsushi Nemoto bool 25587de58fabSAtsushi Nemoto select SPARSEMEM_STATIC 255931473747SAtsushi Nemoto 2560d8cb4e11SRalf Baechleconfig NUMA 2561d8cb4e11SRalf Baechle bool "NUMA Support" 2562d8cb4e11SRalf Baechle depends on SYS_SUPPORTS_NUMA 2563d8cb4e11SRalf Baechle help 2564d8cb4e11SRalf Baechle Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2565d8cb4e11SRalf Baechle Access). This option improves performance on systems with more 2566d8cb4e11SRalf Baechle than two nodes; on two node systems it is generally better to 2567d8cb4e11SRalf Baechle leave it disabled; on single node systems disable this option 2568d8cb4e11SRalf Baechle disabled. 2569d8cb4e11SRalf Baechle 2570d8cb4e11SRalf Baechleconfig SYS_SUPPORTS_NUMA 2571d8cb4e11SRalf Baechle bool 2572d8cb4e11SRalf Baechle 25738c530ea3SMatt Redfearnconfig RELOCATABLE 25748c530ea3SMatt Redfearn bool "Relocatable kernel" 25753ff72be4SSteven J. Hill depends on SYS_SUPPORTS_RELOCATABLE && (CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_MIPS32_R6 || CPU_MIPS64_R6 || CAVIUM_OCTEON_SOC) 25768c530ea3SMatt Redfearn help 25778c530ea3SMatt Redfearn This builds a kernel image that retains relocation information 25788c530ea3SMatt Redfearn so it can be loaded someplace besides the default 1MB. 25798c530ea3SMatt Redfearn The relocations make the kernel binary about 15% larger, 25808c530ea3SMatt Redfearn but are discarded at runtime 25818c530ea3SMatt Redfearn 2582069fd766SMatt Redfearnconfig RELOCATION_TABLE_SIZE 2583069fd766SMatt Redfearn hex "Relocation table size" 2584069fd766SMatt Redfearn depends on RELOCATABLE 2585069fd766SMatt Redfearn range 0x0 0x01000000 2586069fd766SMatt Redfearn default "0x00100000" 2587069fd766SMatt Redfearn ---help--- 2588069fd766SMatt Redfearn A table of relocation data will be appended to the kernel binary 2589069fd766SMatt Redfearn and parsed at boot to fix up the relocated kernel. 2590069fd766SMatt Redfearn 2591069fd766SMatt Redfearn This option allows the amount of space reserved for the table to be 2592069fd766SMatt Redfearn adjusted, although the default of 1Mb should be ok in most cases. 2593069fd766SMatt Redfearn 2594069fd766SMatt Redfearn The build will fail and a valid size suggested if this is too small. 2595069fd766SMatt Redfearn 2596069fd766SMatt Redfearn If unsure, leave at the default value. 2597069fd766SMatt Redfearn 2598405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE 2599405bc8fdSMatt Redfearn bool "Randomize the address of the kernel image" 2600405bc8fdSMatt Redfearn depends on RELOCATABLE 2601405bc8fdSMatt Redfearn ---help--- 2602405bc8fdSMatt Redfearn Randomizes the physical and virtual address at which the 2603405bc8fdSMatt Redfearn kernel image is loaded, as a security feature that 2604405bc8fdSMatt Redfearn deters exploit attempts relying on knowledge of the location 2605405bc8fdSMatt Redfearn of kernel internals. 2606405bc8fdSMatt Redfearn 2607405bc8fdSMatt Redfearn Entropy is generated using any coprocessor 0 registers available. 2608405bc8fdSMatt Redfearn 2609405bc8fdSMatt Redfearn The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2610405bc8fdSMatt Redfearn 2611405bc8fdSMatt Redfearn If unsure, say N. 2612405bc8fdSMatt Redfearn 2613405bc8fdSMatt Redfearnconfig RANDOMIZE_BASE_MAX_OFFSET 2614405bc8fdSMatt Redfearn hex "Maximum kASLR offset" if EXPERT 2615405bc8fdSMatt Redfearn depends on RANDOMIZE_BASE 2616405bc8fdSMatt Redfearn range 0x0 0x40000000 if EVA || 64BIT 2617405bc8fdSMatt Redfearn range 0x0 0x08000000 2618405bc8fdSMatt Redfearn default "0x01000000" 2619405bc8fdSMatt Redfearn ---help--- 2620405bc8fdSMatt Redfearn When kASLR is active, this provides the maximum offset that will 2621405bc8fdSMatt Redfearn be applied to the kernel image. It should be set according to the 2622405bc8fdSMatt Redfearn amount of physical RAM available in the target system minus 2623405bc8fdSMatt Redfearn PHYSICAL_START and must be a power of 2. 2624405bc8fdSMatt Redfearn 2625405bc8fdSMatt Redfearn This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2626405bc8fdSMatt Redfearn EVA or 64-bit. The default is 16Mb. 2627405bc8fdSMatt Redfearn 2628c80d79d7SYasunori Gotoconfig NODES_SHIFT 2629c80d79d7SYasunori Goto int 2630c80d79d7SYasunori Goto default "6" 2631c80d79d7SYasunori Goto depends on NEED_MULTIPLE_NODES 2632c80d79d7SYasunori Goto 263314f70012SDeng-Cheng Zhuconfig HW_PERF_EVENTS 263414f70012SDeng-Cheng Zhu bool "Enable hardware performance counter support for perf events" 263523021b2bSYang Shi depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON3) 263614f70012SDeng-Cheng Zhu default y 263714f70012SDeng-Cheng Zhu help 263814f70012SDeng-Cheng Zhu Enable hardware performance counter support for perf events. If 263914f70012SDeng-Cheng Zhu disabled, perf events will use software events only. 264014f70012SDeng-Cheng Zhu 2641b4819b59SYoichi Yuasasource "mm/Kconfig" 2642b4819b59SYoichi Yuasa 26431da177e4SLinus Torvaldsconfig SMP 26441da177e4SLinus Torvalds bool "Multi-Processing support" 2645e73ea273SRalf Baechle depends on SYS_SUPPORTS_SMP 2646e73ea273SRalf Baechle help 26471da177e4SLinus Torvalds This enables support for systems with more than one CPU. If you have 26484a474157SRobert Graffham a system with only one CPU, say N. If you have a system with more 26494a474157SRobert Graffham than one CPU, say Y. 26501da177e4SLinus Torvalds 26514a474157SRobert Graffham If you say N here, the kernel will run on uni- and multiprocessor 26521da177e4SLinus Torvalds machines, but will use only one CPU of a multiprocessor machine. If 26531da177e4SLinus Torvalds you say Y here, the kernel will run on many, but not all, 26544a474157SRobert Graffham uniprocessor machines. On a uniprocessor machine, the kernel 26551da177e4SLinus Torvalds will run faster if you say N here. 26561da177e4SLinus Torvalds 26571da177e4SLinus Torvalds People using multiprocessor machines who say Y here should also say 26581da177e4SLinus Torvalds Y to "Enhanced Real Time Clock Support", below. 26591da177e4SLinus Torvalds 266003502faaSAdrian Bunk See also the SMP-HOWTO available at 266103502faaSAdrian Bunk <http://www.tldp.org/docs.html#howto>. 26621da177e4SLinus Torvalds 26631da177e4SLinus Torvalds If you don't know what to do here, say N. 26641da177e4SLinus Torvalds 26657840d618SMatt Redfearnconfig HOTPLUG_CPU 26667840d618SMatt Redfearn bool "Support for hot-pluggable CPUs" 26677840d618SMatt Redfearn depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 26687840d618SMatt Redfearn help 26697840d618SMatt Redfearn Say Y here to allow turning CPUs off and on. CPUs can be 26707840d618SMatt Redfearn controlled through /sys/devices/system/cpu. 26717840d618SMatt Redfearn (Note: power management support will enable this option 26727840d618SMatt Redfearn automatically on SMP systems. ) 26737840d618SMatt Redfearn Say N if you want to disable CPU hotplug. 26747840d618SMatt Redfearn 267587353d8aSRalf Baechleconfig SMP_UP 267687353d8aSRalf Baechle bool 267787353d8aSRalf Baechle 26784a16ff4cSRalf Baechleconfig SYS_SUPPORTS_MIPS_CMP 26794a16ff4cSRalf Baechle bool 26804a16ff4cSRalf Baechle 26810ee958e1SPaul Burtonconfig SYS_SUPPORTS_MIPS_CPS 26820ee958e1SPaul Burton bool 26830ee958e1SPaul Burton 2684e73ea273SRalf Baechleconfig SYS_SUPPORTS_SMP 2685e73ea273SRalf Baechle bool 2686e73ea273SRalf Baechle 2687130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_4 2688130e2fb7SRalf Baechle bool 2689130e2fb7SRalf Baechle 2690130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_8 2691130e2fb7SRalf Baechle bool 2692130e2fb7SRalf Baechle 2693130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_16 2694130e2fb7SRalf Baechle bool 2695130e2fb7SRalf Baechle 2696130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_32 2697130e2fb7SRalf Baechle bool 2698130e2fb7SRalf Baechle 2699130e2fb7SRalf Baechleconfig NR_CPUS_DEFAULT_64 2700130e2fb7SRalf Baechle bool 2701130e2fb7SRalf Baechle 27021da177e4SLinus Torvaldsconfig NR_CPUS 2703a91796a9SJayachandran C int "Maximum number of CPUs (2-256)" 2704a91796a9SJayachandran C range 2 256 27051da177e4SLinus Torvalds depends on SMP 2706130e2fb7SRalf Baechle default "4" if NR_CPUS_DEFAULT_4 2707130e2fb7SRalf Baechle default "8" if NR_CPUS_DEFAULT_8 2708130e2fb7SRalf Baechle default "16" if NR_CPUS_DEFAULT_16 2709130e2fb7SRalf Baechle default "32" if NR_CPUS_DEFAULT_32 2710130e2fb7SRalf Baechle default "64" if NR_CPUS_DEFAULT_64 27111da177e4SLinus Torvalds help 27121da177e4SLinus Torvalds This allows you to specify the maximum number of CPUs which this 27131da177e4SLinus Torvalds kernel will support. The maximum supported value is 32 for 32-bit 27141da177e4SLinus Torvalds kernel and 64 for 64-bit kernels; the minimum value which makes 271572ede9b1SAtsushi Nemoto sense is 1 for Qemu (useful only for kernel debugging purposes) 271672ede9b1SAtsushi Nemoto and 2 for all others. 27171da177e4SLinus Torvalds 27181da177e4SLinus Torvalds This is purely to save memory - each supported CPU adds 271972ede9b1SAtsushi Nemoto approximately eight kilobytes to the kernel image. For best 272072ede9b1SAtsushi Nemoto performance should round up your number of processors to the next 272172ede9b1SAtsushi Nemoto power of two. 27221da177e4SLinus Torvalds 2723399aaa25SAl Cooperconfig MIPS_PERF_SHARED_TC_COUNTERS 2724399aaa25SAl Cooper bool 2725399aaa25SAl Cooper 27261723b4a3SAtsushi Nemoto# 27271723b4a3SAtsushi Nemoto# Timer Interrupt Frequency Configuration 27281723b4a3SAtsushi Nemoto# 27291723b4a3SAtsushi Nemoto 27301723b4a3SAtsushi Nemotochoice 27311723b4a3SAtsushi Nemoto prompt "Timer frequency" 27321723b4a3SAtsushi Nemoto default HZ_250 27331723b4a3SAtsushi Nemoto help 27341723b4a3SAtsushi Nemoto Allows the configuration of the timer frequency. 27351723b4a3SAtsushi Nemoto 273667596573SPaul Burton config HZ_24 273767596573SPaul Burton bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 273867596573SPaul Burton 27391723b4a3SAtsushi Nemoto config HZ_48 27400f873585SRalf Baechle bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 27411723b4a3SAtsushi Nemoto 27421723b4a3SAtsushi Nemoto config HZ_100 27431723b4a3SAtsushi Nemoto bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 27441723b4a3SAtsushi Nemoto 27451723b4a3SAtsushi Nemoto config HZ_128 27461723b4a3SAtsushi Nemoto bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 27471723b4a3SAtsushi Nemoto 27481723b4a3SAtsushi Nemoto config HZ_250 27491723b4a3SAtsushi Nemoto bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 27501723b4a3SAtsushi Nemoto 27511723b4a3SAtsushi Nemoto config HZ_256 27521723b4a3SAtsushi Nemoto bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 27531723b4a3SAtsushi Nemoto 27541723b4a3SAtsushi Nemoto config HZ_1000 27551723b4a3SAtsushi Nemoto bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 27561723b4a3SAtsushi Nemoto 27571723b4a3SAtsushi Nemoto config HZ_1024 27581723b4a3SAtsushi Nemoto bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 27591723b4a3SAtsushi Nemoto 27601723b4a3SAtsushi Nemotoendchoice 27611723b4a3SAtsushi Nemoto 276267596573SPaul Burtonconfig SYS_SUPPORTS_24HZ 276367596573SPaul Burton bool 276467596573SPaul Burton 27651723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_48HZ 27661723b4a3SAtsushi Nemoto bool 27671723b4a3SAtsushi Nemoto 27681723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_100HZ 27691723b4a3SAtsushi Nemoto bool 27701723b4a3SAtsushi Nemoto 27711723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_128HZ 27721723b4a3SAtsushi Nemoto bool 27731723b4a3SAtsushi Nemoto 27741723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_250HZ 27751723b4a3SAtsushi Nemoto bool 27761723b4a3SAtsushi Nemoto 27771723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_256HZ 27781723b4a3SAtsushi Nemoto bool 27791723b4a3SAtsushi Nemoto 27801723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1000HZ 27811723b4a3SAtsushi Nemoto bool 27821723b4a3SAtsushi Nemoto 27831723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_1024HZ 27841723b4a3SAtsushi Nemoto bool 27851723b4a3SAtsushi Nemoto 27861723b4a3SAtsushi Nemotoconfig SYS_SUPPORTS_ARBIT_HZ 27871723b4a3SAtsushi Nemoto bool 278867596573SPaul Burton default y if !SYS_SUPPORTS_24HZ && \ 278967596573SPaul Burton !SYS_SUPPORTS_48HZ && \ 279067596573SPaul Burton !SYS_SUPPORTS_100HZ && \ 279167596573SPaul Burton !SYS_SUPPORTS_128HZ && \ 279267596573SPaul Burton !SYS_SUPPORTS_250HZ && \ 279367596573SPaul Burton !SYS_SUPPORTS_256HZ && \ 279467596573SPaul Burton !SYS_SUPPORTS_1000HZ && \ 27951723b4a3SAtsushi Nemoto !SYS_SUPPORTS_1024HZ 27961723b4a3SAtsushi Nemoto 27971723b4a3SAtsushi Nemotoconfig HZ 27981723b4a3SAtsushi Nemoto int 279967596573SPaul Burton default 24 if HZ_24 28001723b4a3SAtsushi Nemoto default 48 if HZ_48 28011723b4a3SAtsushi Nemoto default 100 if HZ_100 28021723b4a3SAtsushi Nemoto default 128 if HZ_128 28031723b4a3SAtsushi Nemoto default 250 if HZ_250 28041723b4a3SAtsushi Nemoto default 256 if HZ_256 28051723b4a3SAtsushi Nemoto default 1000 if HZ_1000 28061723b4a3SAtsushi Nemoto default 1024 if HZ_1024 28071723b4a3SAtsushi Nemoto 280896685b17SDeng-Cheng Zhuconfig SCHED_HRTICK 280996685b17SDeng-Cheng Zhu def_bool HIGH_RES_TIMERS 281096685b17SDeng-Cheng Zhu 2811e80de850SRalf Baechlesource "kernel/Kconfig.preempt" 28121da177e4SLinus Torvalds 2813ea6e942bSAtsushi Nemotoconfig KEXEC 28147d60717eSKees Cook bool "Kexec system call" 28152965faa5SDave Young select KEXEC_CORE 2816ea6e942bSAtsushi Nemoto help 2817ea6e942bSAtsushi Nemoto kexec is a system call that implements the ability to shutdown your 2818ea6e942bSAtsushi Nemoto current kernel, and to start another kernel. It is like a reboot 28193dde6ad8SDavid Sterba but it is independent of the system firmware. And like a reboot 2820ea6e942bSAtsushi Nemoto you can start any kernel with it, not just Linux. 2821ea6e942bSAtsushi Nemoto 282201dd2fbfSMatt LaPlante The name comes from the similarity to the exec system call. 2823ea6e942bSAtsushi Nemoto 2824ea6e942bSAtsushi Nemoto It is an ongoing process to be certain the hardware in a machine 2825ea6e942bSAtsushi Nemoto is properly shutdown, so do not be surprised if this code does not 2826bf220695SGeert Uytterhoeven initially work for you. As of this writing the exact hardware 2827bf220695SGeert Uytterhoeven interface is strongly in flux, so no good recommendation can be 2828bf220695SGeert Uytterhoeven made. 2829ea6e942bSAtsushi Nemoto 28307aa1c8f4SRalf Baechleconfig CRASH_DUMP 28317aa1c8f4SRalf Baechle bool "Kernel crash dumps" 28327aa1c8f4SRalf Baechle help 28337aa1c8f4SRalf Baechle Generate crash dump after being started by kexec. 28347aa1c8f4SRalf Baechle This should be normally only set in special crash dump kernels 28357aa1c8f4SRalf Baechle which are loaded in the main kernel with kexec-tools into 28367aa1c8f4SRalf Baechle a specially reserved region and then later executed after 28377aa1c8f4SRalf Baechle a crash by kdump/kexec. The crash dump kernel must be compiled 28387aa1c8f4SRalf Baechle to a memory address not used by the main kernel or firmware using 28397aa1c8f4SRalf Baechle PHYSICAL_START. 28407aa1c8f4SRalf Baechle 28417aa1c8f4SRalf Baechleconfig PHYSICAL_START 28427aa1c8f4SRalf Baechle hex "Physical address where the kernel is loaded" 28437aa1c8f4SRalf Baechle default "0xffffffff84000000" if 64BIT 28447aa1c8f4SRalf Baechle default "0x84000000" if 32BIT 28457aa1c8f4SRalf Baechle depends on CRASH_DUMP 28467aa1c8f4SRalf Baechle help 28477aa1c8f4SRalf Baechle This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 28487aa1c8f4SRalf Baechle If you plan to use kernel for capturing the crash dump change 28497aa1c8f4SRalf Baechle this value to start of the reserved region (the "X" value as 28507aa1c8f4SRalf Baechle specified in the "crashkernel=YM@XM" command line boot parameter 28517aa1c8f4SRalf Baechle passed to the panic-ed kernel). 28527aa1c8f4SRalf Baechle 2853ea6e942bSAtsushi Nemotoconfig SECCOMP 2854ea6e942bSAtsushi Nemoto bool "Enable seccomp to safely compute untrusted bytecode" 2855293c5bd1SRalf Baechle depends on PROC_FS 2856ea6e942bSAtsushi Nemoto default y 2857ea6e942bSAtsushi Nemoto help 2858ea6e942bSAtsushi Nemoto This kernel feature is useful for number crunching applications 2859ea6e942bSAtsushi Nemoto that may need to compute untrusted bytecode during their 2860ea6e942bSAtsushi Nemoto execution. By using pipes or other transports made available to 2861ea6e942bSAtsushi Nemoto the process as file descriptors supporting the read/write 2862ea6e942bSAtsushi Nemoto syscalls, it's possible to isolate those applications in 2863ea6e942bSAtsushi Nemoto their own address space using seccomp. Once seccomp is 2864ea6e942bSAtsushi Nemoto enabled via /proc/<pid>/seccomp, it cannot be disabled 2865ea6e942bSAtsushi Nemoto and the task is only allowed to execute a few safe syscalls 2866ea6e942bSAtsushi Nemoto defined by each seccomp mode. 2867ea6e942bSAtsushi Nemoto 2868ea6e942bSAtsushi Nemoto If unsure, say Y. Only embedded should say N here. 2869ea6e942bSAtsushi Nemoto 2870597ce172SPaul Burtonconfig MIPS_O32_FP64_SUPPORT 28710ce3417eSPaul Burton bool "Support for O32 binaries using 64-bit FP" 2872597ce172SPaul Burton depends on 32BIT || MIPS32_O32 2873597ce172SPaul Burton help 2874597ce172SPaul Burton When this is enabled, the kernel will support use of 64-bit floating 2875597ce172SPaul Burton point registers with binaries using the O32 ABI along with the 2876597ce172SPaul Burton EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 2877597ce172SPaul Burton 32-bit MIPS systems this support is at the cost of increasing the 2878597ce172SPaul Burton size and complexity of the compiled FPU emulator. Thus if you are 2879597ce172SPaul Burton running a MIPS32 system and know that none of your userland binaries 2880597ce172SPaul Burton will require 64-bit floating point, you may wish to reduce the size 2881597ce172SPaul Burton of your kernel & potentially improve FP emulation performance by 2882597ce172SPaul Burton saying N here. 2883597ce172SPaul Burton 288406e2e882SPaul Burton Although binutils currently supports use of this flag the details 288506e2e882SPaul Burton concerning its effect upon the O32 ABI in userland are still being 288606e2e882SPaul Burton worked on. In order to avoid userland becoming dependant upon current 288706e2e882SPaul Burton behaviour before the details have been finalised, this option should 288806e2e882SPaul Burton be considered experimental and only enabled by those working upon 288906e2e882SPaul Burton said details. 289006e2e882SPaul Burton 289106e2e882SPaul Burton If unsure, say N. 2892597ce172SPaul Burton 2893f2ffa5abSDezhong Diaoconfig USE_OF 28940b3e06fdSJonas Gorski bool 2895f2ffa5abSDezhong Diao select OF 2896e6ce1324SStephen Neuendorffer select OF_EARLY_FLATTREE 2897abd2363fSGrant Likely select IRQ_DOMAIN 2898f2ffa5abSDezhong Diao 28997fafb068SAndrew Brestickerconfig BUILTIN_DTB 29007fafb068SAndrew Bresticker bool 29017fafb068SAndrew Bresticker 29021da8f179SJonas Gorskichoice 29035b24d52cSJonas Gorski prompt "Kernel appended dtb support" if USE_OF 29041da8f179SJonas Gorski default MIPS_NO_APPENDED_DTB 29051da8f179SJonas Gorski 29061da8f179SJonas Gorski config MIPS_NO_APPENDED_DTB 29071da8f179SJonas Gorski bool "None" 29081da8f179SJonas Gorski help 29091da8f179SJonas Gorski Do not enable appended dtb support. 29101da8f179SJonas Gorski 291187db537dSAaro Koskinen config MIPS_ELF_APPENDED_DTB 291287db537dSAaro Koskinen bool "vmlinux" 291387db537dSAaro Koskinen help 291487db537dSAaro Koskinen With this option, the boot code will look for a device tree binary 291587db537dSAaro Koskinen DTB) included in the vmlinux ELF section .appended_dtb. By default 291687db537dSAaro Koskinen it is empty and the DTB can be appended using binutils command 291787db537dSAaro Koskinen objcopy: 291887db537dSAaro Koskinen 291987db537dSAaro Koskinen objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 292087db537dSAaro Koskinen 292187db537dSAaro Koskinen This is meant as a backward compatiblity convenience for those 292287db537dSAaro Koskinen systems with a bootloader that can't be upgraded to accommodate 292387db537dSAaro Koskinen the documented boot protocol using a device tree. 292487db537dSAaro Koskinen 29251da8f179SJonas Gorski config MIPS_RAW_APPENDED_DTB 2926b8f54f2cSJonas Gorski bool "vmlinux.bin or vmlinuz.bin" 29271da8f179SJonas Gorski help 29281da8f179SJonas Gorski With this option, the boot code will look for a device tree binary 2929b8f54f2cSJonas Gorski DTB) appended to raw vmlinux.bin or vmlinuz.bin. 29301da8f179SJonas Gorski (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 29311da8f179SJonas Gorski 29321da8f179SJonas Gorski This is meant as a backward compatibility convenience for those 29331da8f179SJonas Gorski systems with a bootloader that can't be upgraded to accommodate 29341da8f179SJonas Gorski the documented boot protocol using a device tree. 29351da8f179SJonas Gorski 29361da8f179SJonas Gorski Beware that there is very little in terms of protection against 29371da8f179SJonas Gorski this option being confused by leftover garbage in memory that might 29381da8f179SJonas Gorski look like a DTB header after a reboot if no actual DTB is appended 29391da8f179SJonas Gorski to vmlinux.bin. Do not leave this option active in a production kernel 29401da8f179SJonas Gorski if you don't intend to always append a DTB. 29411da8f179SJonas Gorskiendchoice 29421da8f179SJonas Gorski 29432024972eSJonas Gorskichoice 29442024972eSJonas Gorski prompt "Kernel command line type" if !CMDLINE_OVERRIDE 29452bcef9b4SJonas Gorski default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 29463f5f0a44SPaul Burton !MIPS_MALTA && \ 29472bcef9b4SJonas Gorski !CAVIUM_OCTEON_SOC 29482024972eSJonas Gorski default MIPS_CMDLINE_FROM_BOOTLOADER 29492024972eSJonas Gorski 29502024972eSJonas Gorski config MIPS_CMDLINE_FROM_DTB 29512024972eSJonas Gorski depends on USE_OF 29522024972eSJonas Gorski bool "Dtb kernel arguments if available" 29532024972eSJonas Gorski 29542024972eSJonas Gorski config MIPS_CMDLINE_DTB_EXTEND 29552024972eSJonas Gorski depends on USE_OF 29562024972eSJonas Gorski bool "Extend dtb kernel arguments with bootloader arguments" 29572024972eSJonas Gorski 29582024972eSJonas Gorski config MIPS_CMDLINE_FROM_BOOTLOADER 29592024972eSJonas Gorski bool "Bootloader kernel arguments if available" 2960ed47e153SRabin Vincent 2961ed47e153SRabin Vincent config MIPS_CMDLINE_BUILTIN_EXTEND 2962ed47e153SRabin Vincent depends on CMDLINE_BOOL 2963ed47e153SRabin Vincent bool "Extend builtin kernel arguments with bootloader arguments" 29642024972eSJonas Gorskiendchoice 29652024972eSJonas Gorski 29665e83d430SRalf Baechleendmenu 29675e83d430SRalf Baechle 29681df0f0ffSAtsushi Nemotoconfig LOCKDEP_SUPPORT 29691df0f0ffSAtsushi Nemoto bool 29701df0f0ffSAtsushi Nemoto default y 29711df0f0ffSAtsushi Nemoto 29721df0f0ffSAtsushi Nemotoconfig STACKTRACE_SUPPORT 29731df0f0ffSAtsushi Nemoto bool 29741df0f0ffSAtsushi Nemoto default y 29751df0f0ffSAtsushi Nemoto 2976e1e16115SAaro Koskinenconfig HAVE_LATENCYTOP_SUPPORT 2977e1e16115SAaro Koskinen bool 2978e1e16115SAaro Koskinen default y 2979e1e16115SAaro Koskinen 2980a728ab52SKirill A. Shutemovconfig PGTABLE_LEVELS 2981a728ab52SKirill A. Shutemov int 2982a728ab52SKirill A. Shutemov default 3 if 64BIT && !PAGE_SIZE_64KB 2983a728ab52SKirill A. Shutemov default 2 2984a728ab52SKirill A. Shutemov 2985b6c3539bSRalf Baechlesource "init/Kconfig" 2986b6c3539bSRalf Baechle 2987dc52ddc0SMatt Helsleysource "kernel/Kconfig.freezer" 2988dc52ddc0SMatt Helsley 29891da177e4SLinus Torvaldsmenu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 29901da177e4SLinus Torvalds 29915e83d430SRalf Baechleconfig HW_HAS_EISA 29925e83d430SRalf Baechle bool 29931da177e4SLinus Torvaldsconfig HW_HAS_PCI 29941da177e4SLinus Torvalds bool 29951da177e4SLinus Torvalds 29961da177e4SLinus Torvaldsconfig PCI 29971da177e4SLinus Torvalds bool "Support for PCI controller" 29981da177e4SLinus Torvalds depends on HW_HAS_PCI 2999abb4ae46SRalf Baechle select PCI_DOMAINS 30001da177e4SLinus Torvalds help 30011da177e4SLinus Torvalds Find out whether you have a PCI motherboard. PCI is the name of a 30021da177e4SLinus Torvalds bus system, i.e. the way the CPU talks to the other stuff inside 30031da177e4SLinus Torvalds your box. Other bus systems are ISA, EISA, or VESA. If you have PCI, 30041da177e4SLinus Torvalds say Y, otherwise N. 30051da177e4SLinus Torvalds 30060e476d91SHuacai Chenconfig HT_PCI 30070e476d91SHuacai Chen bool "Support for HT-linked PCI" 30080e476d91SHuacai Chen default y 30090e476d91SHuacai Chen depends on CPU_LOONGSON3 30100e476d91SHuacai Chen select PCI 30110e476d91SHuacai Chen select PCI_DOMAINS 30120e476d91SHuacai Chen help 30130e476d91SHuacai Chen Loongson family machines use Hyper-Transport bus for inter-core 30140e476d91SHuacai Chen connection and device connection. The PCI bus is a subordinate 30150e476d91SHuacai Chen linked at HT. Choose Y for Loongson-3 based machines. 30160e476d91SHuacai Chen 30171da177e4SLinus Torvaldsconfig PCI_DOMAINS 30181da177e4SLinus Torvalds bool 30191da177e4SLinus Torvalds 302088555b48SPaul Burtonconfig PCI_DOMAINS_GENERIC 302188555b48SPaul Burton bool 302288555b48SPaul Burton 3023c5611df9SPaul Burtonconfig PCI_DRIVERS_GENERIC 302487dd9a4dSPaul Burton select PCI_DOMAINS_GENERIC if PCI_DOMAINS 3025c5611df9SPaul Burton bool 3026c5611df9SPaul Burton 3027c5611df9SPaul Burtonconfig PCI_DRIVERS_LEGACY 3028c5611df9SPaul Burton def_bool !PCI_DRIVERS_GENERIC 3029c5611df9SPaul Burton select NO_GENERIC_PCI_IOPORT_MAP 3030c5611df9SPaul Burton 30311da177e4SLinus Torvaldssource "drivers/pci/Kconfig" 30321da177e4SLinus Torvalds 30331da177e4SLinus Torvalds# 30341da177e4SLinus Torvalds# ISA support is now enabled via select. Too many systems still have the one 30351da177e4SLinus Torvalds# or other ISA chip on the board that users don't know about so don't expect 30361da177e4SLinus Torvalds# users to choose the right thing ... 30371da177e4SLinus Torvalds# 30381da177e4SLinus Torvaldsconfig ISA 30391da177e4SLinus Torvalds bool 30401da177e4SLinus Torvalds 30411da177e4SLinus Torvaldsconfig EISA 30421da177e4SLinus Torvalds bool "EISA support" 30435e83d430SRalf Baechle depends on HW_HAS_EISA 30441da177e4SLinus Torvalds select ISA 3045aa414dffSRalf Baechle select GENERIC_ISA_DMA 30461da177e4SLinus Torvalds ---help--- 30471da177e4SLinus Torvalds The Extended Industry Standard Architecture (EISA) bus was 30481da177e4SLinus Torvalds developed as an open alternative to the IBM MicroChannel bus. 30491da177e4SLinus Torvalds 30501da177e4SLinus Torvalds The EISA bus provided some of the features of the IBM MicroChannel 30511da177e4SLinus Torvalds bus while maintaining backward compatibility with cards made for 30521da177e4SLinus Torvalds the older ISA bus. The EISA bus saw limited use between 1988 and 30531da177e4SLinus Torvalds 1995 when it was made obsolete by the PCI bus. 30541da177e4SLinus Torvalds 30551da177e4SLinus Torvalds Say Y here if you are building a kernel for an EISA-based machine. 30561da177e4SLinus Torvalds 30571da177e4SLinus Torvalds Otherwise, say N. 30581da177e4SLinus Torvalds 30591da177e4SLinus Torvaldssource "drivers/eisa/Kconfig" 30601da177e4SLinus Torvalds 30611da177e4SLinus Torvaldsconfig TC 30621da177e4SLinus Torvalds bool "TURBOchannel support" 30631da177e4SLinus Torvalds depends on MACH_DECSTATION 30641da177e4SLinus Torvalds help 306550a23e6eSJustin P. Mattock TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 306650a23e6eSJustin P. Mattock processors. TURBOchannel programming specifications are available 306750a23e6eSJustin P. Mattock at: 306850a23e6eSJustin P. Mattock <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 306950a23e6eSJustin P. Mattock and: 307050a23e6eSJustin P. Mattock <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 307150a23e6eSJustin P. Mattock Linux driver support status is documented at: 307250a23e6eSJustin P. Mattock <http://www.linux-mips.org/wiki/DECstation> 30731da177e4SLinus Torvalds 30741da177e4SLinus Torvaldsconfig MMU 30751da177e4SLinus Torvalds bool 30761da177e4SLinus Torvalds default y 30771da177e4SLinus Torvalds 3078*109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MIN 3079*109c32ffSMatt Redfearn default 12 if 64BIT 3080*109c32ffSMatt Redfearn default 8 3081*109c32ffSMatt Redfearn 3082*109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_BITS_MAX 3083*109c32ffSMatt Redfearn default 18 if 64BIT 3084*109c32ffSMatt Redfearn default 15 3085*109c32ffSMatt Redfearn 3086*109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MIN 3087*109c32ffSMatt Redfearn default 8 3088*109c32ffSMatt Redfearn 3089*109c32ffSMatt Redfearnconfig ARCH_MMAP_RND_COMPAT_BITS_MAX 3090*109c32ffSMatt Redfearn default 15 3091*109c32ffSMatt Redfearn 3092d865bea4SRalf Baechleconfig I8253 3093d865bea4SRalf Baechle bool 3094798778b8SRussell King select CLKSRC_I8253 30952d02612fSThomas Gleixner select CLKEVT_I8253 30969726b43aSWu Zhangjin select MIPS_EXTERNAL_TIMER 3097d865bea4SRalf Baechle 3098e05eb3f8SRalf Baechleconfig ZONE_DMA 3099e05eb3f8SRalf Baechle bool 3100e05eb3f8SRalf Baechle 3101cce335aeSRalf Baechleconfig ZONE_DMA32 3102cce335aeSRalf Baechle bool 3103cce335aeSRalf Baechle 31041da177e4SLinus Torvaldssource "drivers/pcmcia/Kconfig" 31051da177e4SLinus Torvalds 3106388b78adSAlexandre Bounineconfig RAPIDIO 310756abde72SAlexandre Bounine tristate "RapidIO support" 3108388b78adSAlexandre Bounine depends on PCI 3109388b78adSAlexandre Bounine default n 3110388b78adSAlexandre Bounine help 3111388b78adSAlexandre Bounine If you say Y here, the kernel will include drivers and 3112388b78adSAlexandre Bounine infrastructure code to support RapidIO interconnect devices. 3113388b78adSAlexandre Bounine 3114388b78adSAlexandre Bouninesource "drivers/rapidio/Kconfig" 3115388b78adSAlexandre Bounine 31161da177e4SLinus Torvaldsendmenu 31171da177e4SLinus Torvalds 31181da177e4SLinus Torvaldsmenu "Executable file formats" 31191da177e4SLinus Torvalds 31201da177e4SLinus Torvaldssource "fs/Kconfig.binfmt" 31211da177e4SLinus Torvalds 31221da177e4SLinus Torvaldsconfig TRAD_SIGNALS 31231da177e4SLinus Torvalds bool 31241da177e4SLinus Torvalds 31251da177e4SLinus Torvaldsconfig MIPS32_COMPAT 312678aaf956SRalf Baechle bool 31271da177e4SLinus Torvalds 31281da177e4SLinus Torvaldsconfig COMPAT 31291da177e4SLinus Torvalds bool 31301da177e4SLinus Torvalds 313105e43966SAtsushi Nemotoconfig SYSVIPC_COMPAT 313205e43966SAtsushi Nemoto bool 313305e43966SAtsushi Nemoto 31341da177e4SLinus Torvaldsconfig MIPS32_O32 31351da177e4SLinus Torvalds bool "Kernel support for o32 binaries" 313678aaf956SRalf Baechle depends on 64BIT 313778aaf956SRalf Baechle select ARCH_WANT_OLD_COMPAT_IPC 313878aaf956SRalf Baechle select COMPAT 313978aaf956SRalf Baechle select MIPS32_COMPAT 314078aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 31411da177e4SLinus Torvalds help 31421da177e4SLinus Torvalds Select this option if you want to run o32 binaries. These are pure 31431da177e4SLinus Torvalds 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 31441da177e4SLinus Torvalds existing binaries are in this format. 31451da177e4SLinus Torvalds 31461da177e4SLinus Torvalds If unsure, say Y. 31471da177e4SLinus Torvalds 31481da177e4SLinus Torvaldsconfig MIPS32_N32 31491da177e4SLinus Torvalds bool "Kernel support for n32 binaries" 3150c22eacfeSRalf Baechle depends on 64BIT 315178aaf956SRalf Baechle select COMPAT 315278aaf956SRalf Baechle select MIPS32_COMPAT 315378aaf956SRalf Baechle select SYSVIPC_COMPAT if SYSVIPC 31541da177e4SLinus Torvalds help 31551da177e4SLinus Torvalds Select this option if you want to run n32 binaries. These are 31561da177e4SLinus Torvalds 64-bit binaries using 32-bit quantities for addressing and certain 31571da177e4SLinus Torvalds data that would normally be 64-bit. They are used in special 31581da177e4SLinus Torvalds cases. 31591da177e4SLinus Torvalds 31601da177e4SLinus Torvalds If unsure, say N. 31611da177e4SLinus Torvalds 31621da177e4SLinus Torvaldsconfig BINFMT_ELF32 31631da177e4SLinus Torvalds bool 31641da177e4SLinus Torvalds default y if MIPS32_O32 || MIPS32_N32 3165f43edca7SRalf Baechle select ELFCORE 31661da177e4SLinus Torvalds 31672116245eSRalf Baechleendmenu 31681da177e4SLinus Torvalds 31692116245eSRalf Baechlemenu "Power management options" 3170952fa954SRodolfo Giometti 3171363c55caSWu Zhangjinconfig ARCH_HIBERNATION_POSSIBLE 3172363c55caSWu Zhangjin def_bool y 31733f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3174363c55caSWu Zhangjin 3175f4cb5700SJohannes Bergconfig ARCH_SUSPEND_POSSIBLE 3176f4cb5700SJohannes Berg def_bool y 31773f5b3e17SRalf Baechle depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3178f4cb5700SJohannes Berg 31792116245eSRalf Baechlesource "kernel/power/Kconfig" 3180952fa954SRodolfo Giometti 31811da177e4SLinus Torvaldsendmenu 31821da177e4SLinus Torvalds 31837a998935SViresh Kumarconfig MIPS_EXTERNAL_TIMER 31847a998935SViresh Kumar bool 31857a998935SViresh Kumar 31867a998935SViresh Kumarmenu "CPU Power Management" 3187c095ebafSPaul Burton 3188c095ebafSPaul Burtonif CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 31897a998935SViresh Kumarsource "drivers/cpufreq/Kconfig" 31907a998935SViresh Kumarendif 31919726b43aSWu Zhangjin 3192c095ebafSPaul Burtonsource "drivers/cpuidle/Kconfig" 3193c095ebafSPaul Burton 3194c095ebafSPaul Burtonendmenu 3195c095ebafSPaul Burton 3196d5950b43SSam Ravnborgsource "net/Kconfig" 3197d5950b43SSam Ravnborg 31981da177e4SLinus Torvaldssource "drivers/Kconfig" 31991da177e4SLinus Torvalds 320098cdee0eSRalf Baechlesource "drivers/firmware/Kconfig" 320198cdee0eSRalf Baechle 32021da177e4SLinus Torvaldssource "fs/Kconfig" 32031da177e4SLinus Torvalds 32041da177e4SLinus Torvaldssource "arch/mips/Kconfig.debug" 32051da177e4SLinus Torvalds 32061da177e4SLinus Torvaldssource "security/Kconfig" 32071da177e4SLinus Torvalds 32081da177e4SLinus Torvaldssource "crypto/Kconfig" 32091da177e4SLinus Torvalds 32101da177e4SLinus Torvaldssource "lib/Kconfig" 32112235a54dSSanjay Lal 32122235a54dSSanjay Lalsource "arch/mips/kvm/Kconfig" 3213