1b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 2f86b9e03SGreg Ungerer /* 3f86b9e03SGreg Ungerer * m5441x.c -- support for Coldfire m5441x processors 4f86b9e03SGreg Ungerer * 5f86b9e03SGreg Ungerer * (C) Copyright Steven King <sfking@fdwdc.com> 6f86b9e03SGreg Ungerer */ 7f86b9e03SGreg Ungerer 8f86b9e03SGreg Ungerer #include <linux/kernel.h> 9f86b9e03SGreg Ungerer #include <linux/param.h> 10f86b9e03SGreg Ungerer #include <linux/init.h> 11f86b9e03SGreg Ungerer #include <linux/io.h> 12f86b9e03SGreg Ungerer #include <linux/clk.h> 13f86b9e03SGreg Ungerer #include <asm/machdep.h> 14f86b9e03SGreg Ungerer #include <asm/coldfire.h> 15f86b9e03SGreg Ungerer #include <asm/mcfsim.h> 16f86b9e03SGreg Ungerer #include <asm/mcfuart.h> 17f86b9e03SGreg Ungerer #include <asm/mcfdma.h> 18f86b9e03SGreg Ungerer #include <asm/mcfclk.h> 19f86b9e03SGreg Ungerer 20f86b9e03SGreg Ungerer DEFINE_CLK(0, "flexbus", 2, MCF_CLK); 21f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfcan.0", 8, MCF_CLK); 22f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfcan.1", 9, MCF_CLK); 232d24b532SSteven King DEFINE_CLK(0, "imx1-i2c.1", 14, MCF_CLK); 24f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfdspi.1", 15, MCF_CLK); 25f86b9e03SGreg Ungerer DEFINE_CLK(0, "edma", 17, MCF_CLK); 26f86b9e03SGreg Ungerer DEFINE_CLK(0, "intc.0", 18, MCF_CLK); 27f86b9e03SGreg Ungerer DEFINE_CLK(0, "intc.1", 19, MCF_CLK); 28f86b9e03SGreg Ungerer DEFINE_CLK(0, "intc.2", 20, MCF_CLK); 292d24b532SSteven King DEFINE_CLK(0, "imx1-i2c.0", 22, MCF_CLK); 3008fe92e2SAngelo Dureghello DEFINE_CLK(0, "fsl-dspi.0", 23, MCF_CLK); 31f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfuart.0", 24, MCF_BUSCLK); 32f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfuart.1", 25, MCF_BUSCLK); 33f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfuart.2", 26, MCF_BUSCLK); 34f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfuart.3", 27, MCF_BUSCLK); 35f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcftmr.0", 28, MCF_CLK); 36f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcftmr.1", 29, MCF_CLK); 37f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcftmr.2", 30, MCF_CLK); 38f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcftmr.3", 31, MCF_CLK); 39f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfpit.0", 32, MCF_CLK); 40f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfpit.1", 33, MCF_CLK); 41f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfpit.2", 34, MCF_CLK); 42f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfpit.3", 35, MCF_CLK); 43f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfeport.0", 37, MCF_CLK); 44f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfadc.0", 38, MCF_CLK); 45f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfdac.0", 39, MCF_CLK); 46f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfrtc.0", 42, MCF_CLK); 47f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfsim.0", 43, MCF_CLK); 48f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfusb-otg.0", 44, MCF_CLK); 49f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfusb-host.0", 45, MCF_CLK); 50f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfddr-sram.0", 46, MCF_CLK); 51f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfssi.0", 47, MCF_CLK); 52f86b9e03SGreg Ungerer DEFINE_CLK(0, "pll.0", 48, MCF_CLK); 53f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfrng.0", 49, MCF_CLK); 54f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfssi.1", 50, MCF_CLK); 55f86b9e03SGreg Ungerer DEFINE_CLK(0, "mcfsdhc.0", 51, MCF_CLK); 56f86b9e03SGreg Ungerer DEFINE_CLK(0, "enet-fec.0", 53, MCF_CLK); 57f86b9e03SGreg Ungerer DEFINE_CLK(0, "enet-fec.1", 54, MCF_CLK); 58f86b9e03SGreg Ungerer DEFINE_CLK(0, "switch.0", 55, MCF_CLK); 59f86b9e03SGreg Ungerer DEFINE_CLK(0, "switch.1", 56, MCF_CLK); 60f86b9e03SGreg Ungerer DEFINE_CLK(0, "nand.0", 63, MCF_CLK); 61f86b9e03SGreg Ungerer 62f86b9e03SGreg Ungerer DEFINE_CLK(1, "mcfow.0", 2, MCF_CLK); 632d24b532SSteven King DEFINE_CLK(1, "imx1-i2c.2", 4, MCF_CLK); 642d24b532SSteven King DEFINE_CLK(1, "imx1-i2c.3", 5, MCF_CLK); 652d24b532SSteven King DEFINE_CLK(1, "imx1-i2c.4", 6, MCF_CLK); 662d24b532SSteven King DEFINE_CLK(1, "imx1-i2c.5", 7, MCF_CLK); 67f86b9e03SGreg Ungerer DEFINE_CLK(1, "mcfuart.4", 24, MCF_BUSCLK); 68f86b9e03SGreg Ungerer DEFINE_CLK(1, "mcfuart.5", 25, MCF_BUSCLK); 69f86b9e03SGreg Ungerer DEFINE_CLK(1, "mcfuart.6", 26, MCF_BUSCLK); 70f86b9e03SGreg Ungerer DEFINE_CLK(1, "mcfuart.7", 27, MCF_BUSCLK); 71f86b9e03SGreg Ungerer DEFINE_CLK(1, "mcfuart.8", 28, MCF_BUSCLK); 72f86b9e03SGreg Ungerer DEFINE_CLK(1, "mcfuart.9", 29, MCF_BUSCLK); 73f86b9e03SGreg Ungerer DEFINE_CLK(1, "mcfpwm.0", 34, MCF_BUSCLK); 74f86b9e03SGreg Ungerer DEFINE_CLK(1, "sys.0", 36, MCF_BUSCLK); 75f86b9e03SGreg Ungerer DEFINE_CLK(1, "gpio.0", 37, MCF_BUSCLK); 76f86b9e03SGreg Ungerer 77f86b9e03SGreg Ungerer struct clk *mcf_clks[] = { 78f86b9e03SGreg Ungerer &__clk_0_2, 79f86b9e03SGreg Ungerer &__clk_0_8, 80f86b9e03SGreg Ungerer &__clk_0_9, 81f86b9e03SGreg Ungerer &__clk_0_14, 82f86b9e03SGreg Ungerer &__clk_0_15, 83f86b9e03SGreg Ungerer &__clk_0_17, 84f86b9e03SGreg Ungerer &__clk_0_18, 85f86b9e03SGreg Ungerer &__clk_0_19, 86f86b9e03SGreg Ungerer &__clk_0_20, 87f86b9e03SGreg Ungerer &__clk_0_22, 88f86b9e03SGreg Ungerer &__clk_0_23, 89f86b9e03SGreg Ungerer &__clk_0_24, 90f86b9e03SGreg Ungerer &__clk_0_25, 91f86b9e03SGreg Ungerer &__clk_0_26, 92f86b9e03SGreg Ungerer &__clk_0_27, 93f86b9e03SGreg Ungerer &__clk_0_28, 94f86b9e03SGreg Ungerer &__clk_0_29, 95f86b9e03SGreg Ungerer &__clk_0_30, 96f86b9e03SGreg Ungerer &__clk_0_31, 97f86b9e03SGreg Ungerer &__clk_0_32, 98f86b9e03SGreg Ungerer &__clk_0_33, 99f86b9e03SGreg Ungerer &__clk_0_34, 100f86b9e03SGreg Ungerer &__clk_0_35, 101f86b9e03SGreg Ungerer &__clk_0_37, 102f86b9e03SGreg Ungerer &__clk_0_38, 103f86b9e03SGreg Ungerer &__clk_0_39, 104f86b9e03SGreg Ungerer &__clk_0_42, 105f86b9e03SGreg Ungerer &__clk_0_43, 106f86b9e03SGreg Ungerer &__clk_0_44, 107f86b9e03SGreg Ungerer &__clk_0_45, 108f86b9e03SGreg Ungerer &__clk_0_46, 109f86b9e03SGreg Ungerer &__clk_0_47, 110f86b9e03SGreg Ungerer &__clk_0_48, 111f86b9e03SGreg Ungerer &__clk_0_49, 112f86b9e03SGreg Ungerer &__clk_0_50, 113f86b9e03SGreg Ungerer &__clk_0_51, 114f86b9e03SGreg Ungerer &__clk_0_53, 115f86b9e03SGreg Ungerer &__clk_0_54, 116f86b9e03SGreg Ungerer &__clk_0_55, 117f86b9e03SGreg Ungerer &__clk_0_56, 118f86b9e03SGreg Ungerer &__clk_0_63, 119f86b9e03SGreg Ungerer 120f86b9e03SGreg Ungerer &__clk_1_2, 121f86b9e03SGreg Ungerer &__clk_1_4, 122f86b9e03SGreg Ungerer &__clk_1_5, 123f86b9e03SGreg Ungerer &__clk_1_6, 124f86b9e03SGreg Ungerer &__clk_1_7, 125f86b9e03SGreg Ungerer &__clk_1_24, 126f86b9e03SGreg Ungerer &__clk_1_25, 127f86b9e03SGreg Ungerer &__clk_1_26, 128f86b9e03SGreg Ungerer &__clk_1_27, 129f86b9e03SGreg Ungerer &__clk_1_28, 130f86b9e03SGreg Ungerer &__clk_1_29, 131f86b9e03SGreg Ungerer &__clk_1_34, 132f86b9e03SGreg Ungerer &__clk_1_36, 133f86b9e03SGreg Ungerer &__clk_1_37, 134f86b9e03SGreg Ungerer NULL, 135f86b9e03SGreg Ungerer }; 136f86b9e03SGreg Ungerer 137f86b9e03SGreg Ungerer 138f86b9e03SGreg Ungerer static struct clk * const enable_clks[] __initconst = { 139f86b9e03SGreg Ungerer /* make sure these clocks are enabled */ 140*d7e9d01aSAngelo Dureghello &__clk_0_15, /* dspi.1 */ 141*d7e9d01aSAngelo Dureghello &__clk_0_17, /* eDMA */ 142f86b9e03SGreg Ungerer &__clk_0_18, /* intc0 */ 143f86b9e03SGreg Ungerer &__clk_0_19, /* intc0 */ 144f86b9e03SGreg Ungerer &__clk_0_20, /* intc0 */ 14508fe92e2SAngelo Dureghello &__clk_0_23, /* dspi.0 */ 146f86b9e03SGreg Ungerer &__clk_0_24, /* uart0 */ 147f86b9e03SGreg Ungerer &__clk_0_25, /* uart1 */ 148f86b9e03SGreg Ungerer &__clk_0_26, /* uart2 */ 149f86b9e03SGreg Ungerer &__clk_0_27, /* uart3 */ 150f86b9e03SGreg Ungerer 151f86b9e03SGreg Ungerer &__clk_0_33, /* pit.1 */ 152f86b9e03SGreg Ungerer &__clk_0_37, /* eport */ 153f86b9e03SGreg Ungerer &__clk_0_48, /* pll */ 154f86b9e03SGreg Ungerer 155f86b9e03SGreg Ungerer &__clk_1_36, /* CCM/reset module/Power management */ 156f86b9e03SGreg Ungerer &__clk_1_37, /* gpio */ 157f86b9e03SGreg Ungerer }; 158f86b9e03SGreg Ungerer static struct clk * const disable_clks[] __initconst = { 159f86b9e03SGreg Ungerer &__clk_0_8, /* can.0 */ 160f86b9e03SGreg Ungerer &__clk_0_9, /* can.1 */ 161f86b9e03SGreg Ungerer &__clk_0_14, /* i2c.1 */ 162f86b9e03SGreg Ungerer &__clk_0_22, /* i2c.0 */ 163f86b9e03SGreg Ungerer &__clk_0_23, /* dspi.0 */ 164f86b9e03SGreg Ungerer &__clk_0_28, /* tmr.1 */ 165f86b9e03SGreg Ungerer &__clk_0_29, /* tmr.2 */ 166f86b9e03SGreg Ungerer &__clk_0_30, /* tmr.2 */ 167f86b9e03SGreg Ungerer &__clk_0_31, /* tmr.3 */ 168f86b9e03SGreg Ungerer &__clk_0_32, /* pit.0 */ 169f86b9e03SGreg Ungerer &__clk_0_34, /* pit.2 */ 170f86b9e03SGreg Ungerer &__clk_0_35, /* pit.3 */ 171f86b9e03SGreg Ungerer &__clk_0_38, /* adc */ 172f86b9e03SGreg Ungerer &__clk_0_39, /* dac */ 173f86b9e03SGreg Ungerer &__clk_0_44, /* usb otg */ 174f86b9e03SGreg Ungerer &__clk_0_45, /* usb host */ 175f86b9e03SGreg Ungerer &__clk_0_47, /* ssi.0 */ 176f86b9e03SGreg Ungerer &__clk_0_49, /* rng */ 177f86b9e03SGreg Ungerer &__clk_0_50, /* ssi.1 */ 178f86b9e03SGreg Ungerer &__clk_0_51, /* eSDHC */ 179f86b9e03SGreg Ungerer &__clk_0_53, /* enet-fec */ 180f86b9e03SGreg Ungerer &__clk_0_54, /* enet-fec */ 181f86b9e03SGreg Ungerer &__clk_0_55, /* switch.0 */ 182f86b9e03SGreg Ungerer &__clk_0_56, /* switch.1 */ 183f86b9e03SGreg Ungerer 184f86b9e03SGreg Ungerer &__clk_1_2, /* 1-wire */ 185f86b9e03SGreg Ungerer &__clk_1_4, /* i2c.2 */ 186f86b9e03SGreg Ungerer &__clk_1_5, /* i2c.3 */ 187f86b9e03SGreg Ungerer &__clk_1_6, /* i2c.4 */ 188f86b9e03SGreg Ungerer &__clk_1_7, /* i2c.5 */ 189f86b9e03SGreg Ungerer &__clk_1_24, /* uart 4 */ 190f86b9e03SGreg Ungerer &__clk_1_25, /* uart 5 */ 191f86b9e03SGreg Ungerer &__clk_1_26, /* uart 6 */ 192f86b9e03SGreg Ungerer &__clk_1_27, /* uart 7 */ 193f86b9e03SGreg Ungerer &__clk_1_28, /* uart 8 */ 194f86b9e03SGreg Ungerer &__clk_1_29, /* uart 9 */ 195f86b9e03SGreg Ungerer }; 196f86b9e03SGreg Ungerer 197f86b9e03SGreg Ungerer static void __init m5441x_clk_init(void) 198f86b9e03SGreg Ungerer { 199f86b9e03SGreg Ungerer unsigned i; 200f86b9e03SGreg Ungerer 201f86b9e03SGreg Ungerer for (i = 0; i < ARRAY_SIZE(enable_clks); ++i) 202f86b9e03SGreg Ungerer __clk_init_enabled(enable_clks[i]); 203f86b9e03SGreg Ungerer /* make sure these clocks are disabled */ 204f86b9e03SGreg Ungerer for (i = 0; i < ARRAY_SIZE(disable_clks); ++i) 205f86b9e03SGreg Ungerer __clk_init_disabled(disable_clks[i]); 206f86b9e03SGreg Ungerer } 207f86b9e03SGreg Ungerer 208f86b9e03SGreg Ungerer static void __init m5441x_uarts_init(void) 209f86b9e03SGreg Ungerer { 210f86b9e03SGreg Ungerer __raw_writeb(0x0f, MCFGPIO_PAR_UART0); 211f86b9e03SGreg Ungerer __raw_writeb(0x00, MCFGPIO_PAR_UART1); 212f86b9e03SGreg Ungerer __raw_writeb(0x00, MCFGPIO_PAR_UART2); 213f86b9e03SGreg Ungerer } 214f86b9e03SGreg Ungerer 215f86b9e03SGreg Ungerer static void __init m5441x_fec_init(void) 216f86b9e03SGreg Ungerer { 217f86b9e03SGreg Ungerer __raw_writeb(0x03, MCFGPIO_PAR_FEC); 218f86b9e03SGreg Ungerer } 219f86b9e03SGreg Ungerer 220f86b9e03SGreg Ungerer void __init config_BSP(char *commandp, int size) 221f86b9e03SGreg Ungerer { 222f86b9e03SGreg Ungerer m5441x_clk_init(); 223f86b9e03SGreg Ungerer mach_sched_init = hw_timer_init; 224f86b9e03SGreg Ungerer m5441x_uarts_init(); 225f86b9e03SGreg Ungerer m5441x_fec_init(); 226f86b9e03SGreg Ungerer } 227