xref: /linux/arch/arm64/kernel/smp.c (revision 4fc57692268bf841a3cc90b3b056640de2bb1605)
1 /*
2  * SMP initialisation and IPI support
3  * Based on arch/arm/kernel/smp.c
4  *
5  * Copyright (C) 2012 ARM Ltd.
6  *
7  * This program is free software; you can redistribute it and/or modify
8  * it under the terms of the GNU General Public License version 2 as
9  * published by the Free Software Foundation.
10  *
11  * This program is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14  * GNU General Public License for more details.
15  *
16  * You should have received a copy of the GNU General Public License
17  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
18  */
19 
20 #include <linux/acpi.h>
21 #include <linux/delay.h>
22 #include <linux/init.h>
23 #include <linux/spinlock.h>
24 #include <linux/sched.h>
25 #include <linux/interrupt.h>
26 #include <linux/cache.h>
27 #include <linux/profile.h>
28 #include <linux/errno.h>
29 #include <linux/mm.h>
30 #include <linux/err.h>
31 #include <linux/cpu.h>
32 #include <linux/smp.h>
33 #include <linux/seq_file.h>
34 #include <linux/irq.h>
35 #include <linux/percpu.h>
36 #include <linux/clockchips.h>
37 #include <linux/completion.h>
38 #include <linux/of.h>
39 #include <linux/irq_work.h>
40 
41 #include <asm/alternative.h>
42 #include <asm/atomic.h>
43 #include <asm/cacheflush.h>
44 #include <asm/cpu.h>
45 #include <asm/cputype.h>
46 #include <asm/cpu_ops.h>
47 #include <asm/mmu_context.h>
48 #include <asm/pgtable.h>
49 #include <asm/pgalloc.h>
50 #include <asm/processor.h>
51 #include <asm/smp_plat.h>
52 #include <asm/sections.h>
53 #include <asm/tlbflush.h>
54 #include <asm/ptrace.h>
55 #include <asm/virt.h>
56 
57 #define CREATE_TRACE_POINTS
58 #include <trace/events/ipi.h>
59 
60 /*
61  * as from 2.5, kernels no longer have an init_tasks structure
62  * so we need some other way of telling a new secondary core
63  * where to place its SVC stack
64  */
65 struct secondary_data secondary_data;
66 
67 enum ipi_msg_type {
68 	IPI_RESCHEDULE,
69 	IPI_CALL_FUNC,
70 	IPI_CPU_STOP,
71 	IPI_TIMER,
72 	IPI_IRQ_WORK,
73 };
74 
75 /*
76  * Boot a secondary CPU, and assign it the specified idle task.
77  * This also gives us the initial stack to use for this CPU.
78  */
79 static int boot_secondary(unsigned int cpu, struct task_struct *idle)
80 {
81 	if (cpu_ops[cpu]->cpu_boot)
82 		return cpu_ops[cpu]->cpu_boot(cpu);
83 
84 	return -EOPNOTSUPP;
85 }
86 
87 static DECLARE_COMPLETION(cpu_running);
88 
89 int __cpu_up(unsigned int cpu, struct task_struct *idle)
90 {
91 	int ret;
92 
93 	/*
94 	 * We need to tell the secondary core where to find its stack and the
95 	 * page tables.
96 	 */
97 	secondary_data.stack = task_stack_page(idle) + THREAD_START_SP;
98 	__flush_dcache_area(&secondary_data, sizeof(secondary_data));
99 
100 	/*
101 	 * Now bring the CPU into our world.
102 	 */
103 	ret = boot_secondary(cpu, idle);
104 	if (ret == 0) {
105 		/*
106 		 * CPU was successfully started, wait for it to come online or
107 		 * time out.
108 		 */
109 		wait_for_completion_timeout(&cpu_running,
110 					    msecs_to_jiffies(1000));
111 
112 		if (!cpu_online(cpu)) {
113 			pr_crit("CPU%u: failed to come online\n", cpu);
114 			ret = -EIO;
115 		}
116 	} else {
117 		pr_err("CPU%u: failed to boot: %d\n", cpu, ret);
118 	}
119 
120 	secondary_data.stack = NULL;
121 
122 	return ret;
123 }
124 
125 static void smp_store_cpu_info(unsigned int cpuid)
126 {
127 	store_cpu_topology(cpuid);
128 }
129 
130 /*
131  * This is the secondary CPU boot entry.  We're using this CPUs
132  * idle thread stack, but a set of temporary page tables.
133  */
134 asmlinkage void secondary_start_kernel(void)
135 {
136 	struct mm_struct *mm = &init_mm;
137 	unsigned int cpu = smp_processor_id();
138 
139 	/*
140 	 * All kernel threads share the same mm context; grab a
141 	 * reference and switch to it.
142 	 */
143 	atomic_inc(&mm->mm_count);
144 	current->active_mm = mm;
145 
146 	set_my_cpu_offset(per_cpu_offset(smp_processor_id()));
147 	printk("CPU%u: Booted secondary processor\n", cpu);
148 
149 	/*
150 	 * TTBR0 is only used for the identity mapping at this stage. Make it
151 	 * point to zero page to avoid speculatively fetching new entries.
152 	 */
153 	cpu_set_reserved_ttbr0();
154 	local_flush_tlb_all();
155 	cpu_set_default_tcr_t0sz();
156 
157 	preempt_disable();
158 	trace_hardirqs_off();
159 
160 	if (cpu_ops[cpu]->cpu_postboot)
161 		cpu_ops[cpu]->cpu_postboot();
162 
163 	/*
164 	 * Log the CPU info before it is marked online and might get read.
165 	 */
166 	cpuinfo_store_cpu();
167 
168 	/*
169 	 * Enable GIC and timers.
170 	 */
171 	notify_cpu_starting(cpu);
172 
173 	smp_store_cpu_info(cpu);
174 
175 	/*
176 	 * OK, now it's safe to let the boot CPU continue.  Wait for
177 	 * the CPU migration code to notice that the CPU is online
178 	 * before we continue.
179 	 */
180 	set_cpu_online(cpu, true);
181 	complete(&cpu_running);
182 
183 	local_dbg_enable();
184 	local_irq_enable();
185 	local_async_enable();
186 
187 	/*
188 	 * OK, it's off to the idle thread for us
189 	 */
190 	cpu_startup_entry(CPUHP_ONLINE);
191 }
192 
193 #ifdef CONFIG_HOTPLUG_CPU
194 static int op_cpu_disable(unsigned int cpu)
195 {
196 	/*
197 	 * If we don't have a cpu_die method, abort before we reach the point
198 	 * of no return. CPU0 may not have an cpu_ops, so test for it.
199 	 */
200 	if (!cpu_ops[cpu] || !cpu_ops[cpu]->cpu_die)
201 		return -EOPNOTSUPP;
202 
203 	/*
204 	 * We may need to abort a hot unplug for some other mechanism-specific
205 	 * reason.
206 	 */
207 	if (cpu_ops[cpu]->cpu_disable)
208 		return cpu_ops[cpu]->cpu_disable(cpu);
209 
210 	return 0;
211 }
212 
213 /*
214  * __cpu_disable runs on the processor to be shutdown.
215  */
216 int __cpu_disable(void)
217 {
218 	unsigned int cpu = smp_processor_id();
219 	int ret;
220 
221 	ret = op_cpu_disable(cpu);
222 	if (ret)
223 		return ret;
224 
225 	/*
226 	 * Take this CPU offline.  Once we clear this, we can't return,
227 	 * and we must not schedule until we're ready to give up the cpu.
228 	 */
229 	set_cpu_online(cpu, false);
230 
231 	/*
232 	 * OK - migrate IRQs away from this CPU
233 	 */
234 	irq_migrate_all_off_this_cpu();
235 
236 	return 0;
237 }
238 
239 static int op_cpu_kill(unsigned int cpu)
240 {
241 	/*
242 	 * If we have no means of synchronising with the dying CPU, then assume
243 	 * that it is really dead. We can only wait for an arbitrary length of
244 	 * time and hope that it's dead, so let's skip the wait and just hope.
245 	 */
246 	if (!cpu_ops[cpu]->cpu_kill)
247 		return 0;
248 
249 	return cpu_ops[cpu]->cpu_kill(cpu);
250 }
251 
252 /*
253  * called on the thread which is asking for a CPU to be shutdown -
254  * waits until shutdown has completed, or it is timed out.
255  */
256 void __cpu_die(unsigned int cpu)
257 {
258 	int err;
259 
260 	if (!cpu_wait_death(cpu, 5)) {
261 		pr_crit("CPU%u: cpu didn't die\n", cpu);
262 		return;
263 	}
264 	pr_notice("CPU%u: shutdown\n", cpu);
265 
266 	/*
267 	 * Now that the dying CPU is beyond the point of no return w.r.t.
268 	 * in-kernel synchronisation, try to get the firwmare to help us to
269 	 * verify that it has really left the kernel before we consider
270 	 * clobbering anything it might still be using.
271 	 */
272 	err = op_cpu_kill(cpu);
273 	if (err)
274 		pr_warn("CPU%d may not have shut down cleanly: %d\n",
275 			cpu, err);
276 }
277 
278 /*
279  * Called from the idle thread for the CPU which has been shutdown.
280  *
281  * Note that we disable IRQs here, but do not re-enable them
282  * before returning to the caller. This is also the behaviour
283  * of the other hotplug-cpu capable cores, so presumably coming
284  * out of idle fixes this.
285  */
286 void cpu_die(void)
287 {
288 	unsigned int cpu = smp_processor_id();
289 
290 	idle_task_exit();
291 
292 	local_irq_disable();
293 
294 	/* Tell __cpu_die() that this CPU is now safe to dispose of */
295 	(void)cpu_report_death();
296 
297 	/*
298 	 * Actually shutdown the CPU. This must never fail. The specific hotplug
299 	 * mechanism must perform all required cache maintenance to ensure that
300 	 * no dirty lines are lost in the process of shutting down the CPU.
301 	 */
302 	cpu_ops[cpu]->cpu_die(cpu);
303 
304 	BUG();
305 }
306 #endif
307 
308 static void __init hyp_mode_check(void)
309 {
310 	if (is_hyp_mode_available())
311 		pr_info("CPU: All CPU(s) started at EL2\n");
312 	else if (is_hyp_mode_mismatched())
313 		WARN_TAINT(1, TAINT_CPU_OUT_OF_SPEC,
314 			   "CPU: CPUs started in inconsistent modes");
315 	else
316 		pr_info("CPU: All CPU(s) started at EL1\n");
317 }
318 
319 void __init smp_cpus_done(unsigned int max_cpus)
320 {
321 	pr_info("SMP: Total of %d processors activated.\n", num_online_cpus());
322 	hyp_mode_check();
323 	apply_alternatives_all();
324 }
325 
326 void __init smp_prepare_boot_cpu(void)
327 {
328 	set_my_cpu_offset(per_cpu_offset(smp_processor_id()));
329 }
330 
331 static u64 __init of_get_cpu_mpidr(struct device_node *dn)
332 {
333 	const __be32 *cell;
334 	u64 hwid;
335 
336 	/*
337 	 * A cpu node with missing "reg" property is
338 	 * considered invalid to build a cpu_logical_map
339 	 * entry.
340 	 */
341 	cell = of_get_property(dn, "reg", NULL);
342 	if (!cell) {
343 		pr_err("%s: missing reg property\n", dn->full_name);
344 		return INVALID_HWID;
345 	}
346 
347 	hwid = of_read_number(cell, of_n_addr_cells(dn));
348 	/*
349 	 * Non affinity bits must be set to 0 in the DT
350 	 */
351 	if (hwid & ~MPIDR_HWID_BITMASK) {
352 		pr_err("%s: invalid reg property\n", dn->full_name);
353 		return INVALID_HWID;
354 	}
355 	return hwid;
356 }
357 
358 /*
359  * Duplicate MPIDRs are a recipe for disaster. Scan all initialized
360  * entries and check for duplicates. If any is found just ignore the
361  * cpu. cpu_logical_map was initialized to INVALID_HWID to avoid
362  * matching valid MPIDR values.
363  */
364 static bool __init is_mpidr_duplicate(unsigned int cpu, u64 hwid)
365 {
366 	unsigned int i;
367 
368 	for (i = 1; (i < cpu) && (i < NR_CPUS); i++)
369 		if (cpu_logical_map(i) == hwid)
370 			return true;
371 	return false;
372 }
373 
374 /*
375  * Initialize cpu operations for a logical cpu and
376  * set it in the possible mask on success
377  */
378 static int __init smp_cpu_setup(int cpu)
379 {
380 	if (cpu_read_ops(cpu))
381 		return -ENODEV;
382 
383 	if (cpu_ops[cpu]->cpu_init(cpu))
384 		return -ENODEV;
385 
386 	set_cpu_possible(cpu, true);
387 
388 	return 0;
389 }
390 
391 static bool bootcpu_valid __initdata;
392 static unsigned int cpu_count = 1;
393 
394 #ifdef CONFIG_ACPI
395 /*
396  * acpi_map_gic_cpu_interface - parse processor MADT entry
397  *
398  * Carry out sanity checks on MADT processor entry and initialize
399  * cpu_logical_map on success
400  */
401 static void __init
402 acpi_map_gic_cpu_interface(struct acpi_madt_generic_interrupt *processor)
403 {
404 	u64 hwid = processor->arm_mpidr;
405 
406 	if (!(processor->flags & ACPI_MADT_ENABLED)) {
407 		pr_debug("skipping disabled CPU entry with 0x%llx MPIDR\n", hwid);
408 		return;
409 	}
410 
411 	if (hwid & ~MPIDR_HWID_BITMASK || hwid == INVALID_HWID) {
412 		pr_err("skipping CPU entry with invalid MPIDR 0x%llx\n", hwid);
413 		return;
414 	}
415 
416 	if (is_mpidr_duplicate(cpu_count, hwid)) {
417 		pr_err("duplicate CPU MPIDR 0x%llx in MADT\n", hwid);
418 		return;
419 	}
420 
421 	/* Check if GICC structure of boot CPU is available in the MADT */
422 	if (cpu_logical_map(0) == hwid) {
423 		if (bootcpu_valid) {
424 			pr_err("duplicate boot CPU MPIDR: 0x%llx in MADT\n",
425 			       hwid);
426 			return;
427 		}
428 		bootcpu_valid = true;
429 		return;
430 	}
431 
432 	if (cpu_count >= NR_CPUS)
433 		return;
434 
435 	/* map the logical cpu id to cpu MPIDR */
436 	cpu_logical_map(cpu_count) = hwid;
437 
438 	cpu_count++;
439 }
440 
441 static int __init
442 acpi_parse_gic_cpu_interface(struct acpi_subtable_header *header,
443 			     const unsigned long end)
444 {
445 	struct acpi_madt_generic_interrupt *processor;
446 
447 	processor = (struct acpi_madt_generic_interrupt *)header;
448 	if (BAD_MADT_GICC_ENTRY(processor, end))
449 		return -EINVAL;
450 
451 	acpi_table_print_madt_entry(header);
452 
453 	acpi_map_gic_cpu_interface(processor);
454 
455 	return 0;
456 }
457 #else
458 #define acpi_table_parse_madt(...)	do { } while (0)
459 #endif
460 
461 /*
462  * Enumerate the possible CPU set from the device tree and build the
463  * cpu logical map array containing MPIDR values related to logical
464  * cpus. Assumes that cpu_logical_map(0) has already been initialized.
465  */
466 void __init of_parse_and_init_cpus(void)
467 {
468 	struct device_node *dn = NULL;
469 
470 	while ((dn = of_find_node_by_type(dn, "cpu"))) {
471 		u64 hwid = of_get_cpu_mpidr(dn);
472 
473 		if (hwid == INVALID_HWID)
474 			goto next;
475 
476 		if (is_mpidr_duplicate(cpu_count, hwid)) {
477 			pr_err("%s: duplicate cpu reg properties in the DT\n",
478 				dn->full_name);
479 			goto next;
480 		}
481 
482 		/*
483 		 * The numbering scheme requires that the boot CPU
484 		 * must be assigned logical id 0. Record it so that
485 		 * the logical map built from DT is validated and can
486 		 * be used.
487 		 */
488 		if (hwid == cpu_logical_map(0)) {
489 			if (bootcpu_valid) {
490 				pr_err("%s: duplicate boot cpu reg property in DT\n",
491 					dn->full_name);
492 				goto next;
493 			}
494 
495 			bootcpu_valid = true;
496 
497 			/*
498 			 * cpu_logical_map has already been
499 			 * initialized and the boot cpu doesn't need
500 			 * the enable-method so continue without
501 			 * incrementing cpu.
502 			 */
503 			continue;
504 		}
505 
506 		if (cpu_count >= NR_CPUS)
507 			goto next;
508 
509 		pr_debug("cpu logical map 0x%llx\n", hwid);
510 		cpu_logical_map(cpu_count) = hwid;
511 next:
512 		cpu_count++;
513 	}
514 }
515 
516 /*
517  * Enumerate the possible CPU set from the device tree or ACPI and build the
518  * cpu logical map array containing MPIDR values related to logical
519  * cpus. Assumes that cpu_logical_map(0) has already been initialized.
520  */
521 void __init smp_init_cpus(void)
522 {
523 	int i;
524 
525 	if (acpi_disabled)
526 		of_parse_and_init_cpus();
527 	else
528 		/*
529 		 * do a walk of MADT to determine how many CPUs
530 		 * we have including disabled CPUs, and get information
531 		 * we need for SMP init
532 		 */
533 		acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
534 				      acpi_parse_gic_cpu_interface, 0);
535 
536 	if (cpu_count > NR_CPUS)
537 		pr_warn("no. of cores (%d) greater than configured maximum of %d - clipping\n",
538 			cpu_count, NR_CPUS);
539 
540 	if (!bootcpu_valid) {
541 		pr_err("missing boot CPU MPIDR, not enabling secondaries\n");
542 		return;
543 	}
544 
545 	/*
546 	 * We need to set the cpu_logical_map entries before enabling
547 	 * the cpus so that cpu processor description entries (DT cpu nodes
548 	 * and ACPI MADT entries) can be retrieved by matching the cpu hwid
549 	 * with entries in cpu_logical_map while initializing the cpus.
550 	 * If the cpu set-up fails, invalidate the cpu_logical_map entry.
551 	 */
552 	for (i = 1; i < NR_CPUS; i++) {
553 		if (cpu_logical_map(i) != INVALID_HWID) {
554 			if (smp_cpu_setup(i))
555 				cpu_logical_map(i) = INVALID_HWID;
556 		}
557 	}
558 }
559 
560 void __init smp_prepare_cpus(unsigned int max_cpus)
561 {
562 	int err;
563 	unsigned int cpu, ncores = num_possible_cpus();
564 
565 	init_cpu_topology();
566 
567 	smp_store_cpu_info(smp_processor_id());
568 
569 	/*
570 	 * are we trying to boot more cores than exist?
571 	 */
572 	if (max_cpus > ncores)
573 		max_cpus = ncores;
574 
575 	/* Don't bother if we're effectively UP */
576 	if (max_cpus <= 1)
577 		return;
578 
579 	/*
580 	 * Initialise the present map (which describes the set of CPUs
581 	 * actually populated at the present time) and release the
582 	 * secondaries from the bootloader.
583 	 *
584 	 * Make sure we online at most (max_cpus - 1) additional CPUs.
585 	 */
586 	max_cpus--;
587 	for_each_possible_cpu(cpu) {
588 		if (max_cpus == 0)
589 			break;
590 
591 		if (cpu == smp_processor_id())
592 			continue;
593 
594 		if (!cpu_ops[cpu])
595 			continue;
596 
597 		err = cpu_ops[cpu]->cpu_prepare(cpu);
598 		if (err)
599 			continue;
600 
601 		set_cpu_present(cpu, true);
602 		max_cpus--;
603 	}
604 }
605 
606 void (*__smp_cross_call)(const struct cpumask *, unsigned int);
607 
608 void __init set_smp_cross_call(void (*fn)(const struct cpumask *, unsigned int))
609 {
610 	__smp_cross_call = fn;
611 }
612 
613 static const char *ipi_types[NR_IPI] __tracepoint_string = {
614 #define S(x,s)	[x] = s
615 	S(IPI_RESCHEDULE, "Rescheduling interrupts"),
616 	S(IPI_CALL_FUNC, "Function call interrupts"),
617 	S(IPI_CPU_STOP, "CPU stop interrupts"),
618 	S(IPI_TIMER, "Timer broadcast interrupts"),
619 	S(IPI_IRQ_WORK, "IRQ work interrupts"),
620 };
621 
622 static void smp_cross_call(const struct cpumask *target, unsigned int ipinr)
623 {
624 	trace_ipi_raise(target, ipi_types[ipinr]);
625 	__smp_cross_call(target, ipinr);
626 }
627 
628 void show_ipi_list(struct seq_file *p, int prec)
629 {
630 	unsigned int cpu, i;
631 
632 	for (i = 0; i < NR_IPI; i++) {
633 		seq_printf(p, "%*s%u:%s", prec - 1, "IPI", i,
634 			   prec >= 4 ? " " : "");
635 		for_each_online_cpu(cpu)
636 			seq_printf(p, "%10u ",
637 				   __get_irq_stat(cpu, ipi_irqs[i]));
638 		seq_printf(p, "      %s\n", ipi_types[i]);
639 	}
640 }
641 
642 u64 smp_irq_stat_cpu(unsigned int cpu)
643 {
644 	u64 sum = 0;
645 	int i;
646 
647 	for (i = 0; i < NR_IPI; i++)
648 		sum += __get_irq_stat(cpu, ipi_irqs[i]);
649 
650 	return sum;
651 }
652 
653 void arch_send_call_function_ipi_mask(const struct cpumask *mask)
654 {
655 	smp_cross_call(mask, IPI_CALL_FUNC);
656 }
657 
658 void arch_send_call_function_single_ipi(int cpu)
659 {
660 	smp_cross_call(cpumask_of(cpu), IPI_CALL_FUNC);
661 }
662 
663 #ifdef CONFIG_IRQ_WORK
664 void arch_irq_work_raise(void)
665 {
666 	if (__smp_cross_call)
667 		smp_cross_call(cpumask_of(smp_processor_id()), IPI_IRQ_WORK);
668 }
669 #endif
670 
671 static DEFINE_RAW_SPINLOCK(stop_lock);
672 
673 /*
674  * ipi_cpu_stop - handle IPI from smp_send_stop()
675  */
676 static void ipi_cpu_stop(unsigned int cpu)
677 {
678 	if (system_state == SYSTEM_BOOTING ||
679 	    system_state == SYSTEM_RUNNING) {
680 		raw_spin_lock(&stop_lock);
681 		pr_crit("CPU%u: stopping\n", cpu);
682 		dump_stack();
683 		raw_spin_unlock(&stop_lock);
684 	}
685 
686 	set_cpu_online(cpu, false);
687 
688 	local_irq_disable();
689 
690 	while (1)
691 		cpu_relax();
692 }
693 
694 /*
695  * Main handler for inter-processor interrupts
696  */
697 void handle_IPI(int ipinr, struct pt_regs *regs)
698 {
699 	unsigned int cpu = smp_processor_id();
700 	struct pt_regs *old_regs = set_irq_regs(regs);
701 
702 	if ((unsigned)ipinr < NR_IPI) {
703 		trace_ipi_entry_rcuidle(ipi_types[ipinr]);
704 		__inc_irq_stat(cpu, ipi_irqs[ipinr]);
705 	}
706 
707 	switch (ipinr) {
708 	case IPI_RESCHEDULE:
709 		scheduler_ipi();
710 		break;
711 
712 	case IPI_CALL_FUNC:
713 		irq_enter();
714 		generic_smp_call_function_interrupt();
715 		irq_exit();
716 		break;
717 
718 	case IPI_CPU_STOP:
719 		irq_enter();
720 		ipi_cpu_stop(cpu);
721 		irq_exit();
722 		break;
723 
724 #ifdef CONFIG_GENERIC_CLOCKEVENTS_BROADCAST
725 	case IPI_TIMER:
726 		irq_enter();
727 		tick_receive_broadcast();
728 		irq_exit();
729 		break;
730 #endif
731 
732 #ifdef CONFIG_IRQ_WORK
733 	case IPI_IRQ_WORK:
734 		irq_enter();
735 		irq_work_run();
736 		irq_exit();
737 		break;
738 #endif
739 
740 	default:
741 		pr_crit("CPU%u: Unknown IPI message 0x%x\n", cpu, ipinr);
742 		break;
743 	}
744 
745 	if ((unsigned)ipinr < NR_IPI)
746 		trace_ipi_exit_rcuidle(ipi_types[ipinr]);
747 	set_irq_regs(old_regs);
748 }
749 
750 void smp_send_reschedule(int cpu)
751 {
752 	smp_cross_call(cpumask_of(cpu), IPI_RESCHEDULE);
753 }
754 
755 #ifdef CONFIG_GENERIC_CLOCKEVENTS_BROADCAST
756 void tick_broadcast(const struct cpumask *mask)
757 {
758 	smp_cross_call(mask, IPI_TIMER);
759 }
760 #endif
761 
762 void smp_send_stop(void)
763 {
764 	unsigned long timeout;
765 
766 	if (num_online_cpus() > 1) {
767 		cpumask_t mask;
768 
769 		cpumask_copy(&mask, cpu_online_mask);
770 		cpumask_clear_cpu(smp_processor_id(), &mask);
771 
772 		smp_cross_call(&mask, IPI_CPU_STOP);
773 	}
774 
775 	/* Wait up to one second for other CPUs to stop */
776 	timeout = USEC_PER_SEC;
777 	while (num_online_cpus() > 1 && timeout--)
778 		udelay(1);
779 
780 	if (num_online_cpus() > 1)
781 		pr_warning("SMP: failed to stop secondary CPUs\n");
782 }
783 
784 /*
785  * not supported here
786  */
787 int setup_profiling_timer(unsigned int multiplier)
788 {
789 	return -EINVAL;
790 }
791