1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * Based on arch/arm/kernel/process.c 4 * 5 * Original Copyright (C) 1995 Linus Torvalds 6 * Copyright (C) 1996-2000 Russell King - Converted to ARM. 7 * Copyright (C) 2012 ARM Ltd. 8 */ 9 #include <linux/compat.h> 10 #include <linux/efi.h> 11 #include <linux/elf.h> 12 #include <linux/export.h> 13 #include <linux/sched.h> 14 #include <linux/sched/debug.h> 15 #include <linux/sched/task.h> 16 #include <linux/sched/task_stack.h> 17 #include <linux/kernel.h> 18 #include <linux/mman.h> 19 #include <linux/mm.h> 20 #include <linux/nospec.h> 21 #include <linux/stddef.h> 22 #include <linux/sysctl.h> 23 #include <linux/unistd.h> 24 #include <linux/user.h> 25 #include <linux/delay.h> 26 #include <linux/reboot.h> 27 #include <linux/interrupt.h> 28 #include <linux/init.h> 29 #include <linux/cpu.h> 30 #include <linux/elfcore.h> 31 #include <linux/pm.h> 32 #include <linux/tick.h> 33 #include <linux/utsname.h> 34 #include <linux/uaccess.h> 35 #include <linux/random.h> 36 #include <linux/hw_breakpoint.h> 37 #include <linux/personality.h> 38 #include <linux/notifier.h> 39 #include <trace/events/power.h> 40 #include <linux/percpu.h> 41 #include <linux/thread_info.h> 42 #include <linux/prctl.h> 43 #include <linux/stacktrace.h> 44 45 #include <asm/alternative.h> 46 #include <asm/arch_timer.h> 47 #include <asm/compat.h> 48 #include <asm/cpufeature.h> 49 #include <asm/cacheflush.h> 50 #include <asm/exec.h> 51 #include <asm/fpsimd.h> 52 #include <asm/gcs.h> 53 #include <asm/mmu_context.h> 54 #include <asm/mpam.h> 55 #include <asm/mte.h> 56 #include <asm/processor.h> 57 #include <asm/pointer_auth.h> 58 #include <asm/stacktrace.h> 59 #include <asm/switch_to.h> 60 #include <asm/system_misc.h> 61 62 #if defined(CONFIG_STACKPROTECTOR) && !defined(CONFIG_STACKPROTECTOR_PER_TASK) 63 #include <linux/stackprotector.h> 64 unsigned long __stack_chk_guard __ro_after_init; 65 EXPORT_SYMBOL(__stack_chk_guard); 66 #endif 67 68 /* 69 * Function pointers to optional machine specific functions 70 */ 71 void (*pm_power_off)(void); 72 EXPORT_SYMBOL_GPL(pm_power_off); 73 74 #ifdef CONFIG_HOTPLUG_CPU 75 void __noreturn arch_cpu_idle_dead(void) 76 { 77 cpu_die(); 78 } 79 #endif 80 81 /* 82 * Called by kexec, immediately prior to machine_kexec(). 83 * 84 * This must completely disable all secondary CPUs; simply causing those CPUs 85 * to execute e.g. a RAM-based pin loop is not sufficient. This allows the 86 * kexec'd kernel to use any and all RAM as it sees fit, without having to 87 * avoid any code or data used by any SW CPU pin loop. The CPU hotplug 88 * functionality embodied in smpt_shutdown_nonboot_cpus() to achieve this. 89 */ 90 void machine_shutdown(void) 91 { 92 smp_shutdown_nonboot_cpus(reboot_cpu); 93 } 94 95 /* 96 * Halting simply requires that the secondary CPUs stop performing any 97 * activity (executing tasks, handling interrupts). smp_send_stop() 98 * achieves this. 99 */ 100 void machine_halt(void) 101 { 102 local_irq_disable(); 103 smp_send_stop(); 104 while (1); 105 } 106 107 /* 108 * Power-off simply requires that the secondary CPUs stop performing any 109 * activity (executing tasks, handling interrupts). smp_send_stop() 110 * achieves this. When the system power is turned off, it will take all CPUs 111 * with it. 112 */ 113 void machine_power_off(void) 114 { 115 local_irq_disable(); 116 smp_send_stop(); 117 do_kernel_power_off(); 118 } 119 120 /* 121 * Restart requires that the secondary CPUs stop performing any activity 122 * while the primary CPU resets the system. Systems with multiple CPUs must 123 * provide a HW restart implementation, to ensure that all CPUs reset at once. 124 * This is required so that any code running after reset on the primary CPU 125 * doesn't have to co-ordinate with other CPUs to ensure they aren't still 126 * executing pre-reset code, and using RAM that the primary CPU's code wishes 127 * to use. Implementing such co-ordination would be essentially impossible. 128 */ 129 void machine_restart(char *cmd) 130 { 131 /* Disable interrupts first */ 132 local_irq_disable(); 133 smp_send_stop(); 134 135 /* 136 * UpdateCapsule() depends on the system being reset via 137 * ResetSystem(). 138 */ 139 if (efi_enabled(EFI_RUNTIME_SERVICES)) 140 efi_reboot(reboot_mode, NULL); 141 142 /* Now call the architecture specific reboot code. */ 143 do_kernel_restart(cmd); 144 145 /* 146 * Whoops - the architecture was unable to reboot. 147 */ 148 printk("Reboot failed -- System halted\n"); 149 while (1); 150 } 151 152 #define bstr(suffix, str) [PSR_BTYPE_ ## suffix >> PSR_BTYPE_SHIFT] = str 153 static const char *const btypes[] = { 154 bstr(NONE, "--"), 155 bstr( JC, "jc"), 156 bstr( C, "-c"), 157 bstr( J , "j-") 158 }; 159 #undef bstr 160 161 static void print_pstate(struct pt_regs *regs) 162 { 163 u64 pstate = regs->pstate; 164 165 if (compat_user_mode(regs)) { 166 printk("pstate: %08llx (%c%c%c%c %c %s %s %c%c%c %cDIT %cSSBS)\n", 167 pstate, 168 pstate & PSR_AA32_N_BIT ? 'N' : 'n', 169 pstate & PSR_AA32_Z_BIT ? 'Z' : 'z', 170 pstate & PSR_AA32_C_BIT ? 'C' : 'c', 171 pstate & PSR_AA32_V_BIT ? 'V' : 'v', 172 pstate & PSR_AA32_Q_BIT ? 'Q' : 'q', 173 pstate & PSR_AA32_T_BIT ? "T32" : "A32", 174 pstate & PSR_AA32_E_BIT ? "BE" : "LE", 175 pstate & PSR_AA32_A_BIT ? 'A' : 'a', 176 pstate & PSR_AA32_I_BIT ? 'I' : 'i', 177 pstate & PSR_AA32_F_BIT ? 'F' : 'f', 178 pstate & PSR_AA32_DIT_BIT ? '+' : '-', 179 pstate & PSR_AA32_SSBS_BIT ? '+' : '-'); 180 } else { 181 const char *btype_str = btypes[(pstate & PSR_BTYPE_MASK) >> 182 PSR_BTYPE_SHIFT]; 183 184 printk("pstate: %08llx (%c%c%c%c %c%c%c%c %cPAN %cUAO %cTCO %cDIT %cSSBS BTYPE=%s)\n", 185 pstate, 186 pstate & PSR_N_BIT ? 'N' : 'n', 187 pstate & PSR_Z_BIT ? 'Z' : 'z', 188 pstate & PSR_C_BIT ? 'C' : 'c', 189 pstate & PSR_V_BIT ? 'V' : 'v', 190 pstate & PSR_D_BIT ? 'D' : 'd', 191 pstate & PSR_A_BIT ? 'A' : 'a', 192 pstate & PSR_I_BIT ? 'I' : 'i', 193 pstate & PSR_F_BIT ? 'F' : 'f', 194 pstate & PSR_PAN_BIT ? '+' : '-', 195 pstate & PSR_UAO_BIT ? '+' : '-', 196 pstate & PSR_TCO_BIT ? '+' : '-', 197 pstate & PSR_DIT_BIT ? '+' : '-', 198 pstate & PSR_SSBS_BIT ? '+' : '-', 199 btype_str); 200 } 201 } 202 203 void __show_regs(struct pt_regs *regs) 204 { 205 int i, top_reg; 206 u64 lr, sp; 207 208 if (compat_user_mode(regs)) { 209 lr = regs->compat_lr; 210 sp = regs->compat_sp; 211 top_reg = 12; 212 } else { 213 lr = regs->regs[30]; 214 sp = regs->sp; 215 top_reg = 29; 216 } 217 218 show_regs_print_info(KERN_DEFAULT); 219 print_pstate(regs); 220 221 if (!user_mode(regs)) { 222 printk("pc : %pS\n", (void *)regs->pc); 223 printk("lr : %pS\n", (void *)ptrauth_strip_kernel_insn_pac(lr)); 224 } else { 225 printk("pc : %016llx\n", regs->pc); 226 printk("lr : %016llx\n", lr); 227 } 228 229 printk("sp : %016llx\n", sp); 230 231 if (system_uses_irq_prio_masking()) 232 printk("pmr: %08x\n", regs->pmr); 233 234 i = top_reg; 235 236 while (i >= 0) { 237 printk("x%-2d: %016llx", i, regs->regs[i]); 238 239 while (i-- % 3) 240 pr_cont(" x%-2d: %016llx", i, regs->regs[i]); 241 242 pr_cont("\n"); 243 } 244 } 245 246 void show_regs(struct pt_regs *regs) 247 { 248 __show_regs(regs); 249 dump_backtrace(regs, NULL, KERN_DEFAULT); 250 } 251 252 static void tls_thread_flush(void) 253 { 254 write_sysreg(0, tpidr_el0); 255 if (system_supports_tpidr2()) 256 write_sysreg_s(0, SYS_TPIDR2_EL0); 257 258 if (is_compat_task()) { 259 current->thread.uw.tp_value = 0; 260 261 /* 262 * We need to ensure ordering between the shadow state and the 263 * hardware state, so that we don't corrupt the hardware state 264 * with a stale shadow state during context switch. 265 */ 266 barrier(); 267 write_sysreg(0, tpidrro_el0); 268 } 269 } 270 271 static void flush_tagged_addr_state(void) 272 { 273 if (IS_ENABLED(CONFIG_ARM64_TAGGED_ADDR_ABI)) 274 clear_thread_flag(TIF_TAGGED_ADDR); 275 } 276 277 static void flush_poe(void) 278 { 279 if (!system_supports_poe()) 280 return; 281 282 write_sysreg_s(POR_EL0_INIT, SYS_POR_EL0); 283 } 284 285 #ifdef CONFIG_ARM64_GCS 286 287 static void flush_gcs(void) 288 { 289 if (!system_supports_gcs()) 290 return; 291 292 current->thread.gcspr_el0 = 0; 293 current->thread.gcs_base = 0; 294 current->thread.gcs_size = 0; 295 current->thread.gcs_el0_mode = 0; 296 current->thread.gcs_el0_locked = 0; 297 write_sysreg_s(GCSCRE0_EL1_nTR, SYS_GCSCRE0_EL1); 298 write_sysreg_s(0, SYS_GCSPR_EL0); 299 } 300 301 static int copy_thread_gcs(struct task_struct *p, 302 const struct kernel_clone_args *args) 303 { 304 unsigned long gcs; 305 306 if (!system_supports_gcs()) 307 return 0; 308 309 p->thread.gcs_base = 0; 310 p->thread.gcs_size = 0; 311 312 p->thread.gcs_el0_mode = current->thread.gcs_el0_mode; 313 p->thread.gcs_el0_locked = current->thread.gcs_el0_locked; 314 315 gcs = gcs_alloc_thread_stack(p, args); 316 if (IS_ERR_VALUE(gcs)) 317 return PTR_ERR((void *)gcs); 318 319 return 0; 320 } 321 322 #else 323 324 static void flush_gcs(void) { } 325 static int copy_thread_gcs(struct task_struct *p, 326 const struct kernel_clone_args *args) 327 { 328 return 0; 329 } 330 331 #endif 332 333 void flush_thread(void) 334 { 335 fpsimd_flush_thread(); 336 tls_thread_flush(); 337 flush_ptrace_hw_breakpoint(current); 338 flush_tagged_addr_state(); 339 flush_poe(); 340 flush_gcs(); 341 } 342 343 void arch_release_task_struct(struct task_struct *tsk) 344 { 345 fpsimd_release_task(tsk); 346 } 347 348 int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src) 349 { 350 /* 351 * The current/src task's FPSIMD state may or may not be live, and may 352 * have been altered by ptrace after entry to the kernel. Save the 353 * effective FPSIMD state so that this will be copied into dst. 354 */ 355 fpsimd_save_and_flush_current_state(); 356 fpsimd_sync_from_effective_state(src); 357 358 *dst = *src; 359 360 /* 361 * Drop stale reference to src's sve_state and convert dst to 362 * non-streaming FPSIMD mode. 363 */ 364 dst->thread.fp_type = FP_STATE_FPSIMD; 365 dst->thread.sve_state = NULL; 366 clear_tsk_thread_flag(dst, TIF_SVE); 367 task_smstop_sm(dst); 368 369 /* 370 * Drop stale reference to src's sme_state and ensure dst has ZA 371 * disabled. 372 * 373 * When necessary, ZA will be inherited later in copy_thread_za(). 374 */ 375 dst->thread.sme_state = NULL; 376 clear_tsk_thread_flag(dst, TIF_SME); 377 dst->thread.svcr &= ~SVCR_ZA_MASK; 378 379 /* clear any pending asynchronous tag fault raised by the parent */ 380 clear_tsk_thread_flag(dst, TIF_MTE_ASYNC_FAULT); 381 382 return 0; 383 } 384 385 static int copy_thread_za(struct task_struct *dst, struct task_struct *src) 386 { 387 if (!thread_za_enabled(&src->thread)) 388 return 0; 389 390 dst->thread.sve_state = kzalloc(sve_state_size(src), 391 GFP_KERNEL); 392 if (!dst->thread.sve_state) 393 return -ENOMEM; 394 395 dst->thread.sme_state = kmemdup(src->thread.sme_state, 396 sme_state_size(src), 397 GFP_KERNEL); 398 if (!dst->thread.sme_state) { 399 kfree(dst->thread.sve_state); 400 dst->thread.sve_state = NULL; 401 return -ENOMEM; 402 } 403 404 set_tsk_thread_flag(dst, TIF_SME); 405 dst->thread.svcr |= SVCR_ZA_MASK; 406 407 return 0; 408 } 409 410 asmlinkage void ret_from_fork(void) asm("ret_from_fork"); 411 412 int copy_thread(struct task_struct *p, const struct kernel_clone_args *args) 413 { 414 u64 clone_flags = args->flags; 415 unsigned long stack_start = args->stack; 416 unsigned long tls = args->tls; 417 struct pt_regs *childregs = task_pt_regs(p); 418 int ret; 419 420 memset(&p->thread.cpu_context, 0, sizeof(struct cpu_context)); 421 422 /* 423 * In case p was allocated the same task_struct pointer as some 424 * other recently-exited task, make sure p is disassociated from 425 * any cpu that may have run that now-exited task recently. 426 * Otherwise we could erroneously skip reloading the FPSIMD 427 * registers for p. 428 */ 429 fpsimd_flush_task_state(p); 430 431 ptrauth_thread_init_kernel(p); 432 433 if (likely(!args->fn)) { 434 *childregs = *current_pt_regs(); 435 childregs->regs[0] = 0; 436 437 /* 438 * Read the current TLS pointer from tpidr_el0 as it may be 439 * out-of-sync with the saved value. 440 */ 441 *task_user_tls(p) = read_sysreg(tpidr_el0); 442 443 if (system_supports_poe()) 444 p->thread.por_el0 = read_sysreg_s(SYS_POR_EL0); 445 446 if (stack_start) { 447 if (is_compat_thread(task_thread_info(p))) 448 childregs->compat_sp = stack_start; 449 else 450 childregs->sp = stack_start; 451 } 452 453 /* 454 * Due to the AAPCS64 "ZA lazy saving scheme", PSTATE.ZA and 455 * TPIDR2 need to be manipulated as a pair, and either both 456 * need to be inherited or both need to be reset. 457 * 458 * Within a process, child threads must not inherit their 459 * parent's TPIDR2 value or they may clobber their parent's 460 * stack at some later point. 461 * 462 * When a process is fork()'d, the child must inherit ZA and 463 * TPIDR2 from its parent in case there was dormant ZA state. 464 * 465 * Use CLONE_VM to determine when the child will share the 466 * address space with the parent, and cannot safely inherit the 467 * state. 468 */ 469 if (system_supports_sme()) { 470 if (!(clone_flags & CLONE_VM)) { 471 p->thread.tpidr2_el0 = read_sysreg_s(SYS_TPIDR2_EL0); 472 ret = copy_thread_za(p, current); 473 if (ret) 474 return ret; 475 } else { 476 p->thread.tpidr2_el0 = 0; 477 WARN_ON_ONCE(p->thread.svcr & SVCR_ZA_MASK); 478 } 479 } 480 481 /* 482 * If a TLS pointer was passed to clone, use it for the new 483 * thread. 484 */ 485 if (clone_flags & CLONE_SETTLS) 486 p->thread.uw.tp_value = tls; 487 488 ret = copy_thread_gcs(p, args); 489 if (ret != 0) 490 return ret; 491 } else { 492 /* 493 * A kthread has no context to ERET to, so ensure any buggy 494 * ERET is treated as an illegal exception return. 495 * 496 * When a user task is created from a kthread, childregs will 497 * be initialized by start_thread() or start_compat_thread(). 498 */ 499 memset(childregs, 0, sizeof(struct pt_regs)); 500 childregs->pstate = PSR_MODE_EL1h | PSR_IL_BIT; 501 childregs->stackframe.type = FRAME_META_TYPE_FINAL; 502 503 p->thread.cpu_context.x19 = (unsigned long)args->fn; 504 p->thread.cpu_context.x20 = (unsigned long)args->fn_arg; 505 506 if (system_supports_poe()) 507 p->thread.por_el0 = POR_EL0_INIT; 508 } 509 p->thread.cpu_context.pc = (unsigned long)ret_from_fork; 510 p->thread.cpu_context.sp = (unsigned long)childregs; 511 /* 512 * For the benefit of the unwinder, set up childregs->stackframe 513 * as the final frame for the new task. 514 */ 515 p->thread.cpu_context.fp = (unsigned long)&childregs->stackframe; 516 517 ptrace_hw_copy_thread(p); 518 519 return 0; 520 } 521 522 void tls_preserve_current_state(void) 523 { 524 *task_user_tls(current) = read_sysreg(tpidr_el0); 525 if (system_supports_tpidr2() && !is_compat_task()) 526 current->thread.tpidr2_el0 = read_sysreg_s(SYS_TPIDR2_EL0); 527 } 528 529 static void tls_thread_switch(struct task_struct *next) 530 { 531 tls_preserve_current_state(); 532 533 if (is_compat_thread(task_thread_info(next))) 534 write_sysreg(next->thread.uw.tp_value, tpidrro_el0); 535 else 536 write_sysreg(0, tpidrro_el0); 537 538 write_sysreg(*task_user_tls(next), tpidr_el0); 539 if (system_supports_tpidr2()) 540 write_sysreg_s(next->thread.tpidr2_el0, SYS_TPIDR2_EL0); 541 } 542 543 /* 544 * Force SSBS state on context-switch, since it may be lost after migrating 545 * from a CPU which treats the bit as RES0 in a heterogeneous system. 546 */ 547 static void ssbs_thread_switch(struct task_struct *next) 548 { 549 /* 550 * Nothing to do for kernel threads, but 'regs' may be junk 551 * (e.g. idle task) so check the flags and bail early. 552 */ 553 if (unlikely(next->flags & PF_KTHREAD)) 554 return; 555 556 /* 557 * If all CPUs implement the SSBS extension, then we just need to 558 * context-switch the PSTATE field. 559 */ 560 if (alternative_has_cap_unlikely(ARM64_SSBS)) 561 return; 562 563 spectre_v4_enable_task_mitigation(next); 564 } 565 566 /* 567 * We store our current task in sp_el0, which is clobbered by userspace. Keep a 568 * shadow copy so that we can restore this upon entry from userspace. 569 * 570 * This is *only* for exception entry from EL0, and is not valid until we 571 * __switch_to() a user task. 572 */ 573 DEFINE_PER_CPU(struct task_struct *, __entry_task); 574 575 static void entry_task_switch(struct task_struct *next) 576 { 577 __this_cpu_write(__entry_task, next); 578 } 579 580 #ifdef CONFIG_ARM64_GCS 581 582 void gcs_preserve_current_state(void) 583 { 584 current->thread.gcspr_el0 = read_sysreg_s(SYS_GCSPR_EL0); 585 } 586 587 static void gcs_thread_switch(struct task_struct *next) 588 { 589 if (!system_supports_gcs()) 590 return; 591 592 /* GCSPR_EL0 is always readable */ 593 gcs_preserve_current_state(); 594 write_sysreg_s(next->thread.gcspr_el0, SYS_GCSPR_EL0); 595 596 if (current->thread.gcs_el0_mode != next->thread.gcs_el0_mode) 597 gcs_set_el0_mode(next); 598 599 /* 600 * Ensure that GCS memory effects of the 'prev' thread are 601 * ordered before other memory accesses with release semantics 602 * (or preceded by a DMB) on the current PE. In addition, any 603 * memory accesses with acquire semantics (or succeeded by a 604 * DMB) are ordered before GCS memory effects of the 'next' 605 * thread. This will ensure that the GCS memory effects are 606 * visible to other PEs in case of migration. 607 */ 608 if (task_gcs_el0_enabled(current) || task_gcs_el0_enabled(next)) 609 gcsb_dsync(); 610 } 611 612 #else 613 614 static void gcs_thread_switch(struct task_struct *next) 615 { 616 } 617 618 #endif 619 620 /* 621 * Handle sysreg updates for ARM erratum 1418040 which affects the 32bit view of 622 * CNTVCT, various other errata which require trapping all CNTVCT{,_EL0} 623 * accesses and prctl(PR_SET_TSC). Ensure access is disabled iff a workaround is 624 * required or PR_TSC_SIGSEGV is set. 625 */ 626 static void update_cntkctl_el1(struct task_struct *next) 627 { 628 struct thread_info *ti = task_thread_info(next); 629 630 if (test_ti_thread_flag(ti, TIF_TSC_SIGSEGV) || 631 has_erratum_handler(read_cntvct_el0) || 632 (IS_ENABLED(CONFIG_ARM64_ERRATUM_1418040) && 633 this_cpu_has_cap(ARM64_WORKAROUND_1418040) && 634 is_compat_thread(ti))) 635 sysreg_clear_set(cntkctl_el1, ARCH_TIMER_USR_VCT_ACCESS_EN, 0); 636 else 637 sysreg_clear_set(cntkctl_el1, 0, ARCH_TIMER_USR_VCT_ACCESS_EN); 638 } 639 640 static void cntkctl_thread_switch(struct task_struct *prev, 641 struct task_struct *next) 642 { 643 if ((read_ti_thread_flags(task_thread_info(prev)) & 644 (_TIF_32BIT | _TIF_TSC_SIGSEGV)) != 645 (read_ti_thread_flags(task_thread_info(next)) & 646 (_TIF_32BIT | _TIF_TSC_SIGSEGV))) 647 update_cntkctl_el1(next); 648 } 649 650 static int do_set_tsc_mode(unsigned int val) 651 { 652 bool tsc_sigsegv; 653 654 if (val == PR_TSC_SIGSEGV) 655 tsc_sigsegv = true; 656 else if (val == PR_TSC_ENABLE) 657 tsc_sigsegv = false; 658 else 659 return -EINVAL; 660 661 preempt_disable(); 662 update_thread_flag(TIF_TSC_SIGSEGV, tsc_sigsegv); 663 update_cntkctl_el1(current); 664 preempt_enable(); 665 666 return 0; 667 } 668 669 static void permission_overlay_switch(struct task_struct *next) 670 { 671 if (!system_supports_poe()) 672 return; 673 674 current->thread.por_el0 = read_sysreg_s(SYS_POR_EL0); 675 if (current->thread.por_el0 != next->thread.por_el0) { 676 write_sysreg_s(next->thread.por_el0, SYS_POR_EL0); 677 /* 678 * No ISB required as we can tolerate spurious Overlay faults - 679 * the fault handler will check again based on the new value 680 * of POR_EL0. 681 */ 682 } 683 } 684 685 /* 686 * __switch_to() checks current->thread.sctlr_user as an optimisation. Therefore 687 * this function must be called with preemption disabled and the update to 688 * sctlr_user must be made in the same preemption disabled block so that 689 * __switch_to() does not see the variable update before the SCTLR_EL1 one. 690 */ 691 void update_sctlr_el1(u64 sctlr) 692 { 693 /* 694 * EnIA must not be cleared while in the kernel as this is necessary for 695 * in-kernel PAC. It will be cleared on kernel exit if needed. 696 */ 697 sysreg_clear_set(sctlr_el1, SCTLR_USER_MASK & ~SCTLR_ELx_ENIA, sctlr); 698 699 /* ISB required for the kernel uaccess routines when setting TCF0. */ 700 isb(); 701 } 702 703 static inline void debug_switch_state(void) 704 { 705 if (system_uses_irq_prio_masking()) { 706 unsigned long daif_expected = 0; 707 unsigned long daif_actual = read_sysreg(daif); 708 unsigned long pmr_expected = GIC_PRIO_IRQOFF; 709 unsigned long pmr_actual = read_sysreg_s(SYS_ICC_PMR_EL1); 710 711 WARN_ONCE(daif_actual != daif_expected || 712 pmr_actual != pmr_expected, 713 "Unexpected DAIF + PMR: 0x%lx + 0x%lx (expected 0x%lx + 0x%lx)\n", 714 daif_actual, pmr_actual, 715 daif_expected, pmr_expected); 716 } else { 717 unsigned long daif_expected = DAIF_PROCCTX_NOIRQ; 718 unsigned long daif_actual = read_sysreg(daif); 719 720 WARN_ONCE(daif_actual != daif_expected, 721 "Unexpected DAIF value: 0x%lx (expected 0x%lx)\n", 722 daif_actual, daif_expected); 723 } 724 } 725 726 /* 727 * Thread switching. 728 */ 729 __notrace_funcgraph __sched 730 struct task_struct *__switch_to(struct task_struct *prev, 731 struct task_struct *next) 732 { 733 struct task_struct *last; 734 735 debug_switch_state(); 736 737 fpsimd_thread_switch(next); 738 tls_thread_switch(next); 739 hw_breakpoint_thread_switch(next); 740 contextidr_thread_switch(next); 741 entry_task_switch(next); 742 ssbs_thread_switch(next); 743 cntkctl_thread_switch(prev, next); 744 ptrauth_thread_switch_user(next); 745 permission_overlay_switch(next); 746 gcs_thread_switch(next); 747 748 /* 749 * Complete any pending TLB or cache maintenance on this CPU in case the 750 * thread migrates to a different CPU. This full barrier is also 751 * required by the membarrier system call. Additionally it makes any 752 * in-progress pgtable writes visible to the table walker; See 753 * emit_pte_barriers(). 754 */ 755 dsb(ish); 756 757 /* 758 * MTE thread switching must happen after the DSB above to ensure that 759 * any asynchronous tag check faults have been logged in the TFSR*_EL1 760 * registers. 761 */ 762 mte_thread_switch(next); 763 /* avoid expensive SCTLR_EL1 accesses if no change */ 764 if (prev->thread.sctlr_user != next->thread.sctlr_user) 765 update_sctlr_el1(next->thread.sctlr_user); 766 767 /* 768 * MPAM thread switch happens after the DSB to ensure prev's accesses 769 * use prev's MPAM settings. 770 */ 771 mpam_thread_switch(next); 772 773 /* the actual thread switch */ 774 last = cpu_switch_to(prev, next); 775 776 return last; 777 } 778 779 struct wchan_info { 780 unsigned long pc; 781 int count; 782 }; 783 784 static bool get_wchan_cb(void *arg, unsigned long pc) 785 { 786 struct wchan_info *wchan_info = arg; 787 788 if (!in_sched_functions(pc)) { 789 wchan_info->pc = pc; 790 return false; 791 } 792 return wchan_info->count++ < 16; 793 } 794 795 unsigned long __get_wchan(struct task_struct *p) 796 { 797 struct wchan_info wchan_info = { 798 .pc = 0, 799 .count = 0, 800 }; 801 802 if (!try_get_task_stack(p)) 803 return 0; 804 805 arch_stack_walk(get_wchan_cb, &wchan_info, p, NULL); 806 807 put_task_stack(p); 808 809 return wchan_info.pc; 810 } 811 812 unsigned long arch_align_stack(unsigned long sp) 813 { 814 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space) 815 sp -= get_random_u32_below(PAGE_SIZE); 816 return sp & ~0xf; 817 } 818 819 #ifdef CONFIG_COMPAT 820 int compat_elf_check_arch(const struct elf32_hdr *hdr) 821 { 822 if (!system_supports_32bit_el0()) 823 return false; 824 825 if ((hdr)->e_machine != EM_ARM) 826 return false; 827 828 if (!((hdr)->e_flags & EF_ARM_EABI_MASK)) 829 return false; 830 831 /* 832 * Prevent execve() of a 32-bit program from a deadline task 833 * if the restricted affinity mask would be inadmissible on an 834 * asymmetric system. 835 */ 836 return !static_branch_unlikely(&arm64_mismatched_32bit_el0) || 837 !dl_task_check_affinity(current, system_32bit_el0_cpumask()); 838 } 839 #endif 840 841 /* 842 * Called from setup_new_exec() after (COMPAT_)SET_PERSONALITY. 843 */ 844 void arch_setup_new_exec(void) 845 { 846 unsigned long mmflags = 0; 847 848 if (is_compat_task()) { 849 mmflags = MMCF_AARCH32; 850 851 /* 852 * Restrict the CPU affinity mask for a 32-bit task so that 853 * it contains only 32-bit-capable CPUs. 854 * 855 * From the perspective of the task, this looks similar to 856 * what would happen if the 64-bit-only CPUs were hot-unplugged 857 * at the point of execve(), although we try a bit harder to 858 * honour the cpuset hierarchy. 859 */ 860 if (static_branch_unlikely(&arm64_mismatched_32bit_el0)) 861 force_compatible_cpus_allowed_ptr(current); 862 } else if (static_branch_unlikely(&arm64_mismatched_32bit_el0)) { 863 relax_compatible_cpus_allowed_ptr(current); 864 } 865 866 current->mm->context.flags = mmflags; 867 ptrauth_thread_init_user(); 868 mte_thread_init_user(); 869 do_set_tsc_mode(PR_TSC_ENABLE); 870 871 if (task_spec_ssb_noexec(current)) { 872 arch_prctl_spec_ctrl_set(current, PR_SPEC_STORE_BYPASS, 873 PR_SPEC_ENABLE); 874 } 875 } 876 877 #ifdef CONFIG_ARM64_TAGGED_ADDR_ABI 878 /* 879 * Control the relaxed ABI allowing tagged user addresses into the kernel. 880 */ 881 static unsigned int tagged_addr_disabled; 882 883 long set_tagged_addr_ctrl(struct task_struct *task, unsigned long arg) 884 { 885 unsigned long valid_mask = PR_TAGGED_ADDR_ENABLE; 886 struct thread_info *ti = task_thread_info(task); 887 888 if (is_compat_thread(ti)) 889 return -EINVAL; 890 891 if (system_supports_mte()) { 892 valid_mask |= PR_MTE_TCF_SYNC | PR_MTE_TCF_ASYNC \ 893 | PR_MTE_TAG_MASK; 894 895 if (cpus_have_cap(ARM64_MTE_STORE_ONLY)) 896 valid_mask |= PR_MTE_STORE_ONLY; 897 } 898 899 if (arg & ~valid_mask) 900 return -EINVAL; 901 902 /* 903 * Do not allow the enabling of the tagged address ABI if globally 904 * disabled via sysctl abi.tagged_addr_disabled. 905 */ 906 if (arg & PR_TAGGED_ADDR_ENABLE && tagged_addr_disabled) 907 return -EINVAL; 908 909 if (set_mte_ctrl(task, arg) != 0) 910 return -EINVAL; 911 912 update_ti_thread_flag(ti, TIF_TAGGED_ADDR, arg & PR_TAGGED_ADDR_ENABLE); 913 914 return 0; 915 } 916 917 long get_tagged_addr_ctrl(struct task_struct *task) 918 { 919 long ret = 0; 920 struct thread_info *ti = task_thread_info(task); 921 922 if (is_compat_thread(ti)) 923 return -EINVAL; 924 925 if (test_ti_thread_flag(ti, TIF_TAGGED_ADDR)) 926 ret = PR_TAGGED_ADDR_ENABLE; 927 928 ret |= get_mte_ctrl(task); 929 930 return ret; 931 } 932 933 /* 934 * Global sysctl to disable the tagged user addresses support. This control 935 * only prevents the tagged address ABI enabling via prctl() and does not 936 * disable it for tasks that already opted in to the relaxed ABI. 937 */ 938 939 static const struct ctl_table tagged_addr_sysctl_table[] = { 940 { 941 .procname = "tagged_addr_disabled", 942 .mode = 0644, 943 .data = &tagged_addr_disabled, 944 .maxlen = sizeof(int), 945 .proc_handler = proc_dointvec_minmax, 946 .extra1 = SYSCTL_ZERO, 947 .extra2 = SYSCTL_ONE, 948 }, 949 }; 950 951 static int __init tagged_addr_init(void) 952 { 953 if (!register_sysctl("abi", tagged_addr_sysctl_table)) 954 return -EINVAL; 955 return 0; 956 } 957 958 core_initcall(tagged_addr_init); 959 #endif /* CONFIG_ARM64_TAGGED_ADDR_ABI */ 960 961 #ifdef CONFIG_BINFMT_ELF 962 int arch_elf_adjust_prot(int prot, const struct arch_elf_state *state, 963 bool has_interp, bool is_interp) 964 { 965 /* 966 * For dynamically linked executables the interpreter is 967 * responsible for setting PROT_BTI on everything except 968 * itself. 969 */ 970 if (is_interp != has_interp) 971 return prot; 972 973 if (!(state->flags & ARM64_ELF_BTI)) 974 return prot; 975 976 if (prot & PROT_EXEC) 977 prot |= PROT_BTI; 978 979 return prot; 980 } 981 #endif 982 983 int get_tsc_mode(unsigned long adr) 984 { 985 unsigned int val; 986 987 if (is_compat_task()) 988 return -EINVAL; 989 990 if (test_thread_flag(TIF_TSC_SIGSEGV)) 991 val = PR_TSC_SIGSEGV; 992 else 993 val = PR_TSC_ENABLE; 994 995 return put_user(val, (unsigned int __user *)adr); 996 } 997 998 int set_tsc_mode(unsigned int val) 999 { 1000 if (is_compat_task()) 1001 return -EINVAL; 1002 1003 return do_set_tsc_mode(val); 1004 } 1005