xref: /linux/arch/arm64/kernel/probes/decode-insn.c (revision 07dcd9677c5d0f4735041885d3c3c348cc11b75c)
11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
22dd0e8d2SSandeepa Prabhu /*
32dd0e8d2SSandeepa Prabhu  * arch/arm64/kernel/probes/decode-insn.c
42dd0e8d2SSandeepa Prabhu  *
52dd0e8d2SSandeepa Prabhu  * Copyright (C) 2013 Linaro Limited.
62dd0e8d2SSandeepa Prabhu  */
72dd0e8d2SSandeepa Prabhu 
82dd0e8d2SSandeepa Prabhu #include <linux/kernel.h>
92dd0e8d2SSandeepa Prabhu #include <linux/kprobes.h>
102dd0e8d2SSandeepa Prabhu #include <linux/module.h>
113e593f66SDavid A. Long #include <linux/kallsyms.h>
122dd0e8d2SSandeepa Prabhu #include <asm/insn.h>
132dd0e8d2SSandeepa Prabhu #include <asm/sections.h>
142dd0e8d2SSandeepa Prabhu 
152dd0e8d2SSandeepa Prabhu #include "decode-insn.h"
1639a67d49SSandeepa Prabhu #include "simulate-insn.h"
172dd0e8d2SSandeepa Prabhu 
182dd0e8d2SSandeepa Prabhu static bool __kprobes aarch64_insn_is_steppable(u32 insn)
192dd0e8d2SSandeepa Prabhu {
202dd0e8d2SSandeepa Prabhu 	/*
212dd0e8d2SSandeepa Prabhu 	 * Branch instructions will write a new value into the PC which is
222dd0e8d2SSandeepa Prabhu 	 * likely to be relative to the XOL address and therefore invalid.
232dd0e8d2SSandeepa Prabhu 	 * Deliberate generation of an exception during stepping is also not
242dd0e8d2SSandeepa Prabhu 	 * currently safe. Lastly, MSR instructions can do any number of nasty
252dd0e8d2SSandeepa Prabhu 	 * things we can't handle during single-stepping.
262dd0e8d2SSandeepa Prabhu 	 */
272dd0e8d2SSandeepa Prabhu 	if (aarch64_get_insn_class(insn) == AARCH64_INSN_CLS_BR_SYS) {
282dd0e8d2SSandeepa Prabhu 		if (aarch64_insn_is_branch(insn) ||
292dd0e8d2SSandeepa Prabhu 		    aarch64_insn_is_msr_imm(insn) ||
302dd0e8d2SSandeepa Prabhu 		    aarch64_insn_is_msr_reg(insn) ||
312dd0e8d2SSandeepa Prabhu 		    aarch64_insn_is_exception(insn) ||
322dd0e8d2SSandeepa Prabhu 		    aarch64_insn_is_eret(insn))
332dd0e8d2SSandeepa Prabhu 			return false;
342dd0e8d2SSandeepa Prabhu 
352dd0e8d2SSandeepa Prabhu 		/*
362dd0e8d2SSandeepa Prabhu 		 * The MRS instruction may not return a correct value when
372dd0e8d2SSandeepa Prabhu 		 * executing in the single-stepping environment. We do make one
382dd0e8d2SSandeepa Prabhu 		 * exception, for reading the DAIF bits.
392dd0e8d2SSandeepa Prabhu 		 */
402dd0e8d2SSandeepa Prabhu 		if (aarch64_insn_is_mrs(insn))
412dd0e8d2SSandeepa Prabhu 			return aarch64_insn_extract_system_reg(insn)
422dd0e8d2SSandeepa Prabhu 			     != AARCH64_INSN_SPCLREG_DAIF;
432dd0e8d2SSandeepa Prabhu 
442dd0e8d2SSandeepa Prabhu 		/*
452dd0e8d2SSandeepa Prabhu 		 * The HINT instruction is is problematic when single-stepping,
462dd0e8d2SSandeepa Prabhu 		 * except for the NOP case.
472dd0e8d2SSandeepa Prabhu 		 */
482dd0e8d2SSandeepa Prabhu 		if (aarch64_insn_is_hint(insn))
49*07dcd967SMark Brown 			return aarch64_insn_is_steppable_hint(insn);
502dd0e8d2SSandeepa Prabhu 
512dd0e8d2SSandeepa Prabhu 		return true;
522dd0e8d2SSandeepa Prabhu 	}
532dd0e8d2SSandeepa Prabhu 
542dd0e8d2SSandeepa Prabhu 	/*
552dd0e8d2SSandeepa Prabhu 	 * Instructions which load PC relative literals are not going to work
562dd0e8d2SSandeepa Prabhu 	 * when executed from an XOL slot. Instructions doing an exclusive
572dd0e8d2SSandeepa Prabhu 	 * load/store are not going to complete successfully when single-step
582dd0e8d2SSandeepa Prabhu 	 * exception handling happens in the middle of the sequence.
592dd0e8d2SSandeepa Prabhu 	 */
602dd0e8d2SSandeepa Prabhu 	if (aarch64_insn_uses_literal(insn) ||
612dd0e8d2SSandeepa Prabhu 	    aarch64_insn_is_exclusive(insn))
622dd0e8d2SSandeepa Prabhu 		return false;
632dd0e8d2SSandeepa Prabhu 
642dd0e8d2SSandeepa Prabhu 	return true;
652dd0e8d2SSandeepa Prabhu }
662dd0e8d2SSandeepa Prabhu 
672dd0e8d2SSandeepa Prabhu /* Return:
682dd0e8d2SSandeepa Prabhu  *   INSN_REJECTED     If instruction is one not allowed to kprobe,
692dd0e8d2SSandeepa Prabhu  *   INSN_GOOD         If instruction is supported and uses instruction slot,
7039a67d49SSandeepa Prabhu  *   INSN_GOOD_NO_SLOT If instruction is supported but doesn't use its slot.
712dd0e8d2SSandeepa Prabhu  */
72c2249707SPratyush Anand enum probe_insn __kprobes
73c2249707SPratyush Anand arm_probe_decode_insn(probe_opcode_t insn, struct arch_probe_insn *api)
742dd0e8d2SSandeepa Prabhu {
752dd0e8d2SSandeepa Prabhu 	/*
762dd0e8d2SSandeepa Prabhu 	 * Instructions reading or modifying the PC won't work from the XOL
772dd0e8d2SSandeepa Prabhu 	 * slot.
782dd0e8d2SSandeepa Prabhu 	 */
792dd0e8d2SSandeepa Prabhu 	if (aarch64_insn_is_steppable(insn))
802dd0e8d2SSandeepa Prabhu 		return INSN_GOOD;
8139a67d49SSandeepa Prabhu 
8239a67d49SSandeepa Prabhu 	if (aarch64_insn_is_bcond(insn)) {
83c2249707SPratyush Anand 		api->handler = simulate_b_cond;
8439a67d49SSandeepa Prabhu 	} else if (aarch64_insn_is_cbz(insn) ||
8539a67d49SSandeepa Prabhu 	    aarch64_insn_is_cbnz(insn)) {
86c2249707SPratyush Anand 		api->handler = simulate_cbz_cbnz;
8739a67d49SSandeepa Prabhu 	} else if (aarch64_insn_is_tbz(insn) ||
8839a67d49SSandeepa Prabhu 	    aarch64_insn_is_tbnz(insn)) {
89c2249707SPratyush Anand 		api->handler = simulate_tbz_tbnz;
9039a67d49SSandeepa Prabhu 	} else if (aarch64_insn_is_adr_adrp(insn)) {
91c2249707SPratyush Anand 		api->handler = simulate_adr_adrp;
9239a67d49SSandeepa Prabhu 	} else if (aarch64_insn_is_b(insn) ||
9339a67d49SSandeepa Prabhu 	    aarch64_insn_is_bl(insn)) {
94c2249707SPratyush Anand 		api->handler = simulate_b_bl;
9539a67d49SSandeepa Prabhu 	} else if (aarch64_insn_is_br(insn) ||
9639a67d49SSandeepa Prabhu 	    aarch64_insn_is_blr(insn) ||
9739a67d49SSandeepa Prabhu 	    aarch64_insn_is_ret(insn)) {
98c2249707SPratyush Anand 		api->handler = simulate_br_blr_ret;
9939a67d49SSandeepa Prabhu 	} else if (aarch64_insn_is_ldr_lit(insn)) {
100c2249707SPratyush Anand 		api->handler = simulate_ldr_literal;
10139a67d49SSandeepa Prabhu 	} else if (aarch64_insn_is_ldrsw_lit(insn)) {
102c2249707SPratyush Anand 		api->handler = simulate_ldrsw_literal;
10339a67d49SSandeepa Prabhu 	} else {
10439a67d49SSandeepa Prabhu 		/*
10539a67d49SSandeepa Prabhu 		 * Instruction cannot be stepped out-of-line and we don't
10639a67d49SSandeepa Prabhu 		 * (yet) simulate it.
10739a67d49SSandeepa Prabhu 		 */
1082dd0e8d2SSandeepa Prabhu 		return INSN_REJECTED;
1092dd0e8d2SSandeepa Prabhu 	}
1102dd0e8d2SSandeepa Prabhu 
11139a67d49SSandeepa Prabhu 	return INSN_GOOD_NO_SLOT;
11239a67d49SSandeepa Prabhu }
11339a67d49SSandeepa Prabhu 
114c2249707SPratyush Anand #ifdef CONFIG_KPROBES
1152dd0e8d2SSandeepa Prabhu static bool __kprobes
1162dd0e8d2SSandeepa Prabhu is_probed_address_atomic(kprobe_opcode_t *scan_start, kprobe_opcode_t *scan_end)
1172dd0e8d2SSandeepa Prabhu {
1183e593f66SDavid A. Long 	while (scan_start >= scan_end) {
1192dd0e8d2SSandeepa Prabhu 		/*
1202dd0e8d2SSandeepa Prabhu 		 * atomic region starts from exclusive load and ends with
1212dd0e8d2SSandeepa Prabhu 		 * exclusive store.
1222dd0e8d2SSandeepa Prabhu 		 */
1232dd0e8d2SSandeepa Prabhu 		if (aarch64_insn_is_store_ex(le32_to_cpu(*scan_start)))
1242dd0e8d2SSandeepa Prabhu 			return false;
1252dd0e8d2SSandeepa Prabhu 		else if (aarch64_insn_is_load_ex(le32_to_cpu(*scan_start)))
1262dd0e8d2SSandeepa Prabhu 			return true;
1272dd0e8d2SSandeepa Prabhu 		scan_start--;
1282dd0e8d2SSandeepa Prabhu 	}
1292dd0e8d2SSandeepa Prabhu 
1302dd0e8d2SSandeepa Prabhu 	return false;
1312dd0e8d2SSandeepa Prabhu }
1322dd0e8d2SSandeepa Prabhu 
133c2249707SPratyush Anand enum probe_insn __kprobes
1342dd0e8d2SSandeepa Prabhu arm_kprobe_decode_insn(kprobe_opcode_t *addr, struct arch_specific_insn *asi)
1352dd0e8d2SSandeepa Prabhu {
136c2249707SPratyush Anand 	enum probe_insn decoded;
137c2249707SPratyush Anand 	probe_opcode_t insn = le32_to_cpu(*addr);
138c2249707SPratyush Anand 	probe_opcode_t *scan_end = NULL;
1393e593f66SDavid A. Long 	unsigned long size = 0, offset = 0;
1402dd0e8d2SSandeepa Prabhu 
1413e593f66SDavid A. Long 	/*
1423e593f66SDavid A. Long 	 * If there's a symbol defined in front of and near enough to
1433e593f66SDavid A. Long 	 * the probe address assume it is the entry point to this
1443e593f66SDavid A. Long 	 * code and use it to further limit how far back we search
1453e593f66SDavid A. Long 	 * when determining if we're in an atomic sequence. If we could
1463e593f66SDavid A. Long 	 * not find any symbol skip the atomic test altogether as we
1473e593f66SDavid A. Long 	 * could otherwise end up searching irrelevant text/literals.
1483e593f66SDavid A. Long 	 * KPROBES depends on KALLSYMS so this last case should never
1493e593f66SDavid A. Long 	 * happen.
1503e593f66SDavid A. Long 	 */
1513e593f66SDavid A. Long 	if (kallsyms_lookup_size_offset((unsigned long) addr, &size, &offset)) {
1523e593f66SDavid A. Long 		if (offset < (MAX_ATOMIC_CONTEXT_SIZE*sizeof(kprobe_opcode_t)))
1533e593f66SDavid A. Long 			scan_end = addr - (offset / sizeof(kprobe_opcode_t));
1543e593f66SDavid A. Long 		else
1553e593f66SDavid A. Long 			scan_end = addr - MAX_ATOMIC_CONTEXT_SIZE;
1562dd0e8d2SSandeepa Prabhu 	}
157c2249707SPratyush Anand 	decoded = arm_probe_decode_insn(insn, &asi->api);
1582dd0e8d2SSandeepa Prabhu 
1593e593f66SDavid A. Long 	if (decoded != INSN_REJECTED && scan_end)
1603e593f66SDavid A. Long 		if (is_probed_address_atomic(addr - 1, scan_end))
1612dd0e8d2SSandeepa Prabhu 			return INSN_REJECTED;
1622dd0e8d2SSandeepa Prabhu 
1632dd0e8d2SSandeepa Prabhu 	return decoded;
1642dd0e8d2SSandeepa Prabhu }
165c2249707SPratyush Anand #endif
166