xref: /linux/arch/arm64/include/asm/sysreg.h (revision 8be4d31cb8aaeea27bde4b7ddb26e28a89062ebf)
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Macros for accessing system registers with older binutils.
4  *
5  * Copyright (C) 2014 ARM Ltd.
6  * Author: Catalin Marinas <catalin.marinas@arm.com>
7  */
8 
9 #ifndef __ASM_SYSREG_H
10 #define __ASM_SYSREG_H
11 
12 #include <linux/bits.h>
13 #include <linux/stringify.h>
14 #include <linux/kasan-tags.h>
15 #include <linux/kconfig.h>
16 
17 #include <asm/gpr-num.h>
18 
19 /*
20  * ARMv8 ARM reserves the following encoding for system registers:
21  * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview",
22  *  C5.2, version:ARM DDI 0487A.f)
23  *	[20-19] : Op0
24  *	[18-16] : Op1
25  *	[15-12] : CRn
26  *	[11-8]  : CRm
27  *	[7-5]   : Op2
28  */
29 #define Op0_shift	19
30 #define Op0_mask	0x3
31 #define Op1_shift	16
32 #define Op1_mask	0x7
33 #define CRn_shift	12
34 #define CRn_mask	0xf
35 #define CRm_shift	8
36 #define CRm_mask	0xf
37 #define Op2_shift	5
38 #define Op2_mask	0x7
39 
40 #define sys_reg(op0, op1, crn, crm, op2) \
41 	(((op0) << Op0_shift) | ((op1) << Op1_shift) | \
42 	 ((crn) << CRn_shift) | ((crm) << CRm_shift) | \
43 	 ((op2) << Op2_shift))
44 
45 #define sys_insn	sys_reg
46 
47 #define sys_reg_Op0(id)	(((id) >> Op0_shift) & Op0_mask)
48 #define sys_reg_Op1(id)	(((id) >> Op1_shift) & Op1_mask)
49 #define sys_reg_CRn(id)	(((id) >> CRn_shift) & CRn_mask)
50 #define sys_reg_CRm(id)	(((id) >> CRm_shift) & CRm_mask)
51 #define sys_reg_Op2(id)	(((id) >> Op2_shift) & Op2_mask)
52 
53 #ifndef CONFIG_BROKEN_GAS_INST
54 
55 #ifdef __ASSEMBLY__
56 // The space separator is omitted so that __emit_inst(x) can be parsed as
57 // either an assembler directive or an assembler macro argument.
58 #define __emit_inst(x)			.inst(x)
59 #else
60 #define __emit_inst(x)			".inst " __stringify((x)) "\n\t"
61 #endif
62 
63 #else  /* CONFIG_BROKEN_GAS_INST */
64 
65 #ifndef CONFIG_CPU_BIG_ENDIAN
66 #define __INSTR_BSWAP(x)		(x)
67 #else  /* CONFIG_CPU_BIG_ENDIAN */
68 #define __INSTR_BSWAP(x)		((((x) << 24) & 0xff000000)	| \
69 					 (((x) <<  8) & 0x00ff0000)	| \
70 					 (((x) >>  8) & 0x0000ff00)	| \
71 					 (((x) >> 24) & 0x000000ff))
72 #endif	/* CONFIG_CPU_BIG_ENDIAN */
73 
74 #ifdef __ASSEMBLY__
75 #define __emit_inst(x)			.long __INSTR_BSWAP(x)
76 #else  /* __ASSEMBLY__ */
77 #define __emit_inst(x)			".long " __stringify(__INSTR_BSWAP(x)) "\n\t"
78 #endif	/* __ASSEMBLY__ */
79 
80 #endif	/* CONFIG_BROKEN_GAS_INST */
81 
82 /*
83  * Instructions for modifying PSTATE fields.
84  * As per Arm ARM for v8-A, Section "C.5.1.3 op0 == 0b00, architectural hints,
85  * barriers and CLREX, and PSTATE access", ARM DDI 0487 C.a, system instructions
86  * for accessing PSTATE fields have the following encoding:
87  *	Op0 = 0, CRn = 4
88  *	Op1, Op2 encodes the PSTATE field modified and defines the constraints.
89  *	CRm = Imm4 for the instruction.
90  *	Rt = 0x1f
91  */
92 #define pstate_field(op1, op2)		((op1) << Op1_shift | (op2) << Op2_shift)
93 #define PSTATE_Imm_shift		CRm_shift
94 #define SET_PSTATE(x, r)		__emit_inst(0xd500401f | PSTATE_ ## r | ((!!x) << PSTATE_Imm_shift))
95 
96 #define PSTATE_PAN			pstate_field(0, 4)
97 #define PSTATE_UAO			pstate_field(0, 3)
98 #define PSTATE_SSBS			pstate_field(3, 1)
99 #define PSTATE_DIT			pstate_field(3, 2)
100 #define PSTATE_TCO			pstate_field(3, 4)
101 
102 #define SET_PSTATE_PAN(x)		SET_PSTATE((x), PAN)
103 #define SET_PSTATE_UAO(x)		SET_PSTATE((x), UAO)
104 #define SET_PSTATE_SSBS(x)		SET_PSTATE((x), SSBS)
105 #define SET_PSTATE_DIT(x)		SET_PSTATE((x), DIT)
106 #define SET_PSTATE_TCO(x)		SET_PSTATE((x), TCO)
107 
108 #define set_pstate_pan(x)		asm volatile(SET_PSTATE_PAN(x))
109 #define set_pstate_uao(x)		asm volatile(SET_PSTATE_UAO(x))
110 #define set_pstate_ssbs(x)		asm volatile(SET_PSTATE_SSBS(x))
111 #define set_pstate_dit(x)		asm volatile(SET_PSTATE_DIT(x))
112 
113 /* Register-based PAN access, for save/restore purposes */
114 #define SYS_PSTATE_PAN			sys_reg(3, 0, 4, 2, 3)
115 
116 #define __SYS_BARRIER_INSN(CRm, op2, Rt) \
117 	__emit_inst(0xd5000000 | sys_insn(0, 3, 3, (CRm), (op2)) | ((Rt) & 0x1f))
118 
119 #define SB_BARRIER_INSN			__SYS_BARRIER_INSN(0, 7, 31)
120 
121 /* Data cache zero operations */
122 #define SYS_DC_ISW			sys_insn(1, 0, 7, 6, 2)
123 #define SYS_DC_IGSW			sys_insn(1, 0, 7, 6, 4)
124 #define SYS_DC_IGDSW			sys_insn(1, 0, 7, 6, 6)
125 #define SYS_DC_CSW			sys_insn(1, 0, 7, 10, 2)
126 #define SYS_DC_CGSW			sys_insn(1, 0, 7, 10, 4)
127 #define SYS_DC_CGDSW			sys_insn(1, 0, 7, 10, 6)
128 #define SYS_DC_CISW			sys_insn(1, 0, 7, 14, 2)
129 #define SYS_DC_CIGSW			sys_insn(1, 0, 7, 14, 4)
130 #define SYS_DC_CIGDSW			sys_insn(1, 0, 7, 14, 6)
131 
132 #define SYS_IC_IALLUIS			sys_insn(1, 0, 7, 1, 0)
133 #define SYS_IC_IALLU			sys_insn(1, 0, 7, 5, 0)
134 #define SYS_IC_IVAU			sys_insn(1, 3, 7, 5, 1)
135 
136 #define SYS_DC_IVAC			sys_insn(1, 0, 7, 6, 1)
137 #define SYS_DC_IGVAC			sys_insn(1, 0, 7, 6, 3)
138 #define SYS_DC_IGDVAC			sys_insn(1, 0, 7, 6, 5)
139 
140 #define SYS_DC_CVAC			sys_insn(1, 3, 7, 10, 1)
141 #define SYS_DC_CGVAC			sys_insn(1, 3, 7, 10, 3)
142 #define SYS_DC_CGDVAC			sys_insn(1, 3, 7, 10, 5)
143 
144 #define SYS_DC_CVAU			sys_insn(1, 3, 7, 11, 1)
145 
146 #define SYS_DC_CVAP			sys_insn(1, 3, 7, 12, 1)
147 #define SYS_DC_CGVAP			sys_insn(1, 3, 7, 12, 3)
148 #define SYS_DC_CGDVAP			sys_insn(1, 3, 7, 12, 5)
149 
150 #define SYS_DC_CVADP			sys_insn(1, 3, 7, 13, 1)
151 #define SYS_DC_CGVADP			sys_insn(1, 3, 7, 13, 3)
152 #define SYS_DC_CGDVADP			sys_insn(1, 3, 7, 13, 5)
153 
154 #define SYS_DC_CIVAC			sys_insn(1, 3, 7, 14, 1)
155 #define SYS_DC_CIGVAC			sys_insn(1, 3, 7, 14, 3)
156 #define SYS_DC_CIGDVAC			sys_insn(1, 3, 7, 14, 5)
157 
158 #define SYS_DC_ZVA			sys_insn(1, 3, 7, 4, 1)
159 #define SYS_DC_GVA			sys_insn(1, 3, 7, 4, 3)
160 #define SYS_DC_GZVA			sys_insn(1, 3, 7, 4, 4)
161 
162 #define SYS_DC_CIVAPS			sys_insn(1, 0, 7, 15, 1)
163 #define SYS_DC_CIGDVAPS			sys_insn(1, 0, 7, 15, 5)
164 
165 /*
166  * Automatically generated definitions for system registers, the
167  * manual encodings below are in the process of being converted to
168  * come from here. The header relies on the definition of sys_reg()
169  * earlier in this file.
170  */
171 #include "asm/sysreg-defs.h"
172 
173 /*
174  * System registers, organised loosely by encoding but grouped together
175  * where the architected name contains an index. e.g. ID_MMFR<n>_EL1.
176  */
177 #define SYS_SVCR_SMSTOP_SM_EL0		sys_reg(0, 3, 4, 2, 3)
178 #define SYS_SVCR_SMSTART_SM_EL0		sys_reg(0, 3, 4, 3, 3)
179 #define SYS_SVCR_SMSTOP_SMZA_EL0	sys_reg(0, 3, 4, 6, 3)
180 
181 #define SYS_DBGBVRn_EL1(n)		sys_reg(2, 0, 0, n, 4)
182 #define SYS_DBGBCRn_EL1(n)		sys_reg(2, 0, 0, n, 5)
183 #define SYS_DBGWVRn_EL1(n)		sys_reg(2, 0, 0, n, 6)
184 #define SYS_DBGWCRn_EL1(n)		sys_reg(2, 0, 0, n, 7)
185 #define SYS_MDRAR_EL1			sys_reg(2, 0, 1, 0, 0)
186 
187 #define SYS_OSLSR_EL1			sys_reg(2, 0, 1, 1, 4)
188 #define OSLSR_EL1_OSLM_MASK		(BIT(3) | BIT(0))
189 #define OSLSR_EL1_OSLM_NI		0
190 #define OSLSR_EL1_OSLM_IMPLEMENTED	BIT(3)
191 #define OSLSR_EL1_OSLK			BIT(1)
192 
193 #define SYS_OSDLR_EL1			sys_reg(2, 0, 1, 3, 4)
194 #define SYS_DBGPRCR_EL1			sys_reg(2, 0, 1, 4, 4)
195 #define SYS_DBGCLAIMSET_EL1		sys_reg(2, 0, 7, 8, 6)
196 #define SYS_DBGCLAIMCLR_EL1		sys_reg(2, 0, 7, 9, 6)
197 #define SYS_DBGAUTHSTATUS_EL1		sys_reg(2, 0, 7, 14, 6)
198 #define SYS_MDCCSR_EL0			sys_reg(2, 3, 0, 1, 0)
199 #define SYS_DBGDTR_EL0			sys_reg(2, 3, 0, 4, 0)
200 #define SYS_DBGDTRRX_EL0		sys_reg(2, 3, 0, 5, 0)
201 #define SYS_DBGDTRTX_EL0		sys_reg(2, 3, 0, 5, 0)
202 #define SYS_DBGVCR32_EL2		sys_reg(2, 4, 0, 7, 0)
203 
204 #define SYS_BRBINF_EL1(n)		sys_reg(2, 1, 8, (n & 15), (((n & 16) >> 2) | 0))
205 #define SYS_BRBSRC_EL1(n)		sys_reg(2, 1, 8, (n & 15), (((n & 16) >> 2) | 1))
206 #define SYS_BRBTGT_EL1(n)		sys_reg(2, 1, 8, (n & 15), (((n & 16) >> 2) | 2))
207 
208 #define SYS_TRCITECR_EL1		sys_reg(3, 0, 1, 2, 3)
209 #define SYS_TRCACATR(m)			sys_reg(2, 1, 2, ((m & 7) << 1), (2 | (m >> 3)))
210 #define SYS_TRCACVR(m)			sys_reg(2, 1, 2, ((m & 7) << 1), (0 | (m >> 3)))
211 #define SYS_TRCAUTHSTATUS		sys_reg(2, 1, 7, 14, 6)
212 #define SYS_TRCAUXCTLR			sys_reg(2, 1, 0, 6, 0)
213 #define SYS_TRCBBCTLR			sys_reg(2, 1, 0, 15, 0)
214 #define SYS_TRCCCCTLR			sys_reg(2, 1, 0, 14, 0)
215 #define SYS_TRCCIDCCTLR0		sys_reg(2, 1, 3, 0, 2)
216 #define SYS_TRCCIDCCTLR1		sys_reg(2, 1, 3, 1, 2)
217 #define SYS_TRCCIDCVR(m)		sys_reg(2, 1, 3, ((m & 7) << 1), 0)
218 #define SYS_TRCCLAIMCLR			sys_reg(2, 1, 7, 9, 6)
219 #define SYS_TRCCLAIMSET			sys_reg(2, 1, 7, 8, 6)
220 #define SYS_TRCCNTCTLR(m)		sys_reg(2, 1, 0, (4 | (m & 3)), 5)
221 #define SYS_TRCCNTRLDVR(m)		sys_reg(2, 1, 0, (0 | (m & 3)), 5)
222 #define SYS_TRCCNTVR(m)			sys_reg(2, 1, 0, (8 | (m & 3)), 5)
223 #define SYS_TRCCONFIGR			sys_reg(2, 1, 0, 4, 0)
224 #define SYS_TRCDEVARCH			sys_reg(2, 1, 7, 15, 6)
225 #define SYS_TRCDEVID			sys_reg(2, 1, 7, 2, 7)
226 #define SYS_TRCEVENTCTL0R		sys_reg(2, 1, 0, 8, 0)
227 #define SYS_TRCEVENTCTL1R		sys_reg(2, 1, 0, 9, 0)
228 #define SYS_TRCEXTINSELR(m)		sys_reg(2, 1, 0, (8 | (m & 3)), 4)
229 #define SYS_TRCIDR0			sys_reg(2, 1, 0, 8, 7)
230 #define SYS_TRCIDR10			sys_reg(2, 1, 0, 2, 6)
231 #define SYS_TRCIDR11			sys_reg(2, 1, 0, 3, 6)
232 #define SYS_TRCIDR12			sys_reg(2, 1, 0, 4, 6)
233 #define SYS_TRCIDR13			sys_reg(2, 1, 0, 5, 6)
234 #define SYS_TRCIDR1			sys_reg(2, 1, 0, 9, 7)
235 #define SYS_TRCIDR2			sys_reg(2, 1, 0, 10, 7)
236 #define SYS_TRCIDR3			sys_reg(2, 1, 0, 11, 7)
237 #define SYS_TRCIDR4			sys_reg(2, 1, 0, 12, 7)
238 #define SYS_TRCIDR5			sys_reg(2, 1, 0, 13, 7)
239 #define SYS_TRCIDR6			sys_reg(2, 1, 0, 14, 7)
240 #define SYS_TRCIDR7			sys_reg(2, 1, 0, 15, 7)
241 #define SYS_TRCIDR8			sys_reg(2, 1, 0, 0, 6)
242 #define SYS_TRCIDR9			sys_reg(2, 1, 0, 1, 6)
243 #define SYS_TRCIMSPEC(m)		sys_reg(2, 1, 0, (m & 7), 7)
244 #define SYS_TRCITEEDCR			sys_reg(2, 1, 0, 2, 1)
245 #define SYS_TRCOSLSR			sys_reg(2, 1, 1, 1, 4)
246 #define SYS_TRCPRGCTLR			sys_reg(2, 1, 0, 1, 0)
247 #define SYS_TRCQCTLR			sys_reg(2, 1, 0, 1, 1)
248 #define SYS_TRCRSCTLR(m)		sys_reg(2, 1, 1, (m & 15), (0 | (m >> 4)))
249 #define SYS_TRCRSR			sys_reg(2, 1, 0, 10, 0)
250 #define SYS_TRCSEQEVR(m)		sys_reg(2, 1, 0, (m & 3), 4)
251 #define SYS_TRCSEQRSTEVR		sys_reg(2, 1, 0, 6, 4)
252 #define SYS_TRCSEQSTR			sys_reg(2, 1, 0, 7, 4)
253 #define SYS_TRCSSCCR(m)			sys_reg(2, 1, 1, (m & 7), 2)
254 #define SYS_TRCSSCSR(m)			sys_reg(2, 1, 1, (8 | (m & 7)), 2)
255 #define SYS_TRCSSPCICR(m)		sys_reg(2, 1, 1, (m & 7), 3)
256 #define SYS_TRCSTALLCTLR		sys_reg(2, 1, 0, 11, 0)
257 #define SYS_TRCSTATR			sys_reg(2, 1, 0, 3, 0)
258 #define SYS_TRCSYNCPR			sys_reg(2, 1, 0, 13, 0)
259 #define SYS_TRCTRACEIDR			sys_reg(2, 1, 0, 0, 1)
260 #define SYS_TRCTSCTLR			sys_reg(2, 1, 0, 12, 0)
261 #define SYS_TRCVICTLR			sys_reg(2, 1, 0, 0, 2)
262 #define SYS_TRCVIIECTLR			sys_reg(2, 1, 0, 1, 2)
263 #define SYS_TRCVIPCSSCTLR		sys_reg(2, 1, 0, 3, 2)
264 #define SYS_TRCVISSCTLR			sys_reg(2, 1, 0, 2, 2)
265 #define SYS_TRCVMIDCCTLR0		sys_reg(2, 1, 3, 2, 2)
266 #define SYS_TRCVMIDCCTLR1		sys_reg(2, 1, 3, 3, 2)
267 #define SYS_TRCVMIDCVR(m)		sys_reg(2, 1, 3, ((m & 7) << 1), 1)
268 
269 /* ETM */
270 #define SYS_TRCOSLAR			sys_reg(2, 1, 1, 0, 4)
271 
272 #define SYS_MIDR_EL1			sys_reg(3, 0, 0, 0, 0)
273 #define SYS_MPIDR_EL1			sys_reg(3, 0, 0, 0, 5)
274 #define SYS_REVIDR_EL1			sys_reg(3, 0, 0, 0, 6)
275 
276 #define SYS_ACTLR_EL1			sys_reg(3, 0, 1, 0, 1)
277 #define SYS_RGSR_EL1			sys_reg(3, 0, 1, 0, 5)
278 #define SYS_GCR_EL1			sys_reg(3, 0, 1, 0, 6)
279 
280 #define SYS_TCR_EL1			sys_reg(3, 0, 2, 0, 2)
281 
282 #define SYS_APIAKEYLO_EL1		sys_reg(3, 0, 2, 1, 0)
283 #define SYS_APIAKEYHI_EL1		sys_reg(3, 0, 2, 1, 1)
284 #define SYS_APIBKEYLO_EL1		sys_reg(3, 0, 2, 1, 2)
285 #define SYS_APIBKEYHI_EL1		sys_reg(3, 0, 2, 1, 3)
286 
287 #define SYS_APDAKEYLO_EL1		sys_reg(3, 0, 2, 2, 0)
288 #define SYS_APDAKEYHI_EL1		sys_reg(3, 0, 2, 2, 1)
289 #define SYS_APDBKEYLO_EL1		sys_reg(3, 0, 2, 2, 2)
290 #define SYS_APDBKEYHI_EL1		sys_reg(3, 0, 2, 2, 3)
291 
292 #define SYS_APGAKEYLO_EL1		sys_reg(3, 0, 2, 3, 0)
293 #define SYS_APGAKEYHI_EL1		sys_reg(3, 0, 2, 3, 1)
294 
295 #define SYS_SPSR_EL1			sys_reg(3, 0, 4, 0, 0)
296 #define SYS_ELR_EL1			sys_reg(3, 0, 4, 0, 1)
297 
298 #define SYS_ICC_PMR_EL1			sys_reg(3, 0, 4, 6, 0)
299 
300 #define SYS_AFSR0_EL1			sys_reg(3, 0, 5, 1, 0)
301 #define SYS_AFSR1_EL1			sys_reg(3, 0, 5, 1, 1)
302 #define SYS_ESR_EL1			sys_reg(3, 0, 5, 2, 0)
303 
304 #define SYS_ERRIDR_EL1			sys_reg(3, 0, 5, 3, 0)
305 #define SYS_ERRSELR_EL1			sys_reg(3, 0, 5, 3, 1)
306 #define SYS_ERXFR_EL1			sys_reg(3, 0, 5, 4, 0)
307 #define SYS_ERXCTLR_EL1			sys_reg(3, 0, 5, 4, 1)
308 #define SYS_ERXSTATUS_EL1		sys_reg(3, 0, 5, 4, 2)
309 #define SYS_ERXADDR_EL1			sys_reg(3, 0, 5, 4, 3)
310 #define SYS_ERXPFGF_EL1			sys_reg(3, 0, 5, 4, 4)
311 #define SYS_ERXPFGCTL_EL1		sys_reg(3, 0, 5, 4, 5)
312 #define SYS_ERXPFGCDN_EL1		sys_reg(3, 0, 5, 4, 6)
313 #define SYS_ERXMISC0_EL1		sys_reg(3, 0, 5, 5, 0)
314 #define SYS_ERXMISC1_EL1		sys_reg(3, 0, 5, 5, 1)
315 #define SYS_ERXMISC2_EL1		sys_reg(3, 0, 5, 5, 2)
316 #define SYS_ERXMISC3_EL1		sys_reg(3, 0, 5, 5, 3)
317 #define SYS_TFSR_EL1			sys_reg(3, 0, 5, 6, 0)
318 #define SYS_TFSRE0_EL1			sys_reg(3, 0, 5, 6, 1)
319 
320 #define SYS_PAR_EL1			sys_reg(3, 0, 7, 4, 0)
321 
322 #define SYS_PAR_EL1_F			BIT(0)
323 /* When PAR_EL1.F == 1 */
324 #define SYS_PAR_EL1_FST			GENMASK(6, 1)
325 #define SYS_PAR_EL1_PTW			BIT(8)
326 #define SYS_PAR_EL1_S			BIT(9)
327 #define SYS_PAR_EL1_AssuredOnly		BIT(12)
328 #define SYS_PAR_EL1_TopLevel		BIT(13)
329 #define SYS_PAR_EL1_Overlay		BIT(14)
330 #define SYS_PAR_EL1_DirtyBit		BIT(15)
331 #define SYS_PAR_EL1_F1_IMPDEF		GENMASK_ULL(63, 48)
332 #define SYS_PAR_EL1_F1_RES0		(BIT(7) | BIT(10) | GENMASK_ULL(47, 16))
333 #define SYS_PAR_EL1_RES1		BIT(11)
334 /* When PAR_EL1.F == 0 */
335 #define SYS_PAR_EL1_SH			GENMASK_ULL(8, 7)
336 #define SYS_PAR_EL1_NS			BIT(9)
337 #define SYS_PAR_EL1_F0_IMPDEF		BIT(10)
338 #define SYS_PAR_EL1_NSE			BIT(11)
339 #define SYS_PAR_EL1_PA			GENMASK_ULL(51, 12)
340 #define SYS_PAR_EL1_ATTR		GENMASK_ULL(63, 56)
341 #define SYS_PAR_EL1_F0_RES0		(GENMASK_ULL(6, 1) | GENMASK_ULL(55, 52))
342 
343 /*** Statistical Profiling Extension ***/
344 #define PMSEVFR_EL1_RES0_IMP	\
345 	(GENMASK_ULL(47, 32) | GENMASK_ULL(23, 16) | GENMASK_ULL(11, 8) |\
346 	 BIT_ULL(6) | BIT_ULL(4) | BIT_ULL(2) | BIT_ULL(0))
347 #define PMSEVFR_EL1_RES0_V1P1	\
348 	(PMSEVFR_EL1_RES0_IMP & ~(BIT_ULL(18) | BIT_ULL(17) | BIT_ULL(11)))
349 #define PMSEVFR_EL1_RES0_V1P2	\
350 	(PMSEVFR_EL1_RES0_V1P1 & ~BIT_ULL(6))
351 
352 /* Buffer error reporting */
353 #define PMBSR_EL1_FAULT_FSC_SHIFT	PMBSR_EL1_MSS_SHIFT
354 #define PMBSR_EL1_FAULT_FSC_MASK	PMBSR_EL1_MSS_MASK
355 
356 #define PMBSR_EL1_BUF_BSC_SHIFT		PMBSR_EL1_MSS_SHIFT
357 #define PMBSR_EL1_BUF_BSC_MASK		PMBSR_EL1_MSS_MASK
358 
359 #define PMBSR_EL1_BUF_BSC_FULL		0x1UL
360 
361 /*** End of Statistical Profiling Extension ***/
362 
363 #define TRBSR_EL1_BSC_MASK		GENMASK(5, 0)
364 #define TRBSR_EL1_BSC_SHIFT		0
365 
366 #define SYS_PMINTENSET_EL1		sys_reg(3, 0, 9, 14, 1)
367 #define SYS_PMINTENCLR_EL1		sys_reg(3, 0, 9, 14, 2)
368 
369 #define SYS_PMMIR_EL1			sys_reg(3, 0, 9, 14, 6)
370 
371 #define SYS_MAIR_EL1			sys_reg(3, 0, 10, 2, 0)
372 #define SYS_AMAIR_EL1			sys_reg(3, 0, 10, 3, 0)
373 
374 #define SYS_VBAR_EL1			sys_reg(3, 0, 12, 0, 0)
375 #define SYS_DISR_EL1			sys_reg(3, 0, 12, 1, 1)
376 
377 #define SYS_ICC_IAR0_EL1		sys_reg(3, 0, 12, 8, 0)
378 #define SYS_ICC_EOIR0_EL1		sys_reg(3, 0, 12, 8, 1)
379 #define SYS_ICC_HPPIR0_EL1		sys_reg(3, 0, 12, 8, 2)
380 #define SYS_ICC_BPR0_EL1		sys_reg(3, 0, 12, 8, 3)
381 #define SYS_ICC_AP0Rn_EL1(n)		sys_reg(3, 0, 12, 8, 4 | n)
382 #define SYS_ICC_AP0R0_EL1		SYS_ICC_AP0Rn_EL1(0)
383 #define SYS_ICC_AP0R1_EL1		SYS_ICC_AP0Rn_EL1(1)
384 #define SYS_ICC_AP0R2_EL1		SYS_ICC_AP0Rn_EL1(2)
385 #define SYS_ICC_AP0R3_EL1		SYS_ICC_AP0Rn_EL1(3)
386 #define SYS_ICC_AP1Rn_EL1(n)		sys_reg(3, 0, 12, 9, n)
387 #define SYS_ICC_AP1R0_EL1		SYS_ICC_AP1Rn_EL1(0)
388 #define SYS_ICC_AP1R1_EL1		SYS_ICC_AP1Rn_EL1(1)
389 #define SYS_ICC_AP1R2_EL1		SYS_ICC_AP1Rn_EL1(2)
390 #define SYS_ICC_AP1R3_EL1		SYS_ICC_AP1Rn_EL1(3)
391 #define SYS_ICC_DIR_EL1			sys_reg(3, 0, 12, 11, 1)
392 #define SYS_ICC_RPR_EL1			sys_reg(3, 0, 12, 11, 3)
393 #define SYS_ICC_SGI1R_EL1		sys_reg(3, 0, 12, 11, 5)
394 #define SYS_ICC_ASGI1R_EL1		sys_reg(3, 0, 12, 11, 6)
395 #define SYS_ICC_SGI0R_EL1		sys_reg(3, 0, 12, 11, 7)
396 #define SYS_ICC_IAR1_EL1		sys_reg(3, 0, 12, 12, 0)
397 #define SYS_ICC_EOIR1_EL1		sys_reg(3, 0, 12, 12, 1)
398 #define SYS_ICC_HPPIR1_EL1		sys_reg(3, 0, 12, 12, 2)
399 #define SYS_ICC_BPR1_EL1		sys_reg(3, 0, 12, 12, 3)
400 #define SYS_ICC_CTLR_EL1		sys_reg(3, 0, 12, 12, 4)
401 #define SYS_ICC_SRE_EL1			sys_reg(3, 0, 12, 12, 5)
402 #define SYS_ICC_IGRPEN0_EL1		sys_reg(3, 0, 12, 12, 6)
403 #define SYS_ICC_IGRPEN1_EL1		sys_reg(3, 0, 12, 12, 7)
404 
405 #define SYS_ACCDATA_EL1			sys_reg(3, 0, 13, 0, 5)
406 
407 #define SYS_CNTKCTL_EL1			sys_reg(3, 0, 14, 1, 0)
408 
409 #define SYS_AIDR_EL1			sys_reg(3, 1, 0, 0, 7)
410 
411 #define SYS_RNDR_EL0			sys_reg(3, 3, 2, 4, 0)
412 #define SYS_RNDRRS_EL0			sys_reg(3, 3, 2, 4, 1)
413 
414 #define SYS_PMCR_EL0			sys_reg(3, 3, 9, 12, 0)
415 #define SYS_PMCNTENSET_EL0		sys_reg(3, 3, 9, 12, 1)
416 #define SYS_PMCNTENCLR_EL0		sys_reg(3, 3, 9, 12, 2)
417 #define SYS_PMOVSCLR_EL0		sys_reg(3, 3, 9, 12, 3)
418 #define SYS_PMSWINC_EL0			sys_reg(3, 3, 9, 12, 4)
419 #define SYS_PMCEID0_EL0			sys_reg(3, 3, 9, 12, 6)
420 #define SYS_PMCEID1_EL0			sys_reg(3, 3, 9, 12, 7)
421 #define SYS_PMCCNTR_EL0			sys_reg(3, 3, 9, 13, 0)
422 #define SYS_PMXEVTYPER_EL0		sys_reg(3, 3, 9, 13, 1)
423 #define SYS_PMXEVCNTR_EL0		sys_reg(3, 3, 9, 13, 2)
424 #define SYS_PMUSERENR_EL0		sys_reg(3, 3, 9, 14, 0)
425 #define SYS_PMOVSSET_EL0		sys_reg(3, 3, 9, 14, 3)
426 
427 #define SYS_TPIDR_EL0			sys_reg(3, 3, 13, 0, 2)
428 #define SYS_TPIDRRO_EL0			sys_reg(3, 3, 13, 0, 3)
429 #define SYS_TPIDR2_EL0			sys_reg(3, 3, 13, 0, 5)
430 
431 #define SYS_SCXTNUM_EL0			sys_reg(3, 3, 13, 0, 7)
432 
433 /* Definitions for system register interface to AMU for ARMv8.4 onwards */
434 #define SYS_AM_EL0(crm, op2)		sys_reg(3, 3, 13, (crm), (op2))
435 #define SYS_AMCR_EL0			SYS_AM_EL0(2, 0)
436 #define SYS_AMCFGR_EL0			SYS_AM_EL0(2, 1)
437 #define SYS_AMCGCR_EL0			SYS_AM_EL0(2, 2)
438 #define SYS_AMUSERENR_EL0		SYS_AM_EL0(2, 3)
439 #define SYS_AMCNTENCLR0_EL0		SYS_AM_EL0(2, 4)
440 #define SYS_AMCNTENSET0_EL0		SYS_AM_EL0(2, 5)
441 #define SYS_AMCNTENCLR1_EL0		SYS_AM_EL0(3, 0)
442 #define SYS_AMCNTENSET1_EL0		SYS_AM_EL0(3, 1)
443 
444 /*
445  * Group 0 of activity monitors (architected):
446  *                op0  op1  CRn   CRm       op2
447  * Counter:       11   011  1101  010:n<3>  n<2:0>
448  * Type:          11   011  1101  011:n<3>  n<2:0>
449  * n: 0-15
450  *
451  * Group 1 of activity monitors (auxiliary):
452  *                op0  op1  CRn   CRm       op2
453  * Counter:       11   011  1101  110:n<3>  n<2:0>
454  * Type:          11   011  1101  111:n<3>  n<2:0>
455  * n: 0-15
456  */
457 
458 #define SYS_AMEVCNTR0_EL0(n)		SYS_AM_EL0(4 + ((n) >> 3), (n) & 7)
459 #define SYS_AMEVTYPER0_EL0(n)		SYS_AM_EL0(6 + ((n) >> 3), (n) & 7)
460 #define SYS_AMEVCNTR1_EL0(n)		SYS_AM_EL0(12 + ((n) >> 3), (n) & 7)
461 #define SYS_AMEVTYPER1_EL0(n)		SYS_AM_EL0(14 + ((n) >> 3), (n) & 7)
462 
463 /* AMU v1: Fixed (architecturally defined) activity monitors */
464 #define SYS_AMEVCNTR0_CORE_EL0		SYS_AMEVCNTR0_EL0(0)
465 #define SYS_AMEVCNTR0_CONST_EL0		SYS_AMEVCNTR0_EL0(1)
466 #define SYS_AMEVCNTR0_INST_RET_EL0	SYS_AMEVCNTR0_EL0(2)
467 #define SYS_AMEVCNTR0_MEM_STALL		SYS_AMEVCNTR0_EL0(3)
468 
469 #define SYS_CNTFRQ_EL0			sys_reg(3, 3, 14, 0, 0)
470 
471 #define SYS_CNTPCT_EL0			sys_reg(3, 3, 14, 0, 1)
472 #define SYS_CNTVCT_EL0			sys_reg(3, 3, 14, 0, 2)
473 #define SYS_CNTPCTSS_EL0		sys_reg(3, 3, 14, 0, 5)
474 #define SYS_CNTVCTSS_EL0		sys_reg(3, 3, 14, 0, 6)
475 
476 #define SYS_CNTP_TVAL_EL0		sys_reg(3, 3, 14, 2, 0)
477 #define SYS_CNTP_CTL_EL0		sys_reg(3, 3, 14, 2, 1)
478 #define SYS_CNTP_CVAL_EL0		sys_reg(3, 3, 14, 2, 2)
479 
480 #define SYS_CNTV_TVAL_EL0		sys_reg(3, 3, 14, 3, 0)
481 #define SYS_CNTV_CTL_EL0		sys_reg(3, 3, 14, 3, 1)
482 #define SYS_CNTV_CVAL_EL0		sys_reg(3, 3, 14, 3, 2)
483 
484 #define SYS_AARCH32_CNTP_TVAL		sys_reg(0, 0, 14, 2, 0)
485 #define SYS_AARCH32_CNTP_CTL		sys_reg(0, 0, 14, 2, 1)
486 #define SYS_AARCH32_CNTPCT		sys_reg(0, 0, 0, 14, 0)
487 #define SYS_AARCH32_CNTVCT		sys_reg(0, 1, 0, 14, 0)
488 #define SYS_AARCH32_CNTP_CVAL		sys_reg(0, 2, 0, 14, 0)
489 #define SYS_AARCH32_CNTPCTSS		sys_reg(0, 8, 0, 14, 0)
490 #define SYS_AARCH32_CNTVCTSS		sys_reg(0, 9, 0, 14, 0)
491 
492 #define __PMEV_op2(n)			((n) & 0x7)
493 #define __CNTR_CRm(n)			(0x8 | (((n) >> 3) & 0x3))
494 #define SYS_PMEVCNTSVRn_EL1(n)		sys_reg(2, 0, 14, __CNTR_CRm(n), __PMEV_op2(n))
495 #define SYS_PMEVCNTRn_EL0(n)		sys_reg(3, 3, 14, __CNTR_CRm(n), __PMEV_op2(n))
496 #define __TYPER_CRm(n)			(0xc | (((n) >> 3) & 0x3))
497 #define SYS_PMEVTYPERn_EL0(n)		sys_reg(3, 3, 14, __TYPER_CRm(n), __PMEV_op2(n))
498 
499 #define SYS_PMCCFILTR_EL0		sys_reg(3, 3, 14, 15, 7)
500 
501 #define	SYS_SPMCGCRn_EL1(n)		sys_reg(2, 0, 9, 13, ((n) & 1))
502 
503 #define __SPMEV_op2(n)			((n) & 0x7)
504 #define __SPMEV_crm(p, n)		((((p) & 7) << 1) | (((n) >> 3) & 1))
505 #define SYS_SPMEVCNTRn_EL0(n)		sys_reg(2, 3, 14, __SPMEV_crm(0b000, n), __SPMEV_op2(n))
506 #define	SYS_SPMEVFILT2Rn_EL0(n)		sys_reg(2, 3, 14, __SPMEV_crm(0b011, n), __SPMEV_op2(n))
507 #define	SYS_SPMEVFILTRn_EL0(n)		sys_reg(2, 3, 14, __SPMEV_crm(0b010, n), __SPMEV_op2(n))
508 #define	SYS_SPMEVTYPERn_EL0(n)		sys_reg(2, 3, 14, __SPMEV_crm(0b001, n), __SPMEV_op2(n))
509 
510 #define SYS_VPIDR_EL2			sys_reg(3, 4, 0, 0, 0)
511 #define SYS_VMPIDR_EL2			sys_reg(3, 4, 0, 0, 5)
512 
513 #define SYS_SCTLR_EL2			sys_reg(3, 4, 1, 0, 0)
514 #define SYS_ACTLR_EL2			sys_reg(3, 4, 1, 0, 1)
515 #define SYS_SCTLR2_EL2			sys_reg(3, 4, 1, 0, 3)
516 #define SYS_HCR_EL2			sys_reg(3, 4, 1, 1, 0)
517 #define SYS_MDCR_EL2			sys_reg(3, 4, 1, 1, 1)
518 #define SYS_CPTR_EL2			sys_reg(3, 4, 1, 1, 2)
519 #define SYS_HSTR_EL2			sys_reg(3, 4, 1, 1, 3)
520 #define SYS_HACR_EL2			sys_reg(3, 4, 1, 1, 7)
521 
522 #define SYS_TTBR0_EL2			sys_reg(3, 4, 2, 0, 0)
523 #define SYS_TTBR1_EL2			sys_reg(3, 4, 2, 0, 1)
524 #define SYS_TCR_EL2			sys_reg(3, 4, 2, 0, 2)
525 #define SYS_VTTBR_EL2			sys_reg(3, 4, 2, 1, 0)
526 #define SYS_VTCR_EL2			sys_reg(3, 4, 2, 1, 2)
527 
528 #define SYS_HAFGRTR_EL2			sys_reg(3, 4, 3, 1, 6)
529 #define SYS_SPSR_EL2			sys_reg(3, 4, 4, 0, 0)
530 #define SYS_ELR_EL2			sys_reg(3, 4, 4, 0, 1)
531 #define SYS_SP_EL1			sys_reg(3, 4, 4, 1, 0)
532 #define SYS_SPSR_irq			sys_reg(3, 4, 4, 3, 0)
533 #define SYS_SPSR_abt			sys_reg(3, 4, 4, 3, 1)
534 #define SYS_SPSR_und			sys_reg(3, 4, 4, 3, 2)
535 #define SYS_SPSR_fiq			sys_reg(3, 4, 4, 3, 3)
536 #define SYS_IFSR32_EL2			sys_reg(3, 4, 5, 0, 1)
537 #define SYS_AFSR0_EL2			sys_reg(3, 4, 5, 1, 0)
538 #define SYS_AFSR1_EL2			sys_reg(3, 4, 5, 1, 1)
539 #define SYS_ESR_EL2			sys_reg(3, 4, 5, 2, 0)
540 #define SYS_VSESR_EL2			sys_reg(3, 4, 5, 2, 3)
541 #define SYS_FPEXC32_EL2			sys_reg(3, 4, 5, 3, 0)
542 #define SYS_TFSR_EL2			sys_reg(3, 4, 5, 6, 0)
543 
544 #define SYS_FAR_EL2			sys_reg(3, 4, 6, 0, 0)
545 #define SYS_HPFAR_EL2			sys_reg(3, 4, 6, 0, 4)
546 
547 #define SYS_MAIR_EL2			sys_reg(3, 4, 10, 2, 0)
548 #define SYS_AMAIR_EL2			sys_reg(3, 4, 10, 3, 0)
549 
550 #define SYS_VBAR_EL2			sys_reg(3, 4, 12, 0, 0)
551 #define SYS_RVBAR_EL2			sys_reg(3, 4, 12, 0, 1)
552 #define SYS_RMR_EL2			sys_reg(3, 4, 12, 0, 2)
553 #define SYS_VDISR_EL2			sys_reg(3, 4, 12, 1, 1)
554 #define __SYS__AP0Rx_EL2(x)		sys_reg(3, 4, 12, 8, x)
555 #define SYS_ICH_AP0R0_EL2		__SYS__AP0Rx_EL2(0)
556 #define SYS_ICH_AP0R1_EL2		__SYS__AP0Rx_EL2(1)
557 #define SYS_ICH_AP0R2_EL2		__SYS__AP0Rx_EL2(2)
558 #define SYS_ICH_AP0R3_EL2		__SYS__AP0Rx_EL2(3)
559 
560 #define __SYS__AP1Rx_EL2(x)		sys_reg(3, 4, 12, 9, x)
561 #define SYS_ICH_AP1R0_EL2		__SYS__AP1Rx_EL2(0)
562 #define SYS_ICH_AP1R1_EL2		__SYS__AP1Rx_EL2(1)
563 #define SYS_ICH_AP1R2_EL2		__SYS__AP1Rx_EL2(2)
564 #define SYS_ICH_AP1R3_EL2		__SYS__AP1Rx_EL2(3)
565 
566 #define SYS_ICH_VSEIR_EL2		sys_reg(3, 4, 12, 9, 4)
567 #define SYS_ICC_SRE_EL2			sys_reg(3, 4, 12, 9, 5)
568 #define SYS_ICH_EISR_EL2		sys_reg(3, 4, 12, 11, 3)
569 #define SYS_ICH_ELRSR_EL2		sys_reg(3, 4, 12, 11, 5)
570 #define SYS_ICH_VMCR_EL2		sys_reg(3, 4, 12, 11, 7)
571 
572 #define __SYS__LR0_EL2(x)		sys_reg(3, 4, 12, 12, x)
573 #define SYS_ICH_LR0_EL2			__SYS__LR0_EL2(0)
574 #define SYS_ICH_LR1_EL2			__SYS__LR0_EL2(1)
575 #define SYS_ICH_LR2_EL2			__SYS__LR0_EL2(2)
576 #define SYS_ICH_LR3_EL2			__SYS__LR0_EL2(3)
577 #define SYS_ICH_LR4_EL2			__SYS__LR0_EL2(4)
578 #define SYS_ICH_LR5_EL2			__SYS__LR0_EL2(5)
579 #define SYS_ICH_LR6_EL2			__SYS__LR0_EL2(6)
580 #define SYS_ICH_LR7_EL2			__SYS__LR0_EL2(7)
581 
582 #define __SYS__LR8_EL2(x)		sys_reg(3, 4, 12, 13, x)
583 #define SYS_ICH_LR8_EL2			__SYS__LR8_EL2(0)
584 #define SYS_ICH_LR9_EL2			__SYS__LR8_EL2(1)
585 #define SYS_ICH_LR10_EL2		__SYS__LR8_EL2(2)
586 #define SYS_ICH_LR11_EL2		__SYS__LR8_EL2(3)
587 #define SYS_ICH_LR12_EL2		__SYS__LR8_EL2(4)
588 #define SYS_ICH_LR13_EL2		__SYS__LR8_EL2(5)
589 #define SYS_ICH_LR14_EL2		__SYS__LR8_EL2(6)
590 #define SYS_ICH_LR15_EL2		__SYS__LR8_EL2(7)
591 
592 #define SYS_CONTEXTIDR_EL2		sys_reg(3, 4, 13, 0, 1)
593 #define SYS_TPIDR_EL2			sys_reg(3, 4, 13, 0, 2)
594 #define SYS_SCXTNUM_EL2			sys_reg(3, 4, 13, 0, 7)
595 
596 #define __AMEV_op2(m)			(m & 0x7)
597 #define __AMEV_CRm(n, m)		(n | ((m & 0x8) >> 3))
598 #define __SYS__AMEVCNTVOFF0n_EL2(m)	sys_reg(3, 4, 13, __AMEV_CRm(0x8, m), __AMEV_op2(m))
599 #define SYS_AMEVCNTVOFF0n_EL2(m)	__SYS__AMEVCNTVOFF0n_EL2(m)
600 #define __SYS__AMEVCNTVOFF1n_EL2(m)	sys_reg(3, 4, 13, __AMEV_CRm(0xA, m), __AMEV_op2(m))
601 #define SYS_AMEVCNTVOFF1n_EL2(m)	__SYS__AMEVCNTVOFF1n_EL2(m)
602 
603 #define SYS_CNTVOFF_EL2			sys_reg(3, 4, 14, 0, 3)
604 #define SYS_CNTHCTL_EL2			sys_reg(3, 4, 14, 1, 0)
605 #define SYS_CNTHP_TVAL_EL2		sys_reg(3, 4, 14, 2, 0)
606 #define SYS_CNTHP_CTL_EL2		sys_reg(3, 4, 14, 2, 1)
607 #define SYS_CNTHP_CVAL_EL2		sys_reg(3, 4, 14, 2, 2)
608 #define SYS_CNTHV_TVAL_EL2		sys_reg(3, 4, 14, 3, 0)
609 #define SYS_CNTHV_CTL_EL2		sys_reg(3, 4, 14, 3, 1)
610 #define SYS_CNTHV_CVAL_EL2		sys_reg(3, 4, 14, 3, 2)
611 
612 /* VHE encodings for architectural EL0/1 system registers */
613 #define SYS_BRBCR_EL12			sys_reg(2, 5, 9, 0, 0)
614 #define SYS_TTBR0_EL12			sys_reg(3, 5, 2, 0, 0)
615 #define SYS_TTBR1_EL12			sys_reg(3, 5, 2, 0, 1)
616 #define SYS_SPSR_EL12			sys_reg(3, 5, 4, 0, 0)
617 #define SYS_ELR_EL12			sys_reg(3, 5, 4, 0, 1)
618 #define SYS_AFSR0_EL12			sys_reg(3, 5, 5, 1, 0)
619 #define SYS_AFSR1_EL12			sys_reg(3, 5, 5, 1, 1)
620 #define SYS_ESR_EL12			sys_reg(3, 5, 5, 2, 0)
621 #define SYS_TFSR_EL12			sys_reg(3, 5, 5, 6, 0)
622 #define SYS_PMSCR_EL12			sys_reg(3, 5, 9, 9, 0)
623 #define SYS_MAIR_EL12			sys_reg(3, 5, 10, 2, 0)
624 #define SYS_AMAIR_EL12			sys_reg(3, 5, 10, 3, 0)
625 #define SYS_VBAR_EL12			sys_reg(3, 5, 12, 0, 0)
626 #define SYS_SCXTNUM_EL12		sys_reg(3, 5, 13, 0, 7)
627 #define SYS_CNTKCTL_EL12		sys_reg(3, 5, 14, 1, 0)
628 #define SYS_CNTP_TVAL_EL02		sys_reg(3, 5, 14, 2, 0)
629 #define SYS_CNTP_CTL_EL02		sys_reg(3, 5, 14, 2, 1)
630 #define SYS_CNTP_CVAL_EL02		sys_reg(3, 5, 14, 2, 2)
631 #define SYS_CNTV_TVAL_EL02		sys_reg(3, 5, 14, 3, 0)
632 #define SYS_CNTV_CTL_EL02		sys_reg(3, 5, 14, 3, 1)
633 #define SYS_CNTV_CVAL_EL02		sys_reg(3, 5, 14, 3, 2)
634 
635 #define SYS_SP_EL2			sys_reg(3, 6,  4, 1, 0)
636 
637 /* AT instructions */
638 #define AT_Op0 1
639 #define AT_CRn 7
640 
641 #define OP_AT_S1E1R	sys_insn(AT_Op0, 0, AT_CRn, 8, 0)
642 #define OP_AT_S1E1W	sys_insn(AT_Op0, 0, AT_CRn, 8, 1)
643 #define OP_AT_S1E0R	sys_insn(AT_Op0, 0, AT_CRn, 8, 2)
644 #define OP_AT_S1E0W	sys_insn(AT_Op0, 0, AT_CRn, 8, 3)
645 #define OP_AT_S1E1RP	sys_insn(AT_Op0, 0, AT_CRn, 9, 0)
646 #define OP_AT_S1E1WP	sys_insn(AT_Op0, 0, AT_CRn, 9, 1)
647 #define OP_AT_S1E1A	sys_insn(AT_Op0, 0, AT_CRn, 9, 2)
648 #define OP_AT_S1E2R	sys_insn(AT_Op0, 4, AT_CRn, 8, 0)
649 #define OP_AT_S1E2W	sys_insn(AT_Op0, 4, AT_CRn, 8, 1)
650 #define OP_AT_S12E1R	sys_insn(AT_Op0, 4, AT_CRn, 8, 4)
651 #define OP_AT_S12E1W	sys_insn(AT_Op0, 4, AT_CRn, 8, 5)
652 #define OP_AT_S12E0R	sys_insn(AT_Op0, 4, AT_CRn, 8, 6)
653 #define OP_AT_S12E0W	sys_insn(AT_Op0, 4, AT_CRn, 8, 7)
654 #define OP_AT_S1E2A	sys_insn(AT_Op0, 4, AT_CRn, 9, 2)
655 
656 /* TLBI instructions */
657 #define TLBI_Op0	1
658 
659 #define TLBI_Op1_EL1	0	/* Accessible from EL1 or higher */
660 #define TLBI_Op1_EL2	4	/* Accessible from EL2 or higher */
661 
662 #define TLBI_CRn_XS	8	/* Extra Slow (the common one) */
663 #define TLBI_CRn_nXS	9	/* not Extra Slow (which nobody uses)*/
664 
665 #define TLBI_CRm_IPAIS	0	/* S2 Inner-Shareable */
666 #define TLBI_CRm_nROS	1	/* non-Range, Outer-Sharable */
667 #define TLBI_CRm_RIS	2	/* Range, Inner-Sharable */
668 #define TLBI_CRm_nRIS	3	/* non-Range, Inner-Sharable */
669 #define TLBI_CRm_IPAONS	4	/* S2 Outer and Non-Shareable */
670 #define TLBI_CRm_ROS	5	/* Range, Outer-Sharable */
671 #define TLBI_CRm_RNS	6	/* Range, Non-Sharable */
672 #define TLBI_CRm_nRNS	7	/* non-Range, Non-Sharable */
673 
674 #define OP_TLBI_VMALLE1OS		sys_insn(1, 0, 8, 1, 0)
675 #define OP_TLBI_VAE1OS			sys_insn(1, 0, 8, 1, 1)
676 #define OP_TLBI_ASIDE1OS		sys_insn(1, 0, 8, 1, 2)
677 #define OP_TLBI_VAAE1OS			sys_insn(1, 0, 8, 1, 3)
678 #define OP_TLBI_VALE1OS			sys_insn(1, 0, 8, 1, 5)
679 #define OP_TLBI_VAALE1OS		sys_insn(1, 0, 8, 1, 7)
680 #define OP_TLBI_RVAE1IS			sys_insn(1, 0, 8, 2, 1)
681 #define OP_TLBI_RVAAE1IS		sys_insn(1, 0, 8, 2, 3)
682 #define OP_TLBI_RVALE1IS		sys_insn(1, 0, 8, 2, 5)
683 #define OP_TLBI_RVAALE1IS		sys_insn(1, 0, 8, 2, 7)
684 #define OP_TLBI_VMALLE1IS		sys_insn(1, 0, 8, 3, 0)
685 #define OP_TLBI_VAE1IS			sys_insn(1, 0, 8, 3, 1)
686 #define OP_TLBI_ASIDE1IS		sys_insn(1, 0, 8, 3, 2)
687 #define OP_TLBI_VAAE1IS			sys_insn(1, 0, 8, 3, 3)
688 #define OP_TLBI_VALE1IS			sys_insn(1, 0, 8, 3, 5)
689 #define OP_TLBI_VAALE1IS		sys_insn(1, 0, 8, 3, 7)
690 #define OP_TLBI_RVAE1OS			sys_insn(1, 0, 8, 5, 1)
691 #define OP_TLBI_RVAAE1OS		sys_insn(1, 0, 8, 5, 3)
692 #define OP_TLBI_RVALE1OS		sys_insn(1, 0, 8, 5, 5)
693 #define OP_TLBI_RVAALE1OS		sys_insn(1, 0, 8, 5, 7)
694 #define OP_TLBI_RVAE1			sys_insn(1, 0, 8, 6, 1)
695 #define OP_TLBI_RVAAE1			sys_insn(1, 0, 8, 6, 3)
696 #define OP_TLBI_RVALE1			sys_insn(1, 0, 8, 6, 5)
697 #define OP_TLBI_RVAALE1			sys_insn(1, 0, 8, 6, 7)
698 #define OP_TLBI_VMALLE1			sys_insn(1, 0, 8, 7, 0)
699 #define OP_TLBI_VAE1			sys_insn(1, 0, 8, 7, 1)
700 #define OP_TLBI_ASIDE1			sys_insn(1, 0, 8, 7, 2)
701 #define OP_TLBI_VAAE1			sys_insn(1, 0, 8, 7, 3)
702 #define OP_TLBI_VALE1			sys_insn(1, 0, 8, 7, 5)
703 #define OP_TLBI_VAALE1			sys_insn(1, 0, 8, 7, 7)
704 #define OP_TLBI_VMALLE1OSNXS		sys_insn(1, 0, 9, 1, 0)
705 #define OP_TLBI_VAE1OSNXS		sys_insn(1, 0, 9, 1, 1)
706 #define OP_TLBI_ASIDE1OSNXS		sys_insn(1, 0, 9, 1, 2)
707 #define OP_TLBI_VAAE1OSNXS		sys_insn(1, 0, 9, 1, 3)
708 #define OP_TLBI_VALE1OSNXS		sys_insn(1, 0, 9, 1, 5)
709 #define OP_TLBI_VAALE1OSNXS		sys_insn(1, 0, 9, 1, 7)
710 #define OP_TLBI_RVAE1ISNXS		sys_insn(1, 0, 9, 2, 1)
711 #define OP_TLBI_RVAAE1ISNXS		sys_insn(1, 0, 9, 2, 3)
712 #define OP_TLBI_RVALE1ISNXS		sys_insn(1, 0, 9, 2, 5)
713 #define OP_TLBI_RVAALE1ISNXS		sys_insn(1, 0, 9, 2, 7)
714 #define OP_TLBI_VMALLE1ISNXS		sys_insn(1, 0, 9, 3, 0)
715 #define OP_TLBI_VAE1ISNXS		sys_insn(1, 0, 9, 3, 1)
716 #define OP_TLBI_ASIDE1ISNXS		sys_insn(1, 0, 9, 3, 2)
717 #define OP_TLBI_VAAE1ISNXS		sys_insn(1, 0, 9, 3, 3)
718 #define OP_TLBI_VALE1ISNXS		sys_insn(1, 0, 9, 3, 5)
719 #define OP_TLBI_VAALE1ISNXS		sys_insn(1, 0, 9, 3, 7)
720 #define OP_TLBI_RVAE1OSNXS		sys_insn(1, 0, 9, 5, 1)
721 #define OP_TLBI_RVAAE1OSNXS		sys_insn(1, 0, 9, 5, 3)
722 #define OP_TLBI_RVALE1OSNXS		sys_insn(1, 0, 9, 5, 5)
723 #define OP_TLBI_RVAALE1OSNXS		sys_insn(1, 0, 9, 5, 7)
724 #define OP_TLBI_RVAE1NXS		sys_insn(1, 0, 9, 6, 1)
725 #define OP_TLBI_RVAAE1NXS		sys_insn(1, 0, 9, 6, 3)
726 #define OP_TLBI_RVALE1NXS		sys_insn(1, 0, 9, 6, 5)
727 #define OP_TLBI_RVAALE1NXS		sys_insn(1, 0, 9, 6, 7)
728 #define OP_TLBI_VMALLE1NXS		sys_insn(1, 0, 9, 7, 0)
729 #define OP_TLBI_VAE1NXS			sys_insn(1, 0, 9, 7, 1)
730 #define OP_TLBI_ASIDE1NXS		sys_insn(1, 0, 9, 7, 2)
731 #define OP_TLBI_VAAE1NXS		sys_insn(1, 0, 9, 7, 3)
732 #define OP_TLBI_VALE1NXS		sys_insn(1, 0, 9, 7, 5)
733 #define OP_TLBI_VAALE1NXS		sys_insn(1, 0, 9, 7, 7)
734 #define OP_TLBI_IPAS2E1IS		sys_insn(1, 4, 8, 0, 1)
735 #define OP_TLBI_RIPAS2E1IS		sys_insn(1, 4, 8, 0, 2)
736 #define OP_TLBI_IPAS2LE1IS		sys_insn(1, 4, 8, 0, 5)
737 #define OP_TLBI_RIPAS2LE1IS		sys_insn(1, 4, 8, 0, 6)
738 #define OP_TLBI_ALLE2OS			sys_insn(1, 4, 8, 1, 0)
739 #define OP_TLBI_VAE2OS			sys_insn(1, 4, 8, 1, 1)
740 #define OP_TLBI_ALLE1OS			sys_insn(1, 4, 8, 1, 4)
741 #define OP_TLBI_VALE2OS			sys_insn(1, 4, 8, 1, 5)
742 #define OP_TLBI_VMALLS12E1OS		sys_insn(1, 4, 8, 1, 6)
743 #define OP_TLBI_RVAE2IS			sys_insn(1, 4, 8, 2, 1)
744 #define OP_TLBI_RVALE2IS		sys_insn(1, 4, 8, 2, 5)
745 #define OP_TLBI_ALLE2IS			sys_insn(1, 4, 8, 3, 0)
746 #define OP_TLBI_VAE2IS			sys_insn(1, 4, 8, 3, 1)
747 #define OP_TLBI_ALLE1IS			sys_insn(1, 4, 8, 3, 4)
748 #define OP_TLBI_VALE2IS			sys_insn(1, 4, 8, 3, 5)
749 #define OP_TLBI_VMALLS12E1IS		sys_insn(1, 4, 8, 3, 6)
750 #define OP_TLBI_IPAS2E1OS		sys_insn(1, 4, 8, 4, 0)
751 #define OP_TLBI_IPAS2E1			sys_insn(1, 4, 8, 4, 1)
752 #define OP_TLBI_RIPAS2E1		sys_insn(1, 4, 8, 4, 2)
753 #define OP_TLBI_RIPAS2E1OS		sys_insn(1, 4, 8, 4, 3)
754 #define OP_TLBI_IPAS2LE1OS		sys_insn(1, 4, 8, 4, 4)
755 #define OP_TLBI_IPAS2LE1		sys_insn(1, 4, 8, 4, 5)
756 #define OP_TLBI_RIPAS2LE1		sys_insn(1, 4, 8, 4, 6)
757 #define OP_TLBI_RIPAS2LE1OS		sys_insn(1, 4, 8, 4, 7)
758 #define OP_TLBI_RVAE2OS			sys_insn(1, 4, 8, 5, 1)
759 #define OP_TLBI_RVALE2OS		sys_insn(1, 4, 8, 5, 5)
760 #define OP_TLBI_RVAE2			sys_insn(1, 4, 8, 6, 1)
761 #define OP_TLBI_RVALE2			sys_insn(1, 4, 8, 6, 5)
762 #define OP_TLBI_ALLE2			sys_insn(1, 4, 8, 7, 0)
763 #define OP_TLBI_VAE2			sys_insn(1, 4, 8, 7, 1)
764 #define OP_TLBI_ALLE1			sys_insn(1, 4, 8, 7, 4)
765 #define OP_TLBI_VALE2			sys_insn(1, 4, 8, 7, 5)
766 #define OP_TLBI_VMALLS12E1		sys_insn(1, 4, 8, 7, 6)
767 #define OP_TLBI_IPAS2E1ISNXS		sys_insn(1, 4, 9, 0, 1)
768 #define OP_TLBI_RIPAS2E1ISNXS		sys_insn(1, 4, 9, 0, 2)
769 #define OP_TLBI_IPAS2LE1ISNXS		sys_insn(1, 4, 9, 0, 5)
770 #define OP_TLBI_RIPAS2LE1ISNXS		sys_insn(1, 4, 9, 0, 6)
771 #define OP_TLBI_ALLE2OSNXS		sys_insn(1, 4, 9, 1, 0)
772 #define OP_TLBI_VAE2OSNXS		sys_insn(1, 4, 9, 1, 1)
773 #define OP_TLBI_ALLE1OSNXS		sys_insn(1, 4, 9, 1, 4)
774 #define OP_TLBI_VALE2OSNXS		sys_insn(1, 4, 9, 1, 5)
775 #define OP_TLBI_VMALLS12E1OSNXS		sys_insn(1, 4, 9, 1, 6)
776 #define OP_TLBI_RVAE2ISNXS		sys_insn(1, 4, 9, 2, 1)
777 #define OP_TLBI_RVALE2ISNXS		sys_insn(1, 4, 9, 2, 5)
778 #define OP_TLBI_ALLE2ISNXS		sys_insn(1, 4, 9, 3, 0)
779 #define OP_TLBI_VAE2ISNXS		sys_insn(1, 4, 9, 3, 1)
780 #define OP_TLBI_ALLE1ISNXS		sys_insn(1, 4, 9, 3, 4)
781 #define OP_TLBI_VALE2ISNXS		sys_insn(1, 4, 9, 3, 5)
782 #define OP_TLBI_VMALLS12E1ISNXS		sys_insn(1, 4, 9, 3, 6)
783 #define OP_TLBI_IPAS2E1OSNXS		sys_insn(1, 4, 9, 4, 0)
784 #define OP_TLBI_IPAS2E1NXS		sys_insn(1, 4, 9, 4, 1)
785 #define OP_TLBI_RIPAS2E1NXS		sys_insn(1, 4, 9, 4, 2)
786 #define OP_TLBI_RIPAS2E1OSNXS		sys_insn(1, 4, 9, 4, 3)
787 #define OP_TLBI_IPAS2LE1OSNXS		sys_insn(1, 4, 9, 4, 4)
788 #define OP_TLBI_IPAS2LE1NXS		sys_insn(1, 4, 9, 4, 5)
789 #define OP_TLBI_RIPAS2LE1NXS		sys_insn(1, 4, 9, 4, 6)
790 #define OP_TLBI_RIPAS2LE1OSNXS		sys_insn(1, 4, 9, 4, 7)
791 #define OP_TLBI_RVAE2OSNXS		sys_insn(1, 4, 9, 5, 1)
792 #define OP_TLBI_RVALE2OSNXS		sys_insn(1, 4, 9, 5, 5)
793 #define OP_TLBI_RVAE2NXS		sys_insn(1, 4, 9, 6, 1)
794 #define OP_TLBI_RVALE2NXS		sys_insn(1, 4, 9, 6, 5)
795 #define OP_TLBI_ALLE2NXS		sys_insn(1, 4, 9, 7, 0)
796 #define OP_TLBI_VAE2NXS			sys_insn(1, 4, 9, 7, 1)
797 #define OP_TLBI_ALLE1NXS		sys_insn(1, 4, 9, 7, 4)
798 #define OP_TLBI_VALE2NXS		sys_insn(1, 4, 9, 7, 5)
799 #define OP_TLBI_VMALLS12E1NXS		sys_insn(1, 4, 9, 7, 6)
800 
801 /* Misc instructions */
802 #define OP_GCSPUSHX			sys_insn(1, 0, 7, 7, 4)
803 #define OP_GCSPOPCX			sys_insn(1, 0, 7, 7, 5)
804 #define OP_GCSPOPX			sys_insn(1, 0, 7, 7, 6)
805 #define OP_GCSPUSHM			sys_insn(1, 3, 7, 7, 0)
806 
807 #define OP_BRB_IALL			sys_insn(1, 1, 7, 2, 4)
808 #define OP_BRB_INJ			sys_insn(1, 1, 7, 2, 5)
809 #define OP_CFP_RCTX			sys_insn(1, 3, 7, 3, 4)
810 #define OP_DVP_RCTX			sys_insn(1, 3, 7, 3, 5)
811 #define OP_COSP_RCTX			sys_insn(1, 3, 7, 3, 6)
812 #define OP_CPP_RCTX			sys_insn(1, 3, 7, 3, 7)
813 
814 /*
815  * BRBE Instructions
816  */
817 #define BRB_IALL_INSN	__emit_inst(0xd5000000 | OP_BRB_IALL | (0x1f))
818 #define BRB_INJ_INSN	__emit_inst(0xd5000000 | OP_BRB_INJ  | (0x1f))
819 
820 /* Common SCTLR_ELx flags. */
821 #define SCTLR_ELx_ENTP2	(BIT(60))
822 #define SCTLR_ELx_DSSBS	(BIT(44))
823 #define SCTLR_ELx_ATA	(BIT(43))
824 
825 #define SCTLR_ELx_EE_SHIFT	25
826 #define SCTLR_ELx_ENIA_SHIFT	31
827 
828 #define SCTLR_ELx_ITFSB	 (BIT(37))
829 #define SCTLR_ELx_ENIA	 (BIT(SCTLR_ELx_ENIA_SHIFT))
830 #define SCTLR_ELx_ENIB	 (BIT(30))
831 #define SCTLR_ELx_LSMAOE (BIT(29))
832 #define SCTLR_ELx_nTLSMD (BIT(28))
833 #define SCTLR_ELx_ENDA	 (BIT(27))
834 #define SCTLR_ELx_EE     (BIT(SCTLR_ELx_EE_SHIFT))
835 #define SCTLR_ELx_EIS	 (BIT(22))
836 #define SCTLR_ELx_IESB	 (BIT(21))
837 #define SCTLR_ELx_TSCXT	 (BIT(20))
838 #define SCTLR_ELx_WXN	 (BIT(19))
839 #define SCTLR_ELx_ENDB	 (BIT(13))
840 #define SCTLR_ELx_I	 (BIT(12))
841 #define SCTLR_ELx_EOS	 (BIT(11))
842 #define SCTLR_ELx_SA	 (BIT(3))
843 #define SCTLR_ELx_C	 (BIT(2))
844 #define SCTLR_ELx_A	 (BIT(1))
845 #define SCTLR_ELx_M	 (BIT(0))
846 
847 /* SCTLR_EL2 specific flags. */
848 #define SCTLR_EL2_RES1	((BIT(4))  | (BIT(5))  | (BIT(11)) | (BIT(16)) | \
849 			 (BIT(18)) | (BIT(22)) | (BIT(23)) | (BIT(28)) | \
850 			 (BIT(29)))
851 
852 #define SCTLR_EL2_BT	(BIT(36))
853 #ifdef CONFIG_CPU_BIG_ENDIAN
854 #define ENDIAN_SET_EL2		SCTLR_ELx_EE
855 #else
856 #define ENDIAN_SET_EL2		0
857 #endif
858 
859 #define INIT_SCTLR_EL2_MMU_ON						\
860 	(SCTLR_ELx_M  | SCTLR_ELx_C | SCTLR_ELx_SA | SCTLR_ELx_I |	\
861 	 SCTLR_ELx_IESB | SCTLR_ELx_WXN | ENDIAN_SET_EL2 |		\
862 	 SCTLR_ELx_ITFSB | SCTLR_EL2_RES1)
863 
864 #define INIT_SCTLR_EL2_MMU_OFF \
865 	(SCTLR_EL2_RES1 | ENDIAN_SET_EL2)
866 
867 /* SCTLR_EL1 specific flags. */
868 #ifdef CONFIG_CPU_BIG_ENDIAN
869 #define ENDIAN_SET_EL1		(SCTLR_EL1_E0E | SCTLR_ELx_EE)
870 #else
871 #define ENDIAN_SET_EL1		0
872 #endif
873 
874 #define INIT_SCTLR_EL1_MMU_OFF \
875 	(ENDIAN_SET_EL1 | SCTLR_EL1_LSMAOE | SCTLR_EL1_nTLSMD | \
876 	 SCTLR_EL1_EIS  | SCTLR_EL1_TSCXT  | SCTLR_EL1_EOS)
877 
878 #define INIT_SCTLR_EL1_MMU_ON \
879 	(SCTLR_ELx_M      | SCTLR_ELx_C      | SCTLR_ELx_SA    | \
880 	 SCTLR_EL1_SA0    | SCTLR_EL1_SED    | SCTLR_ELx_I     | \
881 	 SCTLR_EL1_DZE    | SCTLR_EL1_UCT    | SCTLR_EL1_nTWE  | \
882 	 SCTLR_ELx_IESB   | SCTLR_EL1_SPAN   | SCTLR_ELx_ITFSB | \
883 	 ENDIAN_SET_EL1   | SCTLR_EL1_UCI    | SCTLR_EL1_EPAN  | \
884 	 SCTLR_EL1_LSMAOE | SCTLR_EL1_nTLSMD | SCTLR_EL1_EIS   | \
885 	 SCTLR_EL1_TSCXT  | SCTLR_EL1_EOS)
886 
887 /* MAIR_ELx memory attributes (used by Linux) */
888 #define MAIR_ATTR_DEVICE_nGnRnE		UL(0x00)
889 #define MAIR_ATTR_DEVICE_nGnRE		UL(0x04)
890 #define MAIR_ATTR_NORMAL_NC		UL(0x44)
891 #define MAIR_ATTR_NORMAL_TAGGED		UL(0xf0)
892 #define MAIR_ATTR_NORMAL		UL(0xff)
893 #define MAIR_ATTR_MASK			UL(0xff)
894 
895 /* Position the attr at the correct index */
896 #define MAIR_ATTRIDX(attr, idx)		((attr) << ((idx) * 8))
897 
898 /* id_aa64mmfr0 */
899 #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_MIN	0x0
900 #define ID_AA64MMFR0_EL1_TGRAN4_LPA2		ID_AA64MMFR0_EL1_TGRAN4_52_BIT
901 #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_MAX	0x7
902 #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED_MIN	0x0
903 #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED_MAX	0x7
904 #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_MIN	0x1
905 #define ID_AA64MMFR0_EL1_TGRAN16_LPA2		ID_AA64MMFR0_EL1_TGRAN16_52_BIT
906 #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_MAX	0xf
907 
908 #define ARM64_MIN_PARANGE_BITS		32
909 
910 #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_DEFAULT	0x0
911 #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_NONE		0x1
912 #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_MIN		0x2
913 #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_LPA2		0x3
914 #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_MAX		0x7
915 
916 #ifdef CONFIG_ARM64_PA_BITS_52
917 #define ID_AA64MMFR0_EL1_PARANGE_MAX	ID_AA64MMFR0_EL1_PARANGE_52
918 #else
919 #define ID_AA64MMFR0_EL1_PARANGE_MAX	ID_AA64MMFR0_EL1_PARANGE_48
920 #endif
921 
922 #if defined(CONFIG_ARM64_4K_PAGES)
923 #define ID_AA64MMFR0_EL1_TGRAN_SHIFT		ID_AA64MMFR0_EL1_TGRAN4_SHIFT
924 #define ID_AA64MMFR0_EL1_TGRAN_LPA2		ID_AA64MMFR0_EL1_TGRAN4_52_BIT
925 #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MIN	ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_MIN
926 #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MAX	ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_MAX
927 #define ID_AA64MMFR0_EL1_TGRAN_2_SHIFT		ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT
928 #elif defined(CONFIG_ARM64_16K_PAGES)
929 #define ID_AA64MMFR0_EL1_TGRAN_SHIFT		ID_AA64MMFR0_EL1_TGRAN16_SHIFT
930 #define ID_AA64MMFR0_EL1_TGRAN_LPA2		ID_AA64MMFR0_EL1_TGRAN16_52_BIT
931 #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MIN	ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_MIN
932 #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MAX	ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_MAX
933 #define ID_AA64MMFR0_EL1_TGRAN_2_SHIFT		ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT
934 #elif defined(CONFIG_ARM64_64K_PAGES)
935 #define ID_AA64MMFR0_EL1_TGRAN_SHIFT		ID_AA64MMFR0_EL1_TGRAN64_SHIFT
936 #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MIN	ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED_MIN
937 #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MAX	ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED_MAX
938 #define ID_AA64MMFR0_EL1_TGRAN_2_SHIFT		ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT
939 #endif
940 
941 #define CPACR_EL1_FPEN_EL1EN	(BIT(20)) /* enable EL1 access */
942 #define CPACR_EL1_FPEN_EL0EN	(BIT(21)) /* enable EL0 access, if EL1EN set */
943 
944 #define CPACR_EL1_SMEN_EL1EN	(BIT(24)) /* enable EL1 access */
945 #define CPACR_EL1_SMEN_EL0EN	(BIT(25)) /* enable EL0 access, if EL1EN set */
946 
947 #define CPACR_EL1_ZEN_EL1EN	(BIT(16)) /* enable EL1 access */
948 #define CPACR_EL1_ZEN_EL0EN	(BIT(17)) /* enable EL0 access, if EL1EN set */
949 
950 /* GCR_EL1 Definitions */
951 #define SYS_GCR_EL1_RRND	(BIT(16))
952 #define SYS_GCR_EL1_EXCL_MASK	0xffffUL
953 
954 #ifdef CONFIG_KASAN_HW_TAGS
955 /*
956  * KASAN always uses a whole byte for its tags. With CONFIG_KASAN_HW_TAGS it
957  * only uses tags in the range 0xF0-0xFF, which we map to MTE tags 0x0-0xF.
958  */
959 #define __MTE_TAG_MIN		(KASAN_TAG_MIN & 0xf)
960 #define __MTE_TAG_MAX		(KASAN_TAG_MAX & 0xf)
961 #define __MTE_TAG_INCL		GENMASK(__MTE_TAG_MAX, __MTE_TAG_MIN)
962 #define KERNEL_GCR_EL1_EXCL	(SYS_GCR_EL1_EXCL_MASK & ~__MTE_TAG_INCL)
963 #else
964 #define KERNEL_GCR_EL1_EXCL	SYS_GCR_EL1_EXCL_MASK
965 #endif
966 
967 #define KERNEL_GCR_EL1		(SYS_GCR_EL1_RRND | KERNEL_GCR_EL1_EXCL)
968 
969 /* RGSR_EL1 Definitions */
970 #define SYS_RGSR_EL1_TAG_MASK	0xfUL
971 #define SYS_RGSR_EL1_SEED_SHIFT	8
972 #define SYS_RGSR_EL1_SEED_MASK	0xffffUL
973 
974 /* TFSR{,E0}_EL1 bit definitions */
975 #define SYS_TFSR_EL1_TF0_SHIFT	0
976 #define SYS_TFSR_EL1_TF1_SHIFT	1
977 #define SYS_TFSR_EL1_TF0	(UL(1) << SYS_TFSR_EL1_TF0_SHIFT)
978 #define SYS_TFSR_EL1_TF1	(UL(1) << SYS_TFSR_EL1_TF1_SHIFT)
979 
980 /* Safe value for MPIDR_EL1: Bit31:RES1, Bit30:U:0, Bit24:MT:0 */
981 #define SYS_MPIDR_SAFE_VAL	(BIT(31))
982 
983 /* GIC Hypervisor interface registers */
984 /* ICH_LR*_EL2 bit definitions */
985 #define ICH_LR_VIRTUAL_ID_MASK	((1ULL << 32) - 1)
986 
987 #define ICH_LR_EOI		(1ULL << 41)
988 #define ICH_LR_GROUP		(1ULL << 60)
989 #define ICH_LR_HW		(1ULL << 61)
990 #define ICH_LR_STATE		(3ULL << 62)
991 #define ICH_LR_PENDING_BIT	(1ULL << 62)
992 #define ICH_LR_ACTIVE_BIT	(1ULL << 63)
993 #define ICH_LR_PHYS_ID_SHIFT	32
994 #define ICH_LR_PHYS_ID_MASK	(0x3ffULL << ICH_LR_PHYS_ID_SHIFT)
995 #define ICH_LR_PRIORITY_SHIFT	48
996 #define ICH_LR_PRIORITY_MASK	(0xffULL << ICH_LR_PRIORITY_SHIFT)
997 
998 /* ICH_VMCR_EL2 bit definitions */
999 #define ICH_VMCR_ACK_CTL_SHIFT	2
1000 #define ICH_VMCR_ACK_CTL_MASK	(1 << ICH_VMCR_ACK_CTL_SHIFT)
1001 #define ICH_VMCR_FIQ_EN_SHIFT	3
1002 #define ICH_VMCR_FIQ_EN_MASK	(1 << ICH_VMCR_FIQ_EN_SHIFT)
1003 #define ICH_VMCR_CBPR_SHIFT	4
1004 #define ICH_VMCR_CBPR_MASK	(1 << ICH_VMCR_CBPR_SHIFT)
1005 #define ICH_VMCR_EOIM_SHIFT	9
1006 #define ICH_VMCR_EOIM_MASK	(1 << ICH_VMCR_EOIM_SHIFT)
1007 #define ICH_VMCR_BPR1_SHIFT	18
1008 #define ICH_VMCR_BPR1_MASK	(7 << ICH_VMCR_BPR1_SHIFT)
1009 #define ICH_VMCR_BPR0_SHIFT	21
1010 #define ICH_VMCR_BPR0_MASK	(7 << ICH_VMCR_BPR0_SHIFT)
1011 #define ICH_VMCR_PMR_SHIFT	24
1012 #define ICH_VMCR_PMR_MASK	(0xffUL << ICH_VMCR_PMR_SHIFT)
1013 #define ICH_VMCR_ENG0_SHIFT	0
1014 #define ICH_VMCR_ENG0_MASK	(1 << ICH_VMCR_ENG0_SHIFT)
1015 #define ICH_VMCR_ENG1_SHIFT	1
1016 #define ICH_VMCR_ENG1_MASK	(1 << ICH_VMCR_ENG1_SHIFT)
1017 
1018 /*
1019  * Permission Indirection Extension (PIE) permission encodings.
1020  * Encodings with the _O suffix, have overlays applied (Permission Overlay Extension).
1021  */
1022 #define PIE_NONE_O	UL(0x0)
1023 #define PIE_R_O		UL(0x1)
1024 #define PIE_X_O		UL(0x2)
1025 #define PIE_RX_O	UL(0x3)
1026 #define PIE_RW_O	UL(0x5)
1027 #define PIE_RWnX_O	UL(0x6)
1028 #define PIE_RWX_O	UL(0x7)
1029 #define PIE_R		UL(0x8)
1030 #define PIE_GCS		UL(0x9)
1031 #define PIE_RX		UL(0xa)
1032 #define PIE_RW		UL(0xc)
1033 #define PIE_RWX		UL(0xe)
1034 #define PIE_MASK	UL(0xf)
1035 
1036 #define PIRx_ELx_BITS_PER_IDX		4
1037 #define PIRx_ELx_PERM_SHIFT(idx)	((idx) * PIRx_ELx_BITS_PER_IDX)
1038 #define PIRx_ELx_PERM_PREP(idx, perm)	(((perm) & PIE_MASK) << PIRx_ELx_PERM_SHIFT(idx))
1039 
1040 /*
1041  * Permission Overlay Extension (POE) permission encodings.
1042  */
1043 #define POE_NONE	UL(0x0)
1044 #define POE_R		UL(0x1)
1045 #define POE_X		UL(0x2)
1046 #define POE_RX		UL(0x3)
1047 #define POE_W		UL(0x4)
1048 #define POE_RW		UL(0x5)
1049 #define POE_WX		UL(0x6)
1050 #define POE_RWX		UL(0x7)
1051 #define POE_MASK	UL(0xf)
1052 
1053 #define POR_ELx_BITS_PER_IDX		4
1054 #define POR_ELx_PERM_SHIFT(idx)		((idx) * POR_ELx_BITS_PER_IDX)
1055 #define POR_ELx_PERM_GET(idx, reg)	(((reg) >> POR_ELx_PERM_SHIFT(idx)) & POE_MASK)
1056 #define POR_ELx_PERM_PREP(idx, perm)	(((perm) & POE_MASK) << POR_ELx_PERM_SHIFT(idx))
1057 
1058 /*
1059  * Definitions for Guarded Control Stack
1060  */
1061 
1062 #define GCS_CAP_ADDR_MASK		GENMASK(63, 12)
1063 #define GCS_CAP_ADDR_SHIFT		12
1064 #define GCS_CAP_ADDR_WIDTH		52
1065 #define GCS_CAP_ADDR(x)			FIELD_GET(GCS_CAP_ADDR_MASK, x)
1066 
1067 #define GCS_CAP_TOKEN_MASK		GENMASK(11, 0)
1068 #define GCS_CAP_TOKEN_SHIFT		0
1069 #define GCS_CAP_TOKEN_WIDTH		12
1070 #define GCS_CAP_TOKEN(x)		FIELD_GET(GCS_CAP_TOKEN_MASK, x)
1071 
1072 #define GCS_CAP_VALID_TOKEN		0x1
1073 #define GCS_CAP_IN_PROGRESS_TOKEN	0x5
1074 
1075 #define GCS_CAP(x)	((((unsigned long)x) & GCS_CAP_ADDR_MASK) | \
1076 					       GCS_CAP_VALID_TOKEN)
1077 
1078 #define ARM64_FEATURE_FIELD_BITS	4
1079 
1080 /* Defined for compatibility only, do not add new users. */
1081 #define ARM64_FEATURE_MASK(x)	(x##_MASK)
1082 
1083 #ifdef __ASSEMBLY__
1084 
1085 	.macro	mrs_s, rt, sreg
1086 	 __emit_inst(0xd5200000|(\sreg)|(.L__gpr_num_\rt))
1087 	.endm
1088 
1089 	.macro	msr_s, sreg, rt
1090 	__emit_inst(0xd5000000|(\sreg)|(.L__gpr_num_\rt))
1091 	.endm
1092 
1093 	.macro	msr_hcr_el2, reg
1094 #if IS_ENABLED(CONFIG_AMPERE_ERRATUM_AC04_CPU_23)
1095 	dsb	nsh
1096 	msr	hcr_el2, \reg
1097 	isb
1098 #else
1099 	msr	hcr_el2, \reg
1100 #endif
1101 	.endm
1102 #else
1103 
1104 #include <linux/bitfield.h>
1105 #include <linux/build_bug.h>
1106 #include <linux/types.h>
1107 #include <asm/alternative.h>
1108 
1109 #define DEFINE_MRS_S						\
1110 	__DEFINE_ASM_GPR_NUMS					\
1111 "	.macro	mrs_s, rt, sreg\n"				\
1112 	__emit_inst(0xd5200000|(\\sreg)|(.L__gpr_num_\\rt))	\
1113 "	.endm\n"
1114 
1115 #define DEFINE_MSR_S						\
1116 	__DEFINE_ASM_GPR_NUMS					\
1117 "	.macro	msr_s, sreg, rt\n"				\
1118 	__emit_inst(0xd5000000|(\\sreg)|(.L__gpr_num_\\rt))	\
1119 "	.endm\n"
1120 
1121 #define UNDEFINE_MRS_S						\
1122 "	.purgem	mrs_s\n"
1123 
1124 #define UNDEFINE_MSR_S						\
1125 "	.purgem	msr_s\n"
1126 
1127 #define __mrs_s(v, r)						\
1128 	DEFINE_MRS_S						\
1129 "	mrs_s " v ", " __stringify(r) "\n"			\
1130 	UNDEFINE_MRS_S
1131 
1132 #define __msr_s(r, v)						\
1133 	DEFINE_MSR_S						\
1134 "	msr_s " __stringify(r) ", " v "\n"			\
1135 	UNDEFINE_MSR_S
1136 
1137 /*
1138  * Unlike read_cpuid, calls to read_sysreg are never expected to be
1139  * optimized away or replaced with synthetic values.
1140  */
1141 #define read_sysreg(r) ({					\
1142 	u64 __val;						\
1143 	asm volatile("mrs %0, " __stringify(r) : "=r" (__val));	\
1144 	__val;							\
1145 })
1146 
1147 /*
1148  * The "Z" constraint normally means a zero immediate, but when combined with
1149  * the "%x0" template means XZR.
1150  */
1151 #define write_sysreg(v, r) do {					\
1152 	u64 __val = (u64)(v);					\
1153 	asm volatile("msr " __stringify(r) ", %x0"		\
1154 		     : : "rZ" (__val));				\
1155 } while (0)
1156 
1157 /*
1158  * For registers without architectural names, or simply unsupported by
1159  * GAS.
1160  *
1161  * __check_r forces warnings to be generated by the compiler when
1162  * evaluating r which wouldn't normally happen due to being passed to
1163  * the assembler via __stringify(r).
1164  */
1165 #define read_sysreg_s(r) ({						\
1166 	u64 __val;							\
1167 	u32 __maybe_unused __check_r = (u32)(r);			\
1168 	asm volatile(__mrs_s("%0", r) : "=r" (__val));			\
1169 	__val;								\
1170 })
1171 
1172 #define write_sysreg_s(v, r) do {					\
1173 	u64 __val = (u64)(v);						\
1174 	u32 __maybe_unused __check_r = (u32)(r);			\
1175 	asm volatile(__msr_s(r, "%x0") : : "rZ" (__val));		\
1176 } while (0)
1177 
1178 /*
1179  * Modify bits in a sysreg. Bits in the clear mask are zeroed, then bits in the
1180  * set mask are set. Other bits are left as-is.
1181  */
1182 #define sysreg_clear_set(sysreg, clear, set) do {			\
1183 	u64 __scs_val = read_sysreg(sysreg);				\
1184 	u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set);		\
1185 	if (__scs_new != __scs_val)					\
1186 		write_sysreg(__scs_new, sysreg);			\
1187 } while (0)
1188 
1189 #define sysreg_clear_set_hcr(clear, set) do {				\
1190 	u64 __scs_val = read_sysreg(hcr_el2);				\
1191 	u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set);		\
1192 	if (__scs_new != __scs_val)					\
1193 		write_sysreg_hcr(__scs_new);			\
1194 } while (0)
1195 
1196 #define sysreg_clear_set_s(sysreg, clear, set) do {			\
1197 	u64 __scs_val = read_sysreg_s(sysreg);				\
1198 	u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set);		\
1199 	if (__scs_new != __scs_val)					\
1200 		write_sysreg_s(__scs_new, sysreg);			\
1201 } while (0)
1202 
1203 #define write_sysreg_hcr(__val) do {					\
1204 	if (IS_ENABLED(CONFIG_AMPERE_ERRATUM_AC04_CPU_23) &&		\
1205 	   (!system_capabilities_finalized() ||				\
1206 	    alternative_has_cap_unlikely(ARM64_WORKAROUND_AMPERE_AC04_CPU_23))) \
1207 		asm volatile("dsb nsh; msr hcr_el2, %x0; isb"		\
1208 			     : : "rZ" (__val));				\
1209 	else								\
1210 		asm volatile("msr hcr_el2, %x0"				\
1211 			     : : "rZ" (__val));				\
1212 } while (0)
1213 
1214 #define read_sysreg_par() ({						\
1215 	u64 par;							\
1216 	asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412));	\
1217 	par = read_sysreg(par_el1);					\
1218 	asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412));	\
1219 	par;								\
1220 })
1221 
1222 #define SYS_FIELD_VALUE(reg, field, val)	reg##_##field##_##val
1223 
1224 #define SYS_FIELD_GET(reg, field, val)		\
1225 		 FIELD_GET(reg##_##field##_MASK, val)
1226 
1227 #define SYS_FIELD_PREP(reg, field, val)		\
1228 		 FIELD_PREP(reg##_##field##_MASK, val)
1229 
1230 #define SYS_FIELD_PREP_ENUM(reg, field, val)		\
1231 		 FIELD_PREP(reg##_##field##_MASK,	\
1232 			    SYS_FIELD_VALUE(reg, field, val))
1233 
1234 #endif
1235 
1236 #endif	/* __ASM_SYSREG_H */
1237