xref: /linux/arch/arm64/boot/dts/ti/k3-j721s2-common-proc-board.dts (revision f00c6ead159fb028ac989916ed2999bac2f7d43b)
1// SPDX-License-Identifier: GPL-2.0-only OR MIT
2/*
3 * Copyright (C) 2021-2024 Texas Instruments Incorporated - https://www.ti.com/
4 *
5 * Common Processor Board: https://www.ti.com/tool/J721EXCPXEVM
6 */
7
8/dts-v1/;
9
10#include "k3-j721s2-som-p0.dtsi"
11#include <dt-bindings/net/ti-dp83867.h>
12#include <dt-bindings/phy/phy-cadence.h>
13#include <dt-bindings/phy/phy.h>
14
15#include "k3-serdes.h"
16
17/ {
18	compatible = "ti,j721s2-evm", "ti,j721s2";
19	model = "Texas Instruments J721S2 EVM";
20
21	chosen {
22		stdout-path = "serial2:115200n8";
23	};
24
25	aliases {
26		serial1 = &mcu_uart0;
27		serial2 = &main_uart8;
28		mmc0 = &main_sdhci0;
29		mmc1 = &main_sdhci1;
30		can0 = &main_mcan16;
31		can1 = &mcu_mcan0;
32		can2 = &mcu_mcan1;
33		can3 = &main_mcan3;
34		can4 = &main_mcan5;
35	};
36
37	evm_12v0: fixedregulator-evm12v0 {
38		/* main supply */
39		compatible = "regulator-fixed";
40		regulator-name = "evm_12v0";
41		regulator-min-microvolt = <12000000>;
42		regulator-max-microvolt = <12000000>;
43		regulator-always-on;
44		regulator-boot-on;
45	};
46
47	vsys_3v3: fixedregulator-vsys3v3 {
48		/* Output of LM5140 */
49		compatible = "regulator-fixed";
50		regulator-name = "vsys_3v3";
51		regulator-min-microvolt = <3300000>;
52		regulator-max-microvolt = <3300000>;
53		vin-supply = <&evm_12v0>;
54		regulator-always-on;
55		regulator-boot-on;
56	};
57
58	vsys_5v0: fixedregulator-vsys5v0 {
59		/* Output of LM5140 */
60		compatible = "regulator-fixed";
61		regulator-name = "vsys_5v0";
62		regulator-min-microvolt = <5000000>;
63		regulator-max-microvolt = <5000000>;
64		vin-supply = <&evm_12v0>;
65		regulator-always-on;
66		regulator-boot-on;
67	};
68
69	vdd_mmc1: fixedregulator-sd {
70		/* Output of TPS22918 */
71		compatible = "regulator-fixed";
72		regulator-name = "vdd_mmc1";
73		regulator-min-microvolt = <3300000>;
74		regulator-max-microvolt = <3300000>;
75		regulator-boot-on;
76		enable-active-high;
77		vin-supply = <&vsys_3v3>;
78		gpio = <&exp2 2 GPIO_ACTIVE_HIGH>;
79	};
80
81	vdd_sd_dv: gpio-regulator-TLV71033 {
82		/* Output of TLV71033 */
83		compatible = "regulator-gpio";
84		regulator-name = "tlv71033";
85		pinctrl-names = "default";
86		pinctrl-0 = <&vdd_sd_dv_pins_default>;
87		regulator-min-microvolt = <1800000>;
88		regulator-max-microvolt = <3300000>;
89		regulator-boot-on;
90		vin-supply = <&vsys_5v0>;
91		gpios = <&main_gpio0 8 GPIO_ACTIVE_HIGH>;
92		states = <1800000 0x0>,
93			 <3300000 0x1>;
94	};
95
96	transceiver1: can-phy1 {
97		compatible = "ti,tcan1043";
98		#phy-cells = <0>;
99		max-bitrate = <5000000>;
100		pinctrl-names = "default";
101		pinctrl-0 = <&mcu_mcan0_gpio_pins_default>;
102		standby-gpios = <&wkup_gpio0 69 GPIO_ACTIVE_LOW>;
103		enable-gpios = <&wkup_gpio0 0 GPIO_ACTIVE_HIGH>;
104	};
105
106	transceiver2: can-phy2 {
107		compatible = "ti,tcan1042";
108		#phy-cells = <0>;
109		max-bitrate = <5000000>;
110		pinctrl-names = "default";
111		pinctrl-0 = <&mcu_mcan1_gpio_pins_default>;
112		standby-gpios = <&wkup_gpio0 2 GPIO_ACTIVE_HIGH>;
113	};
114
115	transceiver3: can-phy3 {
116		compatible = "ti,tcan1043";
117		#phy-cells = <0>;
118		max-bitrate = <5000000>;
119		standby-gpios = <&exp2 7 GPIO_ACTIVE_LOW>;
120		enable-gpios = <&exp2 6 GPIO_ACTIVE_HIGH>;
121		mux-states = <&mux0 1>;
122	};
123
124	transceiver4: can-phy4 {
125		compatible = "ti,tcan1042";
126		#phy-cells = <0>;
127		max-bitrate = <5000000>;
128		standby-gpios = <&exp_som 7 GPIO_ACTIVE_HIGH>;
129		mux-states = <&mux1 1>;
130	};
131};
132
133&main_pmx0 {
134	main_uart8_pins_default: main-uart8-default-pins {
135		pinctrl-single,pins = <
136			J721S2_IOPAD(0x040, PIN_INPUT, 14) /* (AC28) MCASP0_AXR0.UART8_CTSn */
137			J721S2_IOPAD(0x044, PIN_OUTPUT, 14) /* (Y26) MCASP0_AXR1.UART8_RTSn */
138			J721S2_IOPAD(0x0d0, PIN_INPUT, 11) /* (AF26) SPI0_CS1.UART8_RXD */
139			J721S2_IOPAD(0x0d4, PIN_OUTPUT, 11) /* (AH27) SPI0_CLK.UART8_TXD */
140		>;
141	};
142
143	main_i2c3_pins_default: main-i2c3-default-pins {
144		pinctrl-single,pins = <
145			J721S2_IOPAD(0x064, PIN_INPUT_PULLUP, 13) /* (W28) MCAN0_TX.I2C3_SCL */
146			J721S2_IOPAD(0x060, PIN_INPUT_PULLUP, 13) /* (AC27) MCASP2_AXR1.I2C3_SDA */
147		>;
148	};
149
150	main_i2c5_pins_default: main-i2c5-default-pins {
151		pinctrl-single,pins = <
152			J721S2_IOPAD(0x01c, PIN_INPUT, 8) /* (Y24) MCAN15_TX.I2C5_SCL */
153			J721S2_IOPAD(0x018, PIN_INPUT, 8) /* (W23) MCAN14_RX.I2C5_SDA */
154		>;
155	};
156
157	main_mmc1_pins_default: main-mmc1-default-pins {
158		pinctrl-single,pins = <
159			J721S2_IOPAD(0x104, PIN_INPUT, 0) /* (P23) MMC1_CLK */
160			J721S2_IOPAD(0x108, PIN_INPUT, 0) /* (N24) MMC1_CMD */
161			J721S2_IOPAD(0x100, PIN_INPUT, 0) /* (###) MMC1_CLKLB */
162			J721S2_IOPAD(0x0fc, PIN_INPUT, 0) /* (M23) MMC1_DAT0 */
163			J721S2_IOPAD(0x0f8, PIN_INPUT, 0) /* (P24) MMC1_DAT1 */
164			J721S2_IOPAD(0x0f4, PIN_INPUT, 0) /* (R24) MMC1_DAT2 */
165			J721S2_IOPAD(0x0f0, PIN_INPUT, 0) /* (R22) MMC1_DAT3 */
166			J721S2_IOPAD(0x0e8, PIN_INPUT, 8) /* (AE25) TIMER_IO0.MMC1_SDCD */
167		>;
168	};
169
170	vdd_sd_dv_pins_default: vdd-sd-dv-default-pins {
171		pinctrl-single,pins = <
172			J721S2_IOPAD(0x020, PIN_INPUT, 7) /* (AA23) MCAN15_RX.GPIO0_8 */
173		>;
174	};
175
176	main_usbss0_pins_default: main-usbss0-default-pins {
177		pinctrl-single,pins = <
178			J721S2_IOPAD(0x0ec, PIN_OUTPUT, 6) /* (AG25) TIMER_IO1.USB0_DRVVBUS */
179		>;
180	};
181
182	main_mcan3_pins_default: main-mcan3-default-pins {
183		pinctrl-single,pins = <
184			J721S2_IOPAD(0x080, PIN_INPUT, 0) /* (U26) MCASP0_AXR4.MCAN3_RX */
185			J721S2_IOPAD(0x07c, PIN_OUTPUT, 0) /* (T27) MCASP0_AXR3.MCAN3_TX */
186		>;
187	};
188
189	main_mcan5_pins_default: main-mcan5-default-pins {
190		pinctrl-single,pins = <
191			J721S2_IOPAD(0x03c, PIN_INPUT, 0) /* (U27) MCASP0_AFSX.MCAN5_RX */
192			J721S2_IOPAD(0x038, PIN_OUTPUT, 0) /* (AB28) MCASP0_ACLKX.MCAN5_TX */
193		>;
194	};
195};
196
197&wkup_pmx2 {
198	wkup_uart0_pins_default: wkup-uart0-default-pins {
199		pinctrl-single,pins = <
200			J721S2_WKUP_IOPAD(0x070, PIN_INPUT, 0) /* (E25) WKUP_GPIO0_6.WKUP_UART0_CTSn */
201			J721S2_WKUP_IOPAD(0x074, PIN_OUTPUT, 0) /* (F28) WKUP_GPIO0_7.WKUP_UART0_RTSn */
202			J721S2_WKUP_IOPAD(0x048, PIN_INPUT, 0) /* (D28) WKUP_UART0_RXD */
203			J721S2_WKUP_IOPAD(0x04c, PIN_OUTPUT, 0) /* (D27) WKUP_UART0_TXD */
204		>;
205	};
206
207	mcu_uart0_pins_default: mcu-uart0-default-pins {
208		pinctrl-single,pins = <
209			J721S2_WKUP_IOPAD(0x090, PIN_INPUT, 0) /* (B24) WKUP_GPIO0_14.MCU_UART0_CTSn */
210			J721S2_WKUP_IOPAD(0x094, PIN_OUTPUT, 0) /* (D25) WKUP_GPIO0_15.MCU_UART0_RTSn */
211			J721S2_WKUP_IOPAD(0x08c, PIN_INPUT, 0) /* (C24) WKUP_GPIO0_13.MCU_UART0_RXD */
212			J721S2_WKUP_IOPAD(0x088, PIN_OUTPUT, 0) /* (C25) WKUP_GPIO0_12.MCU_UART0_TXD */
213		>;
214	};
215
216	mcu_cpsw_pins_default: mcu-cpsw-default-pins {
217		pinctrl-single,pins = <
218			J721S2_WKUP_IOPAD(0x02c, PIN_INPUT, 0) /* (B22) MCU_RGMII1_RD0 */
219			J721S2_WKUP_IOPAD(0x028, PIN_INPUT, 0) /* (B21) MCU_RGMII1_RD1 */
220			J721S2_WKUP_IOPAD(0x024, PIN_INPUT, 0) /* (C22) MCU_RGMII1_RD2 */
221			J721S2_WKUP_IOPAD(0x020, PIN_INPUT, 0) /* (D23) MCU_RGMII1_RD3 */
222			J721S2_WKUP_IOPAD(0x01c, PIN_INPUT, 0) /* (D22) MCU_RGMII1_RXC */
223			J721S2_WKUP_IOPAD(0x004, PIN_INPUT, 0) /* (E23) MCU_RGMII1_RX_CTL */
224			J721S2_WKUP_IOPAD(0x014, PIN_OUTPUT, 0) /* (F23) MCU_RGMII1_TD0 */
225			J721S2_WKUP_IOPAD(0x010, PIN_OUTPUT, 0) /* (G22) MCU_RGMII1_TD1 */
226			J721S2_WKUP_IOPAD(0x00c, PIN_OUTPUT, 0) /* (E21) MCU_RGMII1_TD2 */
227			J721S2_WKUP_IOPAD(0x008, PIN_OUTPUT, 0) /* (E22) MCU_RGMII1_TD3 */
228			J721S2_WKUP_IOPAD(0x018, PIN_OUTPUT, 0) /* (F21) MCU_RGMII1_TXC */
229			J721S2_WKUP_IOPAD(0x000, PIN_OUTPUT, 0) /* (F22) MCU_RGMII1_TX_CTL */
230		>;
231	};
232
233	mcu_mdio_pins_default: mcu-mdio-default-pins {
234		pinctrl-single,pins = <
235			J721S2_WKUP_IOPAD(0x034, PIN_OUTPUT, 0) /* (A21) MCU_MDIO0_MDC */
236			J721S2_WKUP_IOPAD(0x030, PIN_INPUT, 0) /* (A22) MCU_MDIO0_MDIO */
237		>;
238	};
239
240	mcu_mcan0_pins_default: mcu-mcan0-default-pins {
241		pinctrl-single,pins = <
242			J721S2_WKUP_IOPAD(0x054, PIN_INPUT, 0) /* (E28) MCU_MCAN0_RX */
243			J721S2_WKUP_IOPAD(0x050, PIN_OUTPUT, 0) /* (E27) MCU_MCAN0_TX */
244		>;
245	};
246
247	mcu_mcan1_pins_default: mcu-mcan1-default-pins {
248		pinctrl-single,pins = <
249			J721S2_WKUP_IOPAD(0x06c, PIN_INPUT, 0) /* (F26) WKUP_GPIO0_5.MCU_MCAN1_RX */
250			J721S2_WKUP_IOPAD(0x068, PIN_OUTPUT, 0) /*(C23) WKUP_GPIO0_4.MCU_MCAN1_TX */
251		>;
252	};
253
254	mcu_mcan0_gpio_pins_default: mcu-mcan0-gpio-default-pins {
255		pinctrl-single,pins = <
256			J721S2_WKUP_IOPAD(0x058, PIN_INPUT, 7) /* (D26) WKUP_GPIO0_0 */
257			J721S2_WKUP_IOPAD(0x040, PIN_INPUT, 7) /* (B25) MCU_SPI0_D1.WKUP_GPIO0_69 */
258		>;
259	};
260
261	mcu_mcan1_gpio_pins_default: mcu-mcan1-gpio-default-pins {
262		pinctrl-single,pins = <
263			J721S2_WKUP_IOPAD(0x060, PIN_INPUT, 7) /* (C28) WKUP_GPIO0_2 */
264		>;
265	};
266
267	mcu_adc0_pins_default: mcu-adc0-default-pins {
268		pinctrl-single,pins = <
269			J721S2_WKUP_IOPAD(0x0cc, PIN_INPUT, 0) /* (L25) MCU_ADC0_AIN0 */
270			J721S2_WKUP_IOPAD(0x0d0, PIN_INPUT, 0) /* (K25) MCU_ADC0_AIN1 */
271			J721S2_WKUP_IOPAD(0x0d4, PIN_INPUT, 0) /* (M24) MCU_ADC0_AIN2 */
272			J721S2_WKUP_IOPAD(0x0d8, PIN_INPUT, 0) /* (L24) MCU_ADC0_AIN3 */
273			J721S2_WKUP_IOPAD(0x0dc, PIN_INPUT, 0) /* (L27) MCU_ADC0_AIN4 */
274			J721S2_WKUP_IOPAD(0x0e0, PIN_INPUT, 0) /* (K24) MCU_ADC0_AIN5 */
275			J721S2_WKUP_IOPAD(0x0e4, PIN_INPUT, 0) /* (M27) MCU_ADC0_AIN6 */
276			J721S2_WKUP_IOPAD(0x0e8, PIN_INPUT, 0) /* (M26) MCU_ADC0_AIN7 */
277		>;
278	};
279
280	mcu_adc1_pins_default: mcu-adc1-default-pins {
281		pinctrl-single,pins = <
282			J721S2_WKUP_IOPAD(0x0ec, PIN_INPUT, 0) /* (P25) MCU_ADC1_AIN0 */
283			J721S2_WKUP_IOPAD(0x0f0, PIN_INPUT, 0) /* (R25) MCU_ADC1_AIN1 */
284			J721S2_WKUP_IOPAD(0x0f4, PIN_INPUT, 0) /* (P28) MCU_ADC1_AIN2 */
285			J721S2_WKUP_IOPAD(0x0f8, PIN_INPUT, 0) /* (P27) MCU_ADC1_AIN3 */
286			J721S2_WKUP_IOPAD(0x0fc, PIN_INPUT, 0) /* (N25) MCU_ADC1_AIN4 */
287			J721S2_WKUP_IOPAD(0x100, PIN_INPUT, 0) /* (P26) MCU_ADC1_AIN5 */
288			J721S2_WKUP_IOPAD(0x104, PIN_INPUT, 0) /* (N26) MCU_ADC1_AIN6 */
289			J721S2_WKUP_IOPAD(0x108, PIN_INPUT, 0) /* (N27) MCU_ADC1_AIN7 */
290		>;
291	};
292};
293
294&wkup_pmx1 {
295	mcu_fss0_ospi1_pins_default: mcu-fss0-ospi1-default-pins {
296		pinctrl-single,pins = <
297			J721S2_WKUP_IOPAD(0x008, PIN_OUTPUT, 0) /* (A19) MCU_OSPI1_CLK */
298			J721S2_WKUP_IOPAD(0x024, PIN_OUTPUT, 0) /* (D20) MCU_OSPI1_CSn0 */
299			J721S2_WKUP_IOPAD(0x014, PIN_INPUT, 0) /* (D21) MCU_OSPI1_D0 */
300			J721S2_WKUP_IOPAD(0x018, PIN_INPUT, 0) /* (G20) MCU_OSPI1_D1 */
301			J721S2_WKUP_IOPAD(0x01c, PIN_INPUT, 0) /* (C20) MCU_OSPI1_D2 */
302			J721S2_WKUP_IOPAD(0x020, PIN_INPUT, 0) /* (A20) MCU_OSPI1_D3 */
303			J721S2_WKUP_IOPAD(0x010, PIN_INPUT, 0) /* (B19) MCU_OSPI1_DQS */
304			J721S2_WKUP_IOPAD(0x00c, PIN_INPUT, 0) /* (B20) MCU_OSPI1_LBCLKO */
305		>;
306	};
307};
308
309&main_gpio0 {
310	status = "okay";
311};
312
313&wkup_gpio0 {
314	status = "okay";
315};
316
317&wkup_uart0 {
318	status = "reserved";
319	pinctrl-names = "default";
320	pinctrl-0 = <&wkup_uart0_pins_default>;
321};
322
323&mcu_uart0 {
324	status = "okay";
325	pinctrl-names = "default";
326	pinctrl-0 = <&mcu_uart0_pins_default>;
327};
328
329&main_uart8 {
330	status = "okay";
331	pinctrl-names = "default";
332	pinctrl-0 = <&main_uart8_pins_default>;
333	/* Shared with TFA on this platform */
334	power-domains = <&k3_pds 357 TI_SCI_PD_SHARED>;
335};
336
337&main_i2c0 {
338	clock-frequency = <400000>;
339
340	exp1: gpio@20 {
341		compatible = "ti,tca6416";
342		reg = <0x20>;
343		gpio-controller;
344		#gpio-cells = <2>;
345		gpio-line-names = "PCIE_2L_MODE_SEL", "PCIE_2L_PERSTZ", "PCIE_2L_RC_RSTZ",
346				  "PCIE_2L_EP_RST_EN", "PCIE_1L_MODE_SEL", "PCIE_1L_PERSTZ",
347				  "PCIE_1L_RC_RSTZ", "PCIE_1L_EP_RST_EN", "PCIE_2L_PRSNT#",
348				  "PCIE_1L_PRSNT#", "CDCI1_OE1/OE4", "CDCI1_OE2/OE3", "EXP_MUX1",
349				  "EXP_MUX2", "EXP_MUX3", "GESI_EXP_PHY_RSTz";
350	};
351
352	exp2: gpio@22 {
353		compatible = "ti,tca6424";
354		reg = <0x22>;
355		gpio-controller;
356		#gpio-cells = <2>;
357		gpio-line-names = "APPLE_AUTH_RSTZ", "MLB_RSTZ", "GPIO_USD_PWR_EN", "USBC_PWR_EN",
358				  "USBC_MODE_SEL1", "USBC_MODE_SEL0", "MCAN0_EN", "MCAN0_STB#",
359				  "MUX_SPAREMUX_SPARE", "MCASP/TRACE_MUX_S0", "MCASP/TRACE_MUX_S1",
360				  "MLB_MUX_SEL", "MCAN_MUX_SEL", "MCASP2/SPI3_MUX_SEL", "PCIe_CLKREQn_MUX_SEL",
361				  "CDCI2_RSTZ", "ENET_EXP_PWRDN", "ENET_EXP_RESETZ", "ENET_I2CMUX_SEL",
362				  "ENET_EXP_SPARE2", "M2PCIE_RTSZ", "USER_INPUT1", "USER_LED1", "USER_LED2";
363	};
364};
365
366&main_i2c5 {
367	pinctrl-names = "default";
368	pinctrl-0 = <&main_i2c5_pins_default>;
369	clock-frequency = <400000>;
370	status = "okay";
371
372	exp5: gpio@20 {
373		compatible = "ti,tca6408";
374		reg = <0x20>;
375		gpio-controller;
376		#gpio-cells = <2>;
377		gpio-line-names = "CSI2_EXP_RSTZ", "CSI2_EXP_A_GPIO0",
378				  "CSI2_EXP_A_GPIO1", "CSI2_EXP_A_GPIO2",
379				  "CSI2_EXP_B_GPIO1", "CSI2_EXP_B_GPIO2",
380				  "CSI2_EXP_B_GPIO3", "CSI2_EXP_B_GPIO4";
381	};
382};
383
384&main_sdhci0 {
385	/* eMMC */
386	status = "okay";
387	non-removable;
388	ti,driver-strength-ohm = <50>;
389	disable-wp;
390};
391
392&main_sdhci1 {
393	/* SD card */
394	status = "okay";
395	pinctrl-0 = <&main_mmc1_pins_default>;
396	pinctrl-names = "default";
397	disable-wp;
398	vmmc-supply = <&vdd_mmc1>;
399	vqmmc-supply = <&vdd_sd_dv>;
400};
401
402&mcu_cpsw {
403	pinctrl-names = "default";
404	pinctrl-0 = <&mcu_cpsw_pins_default>, <&mcu_mdio_pins_default>;
405};
406
407&davinci_mdio {
408	phy0: ethernet-phy@0 {
409		reg = <0>;
410		ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_00_NS>;
411		ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
412		ti,min-output-impedance;
413	};
414};
415
416&cpsw_port1 {
417	phy-mode = "rgmii-rxid";
418	phy-handle = <&phy0>;
419};
420
421&serdes_ln_ctrl {
422	idle-states = <J721S2_SERDES0_LANE0_PCIE1_LANE0>, <J721S2_SERDES0_LANE1_USB>,
423		      <J721S2_SERDES0_LANE2_EDP_LANE2>, <J721S2_SERDES0_LANE3_EDP_LANE3>;
424};
425
426&serdes_refclk {
427	clock-frequency = <100000000>;
428};
429
430&serdes0 {
431	status = "okay";
432	serdes0_pcie_link: phy@0 {
433		reg = <0>;
434		cdns,num-lanes = <1>;
435		#phy-cells = <0>;
436		cdns,phy-type = <PHY_TYPE_PCIE>;
437		resets = <&serdes_wiz0 1>;
438	};
439};
440
441&usb_serdes_mux {
442	idle-states = <1>; /* USB0 to SERDES lane 1 */
443};
444
445&usbss0 {
446	status = "okay";
447	pinctrl-0 = <&main_usbss0_pins_default>;
448	pinctrl-names = "default";
449	ti,vbus-divider;
450	ti,usb2-only;
451};
452
453&usb0 {
454	dr_mode = "otg";
455	maximum-speed = "high-speed";
456};
457
458&ospi1 {
459	status = "okay";
460	pinctrl-names = "default";
461	pinctrl-0 = <&mcu_fss0_ospi1_pins_default>;
462
463	flash@0 {
464		compatible = "jedec,spi-nor";
465		reg = <0x0>;
466		spi-tx-bus-width = <1>;
467		spi-rx-bus-width = <4>;
468		spi-max-frequency = <40000000>;
469		cdns,tshsl-ns = <60>;
470		cdns,tsd2d-ns = <60>;
471		cdns,tchsh-ns = <60>;
472		cdns,tslch-ns = <60>;
473		cdns,read-delay = <2>;
474	};
475};
476
477&pcie1_rc {
478	status = "okay";
479	reset-gpios = <&exp1 2 GPIO_ACTIVE_HIGH>;
480	phys = <&serdes0_pcie_link>;
481	phy-names = "pcie-phy";
482	num-lanes = <1>;
483};
484
485&mcu_mcan0 {
486	status = "okay";
487	pinctrl-names = "default";
488	pinctrl-0 = <&mcu_mcan0_pins_default>;
489	phys = <&transceiver1>;
490};
491
492&mcu_mcan1 {
493	status = "okay";
494	pinctrl-names = "default";
495	pinctrl-0 = <&mcu_mcan1_pins_default>;
496	phys = <&transceiver2>;
497};
498
499&tscadc0 {
500	pinctrl-0 = <&mcu_adc0_pins_default>;
501	pinctrl-names = "default";
502	status = "okay";
503	adc {
504		ti,adc-channels = <0 1 2 3 4 5 6 7>;
505	};
506};
507
508&tscadc1 {
509	pinctrl-0 = <&mcu_adc1_pins_default>;
510	pinctrl-names = "default";
511	status = "okay";
512	adc {
513		ti,adc-channels = <0 1 2 3 4 5 6 7>;
514	};
515};
516
517&main_mcan3 {
518	status = "okay";
519	pinctrl-names = "default";
520	pinctrl-0 = <&main_mcan3_pins_default>;
521	phys = <&transceiver3>;
522};
523
524&main_mcan5 {
525	status = "okay";
526	pinctrl-names = "default";
527	pinctrl-0 = <&main_mcan5_pins_default>;
528	phys = <&transceiver4>;
529};
530