1d361ed88SLokesh Vutla// SPDX-License-Identifier: GPL-2.0 2d361ed88SLokesh Vutla/* 3d361ed88SLokesh Vutla * Device Tree Source for J7200 SoC Family 4d361ed88SLokesh Vutla * 5d361ed88SLokesh Vutla * Copyright (C) 2020 Texas Instruments Incorporated - https://www.ti.com/ 6d361ed88SLokesh Vutla */ 7d361ed88SLokesh Vutla 8d361ed88SLokesh Vutla#include <dt-bindings/interrupt-controller/irq.h> 9d361ed88SLokesh Vutla#include <dt-bindings/interrupt-controller/arm-gic.h> 10d361ed88SLokesh Vutla#include <dt-bindings/soc/ti,sci_pm_domain.h> 11d361ed88SLokesh Vutla 12fe49f2d7SNishanth Menon#include "k3-pinctrl.h" 13fe49f2d7SNishanth Menon 14d361ed88SLokesh Vutla/ { 15d361ed88SLokesh Vutla model = "Texas Instruments K3 J7200 SoC"; 16d361ed88SLokesh Vutla compatible = "ti,j7200"; 17d361ed88SLokesh Vutla interrupt-parent = <&gic500>; 18d361ed88SLokesh Vutla #address-cells = <2>; 19d361ed88SLokesh Vutla #size-cells = <2>; 20d361ed88SLokesh Vutla 21d361ed88SLokesh Vutla chosen { }; 22d361ed88SLokesh Vutla 23d361ed88SLokesh Vutla cpus { 24d361ed88SLokesh Vutla #address-cells = <1>; 25d361ed88SLokesh Vutla #size-cells = <0>; 26d361ed88SLokesh Vutla cpu-map { 27d361ed88SLokesh Vutla cluster0: cluster0 { 28d361ed88SLokesh Vutla core0 { 29d361ed88SLokesh Vutla cpu = <&cpu0>; 30d361ed88SLokesh Vutla }; 31d361ed88SLokesh Vutla 32d361ed88SLokesh Vutla core1 { 33d361ed88SLokesh Vutla cpu = <&cpu1>; 34d361ed88SLokesh Vutla }; 35d361ed88SLokesh Vutla }; 36d361ed88SLokesh Vutla 37d361ed88SLokesh Vutla }; 38d361ed88SLokesh Vutla 39d361ed88SLokesh Vutla cpu0: cpu@0 { 40d361ed88SLokesh Vutla compatible = "arm,cortex-a72"; 41d361ed88SLokesh Vutla reg = <0x000>; 42d361ed88SLokesh Vutla device_type = "cpu"; 43d361ed88SLokesh Vutla enable-method = "psci"; 44d361ed88SLokesh Vutla i-cache-size = <0xc000>; 45d361ed88SLokesh Vutla i-cache-line-size = <64>; 46d361ed88SLokesh Vutla i-cache-sets = <256>; 47d361ed88SLokesh Vutla d-cache-size = <0x8000>; 48d361ed88SLokesh Vutla d-cache-line-size = <64>; 49a172c869SNishanth Menon d-cache-sets = <256>; 50d361ed88SLokesh Vutla next-level-cache = <&L2_0>; 51d361ed88SLokesh Vutla }; 52d361ed88SLokesh Vutla 53d361ed88SLokesh Vutla cpu1: cpu@1 { 54d361ed88SLokesh Vutla compatible = "arm,cortex-a72"; 55d361ed88SLokesh Vutla reg = <0x001>; 56d361ed88SLokesh Vutla device_type = "cpu"; 57d361ed88SLokesh Vutla enable-method = "psci"; 58d361ed88SLokesh Vutla i-cache-size = <0xc000>; 59d361ed88SLokesh Vutla i-cache-line-size = <64>; 60d361ed88SLokesh Vutla i-cache-sets = <256>; 61d361ed88SLokesh Vutla d-cache-size = <0x8000>; 62d361ed88SLokesh Vutla d-cache-line-size = <64>; 63a172c869SNishanth Menon d-cache-sets = <256>; 64d361ed88SLokesh Vutla next-level-cache = <&L2_0>; 65d361ed88SLokesh Vutla }; 66d361ed88SLokesh Vutla }; 67d361ed88SLokesh Vutla 68d361ed88SLokesh Vutla L2_0: l2-cache0 { 69d361ed88SLokesh Vutla compatible = "cache"; 70d361ed88SLokesh Vutla cache-level = <2>; 71880932e6SPierre Gondois cache-unified; 72d361ed88SLokesh Vutla cache-size = <0x100000>; 73d361ed88SLokesh Vutla cache-line-size = <64>; 74d0c82610SNishanth Menon cache-sets = <1024>; 75d361ed88SLokesh Vutla next-level-cache = <&msmc_l3>; 76d361ed88SLokesh Vutla }; 77d361ed88SLokesh Vutla 78d361ed88SLokesh Vutla msmc_l3: l3-cache0 { 79d361ed88SLokesh Vutla compatible = "cache"; 80d361ed88SLokesh Vutla cache-level = <3>; 819b8c6da0SKrzysztof Kozlowski cache-unified; 82d361ed88SLokesh Vutla }; 83d361ed88SLokesh Vutla 84d361ed88SLokesh Vutla firmware { 85d361ed88SLokesh Vutla optee { 86d361ed88SLokesh Vutla compatible = "linaro,optee-tz"; 87d361ed88SLokesh Vutla method = "smc"; 88d361ed88SLokesh Vutla }; 89d361ed88SLokesh Vutla 90d361ed88SLokesh Vutla psci: psci { 91d361ed88SLokesh Vutla compatible = "arm,psci-1.0"; 92d361ed88SLokesh Vutla method = "smc"; 93d361ed88SLokesh Vutla }; 94d361ed88SLokesh Vutla }; 95d361ed88SLokesh Vutla 96d361ed88SLokesh Vutla a72_timer0: timer-cl0-cpu0 { 97d361ed88SLokesh Vutla compatible = "arm,armv8-timer"; 98d361ed88SLokesh Vutla interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, /* cntpsirq */ 99d361ed88SLokesh Vutla <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, /* cntpnsirq */ 100d361ed88SLokesh Vutla <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, /* cntvirq */ 101d361ed88SLokesh Vutla <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; /* cnthpirq */ 102d361ed88SLokesh Vutla }; 103d361ed88SLokesh Vutla 104d361ed88SLokesh Vutla pmu: pmu { 105ae10ce93SNishanth Menon compatible = "arm,cortex-a72-pmu"; 106d361ed88SLokesh Vutla interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>; 107d361ed88SLokesh Vutla }; 108d361ed88SLokesh Vutla 109d361ed88SLokesh Vutla cbass_main: bus@100000 { 110d361ed88SLokesh Vutla compatible = "simple-bus"; 111d361ed88SLokesh Vutla #address-cells = <2>; 112d361ed88SLokesh Vutla #size-cells = <2>; 113d361ed88SLokesh Vutla ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ 114d361ed88SLokesh Vutla <0x00 0x00600000 0x00 0x00600000 0x00 0x00031100>, /* GPIO */ 115*e3d1f276SNeha Malcom Francis <0x00 0x00700000 0x00 0x00700000 0x00 0x00001000>, /* ESM */ 116d361ed88SLokesh Vutla <0x00 0x00a40000 0x00 0x00a40000 0x00 0x00000800>, /* timesync router */ 117d361ed88SLokesh Vutla <0x00 0x01000000 0x00 0x01000000 0x00 0x0d000000>, /* Most peripherals */ 118d361ed88SLokesh Vutla <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>, /* MAIN NAVSS */ 1191a307cc2SNishanth Menon <0x00 0x6f000000 0x00 0x6f000000 0x00 0x00310000>, /* A72 PERIPHBASE */ 120d361ed88SLokesh Vutla <0x00 0x70000000 0x00 0x70000000 0x00 0x00800000>, /* MSMC RAM */ 121d361ed88SLokesh Vutla <0x00 0x18000000 0x00 0x18000000 0x00 0x08000000>, /* PCIe1 DAT0 */ 122d361ed88SLokesh Vutla <0x41 0x00000000 0x41 0x00000000 0x01 0x00000000>, /* PCIe1 DAT1 */ 123d361ed88SLokesh Vutla 124d361ed88SLokesh Vutla /* MCUSS_WKUP Range */ 125d361ed88SLokesh Vutla <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>, 126d361ed88SLokesh Vutla <0x00 0x40200000 0x00 0x40200000 0x00 0x00998400>, 127d361ed88SLokesh Vutla <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>, 128d361ed88SLokesh Vutla <0x00 0x41000000 0x00 0x41000000 0x00 0x00020000>, 129d361ed88SLokesh Vutla <0x00 0x41400000 0x00 0x41400000 0x00 0x00020000>, 130d361ed88SLokesh Vutla <0x00 0x41c00000 0x00 0x41c00000 0x00 0x00100000>, 131d361ed88SLokesh Vutla <0x00 0x42040000 0x00 0x42040000 0x00 0x03ac2400>, 132d361ed88SLokesh Vutla <0x00 0x45100000 0x00 0x45100000 0x00 0x00c24000>, 133d361ed88SLokesh Vutla <0x00 0x46000000 0x00 0x46000000 0x00 0x00200000>, 134d361ed88SLokesh Vutla <0x00 0x47000000 0x00 0x47000000 0x00 0x00068400>, 135d361ed88SLokesh Vutla <0x00 0x50000000 0x00 0x50000000 0x00 0x10000000>, 136d361ed88SLokesh Vutla <0x05 0x00000000 0x05 0x00000000 0x01 0x00000000>, 137d361ed88SLokesh Vutla <0x07 0x00000000 0x07 0x00000000 0x01 0x00000000>; 138d361ed88SLokesh Vutla 139d361ed88SLokesh Vutla cbass_mcu_wakeup: bus@28380000 { 140d361ed88SLokesh Vutla compatible = "simple-bus"; 141d361ed88SLokesh Vutla #address-cells = <2>; 142d361ed88SLokesh Vutla #size-cells = <2>; 143d361ed88SLokesh Vutla ranges = <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>, /* MCU NAVSS*/ 144d361ed88SLokesh Vutla <0x00 0x40200000 0x00 0x40200000 0x00 0x00998400>, /* First peripheral window */ 145d361ed88SLokesh Vutla <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>, /* CTRL_MMR0 */ 146d361ed88SLokesh Vutla <0x00 0x41000000 0x00 0x41000000 0x00 0x00020000>, /* MCU R5F Core0 */ 147d361ed88SLokesh Vutla <0x00 0x41400000 0x00 0x41400000 0x00 0x00020000>, /* MCU R5F Core1 */ 148d361ed88SLokesh Vutla <0x00 0x41c00000 0x00 0x41c00000 0x00 0x00100000>, /* MCU SRAM */ 149d361ed88SLokesh Vutla <0x00 0x42040000 0x00 0x42040000 0x00 0x03ac2400>, /* WKUP peripheral window */ 150d361ed88SLokesh Vutla <0x00 0x45100000 0x00 0x45100000 0x00 0x00c24000>, /* MMRs, remaining NAVSS */ 151d361ed88SLokesh Vutla <0x00 0x46000000 0x00 0x46000000 0x00 0x00200000>, /* CPSW */ 152d361ed88SLokesh Vutla <0x00 0x47000000 0x00 0x47000000 0x00 0x00068400>, /* OSPI register space */ 153d361ed88SLokesh Vutla <0x00 0x50000000 0x00 0x50000000 0x00 0x10000000>, /* FSS OSPI0/1 data region 0 */ 154d361ed88SLokesh Vutla <0x05 0x00000000 0x05 0x00000000 0x01 0x00000000>, /* FSS OSPI0 data region 3 */ 155d361ed88SLokesh Vutla <0x07 0x00000000 0x07 0x00000000 0x01 0x00000000>; /* FSS OSPI1 data region 3 */ 156d361ed88SLokesh Vutla }; 157d361ed88SLokesh Vutla }; 1584aa6586aSKeerthy 1594aa6586aSKeerthy #include "k3-j7200-thermal.dtsi" 160d361ed88SLokesh Vutla}; 161d361ed88SLokesh Vutla 162d361ed88SLokesh Vutla/* Now include the peripherals for each bus segments */ 163d361ed88SLokesh Vutla#include "k3-j7200-main.dtsi" 164d361ed88SLokesh Vutla#include "k3-j7200-mcu-wakeup.dtsi" 165