xref: /linux/arch/arm64/boot/dts/rockchip/rk3399.dtsi (revision 336b78c655c84ce9ce47219185171b3912109c0a)
1// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (c) 2016 Fuzhou Rockchip Electronics Co., Ltd
4 */
5
6#include <dt-bindings/clock/rk3399-cru.h>
7#include <dt-bindings/gpio/gpio.h>
8#include <dt-bindings/interrupt-controller/arm-gic.h>
9#include <dt-bindings/interrupt-controller/irq.h>
10#include <dt-bindings/pinctrl/rockchip.h>
11#include <dt-bindings/power/rk3399-power.h>
12#include <dt-bindings/thermal/thermal.h>
13
14/ {
15	compatible = "rockchip,rk3399";
16
17	interrupt-parent = <&gic>;
18	#address-cells = <2>;
19	#size-cells = <2>;
20
21	aliases {
22		ethernet0 = &gmac;
23		i2c0 = &i2c0;
24		i2c1 = &i2c1;
25		i2c2 = &i2c2;
26		i2c3 = &i2c3;
27		i2c4 = &i2c4;
28		i2c5 = &i2c5;
29		i2c6 = &i2c6;
30		i2c7 = &i2c7;
31		i2c8 = &i2c8;
32		serial0 = &uart0;
33		serial1 = &uart1;
34		serial2 = &uart2;
35		serial3 = &uart3;
36		serial4 = &uart4;
37	};
38
39	cpus {
40		#address-cells = <2>;
41		#size-cells = <0>;
42
43		cpu-map {
44			cluster0 {
45				core0 {
46					cpu = <&cpu_l0>;
47				};
48				core1 {
49					cpu = <&cpu_l1>;
50				};
51				core2 {
52					cpu = <&cpu_l2>;
53				};
54				core3 {
55					cpu = <&cpu_l3>;
56				};
57			};
58
59			cluster1 {
60				core0 {
61					cpu = <&cpu_b0>;
62				};
63				core1 {
64					cpu = <&cpu_b1>;
65				};
66			};
67		};
68
69		cpu_l0: cpu@0 {
70			device_type = "cpu";
71			compatible = "arm,cortex-a53";
72			reg = <0x0 0x0>;
73			enable-method = "psci";
74			capacity-dmips-mhz = <485>;
75			clocks = <&cru ARMCLKL>;
76			#cooling-cells = <2>; /* min followed by max */
77			dynamic-power-coefficient = <100>;
78			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
79		};
80
81		cpu_l1: cpu@1 {
82			device_type = "cpu";
83			compatible = "arm,cortex-a53";
84			reg = <0x0 0x1>;
85			enable-method = "psci";
86			capacity-dmips-mhz = <485>;
87			clocks = <&cru ARMCLKL>;
88			#cooling-cells = <2>; /* min followed by max */
89			dynamic-power-coefficient = <100>;
90			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
91		};
92
93		cpu_l2: cpu@2 {
94			device_type = "cpu";
95			compatible = "arm,cortex-a53";
96			reg = <0x0 0x2>;
97			enable-method = "psci";
98			capacity-dmips-mhz = <485>;
99			clocks = <&cru ARMCLKL>;
100			#cooling-cells = <2>; /* min followed by max */
101			dynamic-power-coefficient = <100>;
102			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
103		};
104
105		cpu_l3: cpu@3 {
106			device_type = "cpu";
107			compatible = "arm,cortex-a53";
108			reg = <0x0 0x3>;
109			enable-method = "psci";
110			capacity-dmips-mhz = <485>;
111			clocks = <&cru ARMCLKL>;
112			#cooling-cells = <2>; /* min followed by max */
113			dynamic-power-coefficient = <100>;
114			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
115		};
116
117		cpu_b0: cpu@100 {
118			device_type = "cpu";
119			compatible = "arm,cortex-a72";
120			reg = <0x0 0x100>;
121			enable-method = "psci";
122			capacity-dmips-mhz = <1024>;
123			clocks = <&cru ARMCLKB>;
124			#cooling-cells = <2>; /* min followed by max */
125			dynamic-power-coefficient = <436>;
126			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
127
128			thermal-idle {
129				#cooling-cells = <2>;
130				duration-us = <10000>;
131				exit-latency-us = <500>;
132			};
133		};
134
135		cpu_b1: cpu@101 {
136			device_type = "cpu";
137			compatible = "arm,cortex-a72";
138			reg = <0x0 0x101>;
139			enable-method = "psci";
140			capacity-dmips-mhz = <1024>;
141			clocks = <&cru ARMCLKB>;
142			#cooling-cells = <2>; /* min followed by max */
143			dynamic-power-coefficient = <436>;
144			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
145
146			thermal-idle {
147				#cooling-cells = <2>;
148				duration-us = <10000>;
149				exit-latency-us = <500>;
150			};
151		};
152
153		idle-states {
154			entry-method = "psci";
155
156			CPU_SLEEP: cpu-sleep {
157				compatible = "arm,idle-state";
158				local-timer-stop;
159				arm,psci-suspend-param = <0x0010000>;
160				entry-latency-us = <120>;
161				exit-latency-us = <250>;
162				min-residency-us = <900>;
163			};
164
165			CLUSTER_SLEEP: cluster-sleep {
166				compatible = "arm,idle-state";
167				local-timer-stop;
168				arm,psci-suspend-param = <0x1010000>;
169				entry-latency-us = <400>;
170				exit-latency-us = <500>;
171				min-residency-us = <2000>;
172			};
173		};
174	};
175
176	display-subsystem {
177		compatible = "rockchip,display-subsystem";
178		ports = <&vopl_out>, <&vopb_out>;
179	};
180
181	dmc: memory-controller {
182		compatible = "rockchip,rk3399-dmc";
183		rockchip,pmu = <&pmugrf>;
184		devfreq-events = <&dfi>;
185		clocks = <&cru SCLK_DDRC>;
186		clock-names = "dmc_clk";
187		status = "disabled";
188	};
189
190	pmu_a53 {
191		compatible = "arm,cortex-a53-pmu";
192		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW &ppi_cluster0>;
193	};
194
195	pmu_a72 {
196		compatible = "arm,cortex-a72-pmu";
197		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW &ppi_cluster1>;
198	};
199
200	psci {
201		compatible = "arm,psci-1.0";
202		method = "smc";
203	};
204
205	timer {
206		compatible = "arm,armv8-timer";
207		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW 0>,
208			     <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW 0>,
209			     <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW 0>,
210			     <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW 0>;
211		arm,no-tick-in-suspend;
212	};
213
214	xin24m: xin24m {
215		compatible = "fixed-clock";
216		clock-frequency = <24000000>;
217		clock-output-names = "xin24m";
218		#clock-cells = <0>;
219	};
220
221	pcie0: pcie@f8000000 {
222		compatible = "rockchip,rk3399-pcie";
223		reg = <0x0 0xf8000000 0x0 0x2000000>,
224		      <0x0 0xfd000000 0x0 0x1000000>;
225		reg-names = "axi-base", "apb-base";
226		device_type = "pci";
227		#address-cells = <3>;
228		#size-cells = <2>;
229		#interrupt-cells = <1>;
230		aspm-no-l0s;
231		bus-range = <0x0 0x1f>;
232		clocks = <&cru ACLK_PCIE>, <&cru ACLK_PERF_PCIE>,
233			 <&cru PCLK_PCIE>, <&cru SCLK_PCIE_PM>;
234		clock-names = "aclk", "aclk-perf",
235			      "hclk", "pm";
236		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH 0>,
237			     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH 0>,
238			     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH 0>;
239		interrupt-names = "sys", "legacy", "client";
240		interrupt-map-mask = <0 0 0 7>;
241		interrupt-map = <0 0 0 1 &pcie0_intc 0>,
242				<0 0 0 2 &pcie0_intc 1>,
243				<0 0 0 3 &pcie0_intc 2>,
244				<0 0 0 4 &pcie0_intc 3>;
245		max-link-speed = <1>;
246		msi-map = <0x0 &its 0x0 0x1000>;
247		phys = <&pcie_phy 0>, <&pcie_phy 1>,
248		       <&pcie_phy 2>, <&pcie_phy 3>;
249		phy-names = "pcie-phy-0", "pcie-phy-1",
250			    "pcie-phy-2", "pcie-phy-3";
251		ranges = <0x82000000 0x0 0xfa000000 0x0 0xfa000000 0x0 0x1e00000>,
252			 <0x81000000 0x0 0xfbe00000 0x0 0xfbe00000 0x0 0x100000>;
253		resets = <&cru SRST_PCIE_CORE>, <&cru SRST_PCIE_MGMT>,
254			 <&cru SRST_PCIE_MGMT_STICKY>, <&cru SRST_PCIE_PIPE>,
255			 <&cru SRST_PCIE_PM>, <&cru SRST_P_PCIE>,
256			 <&cru SRST_A_PCIE>;
257		reset-names = "core", "mgmt", "mgmt-sticky", "pipe",
258			      "pm", "pclk", "aclk";
259		status = "disabled";
260
261		pcie0_intc: interrupt-controller {
262			interrupt-controller;
263			#address-cells = <0>;
264			#interrupt-cells = <1>;
265		};
266	};
267
268	gmac: ethernet@fe300000 {
269		compatible = "rockchip,rk3399-gmac";
270		reg = <0x0 0xfe300000 0x0 0x10000>;
271		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH 0>;
272		interrupt-names = "macirq";
273		clocks = <&cru SCLK_MAC>, <&cru SCLK_MAC_RX>,
274			 <&cru SCLK_MAC_TX>, <&cru SCLK_MACREF>,
275			 <&cru SCLK_MACREF_OUT>, <&cru ACLK_GMAC>,
276			 <&cru PCLK_GMAC>;
277		clock-names = "stmmaceth", "mac_clk_rx",
278			      "mac_clk_tx", "clk_mac_ref",
279			      "clk_mac_refout", "aclk_mac",
280			      "pclk_mac";
281		power-domains = <&power RK3399_PD_GMAC>;
282		resets = <&cru SRST_A_GMAC>;
283		reset-names = "stmmaceth";
284		rockchip,grf = <&grf>;
285		snps,txpbl = <0x4>;
286		status = "disabled";
287	};
288
289	sdio0: mmc@fe310000 {
290		compatible = "rockchip,rk3399-dw-mshc",
291			     "rockchip,rk3288-dw-mshc";
292		reg = <0x0 0xfe310000 0x0 0x4000>;
293		interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH 0>;
294		max-frequency = <150000000>;
295		clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
296			 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
297		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
298		fifo-depth = <0x100>;
299		power-domains = <&power RK3399_PD_SDIOAUDIO>;
300		resets = <&cru SRST_SDIO0>;
301		reset-names = "reset";
302		status = "disabled";
303	};
304
305	sdmmc: mmc@fe320000 {
306		compatible = "rockchip,rk3399-dw-mshc",
307			     "rockchip,rk3288-dw-mshc";
308		reg = <0x0 0xfe320000 0x0 0x4000>;
309		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH 0>;
310		max-frequency = <150000000>;
311		assigned-clocks = <&cru HCLK_SD>;
312		assigned-clock-rates = <200000000>;
313		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
314			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
315		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
316		fifo-depth = <0x100>;
317		power-domains = <&power RK3399_PD_SD>;
318		resets = <&cru SRST_SDMMC>;
319		reset-names = "reset";
320		status = "disabled";
321	};
322
323	sdhci: mmc@fe330000 {
324		compatible = "rockchip,rk3399-sdhci-5.1", "arasan,sdhci-5.1";
325		reg = <0x0 0xfe330000 0x0 0x10000>;
326		interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH 0>;
327		arasan,soc-ctl-syscon = <&grf>;
328		assigned-clocks = <&cru SCLK_EMMC>;
329		assigned-clock-rates = <200000000>;
330		clocks = <&cru SCLK_EMMC>, <&cru ACLK_EMMC>;
331		clock-names = "clk_xin", "clk_ahb";
332		clock-output-names = "emmc_cardclock";
333		#clock-cells = <0>;
334		phys = <&emmc_phy>;
335		phy-names = "phy_arasan";
336		power-domains = <&power RK3399_PD_EMMC>;
337		disable-cqe-dcmd;
338		status = "disabled";
339	};
340
341	usb_host0_ehci: usb@fe380000 {
342		compatible = "generic-ehci";
343		reg = <0x0 0xfe380000 0x0 0x20000>;
344		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH 0>;
345		clocks = <&cru HCLK_HOST0>, <&cru HCLK_HOST0_ARB>,
346			 <&u2phy0>;
347		phys = <&u2phy0_host>;
348		phy-names = "usb";
349		status = "disabled";
350	};
351
352	usb_host0_ohci: usb@fe3a0000 {
353		compatible = "generic-ohci";
354		reg = <0x0 0xfe3a0000 0x0 0x20000>;
355		interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH 0>;
356		clocks = <&cru HCLK_HOST0>, <&cru HCLK_HOST0_ARB>,
357			 <&u2phy0>;
358		phys = <&u2phy0_host>;
359		phy-names = "usb";
360		status = "disabled";
361	};
362
363	usb_host1_ehci: usb@fe3c0000 {
364		compatible = "generic-ehci";
365		reg = <0x0 0xfe3c0000 0x0 0x20000>;
366		interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH 0>;
367		clocks = <&cru HCLK_HOST1>, <&cru HCLK_HOST1_ARB>,
368			 <&u2phy1>;
369		phys = <&u2phy1_host>;
370		phy-names = "usb";
371		status = "disabled";
372	};
373
374	usb_host1_ohci: usb@fe3e0000 {
375		compatible = "generic-ohci";
376		reg = <0x0 0xfe3e0000 0x0 0x20000>;
377		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH 0>;
378		clocks = <&cru HCLK_HOST1>, <&cru HCLK_HOST1_ARB>,
379			 <&u2phy1>;
380		phys = <&u2phy1_host>;
381		phy-names = "usb";
382		status = "disabled";
383	};
384
385	debug@fe430000 {
386		compatible = "arm,coresight-cpu-debug", "arm,primecell";
387		reg = <0 0xfe430000 0 0x1000>;
388		clocks = <&cru PCLK_COREDBG_L>;
389		clock-names = "apb_pclk";
390		cpu = <&cpu_l0>;
391	};
392
393	debug@fe432000 {
394		compatible = "arm,coresight-cpu-debug", "arm,primecell";
395		reg = <0 0xfe432000 0 0x1000>;
396		clocks = <&cru PCLK_COREDBG_L>;
397		clock-names = "apb_pclk";
398		cpu = <&cpu_l1>;
399	};
400
401	debug@fe434000 {
402		compatible = "arm,coresight-cpu-debug", "arm,primecell";
403		reg = <0 0xfe434000 0 0x1000>;
404		clocks = <&cru PCLK_COREDBG_L>;
405		clock-names = "apb_pclk";
406		cpu = <&cpu_l2>;
407	};
408
409	debug@fe436000 {
410		compatible = "arm,coresight-cpu-debug", "arm,primecell";
411		reg = <0 0xfe436000 0 0x1000>;
412		clocks = <&cru PCLK_COREDBG_L>;
413		clock-names = "apb_pclk";
414		cpu = <&cpu_l3>;
415	};
416
417	debug@fe610000 {
418		compatible = "arm,coresight-cpu-debug", "arm,primecell";
419		reg = <0 0xfe610000 0 0x1000>;
420		clocks = <&cru PCLK_COREDBG_B>;
421		clock-names = "apb_pclk";
422		cpu = <&cpu_b0>;
423	};
424
425	debug@fe710000 {
426		compatible = "arm,coresight-cpu-debug", "arm,primecell";
427		reg = <0 0xfe710000 0 0x1000>;
428		clocks = <&cru PCLK_COREDBG_B>;
429		clock-names = "apb_pclk";
430		cpu = <&cpu_b1>;
431	};
432
433	usbdrd3_0: usb@fe800000 {
434		compatible = "rockchip,rk3399-dwc3";
435		#address-cells = <2>;
436		#size-cells = <2>;
437		ranges;
438		clocks = <&cru SCLK_USB3OTG0_REF>, <&cru SCLK_USB3OTG0_SUSPEND>,
439			 <&cru ACLK_USB3OTG0>, <&cru ACLK_USB3_RKSOC_AXI_PERF>,
440			 <&cru ACLK_USB3>, <&cru ACLK_USB3_GRF>;
441		clock-names = "ref_clk", "suspend_clk",
442			      "bus_clk", "aclk_usb3_rksoc_axi_perf",
443			      "aclk_usb3", "grf_clk";
444		resets = <&cru SRST_A_USB3_OTG0>;
445		reset-names = "usb3-otg";
446		status = "disabled";
447
448		usbdrd_dwc3_0: usb@fe800000 {
449			compatible = "snps,dwc3";
450			reg = <0x0 0xfe800000 0x0 0x100000>;
451			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH 0>;
452			clocks = <&cru SCLK_USB3OTG0_REF>, <&cru ACLK_USB3OTG0>,
453				 <&cru SCLK_USB3OTG0_SUSPEND>;
454			clock-names = "ref", "bus_early", "suspend";
455			dr_mode = "otg";
456			phys = <&u2phy0_otg>, <&tcphy0_usb3>;
457			phy-names = "usb2-phy", "usb3-phy";
458			phy_type = "utmi_wide";
459			snps,dis_enblslpm_quirk;
460			snps,dis-u2-freeclk-exists-quirk;
461			snps,dis_u2_susphy_quirk;
462			snps,dis-del-phy-power-chg-quirk;
463			snps,dis-tx-ipgap-linecheck-quirk;
464			power-domains = <&power RK3399_PD_USB3>;
465			status = "disabled";
466		};
467	};
468
469	usbdrd3_1: usb@fe900000 {
470		compatible = "rockchip,rk3399-dwc3";
471		#address-cells = <2>;
472		#size-cells = <2>;
473		ranges;
474		clocks = <&cru SCLK_USB3OTG1_REF>, <&cru SCLK_USB3OTG1_SUSPEND>,
475			 <&cru ACLK_USB3OTG1>, <&cru ACLK_USB3_RKSOC_AXI_PERF>,
476			 <&cru ACLK_USB3>, <&cru ACLK_USB3_GRF>;
477		clock-names = "ref_clk", "suspend_clk",
478			      "bus_clk", "aclk_usb3_rksoc_axi_perf",
479			      "aclk_usb3", "grf_clk";
480		resets = <&cru SRST_A_USB3_OTG1>;
481		reset-names = "usb3-otg";
482		status = "disabled";
483
484		usbdrd_dwc3_1: usb@fe900000 {
485			compatible = "snps,dwc3";
486			reg = <0x0 0xfe900000 0x0 0x100000>;
487			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH 0>;
488			clocks = <&cru SCLK_USB3OTG1_REF>, <&cru ACLK_USB3OTG1>,
489				 <&cru SCLK_USB3OTG1_SUSPEND>;
490			clock-names = "ref", "bus_early", "suspend";
491			dr_mode = "otg";
492			phys = <&u2phy1_otg>, <&tcphy1_usb3>;
493			phy-names = "usb2-phy", "usb3-phy";
494			phy_type = "utmi_wide";
495			snps,dis_enblslpm_quirk;
496			snps,dis-u2-freeclk-exists-quirk;
497			snps,dis_u2_susphy_quirk;
498			snps,dis-del-phy-power-chg-quirk;
499			snps,dis-tx-ipgap-linecheck-quirk;
500			power-domains = <&power RK3399_PD_USB3>;
501			status = "disabled";
502		};
503	};
504
505	cdn_dp: dp@fec00000 {
506		compatible = "rockchip,rk3399-cdn-dp";
507		reg = <0x0 0xfec00000 0x0 0x100000>;
508		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH 0>;
509		assigned-clocks = <&cru SCLK_DP_CORE>, <&cru SCLK_SPDIF_REC_DPTX>;
510		assigned-clock-rates = <100000000>, <200000000>;
511		clocks = <&cru SCLK_DP_CORE>, <&cru PCLK_DP_CTRL>,
512			 <&cru SCLK_SPDIF_REC_DPTX>, <&cru PCLK_VIO_GRF>;
513		clock-names = "core-clk", "pclk", "spdif", "grf";
514		phys = <&tcphy0_dp>, <&tcphy1_dp>;
515		power-domains = <&power RK3399_PD_HDCP>;
516		resets = <&cru SRST_DPTX_SPDIF_REC>, <&cru SRST_P_UPHY0_DPTX>,
517			 <&cru SRST_P_UPHY0_APB>, <&cru SRST_DP_CORE>;
518		reset-names = "spdif", "dptx", "apb", "core";
519		rockchip,grf = <&grf>;
520		#sound-dai-cells = <1>;
521		status = "disabled";
522
523		ports {
524			dp_in: port {
525				#address-cells = <1>;
526				#size-cells = <0>;
527
528				dp_in_vopb: endpoint@0 {
529					reg = <0>;
530					remote-endpoint = <&vopb_out_dp>;
531				};
532
533				dp_in_vopl: endpoint@1 {
534					reg = <1>;
535					remote-endpoint = <&vopl_out_dp>;
536				};
537			};
538		};
539	};
540
541	gic: interrupt-controller@fee00000 {
542		compatible = "arm,gic-v3";
543		#interrupt-cells = <4>;
544		#address-cells = <2>;
545		#size-cells = <2>;
546		ranges;
547		interrupt-controller;
548
549		reg = <0x0 0xfee00000 0 0x10000>, /* GICD */
550		      <0x0 0xfef00000 0 0xc0000>, /* GICR */
551		      <0x0 0xfff00000 0 0x10000>, /* GICC */
552		      <0x0 0xfff10000 0 0x10000>, /* GICH */
553		      <0x0 0xfff20000 0 0x10000>; /* GICV */
554		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>;
555		its: interrupt-controller@fee20000 {
556			compatible = "arm,gic-v3-its";
557			msi-controller;
558			#msi-cells = <1>;
559			reg = <0x0 0xfee20000 0x0 0x20000>;
560		};
561
562		ppi-partitions {
563			ppi_cluster0: interrupt-partition-0 {
564				affinity = <&cpu_l0 &cpu_l1 &cpu_l2 &cpu_l3>;
565			};
566
567			ppi_cluster1: interrupt-partition-1 {
568				affinity = <&cpu_b0 &cpu_b1>;
569			};
570		};
571	};
572
573	saradc: saradc@ff100000 {
574		compatible = "rockchip,rk3399-saradc";
575		reg = <0x0 0xff100000 0x0 0x100>;
576		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH 0>;
577		#io-channel-cells = <1>;
578		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
579		clock-names = "saradc", "apb_pclk";
580		resets = <&cru SRST_P_SARADC>;
581		reset-names = "saradc-apb";
582		status = "disabled";
583	};
584
585	crypto0: crypto@ff8b0000 {
586		compatible = "rockchip,rk3399-crypto";
587		reg = <0x0 0xff8b0000 0x0 0x4000>;
588		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH 0>;
589		clocks = <&cru HCLK_M_CRYPTO0>, <&cru HCLK_S_CRYPTO0>, <&cru SCLK_CRYPTO0>;
590		clock-names = "hclk_master", "hclk_slave", "sclk";
591		resets = <&cru SRST_CRYPTO0>, <&cru SRST_CRYPTO0_S>, <&cru SRST_CRYPTO0_M>;
592		reset-names = "master", "slave", "crypto-rst";
593	};
594
595	crypto1: crypto@ff8b8000 {
596		compatible = "rockchip,rk3399-crypto";
597		reg = <0x0 0xff8b8000 0x0 0x4000>;
598		interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH 0>;
599		clocks = <&cru HCLK_M_CRYPTO1>, <&cru HCLK_S_CRYPTO1>, <&cru SCLK_CRYPTO1>;
600		clock-names = "hclk_master", "hclk_slave", "sclk";
601		resets = <&cru SRST_CRYPTO1>, <&cru SRST_CRYPTO1_S>, <&cru SRST_CRYPTO1_M>;
602		reset-names = "master", "slave", "crypto-rst";
603	};
604
605	i2c1: i2c@ff110000 {
606		compatible = "rockchip,rk3399-i2c";
607		reg = <0x0 0xff110000 0x0 0x1000>;
608		assigned-clocks = <&cru SCLK_I2C1>;
609		assigned-clock-rates = <200000000>;
610		clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>;
611		clock-names = "i2c", "pclk";
612		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH 0>;
613		pinctrl-names = "default";
614		pinctrl-0 = <&i2c1_xfer>;
615		#address-cells = <1>;
616		#size-cells = <0>;
617		status = "disabled";
618	};
619
620	i2c2: i2c@ff120000 {
621		compatible = "rockchip,rk3399-i2c";
622		reg = <0x0 0xff120000 0x0 0x1000>;
623		assigned-clocks = <&cru SCLK_I2C2>;
624		assigned-clock-rates = <200000000>;
625		clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>;
626		clock-names = "i2c", "pclk";
627		interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH 0>;
628		pinctrl-names = "default";
629		pinctrl-0 = <&i2c2_xfer>;
630		#address-cells = <1>;
631		#size-cells = <0>;
632		status = "disabled";
633	};
634
635	i2c3: i2c@ff130000 {
636		compatible = "rockchip,rk3399-i2c";
637		reg = <0x0 0xff130000 0x0 0x1000>;
638		assigned-clocks = <&cru SCLK_I2C3>;
639		assigned-clock-rates = <200000000>;
640		clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>;
641		clock-names = "i2c", "pclk";
642		interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH 0>;
643		pinctrl-names = "default";
644		pinctrl-0 = <&i2c3_xfer>;
645		#address-cells = <1>;
646		#size-cells = <0>;
647		status = "disabled";
648	};
649
650	i2c5: i2c@ff140000 {
651		compatible = "rockchip,rk3399-i2c";
652		reg = <0x0 0xff140000 0x0 0x1000>;
653		assigned-clocks = <&cru SCLK_I2C5>;
654		assigned-clock-rates = <200000000>;
655		clocks = <&cru SCLK_I2C5>, <&cru PCLK_I2C5>;
656		clock-names = "i2c", "pclk";
657		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH 0>;
658		pinctrl-names = "default";
659		pinctrl-0 = <&i2c5_xfer>;
660		#address-cells = <1>;
661		#size-cells = <0>;
662		status = "disabled";
663	};
664
665	i2c6: i2c@ff150000 {
666		compatible = "rockchip,rk3399-i2c";
667		reg = <0x0 0xff150000 0x0 0x1000>;
668		assigned-clocks = <&cru SCLK_I2C6>;
669		assigned-clock-rates = <200000000>;
670		clocks = <&cru SCLK_I2C6>, <&cru PCLK_I2C6>;
671		clock-names = "i2c", "pclk";
672		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH 0>;
673		pinctrl-names = "default";
674		pinctrl-0 = <&i2c6_xfer>;
675		#address-cells = <1>;
676		#size-cells = <0>;
677		status = "disabled";
678	};
679
680	i2c7: i2c@ff160000 {
681		compatible = "rockchip,rk3399-i2c";
682		reg = <0x0 0xff160000 0x0 0x1000>;
683		assigned-clocks = <&cru SCLK_I2C7>;
684		assigned-clock-rates = <200000000>;
685		clocks = <&cru SCLK_I2C7>, <&cru PCLK_I2C7>;
686		clock-names = "i2c", "pclk";
687		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH 0>;
688		pinctrl-names = "default";
689		pinctrl-0 = <&i2c7_xfer>;
690		#address-cells = <1>;
691		#size-cells = <0>;
692		status = "disabled";
693	};
694
695	uart0: serial@ff180000 {
696		compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
697		reg = <0x0 0xff180000 0x0 0x100>;
698		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
699		clock-names = "baudclk", "apb_pclk";
700		interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH 0>;
701		reg-shift = <2>;
702		reg-io-width = <4>;
703		pinctrl-names = "default";
704		pinctrl-0 = <&uart0_xfer>;
705		status = "disabled";
706	};
707
708	uart1: serial@ff190000 {
709		compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
710		reg = <0x0 0xff190000 0x0 0x100>;
711		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
712		clock-names = "baudclk", "apb_pclk";
713		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH 0>;
714		reg-shift = <2>;
715		reg-io-width = <4>;
716		pinctrl-names = "default";
717		pinctrl-0 = <&uart1_xfer>;
718		status = "disabled";
719	};
720
721	uart2: serial@ff1a0000 {
722		compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
723		reg = <0x0 0xff1a0000 0x0 0x100>;
724		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
725		clock-names = "baudclk", "apb_pclk";
726		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH 0>;
727		reg-shift = <2>;
728		reg-io-width = <4>;
729		pinctrl-names = "default";
730		pinctrl-0 = <&uart2c_xfer>;
731		status = "disabled";
732	};
733
734	uart3: serial@ff1b0000 {
735		compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
736		reg = <0x0 0xff1b0000 0x0 0x100>;
737		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
738		clock-names = "baudclk", "apb_pclk";
739		interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH 0>;
740		reg-shift = <2>;
741		reg-io-width = <4>;
742		pinctrl-names = "default";
743		pinctrl-0 = <&uart3_xfer>;
744		status = "disabled";
745	};
746
747	spi0: spi@ff1c0000 {
748		compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
749		reg = <0x0 0xff1c0000 0x0 0x1000>;
750		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
751		clock-names = "spiclk", "apb_pclk";
752		interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH 0>;
753		dmas = <&dmac_peri 10>, <&dmac_peri 11>;
754		dma-names = "tx", "rx";
755		pinctrl-names = "default";
756		pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
757		#address-cells = <1>;
758		#size-cells = <0>;
759		status = "disabled";
760	};
761
762	spi1: spi@ff1d0000 {
763		compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
764		reg = <0x0 0xff1d0000 0x0 0x1000>;
765		clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
766		clock-names = "spiclk", "apb_pclk";
767		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH 0>;
768		dmas = <&dmac_peri 12>, <&dmac_peri 13>;
769		dma-names = "tx", "rx";
770		pinctrl-names = "default";
771		pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
772		#address-cells = <1>;
773		#size-cells = <0>;
774		status = "disabled";
775	};
776
777	spi2: spi@ff1e0000 {
778		compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
779		reg = <0x0 0xff1e0000 0x0 0x1000>;
780		clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
781		clock-names = "spiclk", "apb_pclk";
782		interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH 0>;
783		dmas = <&dmac_peri 14>, <&dmac_peri 15>;
784		dma-names = "tx", "rx";
785		pinctrl-names = "default";
786		pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
787		#address-cells = <1>;
788		#size-cells = <0>;
789		status = "disabled";
790	};
791
792	spi4: spi@ff1f0000 {
793		compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
794		reg = <0x0 0xff1f0000 0x0 0x1000>;
795		clocks = <&cru SCLK_SPI4>, <&cru PCLK_SPI4>;
796		clock-names = "spiclk", "apb_pclk";
797		interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH 0>;
798		dmas = <&dmac_peri 18>, <&dmac_peri 19>;
799		dma-names = "tx", "rx";
800		pinctrl-names = "default";
801		pinctrl-0 = <&spi4_clk &spi4_tx &spi4_rx &spi4_cs0>;
802		#address-cells = <1>;
803		#size-cells = <0>;
804		status = "disabled";
805	};
806
807	spi5: spi@ff200000 {
808		compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
809		reg = <0x0 0xff200000 0x0 0x1000>;
810		clocks = <&cru SCLK_SPI5>, <&cru PCLK_SPI5>;
811		clock-names = "spiclk", "apb_pclk";
812		interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH 0>;
813		dmas = <&dmac_bus 8>, <&dmac_bus 9>;
814		dma-names = "tx", "rx";
815		pinctrl-names = "default";
816		pinctrl-0 = <&spi5_clk &spi5_tx &spi5_rx &spi5_cs0>;
817		power-domains = <&power RK3399_PD_SDIOAUDIO>;
818		#address-cells = <1>;
819		#size-cells = <0>;
820		status = "disabled";
821	};
822
823	thermal_zones: thermal-zones {
824		cpu_thermal: cpu-thermal {
825			polling-delay-passive = <100>;
826			polling-delay = <1000>;
827
828			thermal-sensors = <&tsadc 0>;
829
830			trips {
831				cpu_alert0: cpu_alert0 {
832					temperature = <70000>;
833					hysteresis = <2000>;
834					type = "passive";
835				};
836				cpu_alert1: cpu_alert1 {
837					temperature = <75000>;
838					hysteresis = <2000>;
839					type = "passive";
840				};
841				cpu_crit: cpu_crit {
842					temperature = <95000>;
843					hysteresis = <2000>;
844					type = "critical";
845				};
846			};
847
848			cooling-maps {
849				map0 {
850					trip = <&cpu_alert0>;
851					cooling-device =
852						<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
853						<&cpu_b1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
854				};
855				map1 {
856					trip = <&cpu_alert1>;
857					cooling-device =
858						<&cpu_l0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
859						<&cpu_l1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
860						<&cpu_l2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
861						<&cpu_l3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
862						<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
863						<&cpu_b1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
864				};
865			};
866		};
867
868		gpu_thermal: gpu-thermal {
869			polling-delay-passive = <100>;
870			polling-delay = <1000>;
871
872			thermal-sensors = <&tsadc 1>;
873
874			trips {
875				gpu_alert0: gpu_alert0 {
876					temperature = <75000>;
877					hysteresis = <2000>;
878					type = "passive";
879				};
880				gpu_crit: gpu_crit {
881					temperature = <95000>;
882					hysteresis = <2000>;
883					type = "critical";
884				};
885			};
886
887			cooling-maps {
888				map0 {
889					trip = <&gpu_alert0>;
890					cooling-device =
891						<&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
892				};
893			};
894		};
895	};
896
897	tsadc: tsadc@ff260000 {
898		compatible = "rockchip,rk3399-tsadc";
899		reg = <0x0 0xff260000 0x0 0x100>;
900		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH 0>;
901		assigned-clocks = <&cru SCLK_TSADC>;
902		assigned-clock-rates = <750000>;
903		clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
904		clock-names = "tsadc", "apb_pclk";
905		resets = <&cru SRST_TSADC>;
906		reset-names = "tsadc-apb";
907		rockchip,grf = <&grf>;
908		rockchip,hw-tshut-temp = <95000>;
909		pinctrl-names = "init", "default", "sleep";
910		pinctrl-0 = <&otp_pin>;
911		pinctrl-1 = <&otp_out>;
912		pinctrl-2 = <&otp_pin>;
913		#thermal-sensor-cells = <1>;
914		status = "disabled";
915	};
916
917	qos_emmc: qos@ffa58000 {
918		compatible = "rockchip,rk3399-qos", "syscon";
919		reg = <0x0 0xffa58000 0x0 0x20>;
920	};
921
922	qos_gmac: qos@ffa5c000 {
923		compatible = "rockchip,rk3399-qos", "syscon";
924		reg = <0x0 0xffa5c000 0x0 0x20>;
925	};
926
927	qos_pcie: qos@ffa60080 {
928		compatible = "rockchip,rk3399-qos", "syscon";
929		reg = <0x0 0xffa60080 0x0 0x20>;
930	};
931
932	qos_usb_host0: qos@ffa60100 {
933		compatible = "rockchip,rk3399-qos", "syscon";
934		reg = <0x0 0xffa60100 0x0 0x20>;
935	};
936
937	qos_usb_host1: qos@ffa60180 {
938		compatible = "rockchip,rk3399-qos", "syscon";
939		reg = <0x0 0xffa60180 0x0 0x20>;
940	};
941
942	qos_usb_otg0: qos@ffa70000 {
943		compatible = "rockchip,rk3399-qos", "syscon";
944		reg = <0x0 0xffa70000 0x0 0x20>;
945	};
946
947	qos_usb_otg1: qos@ffa70080 {
948		compatible = "rockchip,rk3399-qos", "syscon";
949		reg = <0x0 0xffa70080 0x0 0x20>;
950	};
951
952	qos_sd: qos@ffa74000 {
953		compatible = "rockchip,rk3399-qos", "syscon";
954		reg = <0x0 0xffa74000 0x0 0x20>;
955	};
956
957	qos_sdioaudio: qos@ffa76000 {
958		compatible = "rockchip,rk3399-qos", "syscon";
959		reg = <0x0 0xffa76000 0x0 0x20>;
960	};
961
962	qos_hdcp: qos@ffa90000 {
963		compatible = "rockchip,rk3399-qos", "syscon";
964		reg = <0x0 0xffa90000 0x0 0x20>;
965	};
966
967	qos_iep: qos@ffa98000 {
968		compatible = "rockchip,rk3399-qos", "syscon";
969		reg = <0x0 0xffa98000 0x0 0x20>;
970	};
971
972	qos_isp0_m0: qos@ffaa0000 {
973		compatible = "rockchip,rk3399-qos", "syscon";
974		reg = <0x0 0xffaa0000 0x0 0x20>;
975	};
976
977	qos_isp0_m1: qos@ffaa0080 {
978		compatible = "rockchip,rk3399-qos", "syscon";
979		reg = <0x0 0xffaa0080 0x0 0x20>;
980	};
981
982	qos_isp1_m0: qos@ffaa8000 {
983		compatible = "rockchip,rk3399-qos", "syscon";
984		reg = <0x0 0xffaa8000 0x0 0x20>;
985	};
986
987	qos_isp1_m1: qos@ffaa8080 {
988		compatible = "rockchip,rk3399-qos", "syscon";
989		reg = <0x0 0xffaa8080 0x0 0x20>;
990	};
991
992	qos_rga_r: qos@ffab0000 {
993		compatible = "rockchip,rk3399-qos", "syscon";
994		reg = <0x0 0xffab0000 0x0 0x20>;
995	};
996
997	qos_rga_w: qos@ffab0080 {
998		compatible = "rockchip,rk3399-qos", "syscon";
999		reg = <0x0 0xffab0080 0x0 0x20>;
1000	};
1001
1002	qos_video_m0: qos@ffab8000 {
1003		compatible = "rockchip,rk3399-qos", "syscon";
1004		reg = <0x0 0xffab8000 0x0 0x20>;
1005	};
1006
1007	qos_video_m1_r: qos@ffac0000 {
1008		compatible = "rockchip,rk3399-qos", "syscon";
1009		reg = <0x0 0xffac0000 0x0 0x20>;
1010	};
1011
1012	qos_video_m1_w: qos@ffac0080 {
1013		compatible = "rockchip,rk3399-qos", "syscon";
1014		reg = <0x0 0xffac0080 0x0 0x20>;
1015	};
1016
1017	qos_vop_big_r: qos@ffac8000 {
1018		compatible = "rockchip,rk3399-qos", "syscon";
1019		reg = <0x0 0xffac8000 0x0 0x20>;
1020	};
1021
1022	qos_vop_big_w: qos@ffac8080 {
1023		compatible = "rockchip,rk3399-qos", "syscon";
1024		reg = <0x0 0xffac8080 0x0 0x20>;
1025	};
1026
1027	qos_vop_little: qos@ffad0000 {
1028		compatible = "rockchip,rk3399-qos", "syscon";
1029		reg = <0x0 0xffad0000 0x0 0x20>;
1030	};
1031
1032	qos_perihp: qos@ffad8080 {
1033		compatible = "rockchip,rk3399-qos", "syscon";
1034		reg = <0x0 0xffad8080 0x0 0x20>;
1035	};
1036
1037	qos_gpu: qos@ffae0000 {
1038		compatible = "rockchip,rk3399-qos", "syscon";
1039		reg = <0x0 0xffae0000 0x0 0x20>;
1040	};
1041
1042	pmu: power-management@ff310000 {
1043		compatible = "rockchip,rk3399-pmu", "syscon", "simple-mfd";
1044		reg = <0x0 0xff310000 0x0 0x1000>;
1045
1046		/*
1047		 * Note: RK3399 supports 6 voltage domains including VD_CORE_L,
1048		 * VD_CORE_B, VD_CENTER, VD_GPU, VD_LOGIC and VD_PMU.
1049		 * Some of the power domains are grouped together for every
1050		 * voltage domain.
1051		 * The detail contents as below.
1052		 */
1053		power: power-controller {
1054			compatible = "rockchip,rk3399-power-controller";
1055			#power-domain-cells = <1>;
1056			#address-cells = <1>;
1057			#size-cells = <0>;
1058
1059			/* These power domains are grouped by VD_CENTER */
1060			power-domain@RK3399_PD_IEP {
1061				reg = <RK3399_PD_IEP>;
1062				clocks = <&cru ACLK_IEP>,
1063					 <&cru HCLK_IEP>;
1064				pm_qos = <&qos_iep>;
1065				#power-domain-cells = <0>;
1066			};
1067			power-domain@RK3399_PD_RGA {
1068				reg = <RK3399_PD_RGA>;
1069				clocks = <&cru ACLK_RGA>,
1070					 <&cru HCLK_RGA>;
1071				pm_qos = <&qos_rga_r>,
1072					 <&qos_rga_w>;
1073				#power-domain-cells = <0>;
1074			};
1075			power-domain@RK3399_PD_VCODEC {
1076				reg = <RK3399_PD_VCODEC>;
1077				clocks = <&cru ACLK_VCODEC>,
1078					 <&cru HCLK_VCODEC>;
1079				pm_qos = <&qos_video_m0>;
1080				#power-domain-cells = <0>;
1081			};
1082			power-domain@RK3399_PD_VDU {
1083				reg = <RK3399_PD_VDU>;
1084				clocks = <&cru ACLK_VDU>,
1085					 <&cru HCLK_VDU>;
1086				pm_qos = <&qos_video_m1_r>,
1087					 <&qos_video_m1_w>;
1088				#power-domain-cells = <0>;
1089			};
1090
1091			/* These power domains are grouped by VD_GPU */
1092			power-domain@RK3399_PD_GPU {
1093				reg = <RK3399_PD_GPU>;
1094				clocks = <&cru ACLK_GPU>;
1095				pm_qos = <&qos_gpu>;
1096				#power-domain-cells = <0>;
1097			};
1098
1099			/* These power domains are grouped by VD_LOGIC */
1100			power-domain@RK3399_PD_EDP {
1101				reg = <RK3399_PD_EDP>;
1102				clocks = <&cru PCLK_EDP_CTRL>;
1103				#power-domain-cells = <0>;
1104			};
1105			power-domain@RK3399_PD_EMMC {
1106				reg = <RK3399_PD_EMMC>;
1107				clocks = <&cru ACLK_EMMC>;
1108				pm_qos = <&qos_emmc>;
1109				#power-domain-cells = <0>;
1110			};
1111			power-domain@RK3399_PD_GMAC {
1112				reg = <RK3399_PD_GMAC>;
1113				clocks = <&cru ACLK_GMAC>,
1114					 <&cru PCLK_GMAC>;
1115				pm_qos = <&qos_gmac>;
1116				#power-domain-cells = <0>;
1117			};
1118			power-domain@RK3399_PD_SD {
1119				reg = <RK3399_PD_SD>;
1120				clocks = <&cru HCLK_SDMMC>,
1121					 <&cru SCLK_SDMMC>;
1122				pm_qos = <&qos_sd>;
1123				#power-domain-cells = <0>;
1124			};
1125			power-domain@RK3399_PD_SDIOAUDIO {
1126				reg = <RK3399_PD_SDIOAUDIO>;
1127				clocks = <&cru HCLK_SDIO>;
1128				pm_qos = <&qos_sdioaudio>;
1129				#power-domain-cells = <0>;
1130			};
1131			power-domain@RK3399_PD_TCPD0 {
1132				reg = <RK3399_PD_TCPD0>;
1133				clocks = <&cru SCLK_UPHY0_TCPDCORE>,
1134					 <&cru SCLK_UPHY0_TCPDPHY_REF>;
1135				#power-domain-cells = <0>;
1136			};
1137			power-domain@RK3399_PD_TCPD1 {
1138				reg = <RK3399_PD_TCPD1>;
1139				clocks = <&cru SCLK_UPHY1_TCPDCORE>,
1140					 <&cru SCLK_UPHY1_TCPDPHY_REF>;
1141				#power-domain-cells = <0>;
1142			};
1143			power-domain@RK3399_PD_USB3 {
1144				reg = <RK3399_PD_USB3>;
1145				clocks = <&cru ACLK_USB3>;
1146				pm_qos = <&qos_usb_otg0>,
1147					 <&qos_usb_otg1>;
1148				#power-domain-cells = <0>;
1149			};
1150			power-domain@RK3399_PD_VIO {
1151				reg = <RK3399_PD_VIO>;
1152				#power-domain-cells = <1>;
1153				#address-cells = <1>;
1154				#size-cells = <0>;
1155
1156				power-domain@RK3399_PD_HDCP {
1157					reg = <RK3399_PD_HDCP>;
1158					clocks = <&cru ACLK_HDCP>,
1159						 <&cru HCLK_HDCP>,
1160						 <&cru PCLK_HDCP>;
1161					pm_qos = <&qos_hdcp>;
1162					#power-domain-cells = <0>;
1163				};
1164				power-domain@RK3399_PD_ISP0 {
1165					reg = <RK3399_PD_ISP0>;
1166					clocks = <&cru ACLK_ISP0>,
1167						 <&cru HCLK_ISP0>;
1168					pm_qos = <&qos_isp0_m0>,
1169						 <&qos_isp0_m1>;
1170					#power-domain-cells = <0>;
1171				};
1172				power-domain@RK3399_PD_ISP1 {
1173					reg = <RK3399_PD_ISP1>;
1174					clocks = <&cru ACLK_ISP1>,
1175						 <&cru HCLK_ISP1>;
1176					pm_qos = <&qos_isp1_m0>,
1177						 <&qos_isp1_m1>;
1178					#power-domain-cells = <0>;
1179				};
1180				power-domain@RK3399_PD_VO {
1181					reg = <RK3399_PD_VO>;
1182					#power-domain-cells = <1>;
1183					#address-cells = <1>;
1184					#size-cells = <0>;
1185
1186					power-domain@RK3399_PD_VOPB {
1187						reg = <RK3399_PD_VOPB>;
1188						clocks = <&cru ACLK_VOP0>,
1189							 <&cru HCLK_VOP0>;
1190						pm_qos = <&qos_vop_big_r>,
1191							 <&qos_vop_big_w>;
1192						#power-domain-cells = <0>;
1193					};
1194					power-domain@RK3399_PD_VOPL {
1195						reg = <RK3399_PD_VOPL>;
1196						clocks = <&cru ACLK_VOP1>,
1197							 <&cru HCLK_VOP1>;
1198						pm_qos = <&qos_vop_little>;
1199						#power-domain-cells = <0>;
1200					};
1201				};
1202			};
1203		};
1204	};
1205
1206	pmugrf: syscon@ff320000 {
1207		compatible = "rockchip,rk3399-pmugrf", "syscon", "simple-mfd";
1208		reg = <0x0 0xff320000 0x0 0x1000>;
1209
1210		pmu_io_domains: io-domains {
1211			compatible = "rockchip,rk3399-pmu-io-voltage-domain";
1212			status = "disabled";
1213		};
1214	};
1215
1216	spi3: spi@ff350000 {
1217		compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
1218		reg = <0x0 0xff350000 0x0 0x1000>;
1219		clocks = <&pmucru SCLK_SPI3_PMU>, <&pmucru PCLK_SPI3_PMU>;
1220		clock-names = "spiclk", "apb_pclk";
1221		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH 0>;
1222		pinctrl-names = "default";
1223		pinctrl-0 = <&spi3_clk &spi3_tx &spi3_rx &spi3_cs0>;
1224		#address-cells = <1>;
1225		#size-cells = <0>;
1226		status = "disabled";
1227	};
1228
1229	uart4: serial@ff370000 {
1230		compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
1231		reg = <0x0 0xff370000 0x0 0x100>;
1232		clocks = <&pmucru SCLK_UART4_PMU>, <&pmucru PCLK_UART4_PMU>;
1233		clock-names = "baudclk", "apb_pclk";
1234		interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH 0>;
1235		reg-shift = <2>;
1236		reg-io-width = <4>;
1237		pinctrl-names = "default";
1238		pinctrl-0 = <&uart4_xfer>;
1239		status = "disabled";
1240	};
1241
1242	i2c0: i2c@ff3c0000 {
1243		compatible = "rockchip,rk3399-i2c";
1244		reg = <0x0 0xff3c0000 0x0 0x1000>;
1245		assigned-clocks = <&pmucru SCLK_I2C0_PMU>;
1246		assigned-clock-rates = <200000000>;
1247		clocks = <&pmucru SCLK_I2C0_PMU>, <&pmucru PCLK_I2C0_PMU>;
1248		clock-names = "i2c", "pclk";
1249		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH 0>;
1250		pinctrl-names = "default";
1251		pinctrl-0 = <&i2c0_xfer>;
1252		#address-cells = <1>;
1253		#size-cells = <0>;
1254		status = "disabled";
1255	};
1256
1257	i2c4: i2c@ff3d0000 {
1258		compatible = "rockchip,rk3399-i2c";
1259		reg = <0x0 0xff3d0000 0x0 0x1000>;
1260		assigned-clocks = <&pmucru SCLK_I2C4_PMU>;
1261		assigned-clock-rates = <200000000>;
1262		clocks = <&pmucru SCLK_I2C4_PMU>, <&pmucru PCLK_I2C4_PMU>;
1263		clock-names = "i2c", "pclk";
1264		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH 0>;
1265		pinctrl-names = "default";
1266		pinctrl-0 = <&i2c4_xfer>;
1267		#address-cells = <1>;
1268		#size-cells = <0>;
1269		status = "disabled";
1270	};
1271
1272	i2c8: i2c@ff3e0000 {
1273		compatible = "rockchip,rk3399-i2c";
1274		reg = <0x0 0xff3e0000 0x0 0x1000>;
1275		assigned-clocks = <&pmucru SCLK_I2C8_PMU>;
1276		assigned-clock-rates = <200000000>;
1277		clocks = <&pmucru SCLK_I2C8_PMU>, <&pmucru PCLK_I2C8_PMU>;
1278		clock-names = "i2c", "pclk";
1279		interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH 0>;
1280		pinctrl-names = "default";
1281		pinctrl-0 = <&i2c8_xfer>;
1282		#address-cells = <1>;
1283		#size-cells = <0>;
1284		status = "disabled";
1285	};
1286
1287	pwm0: pwm@ff420000 {
1288		compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
1289		reg = <0x0 0xff420000 0x0 0x10>;
1290		#pwm-cells = <3>;
1291		pinctrl-names = "default";
1292		pinctrl-0 = <&pwm0_pin>;
1293		clocks = <&pmucru PCLK_RKPWM_PMU>;
1294		status = "disabled";
1295	};
1296
1297	pwm1: pwm@ff420010 {
1298		compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
1299		reg = <0x0 0xff420010 0x0 0x10>;
1300		#pwm-cells = <3>;
1301		pinctrl-names = "default";
1302		pinctrl-0 = <&pwm1_pin>;
1303		clocks = <&pmucru PCLK_RKPWM_PMU>;
1304		status = "disabled";
1305	};
1306
1307	pwm2: pwm@ff420020 {
1308		compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
1309		reg = <0x0 0xff420020 0x0 0x10>;
1310		#pwm-cells = <3>;
1311		pinctrl-names = "default";
1312		pinctrl-0 = <&pwm2_pin>;
1313		clocks = <&pmucru PCLK_RKPWM_PMU>;
1314		status = "disabled";
1315	};
1316
1317	pwm3: pwm@ff420030 {
1318		compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
1319		reg = <0x0 0xff420030 0x0 0x10>;
1320		#pwm-cells = <3>;
1321		pinctrl-names = "default";
1322		pinctrl-0 = <&pwm3a_pin>;
1323		clocks = <&pmucru PCLK_RKPWM_PMU>;
1324		status = "disabled";
1325	};
1326
1327	dfi: dfi@ff630000 {
1328		reg = <0x00 0xff630000 0x00 0x4000>;
1329		compatible = "rockchip,rk3399-dfi";
1330		rockchip,pmu = <&pmugrf>;
1331		interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH 0>;
1332		clocks = <&cru PCLK_DDR_MON>;
1333		clock-names = "pclk_ddr_mon";
1334		status = "disabled";
1335	};
1336
1337	vpu: video-codec@ff650000 {
1338		compatible = "rockchip,rk3399-vpu";
1339		reg = <0x0 0xff650000 0x0 0x800>;
1340		interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH 0>,
1341			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH 0>;
1342		interrupt-names = "vepu", "vdpu";
1343		clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>;
1344		clock-names = "aclk", "hclk";
1345		iommus = <&vpu_mmu>;
1346		power-domains = <&power RK3399_PD_VCODEC>;
1347	};
1348
1349	vpu_mmu: iommu@ff650800 {
1350		compatible = "rockchip,iommu";
1351		reg = <0x0 0xff650800 0x0 0x40>;
1352		interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH 0>;
1353		clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>;
1354		clock-names = "aclk", "iface";
1355		#iommu-cells = <0>;
1356		power-domains = <&power RK3399_PD_VCODEC>;
1357	};
1358
1359	vdec: video-codec@ff660000 {
1360		compatible = "rockchip,rk3399-vdec";
1361		reg = <0x0 0xff660000 0x0 0x400>;
1362		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH 0>;
1363		clocks = <&cru ACLK_VDU>, <&cru HCLK_VDU>,
1364			 <&cru SCLK_VDU_CA>, <&cru SCLK_VDU_CORE>;
1365		clock-names = "axi", "ahb", "cabac", "core";
1366		iommus = <&vdec_mmu>;
1367		power-domains = <&power RK3399_PD_VDU>;
1368	};
1369
1370	vdec_mmu: iommu@ff660480 {
1371		compatible = "rockchip,iommu";
1372		reg = <0x0 0xff660480 0x0 0x40>, <0x0 0xff6604c0 0x0 0x40>;
1373		interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH 0>;
1374		clocks = <&cru ACLK_VDU>, <&cru HCLK_VDU>;
1375		clock-names = "aclk", "iface";
1376		power-domains = <&power RK3399_PD_VDU>;
1377		#iommu-cells = <0>;
1378	};
1379
1380	iep_mmu: iommu@ff670800 {
1381		compatible = "rockchip,iommu";
1382		reg = <0x0 0xff670800 0x0 0x40>;
1383		interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH 0>;
1384		clocks = <&cru ACLK_IEP>, <&cru HCLK_IEP>;
1385		clock-names = "aclk", "iface";
1386		#iommu-cells = <0>;
1387		status = "disabled";
1388	};
1389
1390	rga: rga@ff680000 {
1391		compatible = "rockchip,rk3399-rga";
1392		reg = <0x0 0xff680000 0x0 0x10000>;
1393		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH 0>;
1394		clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru SCLK_RGA_CORE>;
1395		clock-names = "aclk", "hclk", "sclk";
1396		resets = <&cru SRST_RGA_CORE>, <&cru SRST_A_RGA>, <&cru SRST_H_RGA>;
1397		reset-names = "core", "axi", "ahb";
1398		power-domains = <&power RK3399_PD_RGA>;
1399	};
1400
1401	efuse0: efuse@ff690000 {
1402		compatible = "rockchip,rk3399-efuse";
1403		reg = <0x0 0xff690000 0x0 0x80>;
1404		#address-cells = <1>;
1405		#size-cells = <1>;
1406		clocks = <&cru PCLK_EFUSE1024NS>;
1407		clock-names = "pclk_efuse";
1408
1409		/* Data cells */
1410		cpu_id: cpu-id@7 {
1411			reg = <0x07 0x10>;
1412		};
1413		cpub_leakage: cpu-leakage@17 {
1414			reg = <0x17 0x1>;
1415		};
1416		gpu_leakage: gpu-leakage@18 {
1417			reg = <0x18 0x1>;
1418		};
1419		center_leakage: center-leakage@19 {
1420			reg = <0x19 0x1>;
1421		};
1422		cpul_leakage: cpu-leakage@1a {
1423			reg = <0x1a 0x1>;
1424		};
1425		logic_leakage: logic-leakage@1b {
1426			reg = <0x1b 0x1>;
1427		};
1428		wafer_info: wafer-info@1c {
1429			reg = <0x1c 0x1>;
1430		};
1431	};
1432
1433	dmac_bus: dma-controller@ff6d0000 {
1434		compatible = "arm,pl330", "arm,primecell";
1435		reg = <0x0 0xff6d0000 0x0 0x4000>;
1436		interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH 0>,
1437			     <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH 0>;
1438		#dma-cells = <1>;
1439		arm,pl330-periph-burst;
1440		clocks = <&cru ACLK_DMAC0_PERILP>;
1441		clock-names = "apb_pclk";
1442	};
1443
1444	dmac_peri: dma-controller@ff6e0000 {
1445		compatible = "arm,pl330", "arm,primecell";
1446		reg = <0x0 0xff6e0000 0x0 0x4000>;
1447		interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH 0>,
1448			     <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH 0>;
1449		#dma-cells = <1>;
1450		arm,pl330-periph-burst;
1451		clocks = <&cru ACLK_DMAC1_PERILP>;
1452		clock-names = "apb_pclk";
1453	};
1454
1455	pmucru: clock-controller@ff750000 {
1456		compatible = "rockchip,rk3399-pmucru";
1457		reg = <0x0 0xff750000 0x0 0x1000>;
1458		clocks = <&xin24m>;
1459		clock-names = "xin24m";
1460		rockchip,grf = <&pmugrf>;
1461		#clock-cells = <1>;
1462		#reset-cells = <1>;
1463		assigned-clocks = <&pmucru PLL_PPLL>;
1464		assigned-clock-rates = <676000000>;
1465	};
1466
1467	cru: clock-controller@ff760000 {
1468		compatible = "rockchip,rk3399-cru";
1469		reg = <0x0 0xff760000 0x0 0x1000>;
1470		clocks = <&xin24m>;
1471		clock-names = "xin24m";
1472		rockchip,grf = <&grf>;
1473		#clock-cells = <1>;
1474		#reset-cells = <1>;
1475		assigned-clocks =
1476			<&cru PLL_GPLL>, <&cru PLL_CPLL>,
1477			<&cru PLL_NPLL>,
1478			<&cru ACLK_PERIHP>, <&cru HCLK_PERIHP>,
1479			<&cru PCLK_PERIHP>,
1480			<&cru ACLK_PERILP0>, <&cru HCLK_PERILP0>,
1481			<&cru PCLK_PERILP0>, <&cru ACLK_CCI>,
1482			<&cru HCLK_PERILP1>, <&cru PCLK_PERILP1>,
1483			<&cru ACLK_VIO>, <&cru ACLK_HDCP>,
1484			<&cru ACLK_GIC_PRE>,
1485			<&cru PCLK_DDR>,
1486			<&cru ACLK_VDU>;
1487		assigned-clock-rates =
1488			 <594000000>,  <800000000>,
1489			<1000000000>,
1490			 <150000000>,   <75000000>,
1491			  <37500000>,
1492			 <100000000>,  <100000000>,
1493			  <50000000>, <600000000>,
1494			 <100000000>,   <50000000>,
1495			 <400000000>, <400000000>,
1496			 <200000000>,
1497			 <200000000>,
1498			 <400000000>;
1499	};
1500
1501	grf: syscon@ff770000 {
1502		compatible = "rockchip,rk3399-grf", "syscon", "simple-mfd";
1503		reg = <0x0 0xff770000 0x0 0x10000>;
1504		#address-cells = <1>;
1505		#size-cells = <1>;
1506
1507		io_domains: io-domains {
1508			compatible = "rockchip,rk3399-io-voltage-domain";
1509			status = "disabled";
1510		};
1511
1512		mipi_dphy_rx0: mipi-dphy-rx0 {
1513			compatible = "rockchip,rk3399-mipi-dphy-rx0";
1514			clocks = <&cru SCLK_MIPIDPHY_REF>,
1515				 <&cru SCLK_DPHY_RX0_CFG>,
1516				 <&cru PCLK_VIO_GRF>;
1517			clock-names = "dphy-ref", "dphy-cfg", "grf";
1518			power-domains = <&power RK3399_PD_VIO>;
1519			#phy-cells = <0>;
1520			status = "disabled";
1521		};
1522
1523		u2phy0: usb2phy@e450 {
1524			compatible = "rockchip,rk3399-usb2phy";
1525			reg = <0xe450 0x10>;
1526			clocks = <&cru SCLK_USB2PHY0_REF>;
1527			clock-names = "phyclk";
1528			#clock-cells = <0>;
1529			clock-output-names = "clk_usbphy0_480m";
1530			status = "disabled";
1531
1532			u2phy0_host: host-port {
1533				#phy-cells = <0>;
1534				interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH 0>;
1535				interrupt-names = "linestate";
1536				status = "disabled";
1537			};
1538
1539			u2phy0_otg: otg-port {
1540				#phy-cells = <0>;
1541				interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH 0>,
1542					     <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH 0>,
1543					     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH 0>;
1544				interrupt-names = "otg-bvalid", "otg-id",
1545						  "linestate";
1546				status = "disabled";
1547			};
1548		};
1549
1550		u2phy1: usb2phy@e460 {
1551			compatible = "rockchip,rk3399-usb2phy";
1552			reg = <0xe460 0x10>;
1553			clocks = <&cru SCLK_USB2PHY1_REF>;
1554			clock-names = "phyclk";
1555			#clock-cells = <0>;
1556			clock-output-names = "clk_usbphy1_480m";
1557			status = "disabled";
1558
1559			u2phy1_host: host-port {
1560				#phy-cells = <0>;
1561				interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH 0>;
1562				interrupt-names = "linestate";
1563				status = "disabled";
1564			};
1565
1566			u2phy1_otg: otg-port {
1567				#phy-cells = <0>;
1568				interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH 0>,
1569					     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH 0>,
1570					     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH 0>;
1571				interrupt-names = "otg-bvalid", "otg-id",
1572						  "linestate";
1573				status = "disabled";
1574			};
1575		};
1576
1577		emmc_phy: phy@f780 {
1578			compatible = "rockchip,rk3399-emmc-phy";
1579			reg = <0xf780 0x24>;
1580			clocks = <&sdhci>;
1581			clock-names = "emmcclk";
1582			drive-impedance-ohm = <50>;
1583			#phy-cells = <0>;
1584			status = "disabled";
1585		};
1586
1587		pcie_phy: pcie-phy {
1588			compatible = "rockchip,rk3399-pcie-phy";
1589			clocks = <&cru SCLK_PCIEPHY_REF>;
1590			clock-names = "refclk";
1591			#phy-cells = <1>;
1592			resets = <&cru SRST_PCIEPHY>;
1593			reset-names = "phy";
1594			status = "disabled";
1595		};
1596	};
1597
1598	tcphy0: phy@ff7c0000 {
1599		compatible = "rockchip,rk3399-typec-phy";
1600		reg = <0x0 0xff7c0000 0x0 0x40000>;
1601		clocks = <&cru SCLK_UPHY0_TCPDCORE>,
1602			 <&cru SCLK_UPHY0_TCPDPHY_REF>;
1603		clock-names = "tcpdcore", "tcpdphy-ref";
1604		assigned-clocks = <&cru SCLK_UPHY0_TCPDCORE>;
1605		assigned-clock-rates = <50000000>;
1606		power-domains = <&power RK3399_PD_TCPD0>;
1607		resets = <&cru SRST_UPHY0>,
1608			 <&cru SRST_UPHY0_PIPE_L00>,
1609			 <&cru SRST_P_UPHY0_TCPHY>;
1610		reset-names = "uphy", "uphy-pipe", "uphy-tcphy";
1611		rockchip,grf = <&grf>;
1612		status = "disabled";
1613
1614		tcphy0_dp: dp-port {
1615			#phy-cells = <0>;
1616		};
1617
1618		tcphy0_usb3: usb3-port {
1619			#phy-cells = <0>;
1620		};
1621	};
1622
1623	tcphy1: phy@ff800000 {
1624		compatible = "rockchip,rk3399-typec-phy";
1625		reg = <0x0 0xff800000 0x0 0x40000>;
1626		clocks = <&cru SCLK_UPHY1_TCPDCORE>,
1627			 <&cru SCLK_UPHY1_TCPDPHY_REF>;
1628		clock-names = "tcpdcore", "tcpdphy-ref";
1629		assigned-clocks = <&cru SCLK_UPHY1_TCPDCORE>;
1630		assigned-clock-rates = <50000000>;
1631		power-domains = <&power RK3399_PD_TCPD1>;
1632		resets = <&cru SRST_UPHY1>,
1633			 <&cru SRST_UPHY1_PIPE_L00>,
1634			 <&cru SRST_P_UPHY1_TCPHY>;
1635		reset-names = "uphy", "uphy-pipe", "uphy-tcphy";
1636		rockchip,grf = <&grf>;
1637		status = "disabled";
1638
1639		tcphy1_dp: dp-port {
1640			#phy-cells = <0>;
1641		};
1642
1643		tcphy1_usb3: usb3-port {
1644			#phy-cells = <0>;
1645		};
1646	};
1647
1648	watchdog@ff848000 {
1649		compatible = "rockchip,rk3399-wdt", "snps,dw-wdt";
1650		reg = <0x0 0xff848000 0x0 0x100>;
1651		clocks = <&cru PCLK_WDT>;
1652		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH 0>;
1653	};
1654
1655	rktimer: rktimer@ff850000 {
1656		compatible = "rockchip,rk3399-timer";
1657		reg = <0x0 0xff850000 0x0 0x1000>;
1658		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH 0>;
1659		clocks = <&cru PCLK_TIMER0>, <&cru SCLK_TIMER00>;
1660		clock-names = "pclk", "timer";
1661	};
1662
1663	spdif: spdif@ff870000 {
1664		compatible = "rockchip,rk3399-spdif";
1665		reg = <0x0 0xff870000 0x0 0x1000>;
1666		interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH 0>;
1667		dmas = <&dmac_bus 7>;
1668		dma-names = "tx";
1669		clock-names = "mclk", "hclk";
1670		clocks = <&cru SCLK_SPDIF_8CH>, <&cru HCLK_SPDIF>;
1671		pinctrl-names = "default";
1672		pinctrl-0 = <&spdif_bus>;
1673		power-domains = <&power RK3399_PD_SDIOAUDIO>;
1674		#sound-dai-cells = <0>;
1675		status = "disabled";
1676	};
1677
1678	i2s0: i2s@ff880000 {
1679		compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s";
1680		reg = <0x0 0xff880000 0x0 0x1000>;
1681		rockchip,grf = <&grf>;
1682		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH 0>;
1683		dmas = <&dmac_bus 0>, <&dmac_bus 1>;
1684		dma-names = "tx", "rx";
1685		clock-names = "i2s_clk", "i2s_hclk";
1686		clocks = <&cru SCLK_I2S0_8CH>, <&cru HCLK_I2S0_8CH>;
1687		pinctrl-names = "bclk_on", "bclk_off";
1688		pinctrl-0 = <&i2s0_8ch_bus>;
1689		pinctrl-1 = <&i2s0_8ch_bus_bclk_off>;
1690		power-domains = <&power RK3399_PD_SDIOAUDIO>;
1691		#sound-dai-cells = <0>;
1692		status = "disabled";
1693	};
1694
1695	i2s1: i2s@ff890000 {
1696		compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s";
1697		reg = <0x0 0xff890000 0x0 0x1000>;
1698		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH 0>;
1699		dmas = <&dmac_bus 2>, <&dmac_bus 3>;
1700		dma-names = "tx", "rx";
1701		clock-names = "i2s_clk", "i2s_hclk";
1702		clocks = <&cru SCLK_I2S1_8CH>, <&cru HCLK_I2S1_8CH>;
1703		pinctrl-names = "default";
1704		pinctrl-0 = <&i2s1_2ch_bus>;
1705		power-domains = <&power RK3399_PD_SDIOAUDIO>;
1706		#sound-dai-cells = <0>;
1707		status = "disabled";
1708	};
1709
1710	i2s2: i2s@ff8a0000 {
1711		compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s";
1712		reg = <0x0 0xff8a0000 0x0 0x1000>;
1713		interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH 0>;
1714		dmas = <&dmac_bus 4>, <&dmac_bus 5>;
1715		dma-names = "tx", "rx";
1716		clock-names = "i2s_clk", "i2s_hclk";
1717		clocks = <&cru SCLK_I2S2_8CH>, <&cru HCLK_I2S2_8CH>;
1718		power-domains = <&power RK3399_PD_SDIOAUDIO>;
1719		#sound-dai-cells = <0>;
1720		status = "disabled";
1721	};
1722
1723	vopl: vop@ff8f0000 {
1724		compatible = "rockchip,rk3399-vop-lit";
1725		reg = <0x0 0xff8f0000 0x0 0x2000>, <0x0 0xff8f2000 0x0 0x400>;
1726		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH 0>;
1727		assigned-clocks = <&cru ACLK_VOP1>, <&cru HCLK_VOP1>;
1728		assigned-clock-rates = <400000000>, <100000000>;
1729		clocks = <&cru ACLK_VOP1>, <&cru DCLK_VOP1>, <&cru HCLK_VOP1>;
1730		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1731		iommus = <&vopl_mmu>;
1732		power-domains = <&power RK3399_PD_VOPL>;
1733		resets = <&cru SRST_A_VOP1>, <&cru SRST_H_VOP1>, <&cru SRST_D_VOP1>;
1734		reset-names = "axi", "ahb", "dclk";
1735		status = "disabled";
1736
1737		vopl_out: port {
1738			#address-cells = <1>;
1739			#size-cells = <0>;
1740
1741			vopl_out_mipi: endpoint@0 {
1742				reg = <0>;
1743				remote-endpoint = <&mipi_in_vopl>;
1744			};
1745
1746			vopl_out_edp: endpoint@1 {
1747				reg = <1>;
1748				remote-endpoint = <&edp_in_vopl>;
1749			};
1750
1751			vopl_out_hdmi: endpoint@2 {
1752				reg = <2>;
1753				remote-endpoint = <&hdmi_in_vopl>;
1754			};
1755
1756			vopl_out_mipi1: endpoint@3 {
1757				reg = <3>;
1758				remote-endpoint = <&mipi1_in_vopl>;
1759			};
1760
1761			vopl_out_dp: endpoint@4 {
1762				reg = <4>;
1763				remote-endpoint = <&dp_in_vopl>;
1764			};
1765		};
1766	};
1767
1768	vopl_mmu: iommu@ff8f3f00 {
1769		compatible = "rockchip,iommu";
1770		reg = <0x0 0xff8f3f00 0x0 0x100>;
1771		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH 0>;
1772		clocks = <&cru ACLK_VOP1>, <&cru HCLK_VOP1>;
1773		clock-names = "aclk", "iface";
1774		power-domains = <&power RK3399_PD_VOPL>;
1775		#iommu-cells = <0>;
1776		status = "disabled";
1777	};
1778
1779	vopb: vop@ff900000 {
1780		compatible = "rockchip,rk3399-vop-big";
1781		reg = <0x0 0xff900000 0x0 0x2000>, <0x0 0xff902000 0x0 0x1000>;
1782		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH 0>;
1783		assigned-clocks = <&cru ACLK_VOP0>, <&cru HCLK_VOP0>;
1784		assigned-clock-rates = <400000000>, <100000000>;
1785		clocks = <&cru ACLK_VOP0>, <&cru DCLK_VOP0>, <&cru HCLK_VOP0>;
1786		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1787		iommus = <&vopb_mmu>;
1788		power-domains = <&power RK3399_PD_VOPB>;
1789		resets = <&cru SRST_A_VOP0>, <&cru SRST_H_VOP0>, <&cru SRST_D_VOP0>;
1790		reset-names = "axi", "ahb", "dclk";
1791		status = "disabled";
1792
1793		vopb_out: port {
1794			#address-cells = <1>;
1795			#size-cells = <0>;
1796
1797			vopb_out_edp: endpoint@0 {
1798				reg = <0>;
1799				remote-endpoint = <&edp_in_vopb>;
1800			};
1801
1802			vopb_out_mipi: endpoint@1 {
1803				reg = <1>;
1804				remote-endpoint = <&mipi_in_vopb>;
1805			};
1806
1807			vopb_out_hdmi: endpoint@2 {
1808				reg = <2>;
1809				remote-endpoint = <&hdmi_in_vopb>;
1810			};
1811
1812			vopb_out_mipi1: endpoint@3 {
1813				reg = <3>;
1814				remote-endpoint = <&mipi1_in_vopb>;
1815			};
1816
1817			vopb_out_dp: endpoint@4 {
1818				reg = <4>;
1819				remote-endpoint = <&dp_in_vopb>;
1820			};
1821		};
1822	};
1823
1824	vopb_mmu: iommu@ff903f00 {
1825		compatible = "rockchip,iommu";
1826		reg = <0x0 0xff903f00 0x0 0x100>;
1827		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH 0>;
1828		clocks = <&cru ACLK_VOP0>, <&cru HCLK_VOP0>;
1829		clock-names = "aclk", "iface";
1830		power-domains = <&power RK3399_PD_VOPB>;
1831		#iommu-cells = <0>;
1832		status = "disabled";
1833	};
1834
1835	isp0: isp0@ff910000 {
1836		compatible = "rockchip,rk3399-cif-isp";
1837		reg = <0x0 0xff910000 0x0 0x4000>;
1838		interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH 0>;
1839		clocks = <&cru SCLK_ISP0>,
1840			 <&cru ACLK_ISP0_WRAPPER>,
1841			 <&cru HCLK_ISP0_WRAPPER>;
1842		clock-names = "isp", "aclk", "hclk";
1843		iommus = <&isp0_mmu>;
1844		phys = <&mipi_dphy_rx0>;
1845		phy-names = "dphy";
1846		power-domains = <&power RK3399_PD_ISP0>;
1847		status = "disabled";
1848
1849		ports {
1850			#address-cells = <1>;
1851			#size-cells = <0>;
1852
1853			port@0 {
1854				reg = <0>;
1855				#address-cells = <1>;
1856				#size-cells = <0>;
1857			};
1858		};
1859	};
1860
1861	isp0_mmu: iommu@ff914000 {
1862		compatible = "rockchip,iommu";
1863		reg = <0x0 0xff914000 0x0 0x100>, <0x0 0xff915000 0x0 0x100>;
1864		interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH 0>;
1865		clocks = <&cru ACLK_ISP0_WRAPPER>, <&cru HCLK_ISP0_WRAPPER>;
1866		clock-names = "aclk", "iface";
1867		#iommu-cells = <0>;
1868		power-domains = <&power RK3399_PD_ISP0>;
1869		rockchip,disable-mmu-reset;
1870	};
1871
1872	isp1: isp1@ff920000 {
1873		compatible = "rockchip,rk3399-cif-isp";
1874		reg = <0x0 0xff920000 0x0 0x4000>;
1875		interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH 0>;
1876		clocks = <&cru SCLK_ISP1>,
1877			 <&cru ACLK_ISP1_WRAPPER>,
1878			 <&cru HCLK_ISP1_WRAPPER>;
1879		clock-names = "isp", "aclk", "hclk";
1880		iommus = <&isp1_mmu>;
1881		phys = <&mipi_dsi1>;
1882		phy-names = "dphy";
1883		power-domains = <&power RK3399_PD_ISP1>;
1884		status = "disabled";
1885
1886		ports {
1887			#address-cells = <1>;
1888			#size-cells = <0>;
1889
1890			port@0 {
1891				reg = <0>;
1892				#address-cells = <1>;
1893				#size-cells = <0>;
1894			};
1895		};
1896	};
1897
1898	isp1_mmu: iommu@ff924000 {
1899		compatible = "rockchip,iommu";
1900		reg = <0x0 0xff924000 0x0 0x100>, <0x0 0xff925000 0x0 0x100>;
1901		interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH 0>;
1902		clocks = <&cru ACLK_ISP1_WRAPPER>, <&cru HCLK_ISP1_WRAPPER>;
1903		clock-names = "aclk", "iface";
1904		#iommu-cells = <0>;
1905		power-domains = <&power RK3399_PD_ISP1>;
1906		rockchip,disable-mmu-reset;
1907	};
1908
1909	hdmi_sound: hdmi-sound {
1910		compatible = "simple-audio-card";
1911		simple-audio-card,format = "i2s";
1912		simple-audio-card,mclk-fs = <256>;
1913		simple-audio-card,name = "hdmi-sound";
1914		status = "disabled";
1915
1916		simple-audio-card,cpu {
1917			sound-dai = <&i2s2>;
1918		};
1919		simple-audio-card,codec {
1920			sound-dai = <&hdmi>;
1921		};
1922	};
1923
1924	hdmi: hdmi@ff940000 {
1925		compatible = "rockchip,rk3399-dw-hdmi";
1926		reg = <0x0 0xff940000 0x0 0x20000>;
1927		interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH 0>;
1928		clocks = <&cru PCLK_HDMI_CTRL>,
1929			 <&cru SCLK_HDMI_SFR>,
1930			 <&cru SCLK_HDMI_CEC>,
1931			 <&cru PCLK_VIO_GRF>,
1932			 <&cru PLL_VPLL>;
1933		clock-names = "iahb", "isfr", "cec", "grf", "ref";
1934		power-domains = <&power RK3399_PD_HDCP>;
1935		reg-io-width = <4>;
1936		rockchip,grf = <&grf>;
1937		#sound-dai-cells = <0>;
1938		status = "disabled";
1939
1940		ports {
1941			hdmi_in: port {
1942				#address-cells = <1>;
1943				#size-cells = <0>;
1944
1945				hdmi_in_vopb: endpoint@0 {
1946					reg = <0>;
1947					remote-endpoint = <&vopb_out_hdmi>;
1948				};
1949				hdmi_in_vopl: endpoint@1 {
1950					reg = <1>;
1951					remote-endpoint = <&vopl_out_hdmi>;
1952				};
1953			};
1954		};
1955	};
1956
1957	mipi_dsi: mipi@ff960000 {
1958		compatible = "rockchip,rk3399-mipi-dsi", "snps,dw-mipi-dsi";
1959		reg = <0x0 0xff960000 0x0 0x8000>;
1960		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH 0>;
1961		clocks = <&cru SCLK_DPHY_PLL>, <&cru PCLK_MIPI_DSI0>,
1962			 <&cru SCLK_DPHY_TX0_CFG>, <&cru PCLK_VIO_GRF>;
1963		clock-names = "ref", "pclk", "phy_cfg", "grf";
1964		power-domains = <&power RK3399_PD_VIO>;
1965		resets = <&cru SRST_P_MIPI_DSI0>;
1966		reset-names = "apb";
1967		rockchip,grf = <&grf>;
1968		#address-cells = <1>;
1969		#size-cells = <0>;
1970		status = "disabled";
1971
1972		ports {
1973			#address-cells = <1>;
1974			#size-cells = <0>;
1975
1976			mipi_in: port@0 {
1977				reg = <0>;
1978				#address-cells = <1>;
1979				#size-cells = <0>;
1980
1981				mipi_in_vopb: endpoint@0 {
1982					reg = <0>;
1983					remote-endpoint = <&vopb_out_mipi>;
1984				};
1985				mipi_in_vopl: endpoint@1 {
1986					reg = <1>;
1987					remote-endpoint = <&vopl_out_mipi>;
1988				};
1989			};
1990		};
1991	};
1992
1993	mipi_dsi1: mipi@ff968000 {
1994		compatible = "rockchip,rk3399-mipi-dsi", "snps,dw-mipi-dsi";
1995		reg = <0x0 0xff968000 0x0 0x8000>;
1996		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH 0>;
1997		clocks = <&cru SCLK_DPHY_PLL>, <&cru PCLK_MIPI_DSI1>,
1998			 <&cru SCLK_DPHY_TX1RX1_CFG>, <&cru PCLK_VIO_GRF>;
1999		clock-names = "ref", "pclk", "phy_cfg", "grf";
2000		power-domains = <&power RK3399_PD_VIO>;
2001		resets = <&cru SRST_P_MIPI_DSI1>;
2002		reset-names = "apb";
2003		rockchip,grf = <&grf>;
2004		#address-cells = <1>;
2005		#size-cells = <0>;
2006		#phy-cells = <0>;
2007		status = "disabled";
2008
2009		ports {
2010			#address-cells = <1>;
2011			#size-cells = <0>;
2012
2013			mipi1_in: port@0 {
2014				reg = <0>;
2015				#address-cells = <1>;
2016				#size-cells = <0>;
2017
2018				mipi1_in_vopb: endpoint@0 {
2019					reg = <0>;
2020					remote-endpoint = <&vopb_out_mipi1>;
2021				};
2022
2023				mipi1_in_vopl: endpoint@1 {
2024					reg = <1>;
2025					remote-endpoint = <&vopl_out_mipi1>;
2026				};
2027			};
2028		};
2029	};
2030
2031	edp: edp@ff970000 {
2032		compatible = "rockchip,rk3399-edp";
2033		reg = <0x0 0xff970000 0x0 0x8000>;
2034		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH 0>;
2035		clocks = <&cru PCLK_EDP>, <&cru PCLK_EDP_CTRL>, <&cru PCLK_VIO_GRF>;
2036		clock-names = "dp", "pclk", "grf";
2037		pinctrl-names = "default";
2038		pinctrl-0 = <&edp_hpd>;
2039		power-domains = <&power RK3399_PD_EDP>;
2040		resets = <&cru SRST_P_EDP_CTRL>;
2041		reset-names = "dp";
2042		rockchip,grf = <&grf>;
2043		status = "disabled";
2044
2045		ports {
2046			#address-cells = <1>;
2047			#size-cells = <0>;
2048			edp_in: port@0 {
2049				reg = <0>;
2050				#address-cells = <1>;
2051				#size-cells = <0>;
2052
2053				edp_in_vopb: endpoint@0 {
2054					reg = <0>;
2055					remote-endpoint = <&vopb_out_edp>;
2056				};
2057
2058				edp_in_vopl: endpoint@1 {
2059					reg = <1>;
2060					remote-endpoint = <&vopl_out_edp>;
2061				};
2062			};
2063		};
2064	};
2065
2066	gpu: gpu@ff9a0000 {
2067		compatible = "rockchip,rk3399-mali", "arm,mali-t860";
2068		reg = <0x0 0xff9a0000 0x0 0x10000>;
2069		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH 0>,
2070			     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH 0>,
2071			     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH 0>;
2072		interrupt-names = "job", "mmu", "gpu";
2073		clocks = <&cru ACLK_GPU>;
2074		#cooling-cells = <2>;
2075		power-domains = <&power RK3399_PD_GPU>;
2076		status = "disabled";
2077	};
2078
2079	pinctrl: pinctrl {
2080		compatible = "rockchip,rk3399-pinctrl";
2081		rockchip,grf = <&grf>;
2082		rockchip,pmu = <&pmugrf>;
2083		#address-cells = <2>;
2084		#size-cells = <2>;
2085		ranges;
2086
2087		gpio0: gpio@ff720000 {
2088			compatible = "rockchip,gpio-bank";
2089			reg = <0x0 0xff720000 0x0 0x100>;
2090			clocks = <&pmucru PCLK_GPIO0_PMU>;
2091			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH 0>;
2092
2093			gpio-controller;
2094			#gpio-cells = <0x2>;
2095
2096			interrupt-controller;
2097			#interrupt-cells = <0x2>;
2098		};
2099
2100		gpio1: gpio@ff730000 {
2101			compatible = "rockchip,gpio-bank";
2102			reg = <0x0 0xff730000 0x0 0x100>;
2103			clocks = <&pmucru PCLK_GPIO1_PMU>;
2104			interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH 0>;
2105
2106			gpio-controller;
2107			#gpio-cells = <0x2>;
2108
2109			interrupt-controller;
2110			#interrupt-cells = <0x2>;
2111		};
2112
2113		gpio2: gpio@ff780000 {
2114			compatible = "rockchip,gpio-bank";
2115			reg = <0x0 0xff780000 0x0 0x100>;
2116			clocks = <&cru PCLK_GPIO2>;
2117			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH 0>;
2118
2119			gpio-controller;
2120			#gpio-cells = <0x2>;
2121
2122			interrupt-controller;
2123			#interrupt-cells = <0x2>;
2124		};
2125
2126		gpio3: gpio@ff788000 {
2127			compatible = "rockchip,gpio-bank";
2128			reg = <0x0 0xff788000 0x0 0x100>;
2129			clocks = <&cru PCLK_GPIO3>;
2130			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH 0>;
2131
2132			gpio-controller;
2133			#gpio-cells = <0x2>;
2134
2135			interrupt-controller;
2136			#interrupt-cells = <0x2>;
2137		};
2138
2139		gpio4: gpio@ff790000 {
2140			compatible = "rockchip,gpio-bank";
2141			reg = <0x0 0xff790000 0x0 0x100>;
2142			clocks = <&cru PCLK_GPIO4>;
2143			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>;
2144
2145			gpio-controller;
2146			#gpio-cells = <0x2>;
2147
2148			interrupt-controller;
2149			#interrupt-cells = <0x2>;
2150		};
2151
2152		pcfg_pull_up: pcfg-pull-up {
2153			bias-pull-up;
2154		};
2155
2156		pcfg_pull_down: pcfg-pull-down {
2157			bias-pull-down;
2158		};
2159
2160		pcfg_pull_none: pcfg-pull-none {
2161			bias-disable;
2162		};
2163
2164		pcfg_pull_none_12ma: pcfg-pull-none-12ma {
2165			bias-disable;
2166			drive-strength = <12>;
2167		};
2168
2169		pcfg_pull_none_13ma: pcfg-pull-none-13ma {
2170			bias-disable;
2171			drive-strength = <13>;
2172		};
2173
2174		pcfg_pull_none_18ma: pcfg-pull-none-18ma {
2175			bias-disable;
2176			drive-strength = <18>;
2177		};
2178
2179		pcfg_pull_none_20ma: pcfg-pull-none-20ma {
2180			bias-disable;
2181			drive-strength = <20>;
2182		};
2183
2184		pcfg_pull_up_2ma: pcfg-pull-up-2ma {
2185			bias-pull-up;
2186			drive-strength = <2>;
2187		};
2188
2189		pcfg_pull_up_8ma: pcfg-pull-up-8ma {
2190			bias-pull-up;
2191			drive-strength = <8>;
2192		};
2193
2194		pcfg_pull_up_18ma: pcfg-pull-up-18ma {
2195			bias-pull-up;
2196			drive-strength = <18>;
2197		};
2198
2199		pcfg_pull_up_20ma: pcfg-pull-up-20ma {
2200			bias-pull-up;
2201			drive-strength = <20>;
2202		};
2203
2204		pcfg_pull_down_4ma: pcfg-pull-down-4ma {
2205			bias-pull-down;
2206			drive-strength = <4>;
2207		};
2208
2209		pcfg_pull_down_8ma: pcfg-pull-down-8ma {
2210			bias-pull-down;
2211			drive-strength = <8>;
2212		};
2213
2214		pcfg_pull_down_12ma: pcfg-pull-down-12ma {
2215			bias-pull-down;
2216			drive-strength = <12>;
2217		};
2218
2219		pcfg_pull_down_18ma: pcfg-pull-down-18ma {
2220			bias-pull-down;
2221			drive-strength = <18>;
2222		};
2223
2224		pcfg_pull_down_20ma: pcfg-pull-down-20ma {
2225			bias-pull-down;
2226			drive-strength = <20>;
2227		};
2228
2229		pcfg_output_high: pcfg-output-high {
2230			output-high;
2231		};
2232
2233		pcfg_output_low: pcfg-output-low {
2234			output-low;
2235		};
2236
2237		pcfg_input_enable: pcfg-input-enable {
2238			input-enable;
2239		};
2240
2241		pcfg_input_pull_up: pcfg-input-pull-up {
2242			input-enable;
2243			bias-pull-up;
2244		};
2245
2246		pcfg_input_pull_down: pcfg-input-pull-down {
2247			input-enable;
2248			bias-pull-down;
2249		};
2250
2251		clock {
2252			clk_32k: clk-32k {
2253				rockchip,pins = <0 RK_PA0 2 &pcfg_pull_none>;
2254			};
2255		};
2256
2257		cif {
2258			cif_clkin: cif-clkin {
2259				rockchip,pins =
2260					<2 RK_PB2 3 &pcfg_pull_none>;
2261			};
2262
2263			cif_clkouta: cif-clkouta {
2264				rockchip,pins =
2265					<2 RK_PB3 3 &pcfg_pull_none>;
2266			};
2267		};
2268
2269		edp {
2270			edp_hpd: edp-hpd {
2271				rockchip,pins =
2272					<4 RK_PC7 2 &pcfg_pull_none>;
2273			};
2274		};
2275
2276		gmac {
2277			rgmii_pins: rgmii-pins {
2278				rockchip,pins =
2279					/* mac_txclk */
2280					<3 RK_PC1 1 &pcfg_pull_none_13ma>,
2281					/* mac_rxclk */
2282					<3 RK_PB6 1 &pcfg_pull_none>,
2283					/* mac_mdio */
2284					<3 RK_PB5 1 &pcfg_pull_none>,
2285					/* mac_txen */
2286					<3 RK_PB4 1 &pcfg_pull_none_13ma>,
2287					/* mac_clk */
2288					<3 RK_PB3 1 &pcfg_pull_none>,
2289					/* mac_rxdv */
2290					<3 RK_PB1 1 &pcfg_pull_none>,
2291					/* mac_mdc */
2292					<3 RK_PB0 1 &pcfg_pull_none>,
2293					/* mac_rxd1 */
2294					<3 RK_PA7 1 &pcfg_pull_none>,
2295					/* mac_rxd0 */
2296					<3 RK_PA6 1 &pcfg_pull_none>,
2297					/* mac_txd1 */
2298					<3 RK_PA5 1 &pcfg_pull_none_13ma>,
2299					/* mac_txd0 */
2300					<3 RK_PA4 1 &pcfg_pull_none_13ma>,
2301					/* mac_rxd3 */
2302					<3 RK_PA3 1 &pcfg_pull_none>,
2303					/* mac_rxd2 */
2304					<3 RK_PA2 1 &pcfg_pull_none>,
2305					/* mac_txd3 */
2306					<3 RK_PA1 1 &pcfg_pull_none_13ma>,
2307					/* mac_txd2 */
2308					<3 RK_PA0 1 &pcfg_pull_none_13ma>;
2309			};
2310
2311			rmii_pins: rmii-pins {
2312				rockchip,pins =
2313					/* mac_mdio */
2314					<3 RK_PB5 1 &pcfg_pull_none>,
2315					/* mac_txen */
2316					<3 RK_PB4 1 &pcfg_pull_none_13ma>,
2317					/* mac_clk */
2318					<3 RK_PB3 1 &pcfg_pull_none>,
2319					/* mac_rxer */
2320					<3 RK_PB2 1 &pcfg_pull_none>,
2321					/* mac_rxdv */
2322					<3 RK_PB1 1 &pcfg_pull_none>,
2323					/* mac_mdc */
2324					<3 RK_PB0 1 &pcfg_pull_none>,
2325					/* mac_rxd1 */
2326					<3 RK_PA7 1 &pcfg_pull_none>,
2327					/* mac_rxd0 */
2328					<3 RK_PA6 1 &pcfg_pull_none>,
2329					/* mac_txd1 */
2330					<3 RK_PA5 1 &pcfg_pull_none_13ma>,
2331					/* mac_txd0 */
2332					<3 RK_PA4 1 &pcfg_pull_none_13ma>;
2333			};
2334		};
2335
2336		i2c0 {
2337			i2c0_xfer: i2c0-xfer {
2338				rockchip,pins =
2339					<1 RK_PB7 2 &pcfg_pull_none>,
2340					<1 RK_PC0 2 &pcfg_pull_none>;
2341			};
2342		};
2343
2344		i2c1 {
2345			i2c1_xfer: i2c1-xfer {
2346				rockchip,pins =
2347					<4 RK_PA2 1 &pcfg_pull_none>,
2348					<4 RK_PA1 1 &pcfg_pull_none>;
2349			};
2350		};
2351
2352		i2c2 {
2353			i2c2_xfer: i2c2-xfer {
2354				rockchip,pins =
2355					<2 RK_PA1 2 &pcfg_pull_none_12ma>,
2356					<2 RK_PA0 2 &pcfg_pull_none_12ma>;
2357			};
2358		};
2359
2360		i2c3 {
2361			i2c3_xfer: i2c3-xfer {
2362				rockchip,pins =
2363					<4 RK_PC1 1 &pcfg_pull_none>,
2364					<4 RK_PC0 1 &pcfg_pull_none>;
2365			};
2366		};
2367
2368		i2c4 {
2369			i2c4_xfer: i2c4-xfer {
2370				rockchip,pins =
2371					<1 RK_PB4 1 &pcfg_pull_none>,
2372					<1 RK_PB3 1 &pcfg_pull_none>;
2373			};
2374		};
2375
2376		i2c5 {
2377			i2c5_xfer: i2c5-xfer {
2378				rockchip,pins =
2379					<3 RK_PB3 2 &pcfg_pull_none>,
2380					<3 RK_PB2 2 &pcfg_pull_none>;
2381			};
2382		};
2383
2384		i2c6 {
2385			i2c6_xfer: i2c6-xfer {
2386				rockchip,pins =
2387					<2 RK_PB2 2 &pcfg_pull_none>,
2388					<2 RK_PB1 2 &pcfg_pull_none>;
2389			};
2390		};
2391
2392		i2c7 {
2393			i2c7_xfer: i2c7-xfer {
2394				rockchip,pins =
2395					<2 RK_PB0 2 &pcfg_pull_none>,
2396					<2 RK_PA7 2 &pcfg_pull_none>;
2397			};
2398		};
2399
2400		i2c8 {
2401			i2c8_xfer: i2c8-xfer {
2402				rockchip,pins =
2403					<1 RK_PC5 1 &pcfg_pull_none>,
2404					<1 RK_PC4 1 &pcfg_pull_none>;
2405			};
2406		};
2407
2408		i2s0 {
2409			i2s0_2ch_bus: i2s0-2ch-bus {
2410				rockchip,pins =
2411					<3 RK_PD0 1 &pcfg_pull_none>,
2412					<3 RK_PD1 1 &pcfg_pull_none>,
2413					<3 RK_PD2 1 &pcfg_pull_none>,
2414					<3 RK_PD3 1 &pcfg_pull_none>,
2415					<3 RK_PD7 1 &pcfg_pull_none>,
2416					<4 RK_PA0 1 &pcfg_pull_none>;
2417			};
2418
2419			i2s0_8ch_bus: i2s0-8ch-bus {
2420				rockchip,pins =
2421					<3 RK_PD0 1 &pcfg_pull_none>,
2422					<3 RK_PD1 1 &pcfg_pull_none>,
2423					<3 RK_PD2 1 &pcfg_pull_none>,
2424					<3 RK_PD3 1 &pcfg_pull_none>,
2425					<3 RK_PD4 1 &pcfg_pull_none>,
2426					<3 RK_PD5 1 &pcfg_pull_none>,
2427					<3 RK_PD6 1 &pcfg_pull_none>,
2428					<3 RK_PD7 1 &pcfg_pull_none>,
2429					<4 RK_PA0 1 &pcfg_pull_none>;
2430			};
2431
2432			i2s0_8ch_bus_bclk_off: i2s0-8ch-bus-bclk-off {
2433				rockchip,pins =
2434					<3 RK_PD0 RK_FUNC_GPIO &pcfg_pull_none>,
2435					<3 RK_PD1 1 &pcfg_pull_none>,
2436					<3 RK_PD2 1 &pcfg_pull_none>,
2437					<3 RK_PD3 1 &pcfg_pull_none>,
2438					<3 RK_PD4 1 &pcfg_pull_none>,
2439					<3 RK_PD5 1 &pcfg_pull_none>,
2440					<3 RK_PD6 1 &pcfg_pull_none>,
2441					<3 RK_PD7 1 &pcfg_pull_none>,
2442					<4 RK_PA0 1 &pcfg_pull_none>;
2443			};
2444		};
2445
2446		i2s1 {
2447			i2s1_2ch_bus: i2s1-2ch-bus {
2448				rockchip,pins =
2449					<4 RK_PA3 1 &pcfg_pull_none>,
2450					<4 RK_PA4 1 &pcfg_pull_none>,
2451					<4 RK_PA5 1 &pcfg_pull_none>,
2452					<4 RK_PA6 1 &pcfg_pull_none>,
2453					<4 RK_PA7 1 &pcfg_pull_none>;
2454			};
2455
2456			i2s1_2ch_bus_bclk_off: i2s1-2ch-bus-bclk-off {
2457				rockchip,pins =
2458					<4 RK_PA3 RK_FUNC_GPIO &pcfg_pull_none>,
2459					<4 RK_PA4 1 &pcfg_pull_none>,
2460					<4 RK_PA5 1 &pcfg_pull_none>,
2461					<4 RK_PA6 1 &pcfg_pull_none>,
2462					<4 RK_PA7 1 &pcfg_pull_none>;
2463			};
2464		};
2465
2466		sdio0 {
2467			sdio0_bus1: sdio0-bus1 {
2468				rockchip,pins =
2469					<2 RK_PC4 1 &pcfg_pull_up>;
2470			};
2471
2472			sdio0_bus4: sdio0-bus4 {
2473				rockchip,pins =
2474					<2 RK_PC4 1 &pcfg_pull_up>,
2475					<2 RK_PC5 1 &pcfg_pull_up>,
2476					<2 RK_PC6 1 &pcfg_pull_up>,
2477					<2 RK_PC7 1 &pcfg_pull_up>;
2478			};
2479
2480			sdio0_cmd: sdio0-cmd {
2481				rockchip,pins =
2482					<2 RK_PD0 1 &pcfg_pull_up>;
2483			};
2484
2485			sdio0_clk: sdio0-clk {
2486				rockchip,pins =
2487					<2 RK_PD1 1 &pcfg_pull_none>;
2488			};
2489
2490			sdio0_cd: sdio0-cd {
2491				rockchip,pins =
2492					<2 RK_PD2 1 &pcfg_pull_up>;
2493			};
2494
2495			sdio0_pwr: sdio0-pwr {
2496				rockchip,pins =
2497					<2 RK_PD3 1 &pcfg_pull_up>;
2498			};
2499
2500			sdio0_bkpwr: sdio0-bkpwr {
2501				rockchip,pins =
2502					<2 RK_PD4 1 &pcfg_pull_up>;
2503			};
2504
2505			sdio0_wp: sdio0-wp {
2506				rockchip,pins =
2507					<0 RK_PA3 1 &pcfg_pull_up>;
2508			};
2509
2510			sdio0_int: sdio0-int {
2511				rockchip,pins =
2512					<0 RK_PA4 1 &pcfg_pull_up>;
2513			};
2514		};
2515
2516		sdmmc {
2517			sdmmc_bus1: sdmmc-bus1 {
2518				rockchip,pins =
2519					<4 RK_PB0 1 &pcfg_pull_up>;
2520			};
2521
2522			sdmmc_bus4: sdmmc-bus4 {
2523				rockchip,pins =
2524					<4 RK_PB0 1 &pcfg_pull_up>,
2525					<4 RK_PB1 1 &pcfg_pull_up>,
2526					<4 RK_PB2 1 &pcfg_pull_up>,
2527					<4 RK_PB3 1 &pcfg_pull_up>;
2528			};
2529
2530			sdmmc_clk: sdmmc-clk {
2531				rockchip,pins =
2532					<4 RK_PB4 1 &pcfg_pull_none>;
2533			};
2534
2535			sdmmc_cmd: sdmmc-cmd {
2536				rockchip,pins =
2537					<4 RK_PB5 1 &pcfg_pull_up>;
2538			};
2539
2540			sdmmc_cd: sdmmc-cd {
2541				rockchip,pins =
2542					<0 RK_PA7 1 &pcfg_pull_up>;
2543			};
2544
2545			sdmmc_wp: sdmmc-wp {
2546				rockchip,pins =
2547					<0 RK_PB0 1 &pcfg_pull_up>;
2548			};
2549		};
2550
2551		suspend {
2552			ap_pwroff: ap-pwroff {
2553				rockchip,pins = <1 RK_PA5 1 &pcfg_pull_none>;
2554			};
2555
2556			ddrio_pwroff: ddrio-pwroff {
2557				rockchip,pins = <0 RK_PA1 1 &pcfg_pull_none>;
2558			};
2559		};
2560
2561		spdif {
2562			spdif_bus: spdif-bus {
2563				rockchip,pins =
2564					<4 RK_PC5 1 &pcfg_pull_none>;
2565			};
2566
2567			spdif_bus_1: spdif-bus-1 {
2568				rockchip,pins =
2569					<3 RK_PC0 3 &pcfg_pull_none>;
2570			};
2571		};
2572
2573		spi0 {
2574			spi0_clk: spi0-clk {
2575				rockchip,pins =
2576					<3 RK_PA6 2 &pcfg_pull_up>;
2577			};
2578			spi0_cs0: spi0-cs0 {
2579				rockchip,pins =
2580					<3 RK_PA7 2 &pcfg_pull_up>;
2581			};
2582			spi0_cs1: spi0-cs1 {
2583				rockchip,pins =
2584					<3 RK_PB0 2 &pcfg_pull_up>;
2585			};
2586			spi0_tx: spi0-tx {
2587				rockchip,pins =
2588					<3 RK_PA5 2 &pcfg_pull_up>;
2589			};
2590			spi0_rx: spi0-rx {
2591				rockchip,pins =
2592					<3 RK_PA4 2 &pcfg_pull_up>;
2593			};
2594		};
2595
2596		spi1 {
2597			spi1_clk: spi1-clk {
2598				rockchip,pins =
2599					<1 RK_PB1 2 &pcfg_pull_up>;
2600			};
2601			spi1_cs0: spi1-cs0 {
2602				rockchip,pins =
2603					<1 RK_PB2 2 &pcfg_pull_up>;
2604			};
2605			spi1_rx: spi1-rx {
2606				rockchip,pins =
2607					<1 RK_PA7 2 &pcfg_pull_up>;
2608			};
2609			spi1_tx: spi1-tx {
2610				rockchip,pins =
2611					<1 RK_PB0 2 &pcfg_pull_up>;
2612			};
2613		};
2614
2615		spi2 {
2616			spi2_clk: spi2-clk {
2617				rockchip,pins =
2618					<2 RK_PB3 1 &pcfg_pull_up>;
2619			};
2620			spi2_cs0: spi2-cs0 {
2621				rockchip,pins =
2622					<2 RK_PB4 1 &pcfg_pull_up>;
2623			};
2624			spi2_rx: spi2-rx {
2625				rockchip,pins =
2626					<2 RK_PB1 1 &pcfg_pull_up>;
2627			};
2628			spi2_tx: spi2-tx {
2629				rockchip,pins =
2630					<2 RK_PB2 1 &pcfg_pull_up>;
2631			};
2632		};
2633
2634		spi3 {
2635			spi3_clk: spi3-clk {
2636				rockchip,pins =
2637					<1 RK_PC1 1 &pcfg_pull_up>;
2638			};
2639			spi3_cs0: spi3-cs0 {
2640				rockchip,pins =
2641					<1 RK_PC2 1 &pcfg_pull_up>;
2642			};
2643			spi3_rx: spi3-rx {
2644				rockchip,pins =
2645					<1 RK_PB7 1 &pcfg_pull_up>;
2646			};
2647			spi3_tx: spi3-tx {
2648				rockchip,pins =
2649					<1 RK_PC0 1 &pcfg_pull_up>;
2650			};
2651		};
2652
2653		spi4 {
2654			spi4_clk: spi4-clk {
2655				rockchip,pins =
2656					<3 RK_PA2 2 &pcfg_pull_up>;
2657			};
2658			spi4_cs0: spi4-cs0 {
2659				rockchip,pins =
2660					<3 RK_PA3 2 &pcfg_pull_up>;
2661			};
2662			spi4_rx: spi4-rx {
2663				rockchip,pins =
2664					<3 RK_PA0 2 &pcfg_pull_up>;
2665			};
2666			spi4_tx: spi4-tx {
2667				rockchip,pins =
2668					<3 RK_PA1 2 &pcfg_pull_up>;
2669			};
2670		};
2671
2672		spi5 {
2673			spi5_clk: spi5-clk {
2674				rockchip,pins =
2675					<2 RK_PC6 2 &pcfg_pull_up>;
2676			};
2677			spi5_cs0: spi5-cs0 {
2678				rockchip,pins =
2679					<2 RK_PC7 2 &pcfg_pull_up>;
2680			};
2681			spi5_rx: spi5-rx {
2682				rockchip,pins =
2683					<2 RK_PC4 2 &pcfg_pull_up>;
2684			};
2685			spi5_tx: spi5-tx {
2686				rockchip,pins =
2687					<2 RK_PC5 2 &pcfg_pull_up>;
2688			};
2689		};
2690
2691		testclk {
2692			test_clkout0: test-clkout0 {
2693				rockchip,pins =
2694					<0 RK_PA0 1 &pcfg_pull_none>;
2695			};
2696
2697			test_clkout1: test-clkout1 {
2698				rockchip,pins =
2699					<2 RK_PD1 2 &pcfg_pull_none>;
2700			};
2701
2702			test_clkout2: test-clkout2 {
2703				rockchip,pins =
2704					<0 RK_PB0 3 &pcfg_pull_none>;
2705			};
2706		};
2707
2708		tsadc {
2709			otp_pin: otp-pin {
2710				rockchip,pins = <1 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>;
2711			};
2712
2713			otp_out: otp-out {
2714				rockchip,pins = <1 RK_PA6 1 &pcfg_pull_none>;
2715			};
2716		};
2717
2718		uart0 {
2719			uart0_xfer: uart0-xfer {
2720				rockchip,pins =
2721					<2 RK_PC0 1 &pcfg_pull_up>,
2722					<2 RK_PC1 1 &pcfg_pull_none>;
2723			};
2724
2725			uart0_cts: uart0-cts {
2726				rockchip,pins =
2727					<2 RK_PC2 1 &pcfg_pull_none>;
2728			};
2729
2730			uart0_rts: uart0-rts {
2731				rockchip,pins =
2732					<2 RK_PC3 1 &pcfg_pull_none>;
2733			};
2734		};
2735
2736		uart1 {
2737			uart1_xfer: uart1-xfer {
2738				rockchip,pins =
2739					<3 RK_PB4 2 &pcfg_pull_up>,
2740					<3 RK_PB5 2 &pcfg_pull_none>;
2741			};
2742		};
2743
2744		uart2a {
2745			uart2a_xfer: uart2a-xfer {
2746				rockchip,pins =
2747					<4 RK_PB0 2 &pcfg_pull_up>,
2748					<4 RK_PB1 2 &pcfg_pull_none>;
2749			};
2750		};
2751
2752		uart2b {
2753			uart2b_xfer: uart2b-xfer {
2754				rockchip,pins =
2755					<4 RK_PC0 2 &pcfg_pull_up>,
2756					<4 RK_PC1 2 &pcfg_pull_none>;
2757			};
2758		};
2759
2760		uart2c {
2761			uart2c_xfer: uart2c-xfer {
2762				rockchip,pins =
2763					<4 RK_PC3 1 &pcfg_pull_up>,
2764					<4 RK_PC4 1 &pcfg_pull_none>;
2765			};
2766		};
2767
2768		uart3 {
2769			uart3_xfer: uart3-xfer {
2770				rockchip,pins =
2771					<3 RK_PB6 2 &pcfg_pull_up>,
2772					<3 RK_PB7 2 &pcfg_pull_none>;
2773			};
2774
2775			uart3_cts: uart3-cts {
2776				rockchip,pins =
2777					<3 RK_PC0 2 &pcfg_pull_none>;
2778			};
2779
2780			uart3_rts: uart3-rts {
2781				rockchip,pins =
2782					<3 RK_PC1 2 &pcfg_pull_none>;
2783			};
2784		};
2785
2786		uart4 {
2787			uart4_xfer: uart4-xfer {
2788				rockchip,pins =
2789					<1 RK_PA7 1 &pcfg_pull_up>,
2790					<1 RK_PB0 1 &pcfg_pull_none>;
2791			};
2792		};
2793
2794		uarthdcp {
2795			uarthdcp_xfer: uarthdcp-xfer {
2796				rockchip,pins =
2797					<4 RK_PC5 2 &pcfg_pull_up>,
2798					<4 RK_PC6 2 &pcfg_pull_none>;
2799			};
2800		};
2801
2802		pwm0 {
2803			pwm0_pin: pwm0-pin {
2804				rockchip,pins =
2805					<4 RK_PC2 1 &pcfg_pull_none>;
2806			};
2807
2808			pwm0_pin_pull_down: pwm0-pin-pull-down {
2809				rockchip,pins =
2810					<4 RK_PC2 1 &pcfg_pull_down>;
2811			};
2812
2813			vop0_pwm_pin: vop0-pwm-pin {
2814				rockchip,pins =
2815					<4 RK_PC2 2 &pcfg_pull_none>;
2816			};
2817
2818			vop1_pwm_pin: vop1-pwm-pin {
2819				rockchip,pins =
2820					<4 RK_PC2 3 &pcfg_pull_none>;
2821			};
2822		};
2823
2824		pwm1 {
2825			pwm1_pin: pwm1-pin {
2826				rockchip,pins =
2827					<4 RK_PC6 1 &pcfg_pull_none>;
2828			};
2829
2830			pwm1_pin_pull_down: pwm1-pin-pull-down {
2831				rockchip,pins =
2832					<4 RK_PC6 1 &pcfg_pull_down>;
2833			};
2834		};
2835
2836		pwm2 {
2837			pwm2_pin: pwm2-pin {
2838				rockchip,pins =
2839					<1 RK_PC3 1 &pcfg_pull_none>;
2840			};
2841
2842			pwm2_pin_pull_down: pwm2-pin-pull-down {
2843				rockchip,pins =
2844					<1 RK_PC3 1 &pcfg_pull_down>;
2845			};
2846		};
2847
2848		pwm3a {
2849			pwm3a_pin: pwm3a-pin {
2850				rockchip,pins =
2851					<0 RK_PA6 1 &pcfg_pull_none>;
2852			};
2853		};
2854
2855		pwm3b {
2856			pwm3b_pin: pwm3b-pin {
2857				rockchip,pins =
2858					<1 RK_PB6 1 &pcfg_pull_none>;
2859			};
2860		};
2861
2862		hdmi {
2863			hdmi_i2c_xfer: hdmi-i2c-xfer {
2864				rockchip,pins =
2865					<4 RK_PC1 3 &pcfg_pull_none>,
2866					<4 RK_PC0 3 &pcfg_pull_none>;
2867			};
2868
2869			hdmi_cec: hdmi-cec {
2870				rockchip,pins =
2871					<4 RK_PC7 1 &pcfg_pull_none>;
2872			};
2873		};
2874
2875		pcie {
2876			pcie_clkreqn_cpm: pci-clkreqn-cpm {
2877				rockchip,pins =
2878					<2 RK_PD2 RK_FUNC_GPIO &pcfg_pull_none>;
2879			};
2880
2881			pcie_clkreqnb_cpm: pci-clkreqnb-cpm {
2882				rockchip,pins =
2883					<4 RK_PD0 RK_FUNC_GPIO &pcfg_pull_none>;
2884			};
2885		};
2886
2887	};
2888};
2889