xref: /linux/arch/arm64/boot/dts/rockchip/px30.dtsi (revision b8d312aa075f33282565467662c4628dae0a2aff)
1// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd
4 */
5
6#include <dt-bindings/clock/px30-cru.h>
7#include <dt-bindings/gpio/gpio.h>
8#include <dt-bindings/interrupt-controller/arm-gic.h>
9#include <dt-bindings/interrupt-controller/irq.h>
10#include <dt-bindings/pinctrl/rockchip.h>
11#include <dt-bindings/power/px30-power.h>
12#include <dt-bindings/soc/rockchip,boot-mode.h>
13
14/ {
15	compatible = "rockchip,px30";
16
17	interrupt-parent = <&gic>;
18	#address-cells = <2>;
19	#size-cells = <2>;
20
21	aliases {
22		ethernet0 = &gmac;
23		i2c0 = &i2c0;
24		i2c1 = &i2c1;
25		i2c2 = &i2c2;
26		i2c3 = &i2c3;
27		serial0 = &uart0;
28		serial1 = &uart1;
29		serial2 = &uart2;
30		serial3 = &uart3;
31		serial4 = &uart4;
32		serial5 = &uart5;
33		spi0 = &spi0;
34		spi1 = &spi1;
35	};
36
37	cpus {
38		#address-cells = <2>;
39		#size-cells = <0>;
40
41		cpu0: cpu@0 {
42			device_type = "cpu";
43			compatible = "arm,cortex-a35";
44			reg = <0x0 0x0>;
45			enable-method = "psci";
46			clocks = <&cru ARMCLK>;
47			#cooling-cells = <2>;
48			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
49			dynamic-power-coefficient = <90>;
50			operating-points-v2 = <&cpu0_opp_table>;
51		};
52
53		cpu1: cpu@1 {
54			device_type = "cpu";
55			compatible = "arm,cortex-a35";
56			reg = <0x0 0x1>;
57			enable-method = "psci";
58			clocks = <&cru ARMCLK>;
59			#cooling-cells = <2>;
60			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
61			dynamic-power-coefficient = <90>;
62			operating-points-v2 = <&cpu0_opp_table>;
63		};
64
65		cpu2: cpu@2 {
66			device_type = "cpu";
67			compatible = "arm,cortex-a35";
68			reg = <0x0 0x2>;
69			enable-method = "psci";
70			clocks = <&cru ARMCLK>;
71			#cooling-cells = <2>;
72			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
73			dynamic-power-coefficient = <90>;
74			operating-points-v2 = <&cpu0_opp_table>;
75		};
76
77		cpu3: cpu@3 {
78			device_type = "cpu";
79			compatible = "arm,cortex-a35";
80			reg = <0x0 0x3>;
81			enable-method = "psci";
82			clocks = <&cru ARMCLK>;
83			#cooling-cells = <2>;
84			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
85			dynamic-power-coefficient = <90>;
86			operating-points-v2 = <&cpu0_opp_table>;
87		};
88
89		idle-states {
90			entry-method = "psci";
91
92			CPU_SLEEP: cpu-sleep {
93				compatible = "arm,idle-state";
94				local-timer-stop;
95				arm,psci-suspend-param = <0x0010000>;
96				entry-latency-us = <120>;
97				exit-latency-us = <250>;
98				min-residency-us = <900>;
99			};
100
101			CLUSTER_SLEEP: cluster-sleep {
102				compatible = "arm,idle-state";
103				local-timer-stop;
104				arm,psci-suspend-param = <0x1010000>;
105				entry-latency-us = <400>;
106				exit-latency-us = <500>;
107				min-residency-us = <2000>;
108			};
109		};
110	};
111
112	cpu0_opp_table: cpu0-opp-table {
113		compatible = "operating-points-v2";
114		opp-shared;
115
116		opp-408000000 {
117			opp-hz = /bits/ 64 <408000000>;
118			opp-microvolt = <950000 950000 1350000>;
119			clock-latency-ns = <40000>;
120			opp-suspend;
121		};
122		opp-600000000 {
123			opp-hz = /bits/ 64 <600000000>;
124			opp-microvolt = <950000 950000 1350000>;
125			clock-latency-ns = <40000>;
126		};
127		opp-816000000 {
128			opp-hz = /bits/ 64 <816000000>;
129			opp-microvolt = <1050000 1050000 1350000>;
130			clock-latency-ns = <40000>;
131		};
132		opp-1008000000 {
133			opp-hz = /bits/ 64 <1008000000>;
134			opp-microvolt = <1175000 1175000 1350000>;
135			clock-latency-ns = <40000>;
136		};
137		opp-1200000000 {
138			opp-hz = /bits/ 64 <1200000000>;
139			opp-microvolt = <1300000 1300000 1350000>;
140			clock-latency-ns = <40000>;
141		};
142		opp-1296000000 {
143			opp-hz = /bits/ 64 <1296000000>;
144			opp-microvolt = <1350000 1350000 1350000>;
145			clock-latency-ns = <40000>;
146		};
147	};
148
149	arm-pmu {
150		compatible = "arm,cortex-a53-pmu";
151		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
152			     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
153			     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
154			     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
155		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
156	};
157
158	display_subsystem: display-subsystem {
159		compatible = "rockchip,display-subsystem";
160		ports = <&vopb_out>, <&vopl_out>;
161		status = "disabled";
162	};
163
164	firmware {
165		optee {
166			compatible = "linaro,optee-tz";
167			method = "smc";
168		};
169	};
170
171	gmac_clkin: external-gmac-clock {
172		compatible = "fixed-clock";
173		clock-frequency = <50000000>;
174		clock-output-names = "gmac_clkin";
175		#clock-cells = <0>;
176	};
177
178	psci {
179		compatible = "arm,psci-1.0";
180		method = "smc";
181	};
182
183	timer {
184		compatible = "arm,armv8-timer";
185		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
186			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
187			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
188			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
189	};
190
191	xin24m: xin24m {
192		compatible = "fixed-clock";
193		#clock-cells = <0>;
194		clock-frequency = <24000000>;
195		clock-output-names = "xin24m";
196	};
197
198	xin32k: xin32k {
199		compatible = "fixed-clock";
200		#clock-cells = <0>;
201		clock-frequency = <32768>;
202		clock-output-names = "xin32k";
203	};
204
205	pmu: power-management@ff000000 {
206		compatible = "rockchip,px30-pmu", "syscon", "simple-mfd";
207		reg = <0x0 0xff000000 0x0 0x1000>;
208
209		power: power-controller {
210			compatible = "rockchip,px30-power-controller";
211			#power-domain-cells = <1>;
212			#address-cells = <1>;
213			#size-cells = <0>;
214
215			/* These power domains are grouped by VD_LOGIC */
216			pd_usb@PX30_PD_USB {
217				reg = <PX30_PD_USB>;
218				clocks = <&cru HCLK_HOST>,
219					 <&cru HCLK_OTG>,
220					 <&cru SCLK_OTG_ADP>;
221				pm_qos = <&qos_usb_host>, <&qos_usb_otg>;
222			};
223			pd_sdcard@PX30_PD_SDCARD {
224				reg = <PX30_PD_SDCARD>;
225				clocks = <&cru HCLK_SDMMC>,
226					 <&cru SCLK_SDMMC>;
227				pm_qos = <&qos_sdmmc>;
228			};
229			pd_gmac@PX30_PD_GMAC {
230				reg = <PX30_PD_GMAC>;
231				clocks = <&cru ACLK_GMAC>,
232					 <&cru PCLK_GMAC>,
233					 <&cru SCLK_MAC_REF>,
234					 <&cru SCLK_GMAC_RX_TX>;
235				pm_qos = <&qos_gmac>;
236			};
237			pd_mmc_nand@PX30_PD_MMC_NAND {
238				reg = <PX30_PD_MMC_NAND>;
239				clocks =  <&cru HCLK_NANDC>,
240					  <&cru HCLK_EMMC>,
241					  <&cru HCLK_SDIO>,
242					  <&cru HCLK_SFC>,
243					  <&cru SCLK_EMMC>,
244					  <&cru SCLK_NANDC>,
245					  <&cru SCLK_SDIO>,
246					  <&cru SCLK_SFC>;
247				pm_qos = <&qos_emmc>, <&qos_nand>,
248					 <&qos_sdio>, <&qos_sfc>;
249			};
250			pd_vpu@PX30_PD_VPU {
251				reg = <PX30_PD_VPU>;
252				clocks = <&cru ACLK_VPU>,
253					 <&cru HCLK_VPU>,
254					 <&cru SCLK_CORE_VPU>;
255				pm_qos = <&qos_vpu>, <&qos_vpu_r128>;
256			};
257			pd_vo@PX30_PD_VO {
258				reg = <PX30_PD_VO>;
259				clocks = <&cru ACLK_RGA>,
260					 <&cru ACLK_VOPB>,
261					 <&cru ACLK_VOPL>,
262					 <&cru DCLK_VOPB>,
263					 <&cru DCLK_VOPL>,
264					 <&cru HCLK_RGA>,
265					 <&cru HCLK_VOPB>,
266					 <&cru HCLK_VOPL>,
267					 <&cru PCLK_MIPI_DSI>,
268					 <&cru SCLK_RGA_CORE>,
269					 <&cru SCLK_VOPB_PWM>;
270				pm_qos = <&qos_rga_rd>, <&qos_rga_wr>,
271					 <&qos_vop_m0>, <&qos_vop_m1>;
272			};
273			pd_vi@PX30_PD_VI {
274				reg = <PX30_PD_VI>;
275				clocks = <&cru ACLK_CIF>,
276					 <&cru ACLK_ISP>,
277					 <&cru HCLK_CIF>,
278					 <&cru HCLK_ISP>,
279					 <&cru SCLK_ISP>;
280				pm_qos = <&qos_isp_128>, <&qos_isp_rd>,
281					 <&qos_isp_wr>, <&qos_isp_m1>,
282					 <&qos_vip>;
283			};
284			pd_gpu@PX30_PD_GPU {
285				reg = <PX30_PD_GPU>;
286				clocks = <&cru SCLK_GPU>;
287				pm_qos = <&qos_gpu>;
288			};
289		};
290	};
291
292	pmugrf: syscon@ff010000 {
293		compatible = "rockchip,px30-pmugrf", "syscon", "simple-mfd";
294		reg = <0x0 0xff010000 0x0 0x1000>;
295		#address-cells = <1>;
296		#size-cells = <1>;
297
298		pmu_io_domains: io-domains {
299			compatible = "rockchip,px30-pmu-io-voltage-domain";
300			status = "disabled";
301		};
302
303		reboot-mode {
304			compatible = "syscon-reboot-mode";
305			offset = <0x200>;
306			mode-bootloader = <BOOT_BL_DOWNLOAD>;
307			mode-fastboot = <BOOT_FASTBOOT>;
308			mode-loader = <BOOT_BL_DOWNLOAD>;
309			mode-normal = <BOOT_NORMAL>;
310			mode-recovery = <BOOT_RECOVERY>;
311		};
312	};
313
314	uart0: serial@ff030000 {
315		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
316		reg = <0x0 0xff030000 0x0 0x100>;
317		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
318		clocks = <&pmucru SCLK_UART0_PMU>, <&pmucru PCLK_UART0_PMU>;
319		clock-names = "baudclk", "apb_pclk";
320		dmas = <&dmac 0>, <&dmac 1>;
321		dma-names = "tx", "rx";
322		reg-shift = <2>;
323		reg-io-width = <4>;
324		pinctrl-names = "default";
325		pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
326		status = "disabled";
327	};
328
329	i2s1_2ch: i2s@ff070000 {
330		compatible = "rockchip,px30-i2s", "rockchip,rk3066-i2s";
331		reg = <0x0 0xff070000 0x0 0x1000>;
332		interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
333		clocks = <&cru SCLK_I2S1>, <&cru HCLK_I2S1>;
334		clock-names = "i2s_clk", "i2s_hclk";
335		dmas = <&dmac 18>, <&dmac 19>;
336		dma-names = "tx", "rx";
337		pinctrl-names = "default";
338		pinctrl-0 = <&i2s1_2ch_sclk &i2s1_2ch_lrck
339			     &i2s1_2ch_sdi &i2s1_2ch_sdo>;
340		#sound-dai-cells = <0>;
341		status = "disabled";
342	};
343
344	i2s2_2ch: i2s@ff080000 {
345		compatible = "rockchip,px30-i2s", "rockchip,rk3066-i2s";
346		reg = <0x0 0xff080000 0x0 0x1000>;
347		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
348		clocks = <&cru SCLK_I2S2>, <&cru HCLK_I2S2>;
349		clock-names = "i2s_clk", "i2s_hclk";
350		dmas = <&dmac 20>, <&dmac 21>;
351		dma-names = "tx", "rx";
352		pinctrl-names = "default";
353		pinctrl-0 = <&i2s2_2ch_sclk &i2s2_2ch_lrck
354			     &i2s2_2ch_sdi &i2s2_2ch_sdo>;
355		#sound-dai-cells = <0>;
356		status = "disabled";
357	};
358
359	gic: interrupt-controller@ff131000 {
360		compatible = "arm,gic-400";
361		#interrupt-cells = <3>;
362		#address-cells = <0>;
363		interrupt-controller;
364		reg = <0x0 0xff131000 0 0x1000>,
365		      <0x0 0xff132000 0 0x2000>,
366		      <0x0 0xff134000 0 0x2000>,
367		      <0x0 0xff136000 0 0x2000>;
368		interrupts = <GIC_PPI 9
369		      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
370	};
371
372	grf: syscon@ff140000 {
373		compatible = "rockchip,px30-grf", "syscon", "simple-mfd";
374		reg = <0x0 0xff140000 0x0 0x1000>;
375		#address-cells = <1>;
376		#size-cells = <1>;
377
378		io_domains: io-domains {
379			compatible = "rockchip,px30-io-voltage-domain";
380			status = "disabled";
381		};
382	};
383
384	uart1: serial@ff158000 {
385		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
386		reg = <0x0 0xff158000 0x0 0x100>;
387		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
388		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
389		clock-names = "baudclk", "apb_pclk";
390		dmas = <&dmac 2>, <&dmac 3>;
391		dma-names = "tx", "rx";
392		reg-shift = <2>;
393		reg-io-width = <4>;
394		pinctrl-names = "default";
395		pinctrl-0 = <&uart1_xfer &uart1_cts &uart1_rts>;
396		status = "disabled";
397	};
398
399	uart2: serial@ff160000 {
400		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
401		reg = <0x0 0xff160000 0x0 0x100>;
402		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
403		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
404		clock-names = "baudclk", "apb_pclk";
405		dmas = <&dmac 4>, <&dmac 5>;
406		dma-names = "tx", "rx";
407		reg-shift = <2>;
408		reg-io-width = <4>;
409		pinctrl-names = "default";
410		pinctrl-0 = <&uart2m0_xfer>;
411		status = "disabled";
412	};
413
414	uart3: serial@ff168000 {
415		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
416		reg = <0x0 0xff168000 0x0 0x100>;
417		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
418		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
419		clock-names = "baudclk", "apb_pclk";
420		dmas = <&dmac 6>, <&dmac 7>;
421		dma-names = "tx", "rx";
422		reg-shift = <2>;
423		reg-io-width = <4>;
424		pinctrl-names = "default";
425		pinctrl-0 = <&uart3m1_xfer &uart3m1_cts &uart3m1_rts>;
426		status = "disabled";
427	};
428
429	uart4: serial@ff170000 {
430		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
431		reg = <0x0 0xff170000 0x0 0x100>;
432		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
433		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
434		clock-names = "baudclk", "apb_pclk";
435		dmas = <&dmac 8>, <&dmac 9>;
436		dma-names = "tx", "rx";
437		reg-shift = <2>;
438		reg-io-width = <4>;
439		pinctrl-names = "default";
440		pinctrl-0 = <&uart4_xfer &uart4_cts &uart4_rts>;
441		status = "disabled";
442	};
443
444	uart5: serial@ff178000 {
445		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
446		reg = <0x0 0xff178000 0x0 0x100>;
447		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
448		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
449		clock-names = "baudclk", "apb_pclk";
450		dmas = <&dmac 10>, <&dmac 11>;
451		dma-names = "tx", "rx";
452		reg-shift = <2>;
453		reg-io-width = <4>;
454		pinctrl-names = "default";
455		pinctrl-0 = <&uart5_xfer &uart5_cts &uart5_rts>;
456		status = "disabled";
457	};
458
459	i2c0: i2c@ff180000 {
460		compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c";
461		reg = <0x0 0xff180000 0x0 0x1000>;
462		clocks =  <&cru SCLK_I2C0>, <&cru PCLK_I2C0>;
463		clock-names = "i2c", "pclk";
464		interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
465		pinctrl-names = "default";
466		pinctrl-0 = <&i2c0_xfer>;
467		#address-cells = <1>;
468		#size-cells = <0>;
469		status = "disabled";
470	};
471
472	i2c1: i2c@ff190000 {
473		compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c";
474		reg = <0x0 0xff190000 0x0 0x1000>;
475		clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>;
476		clock-names = "i2c", "pclk";
477		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
478		pinctrl-names = "default";
479		pinctrl-0 = <&i2c1_xfer>;
480		#address-cells = <1>;
481		#size-cells = <0>;
482		status = "disabled";
483	};
484
485	i2c2: i2c@ff1a0000 {
486		compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c";
487		reg = <0x0 0xff1a0000 0x0 0x1000>;
488		clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>;
489		clock-names = "i2c", "pclk";
490		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
491		pinctrl-names = "default";
492		pinctrl-0 = <&i2c2_xfer>;
493		#address-cells = <1>;
494		#size-cells = <0>;
495		status = "disabled";
496	};
497
498	i2c3: i2c@ff1b0000 {
499		compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c";
500		reg = <0x0 0xff1b0000 0x0 0x1000>;
501		clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>;
502		clock-names = "i2c", "pclk";
503		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
504		pinctrl-names = "default";
505		pinctrl-0 = <&i2c3_xfer>;
506		#address-cells = <1>;
507		#size-cells = <0>;
508		status = "disabled";
509	};
510
511	spi0: spi@ff1d0000 {
512		compatible = "rockchip,px30-spi", "rockchip,rk3066-spi";
513		reg = <0x0 0xff1d0000 0x0 0x1000>;
514		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
515		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
516		clock-names = "spiclk", "apb_pclk";
517		dmas = <&dmac 12>, <&dmac 13>;
518		dma-names = "tx", "rx";
519		pinctrl-names = "default";
520		pinctrl-0 = <&spi0_clk &spi0_csn &spi0_miso &spi0_mosi>;
521		#address-cells = <1>;
522		#size-cells = <0>;
523		status = "disabled";
524	};
525
526	spi1: spi@ff1d8000 {
527		compatible = "rockchip,px30-spi", "rockchip,rk3066-spi";
528		reg = <0x0 0xff1d8000 0x0 0x1000>;
529		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
530		clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
531		clock-names = "spiclk", "apb_pclk";
532		dmas = <&dmac 14>, <&dmac 15>;
533		dma-names = "tx", "rx";
534		pinctrl-names = "default";
535		pinctrl-0 = <&spi1_clk &spi1_csn0 &spi1_csn1 &spi1_miso &spi1_mosi>;
536		#address-cells = <1>;
537		#size-cells = <0>;
538		status = "disabled";
539	};
540
541	wdt: watchdog@ff1e0000 {
542		compatible = "snps,dw-wdt";
543		reg = <0x0 0xff1e0000 0x0 0x100>;
544		clocks = <&cru PCLK_WDT_NS>;
545		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
546		status = "disabled";
547	};
548
549	pwm0: pwm@ff200000 {
550		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
551		reg = <0x0 0xff200000 0x0 0x10>;
552		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
553		clock-names = "pwm", "pclk";
554		pinctrl-names = "default";
555		pinctrl-0 = <&pwm0_pin>;
556		#pwm-cells = <3>;
557		status = "disabled";
558	};
559
560	pwm1: pwm@ff200010 {
561		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
562		reg = <0x0 0xff200010 0x0 0x10>;
563		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
564		clock-names = "pwm", "pclk";
565		pinctrl-names = "default";
566		pinctrl-0 = <&pwm1_pin>;
567		#pwm-cells = <3>;
568		status = "disabled";
569	};
570
571	pwm2: pwm@ff200020 {
572		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
573		reg = <0x0 0xff200020 0x0 0x10>;
574		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
575		clock-names = "pwm", "pclk";
576		pinctrl-names = "default";
577		pinctrl-0 = <&pwm2_pin>;
578		#pwm-cells = <3>;
579		status = "disabled";
580	};
581
582	pwm3: pwm@ff200030 {
583		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
584		reg = <0x0 0xff200030 0x0 0x10>;
585		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
586		clock-names = "pwm", "pclk";
587		pinctrl-names = "default";
588		pinctrl-0 = <&pwm3_pin>;
589		#pwm-cells = <3>;
590		status = "disabled";
591	};
592
593	pwm4: pwm@ff208000 {
594		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
595		reg = <0x0 0xff208000 0x0 0x10>;
596		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
597		clock-names = "pwm", "pclk";
598		pinctrl-names = "default";
599		pinctrl-0 = <&pwm4_pin>;
600		#pwm-cells = <3>;
601		status = "disabled";
602	};
603
604	pwm5: pwm@ff208010 {
605		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
606		reg = <0x0 0xff208010 0x0 0x10>;
607		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
608		clock-names = "pwm", "pclk";
609		pinctrl-names = "default";
610		pinctrl-0 = <&pwm5_pin>;
611		#pwm-cells = <3>;
612		status = "disabled";
613	};
614
615	pwm6: pwm@ff208020 {
616		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
617		reg = <0x0 0xff208020 0x0 0x10>;
618		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
619		clock-names = "pwm", "pclk";
620		pinctrl-names = "default";
621		pinctrl-0 = <&pwm6_pin>;
622		#pwm-cells = <3>;
623		status = "disabled";
624	};
625
626	pwm7: pwm@ff208030 {
627		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
628		reg = <0x0 0xff208030 0x0 0x10>;
629		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
630		clock-names = "pwm", "pclk";
631		pinctrl-names = "default";
632		pinctrl-0 = <&pwm7_pin>;
633		#pwm-cells = <3>;
634		status = "disabled";
635	};
636
637	rktimer: timer@ff210000 {
638		compatible = "rockchip,px30-timer", "rockchip,rk3288-timer";
639		reg = <0x0 0xff210000 0x0 0x1000>;
640		interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
641		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER0>;
642		clock-names = "pclk", "timer";
643	};
644
645	amba {
646		compatible = "simple-bus";
647		#address-cells = <2>;
648		#size-cells = <2>;
649		ranges;
650
651		dmac: dmac@ff240000 {
652			compatible = "arm,pl330", "arm,primecell";
653			reg = <0x0 0xff240000 0x0 0x4000>;
654			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
655				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
656			clocks = <&cru ACLK_DMAC>;
657			clock-names = "apb_pclk";
658			#dma-cells = <1>;
659		};
660	};
661
662	saradc: saradc@ff288000 {
663		compatible = "rockchip,px30-saradc", "rockchip,rk3399-saradc";
664		reg = <0x0 0xff288000 0x0 0x100>;
665		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
666		#io-channel-cells = <1>;
667		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
668		clock-names = "saradc", "apb_pclk";
669		resets = <&cru SRST_SARADC_P>;
670		reset-names = "saradc-apb";
671		status = "disabled";
672	};
673
674	cru: clock-controller@ff2b0000 {
675		compatible = "rockchip,px30-cru";
676		reg = <0x0 0xff2b0000 0x0 0x1000>;
677		rockchip,grf = <&grf>;
678		#clock-cells = <1>;
679		#reset-cells = <1>;
680
681		assigned-clocks = <&cru PLL_NPLL>;
682		assigned-clock-rates = <1188000000>;
683	};
684
685	pmucru: clock-controller@ff2bc000 {
686		compatible = "rockchip,px30-pmucru";
687		reg = <0x0 0xff2bc000 0x0 0x1000>;
688		rockchip,grf = <&grf>;
689		#clock-cells = <1>;
690		#reset-cells = <1>;
691
692		assigned-clocks =
693			<&pmucru PLL_GPLL>, <&pmucru PCLK_PMU_PRE>,
694			<&pmucru SCLK_WIFI_PMU>, <&cru ARMCLK>,
695			<&cru ACLK_BUS_PRE>, <&cru ACLK_PERI_PRE>,
696			<&cru HCLK_BUS_PRE>, <&cru HCLK_PERI_PRE>,
697			<&cru PCLK_BUS_PRE>, <&cru SCLK_GPU>;
698		assigned-clock-rates =
699			<1200000000>, <100000000>,
700			<26000000>, <600000000>,
701			<200000000>, <200000000>,
702			<150000000>, <150000000>,
703			<100000000>, <200000000>;
704	};
705
706	usb20_otg: usb@ff300000 {
707		compatible = "rockchip,px30-usb", "rockchip,rk3066-usb",
708			     "snps,dwc2";
709		reg = <0x0 0xff300000 0x0 0x40000>;
710		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
711		clocks = <&cru HCLK_OTG>;
712		clock-names = "otg";
713		dr_mode = "otg";
714		g-np-tx-fifo-size = <16>;
715		g-rx-fifo-size = <280>;
716		g-tx-fifo-size = <256 128 128 64 32 16>;
717		g-use-dma;
718		power-domains = <&power PX30_PD_USB>;
719		status = "disabled";
720	};
721
722	usb_host0_ehci: usb@ff340000 {
723		compatible = "generic-ehci";
724		reg = <0x0 0xff340000 0x0 0x10000>;
725		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
726		clocks = <&cru HCLK_HOST>;
727		clock-names = "usbhost";
728		power-domains = <&power PX30_PD_USB>;
729		status = "disabled";
730	};
731
732	usb_host0_ohci: usb@ff350000 {
733		compatible = "generic-ohci";
734		reg = <0x0 0xff350000 0x0 0x10000>;
735		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
736		clocks = <&cru HCLK_HOST>;
737		clock-names = "usbhost";
738		power-domains = <&power PX30_PD_USB>;
739		status = "disabled";
740	};
741
742	gmac: ethernet@ff360000 {
743		compatible = "rockchip,px30-gmac";
744		reg = <0x0 0xff360000 0x0 0x10000>;
745		interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
746		interrupt-names = "macirq";
747		clocks = <&cru SCLK_GMAC>, <&cru SCLK_GMAC_RX_TX>,
748			 <&cru SCLK_GMAC_RX_TX>, <&cru SCLK_MAC_REF>,
749			 <&cru SCLK_MAC_REFOUT>, <&cru ACLK_GMAC>,
750			 <&cru PCLK_GMAC>, <&cru SCLK_GMAC_RMII>;
751		clock-names = "stmmaceth", "mac_clk_rx",
752			      "mac_clk_tx", "clk_mac_ref",
753			      "clk_mac_refout", "aclk_mac",
754			      "pclk_mac", "clk_mac_speed";
755		rockchip,grf = <&grf>;
756		phy-mode = "rmii";
757		pinctrl-names = "default";
758		pinctrl-0 = <&rmii_pins &mac_refclk_12ma>;
759		power-domains = <&power PX30_PD_GMAC>;
760		resets = <&cru SRST_GMAC_A>;
761		reset-names = "stmmaceth";
762		status = "disabled";
763	};
764
765	sdmmc: dwmmc@ff370000 {
766		compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc";
767		reg = <0x0 0xff370000 0x0 0x4000>;
768		interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
769		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
770			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
771		clock-names = "biu", "ciu", "ciu-drv", "ciu-sample";
772		fifo-depth = <0x100>;
773		max-frequency = <150000000>;
774		pinctrl-names = "default";
775		pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_det &sdmmc_bus4>;
776		power-domains = <&power PX30_PD_SDCARD>;
777		status = "disabled";
778	};
779
780	sdio: dwmmc@ff380000 {
781		compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc";
782		reg = <0x0 0xff380000 0x0 0x4000>;
783		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
784		clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
785			 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
786		clock-names = "biu", "ciu", "ciu-drv", "ciu-sample";
787		fifo-depth = <0x100>;
788		max-frequency = <150000000>;
789		pinctrl-names = "default";
790		pinctrl-0 = <&sdio_bus4 &sdio_cmd &sdio_clk>;
791		power-domains = <&power PX30_PD_MMC_NAND>;
792		status = "disabled";
793	};
794
795	emmc: dwmmc@ff390000 {
796		compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc";
797		reg = <0x0 0xff390000 0x0 0x4000>;
798		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
799		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
800			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
801		clock-names = "biu", "ciu", "ciu-drv", "ciu-sample";
802		fifo-depth = <0x100>;
803		max-frequency = <150000000>;
804		power-domains = <&power PX30_PD_MMC_NAND>;
805		status = "disabled";
806	};
807
808	vopb: vop@ff460000 {
809		compatible = "rockchip,px30-vop-big";
810		reg = <0x0 0xff460000 0x0 0xefc>;
811		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
812		clocks = <&cru ACLK_VOPB>, <&cru DCLK_VOPB>,
813			 <&cru HCLK_VOPB>;
814		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
815		resets = <&cru SRST_VOPB_A>, <&cru SRST_VOPB_H>, <&cru SRST_VOPB>;
816		reset-names = "axi", "ahb", "dclk";
817		iommus = <&vopb_mmu>;
818		power-domains = <&power PX30_PD_VO>;
819		rockchip,grf = <&grf>;
820		status = "disabled";
821
822		vopb_out: port {
823			#address-cells = <1>;
824			#size-cells = <0>;
825		};
826	};
827
828	vopb_mmu: iommu@ff460f00 {
829		compatible = "rockchip,iommu";
830		reg = <0x0 0xff460f00 0x0 0x100>;
831		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
832		interrupt-names = "vopb_mmu";
833		clocks = <&cru ACLK_VOPB>, <&cru HCLK_VOPB>;
834		clock-names = "aclk", "hclk";
835		power-domains = <&power PX30_PD_VO>;
836		#iommu-cells = <0>;
837		status = "disabled";
838	};
839
840	vopl: vop@ff470000 {
841		compatible = "rockchip,px30-vop-lit";
842		reg = <0x0 0xff470000 0x0 0xefc>;
843		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
844		clocks = <&cru ACLK_VOPL>, <&cru DCLK_VOPL>,
845			 <&cru HCLK_VOPL>;
846		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
847		resets = <&cru SRST_VOPL_A>, <&cru SRST_VOPL_H>, <&cru SRST_VOPL>;
848		reset-names = "axi", "ahb", "dclk";
849		iommus = <&vopl_mmu>;
850		power-domains = <&power PX30_PD_VO>;
851		rockchip,grf = <&grf>;
852		status = "disabled";
853
854		vopl_out: port {
855			#address-cells = <1>;
856			#size-cells = <0>;
857		};
858	};
859
860	vopl_mmu: iommu@ff470f00 {
861		compatible = "rockchip,iommu";
862		reg = <0x0 0xff470f00 0x0 0x100>;
863		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
864		interrupt-names = "vopl_mmu";
865		clocks = <&cru ACLK_VOPL>, <&cru HCLK_VOPL>;
866		clock-names = "aclk", "hclk";
867		power-domains = <&power PX30_PD_VO>;
868		#iommu-cells = <0>;
869		status = "disabled";
870	};
871
872	qos_gmac: qos@ff518000 {
873		compatible = "syscon";
874		reg = <0x0 0xff518000 0x0 0x20>;
875	};
876
877	qos_gpu: qos@ff520000 {
878		compatible = "syscon";
879		reg = <0x0 0xff520000 0x0 0x20>;
880	};
881
882	qos_sdmmc: qos@ff52c000 {
883		compatible = "syscon";
884		reg = <0x0 0xff52c000 0x0 0x20>;
885	};
886
887	qos_emmc: qos@ff538000 {
888		compatible = "syscon";
889		reg = <0x0 0xff538000 0x0 0x20>;
890	};
891
892	qos_nand: qos@ff538080 {
893		compatible = "syscon";
894		reg = <0x0 0xff538080 0x0 0x20>;
895	};
896
897	qos_sdio: qos@ff538100 {
898		compatible = "syscon";
899		reg = <0x0 0xff538100 0x0 0x20>;
900	};
901
902	qos_sfc: qos@ff538180 {
903		compatible = "syscon";
904		reg = <0x0 0xff538180 0x0 0x20>;
905	};
906
907	qos_usb_host: qos@ff540000 {
908		compatible = "syscon";
909		reg = <0x0 0xff540000 0x0 0x20>;
910	};
911
912	qos_usb_otg: qos@ff540080 {
913		compatible = "syscon";
914		reg = <0x0 0xff540080 0x0 0x20>;
915	};
916
917	qos_isp_128: qos@ff548000 {
918		compatible = "syscon";
919		reg = <0x0 0xff548000 0x0 0x20>;
920	};
921
922	qos_isp_rd: qos@ff548080 {
923		compatible = "syscon";
924		reg = <0x0 0xff548080 0x0 0x20>;
925	};
926
927	qos_isp_wr: qos@ff548100 {
928		compatible = "syscon";
929		reg = <0x0 0xff548100 0x0 0x20>;
930	};
931
932	qos_isp_m1: qos@ff548180 {
933		compatible = "syscon";
934		reg = <0x0 0xff548180 0x0 0x20>;
935	};
936
937	qos_vip: qos@ff548200 {
938		compatible = "syscon";
939		reg = <0x0 0xff548200 0x0 0x20>;
940	};
941
942	qos_rga_rd: qos@ff550000 {
943		compatible = "syscon";
944		reg = <0x0 0xff550000 0x0 0x20>;
945	};
946
947	qos_rga_wr: qos@ff550080 {
948		compatible = "syscon";
949		reg = <0x0 0xff550080 0x0 0x20>;
950	};
951
952	qos_vop_m0: qos@ff550100 {
953		compatible = "syscon";
954		reg = <0x0 0xff550100 0x0 0x20>;
955	};
956
957	qos_vop_m1: qos@ff550180 {
958		compatible = "syscon";
959		reg = <0x0 0xff550180 0x0 0x20>;
960	};
961
962	qos_vpu: qos@ff558000 {
963		compatible = "syscon";
964		reg = <0x0 0xff558000 0x0 0x20>;
965	};
966
967	qos_vpu_r128: qos@ff558080 {
968		compatible = "syscon";
969		reg = <0x0 0xff558080 0x0 0x20>;
970	};
971
972	pinctrl: pinctrl {
973		compatible = "rockchip,px30-pinctrl";
974		rockchip,grf = <&grf>;
975		rockchip,pmu = <&pmugrf>;
976		#address-cells = <2>;
977		#size-cells = <2>;
978		ranges;
979
980		gpio0: gpio0@ff040000 {
981			compatible = "rockchip,gpio-bank";
982			reg = <0x0 0xff040000 0x0 0x100>;
983			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
984			clocks = <&pmucru PCLK_GPIO0_PMU>;
985			gpio-controller;
986			#gpio-cells = <2>;
987
988			interrupt-controller;
989			#interrupt-cells = <2>;
990		};
991
992		gpio1: gpio1@ff250000 {
993			compatible = "rockchip,gpio-bank";
994			reg = <0x0 0xff250000 0x0 0x100>;
995			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
996			clocks = <&cru PCLK_GPIO1>;
997			gpio-controller;
998			#gpio-cells = <2>;
999
1000			interrupt-controller;
1001			#interrupt-cells = <2>;
1002		};
1003
1004		gpio2: gpio2@ff260000 {
1005			compatible = "rockchip,gpio-bank";
1006			reg = <0x0 0xff260000 0x0 0x100>;
1007			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
1008			clocks = <&cru PCLK_GPIO2>;
1009			gpio-controller;
1010			#gpio-cells = <2>;
1011
1012			interrupt-controller;
1013			#interrupt-cells = <2>;
1014		};
1015
1016		gpio3: gpio3@ff270000 {
1017			compatible = "rockchip,gpio-bank";
1018			reg = <0x0 0xff270000 0x0 0x100>;
1019			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
1020			clocks = <&cru PCLK_GPIO3>;
1021			gpio-controller;
1022			#gpio-cells = <2>;
1023
1024			interrupt-controller;
1025			#interrupt-cells = <2>;
1026		};
1027
1028		pcfg_pull_up: pcfg-pull-up {
1029			bias-pull-up;
1030		};
1031
1032		pcfg_pull_down: pcfg-pull-down {
1033			bias-pull-down;
1034		};
1035
1036		pcfg_pull_none: pcfg-pull-none {
1037			bias-disable;
1038		};
1039
1040		pcfg_pull_none_2ma: pcfg-pull-none-2ma {
1041			bias-disable;
1042			drive-strength = <2>;
1043		};
1044
1045		pcfg_pull_up_2ma: pcfg-pull-up-2ma {
1046			bias-pull-up;
1047			drive-strength = <2>;
1048		};
1049
1050		pcfg_pull_up_4ma: pcfg-pull-up-4ma {
1051			bias-pull-up;
1052			drive-strength = <4>;
1053		};
1054
1055		pcfg_pull_none_4ma: pcfg-pull-none-4ma {
1056			bias-disable;
1057			drive-strength = <4>;
1058		};
1059
1060		pcfg_pull_down_4ma: pcfg-pull-down-4ma {
1061			bias-pull-down;
1062			drive-strength = <4>;
1063		};
1064
1065		pcfg_pull_none_8ma: pcfg-pull-none-8ma {
1066			bias-disable;
1067			drive-strength = <8>;
1068		};
1069
1070		pcfg_pull_up_8ma: pcfg-pull-up-8ma {
1071			bias-pull-up;
1072			drive-strength = <8>;
1073		};
1074
1075		pcfg_pull_none_12ma: pcfg-pull-none-12ma {
1076			bias-disable;
1077			drive-strength = <12>;
1078		};
1079
1080		pcfg_pull_up_12ma: pcfg-pull-up-12ma {
1081			bias-pull-up;
1082			drive-strength = <12>;
1083		};
1084
1085		pcfg_pull_none_smt: pcfg-pull-none-smt {
1086			bias-disable;
1087			input-schmitt-enable;
1088		};
1089
1090		pcfg_output_high: pcfg-output-high {
1091			output-high;
1092		};
1093
1094		pcfg_output_low: pcfg-output-low {
1095			output-low;
1096		};
1097
1098		pcfg_input_high: pcfg-input-high {
1099			bias-pull-up;
1100			input-enable;
1101		};
1102
1103		pcfg_input: pcfg-input {
1104			input-enable;
1105		};
1106
1107		i2c0 {
1108			i2c0_xfer: i2c0-xfer {
1109				rockchip,pins =
1110					<0 RK_PB0 1 &pcfg_pull_none_smt>,
1111					<0 RK_PB1 1 &pcfg_pull_none_smt>;
1112			};
1113		};
1114
1115		i2c1 {
1116			i2c1_xfer: i2c1-xfer {
1117				rockchip,pins =
1118					<0 RK_PC2 1 &pcfg_pull_none_smt>,
1119					<0 RK_PC3 1 &pcfg_pull_none_smt>;
1120			};
1121		};
1122
1123		i2c2 {
1124			i2c2_xfer: i2c2-xfer {
1125				rockchip,pins =
1126					<2 RK_PB7 2 &pcfg_pull_none_smt>,
1127					<2 RK_PC0 2 &pcfg_pull_none_smt>;
1128			};
1129		};
1130
1131		i2c3 {
1132			i2c3_xfer: i2c3-xfer {
1133				rockchip,pins =
1134					<1 RK_PB4 4 &pcfg_pull_none_smt>,
1135					<1 RK_PB5 4 &pcfg_pull_none_smt>;
1136			};
1137		};
1138
1139		tsadc {
1140			tsadc_otp_gpio: tsadc-otp-gpio {
1141				rockchip,pins =
1142					<0 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>;
1143			};
1144
1145			tsadc_otp_out: tsadc-otp-out {
1146				rockchip,pins =
1147					<0 RK_PA6 1 &pcfg_pull_none>;
1148			};
1149		};
1150
1151		uart0 {
1152			uart0_xfer: uart0-xfer {
1153				rockchip,pins =
1154					<0 RK_PB2 1 &pcfg_pull_up>,
1155					<0 RK_PB3 1 &pcfg_pull_up>;
1156			};
1157
1158			uart0_cts: uart0-cts {
1159				rockchip,pins =
1160					<0 RK_PB4 1 &pcfg_pull_none>;
1161			};
1162
1163			uart0_rts: uart0-rts {
1164				rockchip,pins =
1165					<0 RK_PB5 1 &pcfg_pull_none>;
1166			};
1167
1168			uart0_rts_gpio: uart0-rts-gpio {
1169				rockchip,pins =
1170					<0 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>;
1171			};
1172		};
1173
1174		uart1 {
1175			uart1_xfer: uart1-xfer {
1176				rockchip,pins =
1177					<1 RK_PC1 1 &pcfg_pull_up>,
1178					<1 RK_PC0 1 &pcfg_pull_up>;
1179			};
1180
1181			uart1_cts: uart1-cts {
1182				rockchip,pins =
1183					<1 RK_PC2 1 &pcfg_pull_none>;
1184			};
1185
1186			uart1_rts: uart1-rts {
1187				rockchip,pins =
1188					<1 RK_PC3 1 &pcfg_pull_none>;
1189			};
1190
1191			uart1_rts_gpio: uart1-rts-gpio {
1192				rockchip,pins =
1193					<1 RK_PC3 RK_FUNC_GPIO &pcfg_pull_none>;
1194			};
1195		};
1196
1197		uart2-m0 {
1198			uart2m0_xfer: uart2m0-xfer {
1199				rockchip,pins =
1200					<1 RK_PD2 2 &pcfg_pull_up>,
1201					<1 RK_PD3 2 &pcfg_pull_up>;
1202			};
1203		};
1204
1205		uart2-m1 {
1206			uart2m1_xfer: uart2m1-xfer {
1207				rockchip,pins =
1208					<2 RK_PB4 2 &pcfg_pull_up>,
1209					<2 RK_PB6 2 &pcfg_pull_up>;
1210			};
1211		};
1212
1213		uart3-m0 {
1214			uart3m0_xfer: uart3m0-xfer {
1215				rockchip,pins =
1216					<0 RK_PC0 2 &pcfg_pull_up>,
1217					<0 RK_PC1 2 &pcfg_pull_up>;
1218			};
1219
1220			uart3m0_cts: uart3m0-cts {
1221				rockchip,pins =
1222					<0 RK_PC2 2 &pcfg_pull_none>;
1223			};
1224
1225			uart3m0_rts: uart3m0-rts {
1226				rockchip,pins =
1227					<0 RK_PC3 2 &pcfg_pull_none>;
1228			};
1229
1230			uart3m0_rts_gpio: uart3m0-rts-gpio {
1231				rockchip,pins =
1232					<0 RK_PC3 RK_FUNC_GPIO &pcfg_pull_none>;
1233			};
1234		};
1235
1236		uart3-m1 {
1237			uart3m1_xfer: uart3m1-xfer {
1238				rockchip,pins =
1239					<1 RK_PB6 2 &pcfg_pull_up>,
1240					<1 RK_PB7 2 &pcfg_pull_up>;
1241			};
1242
1243			uart3m1_cts: uart3m1-cts {
1244				rockchip,pins =
1245					<1 RK_PB4 2 &pcfg_pull_none>;
1246			};
1247
1248			uart3m1_rts: uart3m1-rts {
1249				rockchip,pins =
1250					<1 RK_PB5 2 &pcfg_pull_none>;
1251			};
1252
1253			uart3m1_rts_gpio: uart3m1-rts-gpio {
1254				rockchip,pins =
1255					<1 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>;
1256			};
1257		};
1258
1259		uart4 {
1260			uart4_xfer: uart4-xfer {
1261				rockchip,pins =
1262					<1 RK_PD4 2 &pcfg_pull_up>,
1263					<1 RK_PD5 2 &pcfg_pull_up>;
1264			};
1265
1266			uart4_cts: uart4-cts {
1267				rockchip,pins =
1268					<1 RK_PD6 2 &pcfg_pull_none>;
1269			};
1270
1271			uart4_rts: uart4-rts {
1272				rockchip,pins =
1273					<1 RK_PD7 2 &pcfg_pull_none>;
1274			};
1275		};
1276
1277		uart5 {
1278			uart5_xfer: uart5-xfer {
1279				rockchip,pins =
1280					<3 RK_PA2 4 &pcfg_pull_up>,
1281					<3 RK_PA1 4 &pcfg_pull_up>;
1282			};
1283
1284			uart5_cts: uart5-cts {
1285				rockchip,pins =
1286					<3 RK_PA3 4 &pcfg_pull_none>;
1287			};
1288
1289			uart5_rts: uart5-rts {
1290				rockchip,pins =
1291					<3 RK_PA5 4 &pcfg_pull_none>;
1292			};
1293		};
1294
1295		spi0 {
1296			spi0_clk: spi0-clk {
1297				rockchip,pins =
1298					<1 RK_PB7 3 &pcfg_pull_up_4ma>;
1299			};
1300
1301			spi0_csn: spi0-csn {
1302				rockchip,pins =
1303					<1 RK_PB6 3 &pcfg_pull_up_4ma>;
1304			};
1305
1306			spi0_miso: spi0-miso {
1307				rockchip,pins =
1308					<1 RK_PB5 3 &pcfg_pull_up_4ma>;
1309			};
1310
1311			spi0_mosi: spi0-mosi {
1312				rockchip,pins =
1313					<1 RK_PB4 3 &pcfg_pull_up_4ma>;
1314			};
1315
1316			spi0_clk_hs: spi0-clk-hs {
1317				rockchip,pins =
1318					<1 RK_PB7 3 &pcfg_pull_up_8ma>;
1319			};
1320
1321			spi0_miso_hs: spi0-miso-hs {
1322				rockchip,pins =
1323					<1 RK_PB5 3 &pcfg_pull_up_8ma>;
1324			};
1325
1326			spi0_mosi_hs: spi0-mosi-hs {
1327				rockchip,pins =
1328					<1 RK_PB4 3 &pcfg_pull_up_8ma>;
1329			};
1330		};
1331
1332		spi1 {
1333			spi1_clk: spi1-clk {
1334				rockchip,pins =
1335					<3 RK_PB7 4 &pcfg_pull_up_4ma>;
1336			};
1337
1338			spi1_csn0: spi1-csn0 {
1339				rockchip,pins =
1340					<3 RK_PB1 4 &pcfg_pull_up_4ma>;
1341			};
1342
1343			spi1_csn1: spi1-csn1 {
1344				rockchip,pins =
1345					<3 RK_PB2 2 &pcfg_pull_up_4ma>;
1346			};
1347
1348			spi1_miso: spi1-miso {
1349				rockchip,pins =
1350					<3 RK_PB6 4 &pcfg_pull_up_4ma>;
1351			};
1352
1353			spi1_mosi: spi1-mosi {
1354				rockchip,pins =
1355					<3 RK_PB4 4 &pcfg_pull_up_4ma>;
1356			};
1357
1358			spi1_clk_hs: spi1-clk-hs {
1359				rockchip,pins =
1360					<3 RK_PB7 4 &pcfg_pull_up_8ma>;
1361			};
1362
1363			spi1_miso_hs: spi1-miso-hs {
1364				rockchip,pins =
1365					<3 RK_PB6 4 &pcfg_pull_up_8ma>;
1366			};
1367
1368			spi1_mosi_hs: spi1-mosi-hs {
1369				rockchip,pins =
1370					<3 RK_PB4 4 &pcfg_pull_up_8ma>;
1371			};
1372		};
1373
1374		pdm {
1375			pdm_clk0m0: pdm-clk0m0 {
1376				rockchip,pins =
1377					<3 RK_PC6 2 &pcfg_pull_none>;
1378			};
1379
1380			pdm_clk0m1: pdm-clk0m1 {
1381				rockchip,pins =
1382					<2 RK_PC6 1 &pcfg_pull_none>;
1383			};
1384
1385			pdm_clk1: pdm-clk1 {
1386				rockchip,pins =
1387					<3 RK_PC7 2 &pcfg_pull_none>;
1388			};
1389
1390			pdm_sdi0m0: pdm-sdi0m0 {
1391				rockchip,pins =
1392					<3 RK_PD3 2 &pcfg_pull_none>;
1393			};
1394
1395			pdm_sdi0m1: pdm-sdi0m1 {
1396				rockchip,pins =
1397					<2 RK_PC5 2 &pcfg_pull_none>;
1398			};
1399
1400			pdm_sdi1: pdm-sdi1 {
1401				rockchip,pins =
1402					<3 RK_PD0 2 &pcfg_pull_none>;
1403			};
1404
1405			pdm_sdi2: pdm-sdi2 {
1406				rockchip,pins =
1407					<3 RK_PD1 2 &pcfg_pull_none>;
1408			};
1409
1410			pdm_sdi3: pdm-sdi3 {
1411				rockchip,pins =
1412					<3 RK_PD2 2 &pcfg_pull_none>;
1413			};
1414
1415			pdm_clk0m0_sleep: pdm-clk0m0-sleep {
1416				rockchip,pins =
1417					<3 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>;
1418			};
1419
1420			pdm_clk0m_sleep1: pdm-clk0m1-sleep {
1421				rockchip,pins =
1422					<2 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>;
1423			};
1424
1425			pdm_clk1_sleep: pdm-clk1-sleep {
1426				rockchip,pins =
1427					<3 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>;
1428			};
1429
1430			pdm_sdi0m0_sleep: pdm-sdi0m0-sleep {
1431				rockchip,pins =
1432					<3 RK_PD3 RK_FUNC_GPIO &pcfg_input_high>;
1433			};
1434
1435			pdm_sdi0m1_sleep: pdm-sdi0m1-sleep {
1436				rockchip,pins =
1437					<2 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>;
1438			};
1439
1440			pdm_sdi1_sleep: pdm-sdi1-sleep {
1441				rockchip,pins =
1442					<3 RK_PD0 RK_FUNC_GPIO &pcfg_input_high>;
1443			};
1444
1445			pdm_sdi2_sleep: pdm-sdi2-sleep {
1446				rockchip,pins =
1447					<3 RK_PD1 RK_FUNC_GPIO &pcfg_input_high>;
1448			};
1449
1450			pdm_sdi3_sleep: pdm-sdi3-sleep {
1451				rockchip,pins =
1452					<3 RK_PD2 RK_FUNC_GPIO &pcfg_input_high>;
1453			};
1454		};
1455
1456		i2s0 {
1457			i2s0_8ch_mclk: i2s0-8ch-mclk {
1458				rockchip,pins =
1459					<3 RK_PC1 2 &pcfg_pull_none>;
1460			};
1461
1462			i2s0_8ch_sclktx: i2s0-8ch-sclktx {
1463				rockchip,pins =
1464					<3 RK_PC3 2 &pcfg_pull_none>;
1465			};
1466
1467			i2s0_8ch_sclkrx: i2s0-8ch-sclkrx {
1468				rockchip,pins =
1469					<3 RK_PB4 2 &pcfg_pull_none>;
1470			};
1471
1472			i2s0_8ch_lrcktx: i2s0-8ch-lrcktx {
1473				rockchip,pins =
1474					<3 RK_PC2 2 &pcfg_pull_none>;
1475			};
1476
1477			i2s0_8ch_lrckrx: i2s0-8ch-lrckrx {
1478				rockchip,pins =
1479					<3 RK_PB5 2 &pcfg_pull_none>;
1480			};
1481
1482			i2s0_8ch_sdo0: i2s0-8ch-sdo0 {
1483				rockchip,pins =
1484					<3 RK_PC4 2 &pcfg_pull_none>;
1485			};
1486
1487			i2s0_8ch_sdo1: i2s0-8ch-sdo1 {
1488				rockchip,pins =
1489					<3 RK_PC0 2 &pcfg_pull_none>;
1490			};
1491
1492			i2s0_8ch_sdo2: i2s0-8ch-sdo2 {
1493				rockchip,pins =
1494					<3 RK_PB7 2 &pcfg_pull_none>;
1495			};
1496
1497			i2s0_8ch_sdo3: i2s0-8ch-sdo3 {
1498				rockchip,pins =
1499					<3 RK_PB6 2 &pcfg_pull_none>;
1500			};
1501
1502			i2s0_8ch_sdi0: i2s0-8ch-sdi0 {
1503				rockchip,pins =
1504					<3 RK_PC5 2 &pcfg_pull_none>;
1505			};
1506
1507			i2s0_8ch_sdi1: i2s0-8ch-sdi1 {
1508				rockchip,pins =
1509					<3 RK_PB3 2 &pcfg_pull_none>;
1510			};
1511
1512			i2s0_8ch_sdi2: i2s0-8ch-sdi2 {
1513				rockchip,pins =
1514					<3 RK_PB1 2 &pcfg_pull_none>;
1515			};
1516
1517			i2s0_8ch_sdi3: i2s0-8ch-sdi3 {
1518				rockchip,pins =
1519					<3 RK_PB0 2 &pcfg_pull_none>;
1520			};
1521		};
1522
1523		i2s1 {
1524			i2s1_2ch_mclk: i2s1-2ch-mclk {
1525				rockchip,pins =
1526					<2 RK_PC3 1 &pcfg_pull_none>;
1527			};
1528
1529			i2s1_2ch_sclk: i2s1-2ch-sclk {
1530				rockchip,pins =
1531					<2 RK_PC2 1 &pcfg_pull_none>;
1532			};
1533
1534			i2s1_2ch_lrck: i2s1-2ch-lrck {
1535				rockchip,pins =
1536					<2 RK_PC1 1 &pcfg_pull_none>;
1537			};
1538
1539			i2s1_2ch_sdi: i2s1-2ch-sdi {
1540				rockchip,pins =
1541					<2 RK_PC5 1 &pcfg_pull_none>;
1542			};
1543
1544			i2s1_2ch_sdo: i2s1-2ch-sdo {
1545				rockchip,pins =
1546					<2 RK_PC4 1 &pcfg_pull_none>;
1547			};
1548		};
1549
1550		i2s2 {
1551			i2s2_2ch_mclk: i2s2-2ch-mclk {
1552				rockchip,pins =
1553					<3 RK_PA1 2 &pcfg_pull_none>;
1554			};
1555
1556			i2s2_2ch_sclk: i2s2-2ch-sclk {
1557				rockchip,pins =
1558					<3 RK_PA2 2 &pcfg_pull_none>;
1559			};
1560
1561			i2s2_2ch_lrck: i2s2-2ch-lrck {
1562				rockchip,pins =
1563					<3 RK_PA3 2 &pcfg_pull_none>;
1564			};
1565
1566			i2s2_2ch_sdi: i2s2-2ch-sdi {
1567				rockchip,pins =
1568					<3 RK_PA5 2 &pcfg_pull_none>;
1569			};
1570
1571			i2s2_2ch_sdo: i2s2-2ch-sdo {
1572				rockchip,pins =
1573					<3 RK_PA7 2 &pcfg_pull_none>;
1574			};
1575		};
1576
1577		sdmmc {
1578			sdmmc_clk: sdmmc-clk {
1579				rockchip,pins =
1580					<1 RK_PD6 1 &pcfg_pull_none_8ma>;
1581			};
1582
1583			sdmmc_cmd: sdmmc-cmd {
1584				rockchip,pins =
1585					<1 RK_PD7 1 &pcfg_pull_up_8ma>;
1586			};
1587
1588			sdmmc_det: sdmmc-det {
1589				rockchip,pins =
1590					<0 RK_PA3 1 &pcfg_pull_up_8ma>;
1591			};
1592
1593			sdmmc_bus1: sdmmc-bus1 {
1594				rockchip,pins =
1595					<1 RK_PD2 1 &pcfg_pull_up_8ma>;
1596			};
1597
1598			sdmmc_bus4: sdmmc-bus4 {
1599				rockchip,pins =
1600					<1 RK_PD2 1 &pcfg_pull_up_8ma>,
1601					<1 RK_PD3 1 &pcfg_pull_up_8ma>,
1602					<1 RK_PD4 1 &pcfg_pull_up_8ma>,
1603					<1 RK_PD5 1 &pcfg_pull_up_8ma>;
1604			};
1605
1606			sdmmc_gpio: sdmmc-gpio {
1607				rockchip,pins =
1608					<1 RK_PD2 RK_FUNC_GPIO &pcfg_pull_up_4ma>,
1609					<1 RK_PD3 RK_FUNC_GPIO &pcfg_pull_up_4ma>,
1610					<1 RK_PD4 RK_FUNC_GPIO &pcfg_pull_up_4ma>,
1611					<1 RK_PD5 RK_FUNC_GPIO &pcfg_pull_up_4ma>,
1612					<1 RK_PD6 RK_FUNC_GPIO &pcfg_pull_up_4ma>,
1613					<1 RK_PD7 RK_FUNC_GPIO &pcfg_pull_up_4ma>;
1614			};
1615		};
1616
1617		sdio {
1618			sdio_clk: sdio-clk {
1619				rockchip,pins =
1620					<1 RK_PC5 1 &pcfg_pull_none>;
1621			};
1622
1623			sdio_cmd: sdio-cmd {
1624				rockchip,pins =
1625					<1 RK_PC4 1 &pcfg_pull_up>;
1626			};
1627
1628			sdio_bus4: sdio-bus4 {
1629				rockchip,pins =
1630					<1 RK_PC6 1 &pcfg_pull_up>,
1631					<1 RK_PC7 1 &pcfg_pull_up>,
1632					<1 RK_PD0 1 &pcfg_pull_up>,
1633					<1 RK_PD1 1 &pcfg_pull_up>;
1634			};
1635
1636			sdio_gpio: sdio-gpio {
1637				rockchip,pins =
1638					<1 RK_PC6 RK_FUNC_GPIO &pcfg_pull_up>,
1639					<1 RK_PC7 RK_FUNC_GPIO &pcfg_pull_up>,
1640					<1 RK_PD0 RK_FUNC_GPIO &pcfg_pull_up>,
1641					<1 RK_PD1 RK_FUNC_GPIO &pcfg_pull_up>,
1642					<1 RK_PC4 RK_FUNC_GPIO &pcfg_pull_up>,
1643					<1 RK_PC5 RK_FUNC_GPIO &pcfg_pull_up>;
1644			};
1645		};
1646
1647		emmc {
1648			emmc_clk: emmc-clk {
1649				rockchip,pins =
1650					<1 RK_PB1 2 &pcfg_pull_none_8ma>;
1651			};
1652
1653			emmc_cmd: emmc-cmd {
1654				rockchip,pins =
1655					<1 RK_PB2 2 &pcfg_pull_up_8ma>;
1656			};
1657
1658			emmc_pwren: emmc-pwren {
1659				rockchip,pins =
1660					<1 RK_PB0 2 &pcfg_pull_none>;
1661			};
1662
1663			emmc_rstnout: emmc-rstnout {
1664				rockchip,pins =
1665					<1 RK_PB3 2 &pcfg_pull_none>;
1666			};
1667
1668			emmc_bus1: emmc-bus1 {
1669				rockchip,pins =
1670					<1 RK_PA0 2 &pcfg_pull_up_8ma>;
1671			};
1672
1673			emmc_bus4: emmc-bus4 {
1674				rockchip,pins =
1675					<1 RK_PA0 2 &pcfg_pull_up_8ma>,
1676					<1 RK_PA1 2 &pcfg_pull_up_8ma>,
1677					<1 RK_PA2 2 &pcfg_pull_up_8ma>,
1678					<1 RK_PA3 2 &pcfg_pull_up_8ma>;
1679			};
1680
1681			emmc_bus8: emmc-bus8 {
1682				rockchip,pins =
1683					<1 RK_PA0 2 &pcfg_pull_up_8ma>,
1684					<1 RK_PA1 2 &pcfg_pull_up_8ma>,
1685					<1 RK_PA2 2 &pcfg_pull_up_8ma>,
1686					<1 RK_PA3 2 &pcfg_pull_up_8ma>,
1687					<1 RK_PA4 2 &pcfg_pull_up_8ma>,
1688					<1 RK_PA5 2 &pcfg_pull_up_8ma>,
1689					<1 RK_PA6 2 &pcfg_pull_up_8ma>,
1690					<1 RK_PA7 2 &pcfg_pull_up_8ma>;
1691			};
1692		};
1693
1694		flash {
1695			flash_cs0: flash-cs0 {
1696				rockchip,pins =
1697					<1 RK_PB0 1 &pcfg_pull_none>;
1698			};
1699
1700			flash_rdy: flash-rdy {
1701				rockchip,pins =
1702					<1 RK_PB1 1 &pcfg_pull_none>;
1703			};
1704
1705			flash_dqs: flash-dqs {
1706				rockchip,pins =
1707					<1 RK_PB2 1 &pcfg_pull_none>;
1708			};
1709
1710			flash_ale: flash-ale {
1711				rockchip,pins =
1712					<1 RK_PB3 1 &pcfg_pull_none>;
1713			};
1714
1715			flash_cle: flash-cle {
1716				rockchip,pins =
1717					<1 RK_PB4 1 &pcfg_pull_none>;
1718			};
1719
1720			flash_wrn: flash-wrn {
1721				rockchip,pins =
1722					<1 RK_PB5 1 &pcfg_pull_none>;
1723			};
1724
1725			flash_csl: flash-csl {
1726				rockchip,pins =
1727					<1 RK_PB6 1 &pcfg_pull_none>;
1728			};
1729
1730			flash_rdn: flash-rdn {
1731				rockchip,pins =
1732					<1 RK_PB7 1 &pcfg_pull_none>;
1733			};
1734
1735			flash_bus8: flash-bus8 {
1736				rockchip,pins =
1737					<1 RK_PA0 1 &pcfg_pull_up_12ma>,
1738					<1 RK_PA1 1 &pcfg_pull_up_12ma>,
1739					<1 RK_PA2 1 &pcfg_pull_up_12ma>,
1740					<1 RK_PA3 1 &pcfg_pull_up_12ma>,
1741					<1 RK_PA4 1 &pcfg_pull_up_12ma>,
1742					<1 RK_PA5 1 &pcfg_pull_up_12ma>,
1743					<1 RK_PA6 1 &pcfg_pull_up_12ma>,
1744					<1 RK_PA7 1 &pcfg_pull_up_12ma>;
1745			};
1746		};
1747
1748		lcdc {
1749			lcdc_rgb_dclk_pin: lcdc-rgb-dclk-pin {
1750				rockchip,pins =
1751					<3 RK_PA0 1 &pcfg_pull_none_12ma>;
1752			};
1753
1754			lcdc_rgb_m0_hsync_pin: lcdc-rgb-m0-hsync-pin {
1755				rockchip,pins =
1756					<3 RK_PA1 1 &pcfg_pull_none_12ma>;
1757			};
1758
1759			lcdc_rgb_m0_vsync_pin: lcdc-rgb-m0-vsync-pin {
1760				rockchip,pins =
1761					<3 RK_PA2 1 &pcfg_pull_none_12ma>;
1762			};
1763
1764			lcdc_rgb_m0_den_pin: lcdc-rgb-m0-den-pin {
1765				rockchip,pins =
1766					<3 RK_PA3 1 &pcfg_pull_none_12ma>;
1767			};
1768
1769			lcdc_rgb888_m0_data_pins: lcdc-rgb888-m0-data-pins {
1770				rockchip,pins =
1771					<3 RK_PA7 1 &pcfg_pull_none_8ma>, /* lcdc_d3 */
1772					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
1773					<3 RK_PA5 1 &pcfg_pull_none_8ma>, /* lcdc_d1 */
1774					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
1775					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
1776					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
1777					<3 RK_PB1 1 &pcfg_pull_none_8ma>, /* lcdc_d5 */
1778					<3 RK_PB0 1 &pcfg_pull_none_8ma>, /* lcdc_d4 */
1779					<3 RK_PB7 1 &pcfg_pull_none_8ma>, /* lcdc_d11 */
1780					<3 RK_PB6 1 &pcfg_pull_none_8ma>, /* lcdc_d10 */
1781					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
1782					<3 RK_PB4 1 &pcfg_pull_none_8ma>, /* lcdc_d8 */
1783					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
1784					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
1785					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
1786					<3 RK_PC0 1 &pcfg_pull_none_8ma>, /* lcdc_d12 */
1787					<3 RK_PC7 1 &pcfg_pull_none_8ma>, /* lcdc_d19 */
1788					<3 RK_PC6 1 &pcfg_pull_none_8ma>, /* lcdc_d18 */
1789					<3 RK_PC5 1 &pcfg_pull_none_8ma>, /* lcdc_d17 */
1790					<3 RK_PC4 1 &pcfg_pull_none_8ma>, /* lcdc_d16 */
1791					<3 RK_PD3 1 &pcfg_pull_none_8ma>, /* lcdc_d23 */
1792					<3 RK_PD2 1 &pcfg_pull_none_8ma>, /* lcdc_d22 */
1793					<3 RK_PD1 1 &pcfg_pull_none_8ma>, /* lcdc_d21 */
1794					<3 RK_PD0 1 &pcfg_pull_none_8ma>; /* lcdc_d20 */
1795			};
1796
1797			lcdc_rgb666_m0_data_pins: lcdc-rgb666-m0-data-pins {
1798				rockchip,pins =
1799					<3 RK_PA7 1 &pcfg_pull_none_8ma>, /* lcdc_d3 */
1800					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
1801					<3 RK_PA5 1 &pcfg_pull_none_8ma>, /* lcdc_d1 */
1802					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
1803					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
1804					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
1805					<3 RK_PB1 1 &pcfg_pull_none_8ma>, /* lcdc_d5 */
1806					<3 RK_PB0 1 &pcfg_pull_none_8ma>, /* lcdc_d4 */
1807					<3 RK_PB7 1 &pcfg_pull_none_8ma>, /* lcdc_d11 */
1808					<3 RK_PB6 1 &pcfg_pull_none_8ma>, /* lcdc_d10 */
1809					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
1810					<3 RK_PB4 1 &pcfg_pull_none_8ma>, /* lcdc_d8 */
1811					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
1812					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
1813					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
1814					<3 RK_PC0 1 &pcfg_pull_none_8ma>, /* lcdc_d12 */
1815					<3 RK_PC5 1 &pcfg_pull_none_8ma>, /* lcdc_d17 */
1816					<3 RK_PC4 1 &pcfg_pull_none_8ma>; /* lcdc_d16 */
1817			};
1818
1819			lcdc_rgb565_m0_data_pins: lcdc-rgb565-m0-data-pins {
1820				rockchip,pins =
1821					<3 RK_PA7 1 &pcfg_pull_none_8ma>, /* lcdc_d3 */
1822					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
1823					<3 RK_PA5 1 &pcfg_pull_none_8ma>, /* lcdc_d1 */
1824					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
1825					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
1826					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
1827					<3 RK_PB1 1 &pcfg_pull_none_8ma>, /* lcdc_d5 */
1828					<3 RK_PB0 1 &pcfg_pull_none_8ma>, /* lcdc_d4 */
1829					<3 RK_PB7 1 &pcfg_pull_none_8ma>, /* lcdc_d11 */
1830					<3 RK_PB6 1 &pcfg_pull_none_8ma>, /* lcdc_d10 */
1831					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
1832					<3 RK_PB4 1 &pcfg_pull_none_8ma>, /* lcdc_d8 */
1833					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
1834					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
1835					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
1836					<3 RK_PC0 1 &pcfg_pull_none_8ma>; /* lcdc_d12 */
1837			};
1838
1839			lcdc_rgb888_m1_data_pins: lcdc-rgb888-m1-data-pins {
1840				rockchip,pins =
1841					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
1842					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
1843					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
1844					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
1845					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
1846					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
1847					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
1848					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
1849					<3 RK_PC0 1 &pcfg_pull_none_8ma>, /* lcdc_d12 */
1850					<3 RK_PC7 1 &pcfg_pull_none_8ma>, /* lcdc_d19 */
1851					<3 RK_PC6 1 &pcfg_pull_none_8ma>, /* lcdc_d18 */
1852					<3 RK_PC5 1 &pcfg_pull_none_8ma>, /* lcdc_d17 */
1853					<3 RK_PC4 1 &pcfg_pull_none_8ma>, /* lcdc_d16 */
1854					<3 RK_PD3 1 &pcfg_pull_none_8ma>, /* lcdc_d23 */
1855					<3 RK_PD2 1 &pcfg_pull_none_8ma>, /* lcdc_d22 */
1856					<3 RK_PD1 1 &pcfg_pull_none_8ma>, /* lcdc_d21 */
1857					<3 RK_PD0 1 &pcfg_pull_none_8ma>; /* lcdc_d20 */
1858			};
1859
1860			lcdc_rgb666_m1_data_pins: lcdc-rgb666-m1-data-pins {
1861				rockchip,pins =
1862					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
1863					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
1864					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
1865					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
1866					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
1867					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
1868					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
1869					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
1870					<3 RK_PC0 1 &pcfg_pull_none_8ma>, /* lcdc_d12 */
1871					<3 RK_PC5 1 &pcfg_pull_none_8ma>, /* lcdc_d17 */
1872					<3 RK_PC4 1 &pcfg_pull_none_8ma>; /* lcdc_d16 */
1873			};
1874
1875			lcdc_rgb565_m1_data_pins: lcdc-rgb565-m1-data-pins {
1876				rockchip,pins =
1877					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
1878					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
1879					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
1880					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
1881					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
1882					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
1883					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
1884					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
1885					<3 RK_PC0 1 &pcfg_pull_none_8ma>; /* lcdc_d12 */
1886			};
1887		};
1888
1889		pwm0 {
1890			pwm0_pin: pwm0-pin {
1891				rockchip,pins =
1892					<0 RK_PB7 1 &pcfg_pull_none>;
1893			};
1894		};
1895
1896		pwm1 {
1897			pwm1_pin: pwm1-pin {
1898				rockchip,pins =
1899					<0 RK_PC0 1 &pcfg_pull_none>;
1900			};
1901		};
1902
1903		pwm2 {
1904			pwm2_pin: pwm2-pin {
1905				rockchip,pins =
1906					<2 RK_PB5 1 &pcfg_pull_none>;
1907			};
1908		};
1909
1910		pwm3 {
1911			pwm3_pin: pwm3-pin {
1912				rockchip,pins =
1913					<0 RK_PC1 1 &pcfg_pull_none>;
1914			};
1915		};
1916
1917		pwm4 {
1918			pwm4_pin: pwm4-pin {
1919				rockchip,pins =
1920					<3 RK_PC2 3 &pcfg_pull_none>;
1921			};
1922		};
1923
1924		pwm5 {
1925			pwm5_pin: pwm5-pin {
1926				rockchip,pins =
1927					<3 RK_PC3 3 &pcfg_pull_none>;
1928			};
1929		};
1930
1931		pwm6 {
1932			pwm6_pin: pwm6-pin {
1933				rockchip,pins =
1934					<3 RK_PC4 3 &pcfg_pull_none>;
1935			};
1936		};
1937
1938		pwm7 {
1939			pwm7_pin: pwm7-pin {
1940				rockchip,pins =
1941					<3 RK_PC5 3 &pcfg_pull_none>;
1942			};
1943		};
1944
1945		gmac {
1946			rmii_pins: rmii-pins {
1947				rockchip,pins =
1948					<2 RK_PA0 2 &pcfg_pull_none_12ma>, /* mac_txen */
1949					<2 RK_PA1 2 &pcfg_pull_none_12ma>, /* mac_txd1 */
1950					<2 RK_PA2 2 &pcfg_pull_none_12ma>, /* mac_txd0 */
1951					<2 RK_PA3 2 &pcfg_pull_none>, /* mac_rxd0 */
1952					<2 RK_PA4 2 &pcfg_pull_none>, /* mac_rxd1 */
1953					<2 RK_PA5 2 &pcfg_pull_none>, /* mac_rxer */
1954					<2 RK_PA6 2 &pcfg_pull_none>, /* mac_rxdv */
1955					<2 RK_PA7 2 &pcfg_pull_none>, /* mac_mdio */
1956					<2 RK_PB1 2 &pcfg_pull_none>; /* mac_mdc */
1957			};
1958
1959			mac_refclk_12ma: mac-refclk-12ma {
1960				rockchip,pins =
1961					<2 RK_PB2 2 &pcfg_pull_none_12ma>;
1962			};
1963
1964			mac_refclk: mac-refclk {
1965				rockchip,pins =
1966					<2 RK_PB2 2 &pcfg_pull_none>;
1967			};
1968		};
1969
1970		cif-m0 {
1971			cif_clkout_m0: cif-clkout-m0 {
1972				rockchip,pins =
1973					<2 RK_PB3 1 &pcfg_pull_none>;
1974			};
1975
1976			dvp_d2d9_m0: dvp-d2d9-m0 {
1977				rockchip,pins =
1978					<2 RK_PA0 1 &pcfg_pull_none>, /* cif_data2 */
1979					<2 RK_PA1 1 &pcfg_pull_none>, /* cif_data3 */
1980					<2 RK_PA2 1 &pcfg_pull_none>, /* cif_data4 */
1981					<2 RK_PA3 1 &pcfg_pull_none>, /* cif_data5 */
1982					<2 RK_PA4 1 &pcfg_pull_none>, /* cif_data6 */
1983					<2 RK_PA5 1 &pcfg_pull_none>, /* cif_data7 */
1984					<2 RK_PA6 1 &pcfg_pull_none>, /* cif_data8 */
1985					<2 RK_PA7 1 &pcfg_pull_none>, /* cif_data9 */
1986					<2 RK_PB0 1 &pcfg_pull_none>, /* cif_sync */
1987					<2 RK_PB1 1 &pcfg_pull_none>, /* cif_href */
1988					<2 RK_PB2 1 &pcfg_pull_none>, /* cif_clkin */
1989					<2 RK_PB3 1 &pcfg_pull_none>; /* cif_clkout */
1990			};
1991
1992			dvp_d0d1_m0: dvp-d0d1-m0 {
1993				rockchip,pins =
1994					<2 RK_PB4 1 &pcfg_pull_none>, /* cif_data0 */
1995					<2 RK_PB6 1 &pcfg_pull_none>; /* cif_data1 */
1996			};
1997
1998			dvp_d10d11_m0:d10-d11-m0 {
1999				rockchip,pins =
2000					<2 RK_PB7 1 &pcfg_pull_none>, /* cif_data10 */
2001					<2 RK_PC0 1 &pcfg_pull_none>; /* cif_data11 */
2002			};
2003		};
2004
2005		cif-m1 {
2006			cif_clkout_m1: cif-clkout-m1 {
2007				rockchip,pins =
2008					<3 RK_PD0 3 &pcfg_pull_none>;
2009			};
2010
2011			dvp_d2d9_m1: dvp-d2d9-m1 {
2012				rockchip,pins =
2013					<3 RK_PA3 3 &pcfg_pull_none>, /* cif_data2 */
2014					<3 RK_PA5 3 &pcfg_pull_none>, /* cif_data3 */
2015					<3 RK_PA7 3 &pcfg_pull_none>, /* cif_data4 */
2016					<3 RK_PB0 3 &pcfg_pull_none>, /* cif_data5 */
2017					<3 RK_PB1 3 &pcfg_pull_none>, /* cif_data6 */
2018					<3 RK_PB4 3 &pcfg_pull_none>, /* cif_data7 */
2019					<3 RK_PB6 3 &pcfg_pull_none>, /* cif_data8 */
2020					<3 RK_PB7 3 &pcfg_pull_none>, /* cif_data9 */
2021					<3 RK_PD1 3 &pcfg_pull_none>, /* cif_sync */
2022					<3 RK_PD2 3 &pcfg_pull_none>, /* cif_href */
2023					<3 RK_PD3 3 &pcfg_pull_none>, /* cif_clkin */
2024					<3 RK_PD0 3 &pcfg_pull_none>; /* cif_clkout */
2025			};
2026
2027			dvp_d0d1_m1: dvp-d0d1-m1 {
2028				rockchip,pins =
2029					<3 RK_PA1 3 &pcfg_pull_none>, /* cif_data0 */
2030					<3 RK_PA2 3 &pcfg_pull_none>; /* cif_data1 */
2031			};
2032
2033			dvp_d10d11_m1:d10-d11-m1 {
2034				rockchip,pins =
2035					<3 RK_PC6 3 &pcfg_pull_none>, /* cif_data10 */
2036					<3 RK_PC7 3 &pcfg_pull_none>; /* cif_data11 */
2037			};
2038		};
2039
2040		isp {
2041			isp_prelight: isp-prelight {
2042				rockchip,pins =
2043					<3 RK_PD1 4 &pcfg_pull_none>;
2044			};
2045		};
2046	};
2047};
2048