1// SPDX-License-Identifier: GPL-2.0 2/* 3 * Device Tree Source for the R-Car M3-W+ (R8A77961) SoC 4 * 5 * Copyright (C) 2016-2017 Renesas Electronics Corp. 6 */ 7 8#include <dt-bindings/clock/r8a77961-cpg-mssr.h> 9#include <dt-bindings/interrupt-controller/arm-gic.h> 10#include <dt-bindings/power/r8a77961-sysc.h> 11 12#define CPG_AUDIO_CLK_I R8A77961_CLK_S0D4 13 14/ { 15 compatible = "renesas,r8a77961"; 16 #address-cells = <2>; 17 #size-cells = <2>; 18 19 /* 20 * The external audio clocks are configured as 0 Hz fixed frequency 21 * clocks by default. 22 * Boards that provide audio clocks should override them. 23 */ 24 audio_clk_a: audio_clk_a { 25 compatible = "fixed-clock"; 26 #clock-cells = <0>; 27 clock-frequency = <0>; 28 }; 29 30 audio_clk_b: audio_clk_b { 31 compatible = "fixed-clock"; 32 #clock-cells = <0>; 33 clock-frequency = <0>; 34 }; 35 36 audio_clk_c: audio_clk_c { 37 compatible = "fixed-clock"; 38 #clock-cells = <0>; 39 clock-frequency = <0>; 40 }; 41 42 /* External CAN clock - to be overridden by boards that provide it */ 43 can_clk: can { 44 compatible = "fixed-clock"; 45 #clock-cells = <0>; 46 clock-frequency = <0>; 47 }; 48 49 cluster0_opp: opp_table0 { 50 compatible = "operating-points-v2"; 51 opp-shared; 52 53 opp-500000000 { 54 opp-hz = /bits/ 64 <500000000>; 55 opp-microvolt = <820000>; 56 clock-latency-ns = <300000>; 57 }; 58 opp-1000000000 { 59 opp-hz = /bits/ 64 <1000000000>; 60 opp-microvolt = <820000>; 61 clock-latency-ns = <300000>; 62 }; 63 opp-1500000000 { 64 opp-hz = /bits/ 64 <1500000000>; 65 opp-microvolt = <820000>; 66 clock-latency-ns = <300000>; 67 }; 68 opp-1600000000 { 69 opp-hz = /bits/ 64 <1600000000>; 70 opp-microvolt = <900000>; 71 clock-latency-ns = <300000>; 72 turbo-mode; 73 }; 74 opp-1700000000 { 75 opp-hz = /bits/ 64 <1700000000>; 76 opp-microvolt = <900000>; 77 clock-latency-ns = <300000>; 78 turbo-mode; 79 }; 80 opp-1800000000 { 81 opp-hz = /bits/ 64 <1800000000>; 82 opp-microvolt = <960000>; 83 clock-latency-ns = <300000>; 84 turbo-mode; 85 }; 86 }; 87 88 cluster1_opp: opp_table1 { 89 compatible = "operating-points-v2"; 90 opp-shared; 91 92 opp-800000000 { 93 opp-hz = /bits/ 64 <800000000>; 94 opp-microvolt = <820000>; 95 clock-latency-ns = <300000>; 96 }; 97 opp-1000000000 { 98 opp-hz = /bits/ 64 <1000000000>; 99 opp-microvolt = <820000>; 100 clock-latency-ns = <300000>; 101 }; 102 opp-1200000000 { 103 opp-hz = /bits/ 64 <1200000000>; 104 opp-microvolt = <820000>; 105 clock-latency-ns = <300000>; 106 }; 107 opp-1300000000 { 108 opp-hz = /bits/ 64 <1300000000>; 109 opp-microvolt = <820000>; 110 clock-latency-ns = <300000>; 111 turbo-mode; 112 }; 113 }; 114 115 cpus { 116 #address-cells = <1>; 117 #size-cells = <0>; 118 119 cpu-map { 120 cluster0 { 121 core0 { 122 cpu = <&a57_0>; 123 }; 124 core1 { 125 cpu = <&a57_1>; 126 }; 127 }; 128 129 cluster1 { 130 core0 { 131 cpu = <&a53_0>; 132 }; 133 core1 { 134 cpu = <&a53_1>; 135 }; 136 core2 { 137 cpu = <&a53_2>; 138 }; 139 core3 { 140 cpu = <&a53_3>; 141 }; 142 }; 143 }; 144 145 a57_0: cpu@0 { 146 compatible = "arm,cortex-a57"; 147 reg = <0x0>; 148 device_type = "cpu"; 149 power-domains = <&sysc R8A77961_PD_CA57_CPU0>; 150 next-level-cache = <&L2_CA57>; 151 enable-method = "psci"; 152 cpu-idle-states = <&CPU_SLEEP_0>; 153 dynamic-power-coefficient = <854>; 154 clocks = <&cpg CPG_CORE R8A77961_CLK_Z>; 155 operating-points-v2 = <&cluster0_opp>; 156 capacity-dmips-mhz = <1024>; 157 #cooling-cells = <2>; 158 }; 159 160 a57_1: cpu@1 { 161 compatible = "arm,cortex-a57"; 162 reg = <0x1>; 163 device_type = "cpu"; 164 power-domains = <&sysc R8A77961_PD_CA57_CPU1>; 165 next-level-cache = <&L2_CA57>; 166 enable-method = "psci"; 167 cpu-idle-states = <&CPU_SLEEP_0>; 168 clocks = <&cpg CPG_CORE R8A77961_CLK_Z>; 169 operating-points-v2 = <&cluster0_opp>; 170 capacity-dmips-mhz = <1024>; 171 #cooling-cells = <2>; 172 }; 173 174 a53_0: cpu@100 { 175 compatible = "arm,cortex-a53"; 176 reg = <0x100>; 177 device_type = "cpu"; 178 power-domains = <&sysc R8A77961_PD_CA53_CPU0>; 179 next-level-cache = <&L2_CA53>; 180 enable-method = "psci"; 181 cpu-idle-states = <&CPU_SLEEP_1>; 182 #cooling-cells = <2>; 183 dynamic-power-coefficient = <277>; 184 clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 185 operating-points-v2 = <&cluster1_opp>; 186 capacity-dmips-mhz = <535>; 187 }; 188 189 a53_1: cpu@101 { 190 compatible = "arm,cortex-a53"; 191 reg = <0x101>; 192 device_type = "cpu"; 193 power-domains = <&sysc R8A77961_PD_CA53_CPU1>; 194 next-level-cache = <&L2_CA53>; 195 enable-method = "psci"; 196 cpu-idle-states = <&CPU_SLEEP_1>; 197 clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 198 operating-points-v2 = <&cluster1_opp>; 199 capacity-dmips-mhz = <535>; 200 }; 201 202 a53_2: cpu@102 { 203 compatible = "arm,cortex-a53"; 204 reg = <0x102>; 205 device_type = "cpu"; 206 power-domains = <&sysc R8A77961_PD_CA53_CPU2>; 207 next-level-cache = <&L2_CA53>; 208 enable-method = "psci"; 209 cpu-idle-states = <&CPU_SLEEP_1>; 210 clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 211 operating-points-v2 = <&cluster1_opp>; 212 capacity-dmips-mhz = <535>; 213 }; 214 215 a53_3: cpu@103 { 216 compatible = "arm,cortex-a53"; 217 reg = <0x103>; 218 device_type = "cpu"; 219 power-domains = <&sysc R8A77961_PD_CA53_CPU3>; 220 next-level-cache = <&L2_CA53>; 221 enable-method = "psci"; 222 cpu-idle-states = <&CPU_SLEEP_1>; 223 clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 224 operating-points-v2 = <&cluster1_opp>; 225 capacity-dmips-mhz = <535>; 226 }; 227 228 L2_CA57: cache-controller-0 { 229 compatible = "cache"; 230 power-domains = <&sysc R8A77961_PD_CA57_SCU>; 231 cache-unified; 232 cache-level = <2>; 233 }; 234 235 L2_CA53: cache-controller-1 { 236 compatible = "cache"; 237 power-domains = <&sysc R8A77961_PD_CA53_SCU>; 238 cache-unified; 239 cache-level = <2>; 240 }; 241 242 idle-states { 243 entry-method = "psci"; 244 245 CPU_SLEEP_0: cpu-sleep-0 { 246 compatible = "arm,idle-state"; 247 arm,psci-suspend-param = <0x0010000>; 248 local-timer-stop; 249 entry-latency-us = <400>; 250 exit-latency-us = <500>; 251 min-residency-us = <4000>; 252 }; 253 254 CPU_SLEEP_1: cpu-sleep-1 { 255 compatible = "arm,idle-state"; 256 arm,psci-suspend-param = <0x0010000>; 257 local-timer-stop; 258 entry-latency-us = <700>; 259 exit-latency-us = <700>; 260 min-residency-us = <5000>; 261 }; 262 }; 263 }; 264 265 extal_clk: extal { 266 compatible = "fixed-clock"; 267 #clock-cells = <0>; 268 /* This value must be overridden by the board */ 269 clock-frequency = <0>; 270 }; 271 272 extalr_clk: extalr { 273 compatible = "fixed-clock"; 274 #clock-cells = <0>; 275 /* This value must be overridden by the board */ 276 clock-frequency = <0>; 277 }; 278 279 /* External PCIe clock - can be overridden by the board */ 280 pcie_bus_clk: pcie_bus { 281 compatible = "fixed-clock"; 282 #clock-cells = <0>; 283 clock-frequency = <0>; 284 }; 285 286 pmu_a53 { 287 compatible = "arm,cortex-a53-pmu"; 288 interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 289 <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>, 290 <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>, 291 <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 292 interrupt-affinity = <&a53_0>, <&a53_1>, <&a53_2>, <&a53_3>; 293 }; 294 295 pmu_a57 { 296 compatible = "arm,cortex-a57-pmu"; 297 interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 298 <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 299 interrupt-affinity = <&a57_0>, <&a57_1>; 300 }; 301 302 psci { 303 compatible = "arm,psci-1.0", "arm,psci-0.2"; 304 method = "smc"; 305 }; 306 307 /* External SCIF clock - to be overridden by boards that provide it */ 308 scif_clk: scif { 309 compatible = "fixed-clock"; 310 #clock-cells = <0>; 311 clock-frequency = <0>; 312 }; 313 314 soc { 315 compatible = "simple-bus"; 316 interrupt-parent = <&gic>; 317 #address-cells = <2>; 318 #size-cells = <2>; 319 ranges; 320 321 rwdt: watchdog@e6020000 { 322 compatible = "renesas,r8a77961-wdt", 323 "renesas,rcar-gen3-wdt"; 324 reg = <0 0xe6020000 0 0x0c>; 325 clocks = <&cpg CPG_MOD 402>; 326 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 327 resets = <&cpg 402>; 328 status = "disabled"; 329 }; 330 331 gpio0: gpio@e6050000 { 332 compatible = "renesas,gpio-r8a77961", 333 "renesas,rcar-gen3-gpio"; 334 reg = <0 0xe6050000 0 0x50>; 335 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 336 #gpio-cells = <2>; 337 gpio-controller; 338 gpio-ranges = <&pfc 0 0 16>; 339 #interrupt-cells = <2>; 340 interrupt-controller; 341 clocks = <&cpg CPG_MOD 912>; 342 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 343 resets = <&cpg 912>; 344 }; 345 346 gpio1: gpio@e6051000 { 347 compatible = "renesas,gpio-r8a77961", 348 "renesas,rcar-gen3-gpio"; 349 reg = <0 0xe6051000 0 0x50>; 350 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 351 #gpio-cells = <2>; 352 gpio-controller; 353 gpio-ranges = <&pfc 0 32 29>; 354 #interrupt-cells = <2>; 355 interrupt-controller; 356 clocks = <&cpg CPG_MOD 911>; 357 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 358 resets = <&cpg 911>; 359 }; 360 361 gpio2: gpio@e6052000 { 362 compatible = "renesas,gpio-r8a77961", 363 "renesas,rcar-gen3-gpio"; 364 reg = <0 0xe6052000 0 0x50>; 365 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 366 #gpio-cells = <2>; 367 gpio-controller; 368 gpio-ranges = <&pfc 0 64 15>; 369 #interrupt-cells = <2>; 370 interrupt-controller; 371 clocks = <&cpg CPG_MOD 910>; 372 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 373 resets = <&cpg 910>; 374 }; 375 376 gpio3: gpio@e6053000 { 377 compatible = "renesas,gpio-r8a77961", 378 "renesas,rcar-gen3-gpio"; 379 reg = <0 0xe6053000 0 0x50>; 380 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 381 #gpio-cells = <2>; 382 gpio-controller; 383 gpio-ranges = <&pfc 0 96 16>; 384 #interrupt-cells = <2>; 385 interrupt-controller; 386 clocks = <&cpg CPG_MOD 909>; 387 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 388 resets = <&cpg 909>; 389 }; 390 391 gpio4: gpio@e6054000 { 392 compatible = "renesas,gpio-r8a77961", 393 "renesas,rcar-gen3-gpio"; 394 reg = <0 0xe6054000 0 0x50>; 395 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 396 #gpio-cells = <2>; 397 gpio-controller; 398 gpio-ranges = <&pfc 0 128 18>; 399 #interrupt-cells = <2>; 400 interrupt-controller; 401 clocks = <&cpg CPG_MOD 908>; 402 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 403 resets = <&cpg 908>; 404 }; 405 406 gpio5: gpio@e6055000 { 407 compatible = "renesas,gpio-r8a77961", 408 "renesas,rcar-gen3-gpio"; 409 reg = <0 0xe6055000 0 0x50>; 410 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 411 #gpio-cells = <2>; 412 gpio-controller; 413 gpio-ranges = <&pfc 0 160 26>; 414 #interrupt-cells = <2>; 415 interrupt-controller; 416 clocks = <&cpg CPG_MOD 907>; 417 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 418 resets = <&cpg 907>; 419 }; 420 421 gpio6: gpio@e6055400 { 422 compatible = "renesas,gpio-r8a77961", 423 "renesas,rcar-gen3-gpio"; 424 reg = <0 0xe6055400 0 0x50>; 425 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 426 #gpio-cells = <2>; 427 gpio-controller; 428 gpio-ranges = <&pfc 0 192 32>; 429 #interrupt-cells = <2>; 430 interrupt-controller; 431 clocks = <&cpg CPG_MOD 906>; 432 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 433 resets = <&cpg 906>; 434 }; 435 436 gpio7: gpio@e6055800 { 437 compatible = "renesas,gpio-r8a77961", 438 "renesas,rcar-gen3-gpio"; 439 reg = <0 0xe6055800 0 0x50>; 440 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 441 #gpio-cells = <2>; 442 gpio-controller; 443 gpio-ranges = <&pfc 0 224 4>; 444 #interrupt-cells = <2>; 445 interrupt-controller; 446 clocks = <&cpg CPG_MOD 905>; 447 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 448 resets = <&cpg 905>; 449 }; 450 451 pfc: pin-controller@e6060000 { 452 compatible = "renesas,pfc-r8a77961"; 453 reg = <0 0xe6060000 0 0x50c>; 454 }; 455 456 cpg: clock-controller@e6150000 { 457 compatible = "renesas,r8a77961-cpg-mssr"; 458 reg = <0 0xe6150000 0 0x1000>; 459 clocks = <&extal_clk>, <&extalr_clk>; 460 clock-names = "extal", "extalr"; 461 #clock-cells = <2>; 462 #power-domain-cells = <0>; 463 #reset-cells = <1>; 464 }; 465 466 rst: reset-controller@e6160000 { 467 compatible = "renesas,r8a77961-rst"; 468 reg = <0 0xe6160000 0 0x0200>; 469 }; 470 471 sysc: system-controller@e6180000 { 472 compatible = "renesas,r8a77961-sysc"; 473 reg = <0 0xe6180000 0 0x0400>; 474 #power-domain-cells = <1>; 475 }; 476 477 tsc: thermal@e6198000 { 478 compatible = "renesas,r8a77961-thermal"; 479 reg = <0 0xe6198000 0 0x100>, 480 <0 0xe61a0000 0 0x100>, 481 <0 0xe61a8000 0 0x100>; 482 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 483 <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 484 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 485 clocks = <&cpg CPG_MOD 522>; 486 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 487 resets = <&cpg 522>; 488 #thermal-sensor-cells = <1>; 489 }; 490 491 intc_ex: interrupt-controller@e61c0000 { 492 #interrupt-cells = <2>; 493 interrupt-controller; 494 reg = <0 0xe61c0000 0 0x200>; 495 /* placeholder */ 496 }; 497 498 i2c0: i2c@e6500000 { 499 #address-cells = <1>; 500 #size-cells = <0>; 501 compatible = "renesas,i2c-r8a77961", 502 "renesas,rcar-gen3-i2c"; 503 reg = <0 0xe6500000 0 0x40>; 504 interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 505 clocks = <&cpg CPG_MOD 931>; 506 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 507 resets = <&cpg 931>; 508 dmas = <&dmac1 0x91>, <&dmac1 0x90>, 509 <&dmac2 0x91>, <&dmac2 0x90>; 510 dma-names = "tx", "rx", "tx", "rx"; 511 i2c-scl-internal-delay-ns = <110>; 512 status = "disabled"; 513 }; 514 515 i2c1: i2c@e6508000 { 516 #address-cells = <1>; 517 #size-cells = <0>; 518 compatible = "renesas,i2c-r8a77961", 519 "renesas,rcar-gen3-i2c"; 520 reg = <0 0xe6508000 0 0x40>; 521 interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 522 clocks = <&cpg CPG_MOD 930>; 523 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 524 resets = <&cpg 930>; 525 dmas = <&dmac1 0x93>, <&dmac1 0x92>, 526 <&dmac2 0x93>, <&dmac2 0x92>; 527 dma-names = "tx", "rx", "tx", "rx"; 528 i2c-scl-internal-delay-ns = <6>; 529 status = "disabled"; 530 }; 531 532 i2c2: i2c@e6510000 { 533 #address-cells = <1>; 534 #size-cells = <0>; 535 compatible = "renesas,i2c-r8a77961", 536 "renesas,rcar-gen3-i2c"; 537 reg = <0 0xe6510000 0 0x40>; 538 interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 539 clocks = <&cpg CPG_MOD 929>; 540 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 541 resets = <&cpg 929>; 542 dmas = <&dmac1 0x95>, <&dmac1 0x94>, 543 <&dmac2 0x95>, <&dmac2 0x94>; 544 dma-names = "tx", "rx", "tx", "rx"; 545 i2c-scl-internal-delay-ns = <6>; 546 status = "disabled"; 547 }; 548 549 i2c3: i2c@e66d0000 { 550 #address-cells = <1>; 551 #size-cells = <0>; 552 compatible = "renesas,i2c-r8a77961", 553 "renesas,rcar-gen3-i2c"; 554 reg = <0 0xe66d0000 0 0x40>; 555 interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 556 clocks = <&cpg CPG_MOD 928>; 557 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 558 resets = <&cpg 928>; 559 dmas = <&dmac0 0x97>, <&dmac0 0x96>; 560 dma-names = "tx", "rx"; 561 i2c-scl-internal-delay-ns = <110>; 562 status = "disabled"; 563 }; 564 565 i2c4: i2c@e66d8000 { 566 #address-cells = <1>; 567 #size-cells = <0>; 568 compatible = "renesas,i2c-r8a77961", 569 "renesas,rcar-gen3-i2c"; 570 reg = <0 0xe66d8000 0 0x40>; 571 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 572 clocks = <&cpg CPG_MOD 927>; 573 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 574 resets = <&cpg 927>; 575 dmas = <&dmac0 0x99>, <&dmac0 0x98>; 576 dma-names = "tx", "rx"; 577 i2c-scl-internal-delay-ns = <110>; 578 status = "disabled"; 579 }; 580 581 i2c5: i2c@e66e0000 { 582 #address-cells = <1>; 583 #size-cells = <0>; 584 compatible = "renesas,i2c-r8a77961", 585 "renesas,rcar-gen3-i2c"; 586 reg = <0 0xe66e0000 0 0x40>; 587 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 588 clocks = <&cpg CPG_MOD 919>; 589 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 590 resets = <&cpg 919>; 591 dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 592 dma-names = "tx", "rx"; 593 i2c-scl-internal-delay-ns = <110>; 594 status = "disabled"; 595 }; 596 597 i2c6: i2c@e66e8000 { 598 #address-cells = <1>; 599 #size-cells = <0>; 600 compatible = "renesas,i2c-r8a77961", 601 "renesas,rcar-gen3-i2c"; 602 reg = <0 0xe66e8000 0 0x40>; 603 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 604 clocks = <&cpg CPG_MOD 918>; 605 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 606 resets = <&cpg 918>; 607 dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 608 dma-names = "tx", "rx"; 609 i2c-scl-internal-delay-ns = <6>; 610 status = "disabled"; 611 }; 612 613 i2c_dvfs: i2c@e60b0000 { 614 #address-cells = <1>; 615 #size-cells = <0>; 616 compatible = "renesas,iic-r8a77961", 617 "renesas,rcar-gen3-iic", 618 "renesas,rmobile-iic"; 619 reg = <0 0xe60b0000 0 0x425>; 620 interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 621 clocks = <&cpg CPG_MOD 926>; 622 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 623 resets = <&cpg 926>; 624 dmas = <&dmac0 0x11>, <&dmac0 0x10>; 625 dma-names = "tx", "rx"; 626 status = "disabled"; 627 }; 628 629 hscif0: serial@e6540000 { 630 compatible = "renesas,hscif-r8a77961", 631 "renesas,rcar-gen3-hscif", 632 "renesas,hscif"; 633 reg = <0 0xe6540000 0 0x60>; 634 interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 635 clocks = <&cpg CPG_MOD 520>, 636 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 637 <&scif_clk>; 638 clock-names = "fck", "brg_int", "scif_clk"; 639 dmas = <&dmac1 0x31>, <&dmac1 0x30>, 640 <&dmac2 0x31>, <&dmac2 0x30>; 641 dma-names = "tx", "rx", "tx", "rx"; 642 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 643 resets = <&cpg 520>; 644 status = "disabled"; 645 }; 646 647 hscif1: serial@e6550000 { 648 compatible = "renesas,hscif-r8a77961", 649 "renesas,rcar-gen3-hscif", 650 "renesas,hscif"; 651 reg = <0 0xe6550000 0 0x60>; 652 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 653 clocks = <&cpg CPG_MOD 519>, 654 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 655 <&scif_clk>; 656 clock-names = "fck", "brg_int", "scif_clk"; 657 dmas = <&dmac1 0x33>, <&dmac1 0x32>, 658 <&dmac2 0x33>, <&dmac2 0x32>; 659 dma-names = "tx", "rx", "tx", "rx"; 660 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 661 resets = <&cpg 519>; 662 status = "disabled"; 663 }; 664 665 hscif2: serial@e6560000 { 666 compatible = "renesas,hscif-r8a77961", 667 "renesas,rcar-gen3-hscif", 668 "renesas,hscif"; 669 reg = <0 0xe6560000 0 0x60>; 670 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 671 clocks = <&cpg CPG_MOD 518>, 672 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 673 <&scif_clk>; 674 clock-names = "fck", "brg_int", "scif_clk"; 675 dmas = <&dmac1 0x35>, <&dmac1 0x34>, 676 <&dmac2 0x35>, <&dmac2 0x34>; 677 dma-names = "tx", "rx", "tx", "rx"; 678 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 679 resets = <&cpg 518>; 680 status = "disabled"; 681 }; 682 683 hscif3: serial@e66a0000 { 684 compatible = "renesas,hscif-r8a77961", 685 "renesas,rcar-gen3-hscif", 686 "renesas,hscif"; 687 reg = <0 0xe66a0000 0 0x60>; 688 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 689 clocks = <&cpg CPG_MOD 517>, 690 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 691 <&scif_clk>; 692 clock-names = "fck", "brg_int", "scif_clk"; 693 dmas = <&dmac0 0x37>, <&dmac0 0x36>; 694 dma-names = "tx", "rx"; 695 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 696 resets = <&cpg 517>; 697 status = "disabled"; 698 }; 699 700 hscif4: serial@e66b0000 { 701 compatible = "renesas,hscif-r8a77961", 702 "renesas,rcar-gen3-hscif", 703 "renesas,hscif"; 704 reg = <0 0xe66b0000 0 0x60>; 705 interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 706 clocks = <&cpg CPG_MOD 516>, 707 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 708 <&scif_clk>; 709 clock-names = "fck", "brg_int", "scif_clk"; 710 dmas = <&dmac0 0x39>, <&dmac0 0x38>; 711 dma-names = "tx", "rx"; 712 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 713 resets = <&cpg 516>; 714 status = "disabled"; 715 }; 716 717 hsusb: usb@e6590000 { 718 compatible = "renesas,usbhs-r8a77961", 719 "renesas,rcar-gen3-usbhs"; 720 reg = <0 0xe6590000 0 0x200>; 721 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 722 clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 723 dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 724 <&usb_dmac1 0>, <&usb_dmac1 1>; 725 dma-names = "ch0", "ch1", "ch2", "ch3"; 726 renesas,buswait = <11>; 727 phys = <&usb2_phy0 3>; 728 phy-names = "usb"; 729 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 730 resets = <&cpg 704>, <&cpg 703>; 731 status = "disabled"; 732 }; 733 734 usb_dmac0: dma-controller@e65a0000 { 735 compatible = "renesas,r8a77961-usb-dmac", 736 "renesas,usb-dmac"; 737 reg = <0 0xe65a0000 0 0x100>; 738 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 739 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 740 interrupt-names = "ch0", "ch1"; 741 clocks = <&cpg CPG_MOD 330>; 742 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 743 resets = <&cpg 330>; 744 #dma-cells = <1>; 745 dma-channels = <2>; 746 }; 747 748 usb_dmac1: dma-controller@e65b0000 { 749 compatible = "renesas,r8a77961-usb-dmac", 750 "renesas,usb-dmac"; 751 reg = <0 0xe65b0000 0 0x100>; 752 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 753 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 754 interrupt-names = "ch0", "ch1"; 755 clocks = <&cpg CPG_MOD 331>; 756 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 757 resets = <&cpg 331>; 758 #dma-cells = <1>; 759 dma-channels = <2>; 760 }; 761 762 usb3_phy0: usb-phy@e65ee000 { 763 compatible = "renesas,r8a77961-usb3-phy", 764 "renesas,rcar-gen3-usb3-phy"; 765 reg = <0 0xe65ee000 0 0x90>; 766 clocks = <&cpg CPG_MOD 328>, <&usb3s0_clk>, 767 <&usb_extal_clk>; 768 clock-names = "usb3-if", "usb3s_clk", "usb_extal"; 769 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 770 resets = <&cpg 328>; 771 #phy-cells = <0>; 772 status = "disabled"; 773 }; 774 775 arm_cc630p: crypto@e6601000 { 776 compatible = "arm,cryptocell-630p-ree"; 777 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 778 reg = <0x0 0xe6601000 0 0x1000>; 779 clocks = <&cpg CPG_MOD 229>; 780 resets = <&cpg 229>; 781 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 782 }; 783 784 dmac0: dma-controller@e6700000 { 785 compatible = "renesas,dmac-r8a77961", 786 "renesas,rcar-dmac"; 787 reg = <0 0xe6700000 0 0x10000>; 788 interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 789 <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 790 <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 791 <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 792 <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 793 <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 794 <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 795 <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 796 <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 797 <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 798 <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 799 <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 800 <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 801 <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 802 <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 803 <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 804 <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 805 interrupt-names = "error", 806 "ch0", "ch1", "ch2", "ch3", 807 "ch4", "ch5", "ch6", "ch7", 808 "ch8", "ch9", "ch10", "ch11", 809 "ch12", "ch13", "ch14", "ch15"; 810 clocks = <&cpg CPG_MOD 219>; 811 clock-names = "fck"; 812 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 813 resets = <&cpg 219>; 814 #dma-cells = <1>; 815 dma-channels = <16>; 816 }; 817 818 dmac1: dma-controller@e7300000 { 819 compatible = "renesas,dmac-r8a77961", 820 "renesas,rcar-dmac"; 821 reg = <0 0xe7300000 0 0x10000>; 822 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 823 <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 824 <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 825 <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 826 <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 827 <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 828 <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 829 <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 830 <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 831 <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 832 <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 833 <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 834 <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 835 <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 836 <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 837 <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 838 <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 839 interrupt-names = "error", 840 "ch0", "ch1", "ch2", "ch3", 841 "ch4", "ch5", "ch6", "ch7", 842 "ch8", "ch9", "ch10", "ch11", 843 "ch12", "ch13", "ch14", "ch15"; 844 clocks = <&cpg CPG_MOD 218>; 845 clock-names = "fck"; 846 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 847 resets = <&cpg 218>; 848 #dma-cells = <1>; 849 dma-channels = <16>; 850 }; 851 852 dmac2: dma-controller@e7310000 { 853 compatible = "renesas,dmac-r8a77961", 854 "renesas,rcar-dmac"; 855 reg = <0 0xe7310000 0 0x10000>; 856 interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 857 <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 858 <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 859 <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 860 <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 861 <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 862 <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 863 <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 864 <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 865 <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 866 <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 867 <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 868 <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 869 <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 870 <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 871 <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 872 <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 873 interrupt-names = "error", 874 "ch0", "ch1", "ch2", "ch3", 875 "ch4", "ch5", "ch6", "ch7", 876 "ch8", "ch9", "ch10", "ch11", 877 "ch12", "ch13", "ch14", "ch15"; 878 clocks = <&cpg CPG_MOD 217>; 879 clock-names = "fck"; 880 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 881 resets = <&cpg 217>; 882 #dma-cells = <1>; 883 dma-channels = <16>; 884 }; 885 886 avb: ethernet@e6800000 { 887 compatible = "renesas,etheravb-r8a77961", 888 "renesas,etheravb-rcar-gen3"; 889 reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>; 890 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 891 <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 892 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 893 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 894 <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 895 <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 896 <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 897 <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 898 <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 899 <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 900 <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 901 <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 902 <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 903 <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 904 <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 905 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 906 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 907 <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 908 <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 909 <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 910 <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 911 <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 912 <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 913 <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 914 <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 915 interrupt-names = "ch0", "ch1", "ch2", "ch3", 916 "ch4", "ch5", "ch6", "ch7", 917 "ch8", "ch9", "ch10", "ch11", 918 "ch12", "ch13", "ch14", "ch15", 919 "ch16", "ch17", "ch18", "ch19", 920 "ch20", "ch21", "ch22", "ch23", 921 "ch24"; 922 clocks = <&cpg CPG_MOD 812>; 923 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 924 resets = <&cpg 812>; 925 phy-mode = "rgmii"; 926 #address-cells = <1>; 927 #size-cells = <0>; 928 status = "disabled"; 929 }; 930 931 pwm1: pwm@e6e31000 { 932 reg = <0 0xe6e31000 0 8>; 933 #pwm-cells = <2>; 934 /* placeholder */ 935 }; 936 937 scif0: serial@e6e60000 { 938 compatible = "renesas,scif-r8a77961", 939 "renesas,rcar-gen3-scif", "renesas,scif"; 940 reg = <0 0xe6e60000 0 64>; 941 interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 942 clocks = <&cpg CPG_MOD 207>, 943 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 944 <&scif_clk>; 945 clock-names = "fck", "brg_int", "scif_clk"; 946 dmas = <&dmac1 0x51>, <&dmac1 0x50>, 947 <&dmac2 0x51>, <&dmac2 0x50>; 948 dma-names = "tx", "rx", "tx", "rx"; 949 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 950 resets = <&cpg 207>; 951 status = "disabled"; 952 }; 953 954 scif1: serial@e6e68000 { 955 compatible = "renesas,scif-r8a77961", 956 "renesas,rcar-gen3-scif", "renesas,scif"; 957 reg = <0 0xe6e68000 0 64>; 958 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 959 clocks = <&cpg CPG_MOD 206>, 960 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 961 <&scif_clk>; 962 clock-names = "fck", "brg_int", "scif_clk"; 963 dmas = <&dmac1 0x53>, <&dmac1 0x52>, 964 <&dmac2 0x53>, <&dmac2 0x52>; 965 dma-names = "tx", "rx", "tx", "rx"; 966 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 967 resets = <&cpg 206>; 968 status = "disabled"; 969 }; 970 971 scif2: serial@e6e88000 { 972 compatible = "renesas,scif-r8a77961", 973 "renesas,rcar-gen3-scif", "renesas,scif"; 974 reg = <0 0xe6e88000 0 64>; 975 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 976 clocks = <&cpg CPG_MOD 310>, 977 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 978 <&scif_clk>; 979 clock-names = "fck", "brg_int", "scif_clk"; 980 dmas = <&dmac1 0x13>, <&dmac1 0x12>, 981 <&dmac2 0x13>, <&dmac2 0x12>; 982 dma-names = "tx", "rx", "tx", "rx"; 983 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 984 resets = <&cpg 310>; 985 status = "disabled"; 986 }; 987 988 scif3: serial@e6c50000 { 989 compatible = "renesas,scif-r8a77961", 990 "renesas,rcar-gen3-scif", "renesas,scif"; 991 reg = <0 0xe6c50000 0 64>; 992 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 993 clocks = <&cpg CPG_MOD 204>, 994 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 995 <&scif_clk>; 996 clock-names = "fck", "brg_int", "scif_clk"; 997 dmas = <&dmac0 0x57>, <&dmac0 0x56>; 998 dma-names = "tx", "rx"; 999 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1000 resets = <&cpg 204>; 1001 status = "disabled"; 1002 }; 1003 1004 scif4: serial@e6c40000 { 1005 compatible = "renesas,scif-r8a77961", 1006 "renesas,rcar-gen3-scif", "renesas,scif"; 1007 reg = <0 0xe6c40000 0 64>; 1008 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1009 clocks = <&cpg CPG_MOD 203>, 1010 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1011 <&scif_clk>; 1012 clock-names = "fck", "brg_int", "scif_clk"; 1013 dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1014 dma-names = "tx", "rx"; 1015 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1016 resets = <&cpg 203>; 1017 status = "disabled"; 1018 }; 1019 1020 scif5: serial@e6f30000 { 1021 compatible = "renesas,scif-r8a77961", 1022 "renesas,rcar-gen3-scif", "renesas,scif"; 1023 reg = <0 0xe6f30000 0 64>; 1024 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1025 clocks = <&cpg CPG_MOD 202>, 1026 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1027 <&scif_clk>; 1028 clock-names = "fck", "brg_int", "scif_clk"; 1029 dmas = <&dmac1 0x5b>, <&dmac1 0x5a>, 1030 <&dmac2 0x5b>, <&dmac2 0x5a>; 1031 dma-names = "tx", "rx", "tx", "rx"; 1032 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1033 resets = <&cpg 202>; 1034 status = "disabled"; 1035 }; 1036 1037 vin0: video@e6ef0000 { 1038 reg = <0 0xe6ef0000 0 0x1000>; 1039 /* placeholder */ 1040 }; 1041 1042 vin1: video@e6ef1000 { 1043 reg = <0 0xe6ef1000 0 0x1000>; 1044 /* placeholder */ 1045 }; 1046 1047 vin2: video@e6ef2000 { 1048 reg = <0 0xe6ef2000 0 0x1000>; 1049 /* placeholder */ 1050 }; 1051 1052 vin3: video@e6ef3000 { 1053 reg = <0 0xe6ef3000 0 0x1000>; 1054 /* placeholder */ 1055 }; 1056 1057 vin4: video@e6ef4000 { 1058 reg = <0 0xe6ef4000 0 0x1000>; 1059 /* placeholder */ 1060 }; 1061 1062 vin5: video@e6ef5000 { 1063 reg = <0 0xe6ef5000 0 0x1000>; 1064 /* placeholder */ 1065 }; 1066 1067 vin6: video@e6ef6000 { 1068 reg = <0 0xe6ef6000 0 0x1000>; 1069 /* placeholder */ 1070 }; 1071 1072 vin7: video@e6ef7000 { 1073 reg = <0 0xe6ef7000 0 0x1000>; 1074 /* placeholder */ 1075 }; 1076 1077 rcar_sound: sound@ec500000 { 1078 reg = <0 0xec500000 0 0x1000>, /* SCU */ 1079 <0 0xec5a0000 0 0x100>, /* ADG */ 1080 <0 0xec540000 0 0x1000>, /* SSIU */ 1081 <0 0xec541000 0 0x280>, /* SSI */ 1082 <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 1083 /* placeholder */ 1084 rcar_sound,dvc { 1085 dvc0: dvc-0 { }; 1086 dvc1: dvc-1 { }; 1087 }; 1088 1089 rcar_sound,src { 1090 src0: src-0 { }; 1091 src1: src-1 { }; 1092 }; 1093 1094 rcar_sound,ssi { 1095 ssi0: ssi-0 { }; 1096 ssi1: ssi-1 { }; 1097 ssi2: ssi-2 { }; 1098 }; 1099 }; 1100 1101 xhci0: usb@ee000000 { 1102 compatible = "renesas,xhci-r8a77961", 1103 "renesas,rcar-gen3-xhci"; 1104 reg = <0 0xee000000 0 0xc00>; 1105 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 1106 clocks = <&cpg CPG_MOD 328>; 1107 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1108 resets = <&cpg 328>; 1109 status = "disabled"; 1110 }; 1111 1112 usb3_peri0: usb@ee020000 { 1113 compatible = "renesas,r8a77961-usb3-peri", 1114 "renesas,rcar-gen3-usb3-peri"; 1115 reg = <0 0xee020000 0 0x400>; 1116 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 1117 clocks = <&cpg CPG_MOD 328>; 1118 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1119 resets = <&cpg 328>; 1120 status = "disabled"; 1121 }; 1122 1123 ohci0: usb@ee080000 { 1124 compatible = "generic-ohci"; 1125 reg = <0 0xee080000 0 0x100>; 1126 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1127 clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 1128 phys = <&usb2_phy0 1>; 1129 phy-names = "usb"; 1130 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1131 resets = <&cpg 703>, <&cpg 704>; 1132 status = "disabled"; 1133 }; 1134 1135 ohci1: usb@ee0a0000 { 1136 compatible = "generic-ohci"; 1137 reg = <0 0xee0a0000 0 0x100>; 1138 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 1139 clocks = <&cpg CPG_MOD 702>; 1140 phys = <&usb2_phy1 1>; 1141 phy-names = "usb"; 1142 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1143 resets = <&cpg 702>; 1144 status = "disabled"; 1145 }; 1146 1147 ehci0: usb@ee080100 { 1148 compatible = "generic-ehci"; 1149 reg = <0 0xee080100 0 0x100>; 1150 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1151 clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 1152 phys = <&usb2_phy0 2>; 1153 phy-names = "usb"; 1154 companion = <&ohci0>; 1155 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1156 resets = <&cpg 703>, <&cpg 704>; 1157 status = "disabled"; 1158 }; 1159 1160 ehci1: usb@ee0a0100 { 1161 compatible = "generic-ehci"; 1162 reg = <0 0xee0a0100 0 0x100>; 1163 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 1164 clocks = <&cpg CPG_MOD 702>; 1165 phys = <&usb2_phy1 2>; 1166 phy-names = "usb"; 1167 companion = <&ohci1>; 1168 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1169 resets = <&cpg 702>; 1170 status = "disabled"; 1171 }; 1172 1173 usb2_phy0: usb-phy@ee080200 { 1174 compatible = "renesas,usb2-phy-r8a77961", 1175 "renesas,rcar-gen3-usb2-phy"; 1176 reg = <0 0xee080200 0 0x700>; 1177 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1178 clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 1179 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1180 resets = <&cpg 703>, <&cpg 704>; 1181 #phy-cells = <1>; 1182 status = "disabled"; 1183 }; 1184 1185 usb2_phy1: usb-phy@ee0a0200 { 1186 compatible = "renesas,usb2-phy-r8a77961", 1187 "renesas,rcar-gen3-usb2-phy"; 1188 reg = <0 0xee0a0200 0 0x700>; 1189 clocks = <&cpg CPG_MOD 702>; 1190 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1191 resets = <&cpg 702>; 1192 #phy-cells = <1>; 1193 status = "disabled"; 1194 }; 1195 1196 sdhi0: sd@ee100000 { 1197 compatible = "renesas,sdhi-r8a77961", 1198 "renesas,rcar-gen3-sdhi"; 1199 reg = <0 0xee100000 0 0x2000>; 1200 interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1201 clocks = <&cpg CPG_MOD 314>; 1202 max-frequency = <200000000>; 1203 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1204 resets = <&cpg 314>; 1205 status = "disabled"; 1206 }; 1207 1208 sdhi1: sd@ee120000 { 1209 compatible = "renesas,sdhi-r8a77961", 1210 "renesas,rcar-gen3-sdhi"; 1211 reg = <0 0xee120000 0 0x2000>; 1212 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 1213 clocks = <&cpg CPG_MOD 313>; 1214 max-frequency = <200000000>; 1215 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1216 resets = <&cpg 313>; 1217 status = "disabled"; 1218 }; 1219 1220 sdhi2: sd@ee140000 { 1221 compatible = "renesas,sdhi-r8a77961", 1222 "renesas,rcar-gen3-sdhi"; 1223 reg = <0 0xee140000 0 0x2000>; 1224 interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; 1225 clocks = <&cpg CPG_MOD 312>; 1226 max-frequency = <200000000>; 1227 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1228 resets = <&cpg 312>; 1229 status = "disabled"; 1230 }; 1231 1232 sdhi3: sd@ee160000 { 1233 compatible = "renesas,sdhi-r8a77961", 1234 "renesas,rcar-gen3-sdhi"; 1235 reg = <0 0xee160000 0 0x2000>; 1236 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 1237 clocks = <&cpg CPG_MOD 311>; 1238 max-frequency = <200000000>; 1239 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1240 resets = <&cpg 311>; 1241 status = "disabled"; 1242 }; 1243 1244 gic: interrupt-controller@f1010000 { 1245 compatible = "arm,gic-400"; 1246 #interrupt-cells = <3>; 1247 #address-cells = <0>; 1248 interrupt-controller; 1249 reg = <0x0 0xf1010000 0 0x1000>, 1250 <0x0 0xf1020000 0 0x20000>, 1251 <0x0 0xf1040000 0 0x20000>, 1252 <0x0 0xf1060000 0 0x20000>; 1253 interrupts = <GIC_PPI 9 1254 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_HIGH)>; 1255 clocks = <&cpg CPG_MOD 408>; 1256 clock-names = "clk"; 1257 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1258 resets = <&cpg 408>; 1259 }; 1260 1261 pciec0: pcie@fe000000 { 1262 reg = <0 0xfe000000 0 0x80000>; 1263 /* placeholder */ 1264 }; 1265 1266 pciec1: pcie@ee800000 { 1267 reg = <0 0xee800000 0 0x80000>; 1268 /* placeholder */ 1269 }; 1270 1271 csi20: csi2@fea80000 { 1272 reg = <0 0xfea80000 0 0x10000>; 1273 /* placeholder */ 1274 1275 ports { 1276 #address-cells = <1>; 1277 #size-cells = <0>; 1278 1279 port@1 { 1280 #address-cells = <1>; 1281 #size-cells = <0>; 1282 reg = <1>; 1283 }; 1284 }; 1285 }; 1286 1287 csi40: csi2@feaa0000 { 1288 reg = <0 0xfeaa0000 0 0x10000>; 1289 /* placeholder */ 1290 1291 ports { 1292 #address-cells = <1>; 1293 #size-cells = <0>; 1294 1295 port@1 { 1296 #address-cells = <1>; 1297 #size-cells = <0>; 1298 1299 reg = <1>; 1300 }; 1301 }; 1302 }; 1303 1304 hdmi0: hdmi@fead0000 { 1305 reg = <0 0xfead0000 0 0x10000>; 1306 /* placeholder */ 1307 1308 ports { 1309 #address-cells = <1>; 1310 #size-cells = <0>; 1311 port@0 { 1312 reg = <0>; 1313 }; 1314 port@1 { 1315 reg = <1>; 1316 }; 1317 port@2 { 1318 /* HDMI sound */ 1319 reg = <2>; 1320 }; 1321 }; 1322 }; 1323 1324 du: display@feb00000 { 1325 reg = <0 0xfeb00000 0 0x70000>; 1326 /* placeholder */ 1327 1328 ports { 1329 #address-cells = <1>; 1330 #size-cells = <0>; 1331 1332 port@0 { 1333 reg = <0>; 1334 du_out_rgb: endpoint { 1335 }; 1336 }; 1337 port@1 { 1338 reg = <1>; 1339 du_out_hdmi0: endpoint { 1340 }; 1341 }; 1342 port@2 { 1343 reg = <2>; 1344 du_out_lvds0: endpoint { 1345 }; 1346 }; 1347 }; 1348 }; 1349 1350 prr: chipid@fff00044 { 1351 compatible = "renesas,prr"; 1352 reg = <0 0xfff00044 0 4>; 1353 }; 1354 }; 1355 1356 thermal-zones { 1357 sensor_thermal1: sensor-thermal1 { 1358 polling-delay-passive = <250>; 1359 polling-delay = <1000>; 1360 thermal-sensors = <&tsc 0>; 1361 sustainable-power = <3874>; 1362 1363 trips { 1364 sensor1_crit: sensor1-crit { 1365 temperature = <120000>; 1366 hysteresis = <1000>; 1367 type = "critical"; 1368 }; 1369 }; 1370 }; 1371 1372 sensor_thermal2: sensor-thermal2 { 1373 polling-delay-passive = <250>; 1374 polling-delay = <1000>; 1375 thermal-sensors = <&tsc 1>; 1376 sustainable-power = <3874>; 1377 1378 trips { 1379 sensor2_crit: sensor2-crit { 1380 temperature = <120000>; 1381 hysteresis = <1000>; 1382 type = "critical"; 1383 }; 1384 }; 1385 }; 1386 1387 sensor_thermal3: sensor-thermal3 { 1388 polling-delay-passive = <250>; 1389 polling-delay = <1000>; 1390 thermal-sensors = <&tsc 2>; 1391 sustainable-power = <3874>; 1392 1393 cooling-maps { 1394 map0 { 1395 trip = <&target>; 1396 cooling-device = <&a57_0 2 4>; 1397 contribution = <1024>; 1398 }; 1399 map1 { 1400 trip = <&target>; 1401 cooling-device = <&a53_0 0 2>; 1402 contribution = <1024>; 1403 }; 1404 }; 1405 trips { 1406 target: trip-point1 { 1407 temperature = <100000>; 1408 hysteresis = <1000>; 1409 type = "passive"; 1410 }; 1411 1412 sensor3_crit: sensor3-crit { 1413 temperature = <120000>; 1414 hysteresis = <1000>; 1415 type = "critical"; 1416 }; 1417 }; 1418 }; 1419 }; 1420 1421 timer { 1422 compatible = "arm,armv8-timer"; 1423 interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 1424 <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 1425 <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 1426 <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>; 1427 }; 1428 1429 /* External USB clocks - can be overridden by the board */ 1430 usb3s0_clk: usb3s0 { 1431 compatible = "fixed-clock"; 1432 #clock-cells = <0>; 1433 clock-frequency = <0>; 1434 }; 1435 1436 usb_extal_clk: usb_extal { 1437 compatible = "fixed-clock"; 1438 #clock-cells = <0>; 1439 clock-frequency = <0>; 1440 }; 1441}; 1442