1// SPDX-License-Identifier: GPL-2.0 2/* 3 * Device Tree Source for the R-Car M3-W+ (R8A77961) SoC 4 * 5 * Copyright (C) 2016-2017 Renesas Electronics Corp. 6 */ 7 8#include <dt-bindings/clock/r8a77961-cpg-mssr.h> 9#include <dt-bindings/interrupt-controller/arm-gic.h> 10#include <dt-bindings/power/r8a77961-sysc.h> 11 12#define CPG_AUDIO_CLK_I R8A77961_CLK_S0D4 13 14/ { 15 compatible = "renesas,r8a77961"; 16 #address-cells = <2>; 17 #size-cells = <2>; 18 19 /* 20 * The external audio clocks are configured as 0 Hz fixed frequency 21 * clocks by default. 22 * Boards that provide audio clocks should override them. 23 */ 24 audio_clk_a: audio_clk_a { 25 compatible = "fixed-clock"; 26 #clock-cells = <0>; 27 clock-frequency = <0>; 28 }; 29 30 audio_clk_b: audio_clk_b { 31 compatible = "fixed-clock"; 32 #clock-cells = <0>; 33 clock-frequency = <0>; 34 }; 35 36 audio_clk_c: audio_clk_c { 37 compatible = "fixed-clock"; 38 #clock-cells = <0>; 39 clock-frequency = <0>; 40 }; 41 42 /* External CAN clock - to be overridden by boards that provide it */ 43 can_clk: can { 44 compatible = "fixed-clock"; 45 #clock-cells = <0>; 46 clock-frequency = <0>; 47 }; 48 49 cluster0_opp: opp-table-0 { 50 compatible = "operating-points-v2"; 51 opp-shared; 52 53 opp-500000000 { 54 opp-hz = /bits/ 64 <500000000>; 55 opp-microvolt = <830000>; 56 clock-latency-ns = <300000>; 57 }; 58 opp-1000000000 { 59 opp-hz = /bits/ 64 <1000000000>; 60 opp-microvolt = <830000>; 61 clock-latency-ns = <300000>; 62 }; 63 opp-1500000000 { 64 opp-hz = /bits/ 64 <1500000000>; 65 opp-microvolt = <830000>; 66 clock-latency-ns = <300000>; 67 opp-suspend; 68 }; 69 opp-1600000000 { 70 opp-hz = /bits/ 64 <1600000000>; 71 opp-microvolt = <900000>; 72 clock-latency-ns = <300000>; 73 }; 74 opp-1700000000 { 75 opp-hz = /bits/ 64 <1700000000>; 76 opp-microvolt = <900000>; 77 clock-latency-ns = <300000>; 78 }; 79 opp-1800000000 { 80 opp-hz = /bits/ 64 <1800000000>; 81 opp-microvolt = <960000>; 82 clock-latency-ns = <300000>; 83 turbo-mode; 84 }; 85 }; 86 87 cluster1_opp: opp-table-1 { 88 compatible = "operating-points-v2"; 89 opp-shared; 90 91 opp-800000000 { 92 opp-hz = /bits/ 64 <800000000>; 93 opp-microvolt = <820000>; 94 clock-latency-ns = <300000>; 95 }; 96 opp-1000000000 { 97 opp-hz = /bits/ 64 <1000000000>; 98 opp-microvolt = <820000>; 99 clock-latency-ns = <300000>; 100 }; 101 opp-1200000000 { 102 opp-hz = /bits/ 64 <1200000000>; 103 opp-microvolt = <820000>; 104 clock-latency-ns = <300000>; 105 }; 106 opp-1300000000 { 107 opp-hz = /bits/ 64 <1300000000>; 108 opp-microvolt = <820000>; 109 clock-latency-ns = <300000>; 110 turbo-mode; 111 }; 112 }; 113 114 cpus { 115 #address-cells = <1>; 116 #size-cells = <0>; 117 118 cpu-map { 119 cluster0 { 120 core0 { 121 cpu = <&a57_0>; 122 }; 123 core1 { 124 cpu = <&a57_1>; 125 }; 126 }; 127 128 cluster1 { 129 core0 { 130 cpu = <&a53_0>; 131 }; 132 core1 { 133 cpu = <&a53_1>; 134 }; 135 core2 { 136 cpu = <&a53_2>; 137 }; 138 core3 { 139 cpu = <&a53_3>; 140 }; 141 }; 142 }; 143 144 a57_0: cpu@0 { 145 compatible = "arm,cortex-a57"; 146 reg = <0x0>; 147 device_type = "cpu"; 148 power-domains = <&sysc R8A77961_PD_CA57_CPU0>; 149 next-level-cache = <&L2_CA57>; 150 enable-method = "psci"; 151 cpu-idle-states = <&CPU_SLEEP_0>; 152 dynamic-power-coefficient = <854>; 153 clocks = <&cpg CPG_CORE R8A77961_CLK_Z>; 154 operating-points-v2 = <&cluster0_opp>; 155 capacity-dmips-mhz = <1024>; 156 #cooling-cells = <2>; 157 }; 158 159 a57_1: cpu@1 { 160 compatible = "arm,cortex-a57"; 161 reg = <0x1>; 162 device_type = "cpu"; 163 power-domains = <&sysc R8A77961_PD_CA57_CPU1>; 164 next-level-cache = <&L2_CA57>; 165 enable-method = "psci"; 166 cpu-idle-states = <&CPU_SLEEP_0>; 167 clocks = <&cpg CPG_CORE R8A77961_CLK_Z>; 168 operating-points-v2 = <&cluster0_opp>; 169 capacity-dmips-mhz = <1024>; 170 #cooling-cells = <2>; 171 }; 172 173 a53_0: cpu@100 { 174 compatible = "arm,cortex-a53"; 175 reg = <0x100>; 176 device_type = "cpu"; 177 power-domains = <&sysc R8A77961_PD_CA53_CPU0>; 178 next-level-cache = <&L2_CA53>; 179 enable-method = "psci"; 180 cpu-idle-states = <&CPU_SLEEP_1>; 181 #cooling-cells = <2>; 182 dynamic-power-coefficient = <277>; 183 clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 184 operating-points-v2 = <&cluster1_opp>; 185 capacity-dmips-mhz = <535>; 186 }; 187 188 a53_1: cpu@101 { 189 compatible = "arm,cortex-a53"; 190 reg = <0x101>; 191 device_type = "cpu"; 192 power-domains = <&sysc R8A77961_PD_CA53_CPU1>; 193 next-level-cache = <&L2_CA53>; 194 enable-method = "psci"; 195 cpu-idle-states = <&CPU_SLEEP_1>; 196 clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 197 operating-points-v2 = <&cluster1_opp>; 198 capacity-dmips-mhz = <535>; 199 }; 200 201 a53_2: cpu@102 { 202 compatible = "arm,cortex-a53"; 203 reg = <0x102>; 204 device_type = "cpu"; 205 power-domains = <&sysc R8A77961_PD_CA53_CPU2>; 206 next-level-cache = <&L2_CA53>; 207 enable-method = "psci"; 208 cpu-idle-states = <&CPU_SLEEP_1>; 209 clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 210 operating-points-v2 = <&cluster1_opp>; 211 capacity-dmips-mhz = <535>; 212 }; 213 214 a53_3: cpu@103 { 215 compatible = "arm,cortex-a53"; 216 reg = <0x103>; 217 device_type = "cpu"; 218 power-domains = <&sysc R8A77961_PD_CA53_CPU3>; 219 next-level-cache = <&L2_CA53>; 220 enable-method = "psci"; 221 cpu-idle-states = <&CPU_SLEEP_1>; 222 clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>; 223 operating-points-v2 = <&cluster1_opp>; 224 capacity-dmips-mhz = <535>; 225 }; 226 227 L2_CA57: cache-controller-0 { 228 compatible = "cache"; 229 power-domains = <&sysc R8A77961_PD_CA57_SCU>; 230 cache-unified; 231 cache-level = <2>; 232 }; 233 234 L2_CA53: cache-controller-1 { 235 compatible = "cache"; 236 power-domains = <&sysc R8A77961_PD_CA53_SCU>; 237 cache-unified; 238 cache-level = <2>; 239 }; 240 241 idle-states { 242 entry-method = "psci"; 243 244 CPU_SLEEP_0: cpu-sleep-0 { 245 compatible = "arm,idle-state"; 246 arm,psci-suspend-param = <0x0010000>; 247 local-timer-stop; 248 entry-latency-us = <400>; 249 exit-latency-us = <500>; 250 min-residency-us = <4000>; 251 }; 252 253 CPU_SLEEP_1: cpu-sleep-1 { 254 compatible = "arm,idle-state"; 255 arm,psci-suspend-param = <0x0010000>; 256 local-timer-stop; 257 entry-latency-us = <700>; 258 exit-latency-us = <700>; 259 min-residency-us = <5000>; 260 }; 261 }; 262 }; 263 264 extal_clk: extal { 265 compatible = "fixed-clock"; 266 #clock-cells = <0>; 267 /* This value must be overridden by the board */ 268 clock-frequency = <0>; 269 }; 270 271 extalr_clk: extalr { 272 compatible = "fixed-clock"; 273 #clock-cells = <0>; 274 /* This value must be overridden by the board */ 275 clock-frequency = <0>; 276 }; 277 278 /* External PCIe clock - can be overridden by the board */ 279 pcie_bus_clk: pcie_bus { 280 compatible = "fixed-clock"; 281 #clock-cells = <0>; 282 clock-frequency = <0>; 283 }; 284 285 pmu_a53 { 286 compatible = "arm,cortex-a53-pmu"; 287 interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 288 <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>, 289 <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>, 290 <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 291 interrupt-affinity = <&a53_0>, <&a53_1>, <&a53_2>, <&a53_3>; 292 }; 293 294 pmu_a57 { 295 compatible = "arm,cortex-a57-pmu"; 296 interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 297 <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 298 interrupt-affinity = <&a57_0>, <&a57_1>; 299 }; 300 301 psci { 302 compatible = "arm,psci-1.0", "arm,psci-0.2"; 303 method = "smc"; 304 }; 305 306 /* External SCIF clock - to be overridden by boards that provide it */ 307 scif_clk: scif { 308 compatible = "fixed-clock"; 309 #clock-cells = <0>; 310 clock-frequency = <0>; 311 }; 312 313 soc { 314 compatible = "simple-bus"; 315 interrupt-parent = <&gic>; 316 #address-cells = <2>; 317 #size-cells = <2>; 318 ranges; 319 320 rwdt: watchdog@e6020000 { 321 compatible = "renesas,r8a77961-wdt", 322 "renesas,rcar-gen3-wdt"; 323 reg = <0 0xe6020000 0 0x0c>; 324 interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 325 clocks = <&cpg CPG_MOD 402>; 326 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 327 resets = <&cpg 402>; 328 status = "disabled"; 329 }; 330 331 gpio0: gpio@e6050000 { 332 compatible = "renesas,gpio-r8a77961", 333 "renesas,rcar-gen3-gpio"; 334 reg = <0 0xe6050000 0 0x50>; 335 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 336 #gpio-cells = <2>; 337 gpio-controller; 338 gpio-ranges = <&pfc 0 0 16>; 339 #interrupt-cells = <2>; 340 interrupt-controller; 341 clocks = <&cpg CPG_MOD 912>; 342 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 343 resets = <&cpg 912>; 344 }; 345 346 gpio1: gpio@e6051000 { 347 compatible = "renesas,gpio-r8a77961", 348 "renesas,rcar-gen3-gpio"; 349 reg = <0 0xe6051000 0 0x50>; 350 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 351 #gpio-cells = <2>; 352 gpio-controller; 353 gpio-ranges = <&pfc 0 32 29>; 354 #interrupt-cells = <2>; 355 interrupt-controller; 356 clocks = <&cpg CPG_MOD 911>; 357 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 358 resets = <&cpg 911>; 359 }; 360 361 gpio2: gpio@e6052000 { 362 compatible = "renesas,gpio-r8a77961", 363 "renesas,rcar-gen3-gpio"; 364 reg = <0 0xe6052000 0 0x50>; 365 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 366 #gpio-cells = <2>; 367 gpio-controller; 368 gpio-ranges = <&pfc 0 64 15>; 369 #interrupt-cells = <2>; 370 interrupt-controller; 371 clocks = <&cpg CPG_MOD 910>; 372 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 373 resets = <&cpg 910>; 374 }; 375 376 gpio3: gpio@e6053000 { 377 compatible = "renesas,gpio-r8a77961", 378 "renesas,rcar-gen3-gpio"; 379 reg = <0 0xe6053000 0 0x50>; 380 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 381 #gpio-cells = <2>; 382 gpio-controller; 383 gpio-ranges = <&pfc 0 96 16>; 384 #interrupt-cells = <2>; 385 interrupt-controller; 386 clocks = <&cpg CPG_MOD 909>; 387 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 388 resets = <&cpg 909>; 389 }; 390 391 gpio4: gpio@e6054000 { 392 compatible = "renesas,gpio-r8a77961", 393 "renesas,rcar-gen3-gpio"; 394 reg = <0 0xe6054000 0 0x50>; 395 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 396 #gpio-cells = <2>; 397 gpio-controller; 398 gpio-ranges = <&pfc 0 128 18>; 399 #interrupt-cells = <2>; 400 interrupt-controller; 401 clocks = <&cpg CPG_MOD 908>; 402 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 403 resets = <&cpg 908>; 404 }; 405 406 gpio5: gpio@e6055000 { 407 compatible = "renesas,gpio-r8a77961", 408 "renesas,rcar-gen3-gpio"; 409 reg = <0 0xe6055000 0 0x50>; 410 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 411 #gpio-cells = <2>; 412 gpio-controller; 413 gpio-ranges = <&pfc 0 160 26>; 414 #interrupt-cells = <2>; 415 interrupt-controller; 416 clocks = <&cpg CPG_MOD 907>; 417 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 418 resets = <&cpg 907>; 419 }; 420 421 gpio6: gpio@e6055400 { 422 compatible = "renesas,gpio-r8a77961", 423 "renesas,rcar-gen3-gpio"; 424 reg = <0 0xe6055400 0 0x50>; 425 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 426 #gpio-cells = <2>; 427 gpio-controller; 428 gpio-ranges = <&pfc 0 192 32>; 429 #interrupt-cells = <2>; 430 interrupt-controller; 431 clocks = <&cpg CPG_MOD 906>; 432 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 433 resets = <&cpg 906>; 434 }; 435 436 gpio7: gpio@e6055800 { 437 compatible = "renesas,gpio-r8a77961", 438 "renesas,rcar-gen3-gpio"; 439 reg = <0 0xe6055800 0 0x50>; 440 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 441 #gpio-cells = <2>; 442 gpio-controller; 443 gpio-ranges = <&pfc 0 224 4>; 444 #interrupt-cells = <2>; 445 interrupt-controller; 446 clocks = <&cpg CPG_MOD 905>; 447 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 448 resets = <&cpg 905>; 449 }; 450 451 pfc: pinctrl@e6060000 { 452 compatible = "renesas,pfc-r8a77961"; 453 reg = <0 0xe6060000 0 0x50c>; 454 }; 455 456 cmt0: timer@e60f0000 { 457 compatible = "renesas,r8a77961-cmt0", 458 "renesas,rcar-gen3-cmt0"; 459 reg = <0 0xe60f0000 0 0x1004>; 460 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 461 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 462 clocks = <&cpg CPG_MOD 303>; 463 clock-names = "fck"; 464 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 465 resets = <&cpg 303>; 466 status = "disabled"; 467 }; 468 469 cmt1: timer@e6130000 { 470 compatible = "renesas,r8a77961-cmt1", 471 "renesas,rcar-gen3-cmt1"; 472 reg = <0 0xe6130000 0 0x1004>; 473 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 474 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 475 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 476 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 477 <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 478 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 479 <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 480 <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 481 clocks = <&cpg CPG_MOD 302>; 482 clock-names = "fck"; 483 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 484 resets = <&cpg 302>; 485 status = "disabled"; 486 }; 487 488 cmt2: timer@e6140000 { 489 compatible = "renesas,r8a77961-cmt1", 490 "renesas,rcar-gen3-cmt1"; 491 reg = <0 0xe6140000 0 0x1004>; 492 interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 493 <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 494 <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 495 <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 496 <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 497 <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 498 <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 499 <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>; 500 clocks = <&cpg CPG_MOD 301>; 501 clock-names = "fck"; 502 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 503 resets = <&cpg 301>; 504 status = "disabled"; 505 }; 506 507 cmt3: timer@e6148000 { 508 compatible = "renesas,r8a77961-cmt1", 509 "renesas,rcar-gen3-cmt1"; 510 reg = <0 0xe6148000 0 0x1004>; 511 interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>, 512 <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>, 513 <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>, 514 <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>, 515 <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>, 516 <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>, 517 <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>, 518 <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>; 519 clocks = <&cpg CPG_MOD 300>; 520 clock-names = "fck"; 521 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 522 resets = <&cpg 300>; 523 status = "disabled"; 524 }; 525 526 cpg: clock-controller@e6150000 { 527 compatible = "renesas,r8a77961-cpg-mssr"; 528 reg = <0 0xe6150000 0 0x1000>; 529 clocks = <&extal_clk>, <&extalr_clk>; 530 clock-names = "extal", "extalr"; 531 #clock-cells = <2>; 532 #power-domain-cells = <0>; 533 #reset-cells = <1>; 534 }; 535 536 rst: reset-controller@e6160000 { 537 compatible = "renesas,r8a77961-rst"; 538 reg = <0 0xe6160000 0 0x0200>; 539 }; 540 541 sysc: system-controller@e6180000 { 542 compatible = "renesas,r8a77961-sysc"; 543 reg = <0 0xe6180000 0 0x0400>; 544 #power-domain-cells = <1>; 545 }; 546 547 tsc: thermal@e6198000 { 548 compatible = "renesas,r8a77961-thermal"; 549 reg = <0 0xe6198000 0 0x100>, 550 <0 0xe61a0000 0 0x100>, 551 <0 0xe61a8000 0 0x100>; 552 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 553 <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 554 <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 555 clocks = <&cpg CPG_MOD 522>; 556 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 557 resets = <&cpg 522>; 558 #thermal-sensor-cells = <1>; 559 }; 560 561 intc_ex: interrupt-controller@e61c0000 { 562 compatible = "renesas,intc-ex-r8a77961", "renesas,irqc"; 563 #interrupt-cells = <2>; 564 interrupt-controller; 565 reg = <0 0xe61c0000 0 0x200>; 566 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 567 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 568 <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 569 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 570 <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 571 <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 572 clocks = <&cpg CPG_MOD 407>; 573 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 574 resets = <&cpg 407>; 575 }; 576 577 tmu0: timer@e61e0000 { 578 compatible = "renesas,tmu-r8a77961", "renesas,tmu"; 579 reg = <0 0xe61e0000 0 0x30>; 580 interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 581 <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 582 <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 583 clocks = <&cpg CPG_MOD 125>; 584 clock-names = "fck"; 585 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 586 resets = <&cpg 125>; 587 status = "disabled"; 588 }; 589 590 tmu1: timer@e6fc0000 { 591 compatible = "renesas,tmu-r8a77961", "renesas,tmu"; 592 reg = <0 0xe6fc0000 0 0x30>; 593 interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 594 <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 595 <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>; 596 clocks = <&cpg CPG_MOD 124>; 597 clock-names = "fck"; 598 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 599 resets = <&cpg 124>; 600 status = "disabled"; 601 }; 602 603 tmu2: timer@e6fd0000 { 604 compatible = "renesas,tmu-r8a77961", "renesas,tmu"; 605 reg = <0 0xe6fd0000 0 0x30>; 606 interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 607 <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 608 <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 609 clocks = <&cpg CPG_MOD 123>; 610 clock-names = "fck"; 611 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 612 resets = <&cpg 123>; 613 status = "disabled"; 614 }; 615 616 tmu3: timer@e6fe0000 { 617 compatible = "renesas,tmu-r8a77961", "renesas,tmu"; 618 reg = <0 0xe6fe0000 0 0x30>; 619 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 620 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 621 <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 622 clocks = <&cpg CPG_MOD 122>; 623 clock-names = "fck"; 624 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 625 resets = <&cpg 122>; 626 status = "disabled"; 627 }; 628 629 tmu4: timer@ffc00000 { 630 compatible = "renesas,tmu-r8a77961", "renesas,tmu"; 631 reg = <0 0xffc00000 0 0x30>; 632 interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 633 <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 634 <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 635 clocks = <&cpg CPG_MOD 121>; 636 clock-names = "fck"; 637 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 638 resets = <&cpg 121>; 639 status = "disabled"; 640 }; 641 642 i2c0: i2c@e6500000 { 643 #address-cells = <1>; 644 #size-cells = <0>; 645 compatible = "renesas,i2c-r8a77961", 646 "renesas,rcar-gen3-i2c"; 647 reg = <0 0xe6500000 0 0x40>; 648 interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 649 clocks = <&cpg CPG_MOD 931>; 650 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 651 resets = <&cpg 931>; 652 dmas = <&dmac1 0x91>, <&dmac1 0x90>, 653 <&dmac2 0x91>, <&dmac2 0x90>; 654 dma-names = "tx", "rx", "tx", "rx"; 655 i2c-scl-internal-delay-ns = <110>; 656 status = "disabled"; 657 }; 658 659 i2c1: i2c@e6508000 { 660 #address-cells = <1>; 661 #size-cells = <0>; 662 compatible = "renesas,i2c-r8a77961", 663 "renesas,rcar-gen3-i2c"; 664 reg = <0 0xe6508000 0 0x40>; 665 interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 666 clocks = <&cpg CPG_MOD 930>; 667 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 668 resets = <&cpg 930>; 669 dmas = <&dmac1 0x93>, <&dmac1 0x92>, 670 <&dmac2 0x93>, <&dmac2 0x92>; 671 dma-names = "tx", "rx", "tx", "rx"; 672 i2c-scl-internal-delay-ns = <6>; 673 status = "disabled"; 674 }; 675 676 i2c2: i2c@e6510000 { 677 #address-cells = <1>; 678 #size-cells = <0>; 679 compatible = "renesas,i2c-r8a77961", 680 "renesas,rcar-gen3-i2c"; 681 reg = <0 0xe6510000 0 0x40>; 682 interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 683 clocks = <&cpg CPG_MOD 929>; 684 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 685 resets = <&cpg 929>; 686 dmas = <&dmac1 0x95>, <&dmac1 0x94>, 687 <&dmac2 0x95>, <&dmac2 0x94>; 688 dma-names = "tx", "rx", "tx", "rx"; 689 i2c-scl-internal-delay-ns = <6>; 690 status = "disabled"; 691 }; 692 693 i2c3: i2c@e66d0000 { 694 #address-cells = <1>; 695 #size-cells = <0>; 696 compatible = "renesas,i2c-r8a77961", 697 "renesas,rcar-gen3-i2c"; 698 reg = <0 0xe66d0000 0 0x40>; 699 interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 700 clocks = <&cpg CPG_MOD 928>; 701 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 702 resets = <&cpg 928>; 703 dmas = <&dmac0 0x97>, <&dmac0 0x96>; 704 dma-names = "tx", "rx"; 705 i2c-scl-internal-delay-ns = <110>; 706 status = "disabled"; 707 }; 708 709 i2c4: i2c@e66d8000 { 710 #address-cells = <1>; 711 #size-cells = <0>; 712 compatible = "renesas,i2c-r8a77961", 713 "renesas,rcar-gen3-i2c"; 714 reg = <0 0xe66d8000 0 0x40>; 715 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 716 clocks = <&cpg CPG_MOD 927>; 717 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 718 resets = <&cpg 927>; 719 dmas = <&dmac0 0x99>, <&dmac0 0x98>; 720 dma-names = "tx", "rx"; 721 i2c-scl-internal-delay-ns = <110>; 722 status = "disabled"; 723 }; 724 725 i2c5: i2c@e66e0000 { 726 #address-cells = <1>; 727 #size-cells = <0>; 728 compatible = "renesas,i2c-r8a77961", 729 "renesas,rcar-gen3-i2c"; 730 reg = <0 0xe66e0000 0 0x40>; 731 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 732 clocks = <&cpg CPG_MOD 919>; 733 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 734 resets = <&cpg 919>; 735 dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 736 dma-names = "tx", "rx"; 737 i2c-scl-internal-delay-ns = <110>; 738 status = "disabled"; 739 }; 740 741 i2c6: i2c@e66e8000 { 742 #address-cells = <1>; 743 #size-cells = <0>; 744 compatible = "renesas,i2c-r8a77961", 745 "renesas,rcar-gen3-i2c"; 746 reg = <0 0xe66e8000 0 0x40>; 747 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 748 clocks = <&cpg CPG_MOD 918>; 749 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 750 resets = <&cpg 918>; 751 dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 752 dma-names = "tx", "rx"; 753 i2c-scl-internal-delay-ns = <6>; 754 status = "disabled"; 755 }; 756 757 i2c_dvfs: i2c@e60b0000 { 758 #address-cells = <1>; 759 #size-cells = <0>; 760 compatible = "renesas,iic-r8a77961", 761 "renesas,rcar-gen3-iic", 762 "renesas,rmobile-iic"; 763 reg = <0 0xe60b0000 0 0x425>; 764 interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 765 clocks = <&cpg CPG_MOD 926>; 766 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 767 resets = <&cpg 926>; 768 dmas = <&dmac0 0x11>, <&dmac0 0x10>; 769 dma-names = "tx", "rx"; 770 status = "disabled"; 771 }; 772 773 hscif0: serial@e6540000 { 774 compatible = "renesas,hscif-r8a77961", 775 "renesas,rcar-gen3-hscif", 776 "renesas,hscif"; 777 reg = <0 0xe6540000 0 0x60>; 778 interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 779 clocks = <&cpg CPG_MOD 520>, 780 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 781 <&scif_clk>; 782 clock-names = "fck", "brg_int", "scif_clk"; 783 dmas = <&dmac1 0x31>, <&dmac1 0x30>, 784 <&dmac2 0x31>, <&dmac2 0x30>; 785 dma-names = "tx", "rx", "tx", "rx"; 786 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 787 resets = <&cpg 520>; 788 status = "disabled"; 789 }; 790 791 hscif1: serial@e6550000 { 792 compatible = "renesas,hscif-r8a77961", 793 "renesas,rcar-gen3-hscif", 794 "renesas,hscif"; 795 reg = <0 0xe6550000 0 0x60>; 796 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 797 clocks = <&cpg CPG_MOD 519>, 798 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 799 <&scif_clk>; 800 clock-names = "fck", "brg_int", "scif_clk"; 801 dmas = <&dmac1 0x33>, <&dmac1 0x32>, 802 <&dmac2 0x33>, <&dmac2 0x32>; 803 dma-names = "tx", "rx", "tx", "rx"; 804 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 805 resets = <&cpg 519>; 806 status = "disabled"; 807 }; 808 809 hscif2: serial@e6560000 { 810 compatible = "renesas,hscif-r8a77961", 811 "renesas,rcar-gen3-hscif", 812 "renesas,hscif"; 813 reg = <0 0xe6560000 0 0x60>; 814 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 815 clocks = <&cpg CPG_MOD 518>, 816 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 817 <&scif_clk>; 818 clock-names = "fck", "brg_int", "scif_clk"; 819 dmas = <&dmac1 0x35>, <&dmac1 0x34>, 820 <&dmac2 0x35>, <&dmac2 0x34>; 821 dma-names = "tx", "rx", "tx", "rx"; 822 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 823 resets = <&cpg 518>; 824 status = "disabled"; 825 }; 826 827 hscif3: serial@e66a0000 { 828 compatible = "renesas,hscif-r8a77961", 829 "renesas,rcar-gen3-hscif", 830 "renesas,hscif"; 831 reg = <0 0xe66a0000 0 0x60>; 832 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 833 clocks = <&cpg CPG_MOD 517>, 834 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 835 <&scif_clk>; 836 clock-names = "fck", "brg_int", "scif_clk"; 837 dmas = <&dmac0 0x37>, <&dmac0 0x36>; 838 dma-names = "tx", "rx"; 839 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 840 resets = <&cpg 517>; 841 status = "disabled"; 842 }; 843 844 hscif4: serial@e66b0000 { 845 compatible = "renesas,hscif-r8a77961", 846 "renesas,rcar-gen3-hscif", 847 "renesas,hscif"; 848 reg = <0 0xe66b0000 0 0x60>; 849 interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 850 clocks = <&cpg CPG_MOD 516>, 851 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 852 <&scif_clk>; 853 clock-names = "fck", "brg_int", "scif_clk"; 854 dmas = <&dmac0 0x39>, <&dmac0 0x38>; 855 dma-names = "tx", "rx"; 856 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 857 resets = <&cpg 516>; 858 status = "disabled"; 859 }; 860 861 hsusb: usb@e6590000 { 862 compatible = "renesas,usbhs-r8a77961", 863 "renesas,rcar-gen3-usbhs"; 864 reg = <0 0xe6590000 0 0x200>; 865 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 866 clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 867 dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 868 <&usb_dmac1 0>, <&usb_dmac1 1>; 869 dma-names = "ch0", "ch1", "ch2", "ch3"; 870 renesas,buswait = <11>; 871 phys = <&usb2_phy0 3>; 872 phy-names = "usb"; 873 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 874 resets = <&cpg 704>, <&cpg 703>; 875 status = "disabled"; 876 }; 877 878 usb_dmac0: dma-controller@e65a0000 { 879 compatible = "renesas,r8a77961-usb-dmac", 880 "renesas,usb-dmac"; 881 reg = <0 0xe65a0000 0 0x100>; 882 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 883 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 884 interrupt-names = "ch0", "ch1"; 885 clocks = <&cpg CPG_MOD 330>; 886 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 887 resets = <&cpg 330>; 888 #dma-cells = <1>; 889 dma-channels = <2>; 890 }; 891 892 usb_dmac1: dma-controller@e65b0000 { 893 compatible = "renesas,r8a77961-usb-dmac", 894 "renesas,usb-dmac"; 895 reg = <0 0xe65b0000 0 0x100>; 896 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 897 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 898 interrupt-names = "ch0", "ch1"; 899 clocks = <&cpg CPG_MOD 331>; 900 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 901 resets = <&cpg 331>; 902 #dma-cells = <1>; 903 dma-channels = <2>; 904 }; 905 906 usb3_phy0: usb-phy@e65ee000 { 907 compatible = "renesas,r8a77961-usb3-phy", 908 "renesas,rcar-gen3-usb3-phy"; 909 reg = <0 0xe65ee000 0 0x90>; 910 clocks = <&cpg CPG_MOD 328>, <&usb3s0_clk>, 911 <&usb_extal_clk>; 912 clock-names = "usb3-if", "usb3s_clk", "usb_extal"; 913 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 914 resets = <&cpg 328>; 915 #phy-cells = <0>; 916 status = "disabled"; 917 }; 918 919 arm_cc630p: crypto@e6601000 { 920 compatible = "arm,cryptocell-630p-ree"; 921 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 922 reg = <0x0 0xe6601000 0 0x1000>; 923 clocks = <&cpg CPG_MOD 229>; 924 resets = <&cpg 229>; 925 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 926 }; 927 928 dmac0: dma-controller@e6700000 { 929 compatible = "renesas,dmac-r8a77961", 930 "renesas,rcar-dmac"; 931 reg = <0 0xe6700000 0 0x10000>; 932 interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 933 <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 934 <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 935 <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 936 <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 937 <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 938 <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 939 <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 940 <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 941 <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 942 <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 943 <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 944 <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 945 <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 946 <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 947 <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 948 <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 949 interrupt-names = "error", 950 "ch0", "ch1", "ch2", "ch3", 951 "ch4", "ch5", "ch6", "ch7", 952 "ch8", "ch9", "ch10", "ch11", 953 "ch12", "ch13", "ch14", "ch15"; 954 clocks = <&cpg CPG_MOD 219>; 955 clock-names = "fck"; 956 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 957 resets = <&cpg 219>; 958 #dma-cells = <1>; 959 dma-channels = <16>; 960 iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 961 <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 962 <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 963 <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 964 <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 965 <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 966 <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 967 <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 968 }; 969 970 dmac1: dma-controller@e7300000 { 971 compatible = "renesas,dmac-r8a77961", 972 "renesas,rcar-dmac"; 973 reg = <0 0xe7300000 0 0x10000>; 974 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 975 <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 976 <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 977 <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 978 <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 979 <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 980 <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 981 <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 982 <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 983 <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 984 <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 985 <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 986 <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 987 <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 988 <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 989 <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 990 <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 991 interrupt-names = "error", 992 "ch0", "ch1", "ch2", "ch3", 993 "ch4", "ch5", "ch6", "ch7", 994 "ch8", "ch9", "ch10", "ch11", 995 "ch12", "ch13", "ch14", "ch15"; 996 clocks = <&cpg CPG_MOD 218>; 997 clock-names = "fck"; 998 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 999 resets = <&cpg 218>; 1000 #dma-cells = <1>; 1001 dma-channels = <16>; 1002 iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 1003 <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 1004 <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 1005 <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 1006 <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 1007 <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 1008 <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 1009 <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 1010 }; 1011 1012 dmac2: dma-controller@e7310000 { 1013 compatible = "renesas,dmac-r8a77961", 1014 "renesas,rcar-dmac"; 1015 reg = <0 0xe7310000 0 0x10000>; 1016 interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 1017 <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 1018 <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 1019 <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 1020 <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 1021 <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 1022 <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 1023 <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 1024 <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 1025 <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 1026 <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 1027 <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 1028 <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 1029 <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 1030 <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 1031 <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 1032 <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 1033 interrupt-names = "error", 1034 "ch0", "ch1", "ch2", "ch3", 1035 "ch4", "ch5", "ch6", "ch7", 1036 "ch8", "ch9", "ch10", "ch11", 1037 "ch12", "ch13", "ch14", "ch15"; 1038 clocks = <&cpg CPG_MOD 217>; 1039 clock-names = "fck"; 1040 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1041 resets = <&cpg 217>; 1042 #dma-cells = <1>; 1043 dma-channels = <16>; 1044 iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 1045 <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 1046 <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 1047 <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 1048 <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 1049 <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 1050 <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 1051 <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 1052 }; 1053 1054 ipmmu_ds0: iommu@e6740000 { 1055 compatible = "renesas,ipmmu-r8a77961"; 1056 reg = <0 0xe6740000 0 0x1000>; 1057 renesas,ipmmu-main = <&ipmmu_mm 0>; 1058 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1059 #iommu-cells = <1>; 1060 }; 1061 1062 ipmmu_ds1: iommu@e7740000 { 1063 compatible = "renesas,ipmmu-r8a77961"; 1064 reg = <0 0xe7740000 0 0x1000>; 1065 renesas,ipmmu-main = <&ipmmu_mm 1>; 1066 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1067 #iommu-cells = <1>; 1068 }; 1069 1070 ipmmu_hc: iommu@e6570000 { 1071 compatible = "renesas,ipmmu-r8a77961"; 1072 reg = <0 0xe6570000 0 0x1000>; 1073 renesas,ipmmu-main = <&ipmmu_mm 2>; 1074 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1075 #iommu-cells = <1>; 1076 }; 1077 1078 ipmmu_ir: iommu@ff8b0000 { 1079 compatible = "renesas,ipmmu-r8a77961"; 1080 reg = <0 0xff8b0000 0 0x1000>; 1081 renesas,ipmmu-main = <&ipmmu_mm 3>; 1082 power-domains = <&sysc R8A77961_PD_A3IR>; 1083 #iommu-cells = <1>; 1084 }; 1085 1086 ipmmu_mm: iommu@e67b0000 { 1087 compatible = "renesas,ipmmu-r8a77961"; 1088 reg = <0 0xe67b0000 0 0x1000>; 1089 interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 1090 <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 1091 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1092 #iommu-cells = <1>; 1093 }; 1094 1095 ipmmu_mp: iommu@ec670000 { 1096 compatible = "renesas,ipmmu-r8a77961"; 1097 reg = <0 0xec670000 0 0x1000>; 1098 renesas,ipmmu-main = <&ipmmu_mm 4>; 1099 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1100 #iommu-cells = <1>; 1101 }; 1102 1103 ipmmu_pv0: iommu@fd800000 { 1104 compatible = "renesas,ipmmu-r8a77961"; 1105 reg = <0 0xfd800000 0 0x1000>; 1106 renesas,ipmmu-main = <&ipmmu_mm 5>; 1107 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1108 #iommu-cells = <1>; 1109 }; 1110 1111 ipmmu_pv1: iommu@fd950000 { 1112 compatible = "renesas,ipmmu-r8a77961"; 1113 reg = <0 0xfd950000 0 0x1000>; 1114 renesas,ipmmu-main = <&ipmmu_mm 6>; 1115 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1116 #iommu-cells = <1>; 1117 }; 1118 1119 ipmmu_rt: iommu@ffc80000 { 1120 compatible = "renesas,ipmmu-r8a77961"; 1121 reg = <0 0xffc80000 0 0x1000>; 1122 renesas,ipmmu-main = <&ipmmu_mm 7>; 1123 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1124 #iommu-cells = <1>; 1125 }; 1126 1127 ipmmu_vc0: iommu@fe6b0000 { 1128 compatible = "renesas,ipmmu-r8a77961"; 1129 reg = <0 0xfe6b0000 0 0x1000>; 1130 renesas,ipmmu-main = <&ipmmu_mm 8>; 1131 power-domains = <&sysc R8A77961_PD_A3VC>; 1132 #iommu-cells = <1>; 1133 }; 1134 1135 ipmmu_vi0: iommu@febd0000 { 1136 compatible = "renesas,ipmmu-r8a77961"; 1137 reg = <0 0xfebd0000 0 0x1000>; 1138 renesas,ipmmu-main = <&ipmmu_mm 9>; 1139 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1140 #iommu-cells = <1>; 1141 }; 1142 1143 avb: ethernet@e6800000 { 1144 compatible = "renesas,etheravb-r8a77961", 1145 "renesas,etheravb-rcar-gen3"; 1146 reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>; 1147 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 1148 <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 1149 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 1150 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 1151 <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 1152 <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 1153 <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 1154 <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 1155 <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 1156 <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 1157 <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 1158 <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 1159 <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 1160 <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 1161 <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 1162 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 1163 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 1164 <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 1165 <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 1166 <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 1167 <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 1168 <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 1169 <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 1170 <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 1171 <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 1172 interrupt-names = "ch0", "ch1", "ch2", "ch3", 1173 "ch4", "ch5", "ch6", "ch7", 1174 "ch8", "ch9", "ch10", "ch11", 1175 "ch12", "ch13", "ch14", "ch15", 1176 "ch16", "ch17", "ch18", "ch19", 1177 "ch20", "ch21", "ch22", "ch23", 1178 "ch24"; 1179 clocks = <&cpg CPG_MOD 812>; 1180 clock-names = "fck"; 1181 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1182 resets = <&cpg 812>; 1183 phy-mode = "rgmii"; 1184 rx-internal-delay-ps = <0>; 1185 tx-internal-delay-ps = <0>; 1186 iommus = <&ipmmu_ds0 16>; 1187 #address-cells = <1>; 1188 #size-cells = <0>; 1189 status = "disabled"; 1190 }; 1191 1192 can0: can@e6c30000 { 1193 compatible = "renesas,can-r8a77961", 1194 "renesas,rcar-gen3-can"; 1195 reg = <0 0xe6c30000 0 0x1000>; 1196 interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 1197 clocks = <&cpg CPG_MOD 916>, 1198 <&cpg CPG_CORE R8A77961_CLK_CANFD>, 1199 <&can_clk>; 1200 clock-names = "clkp1", "clkp2", "can_clk"; 1201 assigned-clocks = <&cpg CPG_CORE R8A77961_CLK_CANFD>; 1202 assigned-clock-rates = <40000000>; 1203 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1204 resets = <&cpg 916>; 1205 status = "disabled"; 1206 }; 1207 1208 can1: can@e6c38000 { 1209 compatible = "renesas,can-r8a77961", 1210 "renesas,rcar-gen3-can"; 1211 reg = <0 0xe6c38000 0 0x1000>; 1212 interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 1213 clocks = <&cpg CPG_MOD 915>, 1214 <&cpg CPG_CORE R8A77961_CLK_CANFD>, 1215 <&can_clk>; 1216 clock-names = "clkp1", "clkp2", "can_clk"; 1217 assigned-clocks = <&cpg CPG_CORE R8A77961_CLK_CANFD>; 1218 assigned-clock-rates = <40000000>; 1219 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1220 resets = <&cpg 915>; 1221 status = "disabled"; 1222 }; 1223 1224 canfd: can@e66c0000 { 1225 compatible = "renesas,r8a77961-canfd", 1226 "renesas,rcar-gen3-canfd"; 1227 reg = <0 0xe66c0000 0 0x8000>; 1228 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 1229 <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1230 interrupt-names = "ch_int", "g_int"; 1231 clocks = <&cpg CPG_MOD 914>, 1232 <&cpg CPG_CORE R8A77961_CLK_CANFD>, 1233 <&can_clk>; 1234 clock-names = "fck", "canfd", "can_clk"; 1235 assigned-clocks = <&cpg CPG_CORE R8A77961_CLK_CANFD>; 1236 assigned-clock-rates = <40000000>; 1237 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1238 resets = <&cpg 914>; 1239 status = "disabled"; 1240 1241 channel0 { 1242 status = "disabled"; 1243 }; 1244 1245 channel1 { 1246 status = "disabled"; 1247 }; 1248 }; 1249 1250 pwm0: pwm@e6e30000 { 1251 compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1252 reg = <0 0xe6e30000 0 8>; 1253 #pwm-cells = <2>; 1254 clocks = <&cpg CPG_MOD 523>; 1255 resets = <&cpg 523>; 1256 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1257 status = "disabled"; 1258 }; 1259 1260 pwm1: pwm@e6e31000 { 1261 compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1262 reg = <0 0xe6e31000 0 8>; 1263 #pwm-cells = <2>; 1264 clocks = <&cpg CPG_MOD 523>; 1265 resets = <&cpg 523>; 1266 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1267 status = "disabled"; 1268 }; 1269 1270 pwm2: pwm@e6e32000 { 1271 compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1272 reg = <0 0xe6e32000 0 8>; 1273 #pwm-cells = <2>; 1274 clocks = <&cpg CPG_MOD 523>; 1275 resets = <&cpg 523>; 1276 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1277 status = "disabled"; 1278 }; 1279 1280 pwm3: pwm@e6e33000 { 1281 compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1282 reg = <0 0xe6e33000 0 8>; 1283 #pwm-cells = <2>; 1284 clocks = <&cpg CPG_MOD 523>; 1285 resets = <&cpg 523>; 1286 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1287 status = "disabled"; 1288 }; 1289 1290 pwm4: pwm@e6e34000 { 1291 compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1292 reg = <0 0xe6e34000 0 8>; 1293 #pwm-cells = <2>; 1294 clocks = <&cpg CPG_MOD 523>; 1295 resets = <&cpg 523>; 1296 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1297 status = "disabled"; 1298 }; 1299 1300 pwm5: pwm@e6e35000 { 1301 compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1302 reg = <0 0xe6e35000 0 8>; 1303 #pwm-cells = <2>; 1304 clocks = <&cpg CPG_MOD 523>; 1305 resets = <&cpg 523>; 1306 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1307 status = "disabled"; 1308 }; 1309 1310 pwm6: pwm@e6e36000 { 1311 compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar"; 1312 reg = <0 0xe6e36000 0 8>; 1313 #pwm-cells = <2>; 1314 clocks = <&cpg CPG_MOD 523>; 1315 resets = <&cpg 523>; 1316 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1317 status = "disabled"; 1318 }; 1319 1320 scif0: serial@e6e60000 { 1321 compatible = "renesas,scif-r8a77961", 1322 "renesas,rcar-gen3-scif", "renesas,scif"; 1323 reg = <0 0xe6e60000 0 64>; 1324 interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1325 clocks = <&cpg CPG_MOD 207>, 1326 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1327 <&scif_clk>; 1328 clock-names = "fck", "brg_int", "scif_clk"; 1329 dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1330 <&dmac2 0x51>, <&dmac2 0x50>; 1331 dma-names = "tx", "rx", "tx", "rx"; 1332 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1333 resets = <&cpg 207>; 1334 status = "disabled"; 1335 }; 1336 1337 scif1: serial@e6e68000 { 1338 compatible = "renesas,scif-r8a77961", 1339 "renesas,rcar-gen3-scif", "renesas,scif"; 1340 reg = <0 0xe6e68000 0 64>; 1341 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1342 clocks = <&cpg CPG_MOD 206>, 1343 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1344 <&scif_clk>; 1345 clock-names = "fck", "brg_int", "scif_clk"; 1346 dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1347 <&dmac2 0x53>, <&dmac2 0x52>; 1348 dma-names = "tx", "rx", "tx", "rx"; 1349 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1350 resets = <&cpg 206>; 1351 status = "disabled"; 1352 }; 1353 1354 scif2: serial@e6e88000 { 1355 compatible = "renesas,scif-r8a77961", 1356 "renesas,rcar-gen3-scif", "renesas,scif"; 1357 reg = <0 0xe6e88000 0 64>; 1358 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 1359 clocks = <&cpg CPG_MOD 310>, 1360 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1361 <&scif_clk>; 1362 clock-names = "fck", "brg_int", "scif_clk"; 1363 dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1364 <&dmac2 0x13>, <&dmac2 0x12>; 1365 dma-names = "tx", "rx", "tx", "rx"; 1366 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1367 resets = <&cpg 310>; 1368 status = "disabled"; 1369 }; 1370 1371 scif3: serial@e6c50000 { 1372 compatible = "renesas,scif-r8a77961", 1373 "renesas,rcar-gen3-scif", "renesas,scif"; 1374 reg = <0 0xe6c50000 0 64>; 1375 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1376 clocks = <&cpg CPG_MOD 204>, 1377 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1378 <&scif_clk>; 1379 clock-names = "fck", "brg_int", "scif_clk"; 1380 dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1381 dma-names = "tx", "rx"; 1382 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1383 resets = <&cpg 204>; 1384 status = "disabled"; 1385 }; 1386 1387 scif4: serial@e6c40000 { 1388 compatible = "renesas,scif-r8a77961", 1389 "renesas,rcar-gen3-scif", "renesas,scif"; 1390 reg = <0 0xe6c40000 0 64>; 1391 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1392 clocks = <&cpg CPG_MOD 203>, 1393 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1394 <&scif_clk>; 1395 clock-names = "fck", "brg_int", "scif_clk"; 1396 dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1397 dma-names = "tx", "rx"; 1398 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1399 resets = <&cpg 203>; 1400 status = "disabled"; 1401 }; 1402 1403 scif5: serial@e6f30000 { 1404 compatible = "renesas,scif-r8a77961", 1405 "renesas,rcar-gen3-scif", "renesas,scif"; 1406 reg = <0 0xe6f30000 0 64>; 1407 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1408 clocks = <&cpg CPG_MOD 202>, 1409 <&cpg CPG_CORE R8A77961_CLK_S3D1>, 1410 <&scif_clk>; 1411 clock-names = "fck", "brg_int", "scif_clk"; 1412 dmas = <&dmac1 0x5b>, <&dmac1 0x5a>, 1413 <&dmac2 0x5b>, <&dmac2 0x5a>; 1414 dma-names = "tx", "rx", "tx", "rx"; 1415 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1416 resets = <&cpg 202>; 1417 status = "disabled"; 1418 }; 1419 1420 tpu: pwm@e6e80000 { 1421 compatible = "renesas,tpu-r8a77961", "renesas,tpu"; 1422 reg = <0 0xe6e80000 0 0x148>; 1423 interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>; 1424 clocks = <&cpg CPG_MOD 304>; 1425 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1426 resets = <&cpg 304>; 1427 #pwm-cells = <3>; 1428 status = "disabled"; 1429 }; 1430 1431 msiof0: spi@e6e90000 { 1432 compatible = "renesas,msiof-r8a77961", 1433 "renesas,rcar-gen3-msiof"; 1434 reg = <0 0xe6e90000 0 0x0064>; 1435 interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 1436 clocks = <&cpg CPG_MOD 211>; 1437 dmas = <&dmac1 0x41>, <&dmac1 0x40>, 1438 <&dmac2 0x41>, <&dmac2 0x40>; 1439 dma-names = "tx", "rx", "tx", "rx"; 1440 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1441 resets = <&cpg 211>; 1442 #address-cells = <1>; 1443 #size-cells = <0>; 1444 status = "disabled"; 1445 }; 1446 1447 msiof1: spi@e6ea0000 { 1448 compatible = "renesas,msiof-r8a77961", 1449 "renesas,rcar-gen3-msiof"; 1450 reg = <0 0xe6ea0000 0 0x0064>; 1451 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 1452 clocks = <&cpg CPG_MOD 210>; 1453 dmas = <&dmac1 0x43>, <&dmac1 0x42>, 1454 <&dmac2 0x43>, <&dmac2 0x42>; 1455 dma-names = "tx", "rx", "tx", "rx"; 1456 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1457 resets = <&cpg 210>; 1458 #address-cells = <1>; 1459 #size-cells = <0>; 1460 status = "disabled"; 1461 }; 1462 1463 msiof2: spi@e6c00000 { 1464 compatible = "renesas,msiof-r8a77961", 1465 "renesas,rcar-gen3-msiof"; 1466 reg = <0 0xe6c00000 0 0x0064>; 1467 interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 1468 clocks = <&cpg CPG_MOD 209>; 1469 dmas = <&dmac0 0x45>, <&dmac0 0x44>; 1470 dma-names = "tx", "rx"; 1471 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1472 resets = <&cpg 209>; 1473 #address-cells = <1>; 1474 #size-cells = <0>; 1475 status = "disabled"; 1476 }; 1477 1478 msiof3: spi@e6c10000 { 1479 compatible = "renesas,msiof-r8a77961", 1480 "renesas,rcar-gen3-msiof"; 1481 reg = <0 0xe6c10000 0 0x0064>; 1482 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 1483 clocks = <&cpg CPG_MOD 208>; 1484 dmas = <&dmac0 0x47>, <&dmac0 0x46>; 1485 dma-names = "tx", "rx"; 1486 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1487 resets = <&cpg 208>; 1488 #address-cells = <1>; 1489 #size-cells = <0>; 1490 status = "disabled"; 1491 }; 1492 1493 vin0: video@e6ef0000 { 1494 compatible = "renesas,vin-r8a77961"; 1495 reg = <0 0xe6ef0000 0 0x1000>; 1496 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 1497 clocks = <&cpg CPG_MOD 811>; 1498 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1499 resets = <&cpg 811>; 1500 renesas,id = <0>; 1501 status = "disabled"; 1502 1503 ports { 1504 #address-cells = <1>; 1505 #size-cells = <0>; 1506 1507 port@1 { 1508 #address-cells = <1>; 1509 #size-cells = <0>; 1510 1511 reg = <1>; 1512 1513 vin0csi20: endpoint@0 { 1514 reg = <0>; 1515 remote-endpoint = <&csi20vin0>; 1516 }; 1517 vin0csi40: endpoint@2 { 1518 reg = <2>; 1519 remote-endpoint = <&csi40vin0>; 1520 }; 1521 }; 1522 }; 1523 }; 1524 1525 vin1: video@e6ef1000 { 1526 compatible = "renesas,vin-r8a77961"; 1527 reg = <0 0xe6ef1000 0 0x1000>; 1528 interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 1529 clocks = <&cpg CPG_MOD 810>; 1530 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1531 resets = <&cpg 810>; 1532 renesas,id = <1>; 1533 status = "disabled"; 1534 1535 ports { 1536 #address-cells = <1>; 1537 #size-cells = <0>; 1538 1539 port@1 { 1540 #address-cells = <1>; 1541 #size-cells = <0>; 1542 1543 reg = <1>; 1544 1545 vin1csi20: endpoint@0 { 1546 reg = <0>; 1547 remote-endpoint = <&csi20vin1>; 1548 }; 1549 vin1csi40: endpoint@2 { 1550 reg = <2>; 1551 remote-endpoint = <&csi40vin1>; 1552 }; 1553 }; 1554 }; 1555 }; 1556 1557 vin2: video@e6ef2000 { 1558 compatible = "renesas,vin-r8a77961"; 1559 reg = <0 0xe6ef2000 0 0x1000>; 1560 interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 1561 clocks = <&cpg CPG_MOD 809>; 1562 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1563 resets = <&cpg 809>; 1564 renesas,id = <2>; 1565 status = "disabled"; 1566 1567 ports { 1568 #address-cells = <1>; 1569 #size-cells = <0>; 1570 1571 port@1 { 1572 #address-cells = <1>; 1573 #size-cells = <0>; 1574 1575 reg = <1>; 1576 1577 vin2csi20: endpoint@0 { 1578 reg = <0>; 1579 remote-endpoint = <&csi20vin2>; 1580 }; 1581 vin2csi40: endpoint@2 { 1582 reg = <2>; 1583 remote-endpoint = <&csi40vin2>; 1584 }; 1585 }; 1586 }; 1587 }; 1588 1589 vin3: video@e6ef3000 { 1590 compatible = "renesas,vin-r8a77961"; 1591 reg = <0 0xe6ef3000 0 0x1000>; 1592 interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>; 1593 clocks = <&cpg CPG_MOD 808>; 1594 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1595 resets = <&cpg 808>; 1596 renesas,id = <3>; 1597 status = "disabled"; 1598 1599 ports { 1600 #address-cells = <1>; 1601 #size-cells = <0>; 1602 1603 port@1 { 1604 #address-cells = <1>; 1605 #size-cells = <0>; 1606 1607 reg = <1>; 1608 1609 vin3csi20: endpoint@0 { 1610 reg = <0>; 1611 remote-endpoint = <&csi20vin3>; 1612 }; 1613 vin3csi40: endpoint@2 { 1614 reg = <2>; 1615 remote-endpoint = <&csi40vin3>; 1616 }; 1617 }; 1618 }; 1619 }; 1620 1621 vin4: video@e6ef4000 { 1622 compatible = "renesas,vin-r8a77961"; 1623 reg = <0 0xe6ef4000 0 0x1000>; 1624 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 1625 clocks = <&cpg CPG_MOD 807>; 1626 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1627 resets = <&cpg 807>; 1628 renesas,id = <4>; 1629 status = "disabled"; 1630 1631 ports { 1632 #address-cells = <1>; 1633 #size-cells = <0>; 1634 1635 port@1 { 1636 #address-cells = <1>; 1637 #size-cells = <0>; 1638 1639 reg = <1>; 1640 1641 vin4csi20: endpoint@0 { 1642 reg = <0>; 1643 remote-endpoint = <&csi20vin4>; 1644 }; 1645 vin4csi40: endpoint@2 { 1646 reg = <2>; 1647 remote-endpoint = <&csi40vin4>; 1648 }; 1649 }; 1650 }; 1651 }; 1652 1653 vin5: video@e6ef5000 { 1654 compatible = "renesas,vin-r8a77961"; 1655 reg = <0 0xe6ef5000 0 0x1000>; 1656 interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 1657 clocks = <&cpg CPG_MOD 806>; 1658 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1659 resets = <&cpg 806>; 1660 renesas,id = <5>; 1661 status = "disabled"; 1662 1663 ports { 1664 #address-cells = <1>; 1665 #size-cells = <0>; 1666 1667 port@1 { 1668 #address-cells = <1>; 1669 #size-cells = <0>; 1670 1671 reg = <1>; 1672 1673 vin5csi20: endpoint@0 { 1674 reg = <0>; 1675 remote-endpoint = <&csi20vin5>; 1676 }; 1677 vin5csi40: endpoint@2 { 1678 reg = <2>; 1679 remote-endpoint = <&csi40vin5>; 1680 }; 1681 }; 1682 }; 1683 }; 1684 1685 vin6: video@e6ef6000 { 1686 compatible = "renesas,vin-r8a77961"; 1687 reg = <0 0xe6ef6000 0 0x1000>; 1688 interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>; 1689 clocks = <&cpg CPG_MOD 805>; 1690 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1691 resets = <&cpg 805>; 1692 renesas,id = <6>; 1693 status = "disabled"; 1694 1695 ports { 1696 #address-cells = <1>; 1697 #size-cells = <0>; 1698 1699 port@1 { 1700 #address-cells = <1>; 1701 #size-cells = <0>; 1702 1703 reg = <1>; 1704 1705 vin6csi20: endpoint@0 { 1706 reg = <0>; 1707 remote-endpoint = <&csi20vin6>; 1708 }; 1709 vin6csi40: endpoint@2 { 1710 reg = <2>; 1711 remote-endpoint = <&csi40vin6>; 1712 }; 1713 }; 1714 }; 1715 }; 1716 1717 vin7: video@e6ef7000 { 1718 compatible = "renesas,vin-r8a77961"; 1719 reg = <0 0xe6ef7000 0 0x1000>; 1720 interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>; 1721 clocks = <&cpg CPG_MOD 804>; 1722 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1723 resets = <&cpg 804>; 1724 renesas,id = <7>; 1725 status = "disabled"; 1726 1727 ports { 1728 #address-cells = <1>; 1729 #size-cells = <0>; 1730 1731 port@1 { 1732 #address-cells = <1>; 1733 #size-cells = <0>; 1734 1735 reg = <1>; 1736 1737 vin7csi20: endpoint@0 { 1738 reg = <0>; 1739 remote-endpoint = <&csi20vin7>; 1740 }; 1741 vin7csi40: endpoint@2 { 1742 reg = <2>; 1743 remote-endpoint = <&csi40vin7>; 1744 }; 1745 }; 1746 }; 1747 }; 1748 1749 rcar_sound: sound@ec500000 { 1750 /* 1751 * #sound-dai-cells is required if simple-card 1752 * 1753 * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 1754 * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 1755 */ 1756 /* 1757 * #clock-cells is required for audio_clkout0/1/2/3 1758 * 1759 * clkout : #clock-cells = <0>; <&rcar_sound>; 1760 * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>; 1761 */ 1762 compatible = "renesas,rcar_sound-r8a77961", "renesas,rcar_sound-gen3"; 1763 reg = <0 0xec500000 0 0x1000>, /* SCU */ 1764 <0 0xec5a0000 0 0x100>, /* ADG */ 1765 <0 0xec540000 0 0x1000>, /* SSIU */ 1766 <0 0xec541000 0 0x280>, /* SSI */ 1767 <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 1768 reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 1769 1770 clocks = <&cpg CPG_MOD 1005>, 1771 <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 1772 <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 1773 <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 1774 <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 1775 <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 1776 <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 1777 <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 1778 <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 1779 <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 1780 <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 1781 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 1782 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 1783 <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 1784 <&audio_clk_a>, <&audio_clk_b>, 1785 <&audio_clk_c>, 1786 <&cpg CPG_CORE R8A77961_CLK_S0D4>; 1787 clock-names = "ssi-all", 1788 "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1789 "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1790 "ssi.1", "ssi.0", 1791 "src.9", "src.8", "src.7", "src.6", 1792 "src.5", "src.4", "src.3", "src.2", 1793 "src.1", "src.0", 1794 "mix.1", "mix.0", 1795 "ctu.1", "ctu.0", 1796 "dvc.0", "dvc.1", 1797 "clk_a", "clk_b", "clk_c", "clk_i"; 1798 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 1799 resets = <&cpg 1005>, 1800 <&cpg 1006>, <&cpg 1007>, 1801 <&cpg 1008>, <&cpg 1009>, 1802 <&cpg 1010>, <&cpg 1011>, 1803 <&cpg 1012>, <&cpg 1013>, 1804 <&cpg 1014>, <&cpg 1015>; 1805 reset-names = "ssi-all", 1806 "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1807 "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1808 "ssi.1", "ssi.0"; 1809 status = "disabled"; 1810 1811 rcar_sound,ctu { 1812 ctu00: ctu-0 { }; 1813 ctu01: ctu-1 { }; 1814 ctu02: ctu-2 { }; 1815 ctu03: ctu-3 { }; 1816 ctu10: ctu-4 { }; 1817 ctu11: ctu-5 { }; 1818 ctu12: ctu-6 { }; 1819 ctu13: ctu-7 { }; 1820 }; 1821 1822 rcar_sound,dvc { 1823 dvc0: dvc-0 { 1824 dmas = <&audma1 0xbc>; 1825 dma-names = "tx"; 1826 }; 1827 dvc1: dvc-1 { 1828 dmas = <&audma1 0xbe>; 1829 dma-names = "tx"; 1830 }; 1831 }; 1832 1833 rcar_sound,mix { 1834 mix0: mix-0 { }; 1835 mix1: mix-1 { }; 1836 }; 1837 1838 rcar_sound,src { 1839 src0: src-0 { 1840 interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 1841 dmas = <&audma0 0x85>, <&audma1 0x9a>; 1842 dma-names = "rx", "tx"; 1843 }; 1844 src1: src-1 { 1845 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1846 dmas = <&audma0 0x87>, <&audma1 0x9c>; 1847 dma-names = "rx", "tx"; 1848 }; 1849 src2: src-2 { 1850 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1851 dmas = <&audma0 0x89>, <&audma1 0x9e>; 1852 dma-names = "rx", "tx"; 1853 }; 1854 src3: src-3 { 1855 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1856 dmas = <&audma0 0x8b>, <&audma1 0xa0>; 1857 dma-names = "rx", "tx"; 1858 }; 1859 src4: src-4 { 1860 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1861 dmas = <&audma0 0x8d>, <&audma1 0xb0>; 1862 dma-names = "rx", "tx"; 1863 }; 1864 src5: src-5 { 1865 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1866 dmas = <&audma0 0x8f>, <&audma1 0xb2>; 1867 dma-names = "rx", "tx"; 1868 }; 1869 src6: src-6 { 1870 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1871 dmas = <&audma0 0x91>, <&audma1 0xb4>; 1872 dma-names = "rx", "tx"; 1873 }; 1874 src7: src-7 { 1875 interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 1876 dmas = <&audma0 0x93>, <&audma1 0xb6>; 1877 dma-names = "rx", "tx"; 1878 }; 1879 src8: src-8 { 1880 interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 1881 dmas = <&audma0 0x95>, <&audma1 0xb8>; 1882 dma-names = "rx", "tx"; 1883 }; 1884 src9: src-9 { 1885 interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 1886 dmas = <&audma0 0x97>, <&audma1 0xba>; 1887 dma-names = "rx", "tx"; 1888 }; 1889 }; 1890 1891 rcar_sound,ssi { 1892 ssi0: ssi-0 { 1893 interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 1894 dmas = <&audma0 0x01>, <&audma1 0x02>; 1895 dma-names = "rx", "tx"; 1896 }; 1897 ssi1: ssi-1 { 1898 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 1899 dmas = <&audma0 0x03>, <&audma1 0x04>; 1900 dma-names = "rx", "tx"; 1901 }; 1902 ssi2: ssi-2 { 1903 interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 1904 dmas = <&audma0 0x05>, <&audma1 0x06>; 1905 dma-names = "rx", "tx"; 1906 }; 1907 ssi3: ssi-3 { 1908 interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 1909 dmas = <&audma0 0x07>, <&audma1 0x08>; 1910 dma-names = "rx", "tx"; 1911 }; 1912 ssi4: ssi-4 { 1913 interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 1914 dmas = <&audma0 0x09>, <&audma1 0x0a>; 1915 dma-names = "rx", "tx"; 1916 }; 1917 ssi5: ssi-5 { 1918 interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 1919 dmas = <&audma0 0x0b>, <&audma1 0x0c>; 1920 dma-names = "rx", "tx"; 1921 }; 1922 ssi6: ssi-6 { 1923 interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 1924 dmas = <&audma0 0x0d>, <&audma1 0x0e>; 1925 dma-names = "rx", "tx"; 1926 }; 1927 ssi7: ssi-7 { 1928 interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 1929 dmas = <&audma0 0x0f>, <&audma1 0x10>; 1930 dma-names = "rx", "tx"; 1931 }; 1932 ssi8: ssi-8 { 1933 interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 1934 dmas = <&audma0 0x11>, <&audma1 0x12>; 1935 dma-names = "rx", "tx"; 1936 }; 1937 ssi9: ssi-9 { 1938 interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 1939 dmas = <&audma0 0x13>, <&audma1 0x14>; 1940 dma-names = "rx", "tx"; 1941 }; 1942 }; 1943 1944 rcar_sound,ssiu { 1945 ssiu00: ssiu-0 { 1946 dmas = <&audma0 0x15>, <&audma1 0x16>; 1947 dma-names = "rx", "tx"; 1948 }; 1949 ssiu01: ssiu-1 { 1950 dmas = <&audma0 0x35>, <&audma1 0x36>; 1951 dma-names = "rx", "tx"; 1952 }; 1953 ssiu02: ssiu-2 { 1954 dmas = <&audma0 0x37>, <&audma1 0x38>; 1955 dma-names = "rx", "tx"; 1956 }; 1957 ssiu03: ssiu-3 { 1958 dmas = <&audma0 0x47>, <&audma1 0x48>; 1959 dma-names = "rx", "tx"; 1960 }; 1961 ssiu04: ssiu-4 { 1962 dmas = <&audma0 0x3F>, <&audma1 0x40>; 1963 dma-names = "rx", "tx"; 1964 }; 1965 ssiu05: ssiu-5 { 1966 dmas = <&audma0 0x43>, <&audma1 0x44>; 1967 dma-names = "rx", "tx"; 1968 }; 1969 ssiu06: ssiu-6 { 1970 dmas = <&audma0 0x4F>, <&audma1 0x50>; 1971 dma-names = "rx", "tx"; 1972 }; 1973 ssiu07: ssiu-7 { 1974 dmas = <&audma0 0x53>, <&audma1 0x54>; 1975 dma-names = "rx", "tx"; 1976 }; 1977 ssiu10: ssiu-8 { 1978 dmas = <&audma0 0x49>, <&audma1 0x4a>; 1979 dma-names = "rx", "tx"; 1980 }; 1981 ssiu11: ssiu-9 { 1982 dmas = <&audma0 0x4B>, <&audma1 0x4C>; 1983 dma-names = "rx", "tx"; 1984 }; 1985 ssiu12: ssiu-10 { 1986 dmas = <&audma0 0x57>, <&audma1 0x58>; 1987 dma-names = "rx", "tx"; 1988 }; 1989 ssiu13: ssiu-11 { 1990 dmas = <&audma0 0x59>, <&audma1 0x5A>; 1991 dma-names = "rx", "tx"; 1992 }; 1993 ssiu14: ssiu-12 { 1994 dmas = <&audma0 0x5F>, <&audma1 0x60>; 1995 dma-names = "rx", "tx"; 1996 }; 1997 ssiu15: ssiu-13 { 1998 dmas = <&audma0 0xC3>, <&audma1 0xC4>; 1999 dma-names = "rx", "tx"; 2000 }; 2001 ssiu16: ssiu-14 { 2002 dmas = <&audma0 0xC7>, <&audma1 0xC8>; 2003 dma-names = "rx", "tx"; 2004 }; 2005 ssiu17: ssiu-15 { 2006 dmas = <&audma0 0xCB>, <&audma1 0xCC>; 2007 dma-names = "rx", "tx"; 2008 }; 2009 ssiu20: ssiu-16 { 2010 dmas = <&audma0 0x63>, <&audma1 0x64>; 2011 dma-names = "rx", "tx"; 2012 }; 2013 ssiu21: ssiu-17 { 2014 dmas = <&audma0 0x67>, <&audma1 0x68>; 2015 dma-names = "rx", "tx"; 2016 }; 2017 ssiu22: ssiu-18 { 2018 dmas = <&audma0 0x6B>, <&audma1 0x6C>; 2019 dma-names = "rx", "tx"; 2020 }; 2021 ssiu23: ssiu-19 { 2022 dmas = <&audma0 0x6D>, <&audma1 0x6E>; 2023 dma-names = "rx", "tx"; 2024 }; 2025 ssiu24: ssiu-20 { 2026 dmas = <&audma0 0xCF>, <&audma1 0xCE>; 2027 dma-names = "rx", "tx"; 2028 }; 2029 ssiu25: ssiu-21 { 2030 dmas = <&audma0 0xEB>, <&audma1 0xEC>; 2031 dma-names = "rx", "tx"; 2032 }; 2033 ssiu26: ssiu-22 { 2034 dmas = <&audma0 0xED>, <&audma1 0xEE>; 2035 dma-names = "rx", "tx"; 2036 }; 2037 ssiu27: ssiu-23 { 2038 dmas = <&audma0 0xEF>, <&audma1 0xF0>; 2039 dma-names = "rx", "tx"; 2040 }; 2041 ssiu30: ssiu-24 { 2042 dmas = <&audma0 0x6f>, <&audma1 0x70>; 2043 dma-names = "rx", "tx"; 2044 }; 2045 ssiu31: ssiu-25 { 2046 dmas = <&audma0 0x21>, <&audma1 0x22>; 2047 dma-names = "rx", "tx"; 2048 }; 2049 ssiu32: ssiu-26 { 2050 dmas = <&audma0 0x23>, <&audma1 0x24>; 2051 dma-names = "rx", "tx"; 2052 }; 2053 ssiu33: ssiu-27 { 2054 dmas = <&audma0 0x25>, <&audma1 0x26>; 2055 dma-names = "rx", "tx"; 2056 }; 2057 ssiu34: ssiu-28 { 2058 dmas = <&audma0 0x27>, <&audma1 0x28>; 2059 dma-names = "rx", "tx"; 2060 }; 2061 ssiu35: ssiu-29 { 2062 dmas = <&audma0 0x29>, <&audma1 0x2A>; 2063 dma-names = "rx", "tx"; 2064 }; 2065 ssiu36: ssiu-30 { 2066 dmas = <&audma0 0x2B>, <&audma1 0x2C>; 2067 dma-names = "rx", "tx"; 2068 }; 2069 ssiu37: ssiu-31 { 2070 dmas = <&audma0 0x2D>, <&audma1 0x2E>; 2071 dma-names = "rx", "tx"; 2072 }; 2073 ssiu40: ssiu-32 { 2074 dmas = <&audma0 0x71>, <&audma1 0x72>; 2075 dma-names = "rx", "tx"; 2076 }; 2077 ssiu41: ssiu-33 { 2078 dmas = <&audma0 0x17>, <&audma1 0x18>; 2079 dma-names = "rx", "tx"; 2080 }; 2081 ssiu42: ssiu-34 { 2082 dmas = <&audma0 0x19>, <&audma1 0x1A>; 2083 dma-names = "rx", "tx"; 2084 }; 2085 ssiu43: ssiu-35 { 2086 dmas = <&audma0 0x1B>, <&audma1 0x1C>; 2087 dma-names = "rx", "tx"; 2088 }; 2089 ssiu44: ssiu-36 { 2090 dmas = <&audma0 0x1D>, <&audma1 0x1E>; 2091 dma-names = "rx", "tx"; 2092 }; 2093 ssiu45: ssiu-37 { 2094 dmas = <&audma0 0x1F>, <&audma1 0x20>; 2095 dma-names = "rx", "tx"; 2096 }; 2097 ssiu46: ssiu-38 { 2098 dmas = <&audma0 0x31>, <&audma1 0x32>; 2099 dma-names = "rx", "tx"; 2100 }; 2101 ssiu47: ssiu-39 { 2102 dmas = <&audma0 0x33>, <&audma1 0x34>; 2103 dma-names = "rx", "tx"; 2104 }; 2105 ssiu50: ssiu-40 { 2106 dmas = <&audma0 0x73>, <&audma1 0x74>; 2107 dma-names = "rx", "tx"; 2108 }; 2109 ssiu60: ssiu-41 { 2110 dmas = <&audma0 0x75>, <&audma1 0x76>; 2111 dma-names = "rx", "tx"; 2112 }; 2113 ssiu70: ssiu-42 { 2114 dmas = <&audma0 0x79>, <&audma1 0x7a>; 2115 dma-names = "rx", "tx"; 2116 }; 2117 ssiu80: ssiu-43 { 2118 dmas = <&audma0 0x7b>, <&audma1 0x7c>; 2119 dma-names = "rx", "tx"; 2120 }; 2121 ssiu90: ssiu-44 { 2122 dmas = <&audma0 0x7d>, <&audma1 0x7e>; 2123 dma-names = "rx", "tx"; 2124 }; 2125 ssiu91: ssiu-45 { 2126 dmas = <&audma0 0x7F>, <&audma1 0x80>; 2127 dma-names = "rx", "tx"; 2128 }; 2129 ssiu92: ssiu-46 { 2130 dmas = <&audma0 0x81>, <&audma1 0x82>; 2131 dma-names = "rx", "tx"; 2132 }; 2133 ssiu93: ssiu-47 { 2134 dmas = <&audma0 0x83>, <&audma1 0x84>; 2135 dma-names = "rx", "tx"; 2136 }; 2137 ssiu94: ssiu-48 { 2138 dmas = <&audma0 0xA3>, <&audma1 0xA4>; 2139 dma-names = "rx", "tx"; 2140 }; 2141 ssiu95: ssiu-49 { 2142 dmas = <&audma0 0xA5>, <&audma1 0xA6>; 2143 dma-names = "rx", "tx"; 2144 }; 2145 ssiu96: ssiu-50 { 2146 dmas = <&audma0 0xA7>, <&audma1 0xA8>; 2147 dma-names = "rx", "tx"; 2148 }; 2149 ssiu97: ssiu-51 { 2150 dmas = <&audma0 0xA9>, <&audma1 0xAA>; 2151 dma-names = "rx", "tx"; 2152 }; 2153 }; 2154 }; 2155 2156 mlp: mlp@ec520000 { 2157 compatible = "renesas,r8a77961-mlp", 2158 "renesas,rcar-gen3-mlp"; 2159 reg = <0 0xec520000 0 0x800>; 2160 interrupts = <GIC_SPI 384 IRQ_TYPE_LEVEL_HIGH>, 2161 <GIC_SPI 385 IRQ_TYPE_LEVEL_HIGH>; 2162 clocks = <&cpg CPG_MOD 802>; 2163 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2164 resets = <&cpg 802>; 2165 status = "disabled"; 2166 }; 2167 2168 audma0: dma-controller@ec700000 { 2169 compatible = "renesas,dmac-r8a77961", 2170 "renesas,rcar-dmac"; 2171 reg = <0 0xec700000 0 0x10000>; 2172 interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>, 2173 <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 2174 <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 2175 <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 2176 <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 2177 <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 2178 <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 2179 <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 2180 <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 2181 <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 2182 <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 2183 <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 2184 <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 2185 <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 2186 <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 2187 <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 2188 <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>; 2189 interrupt-names = "error", 2190 "ch0", "ch1", "ch2", "ch3", 2191 "ch4", "ch5", "ch6", "ch7", 2192 "ch8", "ch9", "ch10", "ch11", 2193 "ch12", "ch13", "ch14", "ch15"; 2194 clocks = <&cpg CPG_MOD 502>; 2195 clock-names = "fck"; 2196 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2197 resets = <&cpg 502>; 2198 #dma-cells = <1>; 2199 dma-channels = <16>; 2200 iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>, 2201 <&ipmmu_mp 2>, <&ipmmu_mp 3>, 2202 <&ipmmu_mp 4>, <&ipmmu_mp 5>, 2203 <&ipmmu_mp 6>, <&ipmmu_mp 7>, 2204 <&ipmmu_mp 8>, <&ipmmu_mp 9>, 2205 <&ipmmu_mp 10>, <&ipmmu_mp 11>, 2206 <&ipmmu_mp 12>, <&ipmmu_mp 13>, 2207 <&ipmmu_mp 14>, <&ipmmu_mp 15>; 2208 }; 2209 2210 audma1: dma-controller@ec720000 { 2211 compatible = "renesas,dmac-r8a77961", 2212 "renesas,rcar-dmac"; 2213 reg = <0 0xec720000 0 0x10000>; 2214 interrupts = <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH>, 2215 <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 2216 <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, 2217 <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, 2218 <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, 2219 <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, 2220 <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, 2221 <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, 2222 <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, 2223 <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, 2224 <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>, 2225 <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>, 2226 <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>, 2227 <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>, 2228 <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>, 2229 <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>, 2230 <GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>; 2231 interrupt-names = "error", 2232 "ch0", "ch1", "ch2", "ch3", 2233 "ch4", "ch5", "ch6", "ch7", 2234 "ch8", "ch9", "ch10", "ch11", 2235 "ch12", "ch13", "ch14", "ch15"; 2236 clocks = <&cpg CPG_MOD 501>; 2237 clock-names = "fck"; 2238 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2239 resets = <&cpg 501>; 2240 #dma-cells = <1>; 2241 dma-channels = <16>; 2242 iommus = <&ipmmu_mp 16>, <&ipmmu_mp 17>, 2243 <&ipmmu_mp 18>, <&ipmmu_mp 19>, 2244 <&ipmmu_mp 20>, <&ipmmu_mp 21>, 2245 <&ipmmu_mp 22>, <&ipmmu_mp 23>, 2246 <&ipmmu_mp 24>, <&ipmmu_mp 25>, 2247 <&ipmmu_mp 26>, <&ipmmu_mp 27>, 2248 <&ipmmu_mp 28>, <&ipmmu_mp 29>, 2249 <&ipmmu_mp 30>, <&ipmmu_mp 31>; 2250 }; 2251 2252 xhci0: usb@ee000000 { 2253 compatible = "renesas,xhci-r8a77961", 2254 "renesas,rcar-gen3-xhci"; 2255 reg = <0 0xee000000 0 0xc00>; 2256 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 2257 clocks = <&cpg CPG_MOD 328>; 2258 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2259 resets = <&cpg 328>; 2260 status = "disabled"; 2261 }; 2262 2263 usb3_peri0: usb@ee020000 { 2264 compatible = "renesas,r8a77961-usb3-peri", 2265 "renesas,rcar-gen3-usb3-peri"; 2266 reg = <0 0xee020000 0 0x400>; 2267 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 2268 clocks = <&cpg CPG_MOD 328>; 2269 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2270 resets = <&cpg 328>; 2271 status = "disabled"; 2272 }; 2273 2274 ohci0: usb@ee080000 { 2275 compatible = "generic-ohci"; 2276 reg = <0 0xee080000 0 0x100>; 2277 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 2278 clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 2279 phys = <&usb2_phy0 1>; 2280 phy-names = "usb"; 2281 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2282 resets = <&cpg 703>, <&cpg 704>; 2283 status = "disabled"; 2284 }; 2285 2286 ohci1: usb@ee0a0000 { 2287 compatible = "generic-ohci"; 2288 reg = <0 0xee0a0000 0 0x100>; 2289 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 2290 clocks = <&cpg CPG_MOD 702>; 2291 phys = <&usb2_phy1 1>; 2292 phy-names = "usb"; 2293 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2294 resets = <&cpg 702>; 2295 status = "disabled"; 2296 }; 2297 2298 ehci0: usb@ee080100 { 2299 compatible = "generic-ehci"; 2300 reg = <0 0xee080100 0 0x100>; 2301 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 2302 clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 2303 phys = <&usb2_phy0 2>; 2304 phy-names = "usb"; 2305 companion = <&ohci0>; 2306 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2307 resets = <&cpg 703>, <&cpg 704>; 2308 status = "disabled"; 2309 }; 2310 2311 ehci1: usb@ee0a0100 { 2312 compatible = "generic-ehci"; 2313 reg = <0 0xee0a0100 0 0x100>; 2314 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 2315 clocks = <&cpg CPG_MOD 702>; 2316 phys = <&usb2_phy1 2>; 2317 phy-names = "usb"; 2318 companion = <&ohci1>; 2319 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2320 resets = <&cpg 702>; 2321 status = "disabled"; 2322 }; 2323 2324 usb2_phy0: usb-phy@ee080200 { 2325 compatible = "renesas,usb2-phy-r8a77961", 2326 "renesas,rcar-gen3-usb2-phy"; 2327 reg = <0 0xee080200 0 0x700>; 2328 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 2329 clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 2330 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2331 resets = <&cpg 703>, <&cpg 704>; 2332 #phy-cells = <1>; 2333 status = "disabled"; 2334 }; 2335 2336 usb2_phy1: usb-phy@ee0a0200 { 2337 compatible = "renesas,usb2-phy-r8a77961", 2338 "renesas,rcar-gen3-usb2-phy"; 2339 reg = <0 0xee0a0200 0 0x700>; 2340 clocks = <&cpg CPG_MOD 702>; 2341 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2342 resets = <&cpg 702>; 2343 #phy-cells = <1>; 2344 status = "disabled"; 2345 }; 2346 2347 sdhi0: mmc@ee100000 { 2348 compatible = "renesas,sdhi-r8a77961", 2349 "renesas,rcar-gen3-sdhi"; 2350 reg = <0 0xee100000 0 0x2000>; 2351 interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 2352 clocks = <&cpg CPG_MOD 314>, <&cpg CPG_CORE R8A77961_CLK_SD0H>; 2353 clock-names = "core", "clkh"; 2354 max-frequency = <200000000>; 2355 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2356 resets = <&cpg 314>; 2357 iommus = <&ipmmu_ds1 32>; 2358 status = "disabled"; 2359 }; 2360 2361 sdhi1: mmc@ee120000 { 2362 compatible = "renesas,sdhi-r8a77961", 2363 "renesas,rcar-gen3-sdhi"; 2364 reg = <0 0xee120000 0 0x2000>; 2365 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 2366 clocks = <&cpg CPG_MOD 313>, <&cpg CPG_CORE R8A77961_CLK_SD1H>; 2367 clock-names = "core", "clkh"; 2368 max-frequency = <200000000>; 2369 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2370 resets = <&cpg 313>; 2371 iommus = <&ipmmu_ds1 33>; 2372 status = "disabled"; 2373 }; 2374 2375 sdhi2: mmc@ee140000 { 2376 compatible = "renesas,sdhi-r8a77961", 2377 "renesas,rcar-gen3-sdhi"; 2378 reg = <0 0xee140000 0 0x2000>; 2379 interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; 2380 clocks = <&cpg CPG_MOD 312>, <&cpg CPG_CORE R8A77961_CLK_SD2H>; 2381 clock-names = "core", "clkh"; 2382 max-frequency = <200000000>; 2383 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2384 resets = <&cpg 312>; 2385 iommus = <&ipmmu_ds1 34>; 2386 status = "disabled"; 2387 }; 2388 2389 sdhi3: mmc@ee160000 { 2390 compatible = "renesas,sdhi-r8a77961", 2391 "renesas,rcar-gen3-sdhi"; 2392 reg = <0 0xee160000 0 0x2000>; 2393 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 2394 clocks = <&cpg CPG_MOD 311>, <&cpg CPG_CORE R8A77961_CLK_SD3H>; 2395 clock-names = "core", "clkh"; 2396 max-frequency = <200000000>; 2397 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2398 resets = <&cpg 311>; 2399 iommus = <&ipmmu_ds1 35>; 2400 status = "disabled"; 2401 }; 2402 2403 rpc: spi@ee200000 { 2404 compatible = "renesas,r8a77961-rpc-if", 2405 "renesas,rcar-gen3-rpc-if"; 2406 reg = <0 0xee200000 0 0x200>, 2407 <0 0x08000000 0 0x04000000>, 2408 <0 0xee208000 0 0x100>; 2409 reg-names = "regs", "dirmap", "wbuf"; 2410 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 2411 clocks = <&cpg CPG_MOD 917>; 2412 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2413 resets = <&cpg 917>; 2414 #address-cells = <1>; 2415 #size-cells = <0>; 2416 status = "disabled"; 2417 }; 2418 2419 gic: interrupt-controller@f1010000 { 2420 compatible = "arm,gic-400"; 2421 #interrupt-cells = <3>; 2422 #address-cells = <0>; 2423 interrupt-controller; 2424 reg = <0x0 0xf1010000 0 0x1000>, 2425 <0x0 0xf1020000 0 0x20000>, 2426 <0x0 0xf1040000 0 0x20000>, 2427 <0x0 0xf1060000 0 0x20000>; 2428 interrupts = <GIC_PPI 9 2429 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_HIGH)>; 2430 clocks = <&cpg CPG_MOD 408>; 2431 clock-names = "clk"; 2432 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2433 resets = <&cpg 408>; 2434 }; 2435 2436 pciec0: pcie@fe000000 { 2437 compatible = "renesas,pcie-r8a77961", 2438 "renesas,pcie-rcar-gen3"; 2439 reg = <0 0xfe000000 0 0x80000>; 2440 #address-cells = <3>; 2441 #size-cells = <2>; 2442 bus-range = <0x00 0xff>; 2443 device_type = "pci"; 2444 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 2445 <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 2446 <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 2447 <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 2448 /* Map all possible DDR/IOMMU as inbound ranges */ 2449 dma-ranges = <0x42000000 0 0x00000000 0 0x00000000 1 0x00000000>; 2450 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 2451 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 2452 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 2453 #interrupt-cells = <1>; 2454 interrupt-map-mask = <0 0 0 0>; 2455 interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 2456 clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 2457 clock-names = "pcie", "pcie_bus"; 2458 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2459 resets = <&cpg 319>; 2460 iommu-map = <0 &ipmmu_hc 0 1>; 2461 iommu-map-mask = <0>; 2462 status = "disabled"; 2463 }; 2464 2465 pciec1: pcie@ee800000 { 2466 compatible = "renesas,pcie-r8a77961", 2467 "renesas,pcie-rcar-gen3"; 2468 reg = <0 0xee800000 0 0x80000>; 2469 #address-cells = <3>; 2470 #size-cells = <2>; 2471 bus-range = <0x00 0xff>; 2472 device_type = "pci"; 2473 ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00100000>, 2474 <0x02000000 0 0xeea00000 0 0xeea00000 0 0x00200000>, 2475 <0x02000000 0 0xc0000000 0 0xc0000000 0 0x08000000>, 2476 <0x42000000 0 0xc8000000 0 0xc8000000 0 0x08000000>; 2477 /* Map all possible DDR/IOMMU as inbound ranges */ 2478 dma-ranges = <0x42000000 0 0x00000000 0 0x00000000 1 0x00000000>; 2479 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, 2480 <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, 2481 <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 2482 #interrupt-cells = <1>; 2483 interrupt-map-mask = <0 0 0 0>; 2484 interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 2485 clocks = <&cpg CPG_MOD 318>, <&pcie_bus_clk>; 2486 clock-names = "pcie", "pcie_bus"; 2487 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2488 resets = <&cpg 318>; 2489 iommu-map = <0 &ipmmu_hc 1 1>; 2490 iommu-map-mask = <0>; 2491 status = "disabled"; 2492 }; 2493 2494 fcpf0: fcp@fe950000 { 2495 compatible = "renesas,fcpf"; 2496 reg = <0 0xfe950000 0 0x200>; 2497 clocks = <&cpg CPG_MOD 615>; 2498 power-domains = <&sysc R8A77961_PD_A3VC>; 2499 resets = <&cpg 615>; 2500 }; 2501 2502 fcpvb0: fcp@fe96f000 { 2503 compatible = "renesas,fcpv"; 2504 reg = <0 0xfe96f000 0 0x200>; 2505 clocks = <&cpg CPG_MOD 607>; 2506 power-domains = <&sysc R8A77961_PD_A3VC>; 2507 resets = <&cpg 607>; 2508 }; 2509 2510 fcpvi0: fcp@fe9af000 { 2511 compatible = "renesas,fcpv"; 2512 reg = <0 0xfe9af000 0 0x200>; 2513 clocks = <&cpg CPG_MOD 611>; 2514 power-domains = <&sysc R8A77961_PD_A3VC>; 2515 resets = <&cpg 611>; 2516 iommus = <&ipmmu_vc0 19>; 2517 }; 2518 2519 fcpvd0: fcp@fea27000 { 2520 compatible = "renesas,fcpv"; 2521 reg = <0 0xfea27000 0 0x200>; 2522 clocks = <&cpg CPG_MOD 603>; 2523 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2524 resets = <&cpg 603>; 2525 iommus = <&ipmmu_vi0 8>; 2526 }; 2527 2528 fcpvd1: fcp@fea2f000 { 2529 compatible = "renesas,fcpv"; 2530 reg = <0 0xfea2f000 0 0x200>; 2531 clocks = <&cpg CPG_MOD 602>; 2532 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2533 resets = <&cpg 602>; 2534 iommus = <&ipmmu_vi0 9>; 2535 }; 2536 2537 fcpvd2: fcp@fea37000 { 2538 compatible = "renesas,fcpv"; 2539 reg = <0 0xfea37000 0 0x200>; 2540 clocks = <&cpg CPG_MOD 601>; 2541 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2542 resets = <&cpg 601>; 2543 iommus = <&ipmmu_vi0 10>; 2544 }; 2545 2546 vspb: vsp@fe960000 { 2547 compatible = "renesas,vsp2"; 2548 reg = <0 0xfe960000 0 0x8000>; 2549 interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 2550 clocks = <&cpg CPG_MOD 626>; 2551 power-domains = <&sysc R8A77961_PD_A3VC>; 2552 resets = <&cpg 626>; 2553 2554 renesas,fcp = <&fcpvb0>; 2555 }; 2556 2557 vspd0: vsp@fea20000 { 2558 compatible = "renesas,vsp2"; 2559 reg = <0 0xfea20000 0 0x5000>; 2560 interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>; 2561 clocks = <&cpg CPG_MOD 623>; 2562 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2563 resets = <&cpg 623>; 2564 2565 renesas,fcp = <&fcpvd0>; 2566 }; 2567 2568 vspd1: vsp@fea28000 { 2569 compatible = "renesas,vsp2"; 2570 reg = <0 0xfea28000 0 0x5000>; 2571 interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>; 2572 clocks = <&cpg CPG_MOD 622>; 2573 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2574 resets = <&cpg 622>; 2575 2576 renesas,fcp = <&fcpvd1>; 2577 }; 2578 2579 vspd2: vsp@fea30000 { 2580 compatible = "renesas,vsp2"; 2581 reg = <0 0xfea30000 0 0x5000>; 2582 interrupts = <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>; 2583 clocks = <&cpg CPG_MOD 621>; 2584 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2585 resets = <&cpg 621>; 2586 2587 renesas,fcp = <&fcpvd2>; 2588 }; 2589 2590 vspi0: vsp@fe9a0000 { 2591 compatible = "renesas,vsp2"; 2592 reg = <0 0xfe9a0000 0 0x8000>; 2593 interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 2594 clocks = <&cpg CPG_MOD 631>; 2595 power-domains = <&sysc R8A77961_PD_A3VC>; 2596 resets = <&cpg 631>; 2597 2598 renesas,fcp = <&fcpvi0>; 2599 }; 2600 2601 csi20: csi2@fea80000 { 2602 compatible = "renesas,r8a77961-csi2"; 2603 reg = <0 0xfea80000 0 0x10000>; 2604 interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 2605 clocks = <&cpg CPG_MOD 714>; 2606 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2607 resets = <&cpg 714>; 2608 status = "disabled"; 2609 2610 ports { 2611 #address-cells = <1>; 2612 #size-cells = <0>; 2613 2614 port@0 { 2615 reg = <0>; 2616 }; 2617 2618 port@1 { 2619 #address-cells = <1>; 2620 #size-cells = <0>; 2621 2622 reg = <1>; 2623 2624 csi20vin0: endpoint@0 { 2625 reg = <0>; 2626 remote-endpoint = <&vin0csi20>; 2627 }; 2628 csi20vin1: endpoint@1 { 2629 reg = <1>; 2630 remote-endpoint = <&vin1csi20>; 2631 }; 2632 csi20vin2: endpoint@2 { 2633 reg = <2>; 2634 remote-endpoint = <&vin2csi20>; 2635 }; 2636 csi20vin3: endpoint@3 { 2637 reg = <3>; 2638 remote-endpoint = <&vin3csi20>; 2639 }; 2640 csi20vin4: endpoint@4 { 2641 reg = <4>; 2642 remote-endpoint = <&vin4csi20>; 2643 }; 2644 csi20vin5: endpoint@5 { 2645 reg = <5>; 2646 remote-endpoint = <&vin5csi20>; 2647 }; 2648 csi20vin6: endpoint@6 { 2649 reg = <6>; 2650 remote-endpoint = <&vin6csi20>; 2651 }; 2652 csi20vin7: endpoint@7 { 2653 reg = <7>; 2654 remote-endpoint = <&vin7csi20>; 2655 }; 2656 }; 2657 }; 2658 }; 2659 2660 csi40: csi2@feaa0000 { 2661 compatible = "renesas,r8a77961-csi2"; 2662 reg = <0 0xfeaa0000 0 0x10000>; 2663 interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 2664 clocks = <&cpg CPG_MOD 716>; 2665 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2666 resets = <&cpg 716>; 2667 status = "disabled"; 2668 2669 ports { 2670 #address-cells = <1>; 2671 #size-cells = <0>; 2672 2673 port@0 { 2674 reg = <0>; 2675 }; 2676 2677 port@1 { 2678 #address-cells = <1>; 2679 #size-cells = <0>; 2680 2681 reg = <1>; 2682 2683 csi40vin0: endpoint@0 { 2684 reg = <0>; 2685 remote-endpoint = <&vin0csi40>; 2686 }; 2687 csi40vin1: endpoint@1 { 2688 reg = <1>; 2689 remote-endpoint = <&vin1csi40>; 2690 }; 2691 csi40vin2: endpoint@2 { 2692 reg = <2>; 2693 remote-endpoint = <&vin2csi40>; 2694 }; 2695 csi40vin3: endpoint@3 { 2696 reg = <3>; 2697 remote-endpoint = <&vin3csi40>; 2698 }; 2699 csi40vin4: endpoint@4 { 2700 reg = <4>; 2701 remote-endpoint = <&vin4csi40>; 2702 }; 2703 csi40vin5: endpoint@5 { 2704 reg = <5>; 2705 remote-endpoint = <&vin5csi40>; 2706 }; 2707 csi40vin6: endpoint@6 { 2708 reg = <6>; 2709 remote-endpoint = <&vin6csi40>; 2710 }; 2711 csi40vin7: endpoint@7 { 2712 reg = <7>; 2713 remote-endpoint = <&vin7csi40>; 2714 }; 2715 }; 2716 2717 }; 2718 }; 2719 2720 hdmi0: hdmi@fead0000 { 2721 compatible = "renesas,r8a77961-hdmi", "renesas,rcar-gen3-hdmi"; 2722 reg = <0 0xfead0000 0 0x10000>; 2723 interrupts = <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>; 2724 clocks = <&cpg CPG_MOD 729>, <&cpg CPG_CORE R8A77961_CLK_HDMI>; 2725 clock-names = "iahb", "isfr"; 2726 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2727 resets = <&cpg 729>; 2728 status = "disabled"; 2729 2730 ports { 2731 #address-cells = <1>; 2732 #size-cells = <0>; 2733 port@0 { 2734 reg = <0>; 2735 dw_hdmi0_in: endpoint { 2736 remote-endpoint = <&du_out_hdmi0>; 2737 }; 2738 }; 2739 port@1 { 2740 reg = <1>; 2741 }; 2742 port@2 { 2743 /* HDMI sound */ 2744 reg = <2>; 2745 }; 2746 }; 2747 }; 2748 2749 du: display@feb00000 { 2750 compatible = "renesas,du-r8a77961"; 2751 reg = <0 0xfeb00000 0 0x70000>; 2752 interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 2753 <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>, 2754 <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>; 2755 clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>, 2756 <&cpg CPG_MOD 722>; 2757 clock-names = "du.0", "du.1", "du.2"; 2758 resets = <&cpg 724>, <&cpg 722>; 2759 reset-names = "du.0", "du.2"; 2760 2761 renesas,vsps = <&vspd0 0>, <&vspd1 0>, <&vspd2 0>; 2762 status = "disabled"; 2763 2764 ports { 2765 #address-cells = <1>; 2766 #size-cells = <0>; 2767 2768 port@0 { 2769 reg = <0>; 2770 }; 2771 port@1 { 2772 reg = <1>; 2773 du_out_hdmi0: endpoint { 2774 remote-endpoint = <&dw_hdmi0_in>; 2775 }; 2776 }; 2777 port@2 { 2778 reg = <2>; 2779 du_out_lvds0: endpoint { 2780 remote-endpoint = <&lvds0_in>; 2781 }; 2782 }; 2783 }; 2784 }; 2785 2786 lvds0: lvds@feb90000 { 2787 compatible = "renesas,r8a77961-lvds"; 2788 reg = <0 0xfeb90000 0 0x14>; 2789 clocks = <&cpg CPG_MOD 727>; 2790 power-domains = <&sysc R8A77961_PD_ALWAYS_ON>; 2791 resets = <&cpg 727>; 2792 status = "disabled"; 2793 2794 ports { 2795 #address-cells = <1>; 2796 #size-cells = <0>; 2797 2798 port@0 { 2799 reg = <0>; 2800 lvds0_in: endpoint { 2801 remote-endpoint = <&du_out_lvds0>; 2802 }; 2803 }; 2804 port@1 { 2805 reg = <1>; 2806 }; 2807 }; 2808 }; 2809 2810 prr: chipid@fff00044 { 2811 compatible = "renesas,prr"; 2812 reg = <0 0xfff00044 0 4>; 2813 }; 2814 }; 2815 2816 thermal-zones { 2817 sensor1_thermal: sensor1-thermal { 2818 polling-delay-passive = <250>; 2819 polling-delay = <1000>; 2820 thermal-sensors = <&tsc 0>; 2821 sustainable-power = <3874>; 2822 2823 trips { 2824 sensor1_crit: sensor1-crit { 2825 temperature = <120000>; 2826 hysteresis = <1000>; 2827 type = "critical"; 2828 }; 2829 }; 2830 }; 2831 2832 sensor2_thermal: sensor2-thermal { 2833 polling-delay-passive = <250>; 2834 polling-delay = <1000>; 2835 thermal-sensors = <&tsc 1>; 2836 sustainable-power = <3874>; 2837 2838 trips { 2839 sensor2_crit: sensor2-crit { 2840 temperature = <120000>; 2841 hysteresis = <1000>; 2842 type = "critical"; 2843 }; 2844 }; 2845 }; 2846 2847 sensor3_thermal: sensor3-thermal { 2848 polling-delay-passive = <250>; 2849 polling-delay = <1000>; 2850 thermal-sensors = <&tsc 2>; 2851 sustainable-power = <3874>; 2852 2853 cooling-maps { 2854 map0 { 2855 trip = <&target>; 2856 cooling-device = <&a57_0 2 4>; 2857 contribution = <1024>; 2858 }; 2859 map1 { 2860 trip = <&target>; 2861 cooling-device = <&a53_0 0 2>; 2862 contribution = <1024>; 2863 }; 2864 }; 2865 trips { 2866 target: trip-point1 { 2867 temperature = <100000>; 2868 hysteresis = <1000>; 2869 type = "passive"; 2870 }; 2871 2872 sensor3_crit: sensor3-crit { 2873 temperature = <120000>; 2874 hysteresis = <1000>; 2875 type = "critical"; 2876 }; 2877 }; 2878 }; 2879 }; 2880 2881 timer { 2882 compatible = "arm,armv8-timer"; 2883 interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 2884 <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 2885 <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 2886 <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>; 2887 }; 2888 2889 /* External USB clocks - can be overridden by the board */ 2890 usb3s0_clk: usb3s0 { 2891 compatible = "fixed-clock"; 2892 #clock-cells = <0>; 2893 clock-frequency = <0>; 2894 }; 2895 2896 usb_extal_clk: usb_extal { 2897 compatible = "fixed-clock"; 2898 #clock-cells = <0>; 2899 clock-frequency = <0>; 2900 }; 2901}; 2902