14dd61a52SMarian-Cristian Rotariu// SPDX-License-Identifier: GPL-2.0 24dd61a52SMarian-Cristian Rotariu/* 34dd61a52SMarian-Cristian Rotariu * Device Tree Source for the r8a774e1 SoC 44dd61a52SMarian-Cristian Rotariu * 54dd61a52SMarian-Cristian Rotariu * Copyright (C) 2020 Renesas Electronics Corp. 64dd61a52SMarian-Cristian Rotariu */ 74dd61a52SMarian-Cristian Rotariu 84dd61a52SMarian-Cristian Rotariu#include <dt-bindings/interrupt-controller/irq.h> 94dd61a52SMarian-Cristian Rotariu#include <dt-bindings/interrupt-controller/arm-gic.h> 104dd61a52SMarian-Cristian Rotariu#include <dt-bindings/clock/r8a774e1-cpg-mssr.h> 114dd61a52SMarian-Cristian Rotariu#include <dt-bindings/power/r8a774e1-sysc.h> 124dd61a52SMarian-Cristian Rotariu 134dd61a52SMarian-Cristian Rotariu#define CPG_AUDIO_CLK_I R8A774E1_CLK_S0D4 144dd61a52SMarian-Cristian Rotariu 154dd61a52SMarian-Cristian Rotariu/ { 164dd61a52SMarian-Cristian Rotariu compatible = "renesas,r8a774e1"; 174dd61a52SMarian-Cristian Rotariu #address-cells = <2>; 184dd61a52SMarian-Cristian Rotariu #size-cells = <2>; 194dd61a52SMarian-Cristian Rotariu 204dd61a52SMarian-Cristian Rotariu /* 214dd61a52SMarian-Cristian Rotariu * The external audio clocks are configured as 0 Hz fixed frequency 224dd61a52SMarian-Cristian Rotariu * clocks by default. 234dd61a52SMarian-Cristian Rotariu * Boards that provide audio clocks should override them. 244dd61a52SMarian-Cristian Rotariu */ 254dd61a52SMarian-Cristian Rotariu audio_clk_a: audio_clk_a { 264dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 274dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 284dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 294dd61a52SMarian-Cristian Rotariu }; 304dd61a52SMarian-Cristian Rotariu 314dd61a52SMarian-Cristian Rotariu audio_clk_c: audio_clk_c { 324dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 334dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 344dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 354dd61a52SMarian-Cristian Rotariu }; 364dd61a52SMarian-Cristian Rotariu 37d18dbce4SMarian-Cristian Rotariu cluster0_opp: opp_table0 { 38d18dbce4SMarian-Cristian Rotariu compatible = "operating-points-v2"; 39d18dbce4SMarian-Cristian Rotariu opp-shared; 40d18dbce4SMarian-Cristian Rotariu 41d18dbce4SMarian-Cristian Rotariu opp-500000000 { 42d18dbce4SMarian-Cristian Rotariu opp-hz = /bits/ 64 <500000000>; 43d18dbce4SMarian-Cristian Rotariu opp-microvolt = <820000>; 44d18dbce4SMarian-Cristian Rotariu clock-latency-ns = <300000>; 45d18dbce4SMarian-Cristian Rotariu }; 46d18dbce4SMarian-Cristian Rotariu opp-1000000000 { 47d18dbce4SMarian-Cristian Rotariu opp-hz = /bits/ 64 <1000000000>; 48d18dbce4SMarian-Cristian Rotariu opp-microvolt = <820000>; 49d18dbce4SMarian-Cristian Rotariu clock-latency-ns = <300000>; 50d18dbce4SMarian-Cristian Rotariu }; 51d18dbce4SMarian-Cristian Rotariu opp-1500000000 { 52d18dbce4SMarian-Cristian Rotariu opp-hz = /bits/ 64 <1500000000>; 53d18dbce4SMarian-Cristian Rotariu opp-microvolt = <820000>; 54d18dbce4SMarian-Cristian Rotariu clock-latency-ns = <300000>; 55d18dbce4SMarian-Cristian Rotariu opp-suspend; 56d18dbce4SMarian-Cristian Rotariu }; 57d18dbce4SMarian-Cristian Rotariu }; 58d18dbce4SMarian-Cristian Rotariu 59d18dbce4SMarian-Cristian Rotariu cluster1_opp: opp_table1 { 60d18dbce4SMarian-Cristian Rotariu compatible = "operating-points-v2"; 61d18dbce4SMarian-Cristian Rotariu opp-shared; 62d18dbce4SMarian-Cristian Rotariu 63d18dbce4SMarian-Cristian Rotariu opp-800000000 { 64d18dbce4SMarian-Cristian Rotariu opp-hz = /bits/ 64 <800000000>; 65d18dbce4SMarian-Cristian Rotariu opp-microvolt = <820000>; 66d18dbce4SMarian-Cristian Rotariu clock-latency-ns = <300000>; 67d18dbce4SMarian-Cristian Rotariu }; 68d18dbce4SMarian-Cristian Rotariu opp-1000000000 { 69d18dbce4SMarian-Cristian Rotariu opp-hz = /bits/ 64 <1000000000>; 70d18dbce4SMarian-Cristian Rotariu opp-microvolt = <820000>; 71d18dbce4SMarian-Cristian Rotariu clock-latency-ns = <300000>; 72d18dbce4SMarian-Cristian Rotariu }; 73d18dbce4SMarian-Cristian Rotariu opp-1200000000 { 74d18dbce4SMarian-Cristian Rotariu opp-hz = /bits/ 64 <1200000000>; 75d18dbce4SMarian-Cristian Rotariu opp-microvolt = <820000>; 76d18dbce4SMarian-Cristian Rotariu clock-latency-ns = <300000>; 77d18dbce4SMarian-Cristian Rotariu }; 78d18dbce4SMarian-Cristian Rotariu }; 79d18dbce4SMarian-Cristian Rotariu 804dd61a52SMarian-Cristian Rotariu cpus { 814dd61a52SMarian-Cristian Rotariu #address-cells = <1>; 824dd61a52SMarian-Cristian Rotariu #size-cells = <0>; 834dd61a52SMarian-Cristian Rotariu 844dd61a52SMarian-Cristian Rotariu cpu-map { 854dd61a52SMarian-Cristian Rotariu cluster0 { 864dd61a52SMarian-Cristian Rotariu core0 { 874dd61a52SMarian-Cristian Rotariu cpu = <&a57_0>; 884dd61a52SMarian-Cristian Rotariu }; 894dd61a52SMarian-Cristian Rotariu core1 { 904dd61a52SMarian-Cristian Rotariu cpu = <&a57_1>; 914dd61a52SMarian-Cristian Rotariu }; 924dd61a52SMarian-Cristian Rotariu core2 { 934dd61a52SMarian-Cristian Rotariu cpu = <&a57_2>; 944dd61a52SMarian-Cristian Rotariu }; 954dd61a52SMarian-Cristian Rotariu core3 { 964dd61a52SMarian-Cristian Rotariu cpu = <&a57_3>; 974dd61a52SMarian-Cristian Rotariu }; 984dd61a52SMarian-Cristian Rotariu }; 994dd61a52SMarian-Cristian Rotariu 1004dd61a52SMarian-Cristian Rotariu cluster1 { 1014dd61a52SMarian-Cristian Rotariu core0 { 1024dd61a52SMarian-Cristian Rotariu cpu = <&a53_0>; 1034dd61a52SMarian-Cristian Rotariu }; 1044dd61a52SMarian-Cristian Rotariu core1 { 1054dd61a52SMarian-Cristian Rotariu cpu = <&a53_1>; 1064dd61a52SMarian-Cristian Rotariu }; 1074dd61a52SMarian-Cristian Rotariu core2 { 1084dd61a52SMarian-Cristian Rotariu cpu = <&a53_2>; 1094dd61a52SMarian-Cristian Rotariu }; 1104dd61a52SMarian-Cristian Rotariu core3 { 1114dd61a52SMarian-Cristian Rotariu cpu = <&a53_3>; 1124dd61a52SMarian-Cristian Rotariu }; 1134dd61a52SMarian-Cristian Rotariu }; 1144dd61a52SMarian-Cristian Rotariu }; 1154dd61a52SMarian-Cristian Rotariu 1164dd61a52SMarian-Cristian Rotariu a57_0: cpu@0 { 1174dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a57"; 1184dd61a52SMarian-Cristian Rotariu reg = <0x0>; 1194dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1204dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA57_CPU0>; 1214dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA57>; 1224dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 1234dd61a52SMarian-Cristian Rotariu dynamic-power-coefficient = <854>; 1244dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>; 125d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster0_opp>; 1264dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <1024>; 1274dd61a52SMarian-Cristian Rotariu #cooling-cells = <2>; 1284dd61a52SMarian-Cristian Rotariu }; 1294dd61a52SMarian-Cristian Rotariu 1304dd61a52SMarian-Cristian Rotariu a57_1: cpu@1 { 1314dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a57"; 1324dd61a52SMarian-Cristian Rotariu reg = <0x1>; 1334dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1344dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA57_CPU1>; 1354dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA57>; 1364dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 1374dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>; 138d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster0_opp>; 1394dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <1024>; 1404dd61a52SMarian-Cristian Rotariu #cooling-cells = <2>; 1414dd61a52SMarian-Cristian Rotariu }; 1424dd61a52SMarian-Cristian Rotariu 1434dd61a52SMarian-Cristian Rotariu a57_2: cpu@2 { 1444dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a57"; 1454dd61a52SMarian-Cristian Rotariu reg = <0x2>; 1464dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1474dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA57_CPU2>; 1484dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA57>; 1494dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 1504dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>; 151d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster0_opp>; 1524dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <1024>; 1534dd61a52SMarian-Cristian Rotariu #cooling-cells = <2>; 1544dd61a52SMarian-Cristian Rotariu }; 1554dd61a52SMarian-Cristian Rotariu 1564dd61a52SMarian-Cristian Rotariu a57_3: cpu@3 { 1574dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a57"; 1584dd61a52SMarian-Cristian Rotariu reg = <0x3>; 1594dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1604dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA57_CPU3>; 1614dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA57>; 1624dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 1634dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>; 164d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster0_opp>; 1654dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <1024>; 1664dd61a52SMarian-Cristian Rotariu #cooling-cells = <2>; 1674dd61a52SMarian-Cristian Rotariu }; 1684dd61a52SMarian-Cristian Rotariu 1694dd61a52SMarian-Cristian Rotariu a53_0: cpu@100 { 1704dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a53"; 1714dd61a52SMarian-Cristian Rotariu reg = <0x100>; 1724dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1734dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA53_CPU0>; 1744dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA53>; 1754dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 1764dd61a52SMarian-Cristian Rotariu #cooling-cells = <2>; 1774dd61a52SMarian-Cristian Rotariu dynamic-power-coefficient = <277>; 1784dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>; 179d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster1_opp>; 1804dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <535>; 1814dd61a52SMarian-Cristian Rotariu }; 1824dd61a52SMarian-Cristian Rotariu 1834dd61a52SMarian-Cristian Rotariu a53_1: cpu@101 { 1844dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a53"; 1854dd61a52SMarian-Cristian Rotariu reg = <0x101>; 1864dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1874dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA53_CPU1>; 1884dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA53>; 1894dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 1904dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>; 191d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster1_opp>; 1924dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <535>; 1934dd61a52SMarian-Cristian Rotariu }; 1944dd61a52SMarian-Cristian Rotariu 1954dd61a52SMarian-Cristian Rotariu a53_2: cpu@102 { 1964dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a53"; 1974dd61a52SMarian-Cristian Rotariu reg = <0x102>; 1984dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1994dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA53_CPU2>; 2004dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA53>; 2014dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 2024dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>; 203d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster1_opp>; 2044dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <535>; 2054dd61a52SMarian-Cristian Rotariu }; 2064dd61a52SMarian-Cristian Rotariu 2074dd61a52SMarian-Cristian Rotariu a53_3: cpu@103 { 2084dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a53"; 2094dd61a52SMarian-Cristian Rotariu reg = <0x103>; 2104dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 2114dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA53_CPU3>; 2124dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA53>; 2134dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 2144dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>; 215d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster1_opp>; 2164dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <535>; 2174dd61a52SMarian-Cristian Rotariu }; 2184dd61a52SMarian-Cristian Rotariu 2194dd61a52SMarian-Cristian Rotariu L2_CA57: cache-controller-0 { 2204dd61a52SMarian-Cristian Rotariu compatible = "cache"; 2214dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA57_SCU>; 2224dd61a52SMarian-Cristian Rotariu cache-unified; 2234dd61a52SMarian-Cristian Rotariu cache-level = <2>; 2244dd61a52SMarian-Cristian Rotariu }; 2254dd61a52SMarian-Cristian Rotariu 2264dd61a52SMarian-Cristian Rotariu L2_CA53: cache-controller-1 { 2274dd61a52SMarian-Cristian Rotariu compatible = "cache"; 2284dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA53_SCU>; 2294dd61a52SMarian-Cristian Rotariu cache-unified; 2304dd61a52SMarian-Cristian Rotariu cache-level = <2>; 2314dd61a52SMarian-Cristian Rotariu }; 2324dd61a52SMarian-Cristian Rotariu }; 2334dd61a52SMarian-Cristian Rotariu 2344dd61a52SMarian-Cristian Rotariu extal_clk: extal { 2354dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 2364dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 2374dd61a52SMarian-Cristian Rotariu /* This value must be overridden by the board */ 2384dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 2394dd61a52SMarian-Cristian Rotariu }; 2404dd61a52SMarian-Cristian Rotariu 2414dd61a52SMarian-Cristian Rotariu extalr_clk: extalr { 2424dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 2434dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 2444dd61a52SMarian-Cristian Rotariu /* This value must be overridden by the board */ 2454dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 2464dd61a52SMarian-Cristian Rotariu }; 2474dd61a52SMarian-Cristian Rotariu 2484dd61a52SMarian-Cristian Rotariu /* External PCIe clock - can be overridden by the board */ 2494dd61a52SMarian-Cristian Rotariu pcie_bus_clk: pcie_bus { 2504dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 2514dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 2524dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 2534dd61a52SMarian-Cristian Rotariu }; 2544dd61a52SMarian-Cristian Rotariu 2554dd61a52SMarian-Cristian Rotariu pmu_a53 { 2564dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a53-pmu"; 2574dd61a52SMarian-Cristian Rotariu interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 2584dd61a52SMarian-Cristian Rotariu <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>, 2594dd61a52SMarian-Cristian Rotariu <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>, 2604dd61a52SMarian-Cristian Rotariu <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 2614dd61a52SMarian-Cristian Rotariu interrupt-affinity = <&a53_0>, <&a53_1>, <&a53_2>, <&a53_3>; 2624dd61a52SMarian-Cristian Rotariu }; 2634dd61a52SMarian-Cristian Rotariu 2644dd61a52SMarian-Cristian Rotariu pmu_a57 { 2654dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a57-pmu"; 2664dd61a52SMarian-Cristian Rotariu interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 2674dd61a52SMarian-Cristian Rotariu <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, 2684dd61a52SMarian-Cristian Rotariu <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>, 2694dd61a52SMarian-Cristian Rotariu <&gic GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 2704dd61a52SMarian-Cristian Rotariu interrupt-affinity = <&a57_0>, <&a57_1>, <&a57_2>, <&a57_3>; 2714dd61a52SMarian-Cristian Rotariu }; 2724dd61a52SMarian-Cristian Rotariu 2734dd61a52SMarian-Cristian Rotariu psci { 2744dd61a52SMarian-Cristian Rotariu compatible = "arm,psci-1.0", "arm,psci-0.2"; 2754dd61a52SMarian-Cristian Rotariu method = "smc"; 2764dd61a52SMarian-Cristian Rotariu }; 2774dd61a52SMarian-Cristian Rotariu 2784dd61a52SMarian-Cristian Rotariu /* External SCIF clock - to be overridden by boards that provide it */ 2794dd61a52SMarian-Cristian Rotariu scif_clk: scif { 2804dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 2814dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 2824dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 2834dd61a52SMarian-Cristian Rotariu }; 2844dd61a52SMarian-Cristian Rotariu 2854dd61a52SMarian-Cristian Rotariu soc { 2864dd61a52SMarian-Cristian Rotariu compatible = "simple-bus"; 2874dd61a52SMarian-Cristian Rotariu interrupt-parent = <&gic>; 2884dd61a52SMarian-Cristian Rotariu #address-cells = <2>; 2894dd61a52SMarian-Cristian Rotariu #size-cells = <2>; 2904dd61a52SMarian-Cristian Rotariu ranges; 2914dd61a52SMarian-Cristian Rotariu 2924dd61a52SMarian-Cristian Rotariu rwdt: watchdog@e6020000 { 2934dd61a52SMarian-Cristian Rotariu reg = <0 0xe6020000 0 0x0c>; 2944dd61a52SMarian-Cristian Rotariu status = "disabled"; 2954dd61a52SMarian-Cristian Rotariu 2964dd61a52SMarian-Cristian Rotariu /* placeholder */ 2974dd61a52SMarian-Cristian Rotariu }; 2984dd61a52SMarian-Cristian Rotariu 2994dd61a52SMarian-Cristian Rotariu gpio0: gpio@e6050000 { 30043b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 30143b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3024dd61a52SMarian-Cristian Rotariu reg = <0 0xe6050000 0 0x50>; 30343b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 3044dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3054dd61a52SMarian-Cristian Rotariu gpio-controller; 30643b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 0 16>; 3074dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3084dd61a52SMarian-Cristian Rotariu interrupt-controller; 30943b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 912>; 31043b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 31143b0c905SMarian-Cristian Rotariu resets = <&cpg 912>; 3124dd61a52SMarian-Cristian Rotariu }; 3134dd61a52SMarian-Cristian Rotariu 3144dd61a52SMarian-Cristian Rotariu gpio1: gpio@e6051000 { 31543b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 31643b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3174dd61a52SMarian-Cristian Rotariu reg = <0 0xe6051000 0 0x50>; 31843b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 3194dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3204dd61a52SMarian-Cristian Rotariu gpio-controller; 32143b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 32 29>; 3224dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3234dd61a52SMarian-Cristian Rotariu interrupt-controller; 32443b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 911>; 32543b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 32643b0c905SMarian-Cristian Rotariu resets = <&cpg 911>; 3274dd61a52SMarian-Cristian Rotariu }; 3284dd61a52SMarian-Cristian Rotariu 3294dd61a52SMarian-Cristian Rotariu gpio2: gpio@e6052000 { 33043b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 33143b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3324dd61a52SMarian-Cristian Rotariu reg = <0 0xe6052000 0 0x50>; 33343b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 3344dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3354dd61a52SMarian-Cristian Rotariu gpio-controller; 33643b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 64 15>; 3374dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3384dd61a52SMarian-Cristian Rotariu interrupt-controller; 33943b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 910>; 34043b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 34143b0c905SMarian-Cristian Rotariu resets = <&cpg 910>; 3424dd61a52SMarian-Cristian Rotariu }; 3434dd61a52SMarian-Cristian Rotariu 3444dd61a52SMarian-Cristian Rotariu gpio3: gpio@e6053000 { 34543b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 34643b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3474dd61a52SMarian-Cristian Rotariu reg = <0 0xe6053000 0 0x50>; 34843b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 3494dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3504dd61a52SMarian-Cristian Rotariu gpio-controller; 35143b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 96 16>; 3524dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3534dd61a52SMarian-Cristian Rotariu interrupt-controller; 35443b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 909>; 35543b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 35643b0c905SMarian-Cristian Rotariu resets = <&cpg 909>; 3574dd61a52SMarian-Cristian Rotariu }; 3584dd61a52SMarian-Cristian Rotariu 3594dd61a52SMarian-Cristian Rotariu gpio4: gpio@e6054000 { 36043b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 36143b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3624dd61a52SMarian-Cristian Rotariu reg = <0 0xe6054000 0 0x50>; 36343b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 3644dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3654dd61a52SMarian-Cristian Rotariu gpio-controller; 36643b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 128 18>; 3674dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3684dd61a52SMarian-Cristian Rotariu interrupt-controller; 36943b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 908>; 37043b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 37143b0c905SMarian-Cristian Rotariu resets = <&cpg 908>; 3724dd61a52SMarian-Cristian Rotariu }; 3734dd61a52SMarian-Cristian Rotariu 3744dd61a52SMarian-Cristian Rotariu gpio5: gpio@e6055000 { 37543b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 37643b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3774dd61a52SMarian-Cristian Rotariu reg = <0 0xe6055000 0 0x50>; 37843b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 3794dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3804dd61a52SMarian-Cristian Rotariu gpio-controller; 38143b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 160 26>; 3824dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3834dd61a52SMarian-Cristian Rotariu interrupt-controller; 38443b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 907>; 38543b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 38643b0c905SMarian-Cristian Rotariu resets = <&cpg 907>; 3874dd61a52SMarian-Cristian Rotariu }; 3884dd61a52SMarian-Cristian Rotariu 3894dd61a52SMarian-Cristian Rotariu gpio6: gpio@e6055400 { 39043b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 39143b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3924dd61a52SMarian-Cristian Rotariu reg = <0 0xe6055400 0 0x50>; 39343b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 3944dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3954dd61a52SMarian-Cristian Rotariu gpio-controller; 39643b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 192 32>; 3974dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3984dd61a52SMarian-Cristian Rotariu interrupt-controller; 39943b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 906>; 40043b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 40143b0c905SMarian-Cristian Rotariu resets = <&cpg 906>; 4024dd61a52SMarian-Cristian Rotariu }; 4034dd61a52SMarian-Cristian Rotariu 4044dd61a52SMarian-Cristian Rotariu gpio7: gpio@e6055800 { 40543b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 40643b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 4074dd61a52SMarian-Cristian Rotariu reg = <0 0xe6055800 0 0x50>; 40843b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 4094dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 4104dd61a52SMarian-Cristian Rotariu gpio-controller; 41143b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 224 4>; 4124dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 4134dd61a52SMarian-Cristian Rotariu interrupt-controller; 41443b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 905>; 41543b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 41643b0c905SMarian-Cristian Rotariu resets = <&cpg 905>; 4174dd61a52SMarian-Cristian Rotariu }; 4184dd61a52SMarian-Cristian Rotariu 4194dd61a52SMarian-Cristian Rotariu pfc: pin-controller@e6060000 { 4204dd61a52SMarian-Cristian Rotariu compatible = "renesas,pfc-r8a774e1"; 4214dd61a52SMarian-Cristian Rotariu reg = <0 0xe6060000 0 0x50c>; 4224dd61a52SMarian-Cristian Rotariu }; 4234dd61a52SMarian-Cristian Rotariu 424c6c4b7deSMarian-Cristian Rotariu cmt0: timer@e60f0000 { 425c6c4b7deSMarian-Cristian Rotariu compatible = "renesas,r8a774e1-cmt0", 426c6c4b7deSMarian-Cristian Rotariu "renesas,rcar-gen3-cmt0"; 427c6c4b7deSMarian-Cristian Rotariu reg = <0 0xe60f0000 0 0x1004>; 428c6c4b7deSMarian-Cristian Rotariu interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 429c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 430c6c4b7deSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 303>; 431c6c4b7deSMarian-Cristian Rotariu clock-names = "fck"; 432c6c4b7deSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 433c6c4b7deSMarian-Cristian Rotariu resets = <&cpg 303>; 434c6c4b7deSMarian-Cristian Rotariu status = "disabled"; 435c6c4b7deSMarian-Cristian Rotariu }; 436c6c4b7deSMarian-Cristian Rotariu 437c6c4b7deSMarian-Cristian Rotariu cmt1: timer@e6130000 { 438c6c4b7deSMarian-Cristian Rotariu compatible = "renesas,r8a774e1-cmt1", 439c6c4b7deSMarian-Cristian Rotariu "renesas,rcar-gen3-cmt1"; 440c6c4b7deSMarian-Cristian Rotariu reg = <0 0xe6130000 0 0x1004>; 441c6c4b7deSMarian-Cristian Rotariu interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 442c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 443c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 444c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 445c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 446c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 447c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 448c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 449c6c4b7deSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 302>; 450c6c4b7deSMarian-Cristian Rotariu clock-names = "fck"; 451c6c4b7deSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 452c6c4b7deSMarian-Cristian Rotariu resets = <&cpg 302>; 453c6c4b7deSMarian-Cristian Rotariu status = "disabled"; 454c6c4b7deSMarian-Cristian Rotariu }; 455c6c4b7deSMarian-Cristian Rotariu 456c6c4b7deSMarian-Cristian Rotariu cmt2: timer@e6140000 { 457c6c4b7deSMarian-Cristian Rotariu compatible = "renesas,r8a774e1-cmt1", 458c6c4b7deSMarian-Cristian Rotariu "renesas,rcar-gen3-cmt1"; 459c6c4b7deSMarian-Cristian Rotariu reg = <0 0xe6140000 0 0x1004>; 460c6c4b7deSMarian-Cristian Rotariu interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 461c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 462c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 463c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 464c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 465c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 466c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 467c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>; 468c6c4b7deSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 301>; 469c6c4b7deSMarian-Cristian Rotariu clock-names = "fck"; 470c6c4b7deSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 471c6c4b7deSMarian-Cristian Rotariu resets = <&cpg 301>; 472c6c4b7deSMarian-Cristian Rotariu status = "disabled"; 473c6c4b7deSMarian-Cristian Rotariu }; 474c6c4b7deSMarian-Cristian Rotariu 475c6c4b7deSMarian-Cristian Rotariu cmt3: timer@e6148000 { 476c6c4b7deSMarian-Cristian Rotariu compatible = "renesas,r8a774e1-cmt1", 477c6c4b7deSMarian-Cristian Rotariu "renesas,rcar-gen3-cmt1"; 478c6c4b7deSMarian-Cristian Rotariu reg = <0 0xe6148000 0 0x1004>; 479c6c4b7deSMarian-Cristian Rotariu interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>, 480c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>, 481c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>, 482c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>, 483c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>, 484c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>, 485c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>, 486c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>; 487c6c4b7deSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 300>; 488c6c4b7deSMarian-Cristian Rotariu clock-names = "fck"; 489c6c4b7deSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 490c6c4b7deSMarian-Cristian Rotariu resets = <&cpg 300>; 491c6c4b7deSMarian-Cristian Rotariu status = "disabled"; 492c6c4b7deSMarian-Cristian Rotariu }; 493c6c4b7deSMarian-Cristian Rotariu 4944dd61a52SMarian-Cristian Rotariu cpg: clock-controller@e6150000 { 4954dd61a52SMarian-Cristian Rotariu compatible = "renesas,r8a774e1-cpg-mssr"; 4964dd61a52SMarian-Cristian Rotariu reg = <0 0xe6150000 0 0x1000>; 4974dd61a52SMarian-Cristian Rotariu clocks = <&extal_clk>, <&extalr_clk>; 4984dd61a52SMarian-Cristian Rotariu clock-names = "extal", "extalr"; 4994dd61a52SMarian-Cristian Rotariu #clock-cells = <2>; 5004dd61a52SMarian-Cristian Rotariu #power-domain-cells = <0>; 5014dd61a52SMarian-Cristian Rotariu #reset-cells = <1>; 5024dd61a52SMarian-Cristian Rotariu }; 5034dd61a52SMarian-Cristian Rotariu 5044dd61a52SMarian-Cristian Rotariu rst: reset-controller@e6160000 { 5054dd61a52SMarian-Cristian Rotariu compatible = "renesas,r8a774e1-rst"; 5064dd61a52SMarian-Cristian Rotariu reg = <0 0xe6160000 0 0x0200>; 5074dd61a52SMarian-Cristian Rotariu }; 5084dd61a52SMarian-Cristian Rotariu 5094dd61a52SMarian-Cristian Rotariu sysc: system-controller@e6180000 { 5104dd61a52SMarian-Cristian Rotariu compatible = "renesas,r8a774e1-sysc"; 5114dd61a52SMarian-Cristian Rotariu reg = <0 0xe6180000 0 0x0400>; 5124dd61a52SMarian-Cristian Rotariu #power-domain-cells = <1>; 5134dd61a52SMarian-Cristian Rotariu }; 5144dd61a52SMarian-Cristian Rotariu 5156dd73367SMarian-Cristian Rotariu tsc: thermal@e6198000 { 5166dd73367SMarian-Cristian Rotariu compatible = "renesas,r8a774e1-thermal"; 5176dd73367SMarian-Cristian Rotariu reg = <0 0xe6198000 0 0x100>, 5186dd73367SMarian-Cristian Rotariu <0 0xe61a0000 0 0x100>, 5196dd73367SMarian-Cristian Rotariu <0 0xe61a8000 0 0x100>; 5206dd73367SMarian-Cristian Rotariu interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 5216dd73367SMarian-Cristian Rotariu <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 5226dd73367SMarian-Cristian Rotariu <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 5236dd73367SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 522>; 5246dd73367SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 5256dd73367SMarian-Cristian Rotariu resets = <&cpg 522>; 5266dd73367SMarian-Cristian Rotariu #thermal-sensor-cells = <1>; 5276dd73367SMarian-Cristian Rotariu }; 5286dd73367SMarian-Cristian Rotariu 5294dd61a52SMarian-Cristian Rotariu intc_ex: interrupt-controller@e61c0000 { 5304dd61a52SMarian-Cristian Rotariu compatible = "renesas,intc-ex-r8a774e1", "renesas,irqc"; 5314dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 5324dd61a52SMarian-Cristian Rotariu interrupt-controller; 5334dd61a52SMarian-Cristian Rotariu reg = <0 0xe61c0000 0 0x200>; 5344dd61a52SMarian-Cristian Rotariu interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 5354dd61a52SMarian-Cristian Rotariu <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 5364dd61a52SMarian-Cristian Rotariu <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 5374dd61a52SMarian-Cristian Rotariu <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 5384dd61a52SMarian-Cristian Rotariu <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 5394dd61a52SMarian-Cristian Rotariu <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 5404dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 407>; 5414dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 5424dd61a52SMarian-Cristian Rotariu resets = <&cpg 407>; 5434dd61a52SMarian-Cristian Rotariu }; 5444dd61a52SMarian-Cristian Rotariu 54558eb575cSMarian-Cristian Rotariu tmu0: timer@e61e0000 { 54658eb575cSMarian-Cristian Rotariu compatible = "renesas,tmu-r8a774e1", "renesas,tmu"; 54758eb575cSMarian-Cristian Rotariu reg = <0 0xe61e0000 0 0x30>; 54858eb575cSMarian-Cristian Rotariu interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 54958eb575cSMarian-Cristian Rotariu <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 55058eb575cSMarian-Cristian Rotariu <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 55158eb575cSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 125>; 55258eb575cSMarian-Cristian Rotariu clock-names = "fck"; 55358eb575cSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 55458eb575cSMarian-Cristian Rotariu resets = <&cpg 125>; 55558eb575cSMarian-Cristian Rotariu status = "disabled"; 55658eb575cSMarian-Cristian Rotariu }; 55758eb575cSMarian-Cristian Rotariu 55858eb575cSMarian-Cristian Rotariu tmu1: timer@e6fc0000 { 55958eb575cSMarian-Cristian Rotariu compatible = "renesas,tmu-r8a774e1", "renesas,tmu"; 56058eb575cSMarian-Cristian Rotariu reg = <0 0xe6fc0000 0 0x30>; 56158eb575cSMarian-Cristian Rotariu interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 56258eb575cSMarian-Cristian Rotariu <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 56358eb575cSMarian-Cristian Rotariu <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>; 56458eb575cSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 124>; 56558eb575cSMarian-Cristian Rotariu clock-names = "fck"; 56658eb575cSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 56758eb575cSMarian-Cristian Rotariu resets = <&cpg 124>; 56858eb575cSMarian-Cristian Rotariu status = "disabled"; 56958eb575cSMarian-Cristian Rotariu }; 57058eb575cSMarian-Cristian Rotariu 57158eb575cSMarian-Cristian Rotariu tmu2: timer@e6fd0000 { 57258eb575cSMarian-Cristian Rotariu compatible = "renesas,tmu-r8a774e1", "renesas,tmu"; 57358eb575cSMarian-Cristian Rotariu reg = <0 0xe6fd0000 0 0x30>; 57458eb575cSMarian-Cristian Rotariu interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 57558eb575cSMarian-Cristian Rotariu <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 57658eb575cSMarian-Cristian Rotariu <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 57758eb575cSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 123>; 57858eb575cSMarian-Cristian Rotariu clock-names = "fck"; 57958eb575cSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 58058eb575cSMarian-Cristian Rotariu resets = <&cpg 123>; 58158eb575cSMarian-Cristian Rotariu status = "disabled"; 58258eb575cSMarian-Cristian Rotariu }; 58358eb575cSMarian-Cristian Rotariu 58458eb575cSMarian-Cristian Rotariu tmu3: timer@e6fe0000 { 58558eb575cSMarian-Cristian Rotariu compatible = "renesas,tmu-r8a774e1", "renesas,tmu"; 58658eb575cSMarian-Cristian Rotariu reg = <0 0xe6fe0000 0 0x30>; 58758eb575cSMarian-Cristian Rotariu interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 58858eb575cSMarian-Cristian Rotariu <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 58958eb575cSMarian-Cristian Rotariu <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 59058eb575cSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 122>; 59158eb575cSMarian-Cristian Rotariu clock-names = "fck"; 59258eb575cSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 59358eb575cSMarian-Cristian Rotariu resets = <&cpg 122>; 59458eb575cSMarian-Cristian Rotariu status = "disabled"; 59558eb575cSMarian-Cristian Rotariu }; 59658eb575cSMarian-Cristian Rotariu 59758eb575cSMarian-Cristian Rotariu tmu4: timer@ffc00000 { 59858eb575cSMarian-Cristian Rotariu compatible = "renesas,tmu-r8a774e1", "renesas,tmu"; 59958eb575cSMarian-Cristian Rotariu reg = <0 0xffc00000 0 0x30>; 60058eb575cSMarian-Cristian Rotariu interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 60158eb575cSMarian-Cristian Rotariu <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 60258eb575cSMarian-Cristian Rotariu <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 60358eb575cSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 121>; 60458eb575cSMarian-Cristian Rotariu clock-names = "fck"; 60558eb575cSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 60658eb575cSMarian-Cristian Rotariu resets = <&cpg 121>; 60758eb575cSMarian-Cristian Rotariu status = "disabled"; 60858eb575cSMarian-Cristian Rotariu }; 60958eb575cSMarian-Cristian Rotariu 6104dd61a52SMarian-Cristian Rotariu i2c2: i2c@e6510000 { 6114dd61a52SMarian-Cristian Rotariu reg = <0 0xe6510000 0 0x40>; 6124dd61a52SMarian-Cristian Rotariu #address-cells = <1>; 6134dd61a52SMarian-Cristian Rotariu #size-cells = <0>; 6144dd61a52SMarian-Cristian Rotariu status = "disabled"; 6154dd61a52SMarian-Cristian Rotariu 6164dd61a52SMarian-Cristian Rotariu /* placeholder */ 6174dd61a52SMarian-Cristian Rotariu }; 6184dd61a52SMarian-Cristian Rotariu 6194dd61a52SMarian-Cristian Rotariu i2c4: i2c@e66d8000 { 6204dd61a52SMarian-Cristian Rotariu #address-cells = <1>; 6214dd61a52SMarian-Cristian Rotariu #size-cells = <0>; 6224dd61a52SMarian-Cristian Rotariu reg = <0 0xe66d8000 0 0x40>; 6234dd61a52SMarian-Cristian Rotariu status = "disabled"; 6244dd61a52SMarian-Cristian Rotariu 6254dd61a52SMarian-Cristian Rotariu /* placeholder */ 6264dd61a52SMarian-Cristian Rotariu }; 6274dd61a52SMarian-Cristian Rotariu 6284dd61a52SMarian-Cristian Rotariu hscif0: serial@e6540000 { 629*b9b491a7SLad Prabhakar compatible = "renesas,hscif-r8a774e1", 630*b9b491a7SLad Prabhakar "renesas,rcar-gen3-hscif", 631*b9b491a7SLad Prabhakar "renesas,hscif"; 6324dd61a52SMarian-Cristian Rotariu reg = <0 0xe6540000 0 0x60>; 633*b9b491a7SLad Prabhakar interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 634*b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 520>, 635*b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 636*b9b491a7SLad Prabhakar <&scif_clk>; 637*b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 638*b9b491a7SLad Prabhakar dmas = <&dmac1 0x31>, <&dmac1 0x30>, 639*b9b491a7SLad Prabhakar <&dmac2 0x31>, <&dmac2 0x30>; 640*b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 641*b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 642*b9b491a7SLad Prabhakar resets = <&cpg 520>; 6434dd61a52SMarian-Cristian Rotariu status = "disabled"; 644*b9b491a7SLad Prabhakar }; 6454dd61a52SMarian-Cristian Rotariu 646*b9b491a7SLad Prabhakar hscif1: serial@e6550000 { 647*b9b491a7SLad Prabhakar compatible = "renesas,hscif-r8a774e1", 648*b9b491a7SLad Prabhakar "renesas,rcar-gen3-hscif", 649*b9b491a7SLad Prabhakar "renesas,hscif"; 650*b9b491a7SLad Prabhakar reg = <0 0xe6550000 0 0x60>; 651*b9b491a7SLad Prabhakar interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 652*b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 519>, 653*b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 654*b9b491a7SLad Prabhakar <&scif_clk>; 655*b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 656*b9b491a7SLad Prabhakar dmas = <&dmac1 0x33>, <&dmac1 0x32>, 657*b9b491a7SLad Prabhakar <&dmac2 0x33>, <&dmac2 0x32>; 658*b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 659*b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 660*b9b491a7SLad Prabhakar resets = <&cpg 519>; 661*b9b491a7SLad Prabhakar status = "disabled"; 662*b9b491a7SLad Prabhakar }; 663*b9b491a7SLad Prabhakar 664*b9b491a7SLad Prabhakar hscif2: serial@e6560000 { 665*b9b491a7SLad Prabhakar compatible = "renesas,hscif-r8a774e1", 666*b9b491a7SLad Prabhakar "renesas,rcar-gen3-hscif", 667*b9b491a7SLad Prabhakar "renesas,hscif"; 668*b9b491a7SLad Prabhakar reg = <0 0xe6560000 0 0x60>; 669*b9b491a7SLad Prabhakar interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 670*b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 518>, 671*b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 672*b9b491a7SLad Prabhakar <&scif_clk>; 673*b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 674*b9b491a7SLad Prabhakar dmas = <&dmac1 0x35>, <&dmac1 0x34>, 675*b9b491a7SLad Prabhakar <&dmac2 0x35>, <&dmac2 0x34>; 676*b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 677*b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 678*b9b491a7SLad Prabhakar resets = <&cpg 518>; 679*b9b491a7SLad Prabhakar status = "disabled"; 680*b9b491a7SLad Prabhakar }; 681*b9b491a7SLad Prabhakar 682*b9b491a7SLad Prabhakar hscif3: serial@e66a0000 { 683*b9b491a7SLad Prabhakar compatible = "renesas,hscif-r8a774e1", 684*b9b491a7SLad Prabhakar "renesas,rcar-gen3-hscif", 685*b9b491a7SLad Prabhakar "renesas,hscif"; 686*b9b491a7SLad Prabhakar reg = <0 0xe66a0000 0 0x60>; 687*b9b491a7SLad Prabhakar interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 688*b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 517>, 689*b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 690*b9b491a7SLad Prabhakar <&scif_clk>; 691*b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 692*b9b491a7SLad Prabhakar dmas = <&dmac0 0x37>, <&dmac0 0x36>; 693*b9b491a7SLad Prabhakar dma-names = "tx", "rx"; 694*b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 695*b9b491a7SLad Prabhakar resets = <&cpg 517>; 696*b9b491a7SLad Prabhakar status = "disabled"; 697*b9b491a7SLad Prabhakar }; 698*b9b491a7SLad Prabhakar 699*b9b491a7SLad Prabhakar hscif4: serial@e66b0000 { 700*b9b491a7SLad Prabhakar compatible = "renesas,hscif-r8a774e1", 701*b9b491a7SLad Prabhakar "renesas,rcar-gen3-hscif", 702*b9b491a7SLad Prabhakar "renesas,hscif"; 703*b9b491a7SLad Prabhakar reg = <0 0xe66b0000 0 0x60>; 704*b9b491a7SLad Prabhakar interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 705*b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 516>, 706*b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 707*b9b491a7SLad Prabhakar <&scif_clk>; 708*b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 709*b9b491a7SLad Prabhakar dmas = <&dmac0 0x39>, <&dmac0 0x38>; 710*b9b491a7SLad Prabhakar dma-names = "tx", "rx"; 711*b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 712*b9b491a7SLad Prabhakar resets = <&cpg 516>; 713*b9b491a7SLad Prabhakar status = "disabled"; 7144dd61a52SMarian-Cristian Rotariu }; 7154dd61a52SMarian-Cristian Rotariu 7164dd61a52SMarian-Cristian Rotariu hsusb: usb@e6590000 { 7174dd61a52SMarian-Cristian Rotariu reg = <0 0xe6590000 0 0x200>; 7184dd61a52SMarian-Cristian Rotariu status = "disabled"; 7194dd61a52SMarian-Cristian Rotariu 7204dd61a52SMarian-Cristian Rotariu /* placeholder */ 7214dd61a52SMarian-Cristian Rotariu }; 7224dd61a52SMarian-Cristian Rotariu 7234dd61a52SMarian-Cristian Rotariu usb3_phy0: usb-phy@e65ee000 { 7244dd61a52SMarian-Cristian Rotariu reg = <0 0xe65ee000 0 0x90>; 7254dd61a52SMarian-Cristian Rotariu #phy-cells = <0>; 7264dd61a52SMarian-Cristian Rotariu status = "disabled"; 7274dd61a52SMarian-Cristian Rotariu 7284dd61a52SMarian-Cristian Rotariu /* placeholder */ 7294dd61a52SMarian-Cristian Rotariu }; 7304dd61a52SMarian-Cristian Rotariu 731f1bf8ff8SMarian-Cristian Rotariu dmac0: dma-controller@e6700000 { 732f1bf8ff8SMarian-Cristian Rotariu compatible = "renesas,dmac-r8a774e1", 733f1bf8ff8SMarian-Cristian Rotariu "renesas,rcar-dmac"; 734f1bf8ff8SMarian-Cristian Rotariu reg = <0 0xe6700000 0 0x10000>; 735f1bf8ff8SMarian-Cristian Rotariu interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 736f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 737f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 738f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 739f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 740f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 741f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 742f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 743f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 744f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 745f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 746f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 747f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 748f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 749f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 750f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 751f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 752f1bf8ff8SMarian-Cristian Rotariu interrupt-names = "error", 753f1bf8ff8SMarian-Cristian Rotariu "ch0", "ch1", "ch2", "ch3", 754f1bf8ff8SMarian-Cristian Rotariu "ch4", "ch5", "ch6", "ch7", 755f1bf8ff8SMarian-Cristian Rotariu "ch8", "ch9", "ch10", "ch11", 756f1bf8ff8SMarian-Cristian Rotariu "ch12", "ch13", "ch14", "ch15"; 757f1bf8ff8SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 219>; 758f1bf8ff8SMarian-Cristian Rotariu clock-names = "fck"; 759f1bf8ff8SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 760f1bf8ff8SMarian-Cristian Rotariu resets = <&cpg 219>; 761f1bf8ff8SMarian-Cristian Rotariu #dma-cells = <1>; 762f1bf8ff8SMarian-Cristian Rotariu dma-channels = <16>; 763f1bf8ff8SMarian-Cristian Rotariu iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 764f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 765f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 766f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 767f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 768f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 769f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 770f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 771f1bf8ff8SMarian-Cristian Rotariu }; 772f1bf8ff8SMarian-Cristian Rotariu 773f1bf8ff8SMarian-Cristian Rotariu dmac1: dma-controller@e7300000 { 774f1bf8ff8SMarian-Cristian Rotariu compatible = "renesas,dmac-r8a774e1", 775f1bf8ff8SMarian-Cristian Rotariu "renesas,rcar-dmac"; 776f1bf8ff8SMarian-Cristian Rotariu reg = <0 0xe7300000 0 0x10000>; 777f1bf8ff8SMarian-Cristian Rotariu interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 778f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 779f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 780f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 781f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 782f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 783f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 784f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 785f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 786f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 787f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 788f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 789f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 790f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 791f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 792f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 793f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 794f1bf8ff8SMarian-Cristian Rotariu interrupt-names = "error", 795f1bf8ff8SMarian-Cristian Rotariu "ch0", "ch1", "ch2", "ch3", 796f1bf8ff8SMarian-Cristian Rotariu "ch4", "ch5", "ch6", "ch7", 797f1bf8ff8SMarian-Cristian Rotariu "ch8", "ch9", "ch10", "ch11", 798f1bf8ff8SMarian-Cristian Rotariu "ch12", "ch13", "ch14", "ch15"; 799f1bf8ff8SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 218>; 800f1bf8ff8SMarian-Cristian Rotariu clock-names = "fck"; 801f1bf8ff8SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 802f1bf8ff8SMarian-Cristian Rotariu resets = <&cpg 218>; 803f1bf8ff8SMarian-Cristian Rotariu #dma-cells = <1>; 804f1bf8ff8SMarian-Cristian Rotariu dma-channels = <16>; 805f1bf8ff8SMarian-Cristian Rotariu iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 806f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 807f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 808f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 809f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 810f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 811f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 812f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 813f1bf8ff8SMarian-Cristian Rotariu }; 814f1bf8ff8SMarian-Cristian Rotariu 815f1bf8ff8SMarian-Cristian Rotariu dmac2: dma-controller@e7310000 { 816f1bf8ff8SMarian-Cristian Rotariu compatible = "renesas,dmac-r8a774e1", 817f1bf8ff8SMarian-Cristian Rotariu "renesas,rcar-dmac"; 818f1bf8ff8SMarian-Cristian Rotariu reg = <0 0xe7310000 0 0x10000>; 819f1bf8ff8SMarian-Cristian Rotariu interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 820f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 821f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 822f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 823f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 824f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 825f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 826f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 827f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 828f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 829f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 830f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 831f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 832f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 833f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 834f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 835f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 836f1bf8ff8SMarian-Cristian Rotariu interrupt-names = "error", 837f1bf8ff8SMarian-Cristian Rotariu "ch0", "ch1", "ch2", "ch3", 838f1bf8ff8SMarian-Cristian Rotariu "ch4", "ch5", "ch6", "ch7", 839f1bf8ff8SMarian-Cristian Rotariu "ch8", "ch9", "ch10", "ch11", 840f1bf8ff8SMarian-Cristian Rotariu "ch12", "ch13", "ch14", "ch15"; 841f1bf8ff8SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 217>; 842f1bf8ff8SMarian-Cristian Rotariu clock-names = "fck"; 843f1bf8ff8SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 844f1bf8ff8SMarian-Cristian Rotariu resets = <&cpg 217>; 845f1bf8ff8SMarian-Cristian Rotariu #dma-cells = <1>; 846f1bf8ff8SMarian-Cristian Rotariu dma-channels = <16>; 847f1bf8ff8SMarian-Cristian Rotariu iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 848f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 849f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 850f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 851f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 852f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 853f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 854f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 855f1bf8ff8SMarian-Cristian Rotariu }; 856f1bf8ff8SMarian-Cristian Rotariu 857615d1a9eSMarian-Cristian Rotariu ipmmu_ds0: iommu@e6740000 { 858615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 859615d1a9eSMarian-Cristian Rotariu reg = <0 0xe6740000 0 0x1000>; 860615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 0>; 861615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 862615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 863615d1a9eSMarian-Cristian Rotariu }; 864615d1a9eSMarian-Cristian Rotariu 865615d1a9eSMarian-Cristian Rotariu ipmmu_ds1: iommu@e7740000 { 866615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 867615d1a9eSMarian-Cristian Rotariu reg = <0 0xe7740000 0 0x1000>; 868615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 1>; 869615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 870615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 871615d1a9eSMarian-Cristian Rotariu }; 872615d1a9eSMarian-Cristian Rotariu 873615d1a9eSMarian-Cristian Rotariu ipmmu_hc: iommu@e6570000 { 874615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 875615d1a9eSMarian-Cristian Rotariu reg = <0 0xe6570000 0 0x1000>; 876615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 2>; 877615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 878615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 879615d1a9eSMarian-Cristian Rotariu }; 880615d1a9eSMarian-Cristian Rotariu 881615d1a9eSMarian-Cristian Rotariu ipmmu_mm: iommu@e67b0000 { 882615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 883615d1a9eSMarian-Cristian Rotariu reg = <0 0xe67b0000 0 0x1000>; 884615d1a9eSMarian-Cristian Rotariu interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 885615d1a9eSMarian-Cristian Rotariu <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 886615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 887615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 888615d1a9eSMarian-Cristian Rotariu }; 889615d1a9eSMarian-Cristian Rotariu 890615d1a9eSMarian-Cristian Rotariu ipmmu_mp0: iommu@ec670000 { 891615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 892615d1a9eSMarian-Cristian Rotariu reg = <0 0xec670000 0 0x1000>; 893615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 4>; 894615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 895615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 896615d1a9eSMarian-Cristian Rotariu }; 897615d1a9eSMarian-Cristian Rotariu 898615d1a9eSMarian-Cristian Rotariu ipmmu_pv0: iommu@fd800000 { 899615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 900615d1a9eSMarian-Cristian Rotariu reg = <0 0xfd800000 0 0x1000>; 901615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 6>; 902615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 903615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 904615d1a9eSMarian-Cristian Rotariu }; 905615d1a9eSMarian-Cristian Rotariu 906615d1a9eSMarian-Cristian Rotariu ipmmu_pv1: iommu@fd950000 { 907615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 908615d1a9eSMarian-Cristian Rotariu reg = <0 0xfd950000 0 0x1000>; 909615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 7>; 910615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 911615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 912615d1a9eSMarian-Cristian Rotariu }; 913615d1a9eSMarian-Cristian Rotariu 914615d1a9eSMarian-Cristian Rotariu ipmmu_pv2: iommu@fd960000 { 915615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 916615d1a9eSMarian-Cristian Rotariu reg = <0 0xfd960000 0 0x1000>; 917615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 8>; 918615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 919615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 920615d1a9eSMarian-Cristian Rotariu }; 921615d1a9eSMarian-Cristian Rotariu 922615d1a9eSMarian-Cristian Rotariu ipmmu_pv3: iommu@fd970000 { 923615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 924615d1a9eSMarian-Cristian Rotariu reg = <0 0xfd970000 0 0x1000>; 925615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 9>; 926615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 927615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 928615d1a9eSMarian-Cristian Rotariu }; 929615d1a9eSMarian-Cristian Rotariu 930615d1a9eSMarian-Cristian Rotariu ipmmu_vc0: iommu@fe6b0000 { 931615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 932615d1a9eSMarian-Cristian Rotariu reg = <0 0xfe6b0000 0 0x1000>; 933615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 12>; 934615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_A3VC>; 935615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 936615d1a9eSMarian-Cristian Rotariu }; 937615d1a9eSMarian-Cristian Rotariu 938615d1a9eSMarian-Cristian Rotariu ipmmu_vc1: iommu@fe6f0000 { 939615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 940615d1a9eSMarian-Cristian Rotariu reg = <0 0xfe6f0000 0 0x1000>; 941615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 13>; 942615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_A3VC>; 943615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 944615d1a9eSMarian-Cristian Rotariu }; 945615d1a9eSMarian-Cristian Rotariu 946615d1a9eSMarian-Cristian Rotariu ipmmu_vi0: iommu@febd0000 { 947615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 948615d1a9eSMarian-Cristian Rotariu reg = <0 0xfebd0000 0 0x1000>; 949615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 14>; 950615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 951615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 952615d1a9eSMarian-Cristian Rotariu }; 953615d1a9eSMarian-Cristian Rotariu 954615d1a9eSMarian-Cristian Rotariu ipmmu_vi1: iommu@febe0000 { 955615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 956615d1a9eSMarian-Cristian Rotariu reg = <0 0xfebe0000 0 0x1000>; 957615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 15>; 958615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 959615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 960615d1a9eSMarian-Cristian Rotariu }; 961615d1a9eSMarian-Cristian Rotariu 962615d1a9eSMarian-Cristian Rotariu ipmmu_vp0: iommu@fe990000 { 963615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 964615d1a9eSMarian-Cristian Rotariu reg = <0 0xfe990000 0 0x1000>; 965615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 16>; 966615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_A3VP>; 967615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 968615d1a9eSMarian-Cristian Rotariu }; 969615d1a9eSMarian-Cristian Rotariu 970615d1a9eSMarian-Cristian Rotariu ipmmu_vp1: iommu@fe980000 { 971615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 972615d1a9eSMarian-Cristian Rotariu reg = <0 0xfe980000 0 0x1000>; 973615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 17>; 974615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_A3VP>; 975615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 976615d1a9eSMarian-Cristian Rotariu }; 977615d1a9eSMarian-Cristian Rotariu 9784dd61a52SMarian-Cristian Rotariu avb: ethernet@e6800000 { 9798d54886cSMarian-Cristian Rotariu compatible = "renesas,etheravb-r8a774e1", 9808d54886cSMarian-Cristian Rotariu "renesas,etheravb-rcar-gen3"; 9814dd61a52SMarian-Cristian Rotariu reg = <0 0xe6800000 0 0x800>; 9828d54886cSMarian-Cristian Rotariu interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 9838d54886cSMarian-Cristian Rotariu <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 9848d54886cSMarian-Cristian Rotariu <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 9858d54886cSMarian-Cristian Rotariu <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 9868d54886cSMarian-Cristian Rotariu <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 9878d54886cSMarian-Cristian Rotariu <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 9888d54886cSMarian-Cristian Rotariu <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 9898d54886cSMarian-Cristian Rotariu <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 9908d54886cSMarian-Cristian Rotariu <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 9918d54886cSMarian-Cristian Rotariu <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 9928d54886cSMarian-Cristian Rotariu <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 9938d54886cSMarian-Cristian Rotariu <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 9948d54886cSMarian-Cristian Rotariu <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 9958d54886cSMarian-Cristian Rotariu <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 9968d54886cSMarian-Cristian Rotariu <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 9978d54886cSMarian-Cristian Rotariu <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 9988d54886cSMarian-Cristian Rotariu <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 9998d54886cSMarian-Cristian Rotariu <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 10008d54886cSMarian-Cristian Rotariu <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 10018d54886cSMarian-Cristian Rotariu <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 10028d54886cSMarian-Cristian Rotariu <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 10038d54886cSMarian-Cristian Rotariu <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 10048d54886cSMarian-Cristian Rotariu <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 10058d54886cSMarian-Cristian Rotariu <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 10068d54886cSMarian-Cristian Rotariu <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 10078d54886cSMarian-Cristian Rotariu interrupt-names = "ch0", "ch1", "ch2", "ch3", 10088d54886cSMarian-Cristian Rotariu "ch4", "ch5", "ch6", "ch7", 10098d54886cSMarian-Cristian Rotariu "ch8", "ch9", "ch10", "ch11", 10108d54886cSMarian-Cristian Rotariu "ch12", "ch13", "ch14", "ch15", 10118d54886cSMarian-Cristian Rotariu "ch16", "ch17", "ch18", "ch19", 10128d54886cSMarian-Cristian Rotariu "ch20", "ch21", "ch22", "ch23", 10138d54886cSMarian-Cristian Rotariu "ch24"; 10148d54886cSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 812>; 10158d54886cSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 10168d54886cSMarian-Cristian Rotariu resets = <&cpg 812>; 10178d54886cSMarian-Cristian Rotariu phy-mode = "rgmii"; 10188d54886cSMarian-Cristian Rotariu iommus = <&ipmmu_ds0 16>; 10194dd61a52SMarian-Cristian Rotariu #address-cells = <1>; 10204dd61a52SMarian-Cristian Rotariu #size-cells = <0>; 10214dd61a52SMarian-Cristian Rotariu status = "disabled"; 10224dd61a52SMarian-Cristian Rotariu }; 10234dd61a52SMarian-Cristian Rotariu 10244dd61a52SMarian-Cristian Rotariu can0: can@e6c30000 { 10254dd61a52SMarian-Cristian Rotariu reg = <0 0xe6c30000 0 0x1000>; 10264dd61a52SMarian-Cristian Rotariu status = "disabled"; 10274dd61a52SMarian-Cristian Rotariu 10284dd61a52SMarian-Cristian Rotariu /* placeholder */ 10294dd61a52SMarian-Cristian Rotariu }; 10304dd61a52SMarian-Cristian Rotariu 10314dd61a52SMarian-Cristian Rotariu can1: can@e6c38000 { 10324dd61a52SMarian-Cristian Rotariu reg = <0 0xe6c38000 0 0x1000>; 10334dd61a52SMarian-Cristian Rotariu status = "disabled"; 10344dd61a52SMarian-Cristian Rotariu 10354dd61a52SMarian-Cristian Rotariu /* placeholder */ 10364dd61a52SMarian-Cristian Rotariu }; 10374dd61a52SMarian-Cristian Rotariu 10384dd61a52SMarian-Cristian Rotariu pwm0: pwm@e6e30000 { 10394dd61a52SMarian-Cristian Rotariu reg = <0 0xe6e30000 0 0x8>; 10404dd61a52SMarian-Cristian Rotariu #pwm-cells = <2>; 10414dd61a52SMarian-Cristian Rotariu status = "disabled"; 10424dd61a52SMarian-Cristian Rotariu 10434dd61a52SMarian-Cristian Rotariu /* placeholder */ 10444dd61a52SMarian-Cristian Rotariu }; 10454dd61a52SMarian-Cristian Rotariu 1046*b9b491a7SLad Prabhakar scif0: serial@e6e60000 { 1047*b9b491a7SLad Prabhakar compatible = "renesas,scif-r8a774e1", 1048*b9b491a7SLad Prabhakar "renesas,rcar-gen3-scif", "renesas,scif"; 1049*b9b491a7SLad Prabhakar reg = <0 0xe6e60000 0 0x40>; 1050*b9b491a7SLad Prabhakar interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1051*b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 207>, 1052*b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 1053*b9b491a7SLad Prabhakar <&scif_clk>; 1054*b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 1055*b9b491a7SLad Prabhakar dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1056*b9b491a7SLad Prabhakar <&dmac2 0x51>, <&dmac2 0x50>; 1057*b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 1058*b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1059*b9b491a7SLad Prabhakar resets = <&cpg 207>; 1060*b9b491a7SLad Prabhakar status = "disabled"; 1061*b9b491a7SLad Prabhakar }; 1062*b9b491a7SLad Prabhakar 1063*b9b491a7SLad Prabhakar scif1: serial@e6e68000 { 1064*b9b491a7SLad Prabhakar compatible = "renesas,scif-r8a774e1", 1065*b9b491a7SLad Prabhakar "renesas,rcar-gen3-scif", "renesas,scif"; 1066*b9b491a7SLad Prabhakar reg = <0 0xe6e68000 0 0x40>; 1067*b9b491a7SLad Prabhakar interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1068*b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 206>, 1069*b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 1070*b9b491a7SLad Prabhakar <&scif_clk>; 1071*b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 1072*b9b491a7SLad Prabhakar dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1073*b9b491a7SLad Prabhakar <&dmac2 0x53>, <&dmac2 0x52>; 1074*b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 1075*b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1076*b9b491a7SLad Prabhakar resets = <&cpg 206>; 1077*b9b491a7SLad Prabhakar status = "disabled"; 1078*b9b491a7SLad Prabhakar }; 1079*b9b491a7SLad Prabhakar 10804dd61a52SMarian-Cristian Rotariu scif2: serial@e6e88000 { 10814dd61a52SMarian-Cristian Rotariu compatible = "renesas,scif-r8a774e1", 10824dd61a52SMarian-Cristian Rotariu "renesas,rcar-gen3-scif", "renesas,scif"; 10834dd61a52SMarian-Cristian Rotariu reg = <0 0xe6e88000 0 0x40>; 10844dd61a52SMarian-Cristian Rotariu interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 10854dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 310>, 10864dd61a52SMarian-Cristian Rotariu <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 10874dd61a52SMarian-Cristian Rotariu <&scif_clk>; 10884dd61a52SMarian-Cristian Rotariu clock-names = "fck", "brg_int", "scif_clk"; 1089*b9b491a7SLad Prabhakar dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1090*b9b491a7SLad Prabhakar <&dmac2 0x13>, <&dmac2 0x12>; 1091*b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 10924dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 10934dd61a52SMarian-Cristian Rotariu resets = <&cpg 310>; 10944dd61a52SMarian-Cristian Rotariu status = "disabled"; 10954dd61a52SMarian-Cristian Rotariu }; 10964dd61a52SMarian-Cristian Rotariu 1097*b9b491a7SLad Prabhakar scif3: serial@e6c50000 { 1098*b9b491a7SLad Prabhakar compatible = "renesas,scif-r8a774e1", 1099*b9b491a7SLad Prabhakar "renesas,rcar-gen3-scif", "renesas,scif"; 1100*b9b491a7SLad Prabhakar reg = <0 0xe6c50000 0 0x40>; 1101*b9b491a7SLad Prabhakar interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1102*b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 204>, 1103*b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 1104*b9b491a7SLad Prabhakar <&scif_clk>; 1105*b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 1106*b9b491a7SLad Prabhakar dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1107*b9b491a7SLad Prabhakar dma-names = "tx", "rx"; 1108*b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1109*b9b491a7SLad Prabhakar resets = <&cpg 204>; 1110*b9b491a7SLad Prabhakar status = "disabled"; 1111*b9b491a7SLad Prabhakar }; 1112*b9b491a7SLad Prabhakar 1113*b9b491a7SLad Prabhakar scif4: serial@e6c40000 { 1114*b9b491a7SLad Prabhakar compatible = "renesas,scif-r8a774e1", 1115*b9b491a7SLad Prabhakar "renesas,rcar-gen3-scif", "renesas,scif"; 1116*b9b491a7SLad Prabhakar reg = <0 0xe6c40000 0 0x40>; 1117*b9b491a7SLad Prabhakar interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1118*b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 203>, 1119*b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 1120*b9b491a7SLad Prabhakar <&scif_clk>; 1121*b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 1122*b9b491a7SLad Prabhakar dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1123*b9b491a7SLad Prabhakar dma-names = "tx", "rx"; 1124*b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1125*b9b491a7SLad Prabhakar resets = <&cpg 203>; 1126*b9b491a7SLad Prabhakar status = "disabled"; 1127*b9b491a7SLad Prabhakar }; 1128*b9b491a7SLad Prabhakar 1129*b9b491a7SLad Prabhakar scif5: serial@e6f30000 { 1130*b9b491a7SLad Prabhakar compatible = "renesas,scif-r8a774e1", 1131*b9b491a7SLad Prabhakar "renesas,rcar-gen3-scif", "renesas,scif"; 1132*b9b491a7SLad Prabhakar reg = <0 0xe6f30000 0 0x40>; 1133*b9b491a7SLad Prabhakar interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1134*b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 202>, 1135*b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 1136*b9b491a7SLad Prabhakar <&scif_clk>; 1137*b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 1138*b9b491a7SLad Prabhakar dmas = <&dmac1 0x5b>, <&dmac1 0x5a>, 1139*b9b491a7SLad Prabhakar <&dmac2 0x5b>, <&dmac2 0x5a>; 1140*b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 1141*b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1142*b9b491a7SLad Prabhakar resets = <&cpg 202>; 1143*b9b491a7SLad Prabhakar status = "disabled"; 1144*b9b491a7SLad Prabhakar }; 1145*b9b491a7SLad Prabhakar 11464dd61a52SMarian-Cristian Rotariu rcar_sound: sound@ec500000 { 11474dd61a52SMarian-Cristian Rotariu reg = <0 0xec500000 0 0x1000>, /* SCU */ 11484dd61a52SMarian-Cristian Rotariu <0 0xec5a0000 0 0x100>, /* ADG */ 11494dd61a52SMarian-Cristian Rotariu <0 0xec540000 0 0x1000>, /* SSIU */ 11504dd61a52SMarian-Cristian Rotariu <0 0xec541000 0 0x280>, /* SSI */ 11514dd61a52SMarian-Cristian Rotariu <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 11524dd61a52SMarian-Cristian Rotariu reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 11534dd61a52SMarian-Cristian Rotariu 11544dd61a52SMarian-Cristian Rotariu status = "disabled"; 11554dd61a52SMarian-Cristian Rotariu 11564dd61a52SMarian-Cristian Rotariu /* placeholder */ 11574dd61a52SMarian-Cristian Rotariu 11584dd61a52SMarian-Cristian Rotariu rcar_sound,ssi { 11594dd61a52SMarian-Cristian Rotariu ssi2: ssi-2 { 11604dd61a52SMarian-Cristian Rotariu /* placeholder */ 11614dd61a52SMarian-Cristian Rotariu }; 11624dd61a52SMarian-Cristian Rotariu }; 11634dd61a52SMarian-Cristian Rotariu }; 11644dd61a52SMarian-Cristian Rotariu 11654dd61a52SMarian-Cristian Rotariu xhci0: usb@ee000000 { 11664dd61a52SMarian-Cristian Rotariu reg = <0 0xee000000 0 0xc00>; 11674dd61a52SMarian-Cristian Rotariu status = "disabled"; 11684dd61a52SMarian-Cristian Rotariu 11694dd61a52SMarian-Cristian Rotariu /* placeholder */ 11704dd61a52SMarian-Cristian Rotariu }; 11714dd61a52SMarian-Cristian Rotariu 11724dd61a52SMarian-Cristian Rotariu usb3_peri0: usb@ee020000 { 11734dd61a52SMarian-Cristian Rotariu reg = <0 0xee020000 0 0x400>; 11744dd61a52SMarian-Cristian Rotariu status = "disabled"; 11754dd61a52SMarian-Cristian Rotariu 11764dd61a52SMarian-Cristian Rotariu /* placeholder */ 11774dd61a52SMarian-Cristian Rotariu }; 11784dd61a52SMarian-Cristian Rotariu 11794dd61a52SMarian-Cristian Rotariu ohci0: usb@ee080000 { 11804dd61a52SMarian-Cristian Rotariu reg = <0 0xee080000 0 0x100>; 11814dd61a52SMarian-Cristian Rotariu status = "disabled"; 11824dd61a52SMarian-Cristian Rotariu 11834dd61a52SMarian-Cristian Rotariu /* placeholder */ 11844dd61a52SMarian-Cristian Rotariu }; 11854dd61a52SMarian-Cristian Rotariu 11864dd61a52SMarian-Cristian Rotariu ohci1: usb@ee0a0000 { 11874dd61a52SMarian-Cristian Rotariu reg = <0 0xee0a0000 0 0x100>; 11884dd61a52SMarian-Cristian Rotariu status = "disabled"; 11894dd61a52SMarian-Cristian Rotariu 11904dd61a52SMarian-Cristian Rotariu /* placeholder */ 11914dd61a52SMarian-Cristian Rotariu }; 11924dd61a52SMarian-Cristian Rotariu 11934dd61a52SMarian-Cristian Rotariu ehci0: usb@ee080100 { 11944dd61a52SMarian-Cristian Rotariu reg = <0 0xee080100 0 0x100>; 11954dd61a52SMarian-Cristian Rotariu status = "disabled"; 11964dd61a52SMarian-Cristian Rotariu 11974dd61a52SMarian-Cristian Rotariu /* placeholder */ 11984dd61a52SMarian-Cristian Rotariu }; 11994dd61a52SMarian-Cristian Rotariu 12004dd61a52SMarian-Cristian Rotariu ehci1: usb@ee0a0100 { 12014dd61a52SMarian-Cristian Rotariu reg = <0 0xee0a0100 0 0x100>; 12024dd61a52SMarian-Cristian Rotariu status = "disabled"; 12034dd61a52SMarian-Cristian Rotariu 12044dd61a52SMarian-Cristian Rotariu /* placeholder */ 12054dd61a52SMarian-Cristian Rotariu }; 12064dd61a52SMarian-Cristian Rotariu 12074dd61a52SMarian-Cristian Rotariu usb2_phy0: usb-phy@ee080200 { 12084dd61a52SMarian-Cristian Rotariu reg = <0 0xee080200 0 0x700>; 12094dd61a52SMarian-Cristian Rotariu status = "disabled"; 12104dd61a52SMarian-Cristian Rotariu 12114dd61a52SMarian-Cristian Rotariu /* placeholder */ 12124dd61a52SMarian-Cristian Rotariu }; 12134dd61a52SMarian-Cristian Rotariu 12144dd61a52SMarian-Cristian Rotariu usb2_phy1: usb-phy@ee0a0200 { 12154dd61a52SMarian-Cristian Rotariu reg = <0 0xee0a0200 0 0x700>; 12164dd61a52SMarian-Cristian Rotariu status = "disabled"; 12174dd61a52SMarian-Cristian Rotariu 12184dd61a52SMarian-Cristian Rotariu /* placeholder */ 12194dd61a52SMarian-Cristian Rotariu }; 12204dd61a52SMarian-Cristian Rotariu 12214dd61a52SMarian-Cristian Rotariu sdhi0: mmc@ee100000 { 12224dd61a52SMarian-Cristian Rotariu reg = <0 0xee100000 0 0x2000>; 12234dd61a52SMarian-Cristian Rotariu status = "disabled"; 12244dd61a52SMarian-Cristian Rotariu 12254dd61a52SMarian-Cristian Rotariu /* placeholder */ 12264dd61a52SMarian-Cristian Rotariu }; 12274dd61a52SMarian-Cristian Rotariu 12284dd61a52SMarian-Cristian Rotariu sdhi2: mmc@ee140000 { 12294dd61a52SMarian-Cristian Rotariu reg = <0 0xee140000 0 0x2000>; 12304dd61a52SMarian-Cristian Rotariu status = "disabled"; 12314dd61a52SMarian-Cristian Rotariu 12324dd61a52SMarian-Cristian Rotariu /* placeholder */ 12334dd61a52SMarian-Cristian Rotariu }; 12344dd61a52SMarian-Cristian Rotariu 12354dd61a52SMarian-Cristian Rotariu sdhi3: mmc@ee160000 { 12364dd61a52SMarian-Cristian Rotariu compatible = "renesas,sdhi-r8a774e1", 12374dd61a52SMarian-Cristian Rotariu "renesas,rcar-gen3-sdhi"; 12384dd61a52SMarian-Cristian Rotariu reg = <0 0xee160000 0 0x2000>; 12394dd61a52SMarian-Cristian Rotariu interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 12404dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 311>; 12414dd61a52SMarian-Cristian Rotariu max-frequency = <200000000>; 12424dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 12434dd61a52SMarian-Cristian Rotariu resets = <&cpg 311>; 12444dd61a52SMarian-Cristian Rotariu status = "disabled"; 12454dd61a52SMarian-Cristian Rotariu }; 12464dd61a52SMarian-Cristian Rotariu 12474dd61a52SMarian-Cristian Rotariu gic: interrupt-controller@f1010000 { 12484dd61a52SMarian-Cristian Rotariu compatible = "arm,gic-400"; 12494dd61a52SMarian-Cristian Rotariu #interrupt-cells = <3>; 12504dd61a52SMarian-Cristian Rotariu #address-cells = <0>; 12514dd61a52SMarian-Cristian Rotariu interrupt-controller; 12524dd61a52SMarian-Cristian Rotariu reg = <0x0 0xf1010000 0 0x1000>, 12534dd61a52SMarian-Cristian Rotariu <0x0 0xf1020000 0 0x20000>, 12544dd61a52SMarian-Cristian Rotariu <0x0 0xf1040000 0 0x20000>, 12554dd61a52SMarian-Cristian Rotariu <0x0 0xf1060000 0 0x20000>; 12564dd61a52SMarian-Cristian Rotariu interrupts = <GIC_PPI 9 12574dd61a52SMarian-Cristian Rotariu (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>; 12584dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 408>; 12594dd61a52SMarian-Cristian Rotariu clock-names = "clk"; 12604dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 12614dd61a52SMarian-Cristian Rotariu resets = <&cpg 408>; 12624dd61a52SMarian-Cristian Rotariu }; 12634dd61a52SMarian-Cristian Rotariu 12644dd61a52SMarian-Cristian Rotariu pciec0: pcie@fe000000 { 12654dd61a52SMarian-Cristian Rotariu reg = <0 0xfe000000 0 0x80000>; 12664dd61a52SMarian-Cristian Rotariu #address-cells = <3>; 12674dd61a52SMarian-Cristian Rotariu #size-cells = <2>; 12684dd61a52SMarian-Cristian Rotariu status = "disabled"; 12694dd61a52SMarian-Cristian Rotariu 12704dd61a52SMarian-Cristian Rotariu /* placeholder */ 12714dd61a52SMarian-Cristian Rotariu }; 12724dd61a52SMarian-Cristian Rotariu 12734dd61a52SMarian-Cristian Rotariu hdmi0: hdmi@fead0000 { 12744dd61a52SMarian-Cristian Rotariu reg = <0 0xfead0000 0 0x10000>; 12754dd61a52SMarian-Cristian Rotariu status = "disabled"; 12764dd61a52SMarian-Cristian Rotariu 12774dd61a52SMarian-Cristian Rotariu /* placeholder */ 12784dd61a52SMarian-Cristian Rotariu 12794dd61a52SMarian-Cristian Rotariu ports { 12804dd61a52SMarian-Cristian Rotariu #address-cells = <1>; 12814dd61a52SMarian-Cristian Rotariu #size-cells = <0>; 12824dd61a52SMarian-Cristian Rotariu 12834dd61a52SMarian-Cristian Rotariu port@0 { 12844dd61a52SMarian-Cristian Rotariu reg = <0>; 12854dd61a52SMarian-Cristian Rotariu }; 12864dd61a52SMarian-Cristian Rotariu port@1 { 12874dd61a52SMarian-Cristian Rotariu reg = <1>; 12884dd61a52SMarian-Cristian Rotariu }; 12894dd61a52SMarian-Cristian Rotariu port@2 { 12904dd61a52SMarian-Cristian Rotariu reg = <2>; 12914dd61a52SMarian-Cristian Rotariu }; 12924dd61a52SMarian-Cristian Rotariu }; 12934dd61a52SMarian-Cristian Rotariu }; 12944dd61a52SMarian-Cristian Rotariu 12954dd61a52SMarian-Cristian Rotariu du: display@feb00000 { 12964dd61a52SMarian-Cristian Rotariu reg = <0 0xfeb00000 0 0x80000>; 12974dd61a52SMarian-Cristian Rotariu status = "disabled"; 12984dd61a52SMarian-Cristian Rotariu 12994dd61a52SMarian-Cristian Rotariu /* placeholder */ 13004dd61a52SMarian-Cristian Rotariu ports { 13014dd61a52SMarian-Cristian Rotariu #address-cells = <1>; 13024dd61a52SMarian-Cristian Rotariu #size-cells = <0>; 13034dd61a52SMarian-Cristian Rotariu 13044dd61a52SMarian-Cristian Rotariu port@0 { 13054dd61a52SMarian-Cristian Rotariu reg = <0>; 13064dd61a52SMarian-Cristian Rotariu }; 13074dd61a52SMarian-Cristian Rotariu port@1 { 13084dd61a52SMarian-Cristian Rotariu reg = <1>; 13094dd61a52SMarian-Cristian Rotariu }; 13104dd61a52SMarian-Cristian Rotariu port@2 { 13114dd61a52SMarian-Cristian Rotariu reg = <2>; 13124dd61a52SMarian-Cristian Rotariu }; 13134dd61a52SMarian-Cristian Rotariu }; 13144dd61a52SMarian-Cristian Rotariu }; 13154dd61a52SMarian-Cristian Rotariu 13164dd61a52SMarian-Cristian Rotariu prr: chipid@fff00044 { 13174dd61a52SMarian-Cristian Rotariu compatible = "renesas,prr"; 13184dd61a52SMarian-Cristian Rotariu reg = <0 0xfff00044 0 4>; 13194dd61a52SMarian-Cristian Rotariu }; 13204dd61a52SMarian-Cristian Rotariu }; 13214dd61a52SMarian-Cristian Rotariu 13226dd73367SMarian-Cristian Rotariu thermal-zones { 13236dd73367SMarian-Cristian Rotariu sensor_thermal1: sensor-thermal1 { 13246dd73367SMarian-Cristian Rotariu polling-delay-passive = <250>; 13256dd73367SMarian-Cristian Rotariu polling-delay = <1000>; 13266dd73367SMarian-Cristian Rotariu thermal-sensors = <&tsc 0>; 13276dd73367SMarian-Cristian Rotariu sustainable-power = <6313>; 13286dd73367SMarian-Cristian Rotariu 13296dd73367SMarian-Cristian Rotariu trips { 13306dd73367SMarian-Cristian Rotariu sensor1_crit: sensor1-crit { 13316dd73367SMarian-Cristian Rotariu temperature = <120000>; 13326dd73367SMarian-Cristian Rotariu hysteresis = <1000>; 13336dd73367SMarian-Cristian Rotariu type = "critical"; 13346dd73367SMarian-Cristian Rotariu }; 13356dd73367SMarian-Cristian Rotariu }; 13366dd73367SMarian-Cristian Rotariu }; 13376dd73367SMarian-Cristian Rotariu 13386dd73367SMarian-Cristian Rotariu sensor_thermal2: sensor-thermal2 { 13396dd73367SMarian-Cristian Rotariu polling-delay-passive = <250>; 13406dd73367SMarian-Cristian Rotariu polling-delay = <1000>; 13416dd73367SMarian-Cristian Rotariu thermal-sensors = <&tsc 1>; 13426dd73367SMarian-Cristian Rotariu sustainable-power = <6313>; 13436dd73367SMarian-Cristian Rotariu 13446dd73367SMarian-Cristian Rotariu trips { 13456dd73367SMarian-Cristian Rotariu sensor2_crit: sensor2-crit { 13466dd73367SMarian-Cristian Rotariu temperature = <120000>; 13476dd73367SMarian-Cristian Rotariu hysteresis = <1000>; 13486dd73367SMarian-Cristian Rotariu type = "critical"; 13496dd73367SMarian-Cristian Rotariu }; 13506dd73367SMarian-Cristian Rotariu }; 13516dd73367SMarian-Cristian Rotariu }; 13526dd73367SMarian-Cristian Rotariu 13536dd73367SMarian-Cristian Rotariu sensor_thermal3: sensor-thermal3 { 13546dd73367SMarian-Cristian Rotariu polling-delay-passive = <250>; 13556dd73367SMarian-Cristian Rotariu polling-delay = <1000>; 13566dd73367SMarian-Cristian Rotariu thermal-sensors = <&tsc 2>; 13576dd73367SMarian-Cristian Rotariu sustainable-power = <6313>; 13586dd73367SMarian-Cristian Rotariu 13596dd73367SMarian-Cristian Rotariu trips { 13606dd73367SMarian-Cristian Rotariu target: trip-point1 { 13616dd73367SMarian-Cristian Rotariu temperature = <100000>; 13626dd73367SMarian-Cristian Rotariu hysteresis = <1000>; 13636dd73367SMarian-Cristian Rotariu type = "passive"; 13646dd73367SMarian-Cristian Rotariu }; 13656dd73367SMarian-Cristian Rotariu 13666dd73367SMarian-Cristian Rotariu sensor3_crit: sensor3-crit { 13676dd73367SMarian-Cristian Rotariu temperature = <120000>; 13686dd73367SMarian-Cristian Rotariu hysteresis = <1000>; 13696dd73367SMarian-Cristian Rotariu type = "critical"; 13706dd73367SMarian-Cristian Rotariu }; 13716dd73367SMarian-Cristian Rotariu }; 13726dd73367SMarian-Cristian Rotariu 13736dd73367SMarian-Cristian Rotariu cooling-maps { 13746dd73367SMarian-Cristian Rotariu map0 { 13756dd73367SMarian-Cristian Rotariu trip = <&target>; 13766dd73367SMarian-Cristian Rotariu cooling-device = <&a57_0 0 2>; 13776dd73367SMarian-Cristian Rotariu contribution = <1024>; 13786dd73367SMarian-Cristian Rotariu }; 13796dd73367SMarian-Cristian Rotariu 13806dd73367SMarian-Cristian Rotariu map1 { 13816dd73367SMarian-Cristian Rotariu trip = <&target>; 13826dd73367SMarian-Cristian Rotariu cooling-device = <&a53_0 0 2>; 13836dd73367SMarian-Cristian Rotariu contribution = <1024>; 13846dd73367SMarian-Cristian Rotariu }; 13856dd73367SMarian-Cristian Rotariu }; 13866dd73367SMarian-Cristian Rotariu }; 13876dd73367SMarian-Cristian Rotariu }; 13886dd73367SMarian-Cristian Rotariu 13894dd61a52SMarian-Cristian Rotariu timer { 13904dd61a52SMarian-Cristian Rotariu compatible = "arm,armv8-timer"; 13914dd61a52SMarian-Cristian Rotariu interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 13924dd61a52SMarian-Cristian Rotariu <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 13934dd61a52SMarian-Cristian Rotariu <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 13944dd61a52SMarian-Cristian Rotariu <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>; 13954dd61a52SMarian-Cristian Rotariu }; 13964dd61a52SMarian-Cristian Rotariu 13974dd61a52SMarian-Cristian Rotariu /* External USB clocks - can be overridden by the board */ 13984dd61a52SMarian-Cristian Rotariu usb3s0_clk: usb3s0 { 13994dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 14004dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 14014dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 14024dd61a52SMarian-Cristian Rotariu }; 14034dd61a52SMarian-Cristian Rotariu 14044dd61a52SMarian-Cristian Rotariu usb_extal_clk: usb_extal { 14054dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 14064dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 14074dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 14084dd61a52SMarian-Cristian Rotariu }; 14094dd61a52SMarian-Cristian Rotariu}; 1410