14dd61a52SMarian-Cristian Rotariu// SPDX-License-Identifier: GPL-2.0 24dd61a52SMarian-Cristian Rotariu/* 34dd61a52SMarian-Cristian Rotariu * Device Tree Source for the r8a774e1 SoC 44dd61a52SMarian-Cristian Rotariu * 54dd61a52SMarian-Cristian Rotariu * Copyright (C) 2020 Renesas Electronics Corp. 64dd61a52SMarian-Cristian Rotariu */ 74dd61a52SMarian-Cristian Rotariu 84dd61a52SMarian-Cristian Rotariu#include <dt-bindings/interrupt-controller/irq.h> 94dd61a52SMarian-Cristian Rotariu#include <dt-bindings/interrupt-controller/arm-gic.h> 104dd61a52SMarian-Cristian Rotariu#include <dt-bindings/clock/r8a774e1-cpg-mssr.h> 114dd61a52SMarian-Cristian Rotariu#include <dt-bindings/power/r8a774e1-sysc.h> 124dd61a52SMarian-Cristian Rotariu 134dd61a52SMarian-Cristian Rotariu#define CPG_AUDIO_CLK_I R8A774E1_CLK_S0D4 144dd61a52SMarian-Cristian Rotariu 154dd61a52SMarian-Cristian Rotariu/ { 164dd61a52SMarian-Cristian Rotariu compatible = "renesas,r8a774e1"; 174dd61a52SMarian-Cristian Rotariu #address-cells = <2>; 184dd61a52SMarian-Cristian Rotariu #size-cells = <2>; 194dd61a52SMarian-Cristian Rotariu 204dd61a52SMarian-Cristian Rotariu /* 214dd61a52SMarian-Cristian Rotariu * The external audio clocks are configured as 0 Hz fixed frequency 224dd61a52SMarian-Cristian Rotariu * clocks by default. 234dd61a52SMarian-Cristian Rotariu * Boards that provide audio clocks should override them. 244dd61a52SMarian-Cristian Rotariu */ 254dd61a52SMarian-Cristian Rotariu audio_clk_a: audio_clk_a { 264dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 274dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 284dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 294dd61a52SMarian-Cristian Rotariu }; 304dd61a52SMarian-Cristian Rotariu 314dd61a52SMarian-Cristian Rotariu audio_clk_c: audio_clk_c { 324dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 334dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 344dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 354dd61a52SMarian-Cristian Rotariu }; 364dd61a52SMarian-Cristian Rotariu 37d18dbce4SMarian-Cristian Rotariu cluster0_opp: opp_table0 { 38d18dbce4SMarian-Cristian Rotariu compatible = "operating-points-v2"; 39d18dbce4SMarian-Cristian Rotariu opp-shared; 40d18dbce4SMarian-Cristian Rotariu 41d18dbce4SMarian-Cristian Rotariu opp-500000000 { 42d18dbce4SMarian-Cristian Rotariu opp-hz = /bits/ 64 <500000000>; 43d18dbce4SMarian-Cristian Rotariu opp-microvolt = <820000>; 44d18dbce4SMarian-Cristian Rotariu clock-latency-ns = <300000>; 45d18dbce4SMarian-Cristian Rotariu }; 46d18dbce4SMarian-Cristian Rotariu opp-1000000000 { 47d18dbce4SMarian-Cristian Rotariu opp-hz = /bits/ 64 <1000000000>; 48d18dbce4SMarian-Cristian Rotariu opp-microvolt = <820000>; 49d18dbce4SMarian-Cristian Rotariu clock-latency-ns = <300000>; 50d18dbce4SMarian-Cristian Rotariu }; 51d18dbce4SMarian-Cristian Rotariu opp-1500000000 { 52d18dbce4SMarian-Cristian Rotariu opp-hz = /bits/ 64 <1500000000>; 53d18dbce4SMarian-Cristian Rotariu opp-microvolt = <820000>; 54d18dbce4SMarian-Cristian Rotariu clock-latency-ns = <300000>; 55d18dbce4SMarian-Cristian Rotariu opp-suspend; 56d18dbce4SMarian-Cristian Rotariu }; 57d18dbce4SMarian-Cristian Rotariu }; 58d18dbce4SMarian-Cristian Rotariu 59d18dbce4SMarian-Cristian Rotariu cluster1_opp: opp_table1 { 60d18dbce4SMarian-Cristian Rotariu compatible = "operating-points-v2"; 61d18dbce4SMarian-Cristian Rotariu opp-shared; 62d18dbce4SMarian-Cristian Rotariu 63d18dbce4SMarian-Cristian Rotariu opp-800000000 { 64d18dbce4SMarian-Cristian Rotariu opp-hz = /bits/ 64 <800000000>; 65d18dbce4SMarian-Cristian Rotariu opp-microvolt = <820000>; 66d18dbce4SMarian-Cristian Rotariu clock-latency-ns = <300000>; 67d18dbce4SMarian-Cristian Rotariu }; 68d18dbce4SMarian-Cristian Rotariu opp-1000000000 { 69d18dbce4SMarian-Cristian Rotariu opp-hz = /bits/ 64 <1000000000>; 70d18dbce4SMarian-Cristian Rotariu opp-microvolt = <820000>; 71d18dbce4SMarian-Cristian Rotariu clock-latency-ns = <300000>; 72d18dbce4SMarian-Cristian Rotariu }; 73d18dbce4SMarian-Cristian Rotariu opp-1200000000 { 74d18dbce4SMarian-Cristian Rotariu opp-hz = /bits/ 64 <1200000000>; 75d18dbce4SMarian-Cristian Rotariu opp-microvolt = <820000>; 76d18dbce4SMarian-Cristian Rotariu clock-latency-ns = <300000>; 77d18dbce4SMarian-Cristian Rotariu }; 78d18dbce4SMarian-Cristian Rotariu }; 79d18dbce4SMarian-Cristian Rotariu 804dd61a52SMarian-Cristian Rotariu cpus { 814dd61a52SMarian-Cristian Rotariu #address-cells = <1>; 824dd61a52SMarian-Cristian Rotariu #size-cells = <0>; 834dd61a52SMarian-Cristian Rotariu 844dd61a52SMarian-Cristian Rotariu cpu-map { 854dd61a52SMarian-Cristian Rotariu cluster0 { 864dd61a52SMarian-Cristian Rotariu core0 { 874dd61a52SMarian-Cristian Rotariu cpu = <&a57_0>; 884dd61a52SMarian-Cristian Rotariu }; 894dd61a52SMarian-Cristian Rotariu core1 { 904dd61a52SMarian-Cristian Rotariu cpu = <&a57_1>; 914dd61a52SMarian-Cristian Rotariu }; 924dd61a52SMarian-Cristian Rotariu core2 { 934dd61a52SMarian-Cristian Rotariu cpu = <&a57_2>; 944dd61a52SMarian-Cristian Rotariu }; 954dd61a52SMarian-Cristian Rotariu core3 { 964dd61a52SMarian-Cristian Rotariu cpu = <&a57_3>; 974dd61a52SMarian-Cristian Rotariu }; 984dd61a52SMarian-Cristian Rotariu }; 994dd61a52SMarian-Cristian Rotariu 1004dd61a52SMarian-Cristian Rotariu cluster1 { 1014dd61a52SMarian-Cristian Rotariu core0 { 1024dd61a52SMarian-Cristian Rotariu cpu = <&a53_0>; 1034dd61a52SMarian-Cristian Rotariu }; 1044dd61a52SMarian-Cristian Rotariu core1 { 1054dd61a52SMarian-Cristian Rotariu cpu = <&a53_1>; 1064dd61a52SMarian-Cristian Rotariu }; 1074dd61a52SMarian-Cristian Rotariu core2 { 1084dd61a52SMarian-Cristian Rotariu cpu = <&a53_2>; 1094dd61a52SMarian-Cristian Rotariu }; 1104dd61a52SMarian-Cristian Rotariu core3 { 1114dd61a52SMarian-Cristian Rotariu cpu = <&a53_3>; 1124dd61a52SMarian-Cristian Rotariu }; 1134dd61a52SMarian-Cristian Rotariu }; 1144dd61a52SMarian-Cristian Rotariu }; 1154dd61a52SMarian-Cristian Rotariu 1164dd61a52SMarian-Cristian Rotariu a57_0: cpu@0 { 1174dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a57"; 1184dd61a52SMarian-Cristian Rotariu reg = <0x0>; 1194dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1204dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA57_CPU0>; 1214dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA57>; 1224dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 1234dd61a52SMarian-Cristian Rotariu dynamic-power-coefficient = <854>; 1244dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>; 125d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster0_opp>; 1264dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <1024>; 1274dd61a52SMarian-Cristian Rotariu #cooling-cells = <2>; 1284dd61a52SMarian-Cristian Rotariu }; 1294dd61a52SMarian-Cristian Rotariu 1304dd61a52SMarian-Cristian Rotariu a57_1: cpu@1 { 1314dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a57"; 1324dd61a52SMarian-Cristian Rotariu reg = <0x1>; 1334dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1344dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA57_CPU1>; 1354dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA57>; 1364dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 1374dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>; 138d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster0_opp>; 1394dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <1024>; 1404dd61a52SMarian-Cristian Rotariu #cooling-cells = <2>; 1414dd61a52SMarian-Cristian Rotariu }; 1424dd61a52SMarian-Cristian Rotariu 1434dd61a52SMarian-Cristian Rotariu a57_2: cpu@2 { 1444dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a57"; 1454dd61a52SMarian-Cristian Rotariu reg = <0x2>; 1464dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1474dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA57_CPU2>; 1484dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA57>; 1494dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 1504dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>; 151d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster0_opp>; 1524dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <1024>; 1534dd61a52SMarian-Cristian Rotariu #cooling-cells = <2>; 1544dd61a52SMarian-Cristian Rotariu }; 1554dd61a52SMarian-Cristian Rotariu 1564dd61a52SMarian-Cristian Rotariu a57_3: cpu@3 { 1574dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a57"; 1584dd61a52SMarian-Cristian Rotariu reg = <0x3>; 1594dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1604dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA57_CPU3>; 1614dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA57>; 1624dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 1634dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>; 164d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster0_opp>; 1654dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <1024>; 1664dd61a52SMarian-Cristian Rotariu #cooling-cells = <2>; 1674dd61a52SMarian-Cristian Rotariu }; 1684dd61a52SMarian-Cristian Rotariu 1694dd61a52SMarian-Cristian Rotariu a53_0: cpu@100 { 1704dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a53"; 1714dd61a52SMarian-Cristian Rotariu reg = <0x100>; 1724dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1734dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA53_CPU0>; 1744dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA53>; 1754dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 1764dd61a52SMarian-Cristian Rotariu #cooling-cells = <2>; 1774dd61a52SMarian-Cristian Rotariu dynamic-power-coefficient = <277>; 1784dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>; 179d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster1_opp>; 1804dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <535>; 1814dd61a52SMarian-Cristian Rotariu }; 1824dd61a52SMarian-Cristian Rotariu 1834dd61a52SMarian-Cristian Rotariu a53_1: cpu@101 { 1844dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a53"; 1854dd61a52SMarian-Cristian Rotariu reg = <0x101>; 1864dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1874dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA53_CPU1>; 1884dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA53>; 1894dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 1904dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>; 191d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster1_opp>; 1924dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <535>; 1934dd61a52SMarian-Cristian Rotariu }; 1944dd61a52SMarian-Cristian Rotariu 1954dd61a52SMarian-Cristian Rotariu a53_2: cpu@102 { 1964dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a53"; 1974dd61a52SMarian-Cristian Rotariu reg = <0x102>; 1984dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 1994dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA53_CPU2>; 2004dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA53>; 2014dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 2024dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>; 203d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster1_opp>; 2044dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <535>; 2054dd61a52SMarian-Cristian Rotariu }; 2064dd61a52SMarian-Cristian Rotariu 2074dd61a52SMarian-Cristian Rotariu a53_3: cpu@103 { 2084dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a53"; 2094dd61a52SMarian-Cristian Rotariu reg = <0x103>; 2104dd61a52SMarian-Cristian Rotariu device_type = "cpu"; 2114dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA53_CPU3>; 2124dd61a52SMarian-Cristian Rotariu next-level-cache = <&L2_CA53>; 2134dd61a52SMarian-Cristian Rotariu enable-method = "psci"; 2144dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>; 215d18dbce4SMarian-Cristian Rotariu operating-points-v2 = <&cluster1_opp>; 2164dd61a52SMarian-Cristian Rotariu capacity-dmips-mhz = <535>; 2174dd61a52SMarian-Cristian Rotariu }; 2184dd61a52SMarian-Cristian Rotariu 2194dd61a52SMarian-Cristian Rotariu L2_CA57: cache-controller-0 { 2204dd61a52SMarian-Cristian Rotariu compatible = "cache"; 2214dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA57_SCU>; 2224dd61a52SMarian-Cristian Rotariu cache-unified; 2234dd61a52SMarian-Cristian Rotariu cache-level = <2>; 2244dd61a52SMarian-Cristian Rotariu }; 2254dd61a52SMarian-Cristian Rotariu 2264dd61a52SMarian-Cristian Rotariu L2_CA53: cache-controller-1 { 2274dd61a52SMarian-Cristian Rotariu compatible = "cache"; 2284dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_CA53_SCU>; 2294dd61a52SMarian-Cristian Rotariu cache-unified; 2304dd61a52SMarian-Cristian Rotariu cache-level = <2>; 2314dd61a52SMarian-Cristian Rotariu }; 2324dd61a52SMarian-Cristian Rotariu }; 2334dd61a52SMarian-Cristian Rotariu 2344dd61a52SMarian-Cristian Rotariu extal_clk: extal { 2354dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 2364dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 2374dd61a52SMarian-Cristian Rotariu /* This value must be overridden by the board */ 2384dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 2394dd61a52SMarian-Cristian Rotariu }; 2404dd61a52SMarian-Cristian Rotariu 2414dd61a52SMarian-Cristian Rotariu extalr_clk: extalr { 2424dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 2434dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 2444dd61a52SMarian-Cristian Rotariu /* This value must be overridden by the board */ 2454dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 2464dd61a52SMarian-Cristian Rotariu }; 2474dd61a52SMarian-Cristian Rotariu 2484dd61a52SMarian-Cristian Rotariu /* External PCIe clock - can be overridden by the board */ 2494dd61a52SMarian-Cristian Rotariu pcie_bus_clk: pcie_bus { 2504dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 2514dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 2524dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 2534dd61a52SMarian-Cristian Rotariu }; 2544dd61a52SMarian-Cristian Rotariu 2554dd61a52SMarian-Cristian Rotariu pmu_a53 { 2564dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a53-pmu"; 2574dd61a52SMarian-Cristian Rotariu interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 2584dd61a52SMarian-Cristian Rotariu <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>, 2594dd61a52SMarian-Cristian Rotariu <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>, 2604dd61a52SMarian-Cristian Rotariu <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 2614dd61a52SMarian-Cristian Rotariu interrupt-affinity = <&a53_0>, <&a53_1>, <&a53_2>, <&a53_3>; 2624dd61a52SMarian-Cristian Rotariu }; 2634dd61a52SMarian-Cristian Rotariu 2644dd61a52SMarian-Cristian Rotariu pmu_a57 { 2654dd61a52SMarian-Cristian Rotariu compatible = "arm,cortex-a57-pmu"; 2664dd61a52SMarian-Cristian Rotariu interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 2674dd61a52SMarian-Cristian Rotariu <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, 2684dd61a52SMarian-Cristian Rotariu <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>, 2694dd61a52SMarian-Cristian Rotariu <&gic GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 2704dd61a52SMarian-Cristian Rotariu interrupt-affinity = <&a57_0>, <&a57_1>, <&a57_2>, <&a57_3>; 2714dd61a52SMarian-Cristian Rotariu }; 2724dd61a52SMarian-Cristian Rotariu 2734dd61a52SMarian-Cristian Rotariu psci { 2744dd61a52SMarian-Cristian Rotariu compatible = "arm,psci-1.0", "arm,psci-0.2"; 2754dd61a52SMarian-Cristian Rotariu method = "smc"; 2764dd61a52SMarian-Cristian Rotariu }; 2774dd61a52SMarian-Cristian Rotariu 2784dd61a52SMarian-Cristian Rotariu /* External SCIF clock - to be overridden by boards that provide it */ 2794dd61a52SMarian-Cristian Rotariu scif_clk: scif { 2804dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 2814dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 2824dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 2834dd61a52SMarian-Cristian Rotariu }; 2844dd61a52SMarian-Cristian Rotariu 2854dd61a52SMarian-Cristian Rotariu soc { 2864dd61a52SMarian-Cristian Rotariu compatible = "simple-bus"; 2874dd61a52SMarian-Cristian Rotariu interrupt-parent = <&gic>; 2884dd61a52SMarian-Cristian Rotariu #address-cells = <2>; 2894dd61a52SMarian-Cristian Rotariu #size-cells = <2>; 2904dd61a52SMarian-Cristian Rotariu ranges; 2914dd61a52SMarian-Cristian Rotariu 2924dd61a52SMarian-Cristian Rotariu rwdt: watchdog@e6020000 { 293*96ebdb7aSLad Prabhakar compatible = "renesas,r8a774e1-wdt", 294*96ebdb7aSLad Prabhakar "renesas,rcar-gen3-wdt"; 2954dd61a52SMarian-Cristian Rotariu reg = <0 0xe6020000 0 0x0c>; 296*96ebdb7aSLad Prabhakar interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 297*96ebdb7aSLad Prabhakar clocks = <&cpg CPG_MOD 402>; 298*96ebdb7aSLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 299*96ebdb7aSLad Prabhakar resets = <&cpg 402>; 3004dd61a52SMarian-Cristian Rotariu status = "disabled"; 3014dd61a52SMarian-Cristian Rotariu }; 3024dd61a52SMarian-Cristian Rotariu 3034dd61a52SMarian-Cristian Rotariu gpio0: gpio@e6050000 { 30443b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 30543b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3064dd61a52SMarian-Cristian Rotariu reg = <0 0xe6050000 0 0x50>; 30743b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 3084dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3094dd61a52SMarian-Cristian Rotariu gpio-controller; 31043b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 0 16>; 3114dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3124dd61a52SMarian-Cristian Rotariu interrupt-controller; 31343b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 912>; 31443b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 31543b0c905SMarian-Cristian Rotariu resets = <&cpg 912>; 3164dd61a52SMarian-Cristian Rotariu }; 3174dd61a52SMarian-Cristian Rotariu 3184dd61a52SMarian-Cristian Rotariu gpio1: gpio@e6051000 { 31943b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 32043b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3214dd61a52SMarian-Cristian Rotariu reg = <0 0xe6051000 0 0x50>; 32243b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 3234dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3244dd61a52SMarian-Cristian Rotariu gpio-controller; 32543b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 32 29>; 3264dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3274dd61a52SMarian-Cristian Rotariu interrupt-controller; 32843b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 911>; 32943b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 33043b0c905SMarian-Cristian Rotariu resets = <&cpg 911>; 3314dd61a52SMarian-Cristian Rotariu }; 3324dd61a52SMarian-Cristian Rotariu 3334dd61a52SMarian-Cristian Rotariu gpio2: gpio@e6052000 { 33443b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 33543b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3364dd61a52SMarian-Cristian Rotariu reg = <0 0xe6052000 0 0x50>; 33743b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 3384dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3394dd61a52SMarian-Cristian Rotariu gpio-controller; 34043b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 64 15>; 3414dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3424dd61a52SMarian-Cristian Rotariu interrupt-controller; 34343b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 910>; 34443b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 34543b0c905SMarian-Cristian Rotariu resets = <&cpg 910>; 3464dd61a52SMarian-Cristian Rotariu }; 3474dd61a52SMarian-Cristian Rotariu 3484dd61a52SMarian-Cristian Rotariu gpio3: gpio@e6053000 { 34943b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 35043b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3514dd61a52SMarian-Cristian Rotariu reg = <0 0xe6053000 0 0x50>; 35243b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 3534dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3544dd61a52SMarian-Cristian Rotariu gpio-controller; 35543b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 96 16>; 3564dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3574dd61a52SMarian-Cristian Rotariu interrupt-controller; 35843b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 909>; 35943b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 36043b0c905SMarian-Cristian Rotariu resets = <&cpg 909>; 3614dd61a52SMarian-Cristian Rotariu }; 3624dd61a52SMarian-Cristian Rotariu 3634dd61a52SMarian-Cristian Rotariu gpio4: gpio@e6054000 { 36443b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 36543b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3664dd61a52SMarian-Cristian Rotariu reg = <0 0xe6054000 0 0x50>; 36743b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 3684dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3694dd61a52SMarian-Cristian Rotariu gpio-controller; 37043b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 128 18>; 3714dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3724dd61a52SMarian-Cristian Rotariu interrupt-controller; 37343b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 908>; 37443b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 37543b0c905SMarian-Cristian Rotariu resets = <&cpg 908>; 3764dd61a52SMarian-Cristian Rotariu }; 3774dd61a52SMarian-Cristian Rotariu 3784dd61a52SMarian-Cristian Rotariu gpio5: gpio@e6055000 { 37943b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 38043b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3814dd61a52SMarian-Cristian Rotariu reg = <0 0xe6055000 0 0x50>; 38243b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 3834dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3844dd61a52SMarian-Cristian Rotariu gpio-controller; 38543b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 160 26>; 3864dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 3874dd61a52SMarian-Cristian Rotariu interrupt-controller; 38843b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 907>; 38943b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 39043b0c905SMarian-Cristian Rotariu resets = <&cpg 907>; 3914dd61a52SMarian-Cristian Rotariu }; 3924dd61a52SMarian-Cristian Rotariu 3934dd61a52SMarian-Cristian Rotariu gpio6: gpio@e6055400 { 39443b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 39543b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 3964dd61a52SMarian-Cristian Rotariu reg = <0 0xe6055400 0 0x50>; 39743b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 3984dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 3994dd61a52SMarian-Cristian Rotariu gpio-controller; 40043b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 192 32>; 4014dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 4024dd61a52SMarian-Cristian Rotariu interrupt-controller; 40343b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 906>; 40443b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 40543b0c905SMarian-Cristian Rotariu resets = <&cpg 906>; 4064dd61a52SMarian-Cristian Rotariu }; 4074dd61a52SMarian-Cristian Rotariu 4084dd61a52SMarian-Cristian Rotariu gpio7: gpio@e6055800 { 40943b0c905SMarian-Cristian Rotariu compatible = "renesas,gpio-r8a774e1", 41043b0c905SMarian-Cristian Rotariu "renesas,rcar-gen3-gpio"; 4114dd61a52SMarian-Cristian Rotariu reg = <0 0xe6055800 0 0x50>; 41243b0c905SMarian-Cristian Rotariu interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 4134dd61a52SMarian-Cristian Rotariu #gpio-cells = <2>; 4144dd61a52SMarian-Cristian Rotariu gpio-controller; 41543b0c905SMarian-Cristian Rotariu gpio-ranges = <&pfc 0 224 4>; 4164dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 4174dd61a52SMarian-Cristian Rotariu interrupt-controller; 41843b0c905SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 905>; 41943b0c905SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 42043b0c905SMarian-Cristian Rotariu resets = <&cpg 905>; 4214dd61a52SMarian-Cristian Rotariu }; 4224dd61a52SMarian-Cristian Rotariu 4234dd61a52SMarian-Cristian Rotariu pfc: pin-controller@e6060000 { 4244dd61a52SMarian-Cristian Rotariu compatible = "renesas,pfc-r8a774e1"; 4254dd61a52SMarian-Cristian Rotariu reg = <0 0xe6060000 0 0x50c>; 4264dd61a52SMarian-Cristian Rotariu }; 4274dd61a52SMarian-Cristian Rotariu 428c6c4b7deSMarian-Cristian Rotariu cmt0: timer@e60f0000 { 429c6c4b7deSMarian-Cristian Rotariu compatible = "renesas,r8a774e1-cmt0", 430c6c4b7deSMarian-Cristian Rotariu "renesas,rcar-gen3-cmt0"; 431c6c4b7deSMarian-Cristian Rotariu reg = <0 0xe60f0000 0 0x1004>; 432c6c4b7deSMarian-Cristian Rotariu interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 433c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 434c6c4b7deSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 303>; 435c6c4b7deSMarian-Cristian Rotariu clock-names = "fck"; 436c6c4b7deSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 437c6c4b7deSMarian-Cristian Rotariu resets = <&cpg 303>; 438c6c4b7deSMarian-Cristian Rotariu status = "disabled"; 439c6c4b7deSMarian-Cristian Rotariu }; 440c6c4b7deSMarian-Cristian Rotariu 441c6c4b7deSMarian-Cristian Rotariu cmt1: timer@e6130000 { 442c6c4b7deSMarian-Cristian Rotariu compatible = "renesas,r8a774e1-cmt1", 443c6c4b7deSMarian-Cristian Rotariu "renesas,rcar-gen3-cmt1"; 444c6c4b7deSMarian-Cristian Rotariu reg = <0 0xe6130000 0 0x1004>; 445c6c4b7deSMarian-Cristian Rotariu interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 446c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 447c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 448c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 449c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 450c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 451c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 452c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 453c6c4b7deSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 302>; 454c6c4b7deSMarian-Cristian Rotariu clock-names = "fck"; 455c6c4b7deSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 456c6c4b7deSMarian-Cristian Rotariu resets = <&cpg 302>; 457c6c4b7deSMarian-Cristian Rotariu status = "disabled"; 458c6c4b7deSMarian-Cristian Rotariu }; 459c6c4b7deSMarian-Cristian Rotariu 460c6c4b7deSMarian-Cristian Rotariu cmt2: timer@e6140000 { 461c6c4b7deSMarian-Cristian Rotariu compatible = "renesas,r8a774e1-cmt1", 462c6c4b7deSMarian-Cristian Rotariu "renesas,rcar-gen3-cmt1"; 463c6c4b7deSMarian-Cristian Rotariu reg = <0 0xe6140000 0 0x1004>; 464c6c4b7deSMarian-Cristian Rotariu interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 465c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 466c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 467c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 468c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 469c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 470c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 471c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>; 472c6c4b7deSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 301>; 473c6c4b7deSMarian-Cristian Rotariu clock-names = "fck"; 474c6c4b7deSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 475c6c4b7deSMarian-Cristian Rotariu resets = <&cpg 301>; 476c6c4b7deSMarian-Cristian Rotariu status = "disabled"; 477c6c4b7deSMarian-Cristian Rotariu }; 478c6c4b7deSMarian-Cristian Rotariu 479c6c4b7deSMarian-Cristian Rotariu cmt3: timer@e6148000 { 480c6c4b7deSMarian-Cristian Rotariu compatible = "renesas,r8a774e1-cmt1", 481c6c4b7deSMarian-Cristian Rotariu "renesas,rcar-gen3-cmt1"; 482c6c4b7deSMarian-Cristian Rotariu reg = <0 0xe6148000 0 0x1004>; 483c6c4b7deSMarian-Cristian Rotariu interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>, 484c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>, 485c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>, 486c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>, 487c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>, 488c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>, 489c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>, 490c6c4b7deSMarian-Cristian Rotariu <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>; 491c6c4b7deSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 300>; 492c6c4b7deSMarian-Cristian Rotariu clock-names = "fck"; 493c6c4b7deSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 494c6c4b7deSMarian-Cristian Rotariu resets = <&cpg 300>; 495c6c4b7deSMarian-Cristian Rotariu status = "disabled"; 496c6c4b7deSMarian-Cristian Rotariu }; 497c6c4b7deSMarian-Cristian Rotariu 4984dd61a52SMarian-Cristian Rotariu cpg: clock-controller@e6150000 { 4994dd61a52SMarian-Cristian Rotariu compatible = "renesas,r8a774e1-cpg-mssr"; 5004dd61a52SMarian-Cristian Rotariu reg = <0 0xe6150000 0 0x1000>; 5014dd61a52SMarian-Cristian Rotariu clocks = <&extal_clk>, <&extalr_clk>; 5024dd61a52SMarian-Cristian Rotariu clock-names = "extal", "extalr"; 5034dd61a52SMarian-Cristian Rotariu #clock-cells = <2>; 5044dd61a52SMarian-Cristian Rotariu #power-domain-cells = <0>; 5054dd61a52SMarian-Cristian Rotariu #reset-cells = <1>; 5064dd61a52SMarian-Cristian Rotariu }; 5074dd61a52SMarian-Cristian Rotariu 5084dd61a52SMarian-Cristian Rotariu rst: reset-controller@e6160000 { 5094dd61a52SMarian-Cristian Rotariu compatible = "renesas,r8a774e1-rst"; 5104dd61a52SMarian-Cristian Rotariu reg = <0 0xe6160000 0 0x0200>; 5114dd61a52SMarian-Cristian Rotariu }; 5124dd61a52SMarian-Cristian Rotariu 5134dd61a52SMarian-Cristian Rotariu sysc: system-controller@e6180000 { 5144dd61a52SMarian-Cristian Rotariu compatible = "renesas,r8a774e1-sysc"; 5154dd61a52SMarian-Cristian Rotariu reg = <0 0xe6180000 0 0x0400>; 5164dd61a52SMarian-Cristian Rotariu #power-domain-cells = <1>; 5174dd61a52SMarian-Cristian Rotariu }; 5184dd61a52SMarian-Cristian Rotariu 5196dd73367SMarian-Cristian Rotariu tsc: thermal@e6198000 { 5206dd73367SMarian-Cristian Rotariu compatible = "renesas,r8a774e1-thermal"; 5216dd73367SMarian-Cristian Rotariu reg = <0 0xe6198000 0 0x100>, 5226dd73367SMarian-Cristian Rotariu <0 0xe61a0000 0 0x100>, 5236dd73367SMarian-Cristian Rotariu <0 0xe61a8000 0 0x100>; 5246dd73367SMarian-Cristian Rotariu interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 5256dd73367SMarian-Cristian Rotariu <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 5266dd73367SMarian-Cristian Rotariu <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 5276dd73367SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 522>; 5286dd73367SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 5296dd73367SMarian-Cristian Rotariu resets = <&cpg 522>; 5306dd73367SMarian-Cristian Rotariu #thermal-sensor-cells = <1>; 5316dd73367SMarian-Cristian Rotariu }; 5326dd73367SMarian-Cristian Rotariu 5334dd61a52SMarian-Cristian Rotariu intc_ex: interrupt-controller@e61c0000 { 5344dd61a52SMarian-Cristian Rotariu compatible = "renesas,intc-ex-r8a774e1", "renesas,irqc"; 5354dd61a52SMarian-Cristian Rotariu #interrupt-cells = <2>; 5364dd61a52SMarian-Cristian Rotariu interrupt-controller; 5374dd61a52SMarian-Cristian Rotariu reg = <0 0xe61c0000 0 0x200>; 5384dd61a52SMarian-Cristian Rotariu interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 5394dd61a52SMarian-Cristian Rotariu <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 5404dd61a52SMarian-Cristian Rotariu <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 5414dd61a52SMarian-Cristian Rotariu <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 5424dd61a52SMarian-Cristian Rotariu <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 5434dd61a52SMarian-Cristian Rotariu <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 5444dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 407>; 5454dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 5464dd61a52SMarian-Cristian Rotariu resets = <&cpg 407>; 5474dd61a52SMarian-Cristian Rotariu }; 5484dd61a52SMarian-Cristian Rotariu 54958eb575cSMarian-Cristian Rotariu tmu0: timer@e61e0000 { 55058eb575cSMarian-Cristian Rotariu compatible = "renesas,tmu-r8a774e1", "renesas,tmu"; 55158eb575cSMarian-Cristian Rotariu reg = <0 0xe61e0000 0 0x30>; 55258eb575cSMarian-Cristian Rotariu interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 55358eb575cSMarian-Cristian Rotariu <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 55458eb575cSMarian-Cristian Rotariu <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 55558eb575cSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 125>; 55658eb575cSMarian-Cristian Rotariu clock-names = "fck"; 55758eb575cSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 55858eb575cSMarian-Cristian Rotariu resets = <&cpg 125>; 55958eb575cSMarian-Cristian Rotariu status = "disabled"; 56058eb575cSMarian-Cristian Rotariu }; 56158eb575cSMarian-Cristian Rotariu 56258eb575cSMarian-Cristian Rotariu tmu1: timer@e6fc0000 { 56358eb575cSMarian-Cristian Rotariu compatible = "renesas,tmu-r8a774e1", "renesas,tmu"; 56458eb575cSMarian-Cristian Rotariu reg = <0 0xe6fc0000 0 0x30>; 56558eb575cSMarian-Cristian Rotariu interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 56658eb575cSMarian-Cristian Rotariu <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 56758eb575cSMarian-Cristian Rotariu <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>; 56858eb575cSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 124>; 56958eb575cSMarian-Cristian Rotariu clock-names = "fck"; 57058eb575cSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 57158eb575cSMarian-Cristian Rotariu resets = <&cpg 124>; 57258eb575cSMarian-Cristian Rotariu status = "disabled"; 57358eb575cSMarian-Cristian Rotariu }; 57458eb575cSMarian-Cristian Rotariu 57558eb575cSMarian-Cristian Rotariu tmu2: timer@e6fd0000 { 57658eb575cSMarian-Cristian Rotariu compatible = "renesas,tmu-r8a774e1", "renesas,tmu"; 57758eb575cSMarian-Cristian Rotariu reg = <0 0xe6fd0000 0 0x30>; 57858eb575cSMarian-Cristian Rotariu interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 57958eb575cSMarian-Cristian Rotariu <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 58058eb575cSMarian-Cristian Rotariu <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 58158eb575cSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 123>; 58258eb575cSMarian-Cristian Rotariu clock-names = "fck"; 58358eb575cSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 58458eb575cSMarian-Cristian Rotariu resets = <&cpg 123>; 58558eb575cSMarian-Cristian Rotariu status = "disabled"; 58658eb575cSMarian-Cristian Rotariu }; 58758eb575cSMarian-Cristian Rotariu 58858eb575cSMarian-Cristian Rotariu tmu3: timer@e6fe0000 { 58958eb575cSMarian-Cristian Rotariu compatible = "renesas,tmu-r8a774e1", "renesas,tmu"; 59058eb575cSMarian-Cristian Rotariu reg = <0 0xe6fe0000 0 0x30>; 59158eb575cSMarian-Cristian Rotariu interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 59258eb575cSMarian-Cristian Rotariu <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 59358eb575cSMarian-Cristian Rotariu <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 59458eb575cSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 122>; 59558eb575cSMarian-Cristian Rotariu clock-names = "fck"; 59658eb575cSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 59758eb575cSMarian-Cristian Rotariu resets = <&cpg 122>; 59858eb575cSMarian-Cristian Rotariu status = "disabled"; 59958eb575cSMarian-Cristian Rotariu }; 60058eb575cSMarian-Cristian Rotariu 60158eb575cSMarian-Cristian Rotariu tmu4: timer@ffc00000 { 60258eb575cSMarian-Cristian Rotariu compatible = "renesas,tmu-r8a774e1", "renesas,tmu"; 60358eb575cSMarian-Cristian Rotariu reg = <0 0xffc00000 0 0x30>; 60458eb575cSMarian-Cristian Rotariu interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 60558eb575cSMarian-Cristian Rotariu <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 60658eb575cSMarian-Cristian Rotariu <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 60758eb575cSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 121>; 60858eb575cSMarian-Cristian Rotariu clock-names = "fck"; 60958eb575cSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 61058eb575cSMarian-Cristian Rotariu resets = <&cpg 121>; 61158eb575cSMarian-Cristian Rotariu status = "disabled"; 61258eb575cSMarian-Cristian Rotariu }; 61358eb575cSMarian-Cristian Rotariu 614950a3a79SLad Prabhakar i2c0: i2c@e6500000 { 6154dd61a52SMarian-Cristian Rotariu #address-cells = <1>; 6164dd61a52SMarian-Cristian Rotariu #size-cells = <0>; 617950a3a79SLad Prabhakar compatible = "renesas,i2c-r8a774e1", 618950a3a79SLad Prabhakar "renesas,rcar-gen3-i2c"; 619950a3a79SLad Prabhakar reg = <0 0xe6500000 0 0x40>; 620950a3a79SLad Prabhakar interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 621950a3a79SLad Prabhakar clocks = <&cpg CPG_MOD 931>; 622950a3a79SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 623950a3a79SLad Prabhakar resets = <&cpg 931>; 624950a3a79SLad Prabhakar dmas = <&dmac1 0x91>, <&dmac1 0x90>, 625950a3a79SLad Prabhakar <&dmac2 0x91>, <&dmac2 0x90>; 626950a3a79SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 627950a3a79SLad Prabhakar i2c-scl-internal-delay-ns = <110>; 6284dd61a52SMarian-Cristian Rotariu status = "disabled"; 629950a3a79SLad Prabhakar }; 6304dd61a52SMarian-Cristian Rotariu 631950a3a79SLad Prabhakar i2c1: i2c@e6508000 { 632950a3a79SLad Prabhakar #address-cells = <1>; 633950a3a79SLad Prabhakar #size-cells = <0>; 634950a3a79SLad Prabhakar compatible = "renesas,i2c-r8a774e1", 635950a3a79SLad Prabhakar "renesas,rcar-gen3-i2c"; 636950a3a79SLad Prabhakar reg = <0 0xe6508000 0 0x40>; 637950a3a79SLad Prabhakar interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 638950a3a79SLad Prabhakar clocks = <&cpg CPG_MOD 930>; 639950a3a79SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 640950a3a79SLad Prabhakar resets = <&cpg 930>; 641950a3a79SLad Prabhakar dmas = <&dmac1 0x93>, <&dmac1 0x92>, 642950a3a79SLad Prabhakar <&dmac2 0x93>, <&dmac2 0x92>; 643950a3a79SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 644950a3a79SLad Prabhakar i2c-scl-internal-delay-ns = <6>; 645950a3a79SLad Prabhakar status = "disabled"; 646950a3a79SLad Prabhakar }; 647950a3a79SLad Prabhakar 648950a3a79SLad Prabhakar i2c2: i2c@e6510000 { 649950a3a79SLad Prabhakar #address-cells = <1>; 650950a3a79SLad Prabhakar #size-cells = <0>; 651950a3a79SLad Prabhakar compatible = "renesas,i2c-r8a774e1", 652950a3a79SLad Prabhakar "renesas,rcar-gen3-i2c"; 653950a3a79SLad Prabhakar reg = <0 0xe6510000 0 0x40>; 654950a3a79SLad Prabhakar interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 655950a3a79SLad Prabhakar clocks = <&cpg CPG_MOD 929>; 656950a3a79SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 657950a3a79SLad Prabhakar resets = <&cpg 929>; 658950a3a79SLad Prabhakar dmas = <&dmac1 0x95>, <&dmac1 0x94>, 659950a3a79SLad Prabhakar <&dmac2 0x95>, <&dmac2 0x94>; 660950a3a79SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 661950a3a79SLad Prabhakar i2c-scl-internal-delay-ns = <6>; 662950a3a79SLad Prabhakar status = "disabled"; 663950a3a79SLad Prabhakar }; 664950a3a79SLad Prabhakar 665950a3a79SLad Prabhakar i2c3: i2c@e66d0000 { 666950a3a79SLad Prabhakar #address-cells = <1>; 667950a3a79SLad Prabhakar #size-cells = <0>; 668950a3a79SLad Prabhakar compatible = "renesas,i2c-r8a774e1", 669950a3a79SLad Prabhakar "renesas,rcar-gen3-i2c"; 670950a3a79SLad Prabhakar reg = <0 0xe66d0000 0 0x40>; 671950a3a79SLad Prabhakar interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 672950a3a79SLad Prabhakar clocks = <&cpg CPG_MOD 928>; 673950a3a79SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 674950a3a79SLad Prabhakar resets = <&cpg 928>; 675950a3a79SLad Prabhakar dmas = <&dmac0 0x97>, <&dmac0 0x96>; 676950a3a79SLad Prabhakar dma-names = "tx", "rx"; 677950a3a79SLad Prabhakar i2c-scl-internal-delay-ns = <110>; 678950a3a79SLad Prabhakar status = "disabled"; 6794dd61a52SMarian-Cristian Rotariu }; 6804dd61a52SMarian-Cristian Rotariu 6814dd61a52SMarian-Cristian Rotariu i2c4: i2c@e66d8000 { 6824dd61a52SMarian-Cristian Rotariu #address-cells = <1>; 6834dd61a52SMarian-Cristian Rotariu #size-cells = <0>; 684950a3a79SLad Prabhakar compatible = "renesas,i2c-r8a774e1", 685950a3a79SLad Prabhakar "renesas,rcar-gen3-i2c"; 6864dd61a52SMarian-Cristian Rotariu reg = <0 0xe66d8000 0 0x40>; 687950a3a79SLad Prabhakar interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 688950a3a79SLad Prabhakar clocks = <&cpg CPG_MOD 927>; 689950a3a79SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 690950a3a79SLad Prabhakar resets = <&cpg 927>; 691950a3a79SLad Prabhakar dmas = <&dmac0 0x99>, <&dmac0 0x98>; 692950a3a79SLad Prabhakar dma-names = "tx", "rx"; 693950a3a79SLad Prabhakar i2c-scl-internal-delay-ns = <110>; 6944dd61a52SMarian-Cristian Rotariu status = "disabled"; 695950a3a79SLad Prabhakar }; 6964dd61a52SMarian-Cristian Rotariu 697950a3a79SLad Prabhakar i2c5: i2c@e66e0000 { 698950a3a79SLad Prabhakar #address-cells = <1>; 699950a3a79SLad Prabhakar #size-cells = <0>; 700950a3a79SLad Prabhakar compatible = "renesas,i2c-r8a774e1", 701950a3a79SLad Prabhakar "renesas,rcar-gen3-i2c"; 702950a3a79SLad Prabhakar reg = <0 0xe66e0000 0 0x40>; 703950a3a79SLad Prabhakar interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 704950a3a79SLad Prabhakar clocks = <&cpg CPG_MOD 919>; 705950a3a79SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 706950a3a79SLad Prabhakar resets = <&cpg 919>; 707950a3a79SLad Prabhakar dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 708950a3a79SLad Prabhakar dma-names = "tx", "rx"; 709950a3a79SLad Prabhakar i2c-scl-internal-delay-ns = <110>; 710950a3a79SLad Prabhakar status = "disabled"; 711950a3a79SLad Prabhakar }; 712950a3a79SLad Prabhakar 713950a3a79SLad Prabhakar i2c6: i2c@e66e8000 { 714950a3a79SLad Prabhakar #address-cells = <1>; 715950a3a79SLad Prabhakar #size-cells = <0>; 716950a3a79SLad Prabhakar compatible = "renesas,i2c-r8a774e1", 717950a3a79SLad Prabhakar "renesas,rcar-gen3-i2c"; 718950a3a79SLad Prabhakar reg = <0 0xe66e8000 0 0x40>; 719950a3a79SLad Prabhakar interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 720950a3a79SLad Prabhakar clocks = <&cpg CPG_MOD 918>; 721950a3a79SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 722950a3a79SLad Prabhakar resets = <&cpg 918>; 723950a3a79SLad Prabhakar dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 724950a3a79SLad Prabhakar dma-names = "tx", "rx"; 725950a3a79SLad Prabhakar i2c-scl-internal-delay-ns = <6>; 726950a3a79SLad Prabhakar status = "disabled"; 727950a3a79SLad Prabhakar }; 728950a3a79SLad Prabhakar 729950a3a79SLad Prabhakar i2c_dvfs: i2c@e60b0000 { 730950a3a79SLad Prabhakar #address-cells = <1>; 731950a3a79SLad Prabhakar #size-cells = <0>; 732950a3a79SLad Prabhakar compatible = "renesas,iic-r8a774e1", 733950a3a79SLad Prabhakar "renesas,rcar-gen3-iic", 734950a3a79SLad Prabhakar "renesas,rmobile-iic"; 735950a3a79SLad Prabhakar reg = <0 0xe60b0000 0 0x425>; 736950a3a79SLad Prabhakar interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 737950a3a79SLad Prabhakar clocks = <&cpg CPG_MOD 926>; 738950a3a79SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 739950a3a79SLad Prabhakar resets = <&cpg 926>; 740950a3a79SLad Prabhakar dmas = <&dmac0 0x11>, <&dmac0 0x10>; 741950a3a79SLad Prabhakar dma-names = "tx", "rx"; 742950a3a79SLad Prabhakar status = "disabled"; 7434dd61a52SMarian-Cristian Rotariu }; 7444dd61a52SMarian-Cristian Rotariu 7454dd61a52SMarian-Cristian Rotariu hscif0: serial@e6540000 { 746b9b491a7SLad Prabhakar compatible = "renesas,hscif-r8a774e1", 747b9b491a7SLad Prabhakar "renesas,rcar-gen3-hscif", 748b9b491a7SLad Prabhakar "renesas,hscif"; 7494dd61a52SMarian-Cristian Rotariu reg = <0 0xe6540000 0 0x60>; 750b9b491a7SLad Prabhakar interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 751b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 520>, 752b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 753b9b491a7SLad Prabhakar <&scif_clk>; 754b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 755b9b491a7SLad Prabhakar dmas = <&dmac1 0x31>, <&dmac1 0x30>, 756b9b491a7SLad Prabhakar <&dmac2 0x31>, <&dmac2 0x30>; 757b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 758b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 759b9b491a7SLad Prabhakar resets = <&cpg 520>; 7604dd61a52SMarian-Cristian Rotariu status = "disabled"; 761b9b491a7SLad Prabhakar }; 7624dd61a52SMarian-Cristian Rotariu 763b9b491a7SLad Prabhakar hscif1: serial@e6550000 { 764b9b491a7SLad Prabhakar compatible = "renesas,hscif-r8a774e1", 765b9b491a7SLad Prabhakar "renesas,rcar-gen3-hscif", 766b9b491a7SLad Prabhakar "renesas,hscif"; 767b9b491a7SLad Prabhakar reg = <0 0xe6550000 0 0x60>; 768b9b491a7SLad Prabhakar interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 769b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 519>, 770b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 771b9b491a7SLad Prabhakar <&scif_clk>; 772b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 773b9b491a7SLad Prabhakar dmas = <&dmac1 0x33>, <&dmac1 0x32>, 774b9b491a7SLad Prabhakar <&dmac2 0x33>, <&dmac2 0x32>; 775b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 776b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 777b9b491a7SLad Prabhakar resets = <&cpg 519>; 778b9b491a7SLad Prabhakar status = "disabled"; 779b9b491a7SLad Prabhakar }; 780b9b491a7SLad Prabhakar 781b9b491a7SLad Prabhakar hscif2: serial@e6560000 { 782b9b491a7SLad Prabhakar compatible = "renesas,hscif-r8a774e1", 783b9b491a7SLad Prabhakar "renesas,rcar-gen3-hscif", 784b9b491a7SLad Prabhakar "renesas,hscif"; 785b9b491a7SLad Prabhakar reg = <0 0xe6560000 0 0x60>; 786b9b491a7SLad Prabhakar interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 787b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 518>, 788b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 789b9b491a7SLad Prabhakar <&scif_clk>; 790b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 791b9b491a7SLad Prabhakar dmas = <&dmac1 0x35>, <&dmac1 0x34>, 792b9b491a7SLad Prabhakar <&dmac2 0x35>, <&dmac2 0x34>; 793b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 794b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 795b9b491a7SLad Prabhakar resets = <&cpg 518>; 796b9b491a7SLad Prabhakar status = "disabled"; 797b9b491a7SLad Prabhakar }; 798b9b491a7SLad Prabhakar 799b9b491a7SLad Prabhakar hscif3: serial@e66a0000 { 800b9b491a7SLad Prabhakar compatible = "renesas,hscif-r8a774e1", 801b9b491a7SLad Prabhakar "renesas,rcar-gen3-hscif", 802b9b491a7SLad Prabhakar "renesas,hscif"; 803b9b491a7SLad Prabhakar reg = <0 0xe66a0000 0 0x60>; 804b9b491a7SLad Prabhakar interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 805b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 517>, 806b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 807b9b491a7SLad Prabhakar <&scif_clk>; 808b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 809b9b491a7SLad Prabhakar dmas = <&dmac0 0x37>, <&dmac0 0x36>; 810b9b491a7SLad Prabhakar dma-names = "tx", "rx"; 811b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 812b9b491a7SLad Prabhakar resets = <&cpg 517>; 813b9b491a7SLad Prabhakar status = "disabled"; 814b9b491a7SLad Prabhakar }; 815b9b491a7SLad Prabhakar 816b9b491a7SLad Prabhakar hscif4: serial@e66b0000 { 817b9b491a7SLad Prabhakar compatible = "renesas,hscif-r8a774e1", 818b9b491a7SLad Prabhakar "renesas,rcar-gen3-hscif", 819b9b491a7SLad Prabhakar "renesas,hscif"; 820b9b491a7SLad Prabhakar reg = <0 0xe66b0000 0 0x60>; 821b9b491a7SLad Prabhakar interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 822b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 516>, 823b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 824b9b491a7SLad Prabhakar <&scif_clk>; 825b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 826b9b491a7SLad Prabhakar dmas = <&dmac0 0x39>, <&dmac0 0x38>; 827b9b491a7SLad Prabhakar dma-names = "tx", "rx"; 828b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 829b9b491a7SLad Prabhakar resets = <&cpg 516>; 830b9b491a7SLad Prabhakar status = "disabled"; 8314dd61a52SMarian-Cristian Rotariu }; 8324dd61a52SMarian-Cristian Rotariu 8334dd61a52SMarian-Cristian Rotariu hsusb: usb@e6590000 { 8344dd61a52SMarian-Cristian Rotariu reg = <0 0xe6590000 0 0x200>; 8354dd61a52SMarian-Cristian Rotariu status = "disabled"; 8364dd61a52SMarian-Cristian Rotariu 8374dd61a52SMarian-Cristian Rotariu /* placeholder */ 8384dd61a52SMarian-Cristian Rotariu }; 8394dd61a52SMarian-Cristian Rotariu 8404dd61a52SMarian-Cristian Rotariu usb3_phy0: usb-phy@e65ee000 { 8414dd61a52SMarian-Cristian Rotariu reg = <0 0xe65ee000 0 0x90>; 8424dd61a52SMarian-Cristian Rotariu #phy-cells = <0>; 8434dd61a52SMarian-Cristian Rotariu status = "disabled"; 8444dd61a52SMarian-Cristian Rotariu 8454dd61a52SMarian-Cristian Rotariu /* placeholder */ 8464dd61a52SMarian-Cristian Rotariu }; 8474dd61a52SMarian-Cristian Rotariu 848f1bf8ff8SMarian-Cristian Rotariu dmac0: dma-controller@e6700000 { 849f1bf8ff8SMarian-Cristian Rotariu compatible = "renesas,dmac-r8a774e1", 850f1bf8ff8SMarian-Cristian Rotariu "renesas,rcar-dmac"; 851f1bf8ff8SMarian-Cristian Rotariu reg = <0 0xe6700000 0 0x10000>; 852f1bf8ff8SMarian-Cristian Rotariu interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 853f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 854f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 855f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 856f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 857f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 858f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 859f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 860f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 861f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 862f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 863f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 864f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 865f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 866f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 867f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 868f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 869f1bf8ff8SMarian-Cristian Rotariu interrupt-names = "error", 870f1bf8ff8SMarian-Cristian Rotariu "ch0", "ch1", "ch2", "ch3", 871f1bf8ff8SMarian-Cristian Rotariu "ch4", "ch5", "ch6", "ch7", 872f1bf8ff8SMarian-Cristian Rotariu "ch8", "ch9", "ch10", "ch11", 873f1bf8ff8SMarian-Cristian Rotariu "ch12", "ch13", "ch14", "ch15"; 874f1bf8ff8SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 219>; 875f1bf8ff8SMarian-Cristian Rotariu clock-names = "fck"; 876f1bf8ff8SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 877f1bf8ff8SMarian-Cristian Rotariu resets = <&cpg 219>; 878f1bf8ff8SMarian-Cristian Rotariu #dma-cells = <1>; 879f1bf8ff8SMarian-Cristian Rotariu dma-channels = <16>; 880f1bf8ff8SMarian-Cristian Rotariu iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 881f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 882f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 883f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 884f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 885f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 886f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 887f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 888f1bf8ff8SMarian-Cristian Rotariu }; 889f1bf8ff8SMarian-Cristian Rotariu 890f1bf8ff8SMarian-Cristian Rotariu dmac1: dma-controller@e7300000 { 891f1bf8ff8SMarian-Cristian Rotariu compatible = "renesas,dmac-r8a774e1", 892f1bf8ff8SMarian-Cristian Rotariu "renesas,rcar-dmac"; 893f1bf8ff8SMarian-Cristian Rotariu reg = <0 0xe7300000 0 0x10000>; 894f1bf8ff8SMarian-Cristian Rotariu interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 895f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 896f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 897f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 898f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 899f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 900f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 901f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 902f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 903f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 904f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 905f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 906f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 907f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 908f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 909f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 910f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 911f1bf8ff8SMarian-Cristian Rotariu interrupt-names = "error", 912f1bf8ff8SMarian-Cristian Rotariu "ch0", "ch1", "ch2", "ch3", 913f1bf8ff8SMarian-Cristian Rotariu "ch4", "ch5", "ch6", "ch7", 914f1bf8ff8SMarian-Cristian Rotariu "ch8", "ch9", "ch10", "ch11", 915f1bf8ff8SMarian-Cristian Rotariu "ch12", "ch13", "ch14", "ch15"; 916f1bf8ff8SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 218>; 917f1bf8ff8SMarian-Cristian Rotariu clock-names = "fck"; 918f1bf8ff8SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 919f1bf8ff8SMarian-Cristian Rotariu resets = <&cpg 218>; 920f1bf8ff8SMarian-Cristian Rotariu #dma-cells = <1>; 921f1bf8ff8SMarian-Cristian Rotariu dma-channels = <16>; 922f1bf8ff8SMarian-Cristian Rotariu iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 923f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 924f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 925f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 926f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 927f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 928f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 929f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 930f1bf8ff8SMarian-Cristian Rotariu }; 931f1bf8ff8SMarian-Cristian Rotariu 932f1bf8ff8SMarian-Cristian Rotariu dmac2: dma-controller@e7310000 { 933f1bf8ff8SMarian-Cristian Rotariu compatible = "renesas,dmac-r8a774e1", 934f1bf8ff8SMarian-Cristian Rotariu "renesas,rcar-dmac"; 935f1bf8ff8SMarian-Cristian Rotariu reg = <0 0xe7310000 0 0x10000>; 936f1bf8ff8SMarian-Cristian Rotariu interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 937f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 938f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 939f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 940f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 941f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 942f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 943f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 944f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 945f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 946f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 947f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 948f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 949f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 950f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 951f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 952f1bf8ff8SMarian-Cristian Rotariu <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 953f1bf8ff8SMarian-Cristian Rotariu interrupt-names = "error", 954f1bf8ff8SMarian-Cristian Rotariu "ch0", "ch1", "ch2", "ch3", 955f1bf8ff8SMarian-Cristian Rotariu "ch4", "ch5", "ch6", "ch7", 956f1bf8ff8SMarian-Cristian Rotariu "ch8", "ch9", "ch10", "ch11", 957f1bf8ff8SMarian-Cristian Rotariu "ch12", "ch13", "ch14", "ch15"; 958f1bf8ff8SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 217>; 959f1bf8ff8SMarian-Cristian Rotariu clock-names = "fck"; 960f1bf8ff8SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 961f1bf8ff8SMarian-Cristian Rotariu resets = <&cpg 217>; 962f1bf8ff8SMarian-Cristian Rotariu #dma-cells = <1>; 963f1bf8ff8SMarian-Cristian Rotariu dma-channels = <16>; 964f1bf8ff8SMarian-Cristian Rotariu iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 965f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 966f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 967f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 968f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 969f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 970f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 971f1bf8ff8SMarian-Cristian Rotariu <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 972f1bf8ff8SMarian-Cristian Rotariu }; 973f1bf8ff8SMarian-Cristian Rotariu 974615d1a9eSMarian-Cristian Rotariu ipmmu_ds0: iommu@e6740000 { 975615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 976615d1a9eSMarian-Cristian Rotariu reg = <0 0xe6740000 0 0x1000>; 977615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 0>; 978615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 979615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 980615d1a9eSMarian-Cristian Rotariu }; 981615d1a9eSMarian-Cristian Rotariu 982615d1a9eSMarian-Cristian Rotariu ipmmu_ds1: iommu@e7740000 { 983615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 984615d1a9eSMarian-Cristian Rotariu reg = <0 0xe7740000 0 0x1000>; 985615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 1>; 986615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 987615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 988615d1a9eSMarian-Cristian Rotariu }; 989615d1a9eSMarian-Cristian Rotariu 990615d1a9eSMarian-Cristian Rotariu ipmmu_hc: iommu@e6570000 { 991615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 992615d1a9eSMarian-Cristian Rotariu reg = <0 0xe6570000 0 0x1000>; 993615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 2>; 994615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 995615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 996615d1a9eSMarian-Cristian Rotariu }; 997615d1a9eSMarian-Cristian Rotariu 998615d1a9eSMarian-Cristian Rotariu ipmmu_mm: iommu@e67b0000 { 999615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 1000615d1a9eSMarian-Cristian Rotariu reg = <0 0xe67b0000 0 0x1000>; 1001615d1a9eSMarian-Cristian Rotariu interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 1002615d1a9eSMarian-Cristian Rotariu <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 1003615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1004615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 1005615d1a9eSMarian-Cristian Rotariu }; 1006615d1a9eSMarian-Cristian Rotariu 1007615d1a9eSMarian-Cristian Rotariu ipmmu_mp0: iommu@ec670000 { 1008615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 1009615d1a9eSMarian-Cristian Rotariu reg = <0 0xec670000 0 0x1000>; 1010615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 4>; 1011615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1012615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 1013615d1a9eSMarian-Cristian Rotariu }; 1014615d1a9eSMarian-Cristian Rotariu 1015615d1a9eSMarian-Cristian Rotariu ipmmu_pv0: iommu@fd800000 { 1016615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 1017615d1a9eSMarian-Cristian Rotariu reg = <0 0xfd800000 0 0x1000>; 1018615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 6>; 1019615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1020615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 1021615d1a9eSMarian-Cristian Rotariu }; 1022615d1a9eSMarian-Cristian Rotariu 1023615d1a9eSMarian-Cristian Rotariu ipmmu_pv1: iommu@fd950000 { 1024615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 1025615d1a9eSMarian-Cristian Rotariu reg = <0 0xfd950000 0 0x1000>; 1026615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 7>; 1027615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1028615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 1029615d1a9eSMarian-Cristian Rotariu }; 1030615d1a9eSMarian-Cristian Rotariu 1031615d1a9eSMarian-Cristian Rotariu ipmmu_pv2: iommu@fd960000 { 1032615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 1033615d1a9eSMarian-Cristian Rotariu reg = <0 0xfd960000 0 0x1000>; 1034615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 8>; 1035615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1036615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 1037615d1a9eSMarian-Cristian Rotariu }; 1038615d1a9eSMarian-Cristian Rotariu 1039615d1a9eSMarian-Cristian Rotariu ipmmu_pv3: iommu@fd970000 { 1040615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 1041615d1a9eSMarian-Cristian Rotariu reg = <0 0xfd970000 0 0x1000>; 1042615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 9>; 1043615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1044615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 1045615d1a9eSMarian-Cristian Rotariu }; 1046615d1a9eSMarian-Cristian Rotariu 1047615d1a9eSMarian-Cristian Rotariu ipmmu_vc0: iommu@fe6b0000 { 1048615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 1049615d1a9eSMarian-Cristian Rotariu reg = <0 0xfe6b0000 0 0x1000>; 1050615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 12>; 1051615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_A3VC>; 1052615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 1053615d1a9eSMarian-Cristian Rotariu }; 1054615d1a9eSMarian-Cristian Rotariu 1055615d1a9eSMarian-Cristian Rotariu ipmmu_vc1: iommu@fe6f0000 { 1056615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 1057615d1a9eSMarian-Cristian Rotariu reg = <0 0xfe6f0000 0 0x1000>; 1058615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 13>; 1059615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_A3VC>; 1060615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 1061615d1a9eSMarian-Cristian Rotariu }; 1062615d1a9eSMarian-Cristian Rotariu 1063615d1a9eSMarian-Cristian Rotariu ipmmu_vi0: iommu@febd0000 { 1064615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 1065615d1a9eSMarian-Cristian Rotariu reg = <0 0xfebd0000 0 0x1000>; 1066615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 14>; 1067615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1068615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 1069615d1a9eSMarian-Cristian Rotariu }; 1070615d1a9eSMarian-Cristian Rotariu 1071615d1a9eSMarian-Cristian Rotariu ipmmu_vi1: iommu@febe0000 { 1072615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 1073615d1a9eSMarian-Cristian Rotariu reg = <0 0xfebe0000 0 0x1000>; 1074615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 15>; 1075615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1076615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 1077615d1a9eSMarian-Cristian Rotariu }; 1078615d1a9eSMarian-Cristian Rotariu 1079615d1a9eSMarian-Cristian Rotariu ipmmu_vp0: iommu@fe990000 { 1080615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 1081615d1a9eSMarian-Cristian Rotariu reg = <0 0xfe990000 0 0x1000>; 1082615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 16>; 1083615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_A3VP>; 1084615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 1085615d1a9eSMarian-Cristian Rotariu }; 1086615d1a9eSMarian-Cristian Rotariu 1087615d1a9eSMarian-Cristian Rotariu ipmmu_vp1: iommu@fe980000 { 1088615d1a9eSMarian-Cristian Rotariu compatible = "renesas,ipmmu-r8a774e1"; 1089615d1a9eSMarian-Cristian Rotariu reg = <0 0xfe980000 0 0x1000>; 1090615d1a9eSMarian-Cristian Rotariu renesas,ipmmu-main = <&ipmmu_mm 17>; 1091615d1a9eSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_A3VP>; 1092615d1a9eSMarian-Cristian Rotariu #iommu-cells = <1>; 1093615d1a9eSMarian-Cristian Rotariu }; 1094615d1a9eSMarian-Cristian Rotariu 10954dd61a52SMarian-Cristian Rotariu avb: ethernet@e6800000 { 10968d54886cSMarian-Cristian Rotariu compatible = "renesas,etheravb-r8a774e1", 10978d54886cSMarian-Cristian Rotariu "renesas,etheravb-rcar-gen3"; 10984dd61a52SMarian-Cristian Rotariu reg = <0 0xe6800000 0 0x800>; 10998d54886cSMarian-Cristian Rotariu interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 11008d54886cSMarian-Cristian Rotariu <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 11018d54886cSMarian-Cristian Rotariu <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 11028d54886cSMarian-Cristian Rotariu <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 11038d54886cSMarian-Cristian Rotariu <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 11048d54886cSMarian-Cristian Rotariu <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 11058d54886cSMarian-Cristian Rotariu <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 11068d54886cSMarian-Cristian Rotariu <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 11078d54886cSMarian-Cristian Rotariu <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 11088d54886cSMarian-Cristian Rotariu <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 11098d54886cSMarian-Cristian Rotariu <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 11108d54886cSMarian-Cristian Rotariu <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 11118d54886cSMarian-Cristian Rotariu <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 11128d54886cSMarian-Cristian Rotariu <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 11138d54886cSMarian-Cristian Rotariu <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 11148d54886cSMarian-Cristian Rotariu <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 11158d54886cSMarian-Cristian Rotariu <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 11168d54886cSMarian-Cristian Rotariu <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 11178d54886cSMarian-Cristian Rotariu <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 11188d54886cSMarian-Cristian Rotariu <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 11198d54886cSMarian-Cristian Rotariu <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 11208d54886cSMarian-Cristian Rotariu <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 11218d54886cSMarian-Cristian Rotariu <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 11228d54886cSMarian-Cristian Rotariu <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 11238d54886cSMarian-Cristian Rotariu <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 11248d54886cSMarian-Cristian Rotariu interrupt-names = "ch0", "ch1", "ch2", "ch3", 11258d54886cSMarian-Cristian Rotariu "ch4", "ch5", "ch6", "ch7", 11268d54886cSMarian-Cristian Rotariu "ch8", "ch9", "ch10", "ch11", 11278d54886cSMarian-Cristian Rotariu "ch12", "ch13", "ch14", "ch15", 11288d54886cSMarian-Cristian Rotariu "ch16", "ch17", "ch18", "ch19", 11298d54886cSMarian-Cristian Rotariu "ch20", "ch21", "ch22", "ch23", 11308d54886cSMarian-Cristian Rotariu "ch24"; 11318d54886cSMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 812>; 11328d54886cSMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 11338d54886cSMarian-Cristian Rotariu resets = <&cpg 812>; 11348d54886cSMarian-Cristian Rotariu phy-mode = "rgmii"; 11358d54886cSMarian-Cristian Rotariu iommus = <&ipmmu_ds0 16>; 11364dd61a52SMarian-Cristian Rotariu #address-cells = <1>; 11374dd61a52SMarian-Cristian Rotariu #size-cells = <0>; 11384dd61a52SMarian-Cristian Rotariu status = "disabled"; 11394dd61a52SMarian-Cristian Rotariu }; 11404dd61a52SMarian-Cristian Rotariu 11414dd61a52SMarian-Cristian Rotariu can0: can@e6c30000 { 11424dd61a52SMarian-Cristian Rotariu reg = <0 0xe6c30000 0 0x1000>; 11434dd61a52SMarian-Cristian Rotariu status = "disabled"; 11444dd61a52SMarian-Cristian Rotariu 11454dd61a52SMarian-Cristian Rotariu /* placeholder */ 11464dd61a52SMarian-Cristian Rotariu }; 11474dd61a52SMarian-Cristian Rotariu 11484dd61a52SMarian-Cristian Rotariu can1: can@e6c38000 { 11494dd61a52SMarian-Cristian Rotariu reg = <0 0xe6c38000 0 0x1000>; 11504dd61a52SMarian-Cristian Rotariu status = "disabled"; 11514dd61a52SMarian-Cristian Rotariu 11524dd61a52SMarian-Cristian Rotariu /* placeholder */ 11534dd61a52SMarian-Cristian Rotariu }; 11544dd61a52SMarian-Cristian Rotariu 11554dd61a52SMarian-Cristian Rotariu pwm0: pwm@e6e30000 { 11564dd61a52SMarian-Cristian Rotariu reg = <0 0xe6e30000 0 0x8>; 11574dd61a52SMarian-Cristian Rotariu #pwm-cells = <2>; 11584dd61a52SMarian-Cristian Rotariu status = "disabled"; 11594dd61a52SMarian-Cristian Rotariu 11604dd61a52SMarian-Cristian Rotariu /* placeholder */ 11614dd61a52SMarian-Cristian Rotariu }; 11624dd61a52SMarian-Cristian Rotariu 1163b9b491a7SLad Prabhakar scif0: serial@e6e60000 { 1164b9b491a7SLad Prabhakar compatible = "renesas,scif-r8a774e1", 1165b9b491a7SLad Prabhakar "renesas,rcar-gen3-scif", "renesas,scif"; 1166b9b491a7SLad Prabhakar reg = <0 0xe6e60000 0 0x40>; 1167b9b491a7SLad Prabhakar interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1168b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 207>, 1169b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 1170b9b491a7SLad Prabhakar <&scif_clk>; 1171b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 1172b9b491a7SLad Prabhakar dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1173b9b491a7SLad Prabhakar <&dmac2 0x51>, <&dmac2 0x50>; 1174b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 1175b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1176b9b491a7SLad Prabhakar resets = <&cpg 207>; 1177b9b491a7SLad Prabhakar status = "disabled"; 1178b9b491a7SLad Prabhakar }; 1179b9b491a7SLad Prabhakar 1180b9b491a7SLad Prabhakar scif1: serial@e6e68000 { 1181b9b491a7SLad Prabhakar compatible = "renesas,scif-r8a774e1", 1182b9b491a7SLad Prabhakar "renesas,rcar-gen3-scif", "renesas,scif"; 1183b9b491a7SLad Prabhakar reg = <0 0xe6e68000 0 0x40>; 1184b9b491a7SLad Prabhakar interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1185b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 206>, 1186b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 1187b9b491a7SLad Prabhakar <&scif_clk>; 1188b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 1189b9b491a7SLad Prabhakar dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1190b9b491a7SLad Prabhakar <&dmac2 0x53>, <&dmac2 0x52>; 1191b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 1192b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1193b9b491a7SLad Prabhakar resets = <&cpg 206>; 1194b9b491a7SLad Prabhakar status = "disabled"; 1195b9b491a7SLad Prabhakar }; 1196b9b491a7SLad Prabhakar 11974dd61a52SMarian-Cristian Rotariu scif2: serial@e6e88000 { 11984dd61a52SMarian-Cristian Rotariu compatible = "renesas,scif-r8a774e1", 11994dd61a52SMarian-Cristian Rotariu "renesas,rcar-gen3-scif", "renesas,scif"; 12004dd61a52SMarian-Cristian Rotariu reg = <0 0xe6e88000 0 0x40>; 12014dd61a52SMarian-Cristian Rotariu interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 12024dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 310>, 12034dd61a52SMarian-Cristian Rotariu <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 12044dd61a52SMarian-Cristian Rotariu <&scif_clk>; 12054dd61a52SMarian-Cristian Rotariu clock-names = "fck", "brg_int", "scif_clk"; 1206b9b491a7SLad Prabhakar dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1207b9b491a7SLad Prabhakar <&dmac2 0x13>, <&dmac2 0x12>; 1208b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 12094dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 12104dd61a52SMarian-Cristian Rotariu resets = <&cpg 310>; 12114dd61a52SMarian-Cristian Rotariu status = "disabled"; 12124dd61a52SMarian-Cristian Rotariu }; 12134dd61a52SMarian-Cristian Rotariu 1214b9b491a7SLad Prabhakar scif3: serial@e6c50000 { 1215b9b491a7SLad Prabhakar compatible = "renesas,scif-r8a774e1", 1216b9b491a7SLad Prabhakar "renesas,rcar-gen3-scif", "renesas,scif"; 1217b9b491a7SLad Prabhakar reg = <0 0xe6c50000 0 0x40>; 1218b9b491a7SLad Prabhakar interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1219b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 204>, 1220b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 1221b9b491a7SLad Prabhakar <&scif_clk>; 1222b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 1223b9b491a7SLad Prabhakar dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1224b9b491a7SLad Prabhakar dma-names = "tx", "rx"; 1225b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1226b9b491a7SLad Prabhakar resets = <&cpg 204>; 1227b9b491a7SLad Prabhakar status = "disabled"; 1228b9b491a7SLad Prabhakar }; 1229b9b491a7SLad Prabhakar 1230b9b491a7SLad Prabhakar scif4: serial@e6c40000 { 1231b9b491a7SLad Prabhakar compatible = "renesas,scif-r8a774e1", 1232b9b491a7SLad Prabhakar "renesas,rcar-gen3-scif", "renesas,scif"; 1233b9b491a7SLad Prabhakar reg = <0 0xe6c40000 0 0x40>; 1234b9b491a7SLad Prabhakar interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1235b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 203>, 1236b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 1237b9b491a7SLad Prabhakar <&scif_clk>; 1238b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 1239b9b491a7SLad Prabhakar dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1240b9b491a7SLad Prabhakar dma-names = "tx", "rx"; 1241b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1242b9b491a7SLad Prabhakar resets = <&cpg 203>; 1243b9b491a7SLad Prabhakar status = "disabled"; 1244b9b491a7SLad Prabhakar }; 1245b9b491a7SLad Prabhakar 1246b9b491a7SLad Prabhakar scif5: serial@e6f30000 { 1247b9b491a7SLad Prabhakar compatible = "renesas,scif-r8a774e1", 1248b9b491a7SLad Prabhakar "renesas,rcar-gen3-scif", "renesas,scif"; 1249b9b491a7SLad Prabhakar reg = <0 0xe6f30000 0 0x40>; 1250b9b491a7SLad Prabhakar interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1251b9b491a7SLad Prabhakar clocks = <&cpg CPG_MOD 202>, 1252b9b491a7SLad Prabhakar <&cpg CPG_CORE R8A774E1_CLK_S3D1>, 1253b9b491a7SLad Prabhakar <&scif_clk>; 1254b9b491a7SLad Prabhakar clock-names = "fck", "brg_int", "scif_clk"; 1255b9b491a7SLad Prabhakar dmas = <&dmac1 0x5b>, <&dmac1 0x5a>, 1256b9b491a7SLad Prabhakar <&dmac2 0x5b>, <&dmac2 0x5a>; 1257b9b491a7SLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 1258b9b491a7SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 1259b9b491a7SLad Prabhakar resets = <&cpg 202>; 1260b9b491a7SLad Prabhakar status = "disabled"; 1261b9b491a7SLad Prabhakar }; 1262b9b491a7SLad Prabhakar 126305c79a8fSLad Prabhakar msiof0: spi@e6e90000 { 126405c79a8fSLad Prabhakar compatible = "renesas,msiof-r8a774e1", 126505c79a8fSLad Prabhakar "renesas,rcar-gen3-msiof"; 126605c79a8fSLad Prabhakar reg = <0 0xe6e90000 0 0x0064>; 126705c79a8fSLad Prabhakar interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 126805c79a8fSLad Prabhakar clocks = <&cpg CPG_MOD 211>; 126905c79a8fSLad Prabhakar dmas = <&dmac1 0x41>, <&dmac1 0x40>, 127005c79a8fSLad Prabhakar <&dmac2 0x41>, <&dmac2 0x40>; 127105c79a8fSLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 127205c79a8fSLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 127305c79a8fSLad Prabhakar resets = <&cpg 211>; 127405c79a8fSLad Prabhakar #address-cells = <1>; 127505c79a8fSLad Prabhakar #size-cells = <0>; 127605c79a8fSLad Prabhakar status = "disabled"; 127705c79a8fSLad Prabhakar }; 127805c79a8fSLad Prabhakar 127905c79a8fSLad Prabhakar msiof1: spi@e6ea0000 { 128005c79a8fSLad Prabhakar compatible = "renesas,msiof-r8a774e1", 128105c79a8fSLad Prabhakar "renesas,rcar-gen3-msiof"; 128205c79a8fSLad Prabhakar reg = <0 0xe6ea0000 0 0x0064>; 128305c79a8fSLad Prabhakar interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 128405c79a8fSLad Prabhakar clocks = <&cpg CPG_MOD 210>; 128505c79a8fSLad Prabhakar dmas = <&dmac1 0x43>, <&dmac1 0x42>, 128605c79a8fSLad Prabhakar <&dmac2 0x43>, <&dmac2 0x42>; 128705c79a8fSLad Prabhakar dma-names = "tx", "rx", "tx", "rx"; 128805c79a8fSLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 128905c79a8fSLad Prabhakar resets = <&cpg 210>; 129005c79a8fSLad Prabhakar #address-cells = <1>; 129105c79a8fSLad Prabhakar #size-cells = <0>; 129205c79a8fSLad Prabhakar status = "disabled"; 129305c79a8fSLad Prabhakar }; 129405c79a8fSLad Prabhakar 129505c79a8fSLad Prabhakar msiof2: spi@e6c00000 { 129605c79a8fSLad Prabhakar compatible = "renesas,msiof-r8a774e1", 129705c79a8fSLad Prabhakar "renesas,rcar-gen3-msiof"; 129805c79a8fSLad Prabhakar reg = <0 0xe6c00000 0 0x0064>; 129905c79a8fSLad Prabhakar interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 130005c79a8fSLad Prabhakar clocks = <&cpg CPG_MOD 209>; 130105c79a8fSLad Prabhakar dmas = <&dmac0 0x45>, <&dmac0 0x44>; 130205c79a8fSLad Prabhakar dma-names = "tx", "rx"; 130305c79a8fSLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 130405c79a8fSLad Prabhakar resets = <&cpg 209>; 130505c79a8fSLad Prabhakar #address-cells = <1>; 130605c79a8fSLad Prabhakar #size-cells = <0>; 130705c79a8fSLad Prabhakar status = "disabled"; 130805c79a8fSLad Prabhakar }; 130905c79a8fSLad Prabhakar 131005c79a8fSLad Prabhakar msiof3: spi@e6c10000 { 131105c79a8fSLad Prabhakar compatible = "renesas,msiof-r8a774e1", 131205c79a8fSLad Prabhakar "renesas,rcar-gen3-msiof"; 131305c79a8fSLad Prabhakar reg = <0 0xe6c10000 0 0x0064>; 131405c79a8fSLad Prabhakar interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 131505c79a8fSLad Prabhakar clocks = <&cpg CPG_MOD 208>; 131605c79a8fSLad Prabhakar dmas = <&dmac0 0x47>, <&dmac0 0x46>; 131705c79a8fSLad Prabhakar dma-names = "tx", "rx"; 131805c79a8fSLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 131905c79a8fSLad Prabhakar resets = <&cpg 208>; 132005c79a8fSLad Prabhakar #address-cells = <1>; 132105c79a8fSLad Prabhakar #size-cells = <0>; 132205c79a8fSLad Prabhakar status = "disabled"; 132305c79a8fSLad Prabhakar }; 132405c79a8fSLad Prabhakar 13254dd61a52SMarian-Cristian Rotariu rcar_sound: sound@ec500000 { 13264dd61a52SMarian-Cristian Rotariu reg = <0 0xec500000 0 0x1000>, /* SCU */ 13274dd61a52SMarian-Cristian Rotariu <0 0xec5a0000 0 0x100>, /* ADG */ 13284dd61a52SMarian-Cristian Rotariu <0 0xec540000 0 0x1000>, /* SSIU */ 13294dd61a52SMarian-Cristian Rotariu <0 0xec541000 0 0x280>, /* SSI */ 13304dd61a52SMarian-Cristian Rotariu <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 13314dd61a52SMarian-Cristian Rotariu reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 13324dd61a52SMarian-Cristian Rotariu 13334dd61a52SMarian-Cristian Rotariu status = "disabled"; 13344dd61a52SMarian-Cristian Rotariu 13354dd61a52SMarian-Cristian Rotariu /* placeholder */ 13364dd61a52SMarian-Cristian Rotariu 13374dd61a52SMarian-Cristian Rotariu rcar_sound,ssi { 13384dd61a52SMarian-Cristian Rotariu ssi2: ssi-2 { 13394dd61a52SMarian-Cristian Rotariu /* placeholder */ 13404dd61a52SMarian-Cristian Rotariu }; 13414dd61a52SMarian-Cristian Rotariu }; 13424dd61a52SMarian-Cristian Rotariu }; 13434dd61a52SMarian-Cristian Rotariu 13444dd61a52SMarian-Cristian Rotariu xhci0: usb@ee000000 { 13454dd61a52SMarian-Cristian Rotariu reg = <0 0xee000000 0 0xc00>; 13464dd61a52SMarian-Cristian Rotariu status = "disabled"; 13474dd61a52SMarian-Cristian Rotariu 13484dd61a52SMarian-Cristian Rotariu /* placeholder */ 13494dd61a52SMarian-Cristian Rotariu }; 13504dd61a52SMarian-Cristian Rotariu 13514dd61a52SMarian-Cristian Rotariu usb3_peri0: usb@ee020000 { 13524dd61a52SMarian-Cristian Rotariu reg = <0 0xee020000 0 0x400>; 13534dd61a52SMarian-Cristian Rotariu status = "disabled"; 13544dd61a52SMarian-Cristian Rotariu 13554dd61a52SMarian-Cristian Rotariu /* placeholder */ 13564dd61a52SMarian-Cristian Rotariu }; 13574dd61a52SMarian-Cristian Rotariu 13584dd61a52SMarian-Cristian Rotariu ohci0: usb@ee080000 { 13594dd61a52SMarian-Cristian Rotariu reg = <0 0xee080000 0 0x100>; 13604dd61a52SMarian-Cristian Rotariu status = "disabled"; 13614dd61a52SMarian-Cristian Rotariu 13624dd61a52SMarian-Cristian Rotariu /* placeholder */ 13634dd61a52SMarian-Cristian Rotariu }; 13644dd61a52SMarian-Cristian Rotariu 13654dd61a52SMarian-Cristian Rotariu ohci1: usb@ee0a0000 { 13664dd61a52SMarian-Cristian Rotariu reg = <0 0xee0a0000 0 0x100>; 13674dd61a52SMarian-Cristian Rotariu status = "disabled"; 13684dd61a52SMarian-Cristian Rotariu 13694dd61a52SMarian-Cristian Rotariu /* placeholder */ 13704dd61a52SMarian-Cristian Rotariu }; 13714dd61a52SMarian-Cristian Rotariu 13724dd61a52SMarian-Cristian Rotariu ehci0: usb@ee080100 { 13734dd61a52SMarian-Cristian Rotariu reg = <0 0xee080100 0 0x100>; 13744dd61a52SMarian-Cristian Rotariu status = "disabled"; 13754dd61a52SMarian-Cristian Rotariu 13764dd61a52SMarian-Cristian Rotariu /* placeholder */ 13774dd61a52SMarian-Cristian Rotariu }; 13784dd61a52SMarian-Cristian Rotariu 13794dd61a52SMarian-Cristian Rotariu ehci1: usb@ee0a0100 { 13804dd61a52SMarian-Cristian Rotariu reg = <0 0xee0a0100 0 0x100>; 13814dd61a52SMarian-Cristian Rotariu status = "disabled"; 13824dd61a52SMarian-Cristian Rotariu 13834dd61a52SMarian-Cristian Rotariu /* placeholder */ 13844dd61a52SMarian-Cristian Rotariu }; 13854dd61a52SMarian-Cristian Rotariu 13864dd61a52SMarian-Cristian Rotariu usb2_phy0: usb-phy@ee080200 { 13874dd61a52SMarian-Cristian Rotariu reg = <0 0xee080200 0 0x700>; 13884dd61a52SMarian-Cristian Rotariu status = "disabled"; 13894dd61a52SMarian-Cristian Rotariu 13904dd61a52SMarian-Cristian Rotariu /* placeholder */ 13914dd61a52SMarian-Cristian Rotariu }; 13924dd61a52SMarian-Cristian Rotariu 13934dd61a52SMarian-Cristian Rotariu usb2_phy1: usb-phy@ee0a0200 { 13944dd61a52SMarian-Cristian Rotariu reg = <0 0xee0a0200 0 0x700>; 13954dd61a52SMarian-Cristian Rotariu status = "disabled"; 13964dd61a52SMarian-Cristian Rotariu 13974dd61a52SMarian-Cristian Rotariu /* placeholder */ 13984dd61a52SMarian-Cristian Rotariu }; 13994dd61a52SMarian-Cristian Rotariu 14004dd61a52SMarian-Cristian Rotariu sdhi0: mmc@ee100000 { 140131941342SLad Prabhakar compatible = "renesas,sdhi-r8a774e1", 140231941342SLad Prabhakar "renesas,rcar-gen3-sdhi"; 14034dd61a52SMarian-Cristian Rotariu reg = <0 0xee100000 0 0x2000>; 140431941342SLad Prabhakar interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 140531941342SLad Prabhakar clocks = <&cpg CPG_MOD 314>; 140631941342SLad Prabhakar max-frequency = <200000000>; 140731941342SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 140831941342SLad Prabhakar resets = <&cpg 314>; 140931941342SLad Prabhakar iommus = <&ipmmu_ds1 32>; 14104dd61a52SMarian-Cristian Rotariu status = "disabled"; 141131941342SLad Prabhakar }; 14124dd61a52SMarian-Cristian Rotariu 141331941342SLad Prabhakar sdhi1: mmc@ee120000 { 141431941342SLad Prabhakar compatible = "renesas,sdhi-r8a774e1", 141531941342SLad Prabhakar "renesas,rcar-gen3-sdhi"; 141631941342SLad Prabhakar reg = <0 0xee120000 0 0x2000>; 141731941342SLad Prabhakar interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 141831941342SLad Prabhakar clocks = <&cpg CPG_MOD 313>; 141931941342SLad Prabhakar max-frequency = <200000000>; 142031941342SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 142131941342SLad Prabhakar resets = <&cpg 313>; 142231941342SLad Prabhakar iommus = <&ipmmu_ds1 33>; 142331941342SLad Prabhakar status = "disabled"; 14244dd61a52SMarian-Cristian Rotariu }; 14254dd61a52SMarian-Cristian Rotariu 14264dd61a52SMarian-Cristian Rotariu sdhi2: mmc@ee140000 { 142731941342SLad Prabhakar compatible = "renesas,sdhi-r8a774e1", 142831941342SLad Prabhakar "renesas,rcar-gen3-sdhi"; 14294dd61a52SMarian-Cristian Rotariu reg = <0 0xee140000 0 0x2000>; 143031941342SLad Prabhakar interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; 143131941342SLad Prabhakar clocks = <&cpg CPG_MOD 312>; 143231941342SLad Prabhakar max-frequency = <200000000>; 143331941342SLad Prabhakar power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 143431941342SLad Prabhakar resets = <&cpg 312>; 143531941342SLad Prabhakar iommus = <&ipmmu_ds1 34>; 14364dd61a52SMarian-Cristian Rotariu status = "disabled"; 14374dd61a52SMarian-Cristian Rotariu }; 14384dd61a52SMarian-Cristian Rotariu 14394dd61a52SMarian-Cristian Rotariu sdhi3: mmc@ee160000 { 14404dd61a52SMarian-Cristian Rotariu compatible = "renesas,sdhi-r8a774e1", 14414dd61a52SMarian-Cristian Rotariu "renesas,rcar-gen3-sdhi"; 14424dd61a52SMarian-Cristian Rotariu reg = <0 0xee160000 0 0x2000>; 14434dd61a52SMarian-Cristian Rotariu interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 14444dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 311>; 14454dd61a52SMarian-Cristian Rotariu max-frequency = <200000000>; 14464dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 14474dd61a52SMarian-Cristian Rotariu resets = <&cpg 311>; 144831941342SLad Prabhakar iommus = <&ipmmu_ds1 35>; 14494dd61a52SMarian-Cristian Rotariu status = "disabled"; 14504dd61a52SMarian-Cristian Rotariu }; 14514dd61a52SMarian-Cristian Rotariu 14524dd61a52SMarian-Cristian Rotariu gic: interrupt-controller@f1010000 { 14534dd61a52SMarian-Cristian Rotariu compatible = "arm,gic-400"; 14544dd61a52SMarian-Cristian Rotariu #interrupt-cells = <3>; 14554dd61a52SMarian-Cristian Rotariu #address-cells = <0>; 14564dd61a52SMarian-Cristian Rotariu interrupt-controller; 14574dd61a52SMarian-Cristian Rotariu reg = <0x0 0xf1010000 0 0x1000>, 14584dd61a52SMarian-Cristian Rotariu <0x0 0xf1020000 0 0x20000>, 14594dd61a52SMarian-Cristian Rotariu <0x0 0xf1040000 0 0x20000>, 14604dd61a52SMarian-Cristian Rotariu <0x0 0xf1060000 0 0x20000>; 14614dd61a52SMarian-Cristian Rotariu interrupts = <GIC_PPI 9 14624dd61a52SMarian-Cristian Rotariu (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>; 14634dd61a52SMarian-Cristian Rotariu clocks = <&cpg CPG_MOD 408>; 14644dd61a52SMarian-Cristian Rotariu clock-names = "clk"; 14654dd61a52SMarian-Cristian Rotariu power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>; 14664dd61a52SMarian-Cristian Rotariu resets = <&cpg 408>; 14674dd61a52SMarian-Cristian Rotariu }; 14684dd61a52SMarian-Cristian Rotariu 14694dd61a52SMarian-Cristian Rotariu pciec0: pcie@fe000000 { 14704dd61a52SMarian-Cristian Rotariu reg = <0 0xfe000000 0 0x80000>; 14714dd61a52SMarian-Cristian Rotariu #address-cells = <3>; 14724dd61a52SMarian-Cristian Rotariu #size-cells = <2>; 14734dd61a52SMarian-Cristian Rotariu status = "disabled"; 14744dd61a52SMarian-Cristian Rotariu 14754dd61a52SMarian-Cristian Rotariu /* placeholder */ 14764dd61a52SMarian-Cristian Rotariu }; 14774dd61a52SMarian-Cristian Rotariu 14784dd61a52SMarian-Cristian Rotariu hdmi0: hdmi@fead0000 { 14794dd61a52SMarian-Cristian Rotariu reg = <0 0xfead0000 0 0x10000>; 14804dd61a52SMarian-Cristian Rotariu status = "disabled"; 14814dd61a52SMarian-Cristian Rotariu 14824dd61a52SMarian-Cristian Rotariu /* placeholder */ 14834dd61a52SMarian-Cristian Rotariu 14844dd61a52SMarian-Cristian Rotariu ports { 14854dd61a52SMarian-Cristian Rotariu #address-cells = <1>; 14864dd61a52SMarian-Cristian Rotariu #size-cells = <0>; 14874dd61a52SMarian-Cristian Rotariu 14884dd61a52SMarian-Cristian Rotariu port@0 { 14894dd61a52SMarian-Cristian Rotariu reg = <0>; 14904dd61a52SMarian-Cristian Rotariu }; 14914dd61a52SMarian-Cristian Rotariu port@1 { 14924dd61a52SMarian-Cristian Rotariu reg = <1>; 14934dd61a52SMarian-Cristian Rotariu }; 14944dd61a52SMarian-Cristian Rotariu port@2 { 14954dd61a52SMarian-Cristian Rotariu reg = <2>; 14964dd61a52SMarian-Cristian Rotariu }; 14974dd61a52SMarian-Cristian Rotariu }; 14984dd61a52SMarian-Cristian Rotariu }; 14994dd61a52SMarian-Cristian Rotariu 15004dd61a52SMarian-Cristian Rotariu du: display@feb00000 { 15014dd61a52SMarian-Cristian Rotariu reg = <0 0xfeb00000 0 0x80000>; 15024dd61a52SMarian-Cristian Rotariu status = "disabled"; 15034dd61a52SMarian-Cristian Rotariu 15044dd61a52SMarian-Cristian Rotariu /* placeholder */ 15054dd61a52SMarian-Cristian Rotariu ports { 15064dd61a52SMarian-Cristian Rotariu #address-cells = <1>; 15074dd61a52SMarian-Cristian Rotariu #size-cells = <0>; 15084dd61a52SMarian-Cristian Rotariu 15094dd61a52SMarian-Cristian Rotariu port@0 { 15104dd61a52SMarian-Cristian Rotariu reg = <0>; 15114dd61a52SMarian-Cristian Rotariu }; 15124dd61a52SMarian-Cristian Rotariu port@1 { 15134dd61a52SMarian-Cristian Rotariu reg = <1>; 15144dd61a52SMarian-Cristian Rotariu }; 15154dd61a52SMarian-Cristian Rotariu port@2 { 15164dd61a52SMarian-Cristian Rotariu reg = <2>; 15174dd61a52SMarian-Cristian Rotariu }; 15184dd61a52SMarian-Cristian Rotariu }; 15194dd61a52SMarian-Cristian Rotariu }; 15204dd61a52SMarian-Cristian Rotariu 15214dd61a52SMarian-Cristian Rotariu prr: chipid@fff00044 { 15224dd61a52SMarian-Cristian Rotariu compatible = "renesas,prr"; 15234dd61a52SMarian-Cristian Rotariu reg = <0 0xfff00044 0 4>; 15244dd61a52SMarian-Cristian Rotariu }; 15254dd61a52SMarian-Cristian Rotariu }; 15264dd61a52SMarian-Cristian Rotariu 15276dd73367SMarian-Cristian Rotariu thermal-zones { 15286dd73367SMarian-Cristian Rotariu sensor_thermal1: sensor-thermal1 { 15296dd73367SMarian-Cristian Rotariu polling-delay-passive = <250>; 15306dd73367SMarian-Cristian Rotariu polling-delay = <1000>; 15316dd73367SMarian-Cristian Rotariu thermal-sensors = <&tsc 0>; 15326dd73367SMarian-Cristian Rotariu sustainable-power = <6313>; 15336dd73367SMarian-Cristian Rotariu 15346dd73367SMarian-Cristian Rotariu trips { 15356dd73367SMarian-Cristian Rotariu sensor1_crit: sensor1-crit { 15366dd73367SMarian-Cristian Rotariu temperature = <120000>; 15376dd73367SMarian-Cristian Rotariu hysteresis = <1000>; 15386dd73367SMarian-Cristian Rotariu type = "critical"; 15396dd73367SMarian-Cristian Rotariu }; 15406dd73367SMarian-Cristian Rotariu }; 15416dd73367SMarian-Cristian Rotariu }; 15426dd73367SMarian-Cristian Rotariu 15436dd73367SMarian-Cristian Rotariu sensor_thermal2: sensor-thermal2 { 15446dd73367SMarian-Cristian Rotariu polling-delay-passive = <250>; 15456dd73367SMarian-Cristian Rotariu polling-delay = <1000>; 15466dd73367SMarian-Cristian Rotariu thermal-sensors = <&tsc 1>; 15476dd73367SMarian-Cristian Rotariu sustainable-power = <6313>; 15486dd73367SMarian-Cristian Rotariu 15496dd73367SMarian-Cristian Rotariu trips { 15506dd73367SMarian-Cristian Rotariu sensor2_crit: sensor2-crit { 15516dd73367SMarian-Cristian Rotariu temperature = <120000>; 15526dd73367SMarian-Cristian Rotariu hysteresis = <1000>; 15536dd73367SMarian-Cristian Rotariu type = "critical"; 15546dd73367SMarian-Cristian Rotariu }; 15556dd73367SMarian-Cristian Rotariu }; 15566dd73367SMarian-Cristian Rotariu }; 15576dd73367SMarian-Cristian Rotariu 15586dd73367SMarian-Cristian Rotariu sensor_thermal3: sensor-thermal3 { 15596dd73367SMarian-Cristian Rotariu polling-delay-passive = <250>; 15606dd73367SMarian-Cristian Rotariu polling-delay = <1000>; 15616dd73367SMarian-Cristian Rotariu thermal-sensors = <&tsc 2>; 15626dd73367SMarian-Cristian Rotariu sustainable-power = <6313>; 15636dd73367SMarian-Cristian Rotariu 15646dd73367SMarian-Cristian Rotariu trips { 15656dd73367SMarian-Cristian Rotariu target: trip-point1 { 15666dd73367SMarian-Cristian Rotariu temperature = <100000>; 15676dd73367SMarian-Cristian Rotariu hysteresis = <1000>; 15686dd73367SMarian-Cristian Rotariu type = "passive"; 15696dd73367SMarian-Cristian Rotariu }; 15706dd73367SMarian-Cristian Rotariu 15716dd73367SMarian-Cristian Rotariu sensor3_crit: sensor3-crit { 15726dd73367SMarian-Cristian Rotariu temperature = <120000>; 15736dd73367SMarian-Cristian Rotariu hysteresis = <1000>; 15746dd73367SMarian-Cristian Rotariu type = "critical"; 15756dd73367SMarian-Cristian Rotariu }; 15766dd73367SMarian-Cristian Rotariu }; 15776dd73367SMarian-Cristian Rotariu 15786dd73367SMarian-Cristian Rotariu cooling-maps { 15796dd73367SMarian-Cristian Rotariu map0 { 15806dd73367SMarian-Cristian Rotariu trip = <&target>; 15816dd73367SMarian-Cristian Rotariu cooling-device = <&a57_0 0 2>; 15826dd73367SMarian-Cristian Rotariu contribution = <1024>; 15836dd73367SMarian-Cristian Rotariu }; 15846dd73367SMarian-Cristian Rotariu 15856dd73367SMarian-Cristian Rotariu map1 { 15866dd73367SMarian-Cristian Rotariu trip = <&target>; 15876dd73367SMarian-Cristian Rotariu cooling-device = <&a53_0 0 2>; 15886dd73367SMarian-Cristian Rotariu contribution = <1024>; 15896dd73367SMarian-Cristian Rotariu }; 15906dd73367SMarian-Cristian Rotariu }; 15916dd73367SMarian-Cristian Rotariu }; 15926dd73367SMarian-Cristian Rotariu }; 15936dd73367SMarian-Cristian Rotariu 15944dd61a52SMarian-Cristian Rotariu timer { 15954dd61a52SMarian-Cristian Rotariu compatible = "arm,armv8-timer"; 15964dd61a52SMarian-Cristian Rotariu interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 15974dd61a52SMarian-Cristian Rotariu <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 15984dd61a52SMarian-Cristian Rotariu <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 15994dd61a52SMarian-Cristian Rotariu <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>; 16004dd61a52SMarian-Cristian Rotariu }; 16014dd61a52SMarian-Cristian Rotariu 16024dd61a52SMarian-Cristian Rotariu /* External USB clocks - can be overridden by the board */ 16034dd61a52SMarian-Cristian Rotariu usb3s0_clk: usb3s0 { 16044dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 16054dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 16064dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 16074dd61a52SMarian-Cristian Rotariu }; 16084dd61a52SMarian-Cristian Rotariu 16094dd61a52SMarian-Cristian Rotariu usb_extal_clk: usb_extal { 16104dd61a52SMarian-Cristian Rotariu compatible = "fixed-clock"; 16114dd61a52SMarian-Cristian Rotariu #clock-cells = <0>; 16124dd61a52SMarian-Cristian Rotariu clock-frequency = <0>; 16134dd61a52SMarian-Cristian Rotariu }; 16144dd61a52SMarian-Cristian Rotariu}; 1615