xref: /linux/arch/arm64/boot/dts/renesas/r8a774e1.dtsi (revision 8e340e7560d1d4db3b7ed5c010d3460de8ff0c1e)
14dd61a52SMarian-Cristian Rotariu// SPDX-License-Identifier: GPL-2.0
24dd61a52SMarian-Cristian Rotariu/*
34dd61a52SMarian-Cristian Rotariu * Device Tree Source for the r8a774e1 SoC
44dd61a52SMarian-Cristian Rotariu *
54dd61a52SMarian-Cristian Rotariu * Copyright (C) 2020 Renesas Electronics Corp.
64dd61a52SMarian-Cristian Rotariu */
74dd61a52SMarian-Cristian Rotariu
84dd61a52SMarian-Cristian Rotariu#include <dt-bindings/interrupt-controller/irq.h>
94dd61a52SMarian-Cristian Rotariu#include <dt-bindings/interrupt-controller/arm-gic.h>
104dd61a52SMarian-Cristian Rotariu#include <dt-bindings/clock/r8a774e1-cpg-mssr.h>
114dd61a52SMarian-Cristian Rotariu#include <dt-bindings/power/r8a774e1-sysc.h>
124dd61a52SMarian-Cristian Rotariu
134dd61a52SMarian-Cristian Rotariu#define CPG_AUDIO_CLK_I		R8A774E1_CLK_S0D4
144dd61a52SMarian-Cristian Rotariu
154dd61a52SMarian-Cristian Rotariu/ {
164dd61a52SMarian-Cristian Rotariu	compatible = "renesas,r8a774e1";
174dd61a52SMarian-Cristian Rotariu	#address-cells = <2>;
184dd61a52SMarian-Cristian Rotariu	#size-cells = <2>;
194dd61a52SMarian-Cristian Rotariu
204dd61a52SMarian-Cristian Rotariu	/*
214dd61a52SMarian-Cristian Rotariu	 * The external audio clocks are configured as 0 Hz fixed frequency
224dd61a52SMarian-Cristian Rotariu	 * clocks by default.
234dd61a52SMarian-Cristian Rotariu	 * Boards that provide audio clocks should override them.
244dd61a52SMarian-Cristian Rotariu	 */
254dd61a52SMarian-Cristian Rotariu	audio_clk_a: audio_clk_a {
264dd61a52SMarian-Cristian Rotariu		compatible = "fixed-clock";
274dd61a52SMarian-Cristian Rotariu		#clock-cells = <0>;
284dd61a52SMarian-Cristian Rotariu		clock-frequency = <0>;
294dd61a52SMarian-Cristian Rotariu	};
304dd61a52SMarian-Cristian Rotariu
314dd61a52SMarian-Cristian Rotariu	audio_clk_c: audio_clk_c {
324dd61a52SMarian-Cristian Rotariu		compatible = "fixed-clock";
334dd61a52SMarian-Cristian Rotariu		#clock-cells = <0>;
344dd61a52SMarian-Cristian Rotariu		clock-frequency = <0>;
354dd61a52SMarian-Cristian Rotariu	};
364dd61a52SMarian-Cristian Rotariu
37*8e340e75SLad Prabhakar	/* External CAN clock - to be overridden by boards that provide it */
38*8e340e75SLad Prabhakar	can_clk: can {
39*8e340e75SLad Prabhakar		compatible = "fixed-clock";
40*8e340e75SLad Prabhakar		#clock-cells = <0>;
41*8e340e75SLad Prabhakar		clock-frequency = <0>;
42*8e340e75SLad Prabhakar	};
43*8e340e75SLad Prabhakar
44d18dbce4SMarian-Cristian Rotariu	cluster0_opp: opp_table0 {
45d18dbce4SMarian-Cristian Rotariu		compatible = "operating-points-v2";
46d18dbce4SMarian-Cristian Rotariu		opp-shared;
47d18dbce4SMarian-Cristian Rotariu
48d18dbce4SMarian-Cristian Rotariu		opp-500000000 {
49d18dbce4SMarian-Cristian Rotariu			opp-hz = /bits/ 64 <500000000>;
50d18dbce4SMarian-Cristian Rotariu			opp-microvolt = <820000>;
51d18dbce4SMarian-Cristian Rotariu			clock-latency-ns = <300000>;
52d18dbce4SMarian-Cristian Rotariu		};
53d18dbce4SMarian-Cristian Rotariu		opp-1000000000 {
54d18dbce4SMarian-Cristian Rotariu			opp-hz = /bits/ 64 <1000000000>;
55d18dbce4SMarian-Cristian Rotariu			opp-microvolt = <820000>;
56d18dbce4SMarian-Cristian Rotariu			clock-latency-ns = <300000>;
57d18dbce4SMarian-Cristian Rotariu		};
58d18dbce4SMarian-Cristian Rotariu		opp-1500000000 {
59d18dbce4SMarian-Cristian Rotariu			opp-hz = /bits/ 64 <1500000000>;
60d18dbce4SMarian-Cristian Rotariu			opp-microvolt = <820000>;
61d18dbce4SMarian-Cristian Rotariu			clock-latency-ns = <300000>;
62d18dbce4SMarian-Cristian Rotariu			opp-suspend;
63d18dbce4SMarian-Cristian Rotariu		};
64d18dbce4SMarian-Cristian Rotariu	};
65d18dbce4SMarian-Cristian Rotariu
66d18dbce4SMarian-Cristian Rotariu	cluster1_opp: opp_table1 {
67d18dbce4SMarian-Cristian Rotariu		compatible = "operating-points-v2";
68d18dbce4SMarian-Cristian Rotariu		opp-shared;
69d18dbce4SMarian-Cristian Rotariu
70d18dbce4SMarian-Cristian Rotariu		opp-800000000 {
71d18dbce4SMarian-Cristian Rotariu			opp-hz = /bits/ 64 <800000000>;
72d18dbce4SMarian-Cristian Rotariu			opp-microvolt = <820000>;
73d18dbce4SMarian-Cristian Rotariu			clock-latency-ns = <300000>;
74d18dbce4SMarian-Cristian Rotariu		};
75d18dbce4SMarian-Cristian Rotariu		opp-1000000000 {
76d18dbce4SMarian-Cristian Rotariu			opp-hz = /bits/ 64 <1000000000>;
77d18dbce4SMarian-Cristian Rotariu			opp-microvolt = <820000>;
78d18dbce4SMarian-Cristian Rotariu			clock-latency-ns = <300000>;
79d18dbce4SMarian-Cristian Rotariu		};
80d18dbce4SMarian-Cristian Rotariu		opp-1200000000 {
81d18dbce4SMarian-Cristian Rotariu			opp-hz = /bits/ 64 <1200000000>;
82d18dbce4SMarian-Cristian Rotariu			opp-microvolt = <820000>;
83d18dbce4SMarian-Cristian Rotariu			clock-latency-ns = <300000>;
84d18dbce4SMarian-Cristian Rotariu		};
85d18dbce4SMarian-Cristian Rotariu	};
86d18dbce4SMarian-Cristian Rotariu
874dd61a52SMarian-Cristian Rotariu	cpus {
884dd61a52SMarian-Cristian Rotariu		#address-cells = <1>;
894dd61a52SMarian-Cristian Rotariu		#size-cells = <0>;
904dd61a52SMarian-Cristian Rotariu
914dd61a52SMarian-Cristian Rotariu		cpu-map {
924dd61a52SMarian-Cristian Rotariu			cluster0 {
934dd61a52SMarian-Cristian Rotariu				core0 {
944dd61a52SMarian-Cristian Rotariu					cpu = <&a57_0>;
954dd61a52SMarian-Cristian Rotariu				};
964dd61a52SMarian-Cristian Rotariu				core1 {
974dd61a52SMarian-Cristian Rotariu					cpu = <&a57_1>;
984dd61a52SMarian-Cristian Rotariu				};
994dd61a52SMarian-Cristian Rotariu				core2 {
1004dd61a52SMarian-Cristian Rotariu					cpu = <&a57_2>;
1014dd61a52SMarian-Cristian Rotariu				};
1024dd61a52SMarian-Cristian Rotariu				core3 {
1034dd61a52SMarian-Cristian Rotariu					cpu = <&a57_3>;
1044dd61a52SMarian-Cristian Rotariu				};
1054dd61a52SMarian-Cristian Rotariu			};
1064dd61a52SMarian-Cristian Rotariu
1074dd61a52SMarian-Cristian Rotariu			cluster1 {
1084dd61a52SMarian-Cristian Rotariu				core0 {
1094dd61a52SMarian-Cristian Rotariu					cpu = <&a53_0>;
1104dd61a52SMarian-Cristian Rotariu				};
1114dd61a52SMarian-Cristian Rotariu				core1 {
1124dd61a52SMarian-Cristian Rotariu					cpu = <&a53_1>;
1134dd61a52SMarian-Cristian Rotariu				};
1144dd61a52SMarian-Cristian Rotariu				core2 {
1154dd61a52SMarian-Cristian Rotariu					cpu = <&a53_2>;
1164dd61a52SMarian-Cristian Rotariu				};
1174dd61a52SMarian-Cristian Rotariu				core3 {
1184dd61a52SMarian-Cristian Rotariu					cpu = <&a53_3>;
1194dd61a52SMarian-Cristian Rotariu				};
1204dd61a52SMarian-Cristian Rotariu			};
1214dd61a52SMarian-Cristian Rotariu		};
1224dd61a52SMarian-Cristian Rotariu
1234dd61a52SMarian-Cristian Rotariu		a57_0: cpu@0 {
1244dd61a52SMarian-Cristian Rotariu			compatible = "arm,cortex-a57";
1254dd61a52SMarian-Cristian Rotariu			reg = <0x0>;
1264dd61a52SMarian-Cristian Rotariu			device_type = "cpu";
1274dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_CA57_CPU0>;
1284dd61a52SMarian-Cristian Rotariu			next-level-cache = <&L2_CA57>;
1294dd61a52SMarian-Cristian Rotariu			enable-method = "psci";
1304dd61a52SMarian-Cristian Rotariu			dynamic-power-coefficient = <854>;
1314dd61a52SMarian-Cristian Rotariu			clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>;
132d18dbce4SMarian-Cristian Rotariu			operating-points-v2 = <&cluster0_opp>;
1334dd61a52SMarian-Cristian Rotariu			capacity-dmips-mhz = <1024>;
1344dd61a52SMarian-Cristian Rotariu			#cooling-cells = <2>;
1354dd61a52SMarian-Cristian Rotariu		};
1364dd61a52SMarian-Cristian Rotariu
1374dd61a52SMarian-Cristian Rotariu		a57_1: cpu@1 {
1384dd61a52SMarian-Cristian Rotariu			compatible = "arm,cortex-a57";
1394dd61a52SMarian-Cristian Rotariu			reg = <0x1>;
1404dd61a52SMarian-Cristian Rotariu			device_type = "cpu";
1414dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_CA57_CPU1>;
1424dd61a52SMarian-Cristian Rotariu			next-level-cache = <&L2_CA57>;
1434dd61a52SMarian-Cristian Rotariu			enable-method = "psci";
1444dd61a52SMarian-Cristian Rotariu			clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>;
145d18dbce4SMarian-Cristian Rotariu			operating-points-v2 = <&cluster0_opp>;
1464dd61a52SMarian-Cristian Rotariu			capacity-dmips-mhz = <1024>;
1474dd61a52SMarian-Cristian Rotariu			#cooling-cells = <2>;
1484dd61a52SMarian-Cristian Rotariu		};
1494dd61a52SMarian-Cristian Rotariu
1504dd61a52SMarian-Cristian Rotariu		a57_2: cpu@2 {
1514dd61a52SMarian-Cristian Rotariu			compatible = "arm,cortex-a57";
1524dd61a52SMarian-Cristian Rotariu			reg = <0x2>;
1534dd61a52SMarian-Cristian Rotariu			device_type = "cpu";
1544dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_CA57_CPU2>;
1554dd61a52SMarian-Cristian Rotariu			next-level-cache = <&L2_CA57>;
1564dd61a52SMarian-Cristian Rotariu			enable-method = "psci";
1574dd61a52SMarian-Cristian Rotariu			clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>;
158d18dbce4SMarian-Cristian Rotariu			operating-points-v2 = <&cluster0_opp>;
1594dd61a52SMarian-Cristian Rotariu			capacity-dmips-mhz = <1024>;
1604dd61a52SMarian-Cristian Rotariu			#cooling-cells = <2>;
1614dd61a52SMarian-Cristian Rotariu		};
1624dd61a52SMarian-Cristian Rotariu
1634dd61a52SMarian-Cristian Rotariu		a57_3: cpu@3 {
1644dd61a52SMarian-Cristian Rotariu			compatible = "arm,cortex-a57";
1654dd61a52SMarian-Cristian Rotariu			reg = <0x3>;
1664dd61a52SMarian-Cristian Rotariu			device_type = "cpu";
1674dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_CA57_CPU3>;
1684dd61a52SMarian-Cristian Rotariu			next-level-cache = <&L2_CA57>;
1694dd61a52SMarian-Cristian Rotariu			enable-method = "psci";
1704dd61a52SMarian-Cristian Rotariu			clocks = <&cpg CPG_CORE R8A774E1_CLK_Z>;
171d18dbce4SMarian-Cristian Rotariu			operating-points-v2 = <&cluster0_opp>;
1724dd61a52SMarian-Cristian Rotariu			capacity-dmips-mhz = <1024>;
1734dd61a52SMarian-Cristian Rotariu			#cooling-cells = <2>;
1744dd61a52SMarian-Cristian Rotariu		};
1754dd61a52SMarian-Cristian Rotariu
1764dd61a52SMarian-Cristian Rotariu		a53_0: cpu@100 {
1774dd61a52SMarian-Cristian Rotariu			compatible = "arm,cortex-a53";
1784dd61a52SMarian-Cristian Rotariu			reg = <0x100>;
1794dd61a52SMarian-Cristian Rotariu			device_type = "cpu";
1804dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_CA53_CPU0>;
1814dd61a52SMarian-Cristian Rotariu			next-level-cache = <&L2_CA53>;
1824dd61a52SMarian-Cristian Rotariu			enable-method = "psci";
1834dd61a52SMarian-Cristian Rotariu			#cooling-cells = <2>;
1844dd61a52SMarian-Cristian Rotariu			dynamic-power-coefficient = <277>;
1854dd61a52SMarian-Cristian Rotariu			clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>;
186d18dbce4SMarian-Cristian Rotariu			operating-points-v2 = <&cluster1_opp>;
1874dd61a52SMarian-Cristian Rotariu			capacity-dmips-mhz = <535>;
1884dd61a52SMarian-Cristian Rotariu		};
1894dd61a52SMarian-Cristian Rotariu
1904dd61a52SMarian-Cristian Rotariu		a53_1: cpu@101 {
1914dd61a52SMarian-Cristian Rotariu			compatible = "arm,cortex-a53";
1924dd61a52SMarian-Cristian Rotariu			reg = <0x101>;
1934dd61a52SMarian-Cristian Rotariu			device_type = "cpu";
1944dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_CA53_CPU1>;
1954dd61a52SMarian-Cristian Rotariu			next-level-cache = <&L2_CA53>;
1964dd61a52SMarian-Cristian Rotariu			enable-method = "psci";
1974dd61a52SMarian-Cristian Rotariu			clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>;
198d18dbce4SMarian-Cristian Rotariu			operating-points-v2 = <&cluster1_opp>;
1994dd61a52SMarian-Cristian Rotariu			capacity-dmips-mhz = <535>;
2004dd61a52SMarian-Cristian Rotariu		};
2014dd61a52SMarian-Cristian Rotariu
2024dd61a52SMarian-Cristian Rotariu		a53_2: cpu@102 {
2034dd61a52SMarian-Cristian Rotariu			compatible = "arm,cortex-a53";
2044dd61a52SMarian-Cristian Rotariu			reg = <0x102>;
2054dd61a52SMarian-Cristian Rotariu			device_type = "cpu";
2064dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_CA53_CPU2>;
2074dd61a52SMarian-Cristian Rotariu			next-level-cache = <&L2_CA53>;
2084dd61a52SMarian-Cristian Rotariu			enable-method = "psci";
2094dd61a52SMarian-Cristian Rotariu			clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>;
210d18dbce4SMarian-Cristian Rotariu			operating-points-v2 = <&cluster1_opp>;
2114dd61a52SMarian-Cristian Rotariu			capacity-dmips-mhz = <535>;
2124dd61a52SMarian-Cristian Rotariu		};
2134dd61a52SMarian-Cristian Rotariu
2144dd61a52SMarian-Cristian Rotariu		a53_3: cpu@103 {
2154dd61a52SMarian-Cristian Rotariu			compatible = "arm,cortex-a53";
2164dd61a52SMarian-Cristian Rotariu			reg = <0x103>;
2174dd61a52SMarian-Cristian Rotariu			device_type = "cpu";
2184dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_CA53_CPU3>;
2194dd61a52SMarian-Cristian Rotariu			next-level-cache = <&L2_CA53>;
2204dd61a52SMarian-Cristian Rotariu			enable-method = "psci";
2214dd61a52SMarian-Cristian Rotariu			clocks = <&cpg CPG_CORE R8A774E1_CLK_Z2>;
222d18dbce4SMarian-Cristian Rotariu			operating-points-v2 = <&cluster1_opp>;
2234dd61a52SMarian-Cristian Rotariu			capacity-dmips-mhz = <535>;
2244dd61a52SMarian-Cristian Rotariu		};
2254dd61a52SMarian-Cristian Rotariu
2264dd61a52SMarian-Cristian Rotariu		L2_CA57: cache-controller-0 {
2274dd61a52SMarian-Cristian Rotariu			compatible = "cache";
2284dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_CA57_SCU>;
2294dd61a52SMarian-Cristian Rotariu			cache-unified;
2304dd61a52SMarian-Cristian Rotariu			cache-level = <2>;
2314dd61a52SMarian-Cristian Rotariu		};
2324dd61a52SMarian-Cristian Rotariu
2334dd61a52SMarian-Cristian Rotariu		L2_CA53: cache-controller-1 {
2344dd61a52SMarian-Cristian Rotariu			compatible = "cache";
2354dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_CA53_SCU>;
2364dd61a52SMarian-Cristian Rotariu			cache-unified;
2374dd61a52SMarian-Cristian Rotariu			cache-level = <2>;
2384dd61a52SMarian-Cristian Rotariu		};
2394dd61a52SMarian-Cristian Rotariu	};
2404dd61a52SMarian-Cristian Rotariu
2414dd61a52SMarian-Cristian Rotariu	extal_clk: extal {
2424dd61a52SMarian-Cristian Rotariu		compatible = "fixed-clock";
2434dd61a52SMarian-Cristian Rotariu		#clock-cells = <0>;
2444dd61a52SMarian-Cristian Rotariu		/* This value must be overridden by the board */
2454dd61a52SMarian-Cristian Rotariu		clock-frequency = <0>;
2464dd61a52SMarian-Cristian Rotariu	};
2474dd61a52SMarian-Cristian Rotariu
2484dd61a52SMarian-Cristian Rotariu	extalr_clk: extalr {
2494dd61a52SMarian-Cristian Rotariu		compatible = "fixed-clock";
2504dd61a52SMarian-Cristian Rotariu		#clock-cells = <0>;
2514dd61a52SMarian-Cristian Rotariu		/* This value must be overridden by the board */
2524dd61a52SMarian-Cristian Rotariu		clock-frequency = <0>;
2534dd61a52SMarian-Cristian Rotariu	};
2544dd61a52SMarian-Cristian Rotariu
2554dd61a52SMarian-Cristian Rotariu	/* External PCIe clock - can be overridden by the board */
2564dd61a52SMarian-Cristian Rotariu	pcie_bus_clk: pcie_bus {
2574dd61a52SMarian-Cristian Rotariu		compatible = "fixed-clock";
2584dd61a52SMarian-Cristian Rotariu		#clock-cells = <0>;
2594dd61a52SMarian-Cristian Rotariu		clock-frequency = <0>;
2604dd61a52SMarian-Cristian Rotariu	};
2614dd61a52SMarian-Cristian Rotariu
2624dd61a52SMarian-Cristian Rotariu	pmu_a53 {
2634dd61a52SMarian-Cristian Rotariu		compatible = "arm,cortex-a53-pmu";
2644dd61a52SMarian-Cristian Rotariu		interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
2654dd61a52SMarian-Cristian Rotariu				      <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
2664dd61a52SMarian-Cristian Rotariu				      <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
2674dd61a52SMarian-Cristian Rotariu				      <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
2684dd61a52SMarian-Cristian Rotariu		interrupt-affinity = <&a53_0>, <&a53_1>, <&a53_2>, <&a53_3>;
2694dd61a52SMarian-Cristian Rotariu	};
2704dd61a52SMarian-Cristian Rotariu
2714dd61a52SMarian-Cristian Rotariu	pmu_a57 {
2724dd61a52SMarian-Cristian Rotariu		compatible = "arm,cortex-a57-pmu";
2734dd61a52SMarian-Cristian Rotariu		interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
2744dd61a52SMarian-Cristian Rotariu				      <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
2754dd61a52SMarian-Cristian Rotariu				      <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
2764dd61a52SMarian-Cristian Rotariu				      <&gic GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
2774dd61a52SMarian-Cristian Rotariu		interrupt-affinity = <&a57_0>, <&a57_1>, <&a57_2>, <&a57_3>;
2784dd61a52SMarian-Cristian Rotariu	};
2794dd61a52SMarian-Cristian Rotariu
2804dd61a52SMarian-Cristian Rotariu	psci {
2814dd61a52SMarian-Cristian Rotariu		compatible = "arm,psci-1.0", "arm,psci-0.2";
2824dd61a52SMarian-Cristian Rotariu		method = "smc";
2834dd61a52SMarian-Cristian Rotariu	};
2844dd61a52SMarian-Cristian Rotariu
2854dd61a52SMarian-Cristian Rotariu	/* External SCIF clock - to be overridden by boards that provide it */
2864dd61a52SMarian-Cristian Rotariu	scif_clk: scif {
2874dd61a52SMarian-Cristian Rotariu		compatible = "fixed-clock";
2884dd61a52SMarian-Cristian Rotariu		#clock-cells = <0>;
2894dd61a52SMarian-Cristian Rotariu		clock-frequency = <0>;
2904dd61a52SMarian-Cristian Rotariu	};
2914dd61a52SMarian-Cristian Rotariu
2924dd61a52SMarian-Cristian Rotariu	soc {
2934dd61a52SMarian-Cristian Rotariu		compatible = "simple-bus";
2944dd61a52SMarian-Cristian Rotariu		interrupt-parent = <&gic>;
2954dd61a52SMarian-Cristian Rotariu		#address-cells = <2>;
2964dd61a52SMarian-Cristian Rotariu		#size-cells = <2>;
2974dd61a52SMarian-Cristian Rotariu		ranges;
2984dd61a52SMarian-Cristian Rotariu
2994dd61a52SMarian-Cristian Rotariu		rwdt: watchdog@e6020000 {
30096ebdb7aSLad Prabhakar			compatible = "renesas,r8a774e1-wdt",
30196ebdb7aSLad Prabhakar				     "renesas,rcar-gen3-wdt";
3024dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6020000 0 0x0c>;
30396ebdb7aSLad Prabhakar			interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
30496ebdb7aSLad Prabhakar			clocks = <&cpg CPG_MOD 402>;
30596ebdb7aSLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
30696ebdb7aSLad Prabhakar			resets = <&cpg 402>;
3074dd61a52SMarian-Cristian Rotariu			status = "disabled";
3084dd61a52SMarian-Cristian Rotariu		};
3094dd61a52SMarian-Cristian Rotariu
3104dd61a52SMarian-Cristian Rotariu		gpio0: gpio@e6050000 {
31143b0c905SMarian-Cristian Rotariu			compatible = "renesas,gpio-r8a774e1",
31243b0c905SMarian-Cristian Rotariu				     "renesas,rcar-gen3-gpio";
3134dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6050000 0 0x50>;
31443b0c905SMarian-Cristian Rotariu			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
3154dd61a52SMarian-Cristian Rotariu			#gpio-cells = <2>;
3164dd61a52SMarian-Cristian Rotariu			gpio-controller;
31743b0c905SMarian-Cristian Rotariu			gpio-ranges = <&pfc 0 0 16>;
3184dd61a52SMarian-Cristian Rotariu			#interrupt-cells = <2>;
3194dd61a52SMarian-Cristian Rotariu			interrupt-controller;
32043b0c905SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 912>;
32143b0c905SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
32243b0c905SMarian-Cristian Rotariu			resets = <&cpg 912>;
3234dd61a52SMarian-Cristian Rotariu		};
3244dd61a52SMarian-Cristian Rotariu
3254dd61a52SMarian-Cristian Rotariu		gpio1: gpio@e6051000 {
32643b0c905SMarian-Cristian Rotariu			compatible = "renesas,gpio-r8a774e1",
32743b0c905SMarian-Cristian Rotariu				     "renesas,rcar-gen3-gpio";
3284dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6051000 0 0x50>;
32943b0c905SMarian-Cristian Rotariu			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
3304dd61a52SMarian-Cristian Rotariu			#gpio-cells = <2>;
3314dd61a52SMarian-Cristian Rotariu			gpio-controller;
33243b0c905SMarian-Cristian Rotariu			gpio-ranges = <&pfc 0 32 29>;
3334dd61a52SMarian-Cristian Rotariu			#interrupt-cells = <2>;
3344dd61a52SMarian-Cristian Rotariu			interrupt-controller;
33543b0c905SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 911>;
33643b0c905SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
33743b0c905SMarian-Cristian Rotariu			resets = <&cpg 911>;
3384dd61a52SMarian-Cristian Rotariu		};
3394dd61a52SMarian-Cristian Rotariu
3404dd61a52SMarian-Cristian Rotariu		gpio2: gpio@e6052000 {
34143b0c905SMarian-Cristian Rotariu			compatible = "renesas,gpio-r8a774e1",
34243b0c905SMarian-Cristian Rotariu				     "renesas,rcar-gen3-gpio";
3434dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6052000 0 0x50>;
34443b0c905SMarian-Cristian Rotariu			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
3454dd61a52SMarian-Cristian Rotariu			#gpio-cells = <2>;
3464dd61a52SMarian-Cristian Rotariu			gpio-controller;
34743b0c905SMarian-Cristian Rotariu			gpio-ranges = <&pfc 0 64 15>;
3484dd61a52SMarian-Cristian Rotariu			#interrupt-cells = <2>;
3494dd61a52SMarian-Cristian Rotariu			interrupt-controller;
35043b0c905SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 910>;
35143b0c905SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
35243b0c905SMarian-Cristian Rotariu			resets = <&cpg 910>;
3534dd61a52SMarian-Cristian Rotariu		};
3544dd61a52SMarian-Cristian Rotariu
3554dd61a52SMarian-Cristian Rotariu		gpio3: gpio@e6053000 {
35643b0c905SMarian-Cristian Rotariu			compatible = "renesas,gpio-r8a774e1",
35743b0c905SMarian-Cristian Rotariu				     "renesas,rcar-gen3-gpio";
3584dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6053000 0 0x50>;
35943b0c905SMarian-Cristian Rotariu			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
3604dd61a52SMarian-Cristian Rotariu			#gpio-cells = <2>;
3614dd61a52SMarian-Cristian Rotariu			gpio-controller;
36243b0c905SMarian-Cristian Rotariu			gpio-ranges = <&pfc 0 96 16>;
3634dd61a52SMarian-Cristian Rotariu			#interrupt-cells = <2>;
3644dd61a52SMarian-Cristian Rotariu			interrupt-controller;
36543b0c905SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 909>;
36643b0c905SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
36743b0c905SMarian-Cristian Rotariu			resets = <&cpg 909>;
3684dd61a52SMarian-Cristian Rotariu		};
3694dd61a52SMarian-Cristian Rotariu
3704dd61a52SMarian-Cristian Rotariu		gpio4: gpio@e6054000 {
37143b0c905SMarian-Cristian Rotariu			compatible = "renesas,gpio-r8a774e1",
37243b0c905SMarian-Cristian Rotariu				     "renesas,rcar-gen3-gpio";
3734dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6054000 0 0x50>;
37443b0c905SMarian-Cristian Rotariu			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
3754dd61a52SMarian-Cristian Rotariu			#gpio-cells = <2>;
3764dd61a52SMarian-Cristian Rotariu			gpio-controller;
37743b0c905SMarian-Cristian Rotariu			gpio-ranges = <&pfc 0 128 18>;
3784dd61a52SMarian-Cristian Rotariu			#interrupt-cells = <2>;
3794dd61a52SMarian-Cristian Rotariu			interrupt-controller;
38043b0c905SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 908>;
38143b0c905SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
38243b0c905SMarian-Cristian Rotariu			resets = <&cpg 908>;
3834dd61a52SMarian-Cristian Rotariu		};
3844dd61a52SMarian-Cristian Rotariu
3854dd61a52SMarian-Cristian Rotariu		gpio5: gpio@e6055000 {
38643b0c905SMarian-Cristian Rotariu			compatible = "renesas,gpio-r8a774e1",
38743b0c905SMarian-Cristian Rotariu				     "renesas,rcar-gen3-gpio";
3884dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6055000 0 0x50>;
38943b0c905SMarian-Cristian Rotariu			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
3904dd61a52SMarian-Cristian Rotariu			#gpio-cells = <2>;
3914dd61a52SMarian-Cristian Rotariu			gpio-controller;
39243b0c905SMarian-Cristian Rotariu			gpio-ranges = <&pfc 0 160 26>;
3934dd61a52SMarian-Cristian Rotariu			#interrupt-cells = <2>;
3944dd61a52SMarian-Cristian Rotariu			interrupt-controller;
39543b0c905SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 907>;
39643b0c905SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
39743b0c905SMarian-Cristian Rotariu			resets = <&cpg 907>;
3984dd61a52SMarian-Cristian Rotariu		};
3994dd61a52SMarian-Cristian Rotariu
4004dd61a52SMarian-Cristian Rotariu		gpio6: gpio@e6055400 {
40143b0c905SMarian-Cristian Rotariu			compatible = "renesas,gpio-r8a774e1",
40243b0c905SMarian-Cristian Rotariu				     "renesas,rcar-gen3-gpio";
4034dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6055400 0 0x50>;
40443b0c905SMarian-Cristian Rotariu			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
4054dd61a52SMarian-Cristian Rotariu			#gpio-cells = <2>;
4064dd61a52SMarian-Cristian Rotariu			gpio-controller;
40743b0c905SMarian-Cristian Rotariu			gpio-ranges = <&pfc 0 192 32>;
4084dd61a52SMarian-Cristian Rotariu			#interrupt-cells = <2>;
4094dd61a52SMarian-Cristian Rotariu			interrupt-controller;
41043b0c905SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 906>;
41143b0c905SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
41243b0c905SMarian-Cristian Rotariu			resets = <&cpg 906>;
4134dd61a52SMarian-Cristian Rotariu		};
4144dd61a52SMarian-Cristian Rotariu
4154dd61a52SMarian-Cristian Rotariu		gpio7: gpio@e6055800 {
41643b0c905SMarian-Cristian Rotariu			compatible = "renesas,gpio-r8a774e1",
41743b0c905SMarian-Cristian Rotariu				     "renesas,rcar-gen3-gpio";
4184dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6055800 0 0x50>;
41943b0c905SMarian-Cristian Rotariu			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
4204dd61a52SMarian-Cristian Rotariu			#gpio-cells = <2>;
4214dd61a52SMarian-Cristian Rotariu			gpio-controller;
42243b0c905SMarian-Cristian Rotariu			gpio-ranges = <&pfc 0 224 4>;
4234dd61a52SMarian-Cristian Rotariu			#interrupt-cells = <2>;
4244dd61a52SMarian-Cristian Rotariu			interrupt-controller;
42543b0c905SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 905>;
42643b0c905SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
42743b0c905SMarian-Cristian Rotariu			resets = <&cpg 905>;
4284dd61a52SMarian-Cristian Rotariu		};
4294dd61a52SMarian-Cristian Rotariu
4304dd61a52SMarian-Cristian Rotariu		pfc: pin-controller@e6060000 {
4314dd61a52SMarian-Cristian Rotariu			compatible = "renesas,pfc-r8a774e1";
4324dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6060000 0 0x50c>;
4334dd61a52SMarian-Cristian Rotariu		};
4344dd61a52SMarian-Cristian Rotariu
435c6c4b7deSMarian-Cristian Rotariu		cmt0: timer@e60f0000 {
436c6c4b7deSMarian-Cristian Rotariu			compatible = "renesas,r8a774e1-cmt0",
437c6c4b7deSMarian-Cristian Rotariu				     "renesas,rcar-gen3-cmt0";
438c6c4b7deSMarian-Cristian Rotariu			reg = <0 0xe60f0000 0 0x1004>;
439c6c4b7deSMarian-Cristian Rotariu			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
440c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
441c6c4b7deSMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 303>;
442c6c4b7deSMarian-Cristian Rotariu			clock-names = "fck";
443c6c4b7deSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
444c6c4b7deSMarian-Cristian Rotariu			resets = <&cpg 303>;
445c6c4b7deSMarian-Cristian Rotariu			status = "disabled";
446c6c4b7deSMarian-Cristian Rotariu		};
447c6c4b7deSMarian-Cristian Rotariu
448c6c4b7deSMarian-Cristian Rotariu		cmt1: timer@e6130000 {
449c6c4b7deSMarian-Cristian Rotariu			compatible = "renesas,r8a774e1-cmt1",
450c6c4b7deSMarian-Cristian Rotariu				     "renesas,rcar-gen3-cmt1";
451c6c4b7deSMarian-Cristian Rotariu			reg = <0 0xe6130000 0 0x1004>;
452c6c4b7deSMarian-Cristian Rotariu			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
453c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
454c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
455c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
456c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
457c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
458c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
459c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
460c6c4b7deSMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 302>;
461c6c4b7deSMarian-Cristian Rotariu			clock-names = "fck";
462c6c4b7deSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
463c6c4b7deSMarian-Cristian Rotariu			resets = <&cpg 302>;
464c6c4b7deSMarian-Cristian Rotariu			status = "disabled";
465c6c4b7deSMarian-Cristian Rotariu		};
466c6c4b7deSMarian-Cristian Rotariu
467c6c4b7deSMarian-Cristian Rotariu		cmt2: timer@e6140000 {
468c6c4b7deSMarian-Cristian Rotariu			compatible = "renesas,r8a774e1-cmt1",
469c6c4b7deSMarian-Cristian Rotariu				     "renesas,rcar-gen3-cmt1";
470c6c4b7deSMarian-Cristian Rotariu			reg = <0 0xe6140000 0 0x1004>;
471c6c4b7deSMarian-Cristian Rotariu			interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
472c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
473c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
474c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
475c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
476c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
477c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>,
478c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
479c6c4b7deSMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 301>;
480c6c4b7deSMarian-Cristian Rotariu			clock-names = "fck";
481c6c4b7deSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
482c6c4b7deSMarian-Cristian Rotariu			resets = <&cpg 301>;
483c6c4b7deSMarian-Cristian Rotariu			status = "disabled";
484c6c4b7deSMarian-Cristian Rotariu		};
485c6c4b7deSMarian-Cristian Rotariu
486c6c4b7deSMarian-Cristian Rotariu		cmt3: timer@e6148000 {
487c6c4b7deSMarian-Cristian Rotariu			compatible = "renesas,r8a774e1-cmt1",
488c6c4b7deSMarian-Cristian Rotariu				     "renesas,rcar-gen3-cmt1";
489c6c4b7deSMarian-Cristian Rotariu			reg = <0 0xe6148000 0 0x1004>;
490c6c4b7deSMarian-Cristian Rotariu			interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>,
491c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>,
492c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>,
493c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>,
494c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>,
495c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>,
496c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>,
497c6c4b7deSMarian-Cristian Rotariu				     <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>;
498c6c4b7deSMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 300>;
499c6c4b7deSMarian-Cristian Rotariu			clock-names = "fck";
500c6c4b7deSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
501c6c4b7deSMarian-Cristian Rotariu			resets = <&cpg 300>;
502c6c4b7deSMarian-Cristian Rotariu			status = "disabled";
503c6c4b7deSMarian-Cristian Rotariu		};
504c6c4b7deSMarian-Cristian Rotariu
5054dd61a52SMarian-Cristian Rotariu		cpg: clock-controller@e6150000 {
5064dd61a52SMarian-Cristian Rotariu			compatible = "renesas,r8a774e1-cpg-mssr";
5074dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6150000 0 0x1000>;
5084dd61a52SMarian-Cristian Rotariu			clocks = <&extal_clk>, <&extalr_clk>;
5094dd61a52SMarian-Cristian Rotariu			clock-names = "extal", "extalr";
5104dd61a52SMarian-Cristian Rotariu			#clock-cells = <2>;
5114dd61a52SMarian-Cristian Rotariu			#power-domain-cells = <0>;
5124dd61a52SMarian-Cristian Rotariu			#reset-cells = <1>;
5134dd61a52SMarian-Cristian Rotariu		};
5144dd61a52SMarian-Cristian Rotariu
5154dd61a52SMarian-Cristian Rotariu		rst: reset-controller@e6160000 {
5164dd61a52SMarian-Cristian Rotariu			compatible = "renesas,r8a774e1-rst";
5174dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6160000 0 0x0200>;
5184dd61a52SMarian-Cristian Rotariu		};
5194dd61a52SMarian-Cristian Rotariu
5204dd61a52SMarian-Cristian Rotariu		sysc: system-controller@e6180000 {
5214dd61a52SMarian-Cristian Rotariu			compatible = "renesas,r8a774e1-sysc";
5224dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6180000 0 0x0400>;
5234dd61a52SMarian-Cristian Rotariu			#power-domain-cells = <1>;
5244dd61a52SMarian-Cristian Rotariu		};
5254dd61a52SMarian-Cristian Rotariu
5266dd73367SMarian-Cristian Rotariu		tsc: thermal@e6198000 {
5276dd73367SMarian-Cristian Rotariu			compatible = "renesas,r8a774e1-thermal";
5286dd73367SMarian-Cristian Rotariu			reg = <0 0xe6198000 0 0x100>,
5296dd73367SMarian-Cristian Rotariu			      <0 0xe61a0000 0 0x100>,
5306dd73367SMarian-Cristian Rotariu			      <0 0xe61a8000 0 0x100>;
5316dd73367SMarian-Cristian Rotariu			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
5326dd73367SMarian-Cristian Rotariu				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
5336dd73367SMarian-Cristian Rotariu				     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
5346dd73367SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 522>;
5356dd73367SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
5366dd73367SMarian-Cristian Rotariu			resets = <&cpg 522>;
5376dd73367SMarian-Cristian Rotariu			#thermal-sensor-cells = <1>;
5386dd73367SMarian-Cristian Rotariu		};
5396dd73367SMarian-Cristian Rotariu
5404dd61a52SMarian-Cristian Rotariu		intc_ex: interrupt-controller@e61c0000 {
5414dd61a52SMarian-Cristian Rotariu			compatible = "renesas,intc-ex-r8a774e1", "renesas,irqc";
5424dd61a52SMarian-Cristian Rotariu			#interrupt-cells = <2>;
5434dd61a52SMarian-Cristian Rotariu			interrupt-controller;
5444dd61a52SMarian-Cristian Rotariu			reg = <0 0xe61c0000 0 0x200>;
5454dd61a52SMarian-Cristian Rotariu			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
5464dd61a52SMarian-Cristian Rotariu				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
5474dd61a52SMarian-Cristian Rotariu				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
5484dd61a52SMarian-Cristian Rotariu				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
5494dd61a52SMarian-Cristian Rotariu				     <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
5504dd61a52SMarian-Cristian Rotariu				     <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
5514dd61a52SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 407>;
5524dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
5534dd61a52SMarian-Cristian Rotariu			resets = <&cpg 407>;
5544dd61a52SMarian-Cristian Rotariu		};
5554dd61a52SMarian-Cristian Rotariu
55658eb575cSMarian-Cristian Rotariu		tmu0: timer@e61e0000 {
55758eb575cSMarian-Cristian Rotariu			compatible = "renesas,tmu-r8a774e1", "renesas,tmu";
55858eb575cSMarian-Cristian Rotariu			reg = <0 0xe61e0000 0 0x30>;
55958eb575cSMarian-Cristian Rotariu			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
56058eb575cSMarian-Cristian Rotariu				     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
56158eb575cSMarian-Cristian Rotariu				     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
56258eb575cSMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 125>;
56358eb575cSMarian-Cristian Rotariu			clock-names = "fck";
56458eb575cSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
56558eb575cSMarian-Cristian Rotariu			resets = <&cpg 125>;
56658eb575cSMarian-Cristian Rotariu			status = "disabled";
56758eb575cSMarian-Cristian Rotariu		};
56858eb575cSMarian-Cristian Rotariu
56958eb575cSMarian-Cristian Rotariu		tmu1: timer@e6fc0000 {
57058eb575cSMarian-Cristian Rotariu			compatible = "renesas,tmu-r8a774e1", "renesas,tmu";
57158eb575cSMarian-Cristian Rotariu			reg = <0 0xe6fc0000 0 0x30>;
57258eb575cSMarian-Cristian Rotariu			interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
57358eb575cSMarian-Cristian Rotariu				     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
57458eb575cSMarian-Cristian Rotariu				     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
57558eb575cSMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 124>;
57658eb575cSMarian-Cristian Rotariu			clock-names = "fck";
57758eb575cSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
57858eb575cSMarian-Cristian Rotariu			resets = <&cpg 124>;
57958eb575cSMarian-Cristian Rotariu			status = "disabled";
58058eb575cSMarian-Cristian Rotariu		};
58158eb575cSMarian-Cristian Rotariu
58258eb575cSMarian-Cristian Rotariu		tmu2: timer@e6fd0000 {
58358eb575cSMarian-Cristian Rotariu			compatible = "renesas,tmu-r8a774e1", "renesas,tmu";
58458eb575cSMarian-Cristian Rotariu			reg = <0 0xe6fd0000 0 0x30>;
58558eb575cSMarian-Cristian Rotariu			interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
58658eb575cSMarian-Cristian Rotariu				     <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
58758eb575cSMarian-Cristian Rotariu				     <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
58858eb575cSMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 123>;
58958eb575cSMarian-Cristian Rotariu			clock-names = "fck";
59058eb575cSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
59158eb575cSMarian-Cristian Rotariu			resets = <&cpg 123>;
59258eb575cSMarian-Cristian Rotariu			status = "disabled";
59358eb575cSMarian-Cristian Rotariu		};
59458eb575cSMarian-Cristian Rotariu
59558eb575cSMarian-Cristian Rotariu		tmu3: timer@e6fe0000 {
59658eb575cSMarian-Cristian Rotariu			compatible = "renesas,tmu-r8a774e1", "renesas,tmu";
59758eb575cSMarian-Cristian Rotariu			reg = <0 0xe6fe0000 0 0x30>;
59858eb575cSMarian-Cristian Rotariu			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
59958eb575cSMarian-Cristian Rotariu				     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
60058eb575cSMarian-Cristian Rotariu				     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
60158eb575cSMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 122>;
60258eb575cSMarian-Cristian Rotariu			clock-names = "fck";
60358eb575cSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
60458eb575cSMarian-Cristian Rotariu			resets = <&cpg 122>;
60558eb575cSMarian-Cristian Rotariu			status = "disabled";
60658eb575cSMarian-Cristian Rotariu		};
60758eb575cSMarian-Cristian Rotariu
60858eb575cSMarian-Cristian Rotariu		tmu4: timer@ffc00000 {
60958eb575cSMarian-Cristian Rotariu			compatible = "renesas,tmu-r8a774e1", "renesas,tmu";
61058eb575cSMarian-Cristian Rotariu			reg = <0 0xffc00000 0 0x30>;
61158eb575cSMarian-Cristian Rotariu			interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>,
61258eb575cSMarian-Cristian Rotariu				     <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>,
61358eb575cSMarian-Cristian Rotariu				     <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>;
61458eb575cSMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 121>;
61558eb575cSMarian-Cristian Rotariu			clock-names = "fck";
61658eb575cSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
61758eb575cSMarian-Cristian Rotariu			resets = <&cpg 121>;
61858eb575cSMarian-Cristian Rotariu			status = "disabled";
61958eb575cSMarian-Cristian Rotariu		};
62058eb575cSMarian-Cristian Rotariu
621950a3a79SLad Prabhakar		i2c0: i2c@e6500000 {
6224dd61a52SMarian-Cristian Rotariu			#address-cells = <1>;
6234dd61a52SMarian-Cristian Rotariu			#size-cells = <0>;
624950a3a79SLad Prabhakar			compatible = "renesas,i2c-r8a774e1",
625950a3a79SLad Prabhakar				     "renesas,rcar-gen3-i2c";
626950a3a79SLad Prabhakar			reg = <0 0xe6500000 0 0x40>;
627950a3a79SLad Prabhakar			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
628950a3a79SLad Prabhakar			clocks = <&cpg CPG_MOD 931>;
629950a3a79SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
630950a3a79SLad Prabhakar			resets = <&cpg 931>;
631950a3a79SLad Prabhakar			dmas = <&dmac1 0x91>, <&dmac1 0x90>,
632950a3a79SLad Prabhakar			       <&dmac2 0x91>, <&dmac2 0x90>;
633950a3a79SLad Prabhakar			dma-names = "tx", "rx", "tx", "rx";
634950a3a79SLad Prabhakar			i2c-scl-internal-delay-ns = <110>;
6354dd61a52SMarian-Cristian Rotariu			status = "disabled";
636950a3a79SLad Prabhakar		};
6374dd61a52SMarian-Cristian Rotariu
638950a3a79SLad Prabhakar		i2c1: i2c@e6508000 {
639950a3a79SLad Prabhakar			#address-cells = <1>;
640950a3a79SLad Prabhakar			#size-cells = <0>;
641950a3a79SLad Prabhakar			compatible = "renesas,i2c-r8a774e1",
642950a3a79SLad Prabhakar				     "renesas,rcar-gen3-i2c";
643950a3a79SLad Prabhakar			reg = <0 0xe6508000 0 0x40>;
644950a3a79SLad Prabhakar			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
645950a3a79SLad Prabhakar			clocks = <&cpg CPG_MOD 930>;
646950a3a79SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
647950a3a79SLad Prabhakar			resets = <&cpg 930>;
648950a3a79SLad Prabhakar			dmas = <&dmac1 0x93>, <&dmac1 0x92>,
649950a3a79SLad Prabhakar			       <&dmac2 0x93>, <&dmac2 0x92>;
650950a3a79SLad Prabhakar			dma-names = "tx", "rx", "tx", "rx";
651950a3a79SLad Prabhakar			i2c-scl-internal-delay-ns = <6>;
652950a3a79SLad Prabhakar			status = "disabled";
653950a3a79SLad Prabhakar		};
654950a3a79SLad Prabhakar
655950a3a79SLad Prabhakar		i2c2: i2c@e6510000 {
656950a3a79SLad Prabhakar			#address-cells = <1>;
657950a3a79SLad Prabhakar			#size-cells = <0>;
658950a3a79SLad Prabhakar			compatible = "renesas,i2c-r8a774e1",
659950a3a79SLad Prabhakar				     "renesas,rcar-gen3-i2c";
660950a3a79SLad Prabhakar			reg = <0 0xe6510000 0 0x40>;
661950a3a79SLad Prabhakar			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
662950a3a79SLad Prabhakar			clocks = <&cpg CPG_MOD 929>;
663950a3a79SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
664950a3a79SLad Prabhakar			resets = <&cpg 929>;
665950a3a79SLad Prabhakar			dmas = <&dmac1 0x95>, <&dmac1 0x94>,
666950a3a79SLad Prabhakar			       <&dmac2 0x95>, <&dmac2 0x94>;
667950a3a79SLad Prabhakar			dma-names = "tx", "rx", "tx", "rx";
668950a3a79SLad Prabhakar			i2c-scl-internal-delay-ns = <6>;
669950a3a79SLad Prabhakar			status = "disabled";
670950a3a79SLad Prabhakar		};
671950a3a79SLad Prabhakar
672950a3a79SLad Prabhakar		i2c3: i2c@e66d0000 {
673950a3a79SLad Prabhakar			#address-cells = <1>;
674950a3a79SLad Prabhakar			#size-cells = <0>;
675950a3a79SLad Prabhakar			compatible = "renesas,i2c-r8a774e1",
676950a3a79SLad Prabhakar				     "renesas,rcar-gen3-i2c";
677950a3a79SLad Prabhakar			reg = <0 0xe66d0000 0 0x40>;
678950a3a79SLad Prabhakar			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
679950a3a79SLad Prabhakar			clocks = <&cpg CPG_MOD 928>;
680950a3a79SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
681950a3a79SLad Prabhakar			resets = <&cpg 928>;
682950a3a79SLad Prabhakar			dmas = <&dmac0 0x97>, <&dmac0 0x96>;
683950a3a79SLad Prabhakar			dma-names = "tx", "rx";
684950a3a79SLad Prabhakar			i2c-scl-internal-delay-ns = <110>;
685950a3a79SLad Prabhakar			status = "disabled";
6864dd61a52SMarian-Cristian Rotariu		};
6874dd61a52SMarian-Cristian Rotariu
6884dd61a52SMarian-Cristian Rotariu		i2c4: i2c@e66d8000 {
6894dd61a52SMarian-Cristian Rotariu			#address-cells = <1>;
6904dd61a52SMarian-Cristian Rotariu			#size-cells = <0>;
691950a3a79SLad Prabhakar			compatible = "renesas,i2c-r8a774e1",
692950a3a79SLad Prabhakar				     "renesas,rcar-gen3-i2c";
6934dd61a52SMarian-Cristian Rotariu			reg = <0 0xe66d8000 0 0x40>;
694950a3a79SLad Prabhakar			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
695950a3a79SLad Prabhakar			clocks = <&cpg CPG_MOD 927>;
696950a3a79SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
697950a3a79SLad Prabhakar			resets = <&cpg 927>;
698950a3a79SLad Prabhakar			dmas = <&dmac0 0x99>, <&dmac0 0x98>;
699950a3a79SLad Prabhakar			dma-names = "tx", "rx";
700950a3a79SLad Prabhakar			i2c-scl-internal-delay-ns = <110>;
7014dd61a52SMarian-Cristian Rotariu			status = "disabled";
702950a3a79SLad Prabhakar		};
7034dd61a52SMarian-Cristian Rotariu
704950a3a79SLad Prabhakar		i2c5: i2c@e66e0000 {
705950a3a79SLad Prabhakar			#address-cells = <1>;
706950a3a79SLad Prabhakar			#size-cells = <0>;
707950a3a79SLad Prabhakar			compatible = "renesas,i2c-r8a774e1",
708950a3a79SLad Prabhakar				     "renesas,rcar-gen3-i2c";
709950a3a79SLad Prabhakar			reg = <0 0xe66e0000 0 0x40>;
710950a3a79SLad Prabhakar			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
711950a3a79SLad Prabhakar			clocks = <&cpg CPG_MOD 919>;
712950a3a79SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
713950a3a79SLad Prabhakar			resets = <&cpg 919>;
714950a3a79SLad Prabhakar			dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
715950a3a79SLad Prabhakar			dma-names = "tx", "rx";
716950a3a79SLad Prabhakar			i2c-scl-internal-delay-ns = <110>;
717950a3a79SLad Prabhakar			status = "disabled";
718950a3a79SLad Prabhakar		};
719950a3a79SLad Prabhakar
720950a3a79SLad Prabhakar		i2c6: i2c@e66e8000 {
721950a3a79SLad Prabhakar			#address-cells = <1>;
722950a3a79SLad Prabhakar			#size-cells = <0>;
723950a3a79SLad Prabhakar			compatible = "renesas,i2c-r8a774e1",
724950a3a79SLad Prabhakar				     "renesas,rcar-gen3-i2c";
725950a3a79SLad Prabhakar			reg = <0 0xe66e8000 0 0x40>;
726950a3a79SLad Prabhakar			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
727950a3a79SLad Prabhakar			clocks = <&cpg CPG_MOD 918>;
728950a3a79SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
729950a3a79SLad Prabhakar			resets = <&cpg 918>;
730950a3a79SLad Prabhakar			dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
731950a3a79SLad Prabhakar			dma-names = "tx", "rx";
732950a3a79SLad Prabhakar			i2c-scl-internal-delay-ns = <6>;
733950a3a79SLad Prabhakar			status = "disabled";
734950a3a79SLad Prabhakar		};
735950a3a79SLad Prabhakar
736950a3a79SLad Prabhakar		i2c_dvfs: i2c@e60b0000 {
737950a3a79SLad Prabhakar			#address-cells = <1>;
738950a3a79SLad Prabhakar			#size-cells = <0>;
739950a3a79SLad Prabhakar			compatible = "renesas,iic-r8a774e1",
740950a3a79SLad Prabhakar				     "renesas,rcar-gen3-iic",
741950a3a79SLad Prabhakar				     "renesas,rmobile-iic";
742950a3a79SLad Prabhakar			reg = <0 0xe60b0000 0 0x425>;
743950a3a79SLad Prabhakar			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
744950a3a79SLad Prabhakar			clocks = <&cpg CPG_MOD 926>;
745950a3a79SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
746950a3a79SLad Prabhakar			resets = <&cpg 926>;
747950a3a79SLad Prabhakar			dmas = <&dmac0 0x11>, <&dmac0 0x10>;
748950a3a79SLad Prabhakar			dma-names = "tx", "rx";
749950a3a79SLad Prabhakar			status = "disabled";
7504dd61a52SMarian-Cristian Rotariu		};
7514dd61a52SMarian-Cristian Rotariu
7524dd61a52SMarian-Cristian Rotariu		hscif0: serial@e6540000 {
753b9b491a7SLad Prabhakar			compatible = "renesas,hscif-r8a774e1",
754b9b491a7SLad Prabhakar				     "renesas,rcar-gen3-hscif",
755b9b491a7SLad Prabhakar				     "renesas,hscif";
7564dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6540000 0 0x60>;
757b9b491a7SLad Prabhakar			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
758b9b491a7SLad Prabhakar			clocks = <&cpg CPG_MOD 520>,
759b9b491a7SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
760b9b491a7SLad Prabhakar				 <&scif_clk>;
761b9b491a7SLad Prabhakar			clock-names = "fck", "brg_int", "scif_clk";
762b9b491a7SLad Prabhakar			dmas = <&dmac1 0x31>, <&dmac1 0x30>,
763b9b491a7SLad Prabhakar			       <&dmac2 0x31>, <&dmac2 0x30>;
764b9b491a7SLad Prabhakar			dma-names = "tx", "rx", "tx", "rx";
765b9b491a7SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
766b9b491a7SLad Prabhakar			resets = <&cpg 520>;
7674dd61a52SMarian-Cristian Rotariu			status = "disabled";
768b9b491a7SLad Prabhakar		};
7694dd61a52SMarian-Cristian Rotariu
770b9b491a7SLad Prabhakar		hscif1: serial@e6550000 {
771b9b491a7SLad Prabhakar			compatible = "renesas,hscif-r8a774e1",
772b9b491a7SLad Prabhakar				     "renesas,rcar-gen3-hscif",
773b9b491a7SLad Prabhakar				     "renesas,hscif";
774b9b491a7SLad Prabhakar			reg = <0 0xe6550000 0 0x60>;
775b9b491a7SLad Prabhakar			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
776b9b491a7SLad Prabhakar			clocks = <&cpg CPG_MOD 519>,
777b9b491a7SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
778b9b491a7SLad Prabhakar				 <&scif_clk>;
779b9b491a7SLad Prabhakar			clock-names = "fck", "brg_int", "scif_clk";
780b9b491a7SLad Prabhakar			dmas = <&dmac1 0x33>, <&dmac1 0x32>,
781b9b491a7SLad Prabhakar			       <&dmac2 0x33>, <&dmac2 0x32>;
782b9b491a7SLad Prabhakar			dma-names = "tx", "rx", "tx", "rx";
783b9b491a7SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
784b9b491a7SLad Prabhakar			resets = <&cpg 519>;
785b9b491a7SLad Prabhakar			status = "disabled";
786b9b491a7SLad Prabhakar		};
787b9b491a7SLad Prabhakar
788b9b491a7SLad Prabhakar		hscif2: serial@e6560000 {
789b9b491a7SLad Prabhakar			compatible = "renesas,hscif-r8a774e1",
790b9b491a7SLad Prabhakar				     "renesas,rcar-gen3-hscif",
791b9b491a7SLad Prabhakar				     "renesas,hscif";
792b9b491a7SLad Prabhakar			reg = <0 0xe6560000 0 0x60>;
793b9b491a7SLad Prabhakar			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
794b9b491a7SLad Prabhakar			clocks = <&cpg CPG_MOD 518>,
795b9b491a7SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
796b9b491a7SLad Prabhakar				 <&scif_clk>;
797b9b491a7SLad Prabhakar			clock-names = "fck", "brg_int", "scif_clk";
798b9b491a7SLad Prabhakar			dmas = <&dmac1 0x35>, <&dmac1 0x34>,
799b9b491a7SLad Prabhakar			       <&dmac2 0x35>, <&dmac2 0x34>;
800b9b491a7SLad Prabhakar			dma-names = "tx", "rx", "tx", "rx";
801b9b491a7SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
802b9b491a7SLad Prabhakar			resets = <&cpg 518>;
803b9b491a7SLad Prabhakar			status = "disabled";
804b9b491a7SLad Prabhakar		};
805b9b491a7SLad Prabhakar
806b9b491a7SLad Prabhakar		hscif3: serial@e66a0000 {
807b9b491a7SLad Prabhakar			compatible = "renesas,hscif-r8a774e1",
808b9b491a7SLad Prabhakar				     "renesas,rcar-gen3-hscif",
809b9b491a7SLad Prabhakar				     "renesas,hscif";
810b9b491a7SLad Prabhakar			reg = <0 0xe66a0000 0 0x60>;
811b9b491a7SLad Prabhakar			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
812b9b491a7SLad Prabhakar			clocks = <&cpg CPG_MOD 517>,
813b9b491a7SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
814b9b491a7SLad Prabhakar				 <&scif_clk>;
815b9b491a7SLad Prabhakar			clock-names = "fck", "brg_int", "scif_clk";
816b9b491a7SLad Prabhakar			dmas = <&dmac0 0x37>, <&dmac0 0x36>;
817b9b491a7SLad Prabhakar			dma-names = "tx", "rx";
818b9b491a7SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
819b9b491a7SLad Prabhakar			resets = <&cpg 517>;
820b9b491a7SLad Prabhakar			status = "disabled";
821b9b491a7SLad Prabhakar		};
822b9b491a7SLad Prabhakar
823b9b491a7SLad Prabhakar		hscif4: serial@e66b0000 {
824b9b491a7SLad Prabhakar			compatible = "renesas,hscif-r8a774e1",
825b9b491a7SLad Prabhakar				     "renesas,rcar-gen3-hscif",
826b9b491a7SLad Prabhakar				     "renesas,hscif";
827b9b491a7SLad Prabhakar			reg = <0 0xe66b0000 0 0x60>;
828b9b491a7SLad Prabhakar			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
829b9b491a7SLad Prabhakar			clocks = <&cpg CPG_MOD 516>,
830b9b491a7SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
831b9b491a7SLad Prabhakar				 <&scif_clk>;
832b9b491a7SLad Prabhakar			clock-names = "fck", "brg_int", "scif_clk";
833b9b491a7SLad Prabhakar			dmas = <&dmac0 0x39>, <&dmac0 0x38>;
834b9b491a7SLad Prabhakar			dma-names = "tx", "rx";
835b9b491a7SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
836b9b491a7SLad Prabhakar			resets = <&cpg 516>;
837b9b491a7SLad Prabhakar			status = "disabled";
8384dd61a52SMarian-Cristian Rotariu		};
8394dd61a52SMarian-Cristian Rotariu
8404dd61a52SMarian-Cristian Rotariu		hsusb: usb@e6590000 {
8414dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6590000 0 0x200>;
8424dd61a52SMarian-Cristian Rotariu			status = "disabled";
8434dd61a52SMarian-Cristian Rotariu
8444dd61a52SMarian-Cristian Rotariu			/* placeholder */
8454dd61a52SMarian-Cristian Rotariu		};
8464dd61a52SMarian-Cristian Rotariu
8474dd61a52SMarian-Cristian Rotariu		usb3_phy0: usb-phy@e65ee000 {
8484dd61a52SMarian-Cristian Rotariu			reg = <0 0xe65ee000 0 0x90>;
8494dd61a52SMarian-Cristian Rotariu			#phy-cells = <0>;
8504dd61a52SMarian-Cristian Rotariu			status = "disabled";
8514dd61a52SMarian-Cristian Rotariu
8524dd61a52SMarian-Cristian Rotariu			/* placeholder */
8534dd61a52SMarian-Cristian Rotariu		};
8544dd61a52SMarian-Cristian Rotariu
855f1bf8ff8SMarian-Cristian Rotariu		dmac0: dma-controller@e6700000 {
856f1bf8ff8SMarian-Cristian Rotariu			compatible = "renesas,dmac-r8a774e1",
857f1bf8ff8SMarian-Cristian Rotariu				     "renesas,rcar-dmac";
858f1bf8ff8SMarian-Cristian Rotariu			reg = <0 0xe6700000 0 0x10000>;
859f1bf8ff8SMarian-Cristian Rotariu			interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
860f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
861f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
862f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
863f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
864f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
865f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
866f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
867f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
868f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
869f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
870f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
871f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
872f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
873f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
874f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
875f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
876f1bf8ff8SMarian-Cristian Rotariu			interrupt-names = "error",
877f1bf8ff8SMarian-Cristian Rotariu					  "ch0", "ch1", "ch2", "ch3",
878f1bf8ff8SMarian-Cristian Rotariu					  "ch4", "ch5", "ch6", "ch7",
879f1bf8ff8SMarian-Cristian Rotariu					  "ch8", "ch9", "ch10", "ch11",
880f1bf8ff8SMarian-Cristian Rotariu					  "ch12", "ch13", "ch14", "ch15";
881f1bf8ff8SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 219>;
882f1bf8ff8SMarian-Cristian Rotariu			clock-names = "fck";
883f1bf8ff8SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
884f1bf8ff8SMarian-Cristian Rotariu			resets = <&cpg 219>;
885f1bf8ff8SMarian-Cristian Rotariu			#dma-cells = <1>;
886f1bf8ff8SMarian-Cristian Rotariu			dma-channels = <16>;
887f1bf8ff8SMarian-Cristian Rotariu			iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>,
888f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds0 2>, <&ipmmu_ds0 3>,
889f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds0 4>, <&ipmmu_ds0 5>,
890f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds0 6>, <&ipmmu_ds0 7>,
891f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds0 8>, <&ipmmu_ds0 9>,
892f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds0 10>, <&ipmmu_ds0 11>,
893f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds0 12>, <&ipmmu_ds0 13>,
894f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds0 14>, <&ipmmu_ds0 15>;
895f1bf8ff8SMarian-Cristian Rotariu		};
896f1bf8ff8SMarian-Cristian Rotariu
897f1bf8ff8SMarian-Cristian Rotariu		dmac1: dma-controller@e7300000 {
898f1bf8ff8SMarian-Cristian Rotariu			compatible = "renesas,dmac-r8a774e1",
899f1bf8ff8SMarian-Cristian Rotariu				     "renesas,rcar-dmac";
900f1bf8ff8SMarian-Cristian Rotariu			reg = <0 0xe7300000 0 0x10000>;
901f1bf8ff8SMarian-Cristian Rotariu			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
902f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
903f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
904f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
905f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
906f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
907f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
908f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
909f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
910f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
911f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
912f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
913f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
914f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
915f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
916f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
917f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
918f1bf8ff8SMarian-Cristian Rotariu			interrupt-names = "error",
919f1bf8ff8SMarian-Cristian Rotariu					  "ch0", "ch1", "ch2", "ch3",
920f1bf8ff8SMarian-Cristian Rotariu					  "ch4", "ch5", "ch6", "ch7",
921f1bf8ff8SMarian-Cristian Rotariu					  "ch8", "ch9", "ch10", "ch11",
922f1bf8ff8SMarian-Cristian Rotariu					  "ch12", "ch13", "ch14", "ch15";
923f1bf8ff8SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 218>;
924f1bf8ff8SMarian-Cristian Rotariu			clock-names = "fck";
925f1bf8ff8SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
926f1bf8ff8SMarian-Cristian Rotariu			resets = <&cpg 218>;
927f1bf8ff8SMarian-Cristian Rotariu			#dma-cells = <1>;
928f1bf8ff8SMarian-Cristian Rotariu			dma-channels = <16>;
929f1bf8ff8SMarian-Cristian Rotariu			iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>,
930f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 2>, <&ipmmu_ds1 3>,
931f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 4>, <&ipmmu_ds1 5>,
932f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 6>, <&ipmmu_ds1 7>,
933f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 8>, <&ipmmu_ds1 9>,
934f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 10>, <&ipmmu_ds1 11>,
935f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 12>, <&ipmmu_ds1 13>,
936f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 14>, <&ipmmu_ds1 15>;
937f1bf8ff8SMarian-Cristian Rotariu		};
938f1bf8ff8SMarian-Cristian Rotariu
939f1bf8ff8SMarian-Cristian Rotariu		dmac2: dma-controller@e7310000 {
940f1bf8ff8SMarian-Cristian Rotariu			compatible = "renesas,dmac-r8a774e1",
941f1bf8ff8SMarian-Cristian Rotariu				     "renesas,rcar-dmac";
942f1bf8ff8SMarian-Cristian Rotariu			reg = <0 0xe7310000 0 0x10000>;
943f1bf8ff8SMarian-Cristian Rotariu			interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
944f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
945f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
946f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>,
947f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>,
948f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>,
949f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>,
950f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
951f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>,
952f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>,
953f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>,
954f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>,
955f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>,
956f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>,
957f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>,
958f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>,
959f1bf8ff8SMarian-Cristian Rotariu				     <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
960f1bf8ff8SMarian-Cristian Rotariu			interrupt-names = "error",
961f1bf8ff8SMarian-Cristian Rotariu					  "ch0", "ch1", "ch2", "ch3",
962f1bf8ff8SMarian-Cristian Rotariu					  "ch4", "ch5", "ch6", "ch7",
963f1bf8ff8SMarian-Cristian Rotariu					  "ch8", "ch9", "ch10", "ch11",
964f1bf8ff8SMarian-Cristian Rotariu					  "ch12", "ch13", "ch14", "ch15";
965f1bf8ff8SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 217>;
966f1bf8ff8SMarian-Cristian Rotariu			clock-names = "fck";
967f1bf8ff8SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
968f1bf8ff8SMarian-Cristian Rotariu			resets = <&cpg 217>;
969f1bf8ff8SMarian-Cristian Rotariu			#dma-cells = <1>;
970f1bf8ff8SMarian-Cristian Rotariu			dma-channels = <16>;
971f1bf8ff8SMarian-Cristian Rotariu			iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>,
972f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 18>, <&ipmmu_ds1 19>,
973f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 20>, <&ipmmu_ds1 21>,
974f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 22>, <&ipmmu_ds1 23>,
975f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 24>, <&ipmmu_ds1 25>,
976f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 26>, <&ipmmu_ds1 27>,
977f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 28>, <&ipmmu_ds1 29>,
978f1bf8ff8SMarian-Cristian Rotariu				 <&ipmmu_ds1 30>, <&ipmmu_ds1 31>;
979f1bf8ff8SMarian-Cristian Rotariu		};
980f1bf8ff8SMarian-Cristian Rotariu
981615d1a9eSMarian-Cristian Rotariu		ipmmu_ds0: iommu@e6740000 {
982615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
983615d1a9eSMarian-Cristian Rotariu			reg = <0 0xe6740000 0 0x1000>;
984615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 0>;
985615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
986615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
987615d1a9eSMarian-Cristian Rotariu		};
988615d1a9eSMarian-Cristian Rotariu
989615d1a9eSMarian-Cristian Rotariu		ipmmu_ds1: iommu@e7740000 {
990615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
991615d1a9eSMarian-Cristian Rotariu			reg = <0 0xe7740000 0 0x1000>;
992615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 1>;
993615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
994615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
995615d1a9eSMarian-Cristian Rotariu		};
996615d1a9eSMarian-Cristian Rotariu
997615d1a9eSMarian-Cristian Rotariu		ipmmu_hc: iommu@e6570000 {
998615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
999615d1a9eSMarian-Cristian Rotariu			reg = <0 0xe6570000 0 0x1000>;
1000615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 2>;
1001615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1002615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1003615d1a9eSMarian-Cristian Rotariu		};
1004615d1a9eSMarian-Cristian Rotariu
1005615d1a9eSMarian-Cristian Rotariu		ipmmu_mm: iommu@e67b0000 {
1006615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
1007615d1a9eSMarian-Cristian Rotariu			reg = <0 0xe67b0000 0 0x1000>;
1008615d1a9eSMarian-Cristian Rotariu			interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
1009615d1a9eSMarian-Cristian Rotariu				     <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
1010615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1011615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1012615d1a9eSMarian-Cristian Rotariu		};
1013615d1a9eSMarian-Cristian Rotariu
1014615d1a9eSMarian-Cristian Rotariu		ipmmu_mp0: iommu@ec670000 {
1015615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
1016615d1a9eSMarian-Cristian Rotariu			reg = <0 0xec670000 0 0x1000>;
1017615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 4>;
1018615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1019615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1020615d1a9eSMarian-Cristian Rotariu		};
1021615d1a9eSMarian-Cristian Rotariu
1022615d1a9eSMarian-Cristian Rotariu		ipmmu_pv0: iommu@fd800000 {
1023615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
1024615d1a9eSMarian-Cristian Rotariu			reg = <0 0xfd800000 0 0x1000>;
1025615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 6>;
1026615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1027615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1028615d1a9eSMarian-Cristian Rotariu		};
1029615d1a9eSMarian-Cristian Rotariu
1030615d1a9eSMarian-Cristian Rotariu		ipmmu_pv1: iommu@fd950000 {
1031615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
1032615d1a9eSMarian-Cristian Rotariu			reg = <0 0xfd950000 0 0x1000>;
1033615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 7>;
1034615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1035615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1036615d1a9eSMarian-Cristian Rotariu		};
1037615d1a9eSMarian-Cristian Rotariu
1038615d1a9eSMarian-Cristian Rotariu		ipmmu_pv2: iommu@fd960000 {
1039615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
1040615d1a9eSMarian-Cristian Rotariu			reg = <0 0xfd960000 0 0x1000>;
1041615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 8>;
1042615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1043615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1044615d1a9eSMarian-Cristian Rotariu		};
1045615d1a9eSMarian-Cristian Rotariu
1046615d1a9eSMarian-Cristian Rotariu		ipmmu_pv3: iommu@fd970000 {
1047615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
1048615d1a9eSMarian-Cristian Rotariu			reg = <0 0xfd970000 0 0x1000>;
1049615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 9>;
1050615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1051615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1052615d1a9eSMarian-Cristian Rotariu		};
1053615d1a9eSMarian-Cristian Rotariu
1054615d1a9eSMarian-Cristian Rotariu		ipmmu_vc0: iommu@fe6b0000 {
1055615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
1056615d1a9eSMarian-Cristian Rotariu			reg = <0 0xfe6b0000 0 0x1000>;
1057615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 12>;
1058615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_A3VC>;
1059615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1060615d1a9eSMarian-Cristian Rotariu		};
1061615d1a9eSMarian-Cristian Rotariu
1062615d1a9eSMarian-Cristian Rotariu		ipmmu_vc1: iommu@fe6f0000 {
1063615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
1064615d1a9eSMarian-Cristian Rotariu			reg = <0 0xfe6f0000 0 0x1000>;
1065615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 13>;
1066615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_A3VC>;
1067615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1068615d1a9eSMarian-Cristian Rotariu		};
1069615d1a9eSMarian-Cristian Rotariu
1070615d1a9eSMarian-Cristian Rotariu		ipmmu_vi0: iommu@febd0000 {
1071615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
1072615d1a9eSMarian-Cristian Rotariu			reg = <0 0xfebd0000 0 0x1000>;
1073615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 14>;
1074615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1075615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1076615d1a9eSMarian-Cristian Rotariu		};
1077615d1a9eSMarian-Cristian Rotariu
1078615d1a9eSMarian-Cristian Rotariu		ipmmu_vi1: iommu@febe0000 {
1079615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
1080615d1a9eSMarian-Cristian Rotariu			reg = <0 0xfebe0000 0 0x1000>;
1081615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 15>;
1082615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1083615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1084615d1a9eSMarian-Cristian Rotariu		};
1085615d1a9eSMarian-Cristian Rotariu
1086615d1a9eSMarian-Cristian Rotariu		ipmmu_vp0: iommu@fe990000 {
1087615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
1088615d1a9eSMarian-Cristian Rotariu			reg = <0 0xfe990000 0 0x1000>;
1089615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 16>;
1090615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_A3VP>;
1091615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1092615d1a9eSMarian-Cristian Rotariu		};
1093615d1a9eSMarian-Cristian Rotariu
1094615d1a9eSMarian-Cristian Rotariu		ipmmu_vp1: iommu@fe980000 {
1095615d1a9eSMarian-Cristian Rotariu			compatible = "renesas,ipmmu-r8a774e1";
1096615d1a9eSMarian-Cristian Rotariu			reg = <0 0xfe980000 0 0x1000>;
1097615d1a9eSMarian-Cristian Rotariu			renesas,ipmmu-main = <&ipmmu_mm 17>;
1098615d1a9eSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_A3VP>;
1099615d1a9eSMarian-Cristian Rotariu			#iommu-cells = <1>;
1100615d1a9eSMarian-Cristian Rotariu		};
1101615d1a9eSMarian-Cristian Rotariu
11024dd61a52SMarian-Cristian Rotariu		avb: ethernet@e6800000 {
11038d54886cSMarian-Cristian Rotariu			compatible = "renesas,etheravb-r8a774e1",
11048d54886cSMarian-Cristian Rotariu				     "renesas,etheravb-rcar-gen3";
11054dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6800000 0 0x800>;
11068d54886cSMarian-Cristian Rotariu			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
11078d54886cSMarian-Cristian Rotariu				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
11088d54886cSMarian-Cristian Rotariu				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
11098d54886cSMarian-Cristian Rotariu				     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
11108d54886cSMarian-Cristian Rotariu				     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
11118d54886cSMarian-Cristian Rotariu				     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
11128d54886cSMarian-Cristian Rotariu				     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
11138d54886cSMarian-Cristian Rotariu				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
11148d54886cSMarian-Cristian Rotariu				     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
11158d54886cSMarian-Cristian Rotariu				     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
11168d54886cSMarian-Cristian Rotariu				     <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
11178d54886cSMarian-Cristian Rotariu				     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
11188d54886cSMarian-Cristian Rotariu				     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
11198d54886cSMarian-Cristian Rotariu				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
11208d54886cSMarian-Cristian Rotariu				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
11218d54886cSMarian-Cristian Rotariu				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
11228d54886cSMarian-Cristian Rotariu				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
11238d54886cSMarian-Cristian Rotariu				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
11248d54886cSMarian-Cristian Rotariu				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
11258d54886cSMarian-Cristian Rotariu				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
11268d54886cSMarian-Cristian Rotariu				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
11278d54886cSMarian-Cristian Rotariu				     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
11288d54886cSMarian-Cristian Rotariu				     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
11298d54886cSMarian-Cristian Rotariu				     <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
11308d54886cSMarian-Cristian Rotariu				     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
11318d54886cSMarian-Cristian Rotariu			interrupt-names = "ch0", "ch1", "ch2", "ch3",
11328d54886cSMarian-Cristian Rotariu					  "ch4", "ch5", "ch6", "ch7",
11338d54886cSMarian-Cristian Rotariu					  "ch8", "ch9", "ch10", "ch11",
11348d54886cSMarian-Cristian Rotariu					  "ch12", "ch13", "ch14", "ch15",
11358d54886cSMarian-Cristian Rotariu					  "ch16", "ch17", "ch18", "ch19",
11368d54886cSMarian-Cristian Rotariu					  "ch20", "ch21", "ch22", "ch23",
11378d54886cSMarian-Cristian Rotariu					  "ch24";
11388d54886cSMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 812>;
11398d54886cSMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
11408d54886cSMarian-Cristian Rotariu			resets = <&cpg 812>;
11418d54886cSMarian-Cristian Rotariu			phy-mode = "rgmii";
11428d54886cSMarian-Cristian Rotariu			iommus = <&ipmmu_ds0 16>;
11434dd61a52SMarian-Cristian Rotariu			#address-cells = <1>;
11444dd61a52SMarian-Cristian Rotariu			#size-cells = <0>;
11454dd61a52SMarian-Cristian Rotariu			status = "disabled";
11464dd61a52SMarian-Cristian Rotariu		};
11474dd61a52SMarian-Cristian Rotariu
11484dd61a52SMarian-Cristian Rotariu		can0: can@e6c30000 {
1149*8e340e75SLad Prabhakar			compatible = "renesas,can-r8a774e1",
1150*8e340e75SLad Prabhakar				     "renesas,rcar-gen3-can";
11514dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6c30000 0 0x1000>;
1152*8e340e75SLad Prabhakar			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
1153*8e340e75SLad Prabhakar			clocks = <&cpg CPG_MOD 916>,
1154*8e340e75SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_CANFD>,
1155*8e340e75SLad Prabhakar				 <&can_clk>;
1156*8e340e75SLad Prabhakar			clock-names = "clkp1", "clkp2", "can_clk";
1157*8e340e75SLad Prabhakar			assigned-clocks = <&cpg CPG_CORE R8A774E1_CLK_CANFD>;
1158*8e340e75SLad Prabhakar			assigned-clock-rates = <40000000>;
1159*8e340e75SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1160*8e340e75SLad Prabhakar			resets = <&cpg 916>;
11614dd61a52SMarian-Cristian Rotariu			status = "disabled";
11624dd61a52SMarian-Cristian Rotariu		};
11634dd61a52SMarian-Cristian Rotariu
11644dd61a52SMarian-Cristian Rotariu		can1: can@e6c38000 {
1165*8e340e75SLad Prabhakar			compatible = "renesas,can-r8a774e1",
1166*8e340e75SLad Prabhakar				     "renesas,rcar-gen3-can";
11674dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6c38000 0 0x1000>;
1168*8e340e75SLad Prabhakar			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
1169*8e340e75SLad Prabhakar			clocks = <&cpg CPG_MOD 915>,
1170*8e340e75SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_CANFD>,
1171*8e340e75SLad Prabhakar				 <&can_clk>;
1172*8e340e75SLad Prabhakar			clock-names = "clkp1", "clkp2", "can_clk";
1173*8e340e75SLad Prabhakar			assigned-clocks = <&cpg CPG_CORE R8A774E1_CLK_CANFD>;
1174*8e340e75SLad Prabhakar			assigned-clock-rates = <40000000>;
1175*8e340e75SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1176*8e340e75SLad Prabhakar			resets = <&cpg 915>;
1177*8e340e75SLad Prabhakar			status = "disabled";
1178*8e340e75SLad Prabhakar		};
1179*8e340e75SLad Prabhakar
1180*8e340e75SLad Prabhakar		canfd: can@e66c0000 {
1181*8e340e75SLad Prabhakar			compatible = "renesas,r8a774e1-canfd",
1182*8e340e75SLad Prabhakar				     "renesas,rcar-gen3-canfd";
1183*8e340e75SLad Prabhakar			reg = <0 0xe66c0000 0 0x8000>;
1184*8e340e75SLad Prabhakar			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
1185*8e340e75SLad Prabhakar				     <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1186*8e340e75SLad Prabhakar			clocks = <&cpg CPG_MOD 914>,
1187*8e340e75SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_CANFD>,
1188*8e340e75SLad Prabhakar				 <&can_clk>;
1189*8e340e75SLad Prabhakar			clock-names = "fck", "canfd", "can_clk";
1190*8e340e75SLad Prabhakar			assigned-clocks = <&cpg CPG_CORE R8A774E1_CLK_CANFD>;
1191*8e340e75SLad Prabhakar			assigned-clock-rates = <40000000>;
1192*8e340e75SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1193*8e340e75SLad Prabhakar			resets = <&cpg 914>;
11944dd61a52SMarian-Cristian Rotariu			status = "disabled";
11954dd61a52SMarian-Cristian Rotariu
1196*8e340e75SLad Prabhakar			channel0 {
1197*8e340e75SLad Prabhakar				status = "disabled";
1198*8e340e75SLad Prabhakar			};
1199*8e340e75SLad Prabhakar
1200*8e340e75SLad Prabhakar			channel1 {
1201*8e340e75SLad Prabhakar				status = "disabled";
1202*8e340e75SLad Prabhakar			};
12034dd61a52SMarian-Cristian Rotariu		};
12044dd61a52SMarian-Cristian Rotariu
12054dd61a52SMarian-Cristian Rotariu		pwm0: pwm@e6e30000 {
12064dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6e30000 0 0x8>;
12074dd61a52SMarian-Cristian Rotariu			#pwm-cells = <2>;
12084dd61a52SMarian-Cristian Rotariu			status = "disabled";
12094dd61a52SMarian-Cristian Rotariu
12104dd61a52SMarian-Cristian Rotariu			/* placeholder */
12114dd61a52SMarian-Cristian Rotariu		};
12124dd61a52SMarian-Cristian Rotariu
1213b9b491a7SLad Prabhakar		scif0: serial@e6e60000 {
1214b9b491a7SLad Prabhakar			compatible = "renesas,scif-r8a774e1",
1215b9b491a7SLad Prabhakar				     "renesas,rcar-gen3-scif", "renesas,scif";
1216b9b491a7SLad Prabhakar			reg = <0 0xe6e60000 0 0x40>;
1217b9b491a7SLad Prabhakar			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
1218b9b491a7SLad Prabhakar			clocks = <&cpg CPG_MOD 207>,
1219b9b491a7SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
1220b9b491a7SLad Prabhakar				 <&scif_clk>;
1221b9b491a7SLad Prabhakar			clock-names = "fck", "brg_int", "scif_clk";
1222b9b491a7SLad Prabhakar			dmas = <&dmac1 0x51>, <&dmac1 0x50>,
1223b9b491a7SLad Prabhakar			       <&dmac2 0x51>, <&dmac2 0x50>;
1224b9b491a7SLad Prabhakar			dma-names = "tx", "rx", "tx", "rx";
1225b9b491a7SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1226b9b491a7SLad Prabhakar			resets = <&cpg 207>;
1227b9b491a7SLad Prabhakar			status = "disabled";
1228b9b491a7SLad Prabhakar		};
1229b9b491a7SLad Prabhakar
1230b9b491a7SLad Prabhakar		scif1: serial@e6e68000 {
1231b9b491a7SLad Prabhakar			compatible = "renesas,scif-r8a774e1",
1232b9b491a7SLad Prabhakar				     "renesas,rcar-gen3-scif", "renesas,scif";
1233b9b491a7SLad Prabhakar			reg = <0 0xe6e68000 0 0x40>;
1234b9b491a7SLad Prabhakar			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
1235b9b491a7SLad Prabhakar			clocks = <&cpg CPG_MOD 206>,
1236b9b491a7SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
1237b9b491a7SLad Prabhakar				 <&scif_clk>;
1238b9b491a7SLad Prabhakar			clock-names = "fck", "brg_int", "scif_clk";
1239b9b491a7SLad Prabhakar			dmas = <&dmac1 0x53>, <&dmac1 0x52>,
1240b9b491a7SLad Prabhakar			       <&dmac2 0x53>, <&dmac2 0x52>;
1241b9b491a7SLad Prabhakar			dma-names = "tx", "rx", "tx", "rx";
1242b9b491a7SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1243b9b491a7SLad Prabhakar			resets = <&cpg 206>;
1244b9b491a7SLad Prabhakar			status = "disabled";
1245b9b491a7SLad Prabhakar		};
1246b9b491a7SLad Prabhakar
12474dd61a52SMarian-Cristian Rotariu		scif2: serial@e6e88000 {
12484dd61a52SMarian-Cristian Rotariu			compatible = "renesas,scif-r8a774e1",
12494dd61a52SMarian-Cristian Rotariu				     "renesas,rcar-gen3-scif", "renesas,scif";
12504dd61a52SMarian-Cristian Rotariu			reg = <0 0xe6e88000 0 0x40>;
12514dd61a52SMarian-Cristian Rotariu			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
12524dd61a52SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 310>,
12534dd61a52SMarian-Cristian Rotariu				 <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
12544dd61a52SMarian-Cristian Rotariu				 <&scif_clk>;
12554dd61a52SMarian-Cristian Rotariu			clock-names = "fck", "brg_int", "scif_clk";
1256b9b491a7SLad Prabhakar			dmas = <&dmac1 0x13>, <&dmac1 0x12>,
1257b9b491a7SLad Prabhakar			       <&dmac2 0x13>, <&dmac2 0x12>;
1258b9b491a7SLad Prabhakar			dma-names = "tx", "rx", "tx", "rx";
12594dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
12604dd61a52SMarian-Cristian Rotariu			resets = <&cpg 310>;
12614dd61a52SMarian-Cristian Rotariu			status = "disabled";
12624dd61a52SMarian-Cristian Rotariu		};
12634dd61a52SMarian-Cristian Rotariu
1264b9b491a7SLad Prabhakar		scif3: serial@e6c50000 {
1265b9b491a7SLad Prabhakar			compatible = "renesas,scif-r8a774e1",
1266b9b491a7SLad Prabhakar				     "renesas,rcar-gen3-scif", "renesas,scif";
1267b9b491a7SLad Prabhakar			reg = <0 0xe6c50000 0 0x40>;
1268b9b491a7SLad Prabhakar			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
1269b9b491a7SLad Prabhakar			clocks = <&cpg CPG_MOD 204>,
1270b9b491a7SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
1271b9b491a7SLad Prabhakar				 <&scif_clk>;
1272b9b491a7SLad Prabhakar			clock-names = "fck", "brg_int", "scif_clk";
1273b9b491a7SLad Prabhakar			dmas = <&dmac0 0x57>, <&dmac0 0x56>;
1274b9b491a7SLad Prabhakar			dma-names = "tx", "rx";
1275b9b491a7SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1276b9b491a7SLad Prabhakar			resets = <&cpg 204>;
1277b9b491a7SLad Prabhakar			status = "disabled";
1278b9b491a7SLad Prabhakar		};
1279b9b491a7SLad Prabhakar
1280b9b491a7SLad Prabhakar		scif4: serial@e6c40000 {
1281b9b491a7SLad Prabhakar			compatible = "renesas,scif-r8a774e1",
1282b9b491a7SLad Prabhakar				     "renesas,rcar-gen3-scif", "renesas,scif";
1283b9b491a7SLad Prabhakar			reg = <0 0xe6c40000 0 0x40>;
1284b9b491a7SLad Prabhakar			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
1285b9b491a7SLad Prabhakar			clocks = <&cpg CPG_MOD 203>,
1286b9b491a7SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
1287b9b491a7SLad Prabhakar				 <&scif_clk>;
1288b9b491a7SLad Prabhakar			clock-names = "fck", "brg_int", "scif_clk";
1289b9b491a7SLad Prabhakar			dmas = <&dmac0 0x59>, <&dmac0 0x58>;
1290b9b491a7SLad Prabhakar			dma-names = "tx", "rx";
1291b9b491a7SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1292b9b491a7SLad Prabhakar			resets = <&cpg 203>;
1293b9b491a7SLad Prabhakar			status = "disabled";
1294b9b491a7SLad Prabhakar		};
1295b9b491a7SLad Prabhakar
1296b9b491a7SLad Prabhakar		scif5: serial@e6f30000 {
1297b9b491a7SLad Prabhakar			compatible = "renesas,scif-r8a774e1",
1298b9b491a7SLad Prabhakar				     "renesas,rcar-gen3-scif", "renesas,scif";
1299b9b491a7SLad Prabhakar			reg = <0 0xe6f30000 0 0x40>;
1300b9b491a7SLad Prabhakar			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1301b9b491a7SLad Prabhakar			clocks = <&cpg CPG_MOD 202>,
1302b9b491a7SLad Prabhakar				 <&cpg CPG_CORE R8A774E1_CLK_S3D1>,
1303b9b491a7SLad Prabhakar				 <&scif_clk>;
1304b9b491a7SLad Prabhakar			clock-names = "fck", "brg_int", "scif_clk";
1305b9b491a7SLad Prabhakar			dmas = <&dmac1 0x5b>, <&dmac1 0x5a>,
1306b9b491a7SLad Prabhakar			       <&dmac2 0x5b>, <&dmac2 0x5a>;
1307b9b491a7SLad Prabhakar			dma-names = "tx", "rx", "tx", "rx";
1308b9b491a7SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
1309b9b491a7SLad Prabhakar			resets = <&cpg 202>;
1310b9b491a7SLad Prabhakar			status = "disabled";
1311b9b491a7SLad Prabhakar		};
1312b9b491a7SLad Prabhakar
131305c79a8fSLad Prabhakar		msiof0: spi@e6e90000 {
131405c79a8fSLad Prabhakar			compatible = "renesas,msiof-r8a774e1",
131505c79a8fSLad Prabhakar				     "renesas,rcar-gen3-msiof";
131605c79a8fSLad Prabhakar			reg = <0 0xe6e90000 0 0x0064>;
131705c79a8fSLad Prabhakar			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
131805c79a8fSLad Prabhakar			clocks = <&cpg CPG_MOD 211>;
131905c79a8fSLad Prabhakar			dmas = <&dmac1 0x41>, <&dmac1 0x40>,
132005c79a8fSLad Prabhakar			       <&dmac2 0x41>, <&dmac2 0x40>;
132105c79a8fSLad Prabhakar			dma-names = "tx", "rx", "tx", "rx";
132205c79a8fSLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
132305c79a8fSLad Prabhakar			resets = <&cpg 211>;
132405c79a8fSLad Prabhakar			#address-cells = <1>;
132505c79a8fSLad Prabhakar			#size-cells = <0>;
132605c79a8fSLad Prabhakar			status = "disabled";
132705c79a8fSLad Prabhakar		};
132805c79a8fSLad Prabhakar
132905c79a8fSLad Prabhakar		msiof1: spi@e6ea0000 {
133005c79a8fSLad Prabhakar			compatible = "renesas,msiof-r8a774e1",
133105c79a8fSLad Prabhakar				     "renesas,rcar-gen3-msiof";
133205c79a8fSLad Prabhakar			reg = <0 0xe6ea0000 0 0x0064>;
133305c79a8fSLad Prabhakar			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
133405c79a8fSLad Prabhakar			clocks = <&cpg CPG_MOD 210>;
133505c79a8fSLad Prabhakar			dmas = <&dmac1 0x43>, <&dmac1 0x42>,
133605c79a8fSLad Prabhakar			       <&dmac2 0x43>, <&dmac2 0x42>;
133705c79a8fSLad Prabhakar			dma-names = "tx", "rx", "tx", "rx";
133805c79a8fSLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
133905c79a8fSLad Prabhakar			resets = <&cpg 210>;
134005c79a8fSLad Prabhakar			#address-cells = <1>;
134105c79a8fSLad Prabhakar			#size-cells = <0>;
134205c79a8fSLad Prabhakar			status = "disabled";
134305c79a8fSLad Prabhakar		};
134405c79a8fSLad Prabhakar
134505c79a8fSLad Prabhakar		msiof2: spi@e6c00000 {
134605c79a8fSLad Prabhakar			compatible = "renesas,msiof-r8a774e1",
134705c79a8fSLad Prabhakar				     "renesas,rcar-gen3-msiof";
134805c79a8fSLad Prabhakar			reg = <0 0xe6c00000 0 0x0064>;
134905c79a8fSLad Prabhakar			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
135005c79a8fSLad Prabhakar			clocks = <&cpg CPG_MOD 209>;
135105c79a8fSLad Prabhakar			dmas = <&dmac0 0x45>, <&dmac0 0x44>;
135205c79a8fSLad Prabhakar			dma-names = "tx", "rx";
135305c79a8fSLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
135405c79a8fSLad Prabhakar			resets = <&cpg 209>;
135505c79a8fSLad Prabhakar			#address-cells = <1>;
135605c79a8fSLad Prabhakar			#size-cells = <0>;
135705c79a8fSLad Prabhakar			status = "disabled";
135805c79a8fSLad Prabhakar		};
135905c79a8fSLad Prabhakar
136005c79a8fSLad Prabhakar		msiof3: spi@e6c10000 {
136105c79a8fSLad Prabhakar			compatible = "renesas,msiof-r8a774e1",
136205c79a8fSLad Prabhakar				     "renesas,rcar-gen3-msiof";
136305c79a8fSLad Prabhakar			reg = <0 0xe6c10000 0 0x0064>;
136405c79a8fSLad Prabhakar			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
136505c79a8fSLad Prabhakar			clocks = <&cpg CPG_MOD 208>;
136605c79a8fSLad Prabhakar			dmas = <&dmac0 0x47>, <&dmac0 0x46>;
136705c79a8fSLad Prabhakar			dma-names = "tx", "rx";
136805c79a8fSLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
136905c79a8fSLad Prabhakar			resets = <&cpg 208>;
137005c79a8fSLad Prabhakar			#address-cells = <1>;
137105c79a8fSLad Prabhakar			#size-cells = <0>;
137205c79a8fSLad Prabhakar			status = "disabled";
137305c79a8fSLad Prabhakar		};
137405c79a8fSLad Prabhakar
13754dd61a52SMarian-Cristian Rotariu		rcar_sound: sound@ec500000 {
13764dd61a52SMarian-Cristian Rotariu			reg = <0 0xec500000 0 0x1000>, /* SCU */
13774dd61a52SMarian-Cristian Rotariu			      <0 0xec5a0000 0 0x100>,  /* ADG */
13784dd61a52SMarian-Cristian Rotariu			      <0 0xec540000 0 0x1000>, /* SSIU */
13794dd61a52SMarian-Cristian Rotariu			      <0 0xec541000 0 0x280>,  /* SSI */
13804dd61a52SMarian-Cristian Rotariu			      <0 0xec760000 0 0x200>;  /* Audio DMAC peri peri*/
13814dd61a52SMarian-Cristian Rotariu			reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
13824dd61a52SMarian-Cristian Rotariu
13834dd61a52SMarian-Cristian Rotariu			status = "disabled";
13844dd61a52SMarian-Cristian Rotariu
13854dd61a52SMarian-Cristian Rotariu			/* placeholder */
13864dd61a52SMarian-Cristian Rotariu
13874dd61a52SMarian-Cristian Rotariu			rcar_sound,ssi {
13884dd61a52SMarian-Cristian Rotariu				ssi2: ssi-2 {
13894dd61a52SMarian-Cristian Rotariu					/* placeholder */
13904dd61a52SMarian-Cristian Rotariu				};
13914dd61a52SMarian-Cristian Rotariu			};
13924dd61a52SMarian-Cristian Rotariu		};
13934dd61a52SMarian-Cristian Rotariu
13944dd61a52SMarian-Cristian Rotariu		xhci0: usb@ee000000 {
13954dd61a52SMarian-Cristian Rotariu			reg = <0 0xee000000 0 0xc00>;
13964dd61a52SMarian-Cristian Rotariu			status = "disabled";
13974dd61a52SMarian-Cristian Rotariu
13984dd61a52SMarian-Cristian Rotariu			/* placeholder */
13994dd61a52SMarian-Cristian Rotariu		};
14004dd61a52SMarian-Cristian Rotariu
14014dd61a52SMarian-Cristian Rotariu		usb3_peri0: usb@ee020000 {
14024dd61a52SMarian-Cristian Rotariu			reg = <0 0xee020000 0 0x400>;
14034dd61a52SMarian-Cristian Rotariu			status = "disabled";
14044dd61a52SMarian-Cristian Rotariu
14054dd61a52SMarian-Cristian Rotariu			/* placeholder */
14064dd61a52SMarian-Cristian Rotariu		};
14074dd61a52SMarian-Cristian Rotariu
14084dd61a52SMarian-Cristian Rotariu		ohci0: usb@ee080000 {
14094dd61a52SMarian-Cristian Rotariu			reg = <0 0xee080000 0 0x100>;
14104dd61a52SMarian-Cristian Rotariu			status = "disabled";
14114dd61a52SMarian-Cristian Rotariu
14124dd61a52SMarian-Cristian Rotariu			/* placeholder */
14134dd61a52SMarian-Cristian Rotariu		};
14144dd61a52SMarian-Cristian Rotariu
14154dd61a52SMarian-Cristian Rotariu		ohci1: usb@ee0a0000 {
14164dd61a52SMarian-Cristian Rotariu			reg = <0 0xee0a0000 0 0x100>;
14174dd61a52SMarian-Cristian Rotariu			status = "disabled";
14184dd61a52SMarian-Cristian Rotariu
14194dd61a52SMarian-Cristian Rotariu			/* placeholder */
14204dd61a52SMarian-Cristian Rotariu		};
14214dd61a52SMarian-Cristian Rotariu
14224dd61a52SMarian-Cristian Rotariu		ehci0: usb@ee080100 {
14234dd61a52SMarian-Cristian Rotariu			reg = <0 0xee080100 0 0x100>;
14244dd61a52SMarian-Cristian Rotariu			status = "disabled";
14254dd61a52SMarian-Cristian Rotariu
14264dd61a52SMarian-Cristian Rotariu			/* placeholder */
14274dd61a52SMarian-Cristian Rotariu		};
14284dd61a52SMarian-Cristian Rotariu
14294dd61a52SMarian-Cristian Rotariu		ehci1: usb@ee0a0100 {
14304dd61a52SMarian-Cristian Rotariu			reg = <0 0xee0a0100 0 0x100>;
14314dd61a52SMarian-Cristian Rotariu			status = "disabled";
14324dd61a52SMarian-Cristian Rotariu
14334dd61a52SMarian-Cristian Rotariu			/* placeholder */
14344dd61a52SMarian-Cristian Rotariu		};
14354dd61a52SMarian-Cristian Rotariu
14364dd61a52SMarian-Cristian Rotariu		usb2_phy0: usb-phy@ee080200 {
14374dd61a52SMarian-Cristian Rotariu			reg = <0 0xee080200 0 0x700>;
14384dd61a52SMarian-Cristian Rotariu			status = "disabled";
14394dd61a52SMarian-Cristian Rotariu
14404dd61a52SMarian-Cristian Rotariu			/* placeholder */
14414dd61a52SMarian-Cristian Rotariu		};
14424dd61a52SMarian-Cristian Rotariu
14434dd61a52SMarian-Cristian Rotariu		usb2_phy1: usb-phy@ee0a0200 {
14444dd61a52SMarian-Cristian Rotariu			reg = <0 0xee0a0200 0 0x700>;
14454dd61a52SMarian-Cristian Rotariu			status = "disabled";
14464dd61a52SMarian-Cristian Rotariu
14474dd61a52SMarian-Cristian Rotariu			/* placeholder */
14484dd61a52SMarian-Cristian Rotariu		};
14494dd61a52SMarian-Cristian Rotariu
14504dd61a52SMarian-Cristian Rotariu		sdhi0: mmc@ee100000 {
145131941342SLad Prabhakar			compatible = "renesas,sdhi-r8a774e1",
145231941342SLad Prabhakar				     "renesas,rcar-gen3-sdhi";
14534dd61a52SMarian-Cristian Rotariu			reg = <0 0xee100000 0 0x2000>;
145431941342SLad Prabhakar			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
145531941342SLad Prabhakar			clocks = <&cpg CPG_MOD 314>;
145631941342SLad Prabhakar			max-frequency = <200000000>;
145731941342SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
145831941342SLad Prabhakar			resets = <&cpg 314>;
145931941342SLad Prabhakar			iommus = <&ipmmu_ds1 32>;
14604dd61a52SMarian-Cristian Rotariu			status = "disabled";
146131941342SLad Prabhakar		};
14624dd61a52SMarian-Cristian Rotariu
146331941342SLad Prabhakar		sdhi1: mmc@ee120000 {
146431941342SLad Prabhakar			compatible = "renesas,sdhi-r8a774e1",
146531941342SLad Prabhakar				     "renesas,rcar-gen3-sdhi";
146631941342SLad Prabhakar			reg = <0 0xee120000 0 0x2000>;
146731941342SLad Prabhakar			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
146831941342SLad Prabhakar			clocks = <&cpg CPG_MOD 313>;
146931941342SLad Prabhakar			max-frequency = <200000000>;
147031941342SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
147131941342SLad Prabhakar			resets = <&cpg 313>;
147231941342SLad Prabhakar			iommus = <&ipmmu_ds1 33>;
147331941342SLad Prabhakar			status = "disabled";
14744dd61a52SMarian-Cristian Rotariu		};
14754dd61a52SMarian-Cristian Rotariu
14764dd61a52SMarian-Cristian Rotariu		sdhi2: mmc@ee140000 {
147731941342SLad Prabhakar			compatible = "renesas,sdhi-r8a774e1",
147831941342SLad Prabhakar				     "renesas,rcar-gen3-sdhi";
14794dd61a52SMarian-Cristian Rotariu			reg = <0 0xee140000 0 0x2000>;
148031941342SLad Prabhakar			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
148131941342SLad Prabhakar			clocks = <&cpg CPG_MOD 312>;
148231941342SLad Prabhakar			max-frequency = <200000000>;
148331941342SLad Prabhakar			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
148431941342SLad Prabhakar			resets = <&cpg 312>;
148531941342SLad Prabhakar			iommus = <&ipmmu_ds1 34>;
14864dd61a52SMarian-Cristian Rotariu			status = "disabled";
14874dd61a52SMarian-Cristian Rotariu		};
14884dd61a52SMarian-Cristian Rotariu
14894dd61a52SMarian-Cristian Rotariu		sdhi3: mmc@ee160000 {
14904dd61a52SMarian-Cristian Rotariu			compatible = "renesas,sdhi-r8a774e1",
14914dd61a52SMarian-Cristian Rotariu				     "renesas,rcar-gen3-sdhi";
14924dd61a52SMarian-Cristian Rotariu			reg = <0 0xee160000 0 0x2000>;
14934dd61a52SMarian-Cristian Rotariu			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
14944dd61a52SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 311>;
14954dd61a52SMarian-Cristian Rotariu			max-frequency = <200000000>;
14964dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
14974dd61a52SMarian-Cristian Rotariu			resets = <&cpg 311>;
149831941342SLad Prabhakar			iommus = <&ipmmu_ds1 35>;
14994dd61a52SMarian-Cristian Rotariu			status = "disabled";
15004dd61a52SMarian-Cristian Rotariu		};
15014dd61a52SMarian-Cristian Rotariu
15024dd61a52SMarian-Cristian Rotariu		gic: interrupt-controller@f1010000 {
15034dd61a52SMarian-Cristian Rotariu			compatible = "arm,gic-400";
15044dd61a52SMarian-Cristian Rotariu			#interrupt-cells = <3>;
15054dd61a52SMarian-Cristian Rotariu			#address-cells = <0>;
15064dd61a52SMarian-Cristian Rotariu			interrupt-controller;
15074dd61a52SMarian-Cristian Rotariu			reg = <0x0 0xf1010000 0 0x1000>,
15084dd61a52SMarian-Cristian Rotariu			      <0x0 0xf1020000 0 0x20000>,
15094dd61a52SMarian-Cristian Rotariu			      <0x0 0xf1040000 0 0x20000>,
15104dd61a52SMarian-Cristian Rotariu			      <0x0 0xf1060000 0 0x20000>;
15114dd61a52SMarian-Cristian Rotariu			interrupts = <GIC_PPI 9
15124dd61a52SMarian-Cristian Rotariu					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
15134dd61a52SMarian-Cristian Rotariu			clocks = <&cpg CPG_MOD 408>;
15144dd61a52SMarian-Cristian Rotariu			clock-names = "clk";
15154dd61a52SMarian-Cristian Rotariu			power-domains = <&sysc R8A774E1_PD_ALWAYS_ON>;
15164dd61a52SMarian-Cristian Rotariu			resets = <&cpg 408>;
15174dd61a52SMarian-Cristian Rotariu		};
15184dd61a52SMarian-Cristian Rotariu
15194dd61a52SMarian-Cristian Rotariu		pciec0: pcie@fe000000 {
15204dd61a52SMarian-Cristian Rotariu			reg = <0 0xfe000000 0 0x80000>;
15214dd61a52SMarian-Cristian Rotariu			#address-cells = <3>;
15224dd61a52SMarian-Cristian Rotariu			#size-cells = <2>;
15234dd61a52SMarian-Cristian Rotariu			status = "disabled";
15244dd61a52SMarian-Cristian Rotariu
15254dd61a52SMarian-Cristian Rotariu			/* placeholder */
15264dd61a52SMarian-Cristian Rotariu		};
15274dd61a52SMarian-Cristian Rotariu
15284dd61a52SMarian-Cristian Rotariu		hdmi0: hdmi@fead0000 {
15294dd61a52SMarian-Cristian Rotariu			reg = <0 0xfead0000 0 0x10000>;
15304dd61a52SMarian-Cristian Rotariu			status = "disabled";
15314dd61a52SMarian-Cristian Rotariu
15324dd61a52SMarian-Cristian Rotariu			/* placeholder */
15334dd61a52SMarian-Cristian Rotariu
15344dd61a52SMarian-Cristian Rotariu			ports {
15354dd61a52SMarian-Cristian Rotariu				#address-cells = <1>;
15364dd61a52SMarian-Cristian Rotariu				#size-cells = <0>;
15374dd61a52SMarian-Cristian Rotariu
15384dd61a52SMarian-Cristian Rotariu				port@0 {
15394dd61a52SMarian-Cristian Rotariu					reg = <0>;
15404dd61a52SMarian-Cristian Rotariu				};
15414dd61a52SMarian-Cristian Rotariu				port@1 {
15424dd61a52SMarian-Cristian Rotariu					reg = <1>;
15434dd61a52SMarian-Cristian Rotariu				};
15444dd61a52SMarian-Cristian Rotariu				port@2 {
15454dd61a52SMarian-Cristian Rotariu					reg = <2>;
15464dd61a52SMarian-Cristian Rotariu				};
15474dd61a52SMarian-Cristian Rotariu			};
15484dd61a52SMarian-Cristian Rotariu		};
15494dd61a52SMarian-Cristian Rotariu
15504dd61a52SMarian-Cristian Rotariu		du: display@feb00000 {
15514dd61a52SMarian-Cristian Rotariu			reg = <0 0xfeb00000 0 0x80000>;
15524dd61a52SMarian-Cristian Rotariu			status = "disabled";
15534dd61a52SMarian-Cristian Rotariu
15544dd61a52SMarian-Cristian Rotariu			/* placeholder */
15554dd61a52SMarian-Cristian Rotariu			ports {
15564dd61a52SMarian-Cristian Rotariu				#address-cells = <1>;
15574dd61a52SMarian-Cristian Rotariu				#size-cells = <0>;
15584dd61a52SMarian-Cristian Rotariu
15594dd61a52SMarian-Cristian Rotariu				port@0 {
15604dd61a52SMarian-Cristian Rotariu					reg = <0>;
15614dd61a52SMarian-Cristian Rotariu				};
15624dd61a52SMarian-Cristian Rotariu				port@1 {
15634dd61a52SMarian-Cristian Rotariu					reg = <1>;
15644dd61a52SMarian-Cristian Rotariu				};
15654dd61a52SMarian-Cristian Rotariu				port@2 {
15664dd61a52SMarian-Cristian Rotariu					reg = <2>;
15674dd61a52SMarian-Cristian Rotariu				};
15684dd61a52SMarian-Cristian Rotariu			};
15694dd61a52SMarian-Cristian Rotariu		};
15704dd61a52SMarian-Cristian Rotariu
15714dd61a52SMarian-Cristian Rotariu		prr: chipid@fff00044 {
15724dd61a52SMarian-Cristian Rotariu			compatible = "renesas,prr";
15734dd61a52SMarian-Cristian Rotariu			reg = <0 0xfff00044 0 4>;
15744dd61a52SMarian-Cristian Rotariu		};
15754dd61a52SMarian-Cristian Rotariu	};
15764dd61a52SMarian-Cristian Rotariu
15776dd73367SMarian-Cristian Rotariu	thermal-zones {
15786dd73367SMarian-Cristian Rotariu		sensor_thermal1: sensor-thermal1 {
15796dd73367SMarian-Cristian Rotariu			polling-delay-passive = <250>;
15806dd73367SMarian-Cristian Rotariu			polling-delay = <1000>;
15816dd73367SMarian-Cristian Rotariu			thermal-sensors = <&tsc 0>;
15826dd73367SMarian-Cristian Rotariu			sustainable-power = <6313>;
15836dd73367SMarian-Cristian Rotariu
15846dd73367SMarian-Cristian Rotariu			trips {
15856dd73367SMarian-Cristian Rotariu				sensor1_crit: sensor1-crit {
15866dd73367SMarian-Cristian Rotariu					temperature = <120000>;
15876dd73367SMarian-Cristian Rotariu					hysteresis = <1000>;
15886dd73367SMarian-Cristian Rotariu					type = "critical";
15896dd73367SMarian-Cristian Rotariu				};
15906dd73367SMarian-Cristian Rotariu			};
15916dd73367SMarian-Cristian Rotariu		};
15926dd73367SMarian-Cristian Rotariu
15936dd73367SMarian-Cristian Rotariu		sensor_thermal2: sensor-thermal2 {
15946dd73367SMarian-Cristian Rotariu			polling-delay-passive = <250>;
15956dd73367SMarian-Cristian Rotariu			polling-delay = <1000>;
15966dd73367SMarian-Cristian Rotariu			thermal-sensors = <&tsc 1>;
15976dd73367SMarian-Cristian Rotariu			sustainable-power = <6313>;
15986dd73367SMarian-Cristian Rotariu
15996dd73367SMarian-Cristian Rotariu			trips {
16006dd73367SMarian-Cristian Rotariu				sensor2_crit: sensor2-crit {
16016dd73367SMarian-Cristian Rotariu					temperature = <120000>;
16026dd73367SMarian-Cristian Rotariu					hysteresis = <1000>;
16036dd73367SMarian-Cristian Rotariu					type = "critical";
16046dd73367SMarian-Cristian Rotariu				};
16056dd73367SMarian-Cristian Rotariu			};
16066dd73367SMarian-Cristian Rotariu		};
16076dd73367SMarian-Cristian Rotariu
16086dd73367SMarian-Cristian Rotariu		sensor_thermal3: sensor-thermal3 {
16096dd73367SMarian-Cristian Rotariu			polling-delay-passive = <250>;
16106dd73367SMarian-Cristian Rotariu			polling-delay = <1000>;
16116dd73367SMarian-Cristian Rotariu			thermal-sensors = <&tsc 2>;
16126dd73367SMarian-Cristian Rotariu			sustainable-power = <6313>;
16136dd73367SMarian-Cristian Rotariu
16146dd73367SMarian-Cristian Rotariu			trips {
16156dd73367SMarian-Cristian Rotariu				target: trip-point1 {
16166dd73367SMarian-Cristian Rotariu					temperature = <100000>;
16176dd73367SMarian-Cristian Rotariu					hysteresis = <1000>;
16186dd73367SMarian-Cristian Rotariu					type = "passive";
16196dd73367SMarian-Cristian Rotariu				};
16206dd73367SMarian-Cristian Rotariu
16216dd73367SMarian-Cristian Rotariu				sensor3_crit: sensor3-crit {
16226dd73367SMarian-Cristian Rotariu					temperature = <120000>;
16236dd73367SMarian-Cristian Rotariu					hysteresis = <1000>;
16246dd73367SMarian-Cristian Rotariu					type = "critical";
16256dd73367SMarian-Cristian Rotariu				};
16266dd73367SMarian-Cristian Rotariu			};
16276dd73367SMarian-Cristian Rotariu
16286dd73367SMarian-Cristian Rotariu			cooling-maps {
16296dd73367SMarian-Cristian Rotariu				map0 {
16306dd73367SMarian-Cristian Rotariu					trip = <&target>;
16316dd73367SMarian-Cristian Rotariu					cooling-device = <&a57_0 0 2>;
16326dd73367SMarian-Cristian Rotariu					contribution = <1024>;
16336dd73367SMarian-Cristian Rotariu				};
16346dd73367SMarian-Cristian Rotariu
16356dd73367SMarian-Cristian Rotariu				map1 {
16366dd73367SMarian-Cristian Rotariu					trip = <&target>;
16376dd73367SMarian-Cristian Rotariu					cooling-device = <&a53_0 0 2>;
16386dd73367SMarian-Cristian Rotariu					contribution = <1024>;
16396dd73367SMarian-Cristian Rotariu				};
16406dd73367SMarian-Cristian Rotariu			};
16416dd73367SMarian-Cristian Rotariu		};
16426dd73367SMarian-Cristian Rotariu	};
16436dd73367SMarian-Cristian Rotariu
16444dd61a52SMarian-Cristian Rotariu	timer {
16454dd61a52SMarian-Cristian Rotariu		compatible = "arm,armv8-timer";
16464dd61a52SMarian-Cristian Rotariu		interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
16474dd61a52SMarian-Cristian Rotariu				      <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
16484dd61a52SMarian-Cristian Rotariu				      <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
16494dd61a52SMarian-Cristian Rotariu				      <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
16504dd61a52SMarian-Cristian Rotariu	};
16514dd61a52SMarian-Cristian Rotariu
16524dd61a52SMarian-Cristian Rotariu	/* External USB clocks - can be overridden by the board */
16534dd61a52SMarian-Cristian Rotariu	usb3s0_clk: usb3s0 {
16544dd61a52SMarian-Cristian Rotariu		compatible = "fixed-clock";
16554dd61a52SMarian-Cristian Rotariu		#clock-cells = <0>;
16564dd61a52SMarian-Cristian Rotariu		clock-frequency = <0>;
16574dd61a52SMarian-Cristian Rotariu	};
16584dd61a52SMarian-Cristian Rotariu
16594dd61a52SMarian-Cristian Rotariu	usb_extal_clk: usb_extal {
16604dd61a52SMarian-Cristian Rotariu		compatible = "fixed-clock";
16614dd61a52SMarian-Cristian Rotariu		#clock-cells = <0>;
16624dd61a52SMarian-Cristian Rotariu		clock-frequency = <0>;
16634dd61a52SMarian-Cristian Rotariu	};
16644dd61a52SMarian-Cristian Rotariu};
1665