190db71e4SRajendra Nayak// SPDX-License-Identifier: BSD-3-Clause 290db71e4SRajendra Nayak/* 390db71e4SRajendra Nayak * SC7180 SoC device tree source 490db71e4SRajendra Nayak * 52315ae70SAkhil P Oommen * Copyright (c) 2019-2020, The Linux Foundation. All rights reserved. 690db71e4SRajendra Nayak */ 790db71e4SRajendra Nayak 8e07f8354STaniya Das#include <dt-bindings/clock/qcom,dispcc-sc7180.h> 990db71e4SRajendra Nayak#include <dt-bindings/clock/qcom,gcc-sc7180.h> 10e07f8354STaniya Das#include <dt-bindings/clock/qcom,gpucc-sc7180.h> 11f05f2c21STaniya Das#include <dt-bindings/clock/qcom,lpasscorecc-sc7180.h> 120def3f14STaniya Das#include <dt-bindings/clock/qcom,rpmh.h> 13e07f8354STaniya Das#include <dt-bindings/clock/qcom,videocc-sc7180.h> 1400e3f891SSibi Sankar#include <dt-bindings/interconnect/qcom,osm-l3.h> 15a0fa17f1SEvan Green#include <dt-bindings/interconnect/qcom,sc7180.h> 1690db71e4SRajendra Nayak#include <dt-bindings/interrupt-controller/arm-gic.h> 170b766e7fSSandeep Maheswaram#include <dt-bindings/phy/phy-qcom-qusb2.h> 18f5ab220dSSibi Sankar#include <dt-bindings/power/qcom-aoss-qmp.h> 19a16f862fSSibi Sankar#include <dt-bindings/power/qcom-rpmpd.h> 20f5ab220dSSibi Sankar#include <dt-bindings/reset/qcom,sdm845-aoss.h> 21f5ab220dSSibi Sankar#include <dt-bindings/reset/qcom,sdm845-pdc.h> 22fec6359cSMaulik Shah#include <dt-bindings/soc/qcom,rpmh-rsc.h> 232552c123SRajeshwari#include <dt-bindings/thermal/thermal.h> 2490db71e4SRajendra Nayak 2590db71e4SRajendra Nayak/ { 2690db71e4SRajendra Nayak interrupt-parent = <&intc>; 2790db71e4SRajendra Nayak 2890db71e4SRajendra Nayak #address-cells = <2>; 2990db71e4SRajendra Nayak #size-cells = <2>; 3090db71e4SRajendra Nayak 3190db71e4SRajendra Nayak chosen { }; 3290db71e4SRajendra Nayak 339868a31cSRajendra Nayak aliases { 34ead9f7d7SDouglas Anderson mmc1 = &sdhc_1; 35ead9f7d7SDouglas Anderson mmc2 = &sdhc_2; 369868a31cSRajendra Nayak i2c0 = &i2c0; 379868a31cSRajendra Nayak i2c1 = &i2c1; 389868a31cSRajendra Nayak i2c2 = &i2c2; 399868a31cSRajendra Nayak i2c3 = &i2c3; 409868a31cSRajendra Nayak i2c4 = &i2c4; 419868a31cSRajendra Nayak i2c5 = &i2c5; 429868a31cSRajendra Nayak i2c6 = &i2c6; 439868a31cSRajendra Nayak i2c7 = &i2c7; 449868a31cSRajendra Nayak i2c8 = &i2c8; 459868a31cSRajendra Nayak i2c9 = &i2c9; 469868a31cSRajendra Nayak i2c10 = &i2c10; 479868a31cSRajendra Nayak i2c11 = &i2c11; 489868a31cSRajendra Nayak spi0 = &spi0; 499868a31cSRajendra Nayak spi1 = &spi1; 509868a31cSRajendra Nayak spi3 = &spi3; 519868a31cSRajendra Nayak spi5 = &spi5; 529868a31cSRajendra Nayak spi6 = &spi6; 539868a31cSRajendra Nayak spi8 = &spi8; 549868a31cSRajendra Nayak spi10 = &spi10; 559868a31cSRajendra Nayak spi11 = &spi11; 569868a31cSRajendra Nayak }; 579868a31cSRajendra Nayak 5890db71e4SRajendra Nayak clocks { 5990db71e4SRajendra Nayak xo_board: xo-board { 6090db71e4SRajendra Nayak compatible = "fixed-clock"; 6190db71e4SRajendra Nayak clock-frequency = <38400000>; 6290db71e4SRajendra Nayak #clock-cells = <0>; 6390db71e4SRajendra Nayak }; 6490db71e4SRajendra Nayak 6590db71e4SRajendra Nayak sleep_clk: sleep-clk { 6690db71e4SRajendra Nayak compatible = "fixed-clock"; 6790db71e4SRajendra Nayak clock-frequency = <32764>; 6890db71e4SRajendra Nayak #clock-cells = <0>; 6990db71e4SRajendra Nayak }; 7090db71e4SRajendra Nayak }; 7190db71e4SRajendra Nayak 72e0abc5ebSMaulik Shah reserved_memory: reserved-memory { 73e0abc5ebSMaulik Shah #address-cells = <2>; 74e0abc5ebSMaulik Shah #size-cells = <2>; 75e0abc5ebSMaulik Shah ranges; 76e0abc5ebSMaulik Shah 7733c172b9SSibi Sankar hyp_mem: memory@80000000 { 7833c172b9SSibi Sankar reg = <0x0 0x80000000 0x0 0x600000>; 7933c172b9SSibi Sankar no-map; 8033c172b9SSibi Sankar }; 8133c172b9SSibi Sankar 8233c172b9SSibi Sankar xbl_mem: memory@80600000 { 8333c172b9SSibi Sankar reg = <0x0 0x80600000 0x0 0x200000>; 8433c172b9SSibi Sankar no-map; 8533c172b9SSibi Sankar }; 8633c172b9SSibi Sankar 8733c172b9SSibi Sankar aop_mem: memory@80800000 { 8833c172b9SSibi Sankar reg = <0x0 0x80800000 0x0 0x20000>; 8933c172b9SSibi Sankar no-map; 9033c172b9SSibi Sankar }; 9133c172b9SSibi Sankar 92e0abc5ebSMaulik Shah aop_cmd_db_mem: memory@80820000 { 93e0abc5ebSMaulik Shah reg = <0x0 0x80820000 0x0 0x20000>; 94e0abc5ebSMaulik Shah compatible = "qcom,cmd-db"; 959fc18435SDouglas Anderson no-map; 96f5ab220dSSibi Sankar }; 97f5ab220dSSibi Sankar 9833c172b9SSibi Sankar sec_apps_mem: memory@808ff000 { 9933c172b9SSibi Sankar reg = <0x0 0x808ff000 0x0 0x1000>; 10033c172b9SSibi Sankar no-map; 10133c172b9SSibi Sankar }; 10233c172b9SSibi Sankar 103f5ab220dSSibi Sankar smem_mem: memory@80900000 { 104f5ab220dSSibi Sankar reg = <0x0 0x80900000 0x0 0x200000>; 105e0abc5ebSMaulik Shah no-map; 106e0abc5ebSMaulik Shah }; 1070e4621a4SDikshita Agarwal 10833c172b9SSibi Sankar tz_mem: memory@80b00000 { 10933c172b9SSibi Sankar reg = <0x0 0x80b00000 0x0 0x3900000>; 1100e4621a4SDikshita Agarwal no-map; 1110e4621a4SDikshita Agarwal }; 11233c172b9SSibi Sankar 11333c172b9SSibi Sankar rmtfs_mem: memory@84400000 { 11433c172b9SSibi Sankar compatible = "qcom,rmtfs-mem"; 11533c172b9SSibi Sankar reg = <0x0 0x84400000 0x0 0x200000>; 11633c172b9SSibi Sankar no-map; 11733c172b9SSibi Sankar 11833c172b9SSibi Sankar qcom,client-id = <1>; 11933c172b9SSibi Sankar qcom,vmid = <15>; 12033c172b9SSibi Sankar }; 121e0abc5ebSMaulik Shah }; 122e0abc5ebSMaulik Shah 12390db71e4SRajendra Nayak cpus { 12490db71e4SRajendra Nayak #address-cells = <2>; 12590db71e4SRajendra Nayak #size-cells = <0>; 12690db71e4SRajendra Nayak 12790db71e4SRajendra Nayak CPU0: cpu@0 { 12890db71e4SRajendra Nayak device_type = "cpu"; 129f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 13090db71e4SRajendra Nayak reg = <0x0 0x0>; 13190db71e4SRajendra Nayak enable-method = "psci"; 1328cd62099SMaulik Shah cpu-idle-states = <&LITTLE_CPU_SLEEP_0 1338cd62099SMaulik Shah &LITTLE_CPU_SLEEP_1 1348cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 135e7bb680fSRajendra Nayak capacity-dmips-mhz = <1024>; 13671f87316SRajendra Nayak dynamic-power-coefficient = <100>; 13700e3f891SSibi Sankar operating-points-v2 = <&cpu0_opp_table>; 138e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 13900e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 14090db71e4SRajendra Nayak next-level-cache = <&L2_0>; 1412552c123SRajeshwari #cooling-cells = <2>; 14286899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 0>; 14390db71e4SRajendra Nayak L2_0: l2-cache { 14490db71e4SRajendra Nayak compatible = "cache"; 14590db71e4SRajendra Nayak next-level-cache = <&L3_0>; 14690db71e4SRajendra Nayak L3_0: l3-cache { 14790db71e4SRajendra Nayak compatible = "cache"; 14890db71e4SRajendra Nayak }; 14990db71e4SRajendra Nayak }; 15090db71e4SRajendra Nayak }; 15190db71e4SRajendra Nayak 15290db71e4SRajendra Nayak CPU1: cpu@100 { 15390db71e4SRajendra Nayak device_type = "cpu"; 154f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 15590db71e4SRajendra Nayak reg = <0x0 0x100>; 15690db71e4SRajendra Nayak enable-method = "psci"; 1578cd62099SMaulik Shah cpu-idle-states = <&LITTLE_CPU_SLEEP_0 1588cd62099SMaulik Shah &LITTLE_CPU_SLEEP_1 1598cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 160e7bb680fSRajendra Nayak capacity-dmips-mhz = <1024>; 16171f87316SRajendra Nayak dynamic-power-coefficient = <100>; 16290db71e4SRajendra Nayak next-level-cache = <&L2_100>; 16300e3f891SSibi Sankar operating-points-v2 = <&cpu0_opp_table>; 164e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 16500e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 1662552c123SRajeshwari #cooling-cells = <2>; 16786899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 0>; 16890db71e4SRajendra Nayak L2_100: l2-cache { 16990db71e4SRajendra Nayak compatible = "cache"; 17090db71e4SRajendra Nayak next-level-cache = <&L3_0>; 17190db71e4SRajendra Nayak }; 17290db71e4SRajendra Nayak }; 17390db71e4SRajendra Nayak 17490db71e4SRajendra Nayak CPU2: cpu@200 { 17590db71e4SRajendra Nayak device_type = "cpu"; 176f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 17790db71e4SRajendra Nayak reg = <0x0 0x200>; 17890db71e4SRajendra Nayak enable-method = "psci"; 1798cd62099SMaulik Shah cpu-idle-states = <&LITTLE_CPU_SLEEP_0 1808cd62099SMaulik Shah &LITTLE_CPU_SLEEP_1 1818cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 182e7bb680fSRajendra Nayak capacity-dmips-mhz = <1024>; 18371f87316SRajendra Nayak dynamic-power-coefficient = <100>; 18490db71e4SRajendra Nayak next-level-cache = <&L2_200>; 18500e3f891SSibi Sankar operating-points-v2 = <&cpu0_opp_table>; 186e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 18700e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 1882552c123SRajeshwari #cooling-cells = <2>; 18986899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 0>; 19090db71e4SRajendra Nayak L2_200: l2-cache { 19190db71e4SRajendra Nayak compatible = "cache"; 19290db71e4SRajendra Nayak next-level-cache = <&L3_0>; 19390db71e4SRajendra Nayak }; 19490db71e4SRajendra Nayak }; 19590db71e4SRajendra Nayak 19690db71e4SRajendra Nayak CPU3: cpu@300 { 19790db71e4SRajendra Nayak device_type = "cpu"; 198f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 19990db71e4SRajendra Nayak reg = <0x0 0x300>; 20090db71e4SRajendra Nayak enable-method = "psci"; 2018cd62099SMaulik Shah cpu-idle-states = <&LITTLE_CPU_SLEEP_0 2028cd62099SMaulik Shah &LITTLE_CPU_SLEEP_1 2038cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 204e7bb680fSRajendra Nayak capacity-dmips-mhz = <1024>; 20571f87316SRajendra Nayak dynamic-power-coefficient = <100>; 20690db71e4SRajendra Nayak next-level-cache = <&L2_300>; 20700e3f891SSibi Sankar operating-points-v2 = <&cpu0_opp_table>; 208e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 20900e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 2102552c123SRajeshwari #cooling-cells = <2>; 21186899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 0>; 21290db71e4SRajendra Nayak L2_300: l2-cache { 21390db71e4SRajendra Nayak compatible = "cache"; 21490db71e4SRajendra Nayak next-level-cache = <&L3_0>; 21590db71e4SRajendra Nayak }; 21690db71e4SRajendra Nayak }; 21790db71e4SRajendra Nayak 21890db71e4SRajendra Nayak CPU4: cpu@400 { 21990db71e4SRajendra Nayak device_type = "cpu"; 220f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 22190db71e4SRajendra Nayak reg = <0x0 0x400>; 22290db71e4SRajendra Nayak enable-method = "psci"; 2238cd62099SMaulik Shah cpu-idle-states = <&LITTLE_CPU_SLEEP_0 2248cd62099SMaulik Shah &LITTLE_CPU_SLEEP_1 2258cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 226e7bb680fSRajendra Nayak capacity-dmips-mhz = <1024>; 22771f87316SRajendra Nayak dynamic-power-coefficient = <100>; 22890db71e4SRajendra Nayak next-level-cache = <&L2_400>; 22900e3f891SSibi Sankar operating-points-v2 = <&cpu0_opp_table>; 230e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 23100e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 2322552c123SRajeshwari #cooling-cells = <2>; 23386899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 0>; 23490db71e4SRajendra Nayak L2_400: l2-cache { 23590db71e4SRajendra Nayak compatible = "cache"; 23690db71e4SRajendra Nayak next-level-cache = <&L3_0>; 23790db71e4SRajendra Nayak }; 23890db71e4SRajendra Nayak }; 23990db71e4SRajendra Nayak 24090db71e4SRajendra Nayak CPU5: cpu@500 { 24190db71e4SRajendra Nayak device_type = "cpu"; 242f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 24390db71e4SRajendra Nayak reg = <0x0 0x500>; 24490db71e4SRajendra Nayak enable-method = "psci"; 2458cd62099SMaulik Shah cpu-idle-states = <&LITTLE_CPU_SLEEP_0 2468cd62099SMaulik Shah &LITTLE_CPU_SLEEP_1 2478cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 248e7bb680fSRajendra Nayak capacity-dmips-mhz = <1024>; 24971f87316SRajendra Nayak dynamic-power-coefficient = <100>; 25090db71e4SRajendra Nayak next-level-cache = <&L2_500>; 25100e3f891SSibi Sankar operating-points-v2 = <&cpu0_opp_table>; 252e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 25300e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 2542552c123SRajeshwari #cooling-cells = <2>; 25586899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 0>; 25690db71e4SRajendra Nayak L2_500: l2-cache { 25790db71e4SRajendra Nayak compatible = "cache"; 25890db71e4SRajendra Nayak next-level-cache = <&L3_0>; 25990db71e4SRajendra Nayak }; 26090db71e4SRajendra Nayak }; 26190db71e4SRajendra Nayak 26290db71e4SRajendra Nayak CPU6: cpu@600 { 26390db71e4SRajendra Nayak device_type = "cpu"; 264f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 26590db71e4SRajendra Nayak reg = <0x0 0x600>; 26690db71e4SRajendra Nayak enable-method = "psci"; 2678cd62099SMaulik Shah cpu-idle-states = <&BIG_CPU_SLEEP_0 2688cd62099SMaulik Shah &BIG_CPU_SLEEP_1 2698cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 270e7bb680fSRajendra Nayak capacity-dmips-mhz = <1740>; 27171f87316SRajendra Nayak dynamic-power-coefficient = <405>; 27290db71e4SRajendra Nayak next-level-cache = <&L2_600>; 27300e3f891SSibi Sankar operating-points-v2 = <&cpu6_opp_table>; 274e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 27500e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 2762552c123SRajeshwari #cooling-cells = <2>; 27786899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 1>; 27890db71e4SRajendra Nayak L2_600: l2-cache { 27990db71e4SRajendra Nayak compatible = "cache"; 28090db71e4SRajendra Nayak next-level-cache = <&L3_0>; 28190db71e4SRajendra Nayak }; 28290db71e4SRajendra Nayak }; 28390db71e4SRajendra Nayak 28490db71e4SRajendra Nayak CPU7: cpu@700 { 28590db71e4SRajendra Nayak device_type = "cpu"; 286f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 28790db71e4SRajendra Nayak reg = <0x0 0x700>; 28890db71e4SRajendra Nayak enable-method = "psci"; 2898cd62099SMaulik Shah cpu-idle-states = <&BIG_CPU_SLEEP_0 2908cd62099SMaulik Shah &BIG_CPU_SLEEP_1 2918cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 292e7bb680fSRajendra Nayak capacity-dmips-mhz = <1740>; 29371f87316SRajendra Nayak dynamic-power-coefficient = <405>; 29490db71e4SRajendra Nayak next-level-cache = <&L2_700>; 29500e3f891SSibi Sankar operating-points-v2 = <&cpu6_opp_table>; 296e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 29700e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 2982552c123SRajeshwari #cooling-cells = <2>; 29986899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 1>; 30090db71e4SRajendra Nayak L2_700: l2-cache { 30190db71e4SRajendra Nayak compatible = "cache"; 30290db71e4SRajendra Nayak next-level-cache = <&L3_0>; 30390db71e4SRajendra Nayak }; 30490db71e4SRajendra Nayak }; 30583e5e33eSRajendra Nayak 30683e5e33eSRajendra Nayak cpu-map { 30783e5e33eSRajendra Nayak cluster0 { 30883e5e33eSRajendra Nayak core0 { 30983e5e33eSRajendra Nayak cpu = <&CPU0>; 31083e5e33eSRajendra Nayak }; 31183e5e33eSRajendra Nayak 31283e5e33eSRajendra Nayak core1 { 31383e5e33eSRajendra Nayak cpu = <&CPU1>; 31483e5e33eSRajendra Nayak }; 31583e5e33eSRajendra Nayak 31683e5e33eSRajendra Nayak core2 { 31783e5e33eSRajendra Nayak cpu = <&CPU2>; 31883e5e33eSRajendra Nayak }; 31983e5e33eSRajendra Nayak 32083e5e33eSRajendra Nayak core3 { 32183e5e33eSRajendra Nayak cpu = <&CPU3>; 32283e5e33eSRajendra Nayak }; 32383e5e33eSRajendra Nayak 32483e5e33eSRajendra Nayak core4 { 32583e5e33eSRajendra Nayak cpu = <&CPU4>; 32683e5e33eSRajendra Nayak }; 32783e5e33eSRajendra Nayak 32883e5e33eSRajendra Nayak core5 { 32983e5e33eSRajendra Nayak cpu = <&CPU5>; 33083e5e33eSRajendra Nayak }; 33183e5e33eSRajendra Nayak 33283e5e33eSRajendra Nayak core6 { 33383e5e33eSRajendra Nayak cpu = <&CPU6>; 33483e5e33eSRajendra Nayak }; 33583e5e33eSRajendra Nayak 33683e5e33eSRajendra Nayak core7 { 33783e5e33eSRajendra Nayak cpu = <&CPU7>; 33883e5e33eSRajendra Nayak }; 33983e5e33eSRajendra Nayak }; 34083e5e33eSRajendra Nayak }; 3418cd62099SMaulik Shah 3428cd62099SMaulik Shah idle-states { 3438cd62099SMaulik Shah entry-method = "psci"; 3448cd62099SMaulik Shah 3458cd62099SMaulik Shah LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 { 3468cd62099SMaulik Shah compatible = "arm,idle-state"; 3478cd62099SMaulik Shah idle-state-name = "little-power-down"; 3488cd62099SMaulik Shah arm,psci-suspend-param = <0x40000003>; 3498cd62099SMaulik Shah entry-latency-us = <549>; 3508cd62099SMaulik Shah exit-latency-us = <901>; 3518cd62099SMaulik Shah min-residency-us = <1774>; 3528cd62099SMaulik Shah local-timer-stop; 3538cd62099SMaulik Shah }; 3548cd62099SMaulik Shah 3558cd62099SMaulik Shah LITTLE_CPU_SLEEP_1: cpu-sleep-0-1 { 3568cd62099SMaulik Shah compatible = "arm,idle-state"; 3578cd62099SMaulik Shah idle-state-name = "little-rail-power-down"; 3588cd62099SMaulik Shah arm,psci-suspend-param = <0x40000004>; 3598cd62099SMaulik Shah entry-latency-us = <702>; 3608cd62099SMaulik Shah exit-latency-us = <915>; 3618cd62099SMaulik Shah min-residency-us = <4001>; 3628cd62099SMaulik Shah local-timer-stop; 3638cd62099SMaulik Shah }; 3648cd62099SMaulik Shah 3658cd62099SMaulik Shah BIG_CPU_SLEEP_0: cpu-sleep-1-0 { 3668cd62099SMaulik Shah compatible = "arm,idle-state"; 3678cd62099SMaulik Shah idle-state-name = "big-power-down"; 3688cd62099SMaulik Shah arm,psci-suspend-param = <0x40000003>; 3698cd62099SMaulik Shah entry-latency-us = <523>; 3708cd62099SMaulik Shah exit-latency-us = <1244>; 3718cd62099SMaulik Shah min-residency-us = <2207>; 3728cd62099SMaulik Shah local-timer-stop; 3738cd62099SMaulik Shah }; 3748cd62099SMaulik Shah 3758cd62099SMaulik Shah BIG_CPU_SLEEP_1: cpu-sleep-1-1 { 3768cd62099SMaulik Shah compatible = "arm,idle-state"; 3778cd62099SMaulik Shah idle-state-name = "big-rail-power-down"; 3788cd62099SMaulik Shah arm,psci-suspend-param = <0x40000004>; 3798cd62099SMaulik Shah entry-latency-us = <526>; 3808cd62099SMaulik Shah exit-latency-us = <1854>; 3818cd62099SMaulik Shah min-residency-us = <5555>; 3828cd62099SMaulik Shah local-timer-stop; 3838cd62099SMaulik Shah }; 3848cd62099SMaulik Shah 3858cd62099SMaulik Shah CLUSTER_SLEEP_0: cluster-sleep-0 { 3868cd62099SMaulik Shah compatible = "arm,idle-state"; 3878cd62099SMaulik Shah idle-state-name = "cluster-power-down"; 3888cd62099SMaulik Shah arm,psci-suspend-param = <0x40003444>; 3898cd62099SMaulik Shah entry-latency-us = <3263>; 3908cd62099SMaulik Shah exit-latency-us = <6562>; 3918cd62099SMaulik Shah min-residency-us = <9926>; 3928cd62099SMaulik Shah local-timer-stop; 3938cd62099SMaulik Shah }; 3948cd62099SMaulik Shah }; 39590db71e4SRajendra Nayak }; 39690db71e4SRajendra Nayak 39700e3f891SSibi Sankar cpu0_opp_table: cpu0_opp_table { 39800e3f891SSibi Sankar compatible = "operating-points-v2"; 39900e3f891SSibi Sankar opp-shared; 40000e3f891SSibi Sankar 40100e3f891SSibi Sankar cpu0_opp1: opp-300000000 { 40200e3f891SSibi Sankar opp-hz = /bits/ 64 <300000000>; 40300e3f891SSibi Sankar opp-peak-kBps = <1200000 4800000>; 40400e3f891SSibi Sankar }; 40500e3f891SSibi Sankar 40600e3f891SSibi Sankar cpu0_opp2: opp-576000000 { 40700e3f891SSibi Sankar opp-hz = /bits/ 64 <576000000>; 40800e3f891SSibi Sankar opp-peak-kBps = <1200000 4800000>; 40900e3f891SSibi Sankar }; 41000e3f891SSibi Sankar 41100e3f891SSibi Sankar cpu0_opp3: opp-768000000 { 41200e3f891SSibi Sankar opp-hz = /bits/ 64 <768000000>; 41300e3f891SSibi Sankar opp-peak-kBps = <1200000 4800000>; 41400e3f891SSibi Sankar }; 41500e3f891SSibi Sankar 41600e3f891SSibi Sankar cpu0_opp4: opp-1017600000 { 41700e3f891SSibi Sankar opp-hz = /bits/ 64 <1017600000>; 41800e3f891SSibi Sankar opp-peak-kBps = <1804000 8908800>; 41900e3f891SSibi Sankar }; 42000e3f891SSibi Sankar 42100e3f891SSibi Sankar cpu0_opp5: opp-1248000000 { 42200e3f891SSibi Sankar opp-hz = /bits/ 64 <1248000000>; 42300e3f891SSibi Sankar opp-peak-kBps = <2188000 12902400>; 42400e3f891SSibi Sankar }; 42500e3f891SSibi Sankar 42600e3f891SSibi Sankar cpu0_opp6: opp-1324800000 { 42700e3f891SSibi Sankar opp-hz = /bits/ 64 <1324800000>; 42800e3f891SSibi Sankar opp-peak-kBps = <2188000 12902400>; 42900e3f891SSibi Sankar }; 43000e3f891SSibi Sankar 43100e3f891SSibi Sankar cpu0_opp7: opp-1516800000 { 43200e3f891SSibi Sankar opp-hz = /bits/ 64 <1516800000>; 43300e3f891SSibi Sankar opp-peak-kBps = <3072000 15052800>; 43400e3f891SSibi Sankar }; 43500e3f891SSibi Sankar 43600e3f891SSibi Sankar cpu0_opp8: opp-1612800000 { 43700e3f891SSibi Sankar opp-hz = /bits/ 64 <1612800000>; 43800e3f891SSibi Sankar opp-peak-kBps = <3072000 15052800>; 43900e3f891SSibi Sankar }; 44000e3f891SSibi Sankar 44100e3f891SSibi Sankar cpu0_opp9: opp-1708800000 { 44200e3f891SSibi Sankar opp-hz = /bits/ 64 <1708800000>; 44300e3f891SSibi Sankar opp-peak-kBps = <3072000 15052800>; 44400e3f891SSibi Sankar }; 44500e3f891SSibi Sankar 44600e3f891SSibi Sankar cpu0_opp10: opp-1804800000 { 44700e3f891SSibi Sankar opp-hz = /bits/ 64 <1804800000>; 44800e3f891SSibi Sankar opp-peak-kBps = <4068000 22425600>; 44900e3f891SSibi Sankar }; 45000e3f891SSibi Sankar }; 45100e3f891SSibi Sankar 45200e3f891SSibi Sankar cpu6_opp_table: cpu6_opp_table { 45300e3f891SSibi Sankar compatible = "operating-points-v2"; 45400e3f891SSibi Sankar opp-shared; 45500e3f891SSibi Sankar 45600e3f891SSibi Sankar cpu6_opp1: opp-300000000 { 45700e3f891SSibi Sankar opp-hz = /bits/ 64 <300000000>; 45800e3f891SSibi Sankar opp-peak-kBps = <2188000 8908800>; 45900e3f891SSibi Sankar }; 46000e3f891SSibi Sankar 46100e3f891SSibi Sankar cpu6_opp2: opp-652800000 { 46200e3f891SSibi Sankar opp-hz = /bits/ 64 <652800000>; 46300e3f891SSibi Sankar opp-peak-kBps = <2188000 8908800>; 46400e3f891SSibi Sankar }; 46500e3f891SSibi Sankar 46600e3f891SSibi Sankar cpu6_opp3: opp-825600000 { 46700e3f891SSibi Sankar opp-hz = /bits/ 64 <825600000>; 46800e3f891SSibi Sankar opp-peak-kBps = <2188000 8908800>; 46900e3f891SSibi Sankar }; 47000e3f891SSibi Sankar 47100e3f891SSibi Sankar cpu6_opp4: opp-979200000 { 47200e3f891SSibi Sankar opp-hz = /bits/ 64 <979200000>; 47300e3f891SSibi Sankar opp-peak-kBps = <2188000 8908800>; 47400e3f891SSibi Sankar }; 47500e3f891SSibi Sankar 47600e3f891SSibi Sankar cpu6_opp5: opp-1113600000 { 47700e3f891SSibi Sankar opp-hz = /bits/ 64 <1113600000>; 47800e3f891SSibi Sankar opp-peak-kBps = <2188000 8908800>; 47900e3f891SSibi Sankar }; 48000e3f891SSibi Sankar 48100e3f891SSibi Sankar cpu6_opp6: opp-1267200000 { 48200e3f891SSibi Sankar opp-hz = /bits/ 64 <1267200000>; 48300e3f891SSibi Sankar opp-peak-kBps = <4068000 12902400>; 48400e3f891SSibi Sankar }; 48500e3f891SSibi Sankar 48600e3f891SSibi Sankar cpu6_opp7: opp-1555200000 { 48700e3f891SSibi Sankar opp-hz = /bits/ 64 <1555200000>; 48800e3f891SSibi Sankar opp-peak-kBps = <4068000 15052800>; 48900e3f891SSibi Sankar }; 49000e3f891SSibi Sankar 49100e3f891SSibi Sankar cpu6_opp8: opp-1708800000 { 49200e3f891SSibi Sankar opp-hz = /bits/ 64 <1708800000>; 49300e3f891SSibi Sankar opp-peak-kBps = <6220000 19353600>; 49400e3f891SSibi Sankar }; 49500e3f891SSibi Sankar 49600e3f891SSibi Sankar cpu6_opp9: opp-1843200000 { 49700e3f891SSibi Sankar opp-hz = /bits/ 64 <1843200000>; 49800e3f891SSibi Sankar opp-peak-kBps = <6220000 19353600>; 49900e3f891SSibi Sankar }; 50000e3f891SSibi Sankar 50100e3f891SSibi Sankar cpu6_opp10: opp-1900800000 { 50200e3f891SSibi Sankar opp-hz = /bits/ 64 <1900800000>; 50300e3f891SSibi Sankar opp-peak-kBps = <6220000 22425600>; 50400e3f891SSibi Sankar }; 50500e3f891SSibi Sankar 50600e3f891SSibi Sankar cpu6_opp11: opp-1996800000 { 50700e3f891SSibi Sankar opp-hz = /bits/ 64 <1996800000>; 50800e3f891SSibi Sankar opp-peak-kBps = <6220000 22425600>; 50900e3f891SSibi Sankar }; 51000e3f891SSibi Sankar 51100e3f891SSibi Sankar cpu6_opp12: opp-2112000000 { 51200e3f891SSibi Sankar opp-hz = /bits/ 64 <2112000000>; 51300e3f891SSibi Sankar opp-peak-kBps = <6220000 22425600>; 51400e3f891SSibi Sankar }; 51500e3f891SSibi Sankar 51600e3f891SSibi Sankar cpu6_opp13: opp-2208000000 { 51700e3f891SSibi Sankar opp-hz = /bits/ 64 <2208000000>; 51800e3f891SSibi Sankar opp-peak-kBps = <7216000 22425600>; 51900e3f891SSibi Sankar }; 52000e3f891SSibi Sankar 52100e3f891SSibi Sankar cpu6_opp14: opp-2323200000 { 52200e3f891SSibi Sankar opp-hz = /bits/ 64 <2323200000>; 52300e3f891SSibi Sankar opp-peak-kBps = <7216000 22425600>; 52400e3f891SSibi Sankar }; 52500e3f891SSibi Sankar 52600e3f891SSibi Sankar cpu6_opp15: opp-2400000000 { 52700e3f891SSibi Sankar opp-hz = /bits/ 64 <2400000000>; 52800e3f891SSibi Sankar opp-peak-kBps = <8532000 23347200>; 52900e3f891SSibi Sankar }; 5303c9c31c2SSibi Sankar 5313c9c31c2SSibi Sankar cpu6_opp16: opp-2553600000 { 5323c9c31c2SSibi Sankar opp-hz = /bits/ 64 <2553600000>; 5333c9c31c2SSibi Sankar opp-peak-kBps = <8532000 23347200>; 5343c9c31c2SSibi Sankar }; 53500e3f891SSibi Sankar }; 53600e3f891SSibi Sankar 53790db71e4SRajendra Nayak memory@80000000 { 53890db71e4SRajendra Nayak device_type = "memory"; 53990db71e4SRajendra Nayak /* We expect the bootloader to fill in the size */ 54090db71e4SRajendra Nayak reg = <0 0x80000000 0 0>; 54190db71e4SRajendra Nayak }; 54290db71e4SRajendra Nayak 54390db71e4SRajendra Nayak pmu { 54490db71e4SRajendra Nayak compatible = "arm,armv8-pmuv3"; 54590db71e4SRajendra Nayak interrupts = <GIC_PPI 5 IRQ_TYPE_LEVEL_HIGH>; 54690db71e4SRajendra Nayak }; 54790db71e4SRajendra Nayak 548f5ab220dSSibi Sankar firmware { 549f5ab220dSSibi Sankar scm { 550f5ab220dSSibi Sankar compatible = "qcom,scm-sc7180", "qcom,scm"; 551f5ab220dSSibi Sankar }; 552f5ab220dSSibi Sankar }; 553f5ab220dSSibi Sankar 554f5ab220dSSibi Sankar tcsr_mutex: hwlock { 555f5ab220dSSibi Sankar compatible = "qcom,tcsr-mutex"; 556f5ab220dSSibi Sankar syscon = <&tcsr_mutex_regs 0 0x1000>; 557f5ab220dSSibi Sankar #hwlock-cells = <1>; 558f5ab220dSSibi Sankar }; 559f5ab220dSSibi Sankar 560f5ab220dSSibi Sankar smem { 561f5ab220dSSibi Sankar compatible = "qcom,smem"; 562f5ab220dSSibi Sankar memory-region = <&smem_mem>; 563f5ab220dSSibi Sankar hwlocks = <&tcsr_mutex 3>; 564f5ab220dSSibi Sankar }; 565f5ab220dSSibi Sankar 566f5ab220dSSibi Sankar smp2p-cdsp { 567f5ab220dSSibi Sankar compatible = "qcom,smp2p"; 568f5ab220dSSibi Sankar qcom,smem = <94>, <432>; 569f5ab220dSSibi Sankar 570f5ab220dSSibi Sankar interrupts = <GIC_SPI 576 IRQ_TYPE_EDGE_RISING>; 571f5ab220dSSibi Sankar 572f5ab220dSSibi Sankar mboxes = <&apss_shared 6>; 573f5ab220dSSibi Sankar 574f5ab220dSSibi Sankar qcom,local-pid = <0>; 575f5ab220dSSibi Sankar qcom,remote-pid = <5>; 576f5ab220dSSibi Sankar 577f5ab220dSSibi Sankar cdsp_smp2p_out: master-kernel { 578f5ab220dSSibi Sankar qcom,entry-name = "master-kernel"; 579f5ab220dSSibi Sankar #qcom,smem-state-cells = <1>; 580f5ab220dSSibi Sankar }; 581f5ab220dSSibi Sankar 582f5ab220dSSibi Sankar cdsp_smp2p_in: slave-kernel { 583f5ab220dSSibi Sankar qcom,entry-name = "slave-kernel"; 584f5ab220dSSibi Sankar 585f5ab220dSSibi Sankar interrupt-controller; 586f5ab220dSSibi Sankar #interrupt-cells = <2>; 587f5ab220dSSibi Sankar }; 588f5ab220dSSibi Sankar }; 589f5ab220dSSibi Sankar 590f5ab220dSSibi Sankar smp2p-lpass { 591f5ab220dSSibi Sankar compatible = "qcom,smp2p"; 592f5ab220dSSibi Sankar qcom,smem = <443>, <429>; 593f5ab220dSSibi Sankar 594f5ab220dSSibi Sankar interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>; 595f5ab220dSSibi Sankar 596f5ab220dSSibi Sankar mboxes = <&apss_shared 10>; 597f5ab220dSSibi Sankar 598f5ab220dSSibi Sankar qcom,local-pid = <0>; 599f5ab220dSSibi Sankar qcom,remote-pid = <2>; 600f5ab220dSSibi Sankar 601f5ab220dSSibi Sankar adsp_smp2p_out: master-kernel { 602f5ab220dSSibi Sankar qcom,entry-name = "master-kernel"; 603f5ab220dSSibi Sankar #qcom,smem-state-cells = <1>; 604f5ab220dSSibi Sankar }; 605f5ab220dSSibi Sankar 606f5ab220dSSibi Sankar adsp_smp2p_in: slave-kernel { 607f5ab220dSSibi Sankar qcom,entry-name = "slave-kernel"; 608f5ab220dSSibi Sankar 609f5ab220dSSibi Sankar interrupt-controller; 610f5ab220dSSibi Sankar #interrupt-cells = <2>; 611f5ab220dSSibi Sankar }; 612f5ab220dSSibi Sankar }; 613f5ab220dSSibi Sankar 614f5ab220dSSibi Sankar smp2p-mpss { 615f5ab220dSSibi Sankar compatible = "qcom,smp2p"; 616f5ab220dSSibi Sankar qcom,smem = <435>, <428>; 617f5ab220dSSibi Sankar interrupts = <GIC_SPI 451 IRQ_TYPE_EDGE_RISING>; 618f5ab220dSSibi Sankar mboxes = <&apss_shared 14>; 619f5ab220dSSibi Sankar qcom,local-pid = <0>; 620f5ab220dSSibi Sankar qcom,remote-pid = <1>; 621f5ab220dSSibi Sankar 622f5ab220dSSibi Sankar modem_smp2p_out: master-kernel { 623f5ab220dSSibi Sankar qcom,entry-name = "master-kernel"; 624f5ab220dSSibi Sankar #qcom,smem-state-cells = <1>; 625f5ab220dSSibi Sankar }; 626f5ab220dSSibi Sankar 627f5ab220dSSibi Sankar modem_smp2p_in: slave-kernel { 628f5ab220dSSibi Sankar qcom,entry-name = "slave-kernel"; 629f5ab220dSSibi Sankar interrupt-controller; 630f5ab220dSSibi Sankar #interrupt-cells = <2>; 631f5ab220dSSibi Sankar }; 632d82fade8SAlex Elder 633d82fade8SAlex Elder ipa_smp2p_out: ipa-ap-to-modem { 634d82fade8SAlex Elder qcom,entry-name = "ipa"; 635d82fade8SAlex Elder #qcom,smem-state-cells = <1>; 636d82fade8SAlex Elder }; 637d82fade8SAlex Elder 638d82fade8SAlex Elder ipa_smp2p_in: ipa-modem-to-ap { 639d82fade8SAlex Elder qcom,entry-name = "ipa"; 640d82fade8SAlex Elder interrupt-controller; 641d82fade8SAlex Elder #interrupt-cells = <2>; 642d82fade8SAlex Elder }; 643f5ab220dSSibi Sankar }; 644f5ab220dSSibi Sankar 64590db71e4SRajendra Nayak psci { 64690db71e4SRajendra Nayak compatible = "arm,psci-1.0"; 64790db71e4SRajendra Nayak method = "smc"; 64890db71e4SRajendra Nayak }; 64990db71e4SRajendra Nayak 65030162dceSDouglas Anderson soc: soc@0 { 65190db71e4SRajendra Nayak #address-cells = <2>; 65290db71e4SRajendra Nayak #size-cells = <2>; 65390db71e4SRajendra Nayak ranges = <0 0 0 0 0x10 0>; 65490db71e4SRajendra Nayak dma-ranges = <0 0 0 0 0x10 0>; 65590db71e4SRajendra Nayak compatible = "simple-bus"; 65690db71e4SRajendra Nayak 65790db71e4SRajendra Nayak gcc: clock-controller@100000 { 65890db71e4SRajendra Nayak compatible = "qcom,gcc-sc7180"; 65990db71e4SRajendra Nayak reg = <0 0x00100000 0 0x1f0000>; 6600def3f14STaniya Das clocks = <&rpmhcc RPMH_CXO_CLK>, 661b418cf63SDouglas Anderson <&rpmhcc RPMH_CXO_CLK_A>, 662b418cf63SDouglas Anderson <&sleep_clk>; 663b418cf63SDouglas Anderson clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk"; 66490db71e4SRajendra Nayak #clock-cells = <1>; 66590db71e4SRajendra Nayak #reset-cells = <1>; 66690db71e4SRajendra Nayak #power-domain-cells = <1>; 66790db71e4SRajendra Nayak }; 66890db71e4SRajendra Nayak 669be45eac2SRavi Kumar Bokka qfprom: efuse@784000 { 670437145dbSEvan Green compatible = "qcom,sc7180-qfprom", "qcom,qfprom"; 671be45eac2SRavi Kumar Bokka reg = <0 0x00784000 0 0x8ff>, 672be45eac2SRavi Kumar Bokka <0 0x00780000 0 0x7a0>, 673be45eac2SRavi Kumar Bokka <0 0x00782000 0 0x100>, 674be45eac2SRavi Kumar Bokka <0 0x00786000 0 0x1fff>; 675be45eac2SRavi Kumar Bokka 676be45eac2SRavi Kumar Bokka clocks = <&gcc GCC_SEC_CTRL_CLK_SRC>; 677be45eac2SRavi Kumar Bokka clock-names = "core"; 6780b766e7fSSandeep Maheswaram #address-cells = <1>; 6790b766e7fSSandeep Maheswaram #size-cells = <1>; 6800b766e7fSSandeep Maheswaram 6810b766e7fSSandeep Maheswaram qusb2p_hstx_trim: hstx-trim-primary@25b { 6820b766e7fSSandeep Maheswaram reg = <0x25b 0x1>; 6830b766e7fSSandeep Maheswaram bits = <1 3>; 6840b766e7fSSandeep Maheswaram }; 6850b766e7fSSandeep Maheswaram }; 6860b766e7fSSandeep Maheswaram 68724254a8eSVeerabhadrarao Badiganti sdhc_1: sdhci@7c4000 { 68824254a8eSVeerabhadrarao Badiganti compatible = "qcom,sc7180-sdhci", "qcom,sdhci-msm-v5"; 68924254a8eSVeerabhadrarao Badiganti reg = <0 0x7c4000 0 0x1000>, 69024254a8eSVeerabhadrarao Badiganti <0 0x07c5000 0 0x1000>; 691f4820fd3SVeerabhadrarao Badiganti reg-names = "hc", "cqhci"; 69224254a8eSVeerabhadrarao Badiganti 69324254a8eSVeerabhadrarao Badiganti iommus = <&apps_smmu 0x60 0x0>; 69424254a8eSVeerabhadrarao Badiganti interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH>, 69524254a8eSVeerabhadrarao Badiganti <GIC_SPI 644 IRQ_TYPE_LEVEL_HIGH>; 69624254a8eSVeerabhadrarao Badiganti interrupt-names = "hc_irq", "pwr_irq"; 69724254a8eSVeerabhadrarao Badiganti 69824254a8eSVeerabhadrarao Badiganti clocks = <&gcc GCC_SDCC1_APPS_CLK>, 69924254a8eSVeerabhadrarao Badiganti <&gcc GCC_SDCC1_AHB_CLK>; 70024254a8eSVeerabhadrarao Badiganti clock-names = "core", "iface"; 701fa8da066SPradeep P V K interconnects = <&aggre1_noc MASTER_EMMC 0 &mc_virt SLAVE_EBI1 0>, 702fa8da066SPradeep P V K <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_EMMC_CFG 0>; 703fa8da066SPradeep P V K interconnect-names = "sdhc-ddr","cpu-sdhc"; 704ccc6e8a1SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 705ccc6e8a1SRajendra Nayak operating-points-v2 = <&sdhc1_opp_table>; 70624254a8eSVeerabhadrarao Badiganti 70724254a8eSVeerabhadrarao Badiganti bus-width = <8>; 70824254a8eSVeerabhadrarao Badiganti non-removable; 70924254a8eSVeerabhadrarao Badiganti supports-cqe; 71024254a8eSVeerabhadrarao Badiganti 71124254a8eSVeerabhadrarao Badiganti mmc-ddr-1_8v; 71224254a8eSVeerabhadrarao Badiganti mmc-hs200-1_8v; 71324254a8eSVeerabhadrarao Badiganti mmc-hs400-1_8v; 71424254a8eSVeerabhadrarao Badiganti mmc-hs400-enhanced-strobe; 71524254a8eSVeerabhadrarao Badiganti 71624254a8eSVeerabhadrarao Badiganti status = "disabled"; 717ccc6e8a1SRajendra Nayak 718ccc6e8a1SRajendra Nayak sdhc1_opp_table: sdhc1-opp-table { 719ccc6e8a1SRajendra Nayak compatible = "operating-points-v2"; 720ccc6e8a1SRajendra Nayak 721ccc6e8a1SRajendra Nayak opp-100000000 { 722ccc6e8a1SRajendra Nayak opp-hz = /bits/ 64 <100000000>; 723ccc6e8a1SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 724fa8da066SPradeep P V K opp-peak-kBps = <100000 100000>; 725fa8da066SPradeep P V K opp-avg-kBps = <100000 50000>; 726ccc6e8a1SRajendra Nayak }; 727ccc6e8a1SRajendra Nayak 728ccc6e8a1SRajendra Nayak opp-384000000 { 729ccc6e8a1SRajendra Nayak opp-hz = /bits/ 64 <384000000>; 730ccc6e8a1SRajendra Nayak required-opps = <&rpmhpd_opp_svs_l1>; 731fa8da066SPradeep P V K opp-peak-kBps = <600000 900000>; 732fa8da066SPradeep P V K opp-avg-kBps = <261438 300000>; 733ccc6e8a1SRajendra Nayak }; 734ccc6e8a1SRajendra Nayak }; 73524254a8eSVeerabhadrarao Badiganti }; 73624254a8eSVeerabhadrarao Badiganti 737d91ea1e0SRajendra Nayak qup_opp_table: qup-opp-table { 738d91ea1e0SRajendra Nayak compatible = "operating-points-v2"; 739d91ea1e0SRajendra Nayak 740d91ea1e0SRajendra Nayak opp-75000000 { 741d91ea1e0SRajendra Nayak opp-hz = /bits/ 64 <75000000>; 742d91ea1e0SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 743d91ea1e0SRajendra Nayak }; 744d91ea1e0SRajendra Nayak 745d91ea1e0SRajendra Nayak opp-100000000 { 746d91ea1e0SRajendra Nayak opp-hz = /bits/ 64 <100000000>; 747d91ea1e0SRajendra Nayak required-opps = <&rpmhpd_opp_svs>; 748d91ea1e0SRajendra Nayak }; 749d91ea1e0SRajendra Nayak 750d91ea1e0SRajendra Nayak opp-128000000 { 751d91ea1e0SRajendra Nayak opp-hz = /bits/ 64 <128000000>; 752d91ea1e0SRajendra Nayak required-opps = <&rpmhpd_opp_nom>; 753d91ea1e0SRajendra Nayak }; 754d91ea1e0SRajendra Nayak }; 755d91ea1e0SRajendra Nayak 756ba3fc649SRoja Rani Yarubandi qupv3_id_0: geniqup@8c0000 { 757ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-se-qup"; 758ba3fc649SRoja Rani Yarubandi reg = <0 0x008c0000 0 0x6000>; 759ba3fc649SRoja Rani Yarubandi clock-names = "m-ahb", "s-ahb"; 760ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>, 761ba3fc649SRoja Rani Yarubandi <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>; 762ba3fc649SRoja Rani Yarubandi #address-cells = <2>; 763ba3fc649SRoja Rani Yarubandi #size-cells = <2>; 764ba3fc649SRoja Rani Yarubandi ranges; 7653d60d80aSSai Prakash Ranjan iommus = <&apps_smmu 0x43 0x0>; 766e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>; 767e867f429SAkash Asthana interconnect-names = "qup-core"; 768ba3fc649SRoja Rani Yarubandi status = "disabled"; 769ba3fc649SRoja Rani Yarubandi 770ba3fc649SRoja Rani Yarubandi i2c0: i2c@880000 { 771ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 772ba3fc649SRoja Rani Yarubandi reg = <0 0x00880000 0 0x4000>; 773ba3fc649SRoja Rani Yarubandi clock-names = "se"; 774ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 775ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 776ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c0_default>; 777ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 778ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 779ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 780e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 781e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>, 782e23b1220SSibi Sankar <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 783e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 784e867f429SAkash Asthana "qup-memory"; 785ba3fc649SRoja Rani Yarubandi status = "disabled"; 786ba3fc649SRoja Rani Yarubandi }; 787ba3fc649SRoja Rani Yarubandi 788ba3fc649SRoja Rani Yarubandi spi0: spi@880000 { 789ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 790ba3fc649SRoja Rani Yarubandi reg = <0 0x00880000 0 0x4000>; 791ba3fc649SRoja Rani Yarubandi clock-names = "se"; 792ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 793ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 794ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi0_default>; 795ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 796ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 797ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 798d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 799d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 800e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 801e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 802e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 803ba3fc649SRoja Rani Yarubandi status = "disabled"; 804ba3fc649SRoja Rani Yarubandi }; 805ba3fc649SRoja Rani Yarubandi 806ba3fc649SRoja Rani Yarubandi uart0: serial@880000 { 807ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 808ba3fc649SRoja Rani Yarubandi reg = <0 0x00880000 0 0x4000>; 809ba3fc649SRoja Rani Yarubandi clock-names = "se"; 810ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 811ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 812ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart0_default>; 813ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 814d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 815d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 816e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 817e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 818e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 819ba3fc649SRoja Rani Yarubandi status = "disabled"; 820ba3fc649SRoja Rani Yarubandi }; 821ba3fc649SRoja Rani Yarubandi 822ba3fc649SRoja Rani Yarubandi i2c1: i2c@884000 { 823ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 824ba3fc649SRoja Rani Yarubandi reg = <0 0x00884000 0 0x4000>; 825ba3fc649SRoja Rani Yarubandi clock-names = "se"; 826ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 827ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 828ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c1_default>; 829ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 830ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 831ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 832e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 833e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>, 834e23b1220SSibi Sankar <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 835e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 836e867f429SAkash Asthana "qup-memory"; 837ba3fc649SRoja Rani Yarubandi status = "disabled"; 838ba3fc649SRoja Rani Yarubandi }; 839ba3fc649SRoja Rani Yarubandi 840ba3fc649SRoja Rani Yarubandi spi1: spi@884000 { 841ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 842ba3fc649SRoja Rani Yarubandi reg = <0 0x00884000 0 0x4000>; 843ba3fc649SRoja Rani Yarubandi clock-names = "se"; 844ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 845ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 846ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi1_default>; 847ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 848ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 849ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 850d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 851d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 852e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 853e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 854e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 855ba3fc649SRoja Rani Yarubandi status = "disabled"; 856ba3fc649SRoja Rani Yarubandi }; 857ba3fc649SRoja Rani Yarubandi 858ba3fc649SRoja Rani Yarubandi uart1: serial@884000 { 859ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 860ba3fc649SRoja Rani Yarubandi reg = <0 0x00884000 0 0x4000>; 861ba3fc649SRoja Rani Yarubandi clock-names = "se"; 862ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 863ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 864ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart1_default>; 865ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 866d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 867d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 868e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 869e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 870e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 871ba3fc649SRoja Rani Yarubandi status = "disabled"; 872ba3fc649SRoja Rani Yarubandi }; 873ba3fc649SRoja Rani Yarubandi 874ba3fc649SRoja Rani Yarubandi i2c2: i2c@888000 { 875ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 876ba3fc649SRoja Rani Yarubandi reg = <0 0x00888000 0 0x4000>; 877ba3fc649SRoja Rani Yarubandi clock-names = "se"; 878ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 879ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 880ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c2_default>; 881ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 882ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 883ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 884e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 885e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>, 886e23b1220SSibi Sankar <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 887e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 888e867f429SAkash Asthana "qup-memory"; 889ba3fc649SRoja Rani Yarubandi status = "disabled"; 890ba3fc649SRoja Rani Yarubandi }; 891ba3fc649SRoja Rani Yarubandi 892ba3fc649SRoja Rani Yarubandi uart2: serial@888000 { 893ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 894ba3fc649SRoja Rani Yarubandi reg = <0 0x00888000 0 0x4000>; 895ba3fc649SRoja Rani Yarubandi clock-names = "se"; 896ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 897ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 898ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart2_default>; 899ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 900d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 901d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 902e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 903e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 904e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 905ba3fc649SRoja Rani Yarubandi status = "disabled"; 906ba3fc649SRoja Rani Yarubandi }; 907ba3fc649SRoja Rani Yarubandi 908ba3fc649SRoja Rani Yarubandi i2c3: i2c@88c000 { 909ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 910ba3fc649SRoja Rani Yarubandi reg = <0 0x0088c000 0 0x4000>; 911ba3fc649SRoja Rani Yarubandi clock-names = "se"; 912ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 913ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 914ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c3_default>; 915ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 916ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 917ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 918e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 919e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>, 920e23b1220SSibi Sankar <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 921e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 922e867f429SAkash Asthana "qup-memory"; 923ba3fc649SRoja Rani Yarubandi status = "disabled"; 924ba3fc649SRoja Rani Yarubandi }; 925ba3fc649SRoja Rani Yarubandi 926ba3fc649SRoja Rani Yarubandi spi3: spi@88c000 { 927ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 928ba3fc649SRoja Rani Yarubandi reg = <0 0x0088c000 0 0x4000>; 929ba3fc649SRoja Rani Yarubandi clock-names = "se"; 930ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 931ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 932ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi3_default>; 933ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 934ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 935ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 936d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 937d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 938e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 939e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 940e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 941ba3fc649SRoja Rani Yarubandi status = "disabled"; 942ba3fc649SRoja Rani Yarubandi }; 943ba3fc649SRoja Rani Yarubandi 944ba3fc649SRoja Rani Yarubandi uart3: serial@88c000 { 945ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 946ba3fc649SRoja Rani Yarubandi reg = <0 0x0088c000 0 0x4000>; 947ba3fc649SRoja Rani Yarubandi clock-names = "se"; 948ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 949ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 950ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart3_default>; 951ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 952d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 953d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 954e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 955e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 956e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 957ba3fc649SRoja Rani Yarubandi status = "disabled"; 958ba3fc649SRoja Rani Yarubandi }; 959ba3fc649SRoja Rani Yarubandi 960ba3fc649SRoja Rani Yarubandi i2c4: i2c@890000 { 961ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 962ba3fc649SRoja Rani Yarubandi reg = <0 0x00890000 0 0x4000>; 963ba3fc649SRoja Rani Yarubandi clock-names = "se"; 964ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 965ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 966ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c4_default>; 967ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 968ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 969ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 970e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 971e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>, 972e23b1220SSibi Sankar <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 973e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 974e867f429SAkash Asthana "qup-memory"; 975ba3fc649SRoja Rani Yarubandi status = "disabled"; 976ba3fc649SRoja Rani Yarubandi }; 977ba3fc649SRoja Rani Yarubandi 978ba3fc649SRoja Rani Yarubandi uart4: serial@890000 { 979ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 980ba3fc649SRoja Rani Yarubandi reg = <0 0x00890000 0 0x4000>; 981ba3fc649SRoja Rani Yarubandi clock-names = "se"; 982ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 983ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 984ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart4_default>; 985ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 986d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 987d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 988e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 989e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 990e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 991ba3fc649SRoja Rani Yarubandi status = "disabled"; 992ba3fc649SRoja Rani Yarubandi }; 993ba3fc649SRoja Rani Yarubandi 994ba3fc649SRoja Rani Yarubandi i2c5: i2c@894000 { 995ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 996ba3fc649SRoja Rani Yarubandi reg = <0 0x00894000 0 0x4000>; 997ba3fc649SRoja Rani Yarubandi clock-names = "se"; 998ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 999ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1000ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c5_default>; 1001ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1002ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1003ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1004e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 1005e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>, 1006e23b1220SSibi Sankar <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1007e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1008e867f429SAkash Asthana "qup-memory"; 1009ba3fc649SRoja Rani Yarubandi status = "disabled"; 1010ba3fc649SRoja Rani Yarubandi }; 1011ba3fc649SRoja Rani Yarubandi 1012ba3fc649SRoja Rani Yarubandi spi5: spi@894000 { 1013ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 1014ba3fc649SRoja Rani Yarubandi reg = <0 0x00894000 0 0x4000>; 1015ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1016ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1017ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1018ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi5_default>; 1019ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1020ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1021ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1022d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1023d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1024e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 1025e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 1026e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1027ba3fc649SRoja Rani Yarubandi status = "disabled"; 1028ba3fc649SRoja Rani Yarubandi }; 1029ba3fc649SRoja Rani Yarubandi 1030ba3fc649SRoja Rani Yarubandi uart5: serial@894000 { 1031ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 1032ba3fc649SRoja Rani Yarubandi reg = <0 0x00894000 0 0x4000>; 1033ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1034ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1035ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1036ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart5_default>; 1037ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1038d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1039d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1040e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 1041e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 1042e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1043ba3fc649SRoja Rani Yarubandi status = "disabled"; 1044ba3fc649SRoja Rani Yarubandi }; 1045ba3fc649SRoja Rani Yarubandi }; 1046ba3fc649SRoja Rani Yarubandi 104790db71e4SRajendra Nayak qupv3_id_1: geniqup@ac0000 { 104890db71e4SRajendra Nayak compatible = "qcom,geni-se-qup"; 104990db71e4SRajendra Nayak reg = <0 0x00ac0000 0 0x6000>; 105090db71e4SRajendra Nayak clock-names = "m-ahb", "s-ahb"; 105190db71e4SRajendra Nayak clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>, 105290db71e4SRajendra Nayak <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>; 105390db71e4SRajendra Nayak #address-cells = <2>; 105490db71e4SRajendra Nayak #size-cells = <2>; 105590db71e4SRajendra Nayak ranges; 10563d60d80aSSai Prakash Ranjan iommus = <&apps_smmu 0x4c3 0x0>; 1057e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>; 1058e867f429SAkash Asthana interconnect-names = "qup-core"; 105990db71e4SRajendra Nayak status = "disabled"; 106090db71e4SRajendra Nayak 1061ba3fc649SRoja Rani Yarubandi i2c6: i2c@a80000 { 1062ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1063ba3fc649SRoja Rani Yarubandi reg = <0 0x00a80000 0 0x4000>; 1064ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1065ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1066ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1067ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c6_default>; 1068ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1069ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1070ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1071e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1072e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>, 1073e23b1220SSibi Sankar <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1074e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1075e867f429SAkash Asthana "qup-memory"; 1076ba3fc649SRoja Rani Yarubandi status = "disabled"; 1077ba3fc649SRoja Rani Yarubandi }; 1078ba3fc649SRoja Rani Yarubandi 1079ba3fc649SRoja Rani Yarubandi spi6: spi@a80000 { 1080ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 1081ba3fc649SRoja Rani Yarubandi reg = <0 0x00a80000 0 0x4000>; 1082ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1083ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1084ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1085ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi6_default>; 1086ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1087ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1088ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1089d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1090d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1091e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1092e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1093e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1094ba3fc649SRoja Rani Yarubandi status = "disabled"; 1095ba3fc649SRoja Rani Yarubandi }; 1096ba3fc649SRoja Rani Yarubandi 1097ba3fc649SRoja Rani Yarubandi uart6: serial@a80000 { 1098ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 1099ba3fc649SRoja Rani Yarubandi reg = <0 0x00a80000 0 0x4000>; 1100ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1101ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1102ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1103ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart6_default>; 1104ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1105d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1106d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1107e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1108e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1109e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1110ba3fc649SRoja Rani Yarubandi status = "disabled"; 1111ba3fc649SRoja Rani Yarubandi }; 1112ba3fc649SRoja Rani Yarubandi 1113ba3fc649SRoja Rani Yarubandi i2c7: i2c@a84000 { 1114ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1115ba3fc649SRoja Rani Yarubandi reg = <0 0x00a84000 0 0x4000>; 1116ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1117ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1118ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1119ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c7_default>; 1120ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1121ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1122ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1123e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1124e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>, 1125e23b1220SSibi Sankar <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1126e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1127e867f429SAkash Asthana "qup-memory"; 1128ba3fc649SRoja Rani Yarubandi status = "disabled"; 1129ba3fc649SRoja Rani Yarubandi }; 1130ba3fc649SRoja Rani Yarubandi 1131ba3fc649SRoja Rani Yarubandi uart7: serial@a84000 { 1132ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 1133ba3fc649SRoja Rani Yarubandi reg = <0 0x00a84000 0 0x4000>; 1134ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1135ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1136ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1137ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart7_default>; 1138ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1139d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1140d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1141e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1142e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1143e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1144ba3fc649SRoja Rani Yarubandi status = "disabled"; 1145ba3fc649SRoja Rani Yarubandi }; 1146ba3fc649SRoja Rani Yarubandi 1147ba3fc649SRoja Rani Yarubandi i2c8: i2c@a88000 { 1148ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1149ba3fc649SRoja Rani Yarubandi reg = <0 0x00a88000 0 0x4000>; 1150ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1151ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1152ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1153ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c8_default>; 1154ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1155ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1156ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1157e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1158e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>, 1159e23b1220SSibi Sankar <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1160e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1161e867f429SAkash Asthana "qup-memory"; 1162ba3fc649SRoja Rani Yarubandi status = "disabled"; 1163ba3fc649SRoja Rani Yarubandi }; 1164ba3fc649SRoja Rani Yarubandi 1165ba3fc649SRoja Rani Yarubandi spi8: spi@a88000 { 1166ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 1167ba3fc649SRoja Rani Yarubandi reg = <0 0x00a88000 0 0x4000>; 1168ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1169ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1170ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1171ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi8_default>; 1172ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1173ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1174ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1175d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1176d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1177e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1178e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1179e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1180ba3fc649SRoja Rani Yarubandi status = "disabled"; 1181ba3fc649SRoja Rani Yarubandi }; 1182ba3fc649SRoja Rani Yarubandi 118390db71e4SRajendra Nayak uart8: serial@a88000 { 118490db71e4SRajendra Nayak compatible = "qcom,geni-debug-uart"; 118590db71e4SRajendra Nayak reg = <0 0x00a88000 0 0x4000>; 118690db71e4SRajendra Nayak clock-names = "se"; 118790db71e4SRajendra Nayak clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 118890db71e4SRajendra Nayak pinctrl-names = "default"; 118990db71e4SRajendra Nayak pinctrl-0 = <&qup_uart8_default>; 119090db71e4SRajendra Nayak interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1191d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1192d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1193e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1194e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1195e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 119690db71e4SRajendra Nayak status = "disabled"; 119790db71e4SRajendra Nayak }; 1198ba3fc649SRoja Rani Yarubandi 1199ba3fc649SRoja Rani Yarubandi i2c9: i2c@a8c000 { 1200ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1201ba3fc649SRoja Rani Yarubandi reg = <0 0x00a8c000 0 0x4000>; 1202ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1203ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1204ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1205ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c9_default>; 1206ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1207ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1208ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1209e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1210e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>, 1211e23b1220SSibi Sankar <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1212e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1213e867f429SAkash Asthana "qup-memory"; 1214ba3fc649SRoja Rani Yarubandi status = "disabled"; 1215ba3fc649SRoja Rani Yarubandi }; 1216ba3fc649SRoja Rani Yarubandi 1217ba3fc649SRoja Rani Yarubandi uart9: serial@a8c000 { 1218ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 1219ba3fc649SRoja Rani Yarubandi reg = <0 0x00a8c000 0 0x4000>; 1220ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1221ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1222ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1223ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart9_default>; 1224ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1225d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1226d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1227e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1228e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1229e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1230ba3fc649SRoja Rani Yarubandi status = "disabled"; 1231ba3fc649SRoja Rani Yarubandi }; 1232ba3fc649SRoja Rani Yarubandi 1233ba3fc649SRoja Rani Yarubandi i2c10: i2c@a90000 { 1234ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1235ba3fc649SRoja Rani Yarubandi reg = <0 0x00a90000 0 0x4000>; 1236ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1237ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1238ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1239ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c10_default>; 1240ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1241ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1242ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1243e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1244e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>, 1245e23b1220SSibi Sankar <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1246e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1247e867f429SAkash Asthana "qup-memory"; 1248ba3fc649SRoja Rani Yarubandi status = "disabled"; 1249ba3fc649SRoja Rani Yarubandi }; 1250ba3fc649SRoja Rani Yarubandi 1251ba3fc649SRoja Rani Yarubandi spi10: spi@a90000 { 1252ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 1253ba3fc649SRoja Rani Yarubandi reg = <0 0x00a90000 0 0x4000>; 1254ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1255ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1256ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1257ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi10_default>; 1258ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1259ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1260ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1261d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1262d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1263e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1264e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1265e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1266ba3fc649SRoja Rani Yarubandi status = "disabled"; 1267ba3fc649SRoja Rani Yarubandi }; 1268ba3fc649SRoja Rani Yarubandi 1269ba3fc649SRoja Rani Yarubandi uart10: serial@a90000 { 1270ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 1271ba3fc649SRoja Rani Yarubandi reg = <0 0x00a90000 0 0x4000>; 1272ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1273ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1274ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1275ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart10_default>; 1276ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1277d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1278d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1279e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1280e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1281e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1282ba3fc649SRoja Rani Yarubandi status = "disabled"; 1283ba3fc649SRoja Rani Yarubandi }; 1284ba3fc649SRoja Rani Yarubandi 1285ba3fc649SRoja Rani Yarubandi i2c11: i2c@a94000 { 1286ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1287ba3fc649SRoja Rani Yarubandi reg = <0 0x00a94000 0 0x4000>; 1288ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1289ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1290ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1291ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c11_default>; 1292ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1293ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1294ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1295e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1296e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>, 1297e23b1220SSibi Sankar <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1298e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1299e867f429SAkash Asthana "qup-memory"; 1300ba3fc649SRoja Rani Yarubandi status = "disabled"; 1301ba3fc649SRoja Rani Yarubandi }; 1302ba3fc649SRoja Rani Yarubandi 1303ba3fc649SRoja Rani Yarubandi spi11: spi@a94000 { 1304ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 1305ba3fc649SRoja Rani Yarubandi reg = <0 0x00a94000 0 0x4000>; 1306ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1307ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1308ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1309ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi11_default>; 1310ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1311ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1312ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1313d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1314d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1315e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1316e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1317e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1318ba3fc649SRoja Rani Yarubandi status = "disabled"; 1319ba3fc649SRoja Rani Yarubandi }; 1320ba3fc649SRoja Rani Yarubandi 1321ba3fc649SRoja Rani Yarubandi uart11: serial@a94000 { 1322ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 1323ba3fc649SRoja Rani Yarubandi reg = <0 0x00a94000 0 0x4000>; 1324ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1325ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1326ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1327ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart11_default>; 1328ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1329d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1330d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1331e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1332e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1333e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1334ba3fc649SRoja Rani Yarubandi status = "disabled"; 1335ba3fc649SRoja Rani Yarubandi }; 133690db71e4SRajendra Nayak }; 133790db71e4SRajendra Nayak 1338b1b24dd7SOdelu Kukatla config_noc: interconnect@1500000 { 1339b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-config-noc"; 1340b1b24dd7SOdelu Kukatla reg = <0 0x01500000 0 0x28000>; 1341e23b1220SSibi Sankar #interconnect-cells = <2>; 1342b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1343b1b24dd7SOdelu Kukatla }; 1344b1b24dd7SOdelu Kukatla 1345b1b24dd7SOdelu Kukatla system_noc: interconnect@1620000 { 1346b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-system-noc"; 1347b1b24dd7SOdelu Kukatla reg = <0 0x01620000 0 0x17080>; 1348e23b1220SSibi Sankar #interconnect-cells = <2>; 1349b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1350b1b24dd7SOdelu Kukatla }; 1351b1b24dd7SOdelu Kukatla 1352b1b24dd7SOdelu Kukatla mc_virt: interconnect@1638000 { 1353b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-mc-virt"; 1354b1b24dd7SOdelu Kukatla reg = <0 0x01638000 0 0x1000>; 1355e23b1220SSibi Sankar #interconnect-cells = <2>; 1356b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1357b1b24dd7SOdelu Kukatla }; 1358b1b24dd7SOdelu Kukatla 1359b1b24dd7SOdelu Kukatla qup_virt: interconnect@1650000 { 1360b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-qup-virt"; 1361b1b24dd7SOdelu Kukatla reg = <0 0x01650000 0 0x1000>; 1362e23b1220SSibi Sankar #interconnect-cells = <2>; 1363b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1364b1b24dd7SOdelu Kukatla }; 1365b1b24dd7SOdelu Kukatla 1366b1b24dd7SOdelu Kukatla aggre1_noc: interconnect@16e0000 { 1367b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-aggre1-noc"; 1368b1b24dd7SOdelu Kukatla reg = <0 0x016e0000 0 0x15080>; 1369e23b1220SSibi Sankar #interconnect-cells = <2>; 1370b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1371b1b24dd7SOdelu Kukatla }; 1372b1b24dd7SOdelu Kukatla 1373b1b24dd7SOdelu Kukatla aggre2_noc: interconnect@1705000 { 1374b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-aggre2-noc"; 1375b1b24dd7SOdelu Kukatla reg = <0 0x01705000 0 0x9000>; 1376e23b1220SSibi Sankar #interconnect-cells = <2>; 1377b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1378b1b24dd7SOdelu Kukatla }; 1379b1b24dd7SOdelu Kukatla 1380b1b24dd7SOdelu Kukatla compute_noc: interconnect@170e000 { 1381b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-compute-noc"; 1382b1b24dd7SOdelu Kukatla reg = <0 0x0170e000 0 0x6000>; 1383e23b1220SSibi Sankar #interconnect-cells = <2>; 1384b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1385b1b24dd7SOdelu Kukatla }; 1386b1b24dd7SOdelu Kukatla 1387b1b24dd7SOdelu Kukatla mmss_noc: interconnect@1740000 { 1388b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-mmss-noc"; 1389b1b24dd7SOdelu Kukatla reg = <0 0x01740000 0 0x1c100>; 1390e23b1220SSibi Sankar #interconnect-cells = <2>; 1391b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1392b1b24dd7SOdelu Kukatla }; 1393b1b24dd7SOdelu Kukatla 1394b1b24dd7SOdelu Kukatla ipa_virt: interconnect@1e00000 { 1395b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-ipa-virt"; 1396b1b24dd7SOdelu Kukatla reg = <0 0x01e00000 0 0x1000>; 1397e23b1220SSibi Sankar #interconnect-cells = <2>; 1398b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1399b1b24dd7SOdelu Kukatla }; 1400b1b24dd7SOdelu Kukatla 1401d82fade8SAlex Elder ipa: ipa@1e40000 { 1402d82fade8SAlex Elder compatible = "qcom,sc7180-ipa"; 1403d82fade8SAlex Elder 14048f34831dSAlex Elder iommus = <&apps_smmu 0x440 0x0>, 14058f34831dSAlex Elder <&apps_smmu 0x442 0x0>; 1406d82fade8SAlex Elder reg = <0 0x1e40000 0 0x7000>, 1407d82fade8SAlex Elder <0 0x1e47000 0 0x2000>, 1408d82fade8SAlex Elder <0 0x1e04000 0 0x2c000>; 1409d82fade8SAlex Elder reg-names = "ipa-reg", 1410d82fade8SAlex Elder "ipa-shared", 1411d82fade8SAlex Elder "gsi"; 1412d82fade8SAlex Elder 1413cfee3ea0SAlex Elder interrupts-extended = <&intc GIC_SPI 311 IRQ_TYPE_EDGE_RISING>, 1414cfee3ea0SAlex Elder <&intc GIC_SPI 432 IRQ_TYPE_LEVEL_HIGH>, 1415d82fade8SAlex Elder <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 1416d82fade8SAlex Elder <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>; 1417d82fade8SAlex Elder interrupt-names = "ipa", 1418d82fade8SAlex Elder "gsi", 1419d82fade8SAlex Elder "ipa-clock-query", 1420d82fade8SAlex Elder "ipa-setup-ready"; 1421d82fade8SAlex Elder 1422d82fade8SAlex Elder clocks = <&rpmhcc RPMH_IPA_CLK>; 1423d82fade8SAlex Elder clock-names = "core"; 1424d82fade8SAlex Elder 1425e23b1220SSibi Sankar interconnects = <&aggre2_noc MASTER_IPA 0 &mc_virt SLAVE_EBI1 0>, 1426e23b1220SSibi Sankar <&aggre2_noc MASTER_IPA 0 &system_noc SLAVE_IMEM 0>, 1427e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_IPA_CFG 0>; 1428d82fade8SAlex Elder interconnect-names = "memory", 1429d82fade8SAlex Elder "imem", 1430d82fade8SAlex Elder "config"; 1431d82fade8SAlex Elder 1432d82fade8SAlex Elder qcom,smem-states = <&ipa_smp2p_out 0>, 1433d82fade8SAlex Elder <&ipa_smp2p_out 1>; 1434d82fade8SAlex Elder qcom,smem-state-names = "ipa-clock-enabled-valid", 1435d82fade8SAlex Elder "ipa-clock-enabled"; 1436d82fade8SAlex Elder 1437d82fade8SAlex Elder modem-remoteproc = <&remoteproc_mpss>; 1438d82fade8SAlex Elder 1439d82fade8SAlex Elder status = "disabled"; 1440d82fade8SAlex Elder }; 1441d82fade8SAlex Elder 1442f5ab220dSSibi Sankar tcsr_mutex_regs: syscon@1f40000 { 1443f5ab220dSSibi Sankar compatible = "syscon"; 1444f5ab220dSSibi Sankar reg = <0 0x01f40000 0 0x40000>; 1445f5ab220dSSibi Sankar }; 1446f5ab220dSSibi Sankar 1447bec71ba2SSibi Sankar tcsr_regs: syscon@1fc0000 { 1448bec71ba2SSibi Sankar compatible = "syscon"; 1449bec71ba2SSibi Sankar reg = <0 0x01fc0000 0 0x40000>; 1450bec71ba2SSibi Sankar }; 1451bec71ba2SSibi Sankar 145290db71e4SRajendra Nayak tlmm: pinctrl@3500000 { 145390db71e4SRajendra Nayak compatible = "qcom,sc7180-pinctrl"; 145490db71e4SRajendra Nayak reg = <0 0x03500000 0 0x300000>, 145590db71e4SRajendra Nayak <0 0x03900000 0 0x300000>, 145690db71e4SRajendra Nayak <0 0x03d00000 0 0x300000>; 145790db71e4SRajendra Nayak reg-names = "west", "north", "south"; 145890db71e4SRajendra Nayak interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 145990db71e4SRajendra Nayak gpio-controller; 146090db71e4SRajendra Nayak #gpio-cells = <2>; 146190db71e4SRajendra Nayak interrupt-controller; 146290db71e4SRajendra Nayak #interrupt-cells = <2>; 146390db71e4SRajendra Nayak gpio-ranges = <&tlmm 0 0 120>; 1464456d677cSMaulik Shah wakeup-parent = <&pdc>; 146590db71e4SRajendra Nayak 1466681a607aSTanmay Shah dp_hot_plug_det: dp-hot-plug-det { 1467681a607aSTanmay Shah pinmux { 1468681a607aSTanmay Shah pins = "gpio117"; 1469681a607aSTanmay Shah function = "dp_hot"; 1470681a607aSTanmay Shah }; 1471681a607aSTanmay Shah 1472681a607aSTanmay Shah pinconf { 1473681a607aSTanmay Shah pins = "gpio117"; 1474681a607aSTanmay Shah bias-disable; 1475681a607aSTanmay Shah input-enable; 1476681a607aSTanmay Shah }; 1477681a607aSTanmay Shah }; 1478681a607aSTanmay Shah 1479ba3fc649SRoja Rani Yarubandi qspi_clk: qspi-clk { 1480ba3fc649SRoja Rani Yarubandi pinmux { 1481ba3fc649SRoja Rani Yarubandi pins = "gpio63"; 1482ba3fc649SRoja Rani Yarubandi function = "qspi_clk"; 1483ba3fc649SRoja Rani Yarubandi }; 1484ba3fc649SRoja Rani Yarubandi }; 1485ba3fc649SRoja Rani Yarubandi 1486ba3fc649SRoja Rani Yarubandi qspi_cs0: qspi-cs0 { 1487ba3fc649SRoja Rani Yarubandi pinmux { 1488ba3fc649SRoja Rani Yarubandi pins = "gpio68"; 1489ba3fc649SRoja Rani Yarubandi function = "qspi_cs"; 1490ba3fc649SRoja Rani Yarubandi }; 1491ba3fc649SRoja Rani Yarubandi }; 1492ba3fc649SRoja Rani Yarubandi 1493ba3fc649SRoja Rani Yarubandi qspi_cs1: qspi-cs1 { 1494ba3fc649SRoja Rani Yarubandi pinmux { 1495ba3fc649SRoja Rani Yarubandi pins = "gpio72"; 1496ba3fc649SRoja Rani Yarubandi function = "qspi_cs"; 1497ba3fc649SRoja Rani Yarubandi }; 1498ba3fc649SRoja Rani Yarubandi }; 1499ba3fc649SRoja Rani Yarubandi 1500ba3fc649SRoja Rani Yarubandi qspi_data01: qspi-data01 { 1501ba3fc649SRoja Rani Yarubandi pinmux-data { 1502ba3fc649SRoja Rani Yarubandi pins = "gpio64", "gpio65"; 1503ba3fc649SRoja Rani Yarubandi function = "qspi_data"; 1504ba3fc649SRoja Rani Yarubandi }; 1505ba3fc649SRoja Rani Yarubandi }; 1506ba3fc649SRoja Rani Yarubandi 1507ba3fc649SRoja Rani Yarubandi qspi_data12: qspi-data12 { 1508ba3fc649SRoja Rani Yarubandi pinmux-data { 1509ba3fc649SRoja Rani Yarubandi pins = "gpio66", "gpio67"; 1510ba3fc649SRoja Rani Yarubandi function = "qspi_data"; 1511ba3fc649SRoja Rani Yarubandi }; 1512ba3fc649SRoja Rani Yarubandi }; 1513ba3fc649SRoja Rani Yarubandi 1514ba3fc649SRoja Rani Yarubandi qup_i2c0_default: qup-i2c0-default { 1515ba3fc649SRoja Rani Yarubandi pinmux { 1516ba3fc649SRoja Rani Yarubandi pins = "gpio34", "gpio35"; 1517ba3fc649SRoja Rani Yarubandi function = "qup00"; 1518ba3fc649SRoja Rani Yarubandi }; 1519ba3fc649SRoja Rani Yarubandi }; 1520ba3fc649SRoja Rani Yarubandi 1521ba3fc649SRoja Rani Yarubandi qup_i2c1_default: qup-i2c1-default { 1522ba3fc649SRoja Rani Yarubandi pinmux { 1523ba3fc649SRoja Rani Yarubandi pins = "gpio0", "gpio1"; 1524ba3fc649SRoja Rani Yarubandi function = "qup01"; 1525ba3fc649SRoja Rani Yarubandi }; 1526ba3fc649SRoja Rani Yarubandi }; 1527ba3fc649SRoja Rani Yarubandi 1528ba3fc649SRoja Rani Yarubandi qup_i2c2_default: qup-i2c2-default { 1529ba3fc649SRoja Rani Yarubandi pinmux { 1530ba3fc649SRoja Rani Yarubandi pins = "gpio15", "gpio16"; 153129c5cb64SDouglas Anderson function = "qup02_i2c"; 1532ba3fc649SRoja Rani Yarubandi }; 1533ba3fc649SRoja Rani Yarubandi }; 1534ba3fc649SRoja Rani Yarubandi 1535ba3fc649SRoja Rani Yarubandi qup_i2c3_default: qup-i2c3-default { 1536ba3fc649SRoja Rani Yarubandi pinmux { 1537ba3fc649SRoja Rani Yarubandi pins = "gpio38", "gpio39"; 1538ba3fc649SRoja Rani Yarubandi function = "qup03"; 1539ba3fc649SRoja Rani Yarubandi }; 1540ba3fc649SRoja Rani Yarubandi }; 1541ba3fc649SRoja Rani Yarubandi 1542ba3fc649SRoja Rani Yarubandi qup_i2c4_default: qup-i2c4-default { 1543ba3fc649SRoja Rani Yarubandi pinmux { 1544ba3fc649SRoja Rani Yarubandi pins = "gpio115", "gpio116"; 154529c5cb64SDouglas Anderson function = "qup04_i2c"; 1546ba3fc649SRoja Rani Yarubandi }; 1547ba3fc649SRoja Rani Yarubandi }; 1548ba3fc649SRoja Rani Yarubandi 1549ba3fc649SRoja Rani Yarubandi qup_i2c5_default: qup-i2c5-default { 1550ba3fc649SRoja Rani Yarubandi pinmux { 1551ba3fc649SRoja Rani Yarubandi pins = "gpio25", "gpio26"; 1552ba3fc649SRoja Rani Yarubandi function = "qup05"; 1553ba3fc649SRoja Rani Yarubandi }; 1554ba3fc649SRoja Rani Yarubandi }; 1555ba3fc649SRoja Rani Yarubandi 1556ba3fc649SRoja Rani Yarubandi qup_i2c6_default: qup-i2c6-default { 1557ba3fc649SRoja Rani Yarubandi pinmux { 1558ba3fc649SRoja Rani Yarubandi pins = "gpio59", "gpio60"; 1559ba3fc649SRoja Rani Yarubandi function = "qup10"; 1560ba3fc649SRoja Rani Yarubandi }; 1561ba3fc649SRoja Rani Yarubandi }; 1562ba3fc649SRoja Rani Yarubandi 1563ba3fc649SRoja Rani Yarubandi qup_i2c7_default: qup-i2c7-default { 1564ba3fc649SRoja Rani Yarubandi pinmux { 1565ba3fc649SRoja Rani Yarubandi pins = "gpio6", "gpio7"; 156629c5cb64SDouglas Anderson function = "qup11_i2c"; 1567ba3fc649SRoja Rani Yarubandi }; 1568ba3fc649SRoja Rani Yarubandi }; 1569ba3fc649SRoja Rani Yarubandi 1570ba3fc649SRoja Rani Yarubandi qup_i2c8_default: qup-i2c8-default { 1571ba3fc649SRoja Rani Yarubandi pinmux { 1572ba3fc649SRoja Rani Yarubandi pins = "gpio42", "gpio43"; 1573ba3fc649SRoja Rani Yarubandi function = "qup12"; 1574ba3fc649SRoja Rani Yarubandi }; 1575ba3fc649SRoja Rani Yarubandi }; 1576ba3fc649SRoja Rani Yarubandi 1577ba3fc649SRoja Rani Yarubandi qup_i2c9_default: qup-i2c9-default { 1578ba3fc649SRoja Rani Yarubandi pinmux { 1579ba3fc649SRoja Rani Yarubandi pins = "gpio46", "gpio47"; 158029c5cb64SDouglas Anderson function = "qup13_i2c"; 1581ba3fc649SRoja Rani Yarubandi }; 1582ba3fc649SRoja Rani Yarubandi }; 1583ba3fc649SRoja Rani Yarubandi 1584ba3fc649SRoja Rani Yarubandi qup_i2c10_default: qup-i2c10-default { 1585ba3fc649SRoja Rani Yarubandi pinmux { 1586ba3fc649SRoja Rani Yarubandi pins = "gpio86", "gpio87"; 1587ba3fc649SRoja Rani Yarubandi function = "qup14"; 1588ba3fc649SRoja Rani Yarubandi }; 1589ba3fc649SRoja Rani Yarubandi }; 1590ba3fc649SRoja Rani Yarubandi 1591ba3fc649SRoja Rani Yarubandi qup_i2c11_default: qup-i2c11-default { 1592ba3fc649SRoja Rani Yarubandi pinmux { 1593ba3fc649SRoja Rani Yarubandi pins = "gpio53", "gpio54"; 1594ba3fc649SRoja Rani Yarubandi function = "qup15"; 1595ba3fc649SRoja Rani Yarubandi }; 1596ba3fc649SRoja Rani Yarubandi }; 1597ba3fc649SRoja Rani Yarubandi 1598ba3fc649SRoja Rani Yarubandi qup_spi0_default: qup-spi0-default { 1599ba3fc649SRoja Rani Yarubandi pinmux { 1600ba3fc649SRoja Rani Yarubandi pins = "gpio34", "gpio35", 1601ba3fc649SRoja Rani Yarubandi "gpio36", "gpio37"; 1602ba3fc649SRoja Rani Yarubandi function = "qup00"; 1603ba3fc649SRoja Rani Yarubandi }; 1604ba3fc649SRoja Rani Yarubandi }; 1605ba3fc649SRoja Rani Yarubandi 160637dd4b77SDouglas Anderson qup_spi0_cs_gpio: qup-spi0-cs-gpio { 160737dd4b77SDouglas Anderson pinmux { 160837dd4b77SDouglas Anderson pins = "gpio34", "gpio35", 160937dd4b77SDouglas Anderson "gpio36"; 161037dd4b77SDouglas Anderson function = "qup00"; 161137dd4b77SDouglas Anderson }; 161237dd4b77SDouglas Anderson 161337dd4b77SDouglas Anderson pinmux-cs { 161437dd4b77SDouglas Anderson pins = "gpio37"; 161537dd4b77SDouglas Anderson function = "gpio"; 161637dd4b77SDouglas Anderson }; 161737dd4b77SDouglas Anderson }; 161837dd4b77SDouglas Anderson 1619ba3fc649SRoja Rani Yarubandi qup_spi1_default: qup-spi1-default { 1620ba3fc649SRoja Rani Yarubandi pinmux { 1621ba3fc649SRoja Rani Yarubandi pins = "gpio0", "gpio1", 1622d8b076b8SRajendra Nayak "gpio2", "gpio3"; 1623ba3fc649SRoja Rani Yarubandi function = "qup01"; 1624ba3fc649SRoja Rani Yarubandi }; 1625ba3fc649SRoja Rani Yarubandi }; 1626ba3fc649SRoja Rani Yarubandi 162737dd4b77SDouglas Anderson qup_spi1_cs_gpio: qup-spi1-cs-gpio { 162837dd4b77SDouglas Anderson pinmux { 162937dd4b77SDouglas Anderson pins = "gpio0", "gpio1", 163037dd4b77SDouglas Anderson "gpio2"; 163137dd4b77SDouglas Anderson function = "qup01"; 163237dd4b77SDouglas Anderson }; 163337dd4b77SDouglas Anderson 163437dd4b77SDouglas Anderson pinmux-cs { 163537dd4b77SDouglas Anderson pins = "gpio3"; 163637dd4b77SDouglas Anderson function = "gpio"; 163737dd4b77SDouglas Anderson }; 163837dd4b77SDouglas Anderson }; 163937dd4b77SDouglas Anderson 1640ba3fc649SRoja Rani Yarubandi qup_spi3_default: qup-spi3-default { 1641ba3fc649SRoja Rani Yarubandi pinmux { 1642ba3fc649SRoja Rani Yarubandi pins = "gpio38", "gpio39", 1643ba3fc649SRoja Rani Yarubandi "gpio40", "gpio41"; 1644ba3fc649SRoja Rani Yarubandi function = "qup03"; 1645ba3fc649SRoja Rani Yarubandi }; 1646ba3fc649SRoja Rani Yarubandi }; 1647ba3fc649SRoja Rani Yarubandi 164837dd4b77SDouglas Anderson qup_spi3_cs_gpio: qup-spi3-cs-gpio { 164937dd4b77SDouglas Anderson pinmux { 165037dd4b77SDouglas Anderson pins = "gpio38", "gpio39", 165137dd4b77SDouglas Anderson "gpio40"; 165237dd4b77SDouglas Anderson function = "qup03"; 165337dd4b77SDouglas Anderson }; 165437dd4b77SDouglas Anderson 165537dd4b77SDouglas Anderson pinmux-cs { 165637dd4b77SDouglas Anderson pins = "gpio41"; 165737dd4b77SDouglas Anderson function = "gpio"; 165837dd4b77SDouglas Anderson }; 165937dd4b77SDouglas Anderson }; 166037dd4b77SDouglas Anderson 1661ba3fc649SRoja Rani Yarubandi qup_spi5_default: qup-spi5-default { 1662ba3fc649SRoja Rani Yarubandi pinmux { 1663ba3fc649SRoja Rani Yarubandi pins = "gpio25", "gpio26", 1664ba3fc649SRoja Rani Yarubandi "gpio27", "gpio28"; 1665ba3fc649SRoja Rani Yarubandi function = "qup05"; 1666ba3fc649SRoja Rani Yarubandi }; 1667ba3fc649SRoja Rani Yarubandi }; 1668ba3fc649SRoja Rani Yarubandi 166937dd4b77SDouglas Anderson qup_spi5_cs_gpio: qup-spi5-cs-gpio { 167037dd4b77SDouglas Anderson pinmux { 167137dd4b77SDouglas Anderson pins = "gpio25", "gpio26", 167237dd4b77SDouglas Anderson "gpio27"; 167337dd4b77SDouglas Anderson function = "qup05"; 167437dd4b77SDouglas Anderson }; 167537dd4b77SDouglas Anderson 167637dd4b77SDouglas Anderson pinmux-cs { 167737dd4b77SDouglas Anderson pins = "gpio28"; 167837dd4b77SDouglas Anderson function = "gpio"; 167937dd4b77SDouglas Anderson }; 168037dd4b77SDouglas Anderson }; 168137dd4b77SDouglas Anderson 1682ba3fc649SRoja Rani Yarubandi qup_spi6_default: qup-spi6-default { 1683ba3fc649SRoja Rani Yarubandi pinmux { 1684ba3fc649SRoja Rani Yarubandi pins = "gpio59", "gpio60", 1685d8b076b8SRajendra Nayak "gpio61", "gpio62"; 1686ba3fc649SRoja Rani Yarubandi function = "qup10"; 1687ba3fc649SRoja Rani Yarubandi }; 1688ba3fc649SRoja Rani Yarubandi }; 1689ba3fc649SRoja Rani Yarubandi 169037dd4b77SDouglas Anderson qup_spi6_cs_gpio: qup-spi6-cs-gpio { 169137dd4b77SDouglas Anderson pinmux { 169237dd4b77SDouglas Anderson pins = "gpio59", "gpio60", 169337dd4b77SDouglas Anderson "gpio61"; 169437dd4b77SDouglas Anderson function = "qup10"; 169537dd4b77SDouglas Anderson }; 169637dd4b77SDouglas Anderson 169737dd4b77SDouglas Anderson pinmux-cs { 169837dd4b77SDouglas Anderson pins = "gpio62"; 169937dd4b77SDouglas Anderson function = "gpio"; 170037dd4b77SDouglas Anderson }; 170137dd4b77SDouglas Anderson }; 170237dd4b77SDouglas Anderson 1703ba3fc649SRoja Rani Yarubandi qup_spi8_default: qup-spi8-default { 1704ba3fc649SRoja Rani Yarubandi pinmux { 1705ba3fc649SRoja Rani Yarubandi pins = "gpio42", "gpio43", 1706ba3fc649SRoja Rani Yarubandi "gpio44", "gpio45"; 1707ba3fc649SRoja Rani Yarubandi function = "qup12"; 1708ba3fc649SRoja Rani Yarubandi }; 1709ba3fc649SRoja Rani Yarubandi }; 1710ba3fc649SRoja Rani Yarubandi 171137dd4b77SDouglas Anderson qup_spi8_cs_gpio: qup-spi8-cs-gpio { 171237dd4b77SDouglas Anderson pinmux { 171337dd4b77SDouglas Anderson pins = "gpio42", "gpio43", 171437dd4b77SDouglas Anderson "gpio44"; 171537dd4b77SDouglas Anderson function = "qup12"; 171637dd4b77SDouglas Anderson }; 171737dd4b77SDouglas Anderson 171837dd4b77SDouglas Anderson pinmux-cs { 171937dd4b77SDouglas Anderson pins = "gpio45"; 172037dd4b77SDouglas Anderson function = "gpio"; 172137dd4b77SDouglas Anderson }; 172237dd4b77SDouglas Anderson }; 172337dd4b77SDouglas Anderson 1724ba3fc649SRoja Rani Yarubandi qup_spi10_default: qup-spi10-default { 1725ba3fc649SRoja Rani Yarubandi pinmux { 1726ba3fc649SRoja Rani Yarubandi pins = "gpio86", "gpio87", 1727d8b076b8SRajendra Nayak "gpio88", "gpio89"; 1728ba3fc649SRoja Rani Yarubandi function = "qup14"; 1729ba3fc649SRoja Rani Yarubandi }; 1730ba3fc649SRoja Rani Yarubandi }; 1731ba3fc649SRoja Rani Yarubandi 173237dd4b77SDouglas Anderson qup_spi10_cs_gpio: qup-spi10-cs-gpio { 173337dd4b77SDouglas Anderson pinmux { 173437dd4b77SDouglas Anderson pins = "gpio86", "gpio87", 173537dd4b77SDouglas Anderson "gpio88"; 173637dd4b77SDouglas Anderson function = "qup14"; 173737dd4b77SDouglas Anderson }; 173837dd4b77SDouglas Anderson 173937dd4b77SDouglas Anderson pinmux-cs { 174037dd4b77SDouglas Anderson pins = "gpio89"; 174137dd4b77SDouglas Anderson function = "gpio"; 174237dd4b77SDouglas Anderson }; 174337dd4b77SDouglas Anderson }; 174437dd4b77SDouglas Anderson 1745ba3fc649SRoja Rani Yarubandi qup_spi11_default: qup-spi11-default { 1746ba3fc649SRoja Rani Yarubandi pinmux { 1747ba3fc649SRoja Rani Yarubandi pins = "gpio53", "gpio54", 1748ba3fc649SRoja Rani Yarubandi "gpio55", "gpio56"; 1749ba3fc649SRoja Rani Yarubandi function = "qup15"; 1750ba3fc649SRoja Rani Yarubandi }; 1751ba3fc649SRoja Rani Yarubandi }; 1752ba3fc649SRoja Rani Yarubandi 175337dd4b77SDouglas Anderson qup_spi11_cs_gpio: qup-spi11-cs-gpio { 175437dd4b77SDouglas Anderson pinmux { 175537dd4b77SDouglas Anderson pins = "gpio53", "gpio54", 175637dd4b77SDouglas Anderson "gpio55"; 175737dd4b77SDouglas Anderson function = "qup15"; 175837dd4b77SDouglas Anderson }; 175937dd4b77SDouglas Anderson 176037dd4b77SDouglas Anderson pinmux-cs { 176137dd4b77SDouglas Anderson pins = "gpio56"; 176237dd4b77SDouglas Anderson function = "gpio"; 176337dd4b77SDouglas Anderson }; 176437dd4b77SDouglas Anderson }; 176537dd4b77SDouglas Anderson 1766ba3fc649SRoja Rani Yarubandi qup_uart0_default: qup-uart0-default { 1767ba3fc649SRoja Rani Yarubandi pinmux { 1768ba3fc649SRoja Rani Yarubandi pins = "gpio34", "gpio35", 1769ba3fc649SRoja Rani Yarubandi "gpio36", "gpio37"; 1770ba3fc649SRoja Rani Yarubandi function = "qup00"; 1771ba3fc649SRoja Rani Yarubandi }; 1772ba3fc649SRoja Rani Yarubandi }; 1773ba3fc649SRoja Rani Yarubandi 1774ba3fc649SRoja Rani Yarubandi qup_uart1_default: qup-uart1-default { 1775ba3fc649SRoja Rani Yarubandi pinmux { 1776ba3fc649SRoja Rani Yarubandi pins = "gpio0", "gpio1", 1777ba3fc649SRoja Rani Yarubandi "gpio2", "gpio3"; 1778ba3fc649SRoja Rani Yarubandi function = "qup01"; 1779ba3fc649SRoja Rani Yarubandi }; 1780ba3fc649SRoja Rani Yarubandi }; 1781ba3fc649SRoja Rani Yarubandi 1782ba3fc649SRoja Rani Yarubandi qup_uart2_default: qup-uart2-default { 1783ba3fc649SRoja Rani Yarubandi pinmux { 1784ba3fc649SRoja Rani Yarubandi pins = "gpio15", "gpio16"; 178529c5cb64SDouglas Anderson function = "qup02_uart"; 1786ba3fc649SRoja Rani Yarubandi }; 1787ba3fc649SRoja Rani Yarubandi }; 1788ba3fc649SRoja Rani Yarubandi 1789ba3fc649SRoja Rani Yarubandi qup_uart3_default: qup-uart3-default { 1790ba3fc649SRoja Rani Yarubandi pinmux { 1791ba3fc649SRoja Rani Yarubandi pins = "gpio38", "gpio39", 1792ba3fc649SRoja Rani Yarubandi "gpio40", "gpio41"; 1793ba3fc649SRoja Rani Yarubandi function = "qup03"; 1794ba3fc649SRoja Rani Yarubandi }; 1795ba3fc649SRoja Rani Yarubandi }; 1796ba3fc649SRoja Rani Yarubandi 1797ba3fc649SRoja Rani Yarubandi qup_uart4_default: qup-uart4-default { 1798ba3fc649SRoja Rani Yarubandi pinmux { 1799ba3fc649SRoja Rani Yarubandi pins = "gpio115", "gpio116"; 180029c5cb64SDouglas Anderson function = "qup04_uart"; 1801ba3fc649SRoja Rani Yarubandi }; 1802ba3fc649SRoja Rani Yarubandi }; 1803ba3fc649SRoja Rani Yarubandi 1804ba3fc649SRoja Rani Yarubandi qup_uart5_default: qup-uart5-default { 1805ba3fc649SRoja Rani Yarubandi pinmux { 1806ba3fc649SRoja Rani Yarubandi pins = "gpio25", "gpio26", 1807ba3fc649SRoja Rani Yarubandi "gpio27", "gpio28"; 1808ba3fc649SRoja Rani Yarubandi function = "qup05"; 1809ba3fc649SRoja Rani Yarubandi }; 1810ba3fc649SRoja Rani Yarubandi }; 1811ba3fc649SRoja Rani Yarubandi 1812ba3fc649SRoja Rani Yarubandi qup_uart6_default: qup-uart6-default { 1813ba3fc649SRoja Rani Yarubandi pinmux { 1814ba3fc649SRoja Rani Yarubandi pins = "gpio59", "gpio60", 1815ba3fc649SRoja Rani Yarubandi "gpio61", "gpio62"; 1816ba3fc649SRoja Rani Yarubandi function = "qup10"; 1817ba3fc649SRoja Rani Yarubandi }; 1818ba3fc649SRoja Rani Yarubandi }; 1819ba3fc649SRoja Rani Yarubandi 1820ba3fc649SRoja Rani Yarubandi qup_uart7_default: qup-uart7-default { 1821ba3fc649SRoja Rani Yarubandi pinmux { 1822ba3fc649SRoja Rani Yarubandi pins = "gpio6", "gpio7"; 182329c5cb64SDouglas Anderson function = "qup11_uart"; 1824ba3fc649SRoja Rani Yarubandi }; 1825ba3fc649SRoja Rani Yarubandi }; 1826ba3fc649SRoja Rani Yarubandi 182790db71e4SRajendra Nayak qup_uart8_default: qup-uart8-default { 182890db71e4SRajendra Nayak pinmux { 182990db71e4SRajendra Nayak pins = "gpio44", "gpio45"; 183090db71e4SRajendra Nayak function = "qup12"; 183190db71e4SRajendra Nayak }; 183290db71e4SRajendra Nayak }; 1833ba3fc649SRoja Rani Yarubandi 1834ba3fc649SRoja Rani Yarubandi qup_uart9_default: qup-uart9-default { 1835ba3fc649SRoja Rani Yarubandi pinmux { 1836ba3fc649SRoja Rani Yarubandi pins = "gpio46", "gpio47"; 183729c5cb64SDouglas Anderson function = "qup13_uart"; 1838ba3fc649SRoja Rani Yarubandi }; 1839ba3fc649SRoja Rani Yarubandi }; 1840ba3fc649SRoja Rani Yarubandi 1841ba3fc649SRoja Rani Yarubandi qup_uart10_default: qup-uart10-default { 1842ba3fc649SRoja Rani Yarubandi pinmux { 1843ba3fc649SRoja Rani Yarubandi pins = "gpio86", "gpio87", 1844ba3fc649SRoja Rani Yarubandi "gpio88", "gpio89"; 1845ba3fc649SRoja Rani Yarubandi function = "qup14"; 1846ba3fc649SRoja Rani Yarubandi }; 1847ba3fc649SRoja Rani Yarubandi }; 1848ba3fc649SRoja Rani Yarubandi 1849ba3fc649SRoja Rani Yarubandi qup_uart11_default: qup-uart11-default { 1850ba3fc649SRoja Rani Yarubandi pinmux { 1851ba3fc649SRoja Rani Yarubandi pins = "gpio53", "gpio54", 1852ba3fc649SRoja Rani Yarubandi "gpio55", "gpio56"; 1853ba3fc649SRoja Rani Yarubandi function = "qup15"; 1854ba3fc649SRoja Rani Yarubandi }; 1855ba3fc649SRoja Rani Yarubandi }; 185624254a8eSVeerabhadrarao Badiganti 1857*96ddfbf4SAjit Pandey sec_mi2s_active: sec-mi2s-active { 1858*96ddfbf4SAjit Pandey pinmux { 1859*96ddfbf4SAjit Pandey pins = "gpio49", "gpio50", "gpio51"; 1860*96ddfbf4SAjit Pandey function = "mi2s_1"; 1861*96ddfbf4SAjit Pandey }; 1862*96ddfbf4SAjit Pandey 1863*96ddfbf4SAjit Pandey pinconf { 1864*96ddfbf4SAjit Pandey pins = "gpio49", "gpio50", "gpio51"; 1865*96ddfbf4SAjit Pandey drive-strength = <8>; 1866*96ddfbf4SAjit Pandey bias-pull-up; 1867*96ddfbf4SAjit Pandey }; 1868*96ddfbf4SAjit Pandey }; 1869*96ddfbf4SAjit Pandey 1870*96ddfbf4SAjit Pandey pri_mi2s_active: pri-mi2s-active { 1871*96ddfbf4SAjit Pandey pinmux { 1872*96ddfbf4SAjit Pandey pins = "gpio53", "gpio54", "gpio55", "gpio56"; 1873*96ddfbf4SAjit Pandey function = "mi2s_0"; 1874*96ddfbf4SAjit Pandey }; 1875*96ddfbf4SAjit Pandey 1876*96ddfbf4SAjit Pandey pinconf { 1877*96ddfbf4SAjit Pandey pins = "gpio53", "gpio54", "gpio55", "gpio56"; 1878*96ddfbf4SAjit Pandey drive-strength = <8>; 1879*96ddfbf4SAjit Pandey bias-pull-up; 1880*96ddfbf4SAjit Pandey }; 1881*96ddfbf4SAjit Pandey }; 1882*96ddfbf4SAjit Pandey 1883*96ddfbf4SAjit Pandey pri_mi2s_mclk_active: pri-mi2s-mclk-active { 1884*96ddfbf4SAjit Pandey pinmux { 1885*96ddfbf4SAjit Pandey pins = "gpio57"; 1886*96ddfbf4SAjit Pandey function = "lpass_ext"; 1887*96ddfbf4SAjit Pandey }; 1888*96ddfbf4SAjit Pandey 1889*96ddfbf4SAjit Pandey pinconf { 1890*96ddfbf4SAjit Pandey pins = "gpio57"; 1891*96ddfbf4SAjit Pandey drive-strength = <8>; 1892*96ddfbf4SAjit Pandey bias-pull-up; 1893*96ddfbf4SAjit Pandey }; 1894*96ddfbf4SAjit Pandey }; 1895*96ddfbf4SAjit Pandey 189624254a8eSVeerabhadrarao Badiganti sdc1_on: sdc1-on { 189724254a8eSVeerabhadrarao Badiganti pinconf-clk { 189824254a8eSVeerabhadrarao Badiganti pins = "sdc1_clk"; 189924254a8eSVeerabhadrarao Badiganti bias-disable; 190024254a8eSVeerabhadrarao Badiganti drive-strength = <16>; 190124254a8eSVeerabhadrarao Badiganti }; 190224254a8eSVeerabhadrarao Badiganti 190324254a8eSVeerabhadrarao Badiganti pinconf-cmd { 190424254a8eSVeerabhadrarao Badiganti pins = "sdc1_cmd"; 190524254a8eSVeerabhadrarao Badiganti bias-pull-up; 190624254a8eSVeerabhadrarao Badiganti drive-strength = <10>; 190724254a8eSVeerabhadrarao Badiganti }; 190824254a8eSVeerabhadrarao Badiganti 190924254a8eSVeerabhadrarao Badiganti pinconf-data { 191024254a8eSVeerabhadrarao Badiganti pins = "sdc1_data"; 191124254a8eSVeerabhadrarao Badiganti bias-pull-up; 191224254a8eSVeerabhadrarao Badiganti drive-strength = <10>; 191324254a8eSVeerabhadrarao Badiganti }; 191424254a8eSVeerabhadrarao Badiganti 191524254a8eSVeerabhadrarao Badiganti pinconf-rclk { 191624254a8eSVeerabhadrarao Badiganti pins = "sdc1_rclk"; 191724254a8eSVeerabhadrarao Badiganti bias-pull-down; 191824254a8eSVeerabhadrarao Badiganti }; 191924254a8eSVeerabhadrarao Badiganti }; 192024254a8eSVeerabhadrarao Badiganti 192124254a8eSVeerabhadrarao Badiganti sdc1_off: sdc1-off { 192224254a8eSVeerabhadrarao Badiganti pinconf-clk { 192324254a8eSVeerabhadrarao Badiganti pins = "sdc1_clk"; 192424254a8eSVeerabhadrarao Badiganti bias-disable; 192524254a8eSVeerabhadrarao Badiganti drive-strength = <2>; 192624254a8eSVeerabhadrarao Badiganti }; 192724254a8eSVeerabhadrarao Badiganti 192824254a8eSVeerabhadrarao Badiganti pinconf-cmd { 192924254a8eSVeerabhadrarao Badiganti pins = "sdc1_cmd"; 193024254a8eSVeerabhadrarao Badiganti bias-pull-up; 193124254a8eSVeerabhadrarao Badiganti drive-strength = <2>; 193224254a8eSVeerabhadrarao Badiganti }; 193324254a8eSVeerabhadrarao Badiganti 193424254a8eSVeerabhadrarao Badiganti pinconf-data { 193524254a8eSVeerabhadrarao Badiganti pins = "sdc1_data"; 193624254a8eSVeerabhadrarao Badiganti bias-pull-up; 193724254a8eSVeerabhadrarao Badiganti drive-strength = <2>; 193824254a8eSVeerabhadrarao Badiganti }; 193924254a8eSVeerabhadrarao Badiganti 194024254a8eSVeerabhadrarao Badiganti pinconf-rclk { 194124254a8eSVeerabhadrarao Badiganti pins = "sdc1_rclk"; 194224254a8eSVeerabhadrarao Badiganti bias-pull-down; 194324254a8eSVeerabhadrarao Badiganti }; 194424254a8eSVeerabhadrarao Badiganti }; 194524254a8eSVeerabhadrarao Badiganti 194624254a8eSVeerabhadrarao Badiganti sdc2_on: sdc2-on { 194724254a8eSVeerabhadrarao Badiganti pinconf-clk { 194824254a8eSVeerabhadrarao Badiganti pins = "sdc2_clk"; 194924254a8eSVeerabhadrarao Badiganti bias-disable; 195024254a8eSVeerabhadrarao Badiganti drive-strength = <16>; 195124254a8eSVeerabhadrarao Badiganti }; 195224254a8eSVeerabhadrarao Badiganti 195324254a8eSVeerabhadrarao Badiganti pinconf-cmd { 195424254a8eSVeerabhadrarao Badiganti pins = "sdc2_cmd"; 195524254a8eSVeerabhadrarao Badiganti bias-pull-up; 195624254a8eSVeerabhadrarao Badiganti drive-strength = <10>; 195724254a8eSVeerabhadrarao Badiganti }; 195824254a8eSVeerabhadrarao Badiganti 195924254a8eSVeerabhadrarao Badiganti pinconf-data { 196024254a8eSVeerabhadrarao Badiganti pins = "sdc2_data"; 196124254a8eSVeerabhadrarao Badiganti bias-pull-up; 196224254a8eSVeerabhadrarao Badiganti drive-strength = <10>; 196324254a8eSVeerabhadrarao Badiganti }; 196424254a8eSVeerabhadrarao Badiganti 196524254a8eSVeerabhadrarao Badiganti pinconf-sd-cd { 196624254a8eSVeerabhadrarao Badiganti pins = "gpio69"; 196724254a8eSVeerabhadrarao Badiganti bias-pull-up; 196824254a8eSVeerabhadrarao Badiganti drive-strength = <2>; 196924254a8eSVeerabhadrarao Badiganti }; 197024254a8eSVeerabhadrarao Badiganti }; 197124254a8eSVeerabhadrarao Badiganti 197224254a8eSVeerabhadrarao Badiganti sdc2_off: sdc2-off { 197324254a8eSVeerabhadrarao Badiganti pinconf-clk { 197424254a8eSVeerabhadrarao Badiganti pins = "sdc2_clk"; 197524254a8eSVeerabhadrarao Badiganti bias-disable; 197624254a8eSVeerabhadrarao Badiganti drive-strength = <2>; 197724254a8eSVeerabhadrarao Badiganti }; 197824254a8eSVeerabhadrarao Badiganti 197924254a8eSVeerabhadrarao Badiganti pinconf-cmd { 198024254a8eSVeerabhadrarao Badiganti pins = "sdc2_cmd"; 198124254a8eSVeerabhadrarao Badiganti bias-pull-up; 198224254a8eSVeerabhadrarao Badiganti drive-strength = <2>; 198324254a8eSVeerabhadrarao Badiganti }; 198424254a8eSVeerabhadrarao Badiganti 198524254a8eSVeerabhadrarao Badiganti pinconf-data { 198624254a8eSVeerabhadrarao Badiganti pins = "sdc2_data"; 198724254a8eSVeerabhadrarao Badiganti bias-pull-up; 198824254a8eSVeerabhadrarao Badiganti drive-strength = <2>; 198924254a8eSVeerabhadrarao Badiganti }; 199024254a8eSVeerabhadrarao Badiganti 199124254a8eSVeerabhadrarao Badiganti pinconf-sd-cd { 199224254a8eSVeerabhadrarao Badiganti pins = "gpio69"; 199324254a8eSVeerabhadrarao Badiganti bias-disable; 199424254a8eSVeerabhadrarao Badiganti drive-strength = <2>; 199524254a8eSVeerabhadrarao Badiganti }; 199624254a8eSVeerabhadrarao Badiganti }; 199724254a8eSVeerabhadrarao Badiganti }; 199824254a8eSVeerabhadrarao Badiganti 199939cfcf61SStephen Boyd remoteproc_mpss: remoteproc@4080000 { 200039cfcf61SStephen Boyd compatible = "qcom,sc7180-mpss-pas"; 200139cfcf61SStephen Boyd reg = <0 0x04080000 0 0x4040>, <0 0x04180000 0 0x48>; 200239cfcf61SStephen Boyd reg-names = "qdsp6", "rmb"; 200339cfcf61SStephen Boyd 200439cfcf61SStephen Boyd interrupts-extended = <&intc GIC_SPI 266 IRQ_TYPE_EDGE_RISING>, 200539cfcf61SStephen Boyd <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 200639cfcf61SStephen Boyd <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 200739cfcf61SStephen Boyd <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 200839cfcf61SStephen Boyd <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 200939cfcf61SStephen Boyd <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 201039cfcf61SStephen Boyd interrupt-names = "wdog", "fatal", "ready", "handover", 201139cfcf61SStephen Boyd "stop-ack", "shutdown-ack"; 201239cfcf61SStephen Boyd 201339cfcf61SStephen Boyd clocks = <&gcc GCC_MSS_CFG_AHB_CLK>, 201439cfcf61SStephen Boyd <&gcc GCC_MSS_Q6_MEMNOC_AXI_CLK>, 201539cfcf61SStephen Boyd <&gcc GCC_MSS_NAV_AXI_CLK>, 201639cfcf61SStephen Boyd <&gcc GCC_MSS_SNOC_AXI_CLK>, 201739cfcf61SStephen Boyd <&gcc GCC_MSS_MFAB_AXIS_CLK>, 201839cfcf61SStephen Boyd <&rpmhcc RPMH_CXO_CLK>; 201939cfcf61SStephen Boyd clock-names = "iface", "bus", "nav", "snoc_axi", 202039cfcf61SStephen Boyd "mnoc_axi", "xo"; 202139cfcf61SStephen Boyd 202239cfcf61SStephen Boyd power-domains = <&aoss_qmp AOSS_QMP_LS_MODEM>, 202339cfcf61SStephen Boyd <&rpmhpd SC7180_CX>, 202439cfcf61SStephen Boyd <&rpmhpd SC7180_MX>, 202539cfcf61SStephen Boyd <&rpmhpd SC7180_MSS>; 202639cfcf61SStephen Boyd power-domain-names = "load_state", "cx", "mx", "mss"; 202739cfcf61SStephen Boyd 202839cfcf61SStephen Boyd memory-region = <&mpss_mem>; 202939cfcf61SStephen Boyd 203039cfcf61SStephen Boyd qcom,smem-states = <&modem_smp2p_out 0>; 203139cfcf61SStephen Boyd qcom,smem-state-names = "stop"; 203239cfcf61SStephen Boyd 203339cfcf61SStephen Boyd resets = <&aoss_reset AOSS_CC_MSS_RESTART>, 203439cfcf61SStephen Boyd <&pdc_reset PDC_MODEM_SYNC_RESET>; 203539cfcf61SStephen Boyd reset-names = "mss_restart", "pdc_reset"; 203639cfcf61SStephen Boyd 203739cfcf61SStephen Boyd qcom,halt-regs = <&tcsr_mutex_regs 0x23000 0x25000 0x24000>; 203839cfcf61SStephen Boyd qcom,spare-regs = <&tcsr_regs 0xb3e4>; 203939cfcf61SStephen Boyd 204039cfcf61SStephen Boyd status = "disabled"; 204139cfcf61SStephen Boyd 204239cfcf61SStephen Boyd glink-edge { 204339cfcf61SStephen Boyd interrupts = <GIC_SPI 449 IRQ_TYPE_EDGE_RISING>; 204439cfcf61SStephen Boyd label = "modem"; 204539cfcf61SStephen Boyd qcom,remote-pid = <1>; 204639cfcf61SStephen Boyd mboxes = <&apss_shared 12>; 204739cfcf61SStephen Boyd }; 204839cfcf61SStephen Boyd }; 204939cfcf61SStephen Boyd 205039f3d3bbSSharat Masetty gpu: gpu@5000000 { 205139f3d3bbSSharat Masetty compatible = "qcom,adreno-618.0", "qcom,adreno"; 205239f3d3bbSSharat Masetty #stream-id-cells = <16>; 205339f3d3bbSSharat Masetty reg = <0 0x05000000 0 0x40000>, <0 0x0509e000 0 0x1000>, 205439f3d3bbSSharat Masetty <0 0x05061000 0 0x800>; 205539f3d3bbSSharat Masetty reg-names = "kgsl_3d0_reg_memory", "cx_mem", "cx_dbgc"; 205639f3d3bbSSharat Masetty interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>; 205739f3d3bbSSharat Masetty iommus = <&adreno_smmu 0>; 205839f3d3bbSSharat Masetty operating-points-v2 = <&gpu_opp_table>; 205939f3d3bbSSharat Masetty qcom,gmu = <&gmu>; 206039f3d3bbSSharat Masetty 20612315ae70SAkhil P Oommen #cooling-cells = <2>; 20622315ae70SAkhil P Oommen 2063e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_GFX3D 0 &mc_virt SLAVE_EBI1 0>; 2064dd7dc299SSharat Masetty interconnect-names = "gfx-mem"; 2065dd7dc299SSharat Masetty 206639f3d3bbSSharat Masetty gpu_opp_table: opp-table { 206739f3d3bbSSharat Masetty compatible = "operating-points-v2"; 206839f3d3bbSSharat Masetty 206939f3d3bbSSharat Masetty opp-800000000 { 207039f3d3bbSSharat Masetty opp-hz = /bits/ 64 <800000000>; 207139f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 2072c8c6c187SSharat Masetty opp-peak-kBps = <8532000>; 207339f3d3bbSSharat Masetty }; 207439f3d3bbSSharat Masetty 207539f3d3bbSSharat Masetty opp-650000000 { 207639f3d3bbSSharat Masetty opp-hz = /bits/ 64 <650000000>; 207739f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 2078c8c6c187SSharat Masetty opp-peak-kBps = <7216000>; 207939f3d3bbSSharat Masetty }; 208039f3d3bbSSharat Masetty 208139f3d3bbSSharat Masetty opp-565000000 { 208239f3d3bbSSharat Masetty opp-hz = /bits/ 64 <565000000>; 208339f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 2084c8c6c187SSharat Masetty opp-peak-kBps = <5412000>; 208539f3d3bbSSharat Masetty }; 208639f3d3bbSSharat Masetty 208739f3d3bbSSharat Masetty opp-430000000 { 208839f3d3bbSSharat Masetty opp-hz = /bits/ 64 <430000000>; 208939f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 2090c8c6c187SSharat Masetty opp-peak-kBps = <5412000>; 209139f3d3bbSSharat Masetty }; 209239f3d3bbSSharat Masetty 209339f3d3bbSSharat Masetty opp-355000000 { 209439f3d3bbSSharat Masetty opp-hz = /bits/ 64 <355000000>; 209539f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 2096c8c6c187SSharat Masetty opp-peak-kBps = <3072000>; 209739f3d3bbSSharat Masetty }; 209839f3d3bbSSharat Masetty 209939f3d3bbSSharat Masetty opp-267000000 { 210039f3d3bbSSharat Masetty opp-hz = /bits/ 64 <267000000>; 210139f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 2102c8c6c187SSharat Masetty opp-peak-kBps = <3072000>; 210339f3d3bbSSharat Masetty }; 210439f3d3bbSSharat Masetty 210539f3d3bbSSharat Masetty opp-180000000 { 210639f3d3bbSSharat Masetty opp-hz = /bits/ 64 <180000000>; 210739f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 2108c8c6c187SSharat Masetty opp-peak-kBps = <1804000>; 210939f3d3bbSSharat Masetty }; 211039f3d3bbSSharat Masetty }; 211139f3d3bbSSharat Masetty }; 211239f3d3bbSSharat Masetty 211339f3d3bbSSharat Masetty adreno_smmu: iommu@5040000 { 2114c42c3f05SRob Clark compatible = "qcom,sc7180-smmu-v2", "qcom,adreno-smmu", "qcom,smmu-v2"; 211539f3d3bbSSharat Masetty reg = <0 0x05040000 0 0x10000>; 211639f3d3bbSSharat Masetty #iommu-cells = <1>; 211739f3d3bbSSharat Masetty #global-interrupts = <2>; 211839f3d3bbSSharat Masetty interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>, 211939f3d3bbSSharat Masetty <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>, 212039f3d3bbSSharat Masetty <GIC_SPI 364 IRQ_TYPE_EDGE_RISING>, 212139f3d3bbSSharat Masetty <GIC_SPI 365 IRQ_TYPE_EDGE_RISING>, 212239f3d3bbSSharat Masetty <GIC_SPI 366 IRQ_TYPE_EDGE_RISING>, 212339f3d3bbSSharat Masetty <GIC_SPI 367 IRQ_TYPE_EDGE_RISING>, 212439f3d3bbSSharat Masetty <GIC_SPI 368 IRQ_TYPE_EDGE_RISING>, 212539f3d3bbSSharat Masetty <GIC_SPI 369 IRQ_TYPE_EDGE_RISING>, 212639f3d3bbSSharat Masetty <GIC_SPI 370 IRQ_TYPE_EDGE_RISING>, 212739f3d3bbSSharat Masetty <GIC_SPI 371 IRQ_TYPE_EDGE_RISING>; 212839f3d3bbSSharat Masetty 212939f3d3bbSSharat Masetty clocks = <&gcc GCC_GPU_MEMNOC_GFX_CLK>, 213039f3d3bbSSharat Masetty <&gcc GCC_GPU_CFG_AHB_CLK>; 213139f3d3bbSSharat Masetty clock-names = "bus", "iface"; 213239f3d3bbSSharat Masetty 213339f3d3bbSSharat Masetty power-domains = <&gpucc CX_GDSC>; 213439f3d3bbSSharat Masetty }; 213539f3d3bbSSharat Masetty 213639f3d3bbSSharat Masetty gmu: gmu@506a000 { 213739f3d3bbSSharat Masetty compatible="qcom,adreno-gmu-618.0", "qcom,adreno-gmu"; 213839f3d3bbSSharat Masetty reg = <0 0x0506a000 0 0x31000>, <0 0x0b290000 0 0x10000>, 213939f3d3bbSSharat Masetty <0 0x0b490000 0 0x10000>; 214039f3d3bbSSharat Masetty reg-names = "gmu", "gmu_pdc", "gmu_pdc_seq"; 214139f3d3bbSSharat Masetty interrupts = <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 214239f3d3bbSSharat Masetty <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 214339f3d3bbSSharat Masetty interrupt-names = "hfi", "gmu"; 214439f3d3bbSSharat Masetty clocks = <&gpucc GPU_CC_CX_GMU_CLK>, 214539f3d3bbSSharat Masetty <&gpucc GPU_CC_CXO_CLK>, 214639f3d3bbSSharat Masetty <&gcc GCC_DDRSS_GPU_AXI_CLK>, 214739f3d3bbSSharat Masetty <&gcc GCC_GPU_MEMNOC_GFX_CLK>; 214839f3d3bbSSharat Masetty clock-names = "gmu", "cxo", "axi", "memnoc"; 214939f3d3bbSSharat Masetty power-domains = <&gpucc CX_GDSC>, <&gpucc GX_GDSC>; 215039f3d3bbSSharat Masetty power-domain-names = "cx", "gx"; 215139f3d3bbSSharat Masetty iommus = <&adreno_smmu 5>; 215239f3d3bbSSharat Masetty operating-points-v2 = <&gmu_opp_table>; 215339f3d3bbSSharat Masetty 215439f3d3bbSSharat Masetty gmu_opp_table: opp-table { 215539f3d3bbSSharat Masetty compatible = "operating-points-v2"; 215639f3d3bbSSharat Masetty 215739f3d3bbSSharat Masetty opp-200000000 { 215839f3d3bbSSharat Masetty opp-hz = /bits/ 64 <200000000>; 215939f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 216039f3d3bbSSharat Masetty }; 216139f3d3bbSSharat Masetty }; 216239f3d3bbSSharat Masetty }; 216339f3d3bbSSharat Masetty 2164a0e5aea1SDouglas Anderson gpucc: clock-controller@5090000 { 2165a0e5aea1SDouglas Anderson compatible = "qcom,sc7180-gpucc"; 2166a0e5aea1SDouglas Anderson reg = <0 0x05090000 0 0x9000>; 2167a0e5aea1SDouglas Anderson clocks = <&rpmhcc RPMH_CXO_CLK>, 2168a0e5aea1SDouglas Anderson <&gcc GCC_GPU_GPLL0_CLK_SRC>, 2169a0e5aea1SDouglas Anderson <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>; 2170a0e5aea1SDouglas Anderson clock-names = "bi_tcxo", 2171a0e5aea1SDouglas Anderson "gcc_gpu_gpll0_clk_src", 2172a0e5aea1SDouglas Anderson "gcc_gpu_gpll0_div_clk_src"; 2173a0e5aea1SDouglas Anderson #clock-cells = <1>; 2174a0e5aea1SDouglas Anderson #reset-cells = <1>; 2175a0e5aea1SDouglas Anderson #power-domain-cells = <1>; 2176a0e5aea1SDouglas Anderson }; 2177a0e5aea1SDouglas Anderson 217895c31e68SSai Prakash Ranjan stm@6002000 { 217995c31e68SSai Prakash Ranjan compatible = "arm,coresight-stm", "arm,primecell"; 218095c31e68SSai Prakash Ranjan reg = <0 0x06002000 0 0x1000>, 218195c31e68SSai Prakash Ranjan <0 0x16280000 0 0x180000>; 218295c31e68SSai Prakash Ranjan reg-names = "stm-base", "stm-stimulus-base"; 218395c31e68SSai Prakash Ranjan 218495c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 218595c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 218695c31e68SSai Prakash Ranjan 218795c31e68SSai Prakash Ranjan out-ports { 218895c31e68SSai Prakash Ranjan port { 218995c31e68SSai Prakash Ranjan stm_out: endpoint { 219095c31e68SSai Prakash Ranjan remote-endpoint = <&funnel0_in7>; 219195c31e68SSai Prakash Ranjan }; 219295c31e68SSai Prakash Ranjan }; 219395c31e68SSai Prakash Ranjan }; 219495c31e68SSai Prakash Ranjan }; 219595c31e68SSai Prakash Ranjan 219695c31e68SSai Prakash Ranjan funnel@6041000 { 219795c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 219895c31e68SSai Prakash Ranjan reg = <0 0x06041000 0 0x1000>; 219995c31e68SSai Prakash Ranjan 220095c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 220195c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 220295c31e68SSai Prakash Ranjan 220395c31e68SSai Prakash Ranjan out-ports { 220495c31e68SSai Prakash Ranjan port { 220595c31e68SSai Prakash Ranjan funnel0_out: endpoint { 220695c31e68SSai Prakash Ranjan remote-endpoint = <&merge_funnel_in0>; 220795c31e68SSai Prakash Ranjan }; 220895c31e68SSai Prakash Ranjan }; 220995c31e68SSai Prakash Ranjan }; 221095c31e68SSai Prakash Ranjan 221195c31e68SSai Prakash Ranjan in-ports { 221295c31e68SSai Prakash Ranjan #address-cells = <1>; 221395c31e68SSai Prakash Ranjan #size-cells = <0>; 221495c31e68SSai Prakash Ranjan 221595c31e68SSai Prakash Ranjan port@7 { 221695c31e68SSai Prakash Ranjan reg = <7>; 221795c31e68SSai Prakash Ranjan funnel0_in7: endpoint { 221895c31e68SSai Prakash Ranjan remote-endpoint = <&stm_out>; 221995c31e68SSai Prakash Ranjan }; 222095c31e68SSai Prakash Ranjan }; 222195c31e68SSai Prakash Ranjan }; 222295c31e68SSai Prakash Ranjan }; 222395c31e68SSai Prakash Ranjan 222495c31e68SSai Prakash Ranjan funnel@6042000 { 222595c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 222695c31e68SSai Prakash Ranjan reg = <0 0x06042000 0 0x1000>; 222795c31e68SSai Prakash Ranjan 222895c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 222995c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 223095c31e68SSai Prakash Ranjan 223195c31e68SSai Prakash Ranjan out-ports { 223295c31e68SSai Prakash Ranjan port { 223395c31e68SSai Prakash Ranjan funnel1_out: endpoint { 223495c31e68SSai Prakash Ranjan remote-endpoint = <&merge_funnel_in1>; 223595c31e68SSai Prakash Ranjan }; 223695c31e68SSai Prakash Ranjan }; 223795c31e68SSai Prakash Ranjan }; 223895c31e68SSai Prakash Ranjan 223995c31e68SSai Prakash Ranjan in-ports { 224095c31e68SSai Prakash Ranjan #address-cells = <1>; 224195c31e68SSai Prakash Ranjan #size-cells = <0>; 224295c31e68SSai Prakash Ranjan 224395c31e68SSai Prakash Ranjan port@4 { 224495c31e68SSai Prakash Ranjan reg = <4>; 224595c31e68SSai Prakash Ranjan funnel1_in4: endpoint { 224695c31e68SSai Prakash Ranjan remote-endpoint = <&apss_merge_funnel_out>; 224795c31e68SSai Prakash Ranjan }; 224895c31e68SSai Prakash Ranjan }; 224995c31e68SSai Prakash Ranjan }; 225095c31e68SSai Prakash Ranjan }; 225195c31e68SSai Prakash Ranjan 225295c31e68SSai Prakash Ranjan funnel@6045000 { 225395c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 225495c31e68SSai Prakash Ranjan reg = <0 0x06045000 0 0x1000>; 225595c31e68SSai Prakash Ranjan 225695c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 225795c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 225895c31e68SSai Prakash Ranjan 225995c31e68SSai Prakash Ranjan out-ports { 226095c31e68SSai Prakash Ranjan port { 226195c31e68SSai Prakash Ranjan merge_funnel_out: endpoint { 226295c31e68SSai Prakash Ranjan remote-endpoint = <&swao_funnel_in>; 226395c31e68SSai Prakash Ranjan }; 226495c31e68SSai Prakash Ranjan }; 226595c31e68SSai Prakash Ranjan }; 226695c31e68SSai Prakash Ranjan 226795c31e68SSai Prakash Ranjan in-ports { 226895c31e68SSai Prakash Ranjan #address-cells = <1>; 226995c31e68SSai Prakash Ranjan #size-cells = <0>; 227095c31e68SSai Prakash Ranjan 227195c31e68SSai Prakash Ranjan port@0 { 227295c31e68SSai Prakash Ranjan reg = <0>; 227395c31e68SSai Prakash Ranjan merge_funnel_in0: endpoint { 227495c31e68SSai Prakash Ranjan remote-endpoint = <&funnel0_out>; 227595c31e68SSai Prakash Ranjan }; 227695c31e68SSai Prakash Ranjan }; 227795c31e68SSai Prakash Ranjan 227895c31e68SSai Prakash Ranjan port@1 { 227995c31e68SSai Prakash Ranjan reg = <1>; 228095c31e68SSai Prakash Ranjan merge_funnel_in1: endpoint { 228195c31e68SSai Prakash Ranjan remote-endpoint = <&funnel1_out>; 228295c31e68SSai Prakash Ranjan }; 228395c31e68SSai Prakash Ranjan }; 228495c31e68SSai Prakash Ranjan }; 228595c31e68SSai Prakash Ranjan }; 228695c31e68SSai Prakash Ranjan 228795c31e68SSai Prakash Ranjan replicator@6046000 { 228895c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-replicator", "arm,primecell"; 228995c31e68SSai Prakash Ranjan reg = <0 0x06046000 0 0x1000>; 229095c31e68SSai Prakash Ranjan 229195c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 229295c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 229395c31e68SSai Prakash Ranjan 229495c31e68SSai Prakash Ranjan out-ports { 229595c31e68SSai Prakash Ranjan port { 229695c31e68SSai Prakash Ranjan replicator_out: endpoint { 229795c31e68SSai Prakash Ranjan remote-endpoint = <&etr_in>; 229895c31e68SSai Prakash Ranjan }; 229995c31e68SSai Prakash Ranjan }; 230095c31e68SSai Prakash Ranjan }; 230195c31e68SSai Prakash Ranjan 230295c31e68SSai Prakash Ranjan in-ports { 230395c31e68SSai Prakash Ranjan port { 230495c31e68SSai Prakash Ranjan replicator_in: endpoint { 230595c31e68SSai Prakash Ranjan remote-endpoint = <&swao_replicator_out>; 230695c31e68SSai Prakash Ranjan }; 230795c31e68SSai Prakash Ranjan }; 230895c31e68SSai Prakash Ranjan }; 230995c31e68SSai Prakash Ranjan }; 231095c31e68SSai Prakash Ranjan 231195c31e68SSai Prakash Ranjan etr@6048000 { 231295c31e68SSai Prakash Ranjan compatible = "arm,coresight-tmc", "arm,primecell"; 231395c31e68SSai Prakash Ranjan reg = <0 0x06048000 0 0x1000>; 2314015156e6SSai Prakash Ranjan iommus = <&apps_smmu 0x04a0 0x20>; 231595c31e68SSai Prakash Ranjan 231695c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 231795c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 231895c31e68SSai Prakash Ranjan arm,scatter-gather; 231995c31e68SSai Prakash Ranjan 232095c31e68SSai Prakash Ranjan in-ports { 232195c31e68SSai Prakash Ranjan port { 232295c31e68SSai Prakash Ranjan etr_in: endpoint { 232395c31e68SSai Prakash Ranjan remote-endpoint = <&replicator_out>; 232495c31e68SSai Prakash Ranjan }; 232595c31e68SSai Prakash Ranjan }; 232695c31e68SSai Prakash Ranjan }; 232795c31e68SSai Prakash Ranjan }; 232895c31e68SSai Prakash Ranjan 232995c31e68SSai Prakash Ranjan funnel@6b04000 { 233095c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 233195c31e68SSai Prakash Ranjan reg = <0 0x06b04000 0 0x1000>; 233295c31e68SSai Prakash Ranjan 233395c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 233495c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 233595c31e68SSai Prakash Ranjan 233695c31e68SSai Prakash Ranjan out-ports { 233795c31e68SSai Prakash Ranjan port { 233895c31e68SSai Prakash Ranjan swao_funnel_out: endpoint { 233995c31e68SSai Prakash Ranjan remote-endpoint = <&etf_in>; 234095c31e68SSai Prakash Ranjan }; 234195c31e68SSai Prakash Ranjan }; 234295c31e68SSai Prakash Ranjan }; 234395c31e68SSai Prakash Ranjan 234495c31e68SSai Prakash Ranjan in-ports { 234595c31e68SSai Prakash Ranjan #address-cells = <1>; 234695c31e68SSai Prakash Ranjan #size-cells = <0>; 234795c31e68SSai Prakash Ranjan 234895c31e68SSai Prakash Ranjan port@7 { 234995c31e68SSai Prakash Ranjan reg = <7>; 235095c31e68SSai Prakash Ranjan swao_funnel_in: endpoint { 235195c31e68SSai Prakash Ranjan remote-endpoint = <&merge_funnel_out>; 235295c31e68SSai Prakash Ranjan }; 235395c31e68SSai Prakash Ranjan }; 235495c31e68SSai Prakash Ranjan }; 235595c31e68SSai Prakash Ranjan }; 235695c31e68SSai Prakash Ranjan 235795c31e68SSai Prakash Ranjan etf@6b05000 { 235895c31e68SSai Prakash Ranjan compatible = "arm,coresight-tmc", "arm,primecell"; 235995c31e68SSai Prakash Ranjan reg = <0 0x06b05000 0 0x1000>; 236095c31e68SSai Prakash Ranjan 236195c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 236295c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 236395c31e68SSai Prakash Ranjan 236495c31e68SSai Prakash Ranjan out-ports { 236595c31e68SSai Prakash Ranjan port { 236695c31e68SSai Prakash Ranjan etf_out: endpoint { 236795c31e68SSai Prakash Ranjan remote-endpoint = <&swao_replicator_in>; 236895c31e68SSai Prakash Ranjan }; 236995c31e68SSai Prakash Ranjan }; 237095c31e68SSai Prakash Ranjan }; 237195c31e68SSai Prakash Ranjan 237295c31e68SSai Prakash Ranjan in-ports { 237395c31e68SSai Prakash Ranjan port { 237495c31e68SSai Prakash Ranjan etf_in: endpoint { 237595c31e68SSai Prakash Ranjan remote-endpoint = <&swao_funnel_out>; 237695c31e68SSai Prakash Ranjan }; 237795c31e68SSai Prakash Ranjan }; 237895c31e68SSai Prakash Ranjan }; 237995c31e68SSai Prakash Ranjan }; 238095c31e68SSai Prakash Ranjan 238195c31e68SSai Prakash Ranjan replicator@6b06000 { 238295c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-replicator", "arm,primecell"; 238395c31e68SSai Prakash Ranjan reg = <0 0x06b06000 0 0x1000>; 238495c31e68SSai Prakash Ranjan 238595c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 238695c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 23878aa6ac22SSai Prakash Ranjan qcom,replicator-loses-context; 238895c31e68SSai Prakash Ranjan 238995c31e68SSai Prakash Ranjan out-ports { 239095c31e68SSai Prakash Ranjan port { 239195c31e68SSai Prakash Ranjan swao_replicator_out: endpoint { 239295c31e68SSai Prakash Ranjan remote-endpoint = <&replicator_in>; 239395c31e68SSai Prakash Ranjan }; 239495c31e68SSai Prakash Ranjan }; 239595c31e68SSai Prakash Ranjan }; 239695c31e68SSai Prakash Ranjan 239795c31e68SSai Prakash Ranjan in-ports { 239895c31e68SSai Prakash Ranjan port { 239995c31e68SSai Prakash Ranjan swao_replicator_in: endpoint { 240095c31e68SSai Prakash Ranjan remote-endpoint = <&etf_out>; 240195c31e68SSai Prakash Ranjan }; 240295c31e68SSai Prakash Ranjan }; 240395c31e68SSai Prakash Ranjan }; 240495c31e68SSai Prakash Ranjan }; 240595c31e68SSai Prakash Ranjan 240695c31e68SSai Prakash Ranjan etm@7040000 { 240795c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 240895c31e68SSai Prakash Ranjan reg = <0 0x07040000 0 0x1000>; 240995c31e68SSai Prakash Ranjan 241095c31e68SSai Prakash Ranjan cpu = <&CPU0>; 241195c31e68SSai Prakash Ranjan 241295c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 241395c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 24140f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2415072ce172SSai Prakash Ranjan qcom,skip-power-up; 241695c31e68SSai Prakash Ranjan 241795c31e68SSai Prakash Ranjan out-ports { 241895c31e68SSai Prakash Ranjan port { 241995c31e68SSai Prakash Ranjan etm0_out: endpoint { 242095c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in0>; 242195c31e68SSai Prakash Ranjan }; 242295c31e68SSai Prakash Ranjan }; 242395c31e68SSai Prakash Ranjan }; 242495c31e68SSai Prakash Ranjan }; 242595c31e68SSai Prakash Ranjan 242695c31e68SSai Prakash Ranjan etm@7140000 { 242795c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 242895c31e68SSai Prakash Ranjan reg = <0 0x07140000 0 0x1000>; 242995c31e68SSai Prakash Ranjan 243095c31e68SSai Prakash Ranjan cpu = <&CPU1>; 243195c31e68SSai Prakash Ranjan 243295c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 243395c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 24340f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2435072ce172SSai Prakash Ranjan qcom,skip-power-up; 243695c31e68SSai Prakash Ranjan 243795c31e68SSai Prakash Ranjan out-ports { 243895c31e68SSai Prakash Ranjan port { 243995c31e68SSai Prakash Ranjan etm1_out: endpoint { 244095c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in1>; 244195c31e68SSai Prakash Ranjan }; 244295c31e68SSai Prakash Ranjan }; 244395c31e68SSai Prakash Ranjan }; 244495c31e68SSai Prakash Ranjan }; 244595c31e68SSai Prakash Ranjan 244695c31e68SSai Prakash Ranjan etm@7240000 { 244795c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 244895c31e68SSai Prakash Ranjan reg = <0 0x07240000 0 0x1000>; 244995c31e68SSai Prakash Ranjan 245095c31e68SSai Prakash Ranjan cpu = <&CPU2>; 245195c31e68SSai Prakash Ranjan 245295c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 245395c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 24540f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2455072ce172SSai Prakash Ranjan qcom,skip-power-up; 245695c31e68SSai Prakash Ranjan 245795c31e68SSai Prakash Ranjan out-ports { 245895c31e68SSai Prakash Ranjan port { 245995c31e68SSai Prakash Ranjan etm2_out: endpoint { 246095c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in2>; 246195c31e68SSai Prakash Ranjan }; 246295c31e68SSai Prakash Ranjan }; 246395c31e68SSai Prakash Ranjan }; 246495c31e68SSai Prakash Ranjan }; 246595c31e68SSai Prakash Ranjan 246695c31e68SSai Prakash Ranjan etm@7340000 { 246795c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 246895c31e68SSai Prakash Ranjan reg = <0 0x07340000 0 0x1000>; 246995c31e68SSai Prakash Ranjan 247095c31e68SSai Prakash Ranjan cpu = <&CPU3>; 247195c31e68SSai Prakash Ranjan 247295c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 247395c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 24740f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2475072ce172SSai Prakash Ranjan qcom,skip-power-up; 247695c31e68SSai Prakash Ranjan 247795c31e68SSai Prakash Ranjan out-ports { 247895c31e68SSai Prakash Ranjan port { 247995c31e68SSai Prakash Ranjan etm3_out: endpoint { 248095c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in3>; 248195c31e68SSai Prakash Ranjan }; 248295c31e68SSai Prakash Ranjan }; 248395c31e68SSai Prakash Ranjan }; 248495c31e68SSai Prakash Ranjan }; 248595c31e68SSai Prakash Ranjan 248695c31e68SSai Prakash Ranjan etm@7440000 { 248795c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 248895c31e68SSai Prakash Ranjan reg = <0 0x07440000 0 0x1000>; 248995c31e68SSai Prakash Ranjan 249095c31e68SSai Prakash Ranjan cpu = <&CPU4>; 249195c31e68SSai Prakash Ranjan 249295c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 249395c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 24940f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2495072ce172SSai Prakash Ranjan qcom,skip-power-up; 249695c31e68SSai Prakash Ranjan 249795c31e68SSai Prakash Ranjan out-ports { 249895c31e68SSai Prakash Ranjan port { 249995c31e68SSai Prakash Ranjan etm4_out: endpoint { 250095c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in4>; 250195c31e68SSai Prakash Ranjan }; 250295c31e68SSai Prakash Ranjan }; 250395c31e68SSai Prakash Ranjan }; 250495c31e68SSai Prakash Ranjan }; 250595c31e68SSai Prakash Ranjan 250695c31e68SSai Prakash Ranjan etm@7540000 { 250795c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 250895c31e68SSai Prakash Ranjan reg = <0 0x07540000 0 0x1000>; 250995c31e68SSai Prakash Ranjan 251095c31e68SSai Prakash Ranjan cpu = <&CPU5>; 251195c31e68SSai Prakash Ranjan 251295c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 251395c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 25140f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2515072ce172SSai Prakash Ranjan qcom,skip-power-up; 251695c31e68SSai Prakash Ranjan 251795c31e68SSai Prakash Ranjan out-ports { 251895c31e68SSai Prakash Ranjan port { 251995c31e68SSai Prakash Ranjan etm5_out: endpoint { 252095c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in5>; 252195c31e68SSai Prakash Ranjan }; 252295c31e68SSai Prakash Ranjan }; 252395c31e68SSai Prakash Ranjan }; 252495c31e68SSai Prakash Ranjan }; 252595c31e68SSai Prakash Ranjan 252695c31e68SSai Prakash Ranjan etm@7640000 { 252795c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 252895c31e68SSai Prakash Ranjan reg = <0 0x07640000 0 0x1000>; 252995c31e68SSai Prakash Ranjan 253095c31e68SSai Prakash Ranjan cpu = <&CPU6>; 253195c31e68SSai Prakash Ranjan 253295c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 253395c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 25340f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2535072ce172SSai Prakash Ranjan qcom,skip-power-up; 253695c31e68SSai Prakash Ranjan 253795c31e68SSai Prakash Ranjan out-ports { 253895c31e68SSai Prakash Ranjan port { 253995c31e68SSai Prakash Ranjan etm6_out: endpoint { 254095c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in6>; 254195c31e68SSai Prakash Ranjan }; 254295c31e68SSai Prakash Ranjan }; 254395c31e68SSai Prakash Ranjan }; 254495c31e68SSai Prakash Ranjan }; 254595c31e68SSai Prakash Ranjan 254695c31e68SSai Prakash Ranjan etm@7740000 { 254795c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 254895c31e68SSai Prakash Ranjan reg = <0 0x07740000 0 0x1000>; 254995c31e68SSai Prakash Ranjan 255095c31e68SSai Prakash Ranjan cpu = <&CPU7>; 255195c31e68SSai Prakash Ranjan 255295c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 255395c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 2554909bc56cSBjorn Andersson arm,coresight-loses-context-with-cpu; 2555072ce172SSai Prakash Ranjan qcom,skip-power-up; 255695c31e68SSai Prakash Ranjan 255795c31e68SSai Prakash Ranjan out-ports { 255895c31e68SSai Prakash Ranjan port { 255995c31e68SSai Prakash Ranjan etm7_out: endpoint { 256095c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in7>; 256195c31e68SSai Prakash Ranjan }; 256295c31e68SSai Prakash Ranjan }; 256395c31e68SSai Prakash Ranjan }; 256495c31e68SSai Prakash Ranjan }; 256595c31e68SSai Prakash Ranjan 256695c31e68SSai Prakash Ranjan funnel@7800000 { /* APSS Funnel */ 256795c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 256895c31e68SSai Prakash Ranjan reg = <0 0x07800000 0 0x1000>; 256995c31e68SSai Prakash Ranjan 257095c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 257195c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 257295c31e68SSai Prakash Ranjan 257395c31e68SSai Prakash Ranjan out-ports { 257495c31e68SSai Prakash Ranjan port { 257595c31e68SSai Prakash Ranjan apss_funnel_out: endpoint { 257695c31e68SSai Prakash Ranjan remote-endpoint = <&apss_merge_funnel_in>; 257795c31e68SSai Prakash Ranjan }; 257895c31e68SSai Prakash Ranjan }; 257995c31e68SSai Prakash Ranjan }; 258095c31e68SSai Prakash Ranjan 258195c31e68SSai Prakash Ranjan in-ports { 258295c31e68SSai Prakash Ranjan #address-cells = <1>; 258395c31e68SSai Prakash Ranjan #size-cells = <0>; 258495c31e68SSai Prakash Ranjan 258595c31e68SSai Prakash Ranjan port@0 { 258695c31e68SSai Prakash Ranjan reg = <0>; 258795c31e68SSai Prakash Ranjan apss_funnel_in0: endpoint { 258895c31e68SSai Prakash Ranjan remote-endpoint = <&etm0_out>; 258995c31e68SSai Prakash Ranjan }; 259095c31e68SSai Prakash Ranjan }; 259195c31e68SSai Prakash Ranjan 259295c31e68SSai Prakash Ranjan port@1 { 259395c31e68SSai Prakash Ranjan reg = <1>; 259495c31e68SSai Prakash Ranjan apss_funnel_in1: endpoint { 259595c31e68SSai Prakash Ranjan remote-endpoint = <&etm1_out>; 259695c31e68SSai Prakash Ranjan }; 259795c31e68SSai Prakash Ranjan }; 259895c31e68SSai Prakash Ranjan 259995c31e68SSai Prakash Ranjan port@2 { 260095c31e68SSai Prakash Ranjan reg = <2>; 260195c31e68SSai Prakash Ranjan apss_funnel_in2: endpoint { 260295c31e68SSai Prakash Ranjan remote-endpoint = <&etm2_out>; 260395c31e68SSai Prakash Ranjan }; 260495c31e68SSai Prakash Ranjan }; 260595c31e68SSai Prakash Ranjan 260695c31e68SSai Prakash Ranjan port@3 { 260795c31e68SSai Prakash Ranjan reg = <3>; 260895c31e68SSai Prakash Ranjan apss_funnel_in3: endpoint { 260995c31e68SSai Prakash Ranjan remote-endpoint = <&etm3_out>; 261095c31e68SSai Prakash Ranjan }; 261195c31e68SSai Prakash Ranjan }; 261295c31e68SSai Prakash Ranjan 261395c31e68SSai Prakash Ranjan port@4 { 261495c31e68SSai Prakash Ranjan reg = <4>; 261595c31e68SSai Prakash Ranjan apss_funnel_in4: endpoint { 261695c31e68SSai Prakash Ranjan remote-endpoint = <&etm4_out>; 261795c31e68SSai Prakash Ranjan }; 261895c31e68SSai Prakash Ranjan }; 261995c31e68SSai Prakash Ranjan 262095c31e68SSai Prakash Ranjan port@5 { 262195c31e68SSai Prakash Ranjan reg = <5>; 262295c31e68SSai Prakash Ranjan apss_funnel_in5: endpoint { 262395c31e68SSai Prakash Ranjan remote-endpoint = <&etm5_out>; 262495c31e68SSai Prakash Ranjan }; 262595c31e68SSai Prakash Ranjan }; 262695c31e68SSai Prakash Ranjan 262795c31e68SSai Prakash Ranjan port@6 { 262895c31e68SSai Prakash Ranjan reg = <6>; 262995c31e68SSai Prakash Ranjan apss_funnel_in6: endpoint { 263095c31e68SSai Prakash Ranjan remote-endpoint = <&etm6_out>; 263195c31e68SSai Prakash Ranjan }; 263295c31e68SSai Prakash Ranjan }; 263395c31e68SSai Prakash Ranjan 263495c31e68SSai Prakash Ranjan port@7 { 263595c31e68SSai Prakash Ranjan reg = <7>; 263695c31e68SSai Prakash Ranjan apss_funnel_in7: endpoint { 263795c31e68SSai Prakash Ranjan remote-endpoint = <&etm7_out>; 263895c31e68SSai Prakash Ranjan }; 263995c31e68SSai Prakash Ranjan }; 264095c31e68SSai Prakash Ranjan }; 264195c31e68SSai Prakash Ranjan }; 264295c31e68SSai Prakash Ranjan 264395c31e68SSai Prakash Ranjan funnel@7810000 { 264495c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 264595c31e68SSai Prakash Ranjan reg = <0 0x07810000 0 0x1000>; 264695c31e68SSai Prakash Ranjan 264795c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 264895c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 264995c31e68SSai Prakash Ranjan 265095c31e68SSai Prakash Ranjan out-ports { 265195c31e68SSai Prakash Ranjan port { 265295c31e68SSai Prakash Ranjan apss_merge_funnel_out: endpoint { 265395c31e68SSai Prakash Ranjan remote-endpoint = <&funnel1_in4>; 265495c31e68SSai Prakash Ranjan }; 265595c31e68SSai Prakash Ranjan }; 265695c31e68SSai Prakash Ranjan }; 265795c31e68SSai Prakash Ranjan 265895c31e68SSai Prakash Ranjan in-ports { 265995c31e68SSai Prakash Ranjan port { 266095c31e68SSai Prakash Ranjan apss_merge_funnel_in: endpoint { 266195c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_out>; 266295c31e68SSai Prakash Ranjan }; 266395c31e68SSai Prakash Ranjan }; 266495c31e68SSai Prakash Ranjan }; 266595c31e68SSai Prakash Ranjan }; 266695c31e68SSai Prakash Ranjan 266724254a8eSVeerabhadrarao Badiganti sdhc_2: sdhci@8804000 { 266824254a8eSVeerabhadrarao Badiganti compatible = "qcom,sc7180-sdhci", "qcom,sdhci-msm-v5"; 266924254a8eSVeerabhadrarao Badiganti reg = <0 0x08804000 0 0x1000>; 267024254a8eSVeerabhadrarao Badiganti 267124254a8eSVeerabhadrarao Badiganti iommus = <&apps_smmu 0x80 0>; 267224254a8eSVeerabhadrarao Badiganti interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 267324254a8eSVeerabhadrarao Badiganti <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>; 267424254a8eSVeerabhadrarao Badiganti interrupt-names = "hc_irq", "pwr_irq"; 267524254a8eSVeerabhadrarao Badiganti 267624254a8eSVeerabhadrarao Badiganti clocks = <&gcc GCC_SDCC2_APPS_CLK>, 267724254a8eSVeerabhadrarao Badiganti <&gcc GCC_SDCC2_AHB_CLK>; 267824254a8eSVeerabhadrarao Badiganti clock-names = "core", "iface"; 2679fa8da066SPradeep P V K 2680fa8da066SPradeep P V K interconnects = <&aggre1_noc MASTER_SDCC_2 0 &mc_virt SLAVE_EBI1 0>, 2681fa8da066SPradeep P V K <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_SDCC_2 0>; 2682fa8da066SPradeep P V K interconnect-names = "sdhc-ddr","cpu-sdhc"; 2683ccc6e8a1SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 2684ccc6e8a1SRajendra Nayak operating-points-v2 = <&sdhc2_opp_table>; 268524254a8eSVeerabhadrarao Badiganti 268624254a8eSVeerabhadrarao Badiganti bus-width = <4>; 268724254a8eSVeerabhadrarao Badiganti 268824254a8eSVeerabhadrarao Badiganti status = "disabled"; 2689ccc6e8a1SRajendra Nayak 2690ccc6e8a1SRajendra Nayak sdhc2_opp_table: sdhc2-opp-table { 2691ccc6e8a1SRajendra Nayak compatible = "operating-points-v2"; 2692ccc6e8a1SRajendra Nayak 2693ccc6e8a1SRajendra Nayak opp-100000000 { 2694ccc6e8a1SRajendra Nayak opp-hz = /bits/ 64 <100000000>; 2695ccc6e8a1SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 2696fa8da066SPradeep P V K opp-peak-kBps = <160000 100000>; 2697fa8da066SPradeep P V K opp-avg-kBps = <80000 50000>; 2698ccc6e8a1SRajendra Nayak }; 2699ccc6e8a1SRajendra Nayak 2700ccc6e8a1SRajendra Nayak opp-202000000 { 2701ccc6e8a1SRajendra Nayak opp-hz = /bits/ 64 <202000000>; 2702ccc6e8a1SRajendra Nayak required-opps = <&rpmhpd_opp_svs_l1>; 2703fa8da066SPradeep P V K opp-peak-kBps = <200000 120000>; 2704fa8da066SPradeep P V K opp-avg-kBps = <100000 60000>; 2705ccc6e8a1SRajendra Nayak }; 2706ccc6e8a1SRajendra Nayak }; 2707ba3fc649SRoja Rani Yarubandi }; 2708ba3fc649SRoja Rani Yarubandi 2709a24ad487SRajendra Nayak qspi_opp_table: qspi-opp-table { 2710a24ad487SRajendra Nayak compatible = "operating-points-v2"; 2711a24ad487SRajendra Nayak 2712a24ad487SRajendra Nayak opp-75000000 { 2713a24ad487SRajendra Nayak opp-hz = /bits/ 64 <75000000>; 2714a24ad487SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 2715a24ad487SRajendra Nayak }; 2716a24ad487SRajendra Nayak 2717a24ad487SRajendra Nayak opp-150000000 { 2718a24ad487SRajendra Nayak opp-hz = /bits/ 64 <150000000>; 2719a24ad487SRajendra Nayak required-opps = <&rpmhpd_opp_svs>; 2720a24ad487SRajendra Nayak }; 2721a24ad487SRajendra Nayak 2722a24ad487SRajendra Nayak opp-300000000 { 2723a24ad487SRajendra Nayak opp-hz = /bits/ 64 <300000000>; 2724a24ad487SRajendra Nayak required-opps = <&rpmhpd_opp_nom>; 2725a24ad487SRajendra Nayak }; 2726a24ad487SRajendra Nayak }; 2727a24ad487SRajendra Nayak 2728ba3fc649SRoja Rani Yarubandi qspi: spi@88dc000 { 2729ba3fc649SRoja Rani Yarubandi compatible = "qcom,qspi-v1"; 2730ba3fc649SRoja Rani Yarubandi reg = <0 0x088dc000 0 0x600>; 2731ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 2732ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 2733ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; 2734ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QSPI_CNOC_PERIPH_AHB_CLK>, 2735ba3fc649SRoja Rani Yarubandi <&gcc GCC_QSPI_CORE_CLK>; 2736ba3fc649SRoja Rani Yarubandi clock-names = "iface", "core"; 2737e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 0 2738e23b1220SSibi Sankar &config_noc SLAVE_QSPI_0 0>; 2739e867f429SAkash Asthana interconnect-names = "qspi-config"; 2740a24ad487SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 2741a24ad487SRajendra Nayak operating-points-v2 = <&qspi_opp_table>; 2742ba3fc649SRoja Rani Yarubandi status = "disabled"; 274390db71e4SRajendra Nayak }; 274490db71e4SRajendra Nayak 27450b766e7fSSandeep Maheswaram usb_1_hsphy: phy@88e3000 { 27460fa007c1SSandeep Maheswaram compatible = "qcom,sc7180-qusb2-phy", "qcom,qusb2-v2-phy"; 27470b766e7fSSandeep Maheswaram reg = <0 0x088e3000 0 0x400>; 27480b766e7fSSandeep Maheswaram status = "disabled"; 27490b766e7fSSandeep Maheswaram #phy-cells = <0>; 27500b766e7fSSandeep Maheswaram clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>, 27510b766e7fSSandeep Maheswaram <&rpmhcc RPMH_CXO_CLK>; 27520b766e7fSSandeep Maheswaram clock-names = "cfg_ahb", "ref"; 27530b766e7fSSandeep Maheswaram resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>; 27540b766e7fSSandeep Maheswaram 27550b766e7fSSandeep Maheswaram nvmem-cells = <&qusb2p_hstx_trim>; 27560b766e7fSSandeep Maheswaram }; 27570b766e7fSSandeep Maheswaram 2758fd916516SDouglas Anderson usb_1_qmpphy: phy-wrapper@88e9000 { 27590b766e7fSSandeep Maheswaram compatible = "qcom,sc7180-qmp-usb3-phy"; 27600b766e7fSSandeep Maheswaram reg = <0 0x088e9000 0 0x18c>, 27610b766e7fSSandeep Maheswaram <0 0x088e8000 0 0x38>; 27620b766e7fSSandeep Maheswaram reg-names = "reg-base", "dp_com"; 27630b766e7fSSandeep Maheswaram status = "disabled"; 27640b766e7fSSandeep Maheswaram #clock-cells = <1>; 27650b766e7fSSandeep Maheswaram #address-cells = <2>; 27660b766e7fSSandeep Maheswaram #size-cells = <2>; 27670b766e7fSSandeep Maheswaram ranges; 27680b766e7fSSandeep Maheswaram 27690b766e7fSSandeep Maheswaram clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>, 27700b766e7fSSandeep Maheswaram <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>, 27710b766e7fSSandeep Maheswaram <&gcc GCC_USB3_PRIM_CLKREF_CLK>, 27720b766e7fSSandeep Maheswaram <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>; 27730b766e7fSSandeep Maheswaram clock-names = "aux", "cfg_ahb", "ref", "com_aux"; 27740b766e7fSSandeep Maheswaram 2775129ff51dSSandeep Maheswaram resets = <&gcc GCC_USB3_PHY_PRIM_BCR>, 2776129ff51dSSandeep Maheswaram <&gcc GCC_USB3_DP_PHY_PRIM_BCR>; 27770b766e7fSSandeep Maheswaram reset-names = "phy", "common"; 27780b766e7fSSandeep Maheswaram 2779fd916516SDouglas Anderson usb_1_ssphy: phy@88e9200 { 27800b766e7fSSandeep Maheswaram reg = <0 0x088e9200 0 0x128>, 27810b766e7fSSandeep Maheswaram <0 0x088e9400 0 0x200>, 27820b766e7fSSandeep Maheswaram <0 0x088e9c00 0 0x218>, 27830b766e7fSSandeep Maheswaram <0 0x088e9600 0 0x128>, 27840b766e7fSSandeep Maheswaram <0 0x088e9800 0 0x200>, 27850b766e7fSSandeep Maheswaram <0 0x088e9a00 0 0x18>; 27866e369727SDouglas Anderson #clock-cells = <0>; 27870b766e7fSSandeep Maheswaram #phy-cells = <0>; 27880b766e7fSSandeep Maheswaram clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>; 27890b766e7fSSandeep Maheswaram clock-names = "pipe0"; 27900b766e7fSSandeep Maheswaram clock-output-names = "usb3_phy_pipe_clk_src"; 27910b766e7fSSandeep Maheswaram }; 27920b766e7fSSandeep Maheswaram }; 27930b766e7fSSandeep Maheswaram 2794b1b24dd7SOdelu Kukatla dc_noc: interconnect@9160000 { 2795b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-dc-noc"; 2796b1b24dd7SOdelu Kukatla reg = <0 0x09160000 0 0x03200>; 2797e23b1220SSibi Sankar #interconnect-cells = <2>; 2798b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 2799b1b24dd7SOdelu Kukatla }; 2800b1b24dd7SOdelu Kukatla 28017cee5c74SMatthias Kaehlcke system-cache-controller@9200000 { 28027cee5c74SMatthias Kaehlcke compatible = "qcom,sc7180-llcc"; 2803efe78836SSai Prakash Ranjan reg = <0 0x09200000 0 0x50000>, <0 0x09600000 0 0x50000>; 28047cee5c74SMatthias Kaehlcke reg-names = "llcc_base", "llcc_broadcast_base"; 28057cee5c74SMatthias Kaehlcke interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>; 28067cee5c74SMatthias Kaehlcke }; 28077cee5c74SMatthias Kaehlcke 2808b1b24dd7SOdelu Kukatla gem_noc: interconnect@9680000 { 2809b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-gem-noc"; 2810b1b24dd7SOdelu Kukatla reg = <0 0x09680000 0 0x3e200>; 2811e23b1220SSibi Sankar #interconnect-cells = <2>; 2812b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 2813b1b24dd7SOdelu Kukatla }; 2814b1b24dd7SOdelu Kukatla 2815b1b24dd7SOdelu Kukatla npu_noc: interconnect@9990000 { 2816b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-npu-noc"; 2817b1b24dd7SOdelu Kukatla reg = <0 0x09990000 0 0x1600>; 2818e23b1220SSibi Sankar #interconnect-cells = <2>; 2819b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 2820b1b24dd7SOdelu Kukatla }; 2821b1b24dd7SOdelu Kukatla 28220b766e7fSSandeep Maheswaram usb_1: usb@a6f8800 { 28230b766e7fSSandeep Maheswaram compatible = "qcom,sc7180-dwc3", "qcom,dwc3"; 28240b766e7fSSandeep Maheswaram reg = <0 0x0a6f8800 0 0x400>; 28250b766e7fSSandeep Maheswaram status = "disabled"; 28260b766e7fSSandeep Maheswaram #address-cells = <2>; 28270b766e7fSSandeep Maheswaram #size-cells = <2>; 28280b766e7fSSandeep Maheswaram ranges; 28290b766e7fSSandeep Maheswaram dma-ranges; 28300b766e7fSSandeep Maheswaram 28310b766e7fSSandeep Maheswaram clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>, 28320b766e7fSSandeep Maheswaram <&gcc GCC_USB30_PRIM_MASTER_CLK>, 28330b766e7fSSandeep Maheswaram <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>, 28340b766e7fSSandeep Maheswaram <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, 28350b766e7fSSandeep Maheswaram <&gcc GCC_USB30_PRIM_SLEEP_CLK>; 28360b766e7fSSandeep Maheswaram clock-names = "cfg_noc", "core", "iface", "mock_utmi", 28370b766e7fSSandeep Maheswaram "sleep"; 28380b766e7fSSandeep Maheswaram 28390b766e7fSSandeep Maheswaram assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, 28400b766e7fSSandeep Maheswaram <&gcc GCC_USB30_PRIM_MASTER_CLK>; 28410b766e7fSSandeep Maheswaram assigned-clock-rates = <19200000>, <150000000>; 28420b766e7fSSandeep Maheswaram 28430b766e7fSSandeep Maheswaram interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 28440b766e7fSSandeep Maheswaram <GIC_SPI 486 IRQ_TYPE_LEVEL_HIGH>, 28450b766e7fSSandeep Maheswaram <GIC_SPI 488 IRQ_TYPE_LEVEL_HIGH>, 28460b766e7fSSandeep Maheswaram <GIC_SPI 489 IRQ_TYPE_LEVEL_HIGH>; 28470b766e7fSSandeep Maheswaram interrupt-names = "hs_phy_irq", "ss_phy_irq", 28480b766e7fSSandeep Maheswaram "dm_hs_phy_irq", "dp_hs_phy_irq"; 28490b766e7fSSandeep Maheswaram 28500b766e7fSSandeep Maheswaram power-domains = <&gcc USB30_PRIM_GDSC>; 28510b766e7fSSandeep Maheswaram 28520b766e7fSSandeep Maheswaram resets = <&gcc GCC_USB30_PRIM_BCR>; 28530b766e7fSSandeep Maheswaram 2854e23b1220SSibi Sankar interconnects = <&aggre2_noc MASTER_USB3 0 &mc_virt SLAVE_EBI1 0>, 2855e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_USB3 0>; 28565d48fe61SSandeep Maheswaram interconnect-names = "usb-ddr", "apps-usb"; 28575d48fe61SSandeep Maheswaram 28580b766e7fSSandeep Maheswaram usb_1_dwc3: dwc3@a600000 { 28590b766e7fSSandeep Maheswaram compatible = "snps,dwc3"; 28600b766e7fSSandeep Maheswaram reg = <0 0x0a600000 0 0xe000>; 28610b766e7fSSandeep Maheswaram interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 28620b766e7fSSandeep Maheswaram iommus = <&apps_smmu 0x540 0>; 28630b766e7fSSandeep Maheswaram snps,dis_u2_susphy_quirk; 28640b766e7fSSandeep Maheswaram snps,dis_enblslpm_quirk; 28650b766e7fSSandeep Maheswaram phys = <&usb_1_hsphy>, <&usb_1_ssphy>; 28660b766e7fSSandeep Maheswaram phy-names = "usb2-phy", "usb3-phy"; 2867d3d245aeSSandeep Maheswaram maximum-speed = "super-speed"; 28680b766e7fSSandeep Maheswaram }; 28690b766e7fSSandeep Maheswaram }; 28700b766e7fSSandeep Maheswaram 2871058bd0a6SMatthias Kaehlcke venus: video-codec@aa00000 { 2872058bd0a6SMatthias Kaehlcke compatible = "qcom,sc7180-venus"; 2873058bd0a6SMatthias Kaehlcke reg = <0 0x0aa00000 0 0xff000>; 2874058bd0a6SMatthias Kaehlcke interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 2875058bd0a6SMatthias Kaehlcke power-domains = <&videocc VENUS_GDSC>, 2876ef8e58f8SRajendra Nayak <&videocc VCODEC0_GDSC>, 2877ef8e58f8SRajendra Nayak <&rpmhpd SC7180_CX>; 2878ef8e58f8SRajendra Nayak power-domain-names = "venus", "vcodec0", "cx"; 2879ef8e58f8SRajendra Nayak operating-points-v2 = <&venus_opp_table>; 2880058bd0a6SMatthias Kaehlcke clocks = <&videocc VIDEO_CC_VENUS_CTL_CORE_CLK>, 2881058bd0a6SMatthias Kaehlcke <&videocc VIDEO_CC_VENUS_AHB_CLK>, 2882058bd0a6SMatthias Kaehlcke <&videocc VIDEO_CC_VENUS_CTL_AXI_CLK>, 2883058bd0a6SMatthias Kaehlcke <&videocc VIDEO_CC_VCODEC0_CORE_CLK>, 2884058bd0a6SMatthias Kaehlcke <&videocc VIDEO_CC_VCODEC0_AXI_CLK>; 2885058bd0a6SMatthias Kaehlcke clock-names = "core", "iface", "bus", 2886058bd0a6SMatthias Kaehlcke "vcodec0_core", "vcodec0_bus"; 2887058bd0a6SMatthias Kaehlcke iommus = <&apps_smmu 0x0c00 0x60>; 2888058bd0a6SMatthias Kaehlcke memory-region = <&venus_mem>; 2889e23b1220SSibi Sankar interconnects = <&mmss_noc MASTER_VIDEO_P0 0 &mc_virt SLAVE_EBI1 0>, 2890e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_VENUS_CFG 0>; 28915a307c66SMatthias Kaehlcke interconnect-names = "video-mem", "cpu-cfg"; 2892058bd0a6SMatthias Kaehlcke 2893058bd0a6SMatthias Kaehlcke video-decoder { 2894058bd0a6SMatthias Kaehlcke compatible = "venus-decoder"; 2895058bd0a6SMatthias Kaehlcke }; 2896058bd0a6SMatthias Kaehlcke 2897058bd0a6SMatthias Kaehlcke video-encoder { 2898058bd0a6SMatthias Kaehlcke compatible = "venus-encoder"; 2899058bd0a6SMatthias Kaehlcke }; 2900ef8e58f8SRajendra Nayak 2901ef8e58f8SRajendra Nayak venus_opp_table: venus-opp-table { 2902ef8e58f8SRajendra Nayak compatible = "operating-points-v2"; 2903ef8e58f8SRajendra Nayak 2904ef8e58f8SRajendra Nayak opp-150000000 { 2905ef8e58f8SRajendra Nayak opp-hz = /bits/ 64 <150000000>; 2906ef8e58f8SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 2907ef8e58f8SRajendra Nayak }; 2908ef8e58f8SRajendra Nayak 2909ef8e58f8SRajendra Nayak opp-270000000 { 2910ef8e58f8SRajendra Nayak opp-hz = /bits/ 64 <270000000>; 2911ef8e58f8SRajendra Nayak required-opps = <&rpmhpd_opp_svs>; 2912ef8e58f8SRajendra Nayak }; 2913ef8e58f8SRajendra Nayak 2914ef8e58f8SRajendra Nayak opp-340000000 { 2915ef8e58f8SRajendra Nayak opp-hz = /bits/ 64 <340000000>; 2916ef8e58f8SRajendra Nayak required-opps = <&rpmhpd_opp_svs_l1>; 2917ef8e58f8SRajendra Nayak }; 2918ef8e58f8SRajendra Nayak 2919ef8e58f8SRajendra Nayak opp-434000000 { 2920ef8e58f8SRajendra Nayak opp-hz = /bits/ 64 <434000000>; 2921ef8e58f8SRajendra Nayak required-opps = <&rpmhpd_opp_nom>; 2922ef8e58f8SRajendra Nayak }; 2923ef8e58f8SRajendra Nayak 2924ef8e58f8SRajendra Nayak opp-500000097 { 2925ef8e58f8SRajendra Nayak opp-hz = /bits/ 64 <500000097>; 2926ef8e58f8SRajendra Nayak required-opps = <&rpmhpd_opp_turbo>; 2927ef8e58f8SRajendra Nayak }; 2928ef8e58f8SRajendra Nayak }; 2929058bd0a6SMatthias Kaehlcke }; 2930058bd0a6SMatthias Kaehlcke 2931e07f8354STaniya Das videocc: clock-controller@ab00000 { 2932e07f8354STaniya Das compatible = "qcom,sc7180-videocc"; 2933e07f8354STaniya Das reg = <0 0x0ab00000 0 0x10000>; 2934e07f8354STaniya Das clocks = <&rpmhcc RPMH_CXO_CLK>; 2935e07f8354STaniya Das clock-names = "bi_tcxo"; 2936e07f8354STaniya Das #clock-cells = <1>; 2937e07f8354STaniya Das #reset-cells = <1>; 2938e07f8354STaniya Das #power-domain-cells = <1>; 2939e07f8354STaniya Das }; 2940e07f8354STaniya Das 2941b1b24dd7SOdelu Kukatla camnoc_virt: interconnect@ac00000 { 2942b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-camnoc-virt"; 2943b1b24dd7SOdelu Kukatla reg = <0 0x0ac00000 0 0x1000>; 2944e23b1220SSibi Sankar #interconnect-cells = <2>; 2945b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 2946b1b24dd7SOdelu Kukatla }; 2947b1b24dd7SOdelu Kukatla 294887655357STaniya Das camcc: clock-controller@ad00000 { 294987655357STaniya Das compatible = "qcom,sc7180-camcc"; 295087655357STaniya Das reg = <0 0x0ad00000 0 0x10000>; 295187655357STaniya Das clocks = <&rpmhcc RPMH_CXO_CLK>, 295287655357STaniya Das <&gcc GCC_CAMERA_AHB_CLK>, 295387655357STaniya Das <&gcc GCC_CAMERA_XO_CLK>; 295487655357STaniya Das clock-names = "bi_tcxo", "iface", "xo"; 295587655357STaniya Das #clock-cells = <1>; 295687655357STaniya Das #reset-cells = <1>; 295787655357STaniya Das #power-domain-cells = <1>; 295887655357STaniya Das }; 295987655357STaniya Das 2960a3db7ad1SHarigovindan P mdss: mdss@ae00000 { 2961a3db7ad1SHarigovindan P compatible = "qcom,sc7180-mdss"; 2962a3db7ad1SHarigovindan P reg = <0 0x0ae00000 0 0x1000>; 2963a3db7ad1SHarigovindan P reg-names = "mdss"; 2964a3db7ad1SHarigovindan P 2965a3db7ad1SHarigovindan P power-domains = <&dispcc MDSS_GDSC>; 2966a3db7ad1SHarigovindan P 2967a3db7ad1SHarigovindan P clocks = <&gcc GCC_DISP_AHB_CLK>, 2968a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_AHB_CLK>, 2969a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_MDP_CLK>; 29700a4fd091SKrishna Manikandan clock-names = "iface", "ahb", "core"; 2971a3db7ad1SHarigovindan P 2972a3db7ad1SHarigovindan P assigned-clocks = <&dispcc DISP_CC_MDSS_MDP_CLK>; 2973a3db7ad1SHarigovindan P assigned-clock-rates = <300000000>; 2974a3db7ad1SHarigovindan P 2975a3db7ad1SHarigovindan P interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 2976a3db7ad1SHarigovindan P interrupt-controller; 2977a3db7ad1SHarigovindan P #interrupt-cells = <1>; 2978a3db7ad1SHarigovindan P 2979228813aaSDouglas Anderson interconnects = <&mmss_noc MASTER_MDP0 0 &mc_virt SLAVE_EBI1 0>; 298081921a37SKrishna Manikandan interconnect-names = "mdp0-mem"; 298181921a37SKrishna Manikandan 2982a3db7ad1SHarigovindan P iommus = <&apps_smmu 0x800 0x2>; 2983a3db7ad1SHarigovindan P 2984a3db7ad1SHarigovindan P #address-cells = <2>; 2985a3db7ad1SHarigovindan P #size-cells = <2>; 2986a3db7ad1SHarigovindan P ranges; 2987a3db7ad1SHarigovindan P 2988a3db7ad1SHarigovindan P status = "disabled"; 2989a3db7ad1SHarigovindan P 2990a3db7ad1SHarigovindan P mdp: mdp@ae01000 { 2991a3db7ad1SHarigovindan P compatible = "qcom,sc7180-dpu"; 2992a3db7ad1SHarigovindan P reg = <0 0x0ae01000 0 0x8f000>, 2993a3db7ad1SHarigovindan P <0 0x0aeb0000 0 0x2008>; 2994a3db7ad1SHarigovindan P reg-names = "mdp", "vbif"; 2995a3db7ad1SHarigovindan P 29960a4fd091SKrishna Manikandan clocks = <&gcc GCC_DISP_HF_AXI_CLK>, 29970a4fd091SKrishna Manikandan <&dispcc DISP_CC_MDSS_AHB_CLK>, 2998a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_ROT_CLK>, 2999a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>, 3000a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_MDP_CLK>, 3001a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_VSYNC_CLK>; 30020a4fd091SKrishna Manikandan clock-names = "bus", "iface", "rot", "lut", "core", 3003a3db7ad1SHarigovindan P "vsync"; 3004a3db7ad1SHarigovindan P assigned-clocks = <&dispcc DISP_CC_MDSS_MDP_CLK>, 3005eccdac07SKrishna Manikandan <&dispcc DISP_CC_MDSS_VSYNC_CLK>, 3006eccdac07SKrishna Manikandan <&dispcc DISP_CC_MDSS_ROT_CLK>, 3007eccdac07SKrishna Manikandan <&dispcc DISP_CC_MDSS_AHB_CLK>; 3008a3db7ad1SHarigovindan P assigned-clock-rates = <300000000>, 3009eccdac07SKrishna Manikandan <19200000>, 3010eccdac07SKrishna Manikandan <19200000>, 3011a3db7ad1SHarigovindan P <19200000>; 3012b007e066SRajendra Nayak operating-points-v2 = <&mdp_opp_table>; 3013b007e066SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 3014a3db7ad1SHarigovindan P 3015a3db7ad1SHarigovindan P interrupt-parent = <&mdss>; 301651e9874dSStephen Boyd interrupts = <0>; 3017a3db7ad1SHarigovindan P 3018a3db7ad1SHarigovindan P status = "disabled"; 3019a3db7ad1SHarigovindan P 3020a3db7ad1SHarigovindan P ports { 3021a3db7ad1SHarigovindan P #address-cells = <1>; 3022a3db7ad1SHarigovindan P #size-cells = <0>; 3023a3db7ad1SHarigovindan P 3024a3db7ad1SHarigovindan P port@0 { 3025a3db7ad1SHarigovindan P reg = <0>; 3026a3db7ad1SHarigovindan P dpu_intf1_out: endpoint { 3027a3db7ad1SHarigovindan P remote-endpoint = <&dsi0_in>; 3028a3db7ad1SHarigovindan P }; 3029a3db7ad1SHarigovindan P }; 3030a3db7ad1SHarigovindan P }; 3031b007e066SRajendra Nayak 3032b007e066SRajendra Nayak mdp_opp_table: mdp-opp-table { 3033b007e066SRajendra Nayak compatible = "operating-points-v2"; 3034b007e066SRajendra Nayak 3035b007e066SRajendra Nayak opp-200000000 { 3036b007e066SRajendra Nayak opp-hz = /bits/ 64 <200000000>; 3037b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 3038b007e066SRajendra Nayak }; 3039b007e066SRajendra Nayak 3040b007e066SRajendra Nayak opp-300000000 { 3041b007e066SRajendra Nayak opp-hz = /bits/ 64 <300000000>; 3042b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_svs>; 3043b007e066SRajendra Nayak }; 3044b007e066SRajendra Nayak 3045b007e066SRajendra Nayak opp-345000000 { 3046b007e066SRajendra Nayak opp-hz = /bits/ 64 <345000000>; 3047b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_svs_l1>; 3048b007e066SRajendra Nayak }; 3049b007e066SRajendra Nayak 3050b007e066SRajendra Nayak opp-460000000 { 3051b007e066SRajendra Nayak opp-hz = /bits/ 64 <460000000>; 3052b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_nom>; 3053b007e066SRajendra Nayak }; 3054b007e066SRajendra Nayak }; 3055b007e066SRajendra Nayak 3056a3db7ad1SHarigovindan P }; 3057a3db7ad1SHarigovindan P 3058a3db7ad1SHarigovindan P dsi0: dsi@ae94000 { 3059a3db7ad1SHarigovindan P compatible = "qcom,mdss-dsi-ctrl"; 3060a3db7ad1SHarigovindan P reg = <0 0x0ae94000 0 0x400>; 3061a3db7ad1SHarigovindan P reg-names = "dsi_ctrl"; 3062a3db7ad1SHarigovindan P 3063a3db7ad1SHarigovindan P interrupt-parent = <&mdss>; 306451e9874dSStephen Boyd interrupts = <4>; 3065a3db7ad1SHarigovindan P 3066a3db7ad1SHarigovindan P clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>, 3067a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>, 3068a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_PCLK0_CLK>, 3069a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_ESC0_CLK>, 3070a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_AHB_CLK>, 3071a3db7ad1SHarigovindan P <&gcc GCC_DISP_HF_AXI_CLK>; 3072a3db7ad1SHarigovindan P clock-names = "byte", 3073a3db7ad1SHarigovindan P "byte_intf", 3074a3db7ad1SHarigovindan P "pixel", 3075a3db7ad1SHarigovindan P "core", 3076a3db7ad1SHarigovindan P "iface", 3077a3db7ad1SHarigovindan P "bus"; 3078a3db7ad1SHarigovindan P 3079b007e066SRajendra Nayak operating-points-v2 = <&dsi_opp_table>; 3080b007e066SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 3081b007e066SRajendra Nayak 3082a3db7ad1SHarigovindan P phys = <&dsi_phy>; 3083a3db7ad1SHarigovindan P phy-names = "dsi"; 3084a3db7ad1SHarigovindan P 3085a3db7ad1SHarigovindan P #address-cells = <1>; 3086a3db7ad1SHarigovindan P #size-cells = <0>; 3087a3db7ad1SHarigovindan P 3088a3db7ad1SHarigovindan P status = "disabled"; 3089a3db7ad1SHarigovindan P 3090a3db7ad1SHarigovindan P ports { 3091a3db7ad1SHarigovindan P #address-cells = <1>; 3092a3db7ad1SHarigovindan P #size-cells = <0>; 3093a3db7ad1SHarigovindan P 3094a3db7ad1SHarigovindan P port@0 { 3095a3db7ad1SHarigovindan P reg = <0>; 3096a3db7ad1SHarigovindan P dsi0_in: endpoint { 3097a3db7ad1SHarigovindan P remote-endpoint = <&dpu_intf1_out>; 3098a3db7ad1SHarigovindan P }; 3099a3db7ad1SHarigovindan P }; 3100a3db7ad1SHarigovindan P 3101a3db7ad1SHarigovindan P port@1 { 3102a3db7ad1SHarigovindan P reg = <1>; 3103a3db7ad1SHarigovindan P dsi0_out: endpoint { 3104a3db7ad1SHarigovindan P }; 3105a3db7ad1SHarigovindan P }; 3106a3db7ad1SHarigovindan P }; 3107b007e066SRajendra Nayak 3108b007e066SRajendra Nayak dsi_opp_table: dsi-opp-table { 3109b007e066SRajendra Nayak compatible = "operating-points-v2"; 3110b007e066SRajendra Nayak 3111b007e066SRajendra Nayak opp-187500000 { 3112b007e066SRajendra Nayak opp-hz = /bits/ 64 <187500000>; 3113b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 3114b007e066SRajendra Nayak }; 3115b007e066SRajendra Nayak 3116b007e066SRajendra Nayak opp-300000000 { 3117b007e066SRajendra Nayak opp-hz = /bits/ 64 <300000000>; 3118b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_svs>; 3119b007e066SRajendra Nayak }; 3120b007e066SRajendra Nayak 3121b007e066SRajendra Nayak opp-358000000 { 3122b007e066SRajendra Nayak opp-hz = /bits/ 64 <358000000>; 3123b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_svs_l1>; 3124b007e066SRajendra Nayak }; 3125b007e066SRajendra Nayak }; 3126a3db7ad1SHarigovindan P }; 3127a3db7ad1SHarigovindan P 3128a3db7ad1SHarigovindan P dsi_phy: dsi-phy@ae94400 { 3129a3db7ad1SHarigovindan P compatible = "qcom,dsi-phy-10nm"; 3130a3db7ad1SHarigovindan P reg = <0 0x0ae94400 0 0x200>, 3131a3db7ad1SHarigovindan P <0 0x0ae94600 0 0x280>, 3132a3db7ad1SHarigovindan P <0 0x0ae94a00 0 0x1e0>; 3133a3db7ad1SHarigovindan P reg-names = "dsi_phy", 3134a3db7ad1SHarigovindan P "dsi_phy_lane", 3135a3db7ad1SHarigovindan P "dsi_pll"; 3136a3db7ad1SHarigovindan P 3137a3db7ad1SHarigovindan P #clock-cells = <1>; 3138a3db7ad1SHarigovindan P #phy-cells = <0>; 3139a3db7ad1SHarigovindan P 3140a3db7ad1SHarigovindan P clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 3141a3db7ad1SHarigovindan P <&rpmhcc RPMH_CXO_CLK>; 3142a3db7ad1SHarigovindan P clock-names = "iface", "ref"; 3143a3db7ad1SHarigovindan P 3144a3db7ad1SHarigovindan P status = "disabled"; 3145a3db7ad1SHarigovindan P }; 3146a3db7ad1SHarigovindan P }; 3147a3db7ad1SHarigovindan P 3148e07f8354STaniya Das dispcc: clock-controller@af00000 { 3149e07f8354STaniya Das compatible = "qcom,sc7180-dispcc"; 3150e07f8354STaniya Das reg = <0 0x0af00000 0 0x200000>; 3151e07f8354STaniya Das clocks = <&rpmhcc RPMH_CXO_CLK>, 3152e07f8354STaniya Das <&gcc GCC_DISP_GPLL0_CLK_SRC>, 3153a3db7ad1SHarigovindan P <&dsi_phy 0>, 3154a3db7ad1SHarigovindan P <&dsi_phy 1>, 3155e07f8354STaniya Das <0>, 3156e07f8354STaniya Das <0>; 3157e07f8354STaniya Das clock-names = "bi_tcxo", 3158e07f8354STaniya Das "gcc_disp_gpll0_clk_src", 3159e07f8354STaniya Das "dsi0_phy_pll_out_byteclk", 3160e07f8354STaniya Das "dsi0_phy_pll_out_dsiclk", 3161e07f8354STaniya Das "dp_phy_pll_link_clk", 3162e07f8354STaniya Das "dp_phy_pll_vco_div_clk"; 3163e07f8354STaniya Das #clock-cells = <1>; 3164e07f8354STaniya Das #reset-cells = <1>; 3165e07f8354STaniya Das #power-domain-cells = <1>; 3166e07f8354STaniya Das }; 3167e07f8354STaniya Das 31687cee5c74SMatthias Kaehlcke pdc: interrupt-controller@b220000 { 31697cee5c74SMatthias Kaehlcke compatible = "qcom,sc7180-pdc", "qcom,pdc"; 31707cee5c74SMatthias Kaehlcke reg = <0 0x0b220000 0 0x30000>; 31717d2f29e4SMaulik Shah qcom,pdc-ranges = <0 480 94>, <94 609 31>, <125 63 1>; 31727cee5c74SMatthias Kaehlcke #interrupt-cells = <2>; 31737cee5c74SMatthias Kaehlcke interrupt-parent = <&intc>; 31747cee5c74SMatthias Kaehlcke interrupt-controller; 31757cee5c74SMatthias Kaehlcke }; 31767cee5c74SMatthias Kaehlcke 3177f5ab220dSSibi Sankar pdc_reset: reset-controller@b2e0000 { 3178f5ab220dSSibi Sankar compatible = "qcom,sc7180-pdc-global", "qcom,sdm845-pdc-global"; 3179f5ab220dSSibi Sankar reg = <0 0x0b2e0000 0 0x20000>; 3180f5ab220dSSibi Sankar #reset-cells = <1>; 3181f5ab220dSSibi Sankar }; 3182f5ab220dSSibi Sankar 31837cee5c74SMatthias Kaehlcke tsens0: thermal-sensor@c263000 { 31847cee5c74SMatthias Kaehlcke compatible = "qcom,sc7180-tsens","qcom,tsens-v2"; 31857cee5c74SMatthias Kaehlcke reg = <0 0x0c263000 0 0x1ff>, /* TM */ 31867cee5c74SMatthias Kaehlcke <0 0x0c222000 0 0x1ff>; /* SROT */ 31877cee5c74SMatthias Kaehlcke #qcom,sensors = <15>; 31882552c123SRajeshwari interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH>, 31892552c123SRajeshwari <GIC_SPI 508 IRQ_TYPE_LEVEL_HIGH>; 31902552c123SRajeshwari interrupt-names = "uplow","critical"; 31917cee5c74SMatthias Kaehlcke #thermal-sensor-cells = <1>; 31927cee5c74SMatthias Kaehlcke }; 31937cee5c74SMatthias Kaehlcke 31947cee5c74SMatthias Kaehlcke tsens1: thermal-sensor@c265000 { 31957cee5c74SMatthias Kaehlcke compatible = "qcom,sc7180-tsens","qcom,tsens-v2"; 31967cee5c74SMatthias Kaehlcke reg = <0 0x0c265000 0 0x1ff>, /* TM */ 31977cee5c74SMatthias Kaehlcke <0 0x0c223000 0 0x1ff>; /* SROT */ 31987cee5c74SMatthias Kaehlcke #qcom,sensors = <10>; 31992552c123SRajeshwari interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH>, 32002552c123SRajeshwari <GIC_SPI 509 IRQ_TYPE_LEVEL_HIGH>; 32012552c123SRajeshwari interrupt-names = "uplow","critical"; 32027cee5c74SMatthias Kaehlcke #thermal-sensor-cells = <1>; 32037cee5c74SMatthias Kaehlcke }; 32047cee5c74SMatthias Kaehlcke 3205f5ab220dSSibi Sankar aoss_reset: reset-controller@c2a0000 { 3206f5ab220dSSibi Sankar compatible = "qcom,sc7180-aoss-cc", "qcom,sdm845-aoss-cc"; 3207f5ab220dSSibi Sankar reg = <0 0x0c2a0000 0 0x31000>; 3208f5ab220dSSibi Sankar #reset-cells = <1>; 3209f5ab220dSSibi Sankar }; 3210f5ab220dSSibi Sankar 3211f5ab220dSSibi Sankar aoss_qmp: qmp@c300000 { 3212f5ab220dSSibi Sankar compatible = "qcom,sc7180-aoss-qmp"; 3213f5ab220dSSibi Sankar reg = <0 0x0c300000 0 0x100000>; 3214f5ab220dSSibi Sankar interrupts = <GIC_SPI 389 IRQ_TYPE_EDGE_RISING>; 3215f5ab220dSSibi Sankar mboxes = <&apss_shared 0>; 3216f5ab220dSSibi Sankar 3217f5ab220dSSibi Sankar #clock-cells = <0>; 3218f5ab220dSSibi Sankar #power-domain-cells = <1>; 3219f5ab220dSSibi Sankar }; 3220f5ab220dSSibi Sankar 32210f9dc5f0SKiran Gunda spmi_bus: spmi@c440000 { 32220f9dc5f0SKiran Gunda compatible = "qcom,spmi-pmic-arb"; 32230f9dc5f0SKiran Gunda reg = <0 0x0c440000 0 0x1100>, 32240f9dc5f0SKiran Gunda <0 0x0c600000 0 0x2000000>, 32250f9dc5f0SKiran Gunda <0 0x0e600000 0 0x100000>, 32260f9dc5f0SKiran Gunda <0 0x0e700000 0 0xa0000>, 32270f9dc5f0SKiran Gunda <0 0x0c40a000 0 0x26000>; 32280f9dc5f0SKiran Gunda reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; 32290f9dc5f0SKiran Gunda interrupt-names = "periph_irq"; 32300f9dc5f0SKiran Gunda interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>; 32310f9dc5f0SKiran Gunda qcom,ee = <0>; 32320f9dc5f0SKiran Gunda qcom,channel = <0>; 32330f9dc5f0SKiran Gunda #address-cells = <1>; 32340f9dc5f0SKiran Gunda #size-cells = <1>; 32350f9dc5f0SKiran Gunda interrupt-controller; 32360f9dc5f0SKiran Gunda #interrupt-cells = <4>; 32370f9dc5f0SKiran Gunda cell-index = <0>; 32380f9dc5f0SKiran Gunda }; 32390f9dc5f0SKiran Gunda 3240d66df624SVivek Gautam apps_smmu: iommu@15000000 { 3241d66df624SVivek Gautam compatible = "qcom,sc7180-smmu-500", "arm,mmu-500"; 3242d66df624SVivek Gautam reg = <0 0x15000000 0 0x100000>; 3243d66df624SVivek Gautam #iommu-cells = <2>; 3244d66df624SVivek Gautam #global-interrupts = <1>; 3245d66df624SVivek Gautam interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 3246d66df624SVivek Gautam <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>, 3247d66df624SVivek Gautam <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>, 3248d66df624SVivek Gautam <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 3249d66df624SVivek Gautam <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 3250d66df624SVivek Gautam <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 3251d66df624SVivek Gautam <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 3252d66df624SVivek Gautam <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 3253d66df624SVivek Gautam <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 3254d66df624SVivek Gautam <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 3255d66df624SVivek Gautam <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 3256d66df624SVivek Gautam <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 3257d66df624SVivek Gautam <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 3258d66df624SVivek Gautam <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 3259d66df624SVivek Gautam <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 3260d66df624SVivek Gautam <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 3261d66df624SVivek Gautam <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 3262d66df624SVivek Gautam <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 3263d66df624SVivek Gautam <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 3264d66df624SVivek Gautam <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 3265d66df624SVivek Gautam <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 3266d66df624SVivek Gautam <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 3267d66df624SVivek Gautam <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 3268d66df624SVivek Gautam <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 3269d66df624SVivek Gautam <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 3270d66df624SVivek Gautam <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 3271d66df624SVivek Gautam <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>, 3272d66df624SVivek Gautam <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, 3273d66df624SVivek Gautam <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>, 3274d66df624SVivek Gautam <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, 3275d66df624SVivek Gautam <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>, 3276d66df624SVivek Gautam <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, 3277d66df624SVivek Gautam <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>, 3278d66df624SVivek Gautam <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, 3279d66df624SVivek Gautam <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>, 3280d66df624SVivek Gautam <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, 3281d66df624SVivek Gautam <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>, 3282d66df624SVivek Gautam <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, 3283d66df624SVivek Gautam <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 3284d66df624SVivek Gautam <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 3285d66df624SVivek Gautam <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 3286d66df624SVivek Gautam <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 3287d66df624SVivek Gautam <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>, 3288d66df624SVivek Gautam <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 3289d66df624SVivek Gautam <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 3290d66df624SVivek Gautam <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 3291d66df624SVivek Gautam <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 3292d66df624SVivek Gautam <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 3293d66df624SVivek Gautam <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 3294d66df624SVivek Gautam <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 3295d66df624SVivek Gautam <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 3296d66df624SVivek Gautam <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 3297d66df624SVivek Gautam <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 3298d66df624SVivek Gautam <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 3299d66df624SVivek Gautam <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 3300d66df624SVivek Gautam <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 3301d66df624SVivek Gautam <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 3302d66df624SVivek Gautam <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 3303d66df624SVivek Gautam <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, 3304d66df624SVivek Gautam <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 3305d66df624SVivek Gautam <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, 3306d66df624SVivek Gautam <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, 3307d66df624SVivek Gautam <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, 3308d66df624SVivek Gautam <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, 3309d66df624SVivek Gautam <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, 3310d66df624SVivek Gautam <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, 3311d66df624SVivek Gautam <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, 3312d66df624SVivek Gautam <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, 3313d66df624SVivek Gautam <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>, 3314d66df624SVivek Gautam <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 3315d66df624SVivek Gautam <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 3316d66df624SVivek Gautam <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 3317d66df624SVivek Gautam <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 3318d66df624SVivek Gautam <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>, 3319d66df624SVivek Gautam <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 3320d66df624SVivek Gautam <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 3321d66df624SVivek Gautam <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>, 3322d66df624SVivek Gautam <GIC_SPI 409 IRQ_TYPE_LEVEL_HIGH>, 3323d66df624SVivek Gautam <GIC_SPI 410 IRQ_TYPE_LEVEL_HIGH>, 3324d66df624SVivek Gautam <GIC_SPI 411 IRQ_TYPE_LEVEL_HIGH>, 3325d66df624SVivek Gautam <GIC_SPI 412 IRQ_TYPE_LEVEL_HIGH>; 3326d66df624SVivek Gautam }; 3327d66df624SVivek Gautam 332890db71e4SRajendra Nayak intc: interrupt-controller@17a00000 { 332990db71e4SRajendra Nayak compatible = "arm,gic-v3"; 333090db71e4SRajendra Nayak #address-cells = <2>; 333190db71e4SRajendra Nayak #size-cells = <2>; 333290db71e4SRajendra Nayak ranges; 333390db71e4SRajendra Nayak #interrupt-cells = <3>; 333490db71e4SRajendra Nayak interrupt-controller; 333590db71e4SRajendra Nayak reg = <0 0x17a00000 0 0x10000>, /* GICD */ 333690db71e4SRajendra Nayak <0 0x17a60000 0 0x100000>; /* GICR * 8 */ 333790db71e4SRajendra Nayak interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 333890db71e4SRajendra Nayak 3339ac00546aSDouglas Anderson msi-controller@17a40000 { 334090db71e4SRajendra Nayak compatible = "arm,gic-v3-its"; 334190db71e4SRajendra Nayak msi-controller; 334290db71e4SRajendra Nayak #msi-cells = <1>; 334390db71e4SRajendra Nayak reg = <0 0x17a40000 0 0x20000>; 334490db71e4SRajendra Nayak status = "disabled"; 334590db71e4SRajendra Nayak }; 334690db71e4SRajendra Nayak }; 334790db71e4SRajendra Nayak 3348f5ab220dSSibi Sankar apss_shared: mailbox@17c00000 { 3349f5ab220dSSibi Sankar compatible = "qcom,sc7180-apss-shared"; 3350f5ab220dSSibi Sankar reg = <0 0x17c00000 0 0x10000>; 3351f5ab220dSSibi Sankar #mbox-cells = <1>; 3352f5ab220dSSibi Sankar }; 3353f5ab220dSSibi Sankar 33544722f956SSai Prakash Ranjan watchdog@17c10000 { 33554722f956SSai Prakash Ranjan compatible = "qcom,apss-wdt-sc7180", "qcom,kpss-wdt"; 33564722f956SSai Prakash Ranjan reg = <0 0x17c10000 0 0x1000>; 33574722f956SSai Prakash Ranjan clocks = <&sleep_clk>; 33584722f956SSai Prakash Ranjan }; 33594722f956SSai Prakash Ranjan 336090db71e4SRajendra Nayak timer@17c20000{ 336190db71e4SRajendra Nayak #address-cells = <2>; 336290db71e4SRajendra Nayak #size-cells = <2>; 336390db71e4SRajendra Nayak ranges; 336490db71e4SRajendra Nayak compatible = "arm,armv7-timer-mem"; 336590db71e4SRajendra Nayak reg = <0 0x17c20000 0 0x1000>; 336690db71e4SRajendra Nayak 336790db71e4SRajendra Nayak frame@17c21000 { 336890db71e4SRajendra Nayak frame-number = <0>; 336990db71e4SRajendra Nayak interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 337090db71e4SRajendra Nayak <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 337190db71e4SRajendra Nayak reg = <0 0x17c21000 0 0x1000>, 337290db71e4SRajendra Nayak <0 0x17c22000 0 0x1000>; 337390db71e4SRajendra Nayak }; 337490db71e4SRajendra Nayak 337590db71e4SRajendra Nayak frame@17c23000 { 337690db71e4SRajendra Nayak frame-number = <1>; 337790db71e4SRajendra Nayak interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 337890db71e4SRajendra Nayak reg = <0 0x17c23000 0 0x1000>; 337990db71e4SRajendra Nayak status = "disabled"; 338090db71e4SRajendra Nayak }; 338190db71e4SRajendra Nayak 338290db71e4SRajendra Nayak frame@17c25000 { 338390db71e4SRajendra Nayak frame-number = <2>; 338490db71e4SRajendra Nayak interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 338590db71e4SRajendra Nayak reg = <0 0x17c25000 0 0x1000>; 338690db71e4SRajendra Nayak status = "disabled"; 338790db71e4SRajendra Nayak }; 338890db71e4SRajendra Nayak 338990db71e4SRajendra Nayak frame@17c27000 { 339090db71e4SRajendra Nayak frame-number = <3>; 339190db71e4SRajendra Nayak interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 339290db71e4SRajendra Nayak reg = <0 0x17c27000 0 0x1000>; 339390db71e4SRajendra Nayak status = "disabled"; 339490db71e4SRajendra Nayak }; 339590db71e4SRajendra Nayak 339690db71e4SRajendra Nayak frame@17c29000 { 339790db71e4SRajendra Nayak frame-number = <4>; 339890db71e4SRajendra Nayak interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 339990db71e4SRajendra Nayak reg = <0 0x17c29000 0 0x1000>; 340090db71e4SRajendra Nayak status = "disabled"; 340190db71e4SRajendra Nayak }; 340290db71e4SRajendra Nayak 340390db71e4SRajendra Nayak frame@17c2b000 { 340490db71e4SRajendra Nayak frame-number = <5>; 340590db71e4SRajendra Nayak interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 340690db71e4SRajendra Nayak reg = <0 0x17c2b000 0 0x1000>; 340790db71e4SRajendra Nayak status = "disabled"; 340890db71e4SRajendra Nayak }; 340990db71e4SRajendra Nayak 341090db71e4SRajendra Nayak frame@17c2d000 { 341190db71e4SRajendra Nayak frame-number = <6>; 341290db71e4SRajendra Nayak interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 341390db71e4SRajendra Nayak reg = <0 0x17c2d000 0 0x1000>; 341490db71e4SRajendra Nayak status = "disabled"; 341590db71e4SRajendra Nayak }; 341690db71e4SRajendra Nayak }; 3417fec6359cSMaulik Shah 3418fec6359cSMaulik Shah apps_rsc: rsc@18200000 { 3419fec6359cSMaulik Shah compatible = "qcom,rpmh-rsc"; 3420fec6359cSMaulik Shah reg = <0 0x18200000 0 0x10000>, 3421fec6359cSMaulik Shah <0 0x18210000 0 0x10000>, 3422fec6359cSMaulik Shah <0 0x18220000 0 0x10000>; 3423fec6359cSMaulik Shah reg-names = "drv-0", "drv-1", "drv-2"; 3424fec6359cSMaulik Shah interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 3425fec6359cSMaulik Shah <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 3426fec6359cSMaulik Shah <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 3427fec6359cSMaulik Shah qcom,tcs-offset = <0xd00>; 3428fec6359cSMaulik Shah qcom,drv-id = <2>; 3429fec6359cSMaulik Shah qcom,tcs-config = <ACTIVE_TCS 2>, 3430fec6359cSMaulik Shah <SLEEP_TCS 3>, 3431fec6359cSMaulik Shah <WAKE_TCS 3>, 3432fec6359cSMaulik Shah <CONTROL_TCS 1>; 34330def3f14STaniya Das 34340def3f14STaniya Das rpmhcc: clock-controller { 34350def3f14STaniya Das compatible = "qcom,sc7180-rpmh-clk"; 34360def3f14STaniya Das clocks = <&xo_board>; 34370def3f14STaniya Das clock-names = "xo"; 34380def3f14STaniya Das #clock-cells = <1>; 34390def3f14STaniya Das }; 3440a16f862fSSibi Sankar 3441a16f862fSSibi Sankar rpmhpd: power-controller { 3442a16f862fSSibi Sankar compatible = "qcom,sc7180-rpmhpd"; 3443a16f862fSSibi Sankar #power-domain-cells = <1>; 3444a16f862fSSibi Sankar operating-points-v2 = <&rpmhpd_opp_table>; 3445a16f862fSSibi Sankar 3446a16f862fSSibi Sankar rpmhpd_opp_table: opp-table { 3447a16f862fSSibi Sankar compatible = "operating-points-v2"; 3448a16f862fSSibi Sankar 3449a16f862fSSibi Sankar rpmhpd_opp_ret: opp1 { 3450a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>; 3451a16f862fSSibi Sankar }; 3452a16f862fSSibi Sankar 3453a16f862fSSibi Sankar rpmhpd_opp_min_svs: opp2 { 3454a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 3455a16f862fSSibi Sankar }; 3456a16f862fSSibi Sankar 3457a16f862fSSibi Sankar rpmhpd_opp_low_svs: opp3 { 3458a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 3459a16f862fSSibi Sankar }; 3460a16f862fSSibi Sankar 3461a16f862fSSibi Sankar rpmhpd_opp_svs: opp4 { 3462a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 3463a16f862fSSibi Sankar }; 3464a16f862fSSibi Sankar 3465a16f862fSSibi Sankar rpmhpd_opp_svs_l1: opp5 { 3466a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 3467a16f862fSSibi Sankar }; 3468a16f862fSSibi Sankar 3469a16f862fSSibi Sankar rpmhpd_opp_svs_l2: opp6 { 3470a16f862fSSibi Sankar opp-level = <224>; 3471a16f862fSSibi Sankar }; 3472a16f862fSSibi Sankar 3473a16f862fSSibi Sankar rpmhpd_opp_nom: opp7 { 3474a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 3475a16f862fSSibi Sankar }; 3476a16f862fSSibi Sankar 3477a16f862fSSibi Sankar rpmhpd_opp_nom_l1: opp8 { 3478a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 3479a16f862fSSibi Sankar }; 3480a16f862fSSibi Sankar 3481a16f862fSSibi Sankar rpmhpd_opp_nom_l2: opp9 { 3482a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>; 3483a16f862fSSibi Sankar }; 3484a16f862fSSibi Sankar 3485a16f862fSSibi Sankar rpmhpd_opp_turbo: opp10 { 3486a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 3487a16f862fSSibi Sankar }; 3488a16f862fSSibi Sankar 3489a16f862fSSibi Sankar rpmhpd_opp_turbo_l1: opp11 { 3490a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 3491a16f862fSSibi Sankar }; 3492a16f862fSSibi Sankar }; 3493a16f862fSSibi Sankar }; 3494b1b24dd7SOdelu Kukatla 3495b1b24dd7SOdelu Kukatla apps_bcm_voter: bcm_voter { 3496b1b24dd7SOdelu Kukatla compatible = "qcom,bcm-voter"; 3497b1b24dd7SOdelu Kukatla }; 3498fec6359cSMaulik Shah }; 349986899d82STaniya Das 3500b21bb61dSSibi Sankar osm_l3: interconnect@18321000 { 3501b21bb61dSSibi Sankar compatible = "qcom,sc7180-osm-l3"; 3502b21bb61dSSibi Sankar reg = <0 0x18321000 0 0x1400>; 3503b21bb61dSSibi Sankar 3504b21bb61dSSibi Sankar clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>; 3505b21bb61dSSibi Sankar clock-names = "xo", "alternate"; 3506b21bb61dSSibi Sankar 3507b21bb61dSSibi Sankar #interconnect-cells = <1>; 3508b21bb61dSSibi Sankar }; 3509b21bb61dSSibi Sankar 351086899d82STaniya Das cpufreq_hw: cpufreq@18323000 { 351186899d82STaniya Das compatible = "qcom,cpufreq-hw"; 351286899d82STaniya Das reg = <0 0x18323000 0 0x1400>, <0 0x18325800 0 0x1400>; 351386899d82STaniya Das reg-names = "freq-domain0", "freq-domain1"; 351486899d82STaniya Das 351586899d82STaniya Das clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>; 351686899d82STaniya Das clock-names = "xo", "alternate"; 351786899d82STaniya Das 351886899d82STaniya Das #freq-domain-cells = <1>; 351986899d82STaniya Das }; 35201e7594a3SRakesh Pillai 35211e7594a3SRakesh Pillai wifi: wifi@18800000 { 35221e7594a3SRakesh Pillai compatible = "qcom,wcn3990-wifi"; 35231e7594a3SRakesh Pillai reg = <0 0x18800000 0 0x800000>; 35241e7594a3SRakesh Pillai reg-names = "membase"; 35251e7594a3SRakesh Pillai iommus = <&apps_smmu 0xc0 0x1>; 35261e7594a3SRakesh Pillai interrupts = 35271e7594a3SRakesh Pillai <GIC_SPI 414 IRQ_TYPE_LEVEL_HIGH /* CE0 */ >, 35281e7594a3SRakesh Pillai <GIC_SPI 415 IRQ_TYPE_LEVEL_HIGH /* CE1 */ >, 35291e7594a3SRakesh Pillai <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH /* CE2 */ >, 35301e7594a3SRakesh Pillai <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH /* CE3 */ >, 35311e7594a3SRakesh Pillai <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH /* CE4 */ >, 35321e7594a3SRakesh Pillai <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH /* CE5 */ >, 35331e7594a3SRakesh Pillai <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH /* CE6 */ >, 35341e7594a3SRakesh Pillai <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH /* CE7 */ >, 35351e7594a3SRakesh Pillai <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH /* CE8 */ >, 35361e7594a3SRakesh Pillai <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH /* CE9 */ >, 35371e7594a3SRakesh Pillai <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH /* CE10 */>, 35381e7594a3SRakesh Pillai <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH /* CE11 */>; 35391e7594a3SRakesh Pillai memory-region = <&wlan_mem>; 35404dc8ff06SSibi Sankar qcom,msa-fixed-perm; 35411e7594a3SRakesh Pillai status = "disabled"; 35421e7594a3SRakesh Pillai }; 3543f05f2c21STaniya Das 3544f05f2c21STaniya Das lpasscc: clock-controller@62d00000 { 3545f05f2c21STaniya Das compatible = "qcom,sc7180-lpasscorecc"; 3546f05f2c21STaniya Das reg = <0 0x62d00000 0 0x50000>, 3547f05f2c21STaniya Das <0 0x62780000 0 0x30000>; 3548f05f2c21STaniya Das reg-names = "lpass_core_cc", "lpass_audio_cc"; 3549f05f2c21STaniya Das clocks = <&gcc GCC_LPASS_CFG_NOC_SWAY_CLK>, 3550f05f2c21STaniya Das <&rpmhcc RPMH_CXO_CLK>; 3551f05f2c21STaniya Das clock-names = "iface", "bi_tcxo"; 3552f05f2c21STaniya Das power-domains = <&lpass_hm LPASS_CORE_HM_GDSCR>; 3553f05f2c21STaniya Das #clock-cells = <1>; 3554f05f2c21STaniya Das #power-domain-cells = <1>; 3555f05f2c21STaniya Das }; 3556f05f2c21STaniya Das 3557*96ddfbf4SAjit Pandey lpass_cpu: lpass@62f00000 { 3558*96ddfbf4SAjit Pandey compatible = "qcom,sc7180-lpass-cpu"; 3559*96ddfbf4SAjit Pandey 3560*96ddfbf4SAjit Pandey reg = <0 0x62f00000 0 0x29000>; 3561*96ddfbf4SAjit Pandey reg-names = "lpass-lpaif"; 3562*96ddfbf4SAjit Pandey 3563*96ddfbf4SAjit Pandey iommus = <&apps_smmu 0x1020 0>; 3564*96ddfbf4SAjit Pandey 3565*96ddfbf4SAjit Pandey power-domains = <&lpass_hm LPASS_CORE_HM_GDSCR>; 3566*96ddfbf4SAjit Pandey 3567*96ddfbf4SAjit Pandey clocks = <&gcc GCC_LPASS_CFG_NOC_SWAY_CLK>, 3568*96ddfbf4SAjit Pandey <&lpasscc LPASS_AUDIO_CORE_CORE_CLK>, 3569*96ddfbf4SAjit Pandey <&lpasscc LPASS_AUDIO_CORE_EXT_MCLK0_CLK>, 3570*96ddfbf4SAjit Pandey <&lpasscc LPASS_AUDIO_CORE_SYSNOC_MPORT_CORE_CLK>, 3571*96ddfbf4SAjit Pandey <&lpasscc LPASS_AUDIO_CORE_LPAIF_PRI_IBIT_CLK>, 3572*96ddfbf4SAjit Pandey <&lpasscc LPASS_AUDIO_CORE_LPAIF_SEC_IBIT_CLK>; 3573*96ddfbf4SAjit Pandey 3574*96ddfbf4SAjit Pandey clock-names = "pcnoc-sway-clk", "audio-core", 3575*96ddfbf4SAjit Pandey "mclk0", "pcnoc-mport-clk", 3576*96ddfbf4SAjit Pandey "mi2s-bit-clk0", "mi2s-bit-clk1"; 3577*96ddfbf4SAjit Pandey 3578*96ddfbf4SAjit Pandey 3579*96ddfbf4SAjit Pandey #sound-dai-cells = <1>; 3580*96ddfbf4SAjit Pandey #address-cells = <1>; 3581*96ddfbf4SAjit Pandey #size-cells = <0>; 3582*96ddfbf4SAjit Pandey 3583*96ddfbf4SAjit Pandey interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>; 3584*96ddfbf4SAjit Pandey interrupt-names = "lpass-irq-lpaif"; 3585*96ddfbf4SAjit Pandey }; 3586*96ddfbf4SAjit Pandey 3587f05f2c21STaniya Das lpass_hm: clock-controller@63000000 { 3588f05f2c21STaniya Das compatible = "qcom,sc7180-lpasshm"; 3589f05f2c21STaniya Das reg = <0 0x63000000 0 0x28>; 3590f05f2c21STaniya Das clocks = <&gcc GCC_LPASS_CFG_NOC_SWAY_CLK>, 3591f05f2c21STaniya Das <&rpmhcc RPMH_CXO_CLK>; 3592f05f2c21STaniya Das clock-names = "iface", "bi_tcxo"; 3593f05f2c21STaniya Das #clock-cells = <1>; 3594f05f2c21STaniya Das #power-domain-cells = <1>; 3595f05f2c21STaniya Das }; 359690db71e4SRajendra Nayak }; 359790db71e4SRajendra Nayak 359882bdc939SRajeshwari thermal-zones { 359982bdc939SRajeshwari cpu0-thermal { 360026664c59SMatthias Kaehlcke polling-delay-passive = <250>; 360122337b91SRajeshwari polling-delay = <0>; 360282bdc939SRajeshwari 360382bdc939SRajeshwari thermal-sensors = <&tsens0 1>; 36045a4d9f3eSMatthias Kaehlcke sustainable-power = <768>; 360582bdc939SRajeshwari 360682bdc939SRajeshwari trips { 360782bdc939SRajeshwari cpu0_alert0: trip-point0 { 360882bdc939SRajeshwari temperature = <90000>; 360982bdc939SRajeshwari hysteresis = <2000>; 361082bdc939SRajeshwari type = "passive"; 361182bdc939SRajeshwari }; 361282bdc939SRajeshwari 361382bdc939SRajeshwari cpu0_alert1: trip-point1 { 361482bdc939SRajeshwari temperature = <95000>; 361582bdc939SRajeshwari hysteresis = <2000>; 361682bdc939SRajeshwari type = "passive"; 361782bdc939SRajeshwari }; 361882bdc939SRajeshwari 361982bdc939SRajeshwari cpu0_crit: cpu_crit { 362082bdc939SRajeshwari temperature = <110000>; 362182bdc939SRajeshwari hysteresis = <1000>; 362282bdc939SRajeshwari type = "critical"; 362382bdc939SRajeshwari }; 362482bdc939SRajeshwari }; 36252552c123SRajeshwari 36262552c123SRajeshwari cooling-maps { 36272552c123SRajeshwari map0 { 36282552c123SRajeshwari trip = <&cpu0_alert0>; 36292552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36302552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36312552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36322552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36332552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36342552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 36352552c123SRajeshwari }; 36362552c123SRajeshwari map1 { 36372552c123SRajeshwari trip = <&cpu0_alert1>; 36382552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36392552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36402552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36412552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36422552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36432552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 36442552c123SRajeshwari }; 36452552c123SRajeshwari }; 364682bdc939SRajeshwari }; 364782bdc939SRajeshwari 364882bdc939SRajeshwari cpu1-thermal { 364926664c59SMatthias Kaehlcke polling-delay-passive = <250>; 365022337b91SRajeshwari polling-delay = <0>; 365182bdc939SRajeshwari 365282bdc939SRajeshwari thermal-sensors = <&tsens0 2>; 36535a4d9f3eSMatthias Kaehlcke sustainable-power = <768>; 365482bdc939SRajeshwari 365582bdc939SRajeshwari trips { 365682bdc939SRajeshwari cpu1_alert0: trip-point0 { 365782bdc939SRajeshwari temperature = <90000>; 365882bdc939SRajeshwari hysteresis = <2000>; 365982bdc939SRajeshwari type = "passive"; 366082bdc939SRajeshwari }; 366182bdc939SRajeshwari 366282bdc939SRajeshwari cpu1_alert1: trip-point1 { 366382bdc939SRajeshwari temperature = <95000>; 366482bdc939SRajeshwari hysteresis = <2000>; 366582bdc939SRajeshwari type = "passive"; 366682bdc939SRajeshwari }; 366782bdc939SRajeshwari 366882bdc939SRajeshwari cpu1_crit: cpu_crit { 366982bdc939SRajeshwari temperature = <110000>; 367082bdc939SRajeshwari hysteresis = <1000>; 367182bdc939SRajeshwari type = "critical"; 367282bdc939SRajeshwari }; 367382bdc939SRajeshwari }; 36742552c123SRajeshwari 36752552c123SRajeshwari cooling-maps { 36762552c123SRajeshwari map0 { 36772552c123SRajeshwari trip = <&cpu1_alert0>; 36782552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36792552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36802552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36812552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36822552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36832552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 36842552c123SRajeshwari }; 36852552c123SRajeshwari map1 { 36862552c123SRajeshwari trip = <&cpu1_alert1>; 36872552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36882552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36892552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36902552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36912552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36922552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 36932552c123SRajeshwari }; 36942552c123SRajeshwari }; 369582bdc939SRajeshwari }; 369682bdc939SRajeshwari 369782bdc939SRajeshwari cpu2-thermal { 369826664c59SMatthias Kaehlcke polling-delay-passive = <250>; 369922337b91SRajeshwari polling-delay = <0>; 370082bdc939SRajeshwari 370182bdc939SRajeshwari thermal-sensors = <&tsens0 3>; 37025a4d9f3eSMatthias Kaehlcke sustainable-power = <768>; 370382bdc939SRajeshwari 370482bdc939SRajeshwari trips { 370582bdc939SRajeshwari cpu2_alert0: trip-point0 { 370682bdc939SRajeshwari temperature = <90000>; 370782bdc939SRajeshwari hysteresis = <2000>; 370882bdc939SRajeshwari type = "passive"; 370982bdc939SRajeshwari }; 371082bdc939SRajeshwari 371182bdc939SRajeshwari cpu2_alert1: trip-point1 { 371282bdc939SRajeshwari temperature = <95000>; 371382bdc939SRajeshwari hysteresis = <2000>; 371482bdc939SRajeshwari type = "passive"; 371582bdc939SRajeshwari }; 371682bdc939SRajeshwari 371782bdc939SRajeshwari cpu2_crit: cpu_crit { 371882bdc939SRajeshwari temperature = <110000>; 371982bdc939SRajeshwari hysteresis = <1000>; 372082bdc939SRajeshwari type = "critical"; 372182bdc939SRajeshwari }; 372282bdc939SRajeshwari }; 37232552c123SRajeshwari 37242552c123SRajeshwari cooling-maps { 37252552c123SRajeshwari map0 { 37262552c123SRajeshwari trip = <&cpu2_alert0>; 37272552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37282552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37292552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37302552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37312552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37322552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 37332552c123SRajeshwari }; 37342552c123SRajeshwari map1 { 37352552c123SRajeshwari trip = <&cpu2_alert1>; 37362552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37372552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37382552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37392552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37402552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37412552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 37422552c123SRajeshwari }; 37432552c123SRajeshwari }; 374482bdc939SRajeshwari }; 374582bdc939SRajeshwari 374682bdc939SRajeshwari cpu3-thermal { 374726664c59SMatthias Kaehlcke polling-delay-passive = <250>; 374822337b91SRajeshwari polling-delay = <0>; 374982bdc939SRajeshwari 375082bdc939SRajeshwari thermal-sensors = <&tsens0 4>; 37515a4d9f3eSMatthias Kaehlcke sustainable-power = <768>; 375282bdc939SRajeshwari 375382bdc939SRajeshwari trips { 375482bdc939SRajeshwari cpu3_alert0: trip-point0 { 375582bdc939SRajeshwari temperature = <90000>; 375682bdc939SRajeshwari hysteresis = <2000>; 375782bdc939SRajeshwari type = "passive"; 375882bdc939SRajeshwari }; 375982bdc939SRajeshwari 376082bdc939SRajeshwari cpu3_alert1: trip-point1 { 376182bdc939SRajeshwari temperature = <95000>; 376282bdc939SRajeshwari hysteresis = <2000>; 376382bdc939SRajeshwari type = "passive"; 376482bdc939SRajeshwari }; 376582bdc939SRajeshwari 376682bdc939SRajeshwari cpu3_crit: cpu_crit { 376782bdc939SRajeshwari temperature = <110000>; 376882bdc939SRajeshwari hysteresis = <1000>; 376982bdc939SRajeshwari type = "critical"; 377082bdc939SRajeshwari }; 377182bdc939SRajeshwari }; 37722552c123SRajeshwari 37732552c123SRajeshwari cooling-maps { 37742552c123SRajeshwari map0 { 37752552c123SRajeshwari trip = <&cpu3_alert0>; 37762552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37772552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37782552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37792552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37802552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37812552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 37822552c123SRajeshwari }; 37832552c123SRajeshwari map1 { 37842552c123SRajeshwari trip = <&cpu3_alert1>; 37852552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37862552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37872552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37882552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37892552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37902552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 37912552c123SRajeshwari }; 37922552c123SRajeshwari }; 379382bdc939SRajeshwari }; 379482bdc939SRajeshwari 379582bdc939SRajeshwari cpu4-thermal { 379626664c59SMatthias Kaehlcke polling-delay-passive = <250>; 379722337b91SRajeshwari polling-delay = <0>; 379882bdc939SRajeshwari 379982bdc939SRajeshwari thermal-sensors = <&tsens0 5>; 38005a4d9f3eSMatthias Kaehlcke sustainable-power = <768>; 380182bdc939SRajeshwari 380282bdc939SRajeshwari trips { 380382bdc939SRajeshwari cpu4_alert0: trip-point0 { 380482bdc939SRajeshwari temperature = <90000>; 380582bdc939SRajeshwari hysteresis = <2000>; 380682bdc939SRajeshwari type = "passive"; 380782bdc939SRajeshwari }; 380882bdc939SRajeshwari 380982bdc939SRajeshwari cpu4_alert1: trip-point1 { 381082bdc939SRajeshwari temperature = <95000>; 381182bdc939SRajeshwari hysteresis = <2000>; 381282bdc939SRajeshwari type = "passive"; 381382bdc939SRajeshwari }; 381482bdc939SRajeshwari 381582bdc939SRajeshwari cpu4_crit: cpu_crit { 381682bdc939SRajeshwari temperature = <110000>; 381782bdc939SRajeshwari hysteresis = <1000>; 381882bdc939SRajeshwari type = "critical"; 381982bdc939SRajeshwari }; 382082bdc939SRajeshwari }; 38212552c123SRajeshwari 38222552c123SRajeshwari cooling-maps { 38232552c123SRajeshwari map0 { 38242552c123SRajeshwari trip = <&cpu4_alert0>; 38252552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38262552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38272552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38282552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38292552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38302552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 38312552c123SRajeshwari }; 38322552c123SRajeshwari map1 { 38332552c123SRajeshwari trip = <&cpu4_alert1>; 38342552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38352552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38362552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38372552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38382552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38392552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 38402552c123SRajeshwari }; 38412552c123SRajeshwari }; 384282bdc939SRajeshwari }; 384382bdc939SRajeshwari 384482bdc939SRajeshwari cpu5-thermal { 384526664c59SMatthias Kaehlcke polling-delay-passive = <250>; 384622337b91SRajeshwari polling-delay = <0>; 384782bdc939SRajeshwari 384882bdc939SRajeshwari thermal-sensors = <&tsens0 6>; 38495a4d9f3eSMatthias Kaehlcke sustainable-power = <768>; 385082bdc939SRajeshwari 385182bdc939SRajeshwari trips { 385282bdc939SRajeshwari cpu5_alert0: trip-point0 { 385382bdc939SRajeshwari temperature = <90000>; 385482bdc939SRajeshwari hysteresis = <2000>; 385582bdc939SRajeshwari type = "passive"; 385682bdc939SRajeshwari }; 385782bdc939SRajeshwari 385882bdc939SRajeshwari cpu5_alert1: trip-point1 { 385982bdc939SRajeshwari temperature = <95000>; 386082bdc939SRajeshwari hysteresis = <2000>; 386182bdc939SRajeshwari type = "passive"; 386282bdc939SRajeshwari }; 386382bdc939SRajeshwari 386482bdc939SRajeshwari cpu5_crit: cpu_crit { 386582bdc939SRajeshwari temperature = <110000>; 386682bdc939SRajeshwari hysteresis = <1000>; 386782bdc939SRajeshwari type = "critical"; 386882bdc939SRajeshwari }; 386982bdc939SRajeshwari }; 38702552c123SRajeshwari 38712552c123SRajeshwari cooling-maps { 38722552c123SRajeshwari map0 { 38732552c123SRajeshwari trip = <&cpu5_alert0>; 38742552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38752552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38762552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38772552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38782552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38792552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 38802552c123SRajeshwari }; 38812552c123SRajeshwari map1 { 38822552c123SRajeshwari trip = <&cpu5_alert1>; 38832552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38842552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38852552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38862552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38872552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38882552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 38892552c123SRajeshwari }; 38902552c123SRajeshwari }; 389182bdc939SRajeshwari }; 389282bdc939SRajeshwari 389382bdc939SRajeshwari cpu6-thermal { 389426664c59SMatthias Kaehlcke polling-delay-passive = <250>; 389522337b91SRajeshwari polling-delay = <0>; 389682bdc939SRajeshwari 389782bdc939SRajeshwari thermal-sensors = <&tsens0 9>; 38985a4d9f3eSMatthias Kaehlcke sustainable-power = <1202>; 389982bdc939SRajeshwari 390082bdc939SRajeshwari trips { 390182bdc939SRajeshwari cpu6_alert0: trip-point0 { 390282bdc939SRajeshwari temperature = <90000>; 390382bdc939SRajeshwari hysteresis = <2000>; 390482bdc939SRajeshwari type = "passive"; 390582bdc939SRajeshwari }; 390682bdc939SRajeshwari 390782bdc939SRajeshwari cpu6_alert1: trip-point1 { 390882bdc939SRajeshwari temperature = <95000>; 390982bdc939SRajeshwari hysteresis = <2000>; 391082bdc939SRajeshwari type = "passive"; 391182bdc939SRajeshwari }; 391282bdc939SRajeshwari 391382bdc939SRajeshwari cpu6_crit: cpu_crit { 391482bdc939SRajeshwari temperature = <110000>; 391582bdc939SRajeshwari hysteresis = <1000>; 391682bdc939SRajeshwari type = "critical"; 391782bdc939SRajeshwari }; 391882bdc939SRajeshwari }; 39192552c123SRajeshwari 39202552c123SRajeshwari cooling-maps { 39212552c123SRajeshwari map0 { 39222552c123SRajeshwari trip = <&cpu6_alert0>; 39232552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39242552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 39252552c123SRajeshwari }; 39262552c123SRajeshwari map1 { 39272552c123SRajeshwari trip = <&cpu6_alert1>; 39282552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39292552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 39302552c123SRajeshwari }; 39312552c123SRajeshwari }; 393282bdc939SRajeshwari }; 393382bdc939SRajeshwari 393482bdc939SRajeshwari cpu7-thermal { 393526664c59SMatthias Kaehlcke polling-delay-passive = <250>; 393622337b91SRajeshwari polling-delay = <0>; 393782bdc939SRajeshwari 393882bdc939SRajeshwari thermal-sensors = <&tsens0 10>; 39395a4d9f3eSMatthias Kaehlcke sustainable-power = <1202>; 394082bdc939SRajeshwari 394182bdc939SRajeshwari trips { 394282bdc939SRajeshwari cpu7_alert0: trip-point0 { 394382bdc939SRajeshwari temperature = <90000>; 394482bdc939SRajeshwari hysteresis = <2000>; 394582bdc939SRajeshwari type = "passive"; 394682bdc939SRajeshwari }; 394782bdc939SRajeshwari 394882bdc939SRajeshwari cpu7_alert1: trip-point1 { 394982bdc939SRajeshwari temperature = <95000>; 395082bdc939SRajeshwari hysteresis = <2000>; 395182bdc939SRajeshwari type = "passive"; 395282bdc939SRajeshwari }; 395382bdc939SRajeshwari 395482bdc939SRajeshwari cpu7_crit: cpu_crit { 395582bdc939SRajeshwari temperature = <110000>; 395682bdc939SRajeshwari hysteresis = <1000>; 395782bdc939SRajeshwari type = "critical"; 395882bdc939SRajeshwari }; 395982bdc939SRajeshwari }; 39602552c123SRajeshwari 39612552c123SRajeshwari cooling-maps { 39622552c123SRajeshwari map0 { 39632552c123SRajeshwari trip = <&cpu7_alert0>; 39642552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39652552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 39662552c123SRajeshwari }; 39672552c123SRajeshwari map1 { 39682552c123SRajeshwari trip = <&cpu7_alert1>; 39692552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39702552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 39712552c123SRajeshwari }; 39722552c123SRajeshwari }; 397382bdc939SRajeshwari }; 397482bdc939SRajeshwari 397582bdc939SRajeshwari cpu8-thermal { 397626664c59SMatthias Kaehlcke polling-delay-passive = <250>; 397722337b91SRajeshwari polling-delay = <0>; 397882bdc939SRajeshwari 397982bdc939SRajeshwari thermal-sensors = <&tsens0 11>; 39805a4d9f3eSMatthias Kaehlcke sustainable-power = <1202>; 398182bdc939SRajeshwari 398282bdc939SRajeshwari trips { 398382bdc939SRajeshwari cpu8_alert0: trip-point0 { 398482bdc939SRajeshwari temperature = <90000>; 398582bdc939SRajeshwari hysteresis = <2000>; 398682bdc939SRajeshwari type = "passive"; 398782bdc939SRajeshwari }; 398882bdc939SRajeshwari 398982bdc939SRajeshwari cpu8_alert1: trip-point1 { 399082bdc939SRajeshwari temperature = <95000>; 399182bdc939SRajeshwari hysteresis = <2000>; 399282bdc939SRajeshwari type = "passive"; 399382bdc939SRajeshwari }; 399482bdc939SRajeshwari 399582bdc939SRajeshwari cpu8_crit: cpu_crit { 399682bdc939SRajeshwari temperature = <110000>; 399782bdc939SRajeshwari hysteresis = <1000>; 399882bdc939SRajeshwari type = "critical"; 399982bdc939SRajeshwari }; 400082bdc939SRajeshwari }; 40012552c123SRajeshwari 40022552c123SRajeshwari cooling-maps { 40032552c123SRajeshwari map0 { 40042552c123SRajeshwari trip = <&cpu8_alert0>; 40052552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 40062552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 40072552c123SRajeshwari }; 40082552c123SRajeshwari map1 { 40092552c123SRajeshwari trip = <&cpu8_alert1>; 40102552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 40112552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 40122552c123SRajeshwari }; 40132552c123SRajeshwari }; 401482bdc939SRajeshwari }; 401582bdc939SRajeshwari 401682bdc939SRajeshwari cpu9-thermal { 401726664c59SMatthias Kaehlcke polling-delay-passive = <250>; 401822337b91SRajeshwari polling-delay = <0>; 401982bdc939SRajeshwari 402082bdc939SRajeshwari thermal-sensors = <&tsens0 12>; 40215a4d9f3eSMatthias Kaehlcke sustainable-power = <1202>; 402282bdc939SRajeshwari 402382bdc939SRajeshwari trips { 402482bdc939SRajeshwari cpu9_alert0: trip-point0 { 402582bdc939SRajeshwari temperature = <90000>; 402682bdc939SRajeshwari hysteresis = <2000>; 402782bdc939SRajeshwari type = "passive"; 402882bdc939SRajeshwari }; 402982bdc939SRajeshwari 403082bdc939SRajeshwari cpu9_alert1: trip-point1 { 403182bdc939SRajeshwari temperature = <95000>; 403282bdc939SRajeshwari hysteresis = <2000>; 403382bdc939SRajeshwari type = "passive"; 403482bdc939SRajeshwari }; 403582bdc939SRajeshwari 403682bdc939SRajeshwari cpu9_crit: cpu_crit { 403782bdc939SRajeshwari temperature = <110000>; 403882bdc939SRajeshwari hysteresis = <1000>; 403982bdc939SRajeshwari type = "critical"; 404082bdc939SRajeshwari }; 404182bdc939SRajeshwari }; 40422552c123SRajeshwari 40432552c123SRajeshwari cooling-maps { 40442552c123SRajeshwari map0 { 40452552c123SRajeshwari trip = <&cpu9_alert0>; 40462552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 40472552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 40482552c123SRajeshwari }; 40492552c123SRajeshwari map1 { 40502552c123SRajeshwari trip = <&cpu9_alert1>; 40512552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 40522552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 40532552c123SRajeshwari }; 40542552c123SRajeshwari }; 405582bdc939SRajeshwari }; 405682bdc939SRajeshwari 405782bdc939SRajeshwari aoss0-thermal { 405826664c59SMatthias Kaehlcke polling-delay-passive = <250>; 405922337b91SRajeshwari polling-delay = <0>; 406082bdc939SRajeshwari 406182bdc939SRajeshwari thermal-sensors = <&tsens0 0>; 406282bdc939SRajeshwari 406382bdc939SRajeshwari trips { 406482bdc939SRajeshwari aoss0_alert0: trip-point0 { 406582bdc939SRajeshwari temperature = <90000>; 406682bdc939SRajeshwari hysteresis = <2000>; 406782bdc939SRajeshwari type = "hot"; 406882bdc939SRajeshwari }; 406954c22ae5SRajeshwari 407054c22ae5SRajeshwari aoss0_crit: aoss0_crit { 407154c22ae5SRajeshwari temperature = <110000>; 407254c22ae5SRajeshwari hysteresis = <2000>; 407354c22ae5SRajeshwari type = "critical"; 407454c22ae5SRajeshwari }; 407582bdc939SRajeshwari }; 407682bdc939SRajeshwari }; 407782bdc939SRajeshwari 407882bdc939SRajeshwari cpuss0-thermal { 407926664c59SMatthias Kaehlcke polling-delay-passive = <250>; 408022337b91SRajeshwari polling-delay = <0>; 408182bdc939SRajeshwari 408282bdc939SRajeshwari thermal-sensors = <&tsens0 7>; 408382bdc939SRajeshwari 408482bdc939SRajeshwari trips { 408582bdc939SRajeshwari cpuss0_alert0: trip-point0 { 408682bdc939SRajeshwari temperature = <90000>; 408782bdc939SRajeshwari hysteresis = <2000>; 408882bdc939SRajeshwari type = "hot"; 408982bdc939SRajeshwari }; 409082bdc939SRajeshwari cpuss0_crit: cluster0_crit { 409182bdc939SRajeshwari temperature = <110000>; 409282bdc939SRajeshwari hysteresis = <2000>; 409382bdc939SRajeshwari type = "critical"; 409482bdc939SRajeshwari }; 409582bdc939SRajeshwari }; 409682bdc939SRajeshwari }; 409782bdc939SRajeshwari 409882bdc939SRajeshwari cpuss1-thermal { 409926664c59SMatthias Kaehlcke polling-delay-passive = <250>; 410022337b91SRajeshwari polling-delay = <0>; 410182bdc939SRajeshwari 410282bdc939SRajeshwari thermal-sensors = <&tsens0 8>; 410382bdc939SRajeshwari 410482bdc939SRajeshwari trips { 410582bdc939SRajeshwari cpuss1_alert0: trip-point0 { 410682bdc939SRajeshwari temperature = <90000>; 410782bdc939SRajeshwari hysteresis = <2000>; 410882bdc939SRajeshwari type = "hot"; 410982bdc939SRajeshwari }; 411082bdc939SRajeshwari cpuss1_crit: cluster0_crit { 411182bdc939SRajeshwari temperature = <110000>; 411282bdc939SRajeshwari hysteresis = <2000>; 411382bdc939SRajeshwari type = "critical"; 411482bdc939SRajeshwari }; 411582bdc939SRajeshwari }; 411682bdc939SRajeshwari }; 411782bdc939SRajeshwari 411882bdc939SRajeshwari gpuss0-thermal { 411926664c59SMatthias Kaehlcke polling-delay-passive = <250>; 412022337b91SRajeshwari polling-delay = <0>; 412182bdc939SRajeshwari 412282bdc939SRajeshwari thermal-sensors = <&tsens0 13>; 412382bdc939SRajeshwari 412482bdc939SRajeshwari trips { 412582bdc939SRajeshwari gpuss0_alert0: trip-point0 { 41262315ae70SAkhil P Oommen temperature = <95000>; 412782bdc939SRajeshwari hysteresis = <2000>; 41282315ae70SAkhil P Oommen type = "passive"; 412982bdc939SRajeshwari }; 413054c22ae5SRajeshwari 413154c22ae5SRajeshwari gpuss0_crit: gpuss0_crit { 413254c22ae5SRajeshwari temperature = <110000>; 413354c22ae5SRajeshwari hysteresis = <2000>; 413454c22ae5SRajeshwari type = "critical"; 413554c22ae5SRajeshwari }; 413682bdc939SRajeshwari }; 41372315ae70SAkhil P Oommen 41382315ae70SAkhil P Oommen cooling-maps { 41392315ae70SAkhil P Oommen map0 { 41402315ae70SAkhil P Oommen trip = <&gpuss0_alert0>; 41412315ae70SAkhil P Oommen cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 41422315ae70SAkhil P Oommen }; 41432315ae70SAkhil P Oommen }; 414482bdc939SRajeshwari }; 414582bdc939SRajeshwari 414682bdc939SRajeshwari gpuss1-thermal { 414726664c59SMatthias Kaehlcke polling-delay-passive = <250>; 414822337b91SRajeshwari polling-delay = <0>; 414982bdc939SRajeshwari 415082bdc939SRajeshwari thermal-sensors = <&tsens0 14>; 415182bdc939SRajeshwari 415282bdc939SRajeshwari trips { 415382bdc939SRajeshwari gpuss1_alert0: trip-point0 { 41542315ae70SAkhil P Oommen temperature = <95000>; 415582bdc939SRajeshwari hysteresis = <2000>; 41562315ae70SAkhil P Oommen type = "passive"; 415782bdc939SRajeshwari }; 415854c22ae5SRajeshwari 415954c22ae5SRajeshwari gpuss1_crit: gpuss1_crit { 416054c22ae5SRajeshwari temperature = <110000>; 416154c22ae5SRajeshwari hysteresis = <2000>; 416254c22ae5SRajeshwari type = "critical"; 416354c22ae5SRajeshwari }; 416482bdc939SRajeshwari }; 41652315ae70SAkhil P Oommen 41662315ae70SAkhil P Oommen cooling-maps { 41672315ae70SAkhil P Oommen map0 { 41682315ae70SAkhil P Oommen trip = <&gpuss1_alert0>; 41692315ae70SAkhil P Oommen cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 41702315ae70SAkhil P Oommen }; 41712315ae70SAkhil P Oommen }; 417282bdc939SRajeshwari }; 417382bdc939SRajeshwari 417482bdc939SRajeshwari aoss1-thermal { 417526664c59SMatthias Kaehlcke polling-delay-passive = <250>; 417622337b91SRajeshwari polling-delay = <0>; 417782bdc939SRajeshwari 417882bdc939SRajeshwari thermal-sensors = <&tsens1 0>; 417982bdc939SRajeshwari 418082bdc939SRajeshwari trips { 418182bdc939SRajeshwari aoss1_alert0: trip-point0 { 418282bdc939SRajeshwari temperature = <90000>; 418382bdc939SRajeshwari hysteresis = <2000>; 418482bdc939SRajeshwari type = "hot"; 418582bdc939SRajeshwari }; 418654c22ae5SRajeshwari 418754c22ae5SRajeshwari aoss1_crit: aoss1_crit { 418854c22ae5SRajeshwari temperature = <110000>; 418954c22ae5SRajeshwari hysteresis = <2000>; 419054c22ae5SRajeshwari type = "critical"; 419154c22ae5SRajeshwari }; 419282bdc939SRajeshwari }; 419382bdc939SRajeshwari }; 419482bdc939SRajeshwari 419582bdc939SRajeshwari cwlan-thermal { 419626664c59SMatthias Kaehlcke polling-delay-passive = <250>; 419722337b91SRajeshwari polling-delay = <0>; 419882bdc939SRajeshwari 419982bdc939SRajeshwari thermal-sensors = <&tsens1 1>; 420082bdc939SRajeshwari 420182bdc939SRajeshwari trips { 420282bdc939SRajeshwari cwlan_alert0: trip-point0 { 420382bdc939SRajeshwari temperature = <90000>; 420482bdc939SRajeshwari hysteresis = <2000>; 420582bdc939SRajeshwari type = "hot"; 420682bdc939SRajeshwari }; 420754c22ae5SRajeshwari 420854c22ae5SRajeshwari cwlan_crit: cwlan_crit { 420954c22ae5SRajeshwari temperature = <110000>; 421054c22ae5SRajeshwari hysteresis = <2000>; 421154c22ae5SRajeshwari type = "critical"; 421254c22ae5SRajeshwari }; 421382bdc939SRajeshwari }; 421482bdc939SRajeshwari }; 421582bdc939SRajeshwari 421682bdc939SRajeshwari audio-thermal { 421726664c59SMatthias Kaehlcke polling-delay-passive = <250>; 421822337b91SRajeshwari polling-delay = <0>; 421982bdc939SRajeshwari 422082bdc939SRajeshwari thermal-sensors = <&tsens1 2>; 422182bdc939SRajeshwari 422282bdc939SRajeshwari trips { 422382bdc939SRajeshwari audio_alert0: trip-point0 { 422482bdc939SRajeshwari temperature = <90000>; 422582bdc939SRajeshwari hysteresis = <2000>; 422682bdc939SRajeshwari type = "hot"; 422782bdc939SRajeshwari }; 422854c22ae5SRajeshwari 422954c22ae5SRajeshwari audio_crit: audio_crit { 423054c22ae5SRajeshwari temperature = <110000>; 423154c22ae5SRajeshwari hysteresis = <2000>; 423254c22ae5SRajeshwari type = "critical"; 423354c22ae5SRajeshwari }; 423482bdc939SRajeshwari }; 423582bdc939SRajeshwari }; 423682bdc939SRajeshwari 423782bdc939SRajeshwari ddr-thermal { 423826664c59SMatthias Kaehlcke polling-delay-passive = <250>; 423922337b91SRajeshwari polling-delay = <0>; 424082bdc939SRajeshwari 424182bdc939SRajeshwari thermal-sensors = <&tsens1 3>; 424282bdc939SRajeshwari 424382bdc939SRajeshwari trips { 424482bdc939SRajeshwari ddr_alert0: trip-point0 { 424582bdc939SRajeshwari temperature = <90000>; 424682bdc939SRajeshwari hysteresis = <2000>; 424782bdc939SRajeshwari type = "hot"; 424882bdc939SRajeshwari }; 424954c22ae5SRajeshwari 425054c22ae5SRajeshwari ddr_crit: ddr_crit { 425154c22ae5SRajeshwari temperature = <110000>; 425254c22ae5SRajeshwari hysteresis = <2000>; 425354c22ae5SRajeshwari type = "critical"; 425454c22ae5SRajeshwari }; 425582bdc939SRajeshwari }; 425682bdc939SRajeshwari }; 425782bdc939SRajeshwari 425882bdc939SRajeshwari q6-hvx-thermal { 425926664c59SMatthias Kaehlcke polling-delay-passive = <250>; 426022337b91SRajeshwari polling-delay = <0>; 426182bdc939SRajeshwari 426282bdc939SRajeshwari thermal-sensors = <&tsens1 4>; 426382bdc939SRajeshwari 426482bdc939SRajeshwari trips { 426582bdc939SRajeshwari q6_hvx_alert0: trip-point0 { 426682bdc939SRajeshwari temperature = <90000>; 426782bdc939SRajeshwari hysteresis = <2000>; 426882bdc939SRajeshwari type = "hot"; 426982bdc939SRajeshwari }; 427054c22ae5SRajeshwari 427154c22ae5SRajeshwari q6_hvx_crit: q6_hvx_crit { 427254c22ae5SRajeshwari temperature = <110000>; 427354c22ae5SRajeshwari hysteresis = <2000>; 427454c22ae5SRajeshwari type = "critical"; 427554c22ae5SRajeshwari }; 427682bdc939SRajeshwari }; 427782bdc939SRajeshwari }; 427882bdc939SRajeshwari 427982bdc939SRajeshwari camera-thermal { 428026664c59SMatthias Kaehlcke polling-delay-passive = <250>; 428122337b91SRajeshwari polling-delay = <0>; 428282bdc939SRajeshwari 428382bdc939SRajeshwari thermal-sensors = <&tsens1 5>; 428482bdc939SRajeshwari 428582bdc939SRajeshwari trips { 428682bdc939SRajeshwari camera_alert0: trip-point0 { 428782bdc939SRajeshwari temperature = <90000>; 428882bdc939SRajeshwari hysteresis = <2000>; 428982bdc939SRajeshwari type = "hot"; 429082bdc939SRajeshwari }; 429154c22ae5SRajeshwari 429254c22ae5SRajeshwari camera_crit: camera_crit { 429354c22ae5SRajeshwari temperature = <110000>; 429454c22ae5SRajeshwari hysteresis = <2000>; 429554c22ae5SRajeshwari type = "critical"; 429654c22ae5SRajeshwari }; 429782bdc939SRajeshwari }; 429882bdc939SRajeshwari }; 429982bdc939SRajeshwari 430082bdc939SRajeshwari mdm-core-thermal { 430126664c59SMatthias Kaehlcke polling-delay-passive = <250>; 430222337b91SRajeshwari polling-delay = <0>; 430382bdc939SRajeshwari 430482bdc939SRajeshwari thermal-sensors = <&tsens1 6>; 430582bdc939SRajeshwari 430682bdc939SRajeshwari trips { 430782bdc939SRajeshwari mdm_alert0: trip-point0 { 430882bdc939SRajeshwari temperature = <90000>; 430982bdc939SRajeshwari hysteresis = <2000>; 431082bdc939SRajeshwari type = "hot"; 431182bdc939SRajeshwari }; 431254c22ae5SRajeshwari 431354c22ae5SRajeshwari mdm_crit: mdm_crit { 431454c22ae5SRajeshwari temperature = <110000>; 431554c22ae5SRajeshwari hysteresis = <2000>; 431654c22ae5SRajeshwari type = "critical"; 431754c22ae5SRajeshwari }; 431882bdc939SRajeshwari }; 431982bdc939SRajeshwari }; 432082bdc939SRajeshwari 432182bdc939SRajeshwari mdm-dsp-thermal { 432226664c59SMatthias Kaehlcke polling-delay-passive = <250>; 432322337b91SRajeshwari polling-delay = <0>; 432482bdc939SRajeshwari 432582bdc939SRajeshwari thermal-sensors = <&tsens1 7>; 432682bdc939SRajeshwari 432782bdc939SRajeshwari trips { 432882bdc939SRajeshwari mdm_dsp_alert0: trip-point0 { 432982bdc939SRajeshwari temperature = <90000>; 433082bdc939SRajeshwari hysteresis = <2000>; 433182bdc939SRajeshwari type = "hot"; 433282bdc939SRajeshwari }; 433354c22ae5SRajeshwari 433454c22ae5SRajeshwari mdm_dsp_crit: mdm_dsp_crit { 433554c22ae5SRajeshwari temperature = <110000>; 433654c22ae5SRajeshwari hysteresis = <2000>; 433754c22ae5SRajeshwari type = "critical"; 433854c22ae5SRajeshwari }; 433982bdc939SRajeshwari }; 434082bdc939SRajeshwari }; 434182bdc939SRajeshwari 434282bdc939SRajeshwari npu-thermal { 434326664c59SMatthias Kaehlcke polling-delay-passive = <250>; 434422337b91SRajeshwari polling-delay = <0>; 434582bdc939SRajeshwari 434682bdc939SRajeshwari thermal-sensors = <&tsens1 8>; 434782bdc939SRajeshwari 434882bdc939SRajeshwari trips { 434982bdc939SRajeshwari npu_alert0: trip-point0 { 435082bdc939SRajeshwari temperature = <90000>; 435182bdc939SRajeshwari hysteresis = <2000>; 435282bdc939SRajeshwari type = "hot"; 435382bdc939SRajeshwari }; 435454c22ae5SRajeshwari 435554c22ae5SRajeshwari npu_crit: npu_crit { 435654c22ae5SRajeshwari temperature = <110000>; 435754c22ae5SRajeshwari hysteresis = <2000>; 435854c22ae5SRajeshwari type = "critical"; 435954c22ae5SRajeshwari }; 436082bdc939SRajeshwari }; 436182bdc939SRajeshwari }; 436282bdc939SRajeshwari 436382bdc939SRajeshwari video-thermal { 436426664c59SMatthias Kaehlcke polling-delay-passive = <250>; 436522337b91SRajeshwari polling-delay = <0>; 436682bdc939SRajeshwari 436782bdc939SRajeshwari thermal-sensors = <&tsens1 9>; 436882bdc939SRajeshwari 436982bdc939SRajeshwari trips { 437082bdc939SRajeshwari video_alert0: trip-point0 { 437182bdc939SRajeshwari temperature = <90000>; 437282bdc939SRajeshwari hysteresis = <2000>; 437382bdc939SRajeshwari type = "hot"; 437482bdc939SRajeshwari }; 437554c22ae5SRajeshwari 437654c22ae5SRajeshwari video_crit: video_crit { 437754c22ae5SRajeshwari temperature = <110000>; 437854c22ae5SRajeshwari hysteresis = <2000>; 437954c22ae5SRajeshwari type = "critical"; 438054c22ae5SRajeshwari }; 438182bdc939SRajeshwari }; 438282bdc939SRajeshwari }; 438382bdc939SRajeshwari }; 438482bdc939SRajeshwari 438590db71e4SRajendra Nayak timer { 438690db71e4SRajendra Nayak compatible = "arm,armv8-timer"; 438790db71e4SRajendra Nayak interrupts = <GIC_PPI 1 IRQ_TYPE_LEVEL_LOW>, 438890db71e4SRajendra Nayak <GIC_PPI 2 IRQ_TYPE_LEVEL_LOW>, 438990db71e4SRajendra Nayak <GIC_PPI 3 IRQ_TYPE_LEVEL_LOW>, 439090db71e4SRajendra Nayak <GIC_PPI 0 IRQ_TYPE_LEVEL_LOW>; 439190db71e4SRajendra Nayak }; 439290db71e4SRajendra Nayak}; 4393