190db71e4SRajendra Nayak// SPDX-License-Identifier: BSD-3-Clause 290db71e4SRajendra Nayak/* 390db71e4SRajendra Nayak * SC7180 SoC device tree source 490db71e4SRajendra Nayak * 52315ae70SAkhil P Oommen * Copyright (c) 2019-2020, The Linux Foundation. All rights reserved. 690db71e4SRajendra Nayak */ 790db71e4SRajendra Nayak 8e07f8354STaniya Das#include <dt-bindings/clock/qcom,dispcc-sc7180.h> 990db71e4SRajendra Nayak#include <dt-bindings/clock/qcom,gcc-sc7180.h> 10e07f8354STaniya Das#include <dt-bindings/clock/qcom,gpucc-sc7180.h> 11f05f2c21STaniya Das#include <dt-bindings/clock/qcom,lpasscorecc-sc7180.h> 120def3f14STaniya Das#include <dt-bindings/clock/qcom,rpmh.h> 13e07f8354STaniya Das#include <dt-bindings/clock/qcom,videocc-sc7180.h> 1400e3f891SSibi Sankar#include <dt-bindings/interconnect/qcom,osm-l3.h> 15a0fa17f1SEvan Green#include <dt-bindings/interconnect/qcom,sc7180.h> 1690db71e4SRajendra Nayak#include <dt-bindings/interrupt-controller/arm-gic.h> 170b766e7fSSandeep Maheswaram#include <dt-bindings/phy/phy-qcom-qusb2.h> 18a16f862fSSibi Sankar#include <dt-bindings/power/qcom-rpmpd.h> 19f5ab220dSSibi Sankar#include <dt-bindings/reset/qcom,sdm845-aoss.h> 20f5ab220dSSibi Sankar#include <dt-bindings/reset/qcom,sdm845-pdc.h> 21fec6359cSMaulik Shah#include <dt-bindings/soc/qcom,rpmh-rsc.h> 222552c123SRajeshwari#include <dt-bindings/thermal/thermal.h> 2390db71e4SRajendra Nayak 2490db71e4SRajendra Nayak/ { 2590db71e4SRajendra Nayak interrupt-parent = <&intc>; 2690db71e4SRajendra Nayak 2790db71e4SRajendra Nayak #address-cells = <2>; 2890db71e4SRajendra Nayak #size-cells = <2>; 2990db71e4SRajendra Nayak 3090db71e4SRajendra Nayak chosen { }; 3190db71e4SRajendra Nayak 329868a31cSRajendra Nayak aliases { 33ead9f7d7SDouglas Anderson mmc1 = &sdhc_1; 34ead9f7d7SDouglas Anderson mmc2 = &sdhc_2; 359868a31cSRajendra Nayak i2c0 = &i2c0; 369868a31cSRajendra Nayak i2c1 = &i2c1; 379868a31cSRajendra Nayak i2c2 = &i2c2; 389868a31cSRajendra Nayak i2c3 = &i2c3; 399868a31cSRajendra Nayak i2c4 = &i2c4; 409868a31cSRajendra Nayak i2c5 = &i2c5; 419868a31cSRajendra Nayak i2c6 = &i2c6; 429868a31cSRajendra Nayak i2c7 = &i2c7; 439868a31cSRajendra Nayak i2c8 = &i2c8; 449868a31cSRajendra Nayak i2c9 = &i2c9; 459868a31cSRajendra Nayak i2c10 = &i2c10; 469868a31cSRajendra Nayak i2c11 = &i2c11; 479868a31cSRajendra Nayak spi0 = &spi0; 489868a31cSRajendra Nayak spi1 = &spi1; 499868a31cSRajendra Nayak spi3 = &spi3; 509868a31cSRajendra Nayak spi5 = &spi5; 519868a31cSRajendra Nayak spi6 = &spi6; 529868a31cSRajendra Nayak spi8 = &spi8; 539868a31cSRajendra Nayak spi10 = &spi10; 549868a31cSRajendra Nayak spi11 = &spi11; 559868a31cSRajendra Nayak }; 569868a31cSRajendra Nayak 5790db71e4SRajendra Nayak clocks { 5890db71e4SRajendra Nayak xo_board: xo-board { 5990db71e4SRajendra Nayak compatible = "fixed-clock"; 6090db71e4SRajendra Nayak clock-frequency = <38400000>; 6190db71e4SRajendra Nayak #clock-cells = <0>; 6290db71e4SRajendra Nayak }; 6390db71e4SRajendra Nayak 6490db71e4SRajendra Nayak sleep_clk: sleep-clk { 6590db71e4SRajendra Nayak compatible = "fixed-clock"; 6690db71e4SRajendra Nayak clock-frequency = <32764>; 6790db71e4SRajendra Nayak #clock-cells = <0>; 6890db71e4SRajendra Nayak }; 6990db71e4SRajendra Nayak }; 7090db71e4SRajendra Nayak 71e0abc5ebSMaulik Shah reserved_memory: reserved-memory { 72e0abc5ebSMaulik Shah #address-cells = <2>; 73e0abc5ebSMaulik Shah #size-cells = <2>; 74e0abc5ebSMaulik Shah ranges; 75e0abc5ebSMaulik Shah 7633c172b9SSibi Sankar hyp_mem: memory@80000000 { 7733c172b9SSibi Sankar reg = <0x0 0x80000000 0x0 0x600000>; 7833c172b9SSibi Sankar no-map; 7933c172b9SSibi Sankar }; 8033c172b9SSibi Sankar 8133c172b9SSibi Sankar xbl_mem: memory@80600000 { 8233c172b9SSibi Sankar reg = <0x0 0x80600000 0x0 0x200000>; 8333c172b9SSibi Sankar no-map; 8433c172b9SSibi Sankar }; 8533c172b9SSibi Sankar 8633c172b9SSibi Sankar aop_mem: memory@80800000 { 8733c172b9SSibi Sankar reg = <0x0 0x80800000 0x0 0x20000>; 8833c172b9SSibi Sankar no-map; 8933c172b9SSibi Sankar }; 9033c172b9SSibi Sankar 91e0abc5ebSMaulik Shah aop_cmd_db_mem: memory@80820000 { 92e0abc5ebSMaulik Shah reg = <0x0 0x80820000 0x0 0x20000>; 93e0abc5ebSMaulik Shah compatible = "qcom,cmd-db"; 949fc18435SDouglas Anderson no-map; 95f5ab220dSSibi Sankar }; 96f5ab220dSSibi Sankar 9733c172b9SSibi Sankar sec_apps_mem: memory@808ff000 { 9833c172b9SSibi Sankar reg = <0x0 0x808ff000 0x0 0x1000>; 9933c172b9SSibi Sankar no-map; 10033c172b9SSibi Sankar }; 10133c172b9SSibi Sankar 102f5ab220dSSibi Sankar smem_mem: memory@80900000 { 103f5ab220dSSibi Sankar reg = <0x0 0x80900000 0x0 0x200000>; 104e0abc5ebSMaulik Shah no-map; 105e0abc5ebSMaulik Shah }; 1060e4621a4SDikshita Agarwal 10733c172b9SSibi Sankar tz_mem: memory@80b00000 { 10833c172b9SSibi Sankar reg = <0x0 0x80b00000 0x0 0x3900000>; 1090e4621a4SDikshita Agarwal no-map; 1100e4621a4SDikshita Agarwal }; 11133c172b9SSibi Sankar 112310b2666SAlex Elder ipa_fw_mem: memory@8b700000 { 113310b2666SAlex Elder reg = <0 0x8b700000 0 0x10000>; 114310b2666SAlex Elder no-map; 115310b2666SAlex Elder }; 116310b2666SAlex Elder 117f66965b0SSujit Kautkar rmtfs_mem: memory@94600000 { 11833c172b9SSibi Sankar compatible = "qcom,rmtfs-mem"; 119f66965b0SSujit Kautkar reg = <0x0 0x94600000 0x0 0x200000>; 12033c172b9SSibi Sankar no-map; 12133c172b9SSibi Sankar 12233c172b9SSibi Sankar qcom,client-id = <1>; 12333c172b9SSibi Sankar qcom,vmid = <15>; 12433c172b9SSibi Sankar }; 125e0abc5ebSMaulik Shah }; 126e0abc5ebSMaulik Shah 12790db71e4SRajendra Nayak cpus { 12890db71e4SRajendra Nayak #address-cells = <2>; 12990db71e4SRajendra Nayak #size-cells = <0>; 13090db71e4SRajendra Nayak 13190db71e4SRajendra Nayak CPU0: cpu@0 { 13290db71e4SRajendra Nayak device_type = "cpu"; 133f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 13490db71e4SRajendra Nayak reg = <0x0 0x0>; 13590db71e4SRajendra Nayak enable-method = "psci"; 1368cd62099SMaulik Shah cpu-idle-states = <&LITTLE_CPU_SLEEP_0 1378cd62099SMaulik Shah &LITTLE_CPU_SLEEP_1 1388cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 13982ea7d41SDouglas Anderson capacity-dmips-mhz = <415>; 14082ea7d41SDouglas Anderson dynamic-power-coefficient = <137>; 14100e3f891SSibi Sankar operating-points-v2 = <&cpu0_opp_table>; 142e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 14300e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 14490db71e4SRajendra Nayak next-level-cache = <&L2_0>; 1452552c123SRajeshwari #cooling-cells = <2>; 14686899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 0>; 14790db71e4SRajendra Nayak L2_0: l2-cache { 14890db71e4SRajendra Nayak compatible = "cache"; 14990db71e4SRajendra Nayak next-level-cache = <&L3_0>; 15090db71e4SRajendra Nayak L3_0: l3-cache { 15190db71e4SRajendra Nayak compatible = "cache"; 15290db71e4SRajendra Nayak }; 15390db71e4SRajendra Nayak }; 15490db71e4SRajendra Nayak }; 15590db71e4SRajendra Nayak 15690db71e4SRajendra Nayak CPU1: cpu@100 { 15790db71e4SRajendra Nayak device_type = "cpu"; 158f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 15990db71e4SRajendra Nayak reg = <0x0 0x100>; 16090db71e4SRajendra Nayak enable-method = "psci"; 1618cd62099SMaulik Shah cpu-idle-states = <&LITTLE_CPU_SLEEP_0 1628cd62099SMaulik Shah &LITTLE_CPU_SLEEP_1 1638cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 16482ea7d41SDouglas Anderson capacity-dmips-mhz = <415>; 16582ea7d41SDouglas Anderson dynamic-power-coefficient = <137>; 16690db71e4SRajendra Nayak next-level-cache = <&L2_100>; 16700e3f891SSibi Sankar operating-points-v2 = <&cpu0_opp_table>; 168e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 16900e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 1702552c123SRajeshwari #cooling-cells = <2>; 17186899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 0>; 17290db71e4SRajendra Nayak L2_100: l2-cache { 17390db71e4SRajendra Nayak compatible = "cache"; 17490db71e4SRajendra Nayak next-level-cache = <&L3_0>; 17590db71e4SRajendra Nayak }; 17690db71e4SRajendra Nayak }; 17790db71e4SRajendra Nayak 17890db71e4SRajendra Nayak CPU2: cpu@200 { 17990db71e4SRajendra Nayak device_type = "cpu"; 180f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 18190db71e4SRajendra Nayak reg = <0x0 0x200>; 18290db71e4SRajendra Nayak enable-method = "psci"; 1838cd62099SMaulik Shah cpu-idle-states = <&LITTLE_CPU_SLEEP_0 1848cd62099SMaulik Shah &LITTLE_CPU_SLEEP_1 1858cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 18682ea7d41SDouglas Anderson capacity-dmips-mhz = <415>; 18782ea7d41SDouglas Anderson dynamic-power-coefficient = <137>; 18890db71e4SRajendra Nayak next-level-cache = <&L2_200>; 18900e3f891SSibi Sankar operating-points-v2 = <&cpu0_opp_table>; 190e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 19100e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 1922552c123SRajeshwari #cooling-cells = <2>; 19386899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 0>; 19490db71e4SRajendra Nayak L2_200: l2-cache { 19590db71e4SRajendra Nayak compatible = "cache"; 19690db71e4SRajendra Nayak next-level-cache = <&L3_0>; 19790db71e4SRajendra Nayak }; 19890db71e4SRajendra Nayak }; 19990db71e4SRajendra Nayak 20090db71e4SRajendra Nayak CPU3: cpu@300 { 20190db71e4SRajendra Nayak device_type = "cpu"; 202f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 20390db71e4SRajendra Nayak reg = <0x0 0x300>; 20490db71e4SRajendra Nayak enable-method = "psci"; 2058cd62099SMaulik Shah cpu-idle-states = <&LITTLE_CPU_SLEEP_0 2068cd62099SMaulik Shah &LITTLE_CPU_SLEEP_1 2078cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 20882ea7d41SDouglas Anderson capacity-dmips-mhz = <415>; 20982ea7d41SDouglas Anderson dynamic-power-coefficient = <137>; 21090db71e4SRajendra Nayak next-level-cache = <&L2_300>; 21100e3f891SSibi Sankar operating-points-v2 = <&cpu0_opp_table>; 212e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 21300e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 2142552c123SRajeshwari #cooling-cells = <2>; 21586899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 0>; 21690db71e4SRajendra Nayak L2_300: l2-cache { 21790db71e4SRajendra Nayak compatible = "cache"; 21890db71e4SRajendra Nayak next-level-cache = <&L3_0>; 21990db71e4SRajendra Nayak }; 22090db71e4SRajendra Nayak }; 22190db71e4SRajendra Nayak 22290db71e4SRajendra Nayak CPU4: cpu@400 { 22390db71e4SRajendra Nayak device_type = "cpu"; 224f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 22590db71e4SRajendra Nayak reg = <0x0 0x400>; 22690db71e4SRajendra Nayak enable-method = "psci"; 2278cd62099SMaulik Shah cpu-idle-states = <&LITTLE_CPU_SLEEP_0 2288cd62099SMaulik Shah &LITTLE_CPU_SLEEP_1 2298cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 23082ea7d41SDouglas Anderson capacity-dmips-mhz = <415>; 23182ea7d41SDouglas Anderson dynamic-power-coefficient = <137>; 23290db71e4SRajendra Nayak next-level-cache = <&L2_400>; 23300e3f891SSibi Sankar operating-points-v2 = <&cpu0_opp_table>; 234e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 23500e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 2362552c123SRajeshwari #cooling-cells = <2>; 23786899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 0>; 23890db71e4SRajendra Nayak L2_400: l2-cache { 23990db71e4SRajendra Nayak compatible = "cache"; 24090db71e4SRajendra Nayak next-level-cache = <&L3_0>; 24190db71e4SRajendra Nayak }; 24290db71e4SRajendra Nayak }; 24390db71e4SRajendra Nayak 24490db71e4SRajendra Nayak CPU5: cpu@500 { 24590db71e4SRajendra Nayak device_type = "cpu"; 246f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 24790db71e4SRajendra Nayak reg = <0x0 0x500>; 24890db71e4SRajendra Nayak enable-method = "psci"; 2498cd62099SMaulik Shah cpu-idle-states = <&LITTLE_CPU_SLEEP_0 2508cd62099SMaulik Shah &LITTLE_CPU_SLEEP_1 2518cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 25282ea7d41SDouglas Anderson capacity-dmips-mhz = <415>; 25382ea7d41SDouglas Anderson dynamic-power-coefficient = <137>; 25490db71e4SRajendra Nayak next-level-cache = <&L2_500>; 25500e3f891SSibi Sankar operating-points-v2 = <&cpu0_opp_table>; 256e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 25700e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 2582552c123SRajeshwari #cooling-cells = <2>; 25986899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 0>; 26090db71e4SRajendra Nayak L2_500: l2-cache { 26190db71e4SRajendra Nayak compatible = "cache"; 26290db71e4SRajendra Nayak next-level-cache = <&L3_0>; 26390db71e4SRajendra Nayak }; 26490db71e4SRajendra Nayak }; 26590db71e4SRajendra Nayak 26690db71e4SRajendra Nayak CPU6: cpu@600 { 26790db71e4SRajendra Nayak device_type = "cpu"; 268f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 26990db71e4SRajendra Nayak reg = <0x0 0x600>; 27090db71e4SRajendra Nayak enable-method = "psci"; 2718cd62099SMaulik Shah cpu-idle-states = <&BIG_CPU_SLEEP_0 2728cd62099SMaulik Shah &BIG_CPU_SLEEP_1 2738cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 27482ea7d41SDouglas Anderson capacity-dmips-mhz = <1024>; 27582ea7d41SDouglas Anderson dynamic-power-coefficient = <480>; 27690db71e4SRajendra Nayak next-level-cache = <&L2_600>; 27700e3f891SSibi Sankar operating-points-v2 = <&cpu6_opp_table>; 278e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 27900e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 2802552c123SRajeshwari #cooling-cells = <2>; 28186899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 1>; 28290db71e4SRajendra Nayak L2_600: l2-cache { 28390db71e4SRajendra Nayak compatible = "cache"; 28490db71e4SRajendra Nayak next-level-cache = <&L3_0>; 28590db71e4SRajendra Nayak }; 28690db71e4SRajendra Nayak }; 28790db71e4SRajendra Nayak 28890db71e4SRajendra Nayak CPU7: cpu@700 { 28990db71e4SRajendra Nayak device_type = "cpu"; 290f97d414dSAmit Kucheria compatible = "qcom,kryo468"; 29190db71e4SRajendra Nayak reg = <0x0 0x700>; 29290db71e4SRajendra Nayak enable-method = "psci"; 2938cd62099SMaulik Shah cpu-idle-states = <&BIG_CPU_SLEEP_0 2948cd62099SMaulik Shah &BIG_CPU_SLEEP_1 2958cd62099SMaulik Shah &CLUSTER_SLEEP_0>; 29682ea7d41SDouglas Anderson capacity-dmips-mhz = <1024>; 29782ea7d41SDouglas Anderson dynamic-power-coefficient = <480>; 29890db71e4SRajendra Nayak next-level-cache = <&L2_700>; 29900e3f891SSibi Sankar operating-points-v2 = <&cpu6_opp_table>; 300e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 3 &mc_virt SLAVE_EBI1 3>, 30100e3f891SSibi Sankar <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>; 3022552c123SRajeshwari #cooling-cells = <2>; 30386899d82STaniya Das qcom,freq-domain = <&cpufreq_hw 1>; 30490db71e4SRajendra Nayak L2_700: l2-cache { 30590db71e4SRajendra Nayak compatible = "cache"; 30690db71e4SRajendra Nayak next-level-cache = <&L3_0>; 30790db71e4SRajendra Nayak }; 30890db71e4SRajendra Nayak }; 30983e5e33eSRajendra Nayak 31083e5e33eSRajendra Nayak cpu-map { 31183e5e33eSRajendra Nayak cluster0 { 31283e5e33eSRajendra Nayak core0 { 31383e5e33eSRajendra Nayak cpu = <&CPU0>; 31483e5e33eSRajendra Nayak }; 31583e5e33eSRajendra Nayak 31683e5e33eSRajendra Nayak core1 { 31783e5e33eSRajendra Nayak cpu = <&CPU1>; 31883e5e33eSRajendra Nayak }; 31983e5e33eSRajendra Nayak 32083e5e33eSRajendra Nayak core2 { 32183e5e33eSRajendra Nayak cpu = <&CPU2>; 32283e5e33eSRajendra Nayak }; 32383e5e33eSRajendra Nayak 32483e5e33eSRajendra Nayak core3 { 32583e5e33eSRajendra Nayak cpu = <&CPU3>; 32683e5e33eSRajendra Nayak }; 32783e5e33eSRajendra Nayak 32883e5e33eSRajendra Nayak core4 { 32983e5e33eSRajendra Nayak cpu = <&CPU4>; 33083e5e33eSRajendra Nayak }; 33183e5e33eSRajendra Nayak 33283e5e33eSRajendra Nayak core5 { 33383e5e33eSRajendra Nayak cpu = <&CPU5>; 33483e5e33eSRajendra Nayak }; 33583e5e33eSRajendra Nayak 33683e5e33eSRajendra Nayak core6 { 33783e5e33eSRajendra Nayak cpu = <&CPU6>; 33883e5e33eSRajendra Nayak }; 33983e5e33eSRajendra Nayak 34083e5e33eSRajendra Nayak core7 { 34183e5e33eSRajendra Nayak cpu = <&CPU7>; 34283e5e33eSRajendra Nayak }; 34383e5e33eSRajendra Nayak }; 34483e5e33eSRajendra Nayak }; 3458cd62099SMaulik Shah 3468cd62099SMaulik Shah idle-states { 3478cd62099SMaulik Shah entry-method = "psci"; 3488cd62099SMaulik Shah 3498cd62099SMaulik Shah LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 { 3508cd62099SMaulik Shah compatible = "arm,idle-state"; 3518cd62099SMaulik Shah idle-state-name = "little-power-down"; 3528cd62099SMaulik Shah arm,psci-suspend-param = <0x40000003>; 3538cd62099SMaulik Shah entry-latency-us = <549>; 3548cd62099SMaulik Shah exit-latency-us = <901>; 3558cd62099SMaulik Shah min-residency-us = <1774>; 3568cd62099SMaulik Shah local-timer-stop; 3578cd62099SMaulik Shah }; 3588cd62099SMaulik Shah 3598cd62099SMaulik Shah LITTLE_CPU_SLEEP_1: cpu-sleep-0-1 { 3608cd62099SMaulik Shah compatible = "arm,idle-state"; 3618cd62099SMaulik Shah idle-state-name = "little-rail-power-down"; 3628cd62099SMaulik Shah arm,psci-suspend-param = <0x40000004>; 3638cd62099SMaulik Shah entry-latency-us = <702>; 3648cd62099SMaulik Shah exit-latency-us = <915>; 3658cd62099SMaulik Shah min-residency-us = <4001>; 3668cd62099SMaulik Shah local-timer-stop; 3678cd62099SMaulik Shah }; 3688cd62099SMaulik Shah 3698cd62099SMaulik Shah BIG_CPU_SLEEP_0: cpu-sleep-1-0 { 3708cd62099SMaulik Shah compatible = "arm,idle-state"; 3718cd62099SMaulik Shah idle-state-name = "big-power-down"; 3728cd62099SMaulik Shah arm,psci-suspend-param = <0x40000003>; 3738cd62099SMaulik Shah entry-latency-us = <523>; 3748cd62099SMaulik Shah exit-latency-us = <1244>; 3758cd62099SMaulik Shah min-residency-us = <2207>; 3768cd62099SMaulik Shah local-timer-stop; 3778cd62099SMaulik Shah }; 3788cd62099SMaulik Shah 3798cd62099SMaulik Shah BIG_CPU_SLEEP_1: cpu-sleep-1-1 { 3808cd62099SMaulik Shah compatible = "arm,idle-state"; 3818cd62099SMaulik Shah idle-state-name = "big-rail-power-down"; 3828cd62099SMaulik Shah arm,psci-suspend-param = <0x40000004>; 3838cd62099SMaulik Shah entry-latency-us = <526>; 3848cd62099SMaulik Shah exit-latency-us = <1854>; 3858cd62099SMaulik Shah min-residency-us = <5555>; 3868cd62099SMaulik Shah local-timer-stop; 3878cd62099SMaulik Shah }; 3888cd62099SMaulik Shah 3898cd62099SMaulik Shah CLUSTER_SLEEP_0: cluster-sleep-0 { 3908cd62099SMaulik Shah compatible = "arm,idle-state"; 3918cd62099SMaulik Shah idle-state-name = "cluster-power-down"; 3928cd62099SMaulik Shah arm,psci-suspend-param = <0x40003444>; 3938cd62099SMaulik Shah entry-latency-us = <3263>; 3948cd62099SMaulik Shah exit-latency-us = <6562>; 3958cd62099SMaulik Shah min-residency-us = <9926>; 3968cd62099SMaulik Shah local-timer-stop; 3978cd62099SMaulik Shah }; 3988cd62099SMaulik Shah }; 39990db71e4SRajendra Nayak }; 40090db71e4SRajendra Nayak 40100e3f891SSibi Sankar cpu0_opp_table: cpu0_opp_table { 40200e3f891SSibi Sankar compatible = "operating-points-v2"; 40300e3f891SSibi Sankar opp-shared; 40400e3f891SSibi Sankar 40500e3f891SSibi Sankar cpu0_opp1: opp-300000000 { 40600e3f891SSibi Sankar opp-hz = /bits/ 64 <300000000>; 40700e3f891SSibi Sankar opp-peak-kBps = <1200000 4800000>; 40800e3f891SSibi Sankar }; 40900e3f891SSibi Sankar 41000e3f891SSibi Sankar cpu0_opp2: opp-576000000 { 41100e3f891SSibi Sankar opp-hz = /bits/ 64 <576000000>; 41200e3f891SSibi Sankar opp-peak-kBps = <1200000 4800000>; 41300e3f891SSibi Sankar }; 41400e3f891SSibi Sankar 41500e3f891SSibi Sankar cpu0_opp3: opp-768000000 { 41600e3f891SSibi Sankar opp-hz = /bits/ 64 <768000000>; 41700e3f891SSibi Sankar opp-peak-kBps = <1200000 4800000>; 41800e3f891SSibi Sankar }; 41900e3f891SSibi Sankar 42000e3f891SSibi Sankar cpu0_opp4: opp-1017600000 { 42100e3f891SSibi Sankar opp-hz = /bits/ 64 <1017600000>; 42200e3f891SSibi Sankar opp-peak-kBps = <1804000 8908800>; 42300e3f891SSibi Sankar }; 42400e3f891SSibi Sankar 42500e3f891SSibi Sankar cpu0_opp5: opp-1248000000 { 42600e3f891SSibi Sankar opp-hz = /bits/ 64 <1248000000>; 42700e3f891SSibi Sankar opp-peak-kBps = <2188000 12902400>; 42800e3f891SSibi Sankar }; 42900e3f891SSibi Sankar 43000e3f891SSibi Sankar cpu0_opp6: opp-1324800000 { 43100e3f891SSibi Sankar opp-hz = /bits/ 64 <1324800000>; 43200e3f891SSibi Sankar opp-peak-kBps = <2188000 12902400>; 43300e3f891SSibi Sankar }; 43400e3f891SSibi Sankar 43500e3f891SSibi Sankar cpu0_opp7: opp-1516800000 { 43600e3f891SSibi Sankar opp-hz = /bits/ 64 <1516800000>; 43700e3f891SSibi Sankar opp-peak-kBps = <3072000 15052800>; 43800e3f891SSibi Sankar }; 43900e3f891SSibi Sankar 44000e3f891SSibi Sankar cpu0_opp8: opp-1612800000 { 44100e3f891SSibi Sankar opp-hz = /bits/ 64 <1612800000>; 44200e3f891SSibi Sankar opp-peak-kBps = <3072000 15052800>; 44300e3f891SSibi Sankar }; 44400e3f891SSibi Sankar 44500e3f891SSibi Sankar cpu0_opp9: opp-1708800000 { 44600e3f891SSibi Sankar opp-hz = /bits/ 64 <1708800000>; 44700e3f891SSibi Sankar opp-peak-kBps = <3072000 15052800>; 44800e3f891SSibi Sankar }; 44900e3f891SSibi Sankar 45000e3f891SSibi Sankar cpu0_opp10: opp-1804800000 { 45100e3f891SSibi Sankar opp-hz = /bits/ 64 <1804800000>; 45200e3f891SSibi Sankar opp-peak-kBps = <4068000 22425600>; 45300e3f891SSibi Sankar }; 45400e3f891SSibi Sankar }; 45500e3f891SSibi Sankar 45600e3f891SSibi Sankar cpu6_opp_table: cpu6_opp_table { 45700e3f891SSibi Sankar compatible = "operating-points-v2"; 45800e3f891SSibi Sankar opp-shared; 45900e3f891SSibi Sankar 46000e3f891SSibi Sankar cpu6_opp1: opp-300000000 { 46100e3f891SSibi Sankar opp-hz = /bits/ 64 <300000000>; 46200e3f891SSibi Sankar opp-peak-kBps = <2188000 8908800>; 46300e3f891SSibi Sankar }; 46400e3f891SSibi Sankar 46500e3f891SSibi Sankar cpu6_opp2: opp-652800000 { 46600e3f891SSibi Sankar opp-hz = /bits/ 64 <652800000>; 46700e3f891SSibi Sankar opp-peak-kBps = <2188000 8908800>; 46800e3f891SSibi Sankar }; 46900e3f891SSibi Sankar 47000e3f891SSibi Sankar cpu6_opp3: opp-825600000 { 47100e3f891SSibi Sankar opp-hz = /bits/ 64 <825600000>; 47200e3f891SSibi Sankar opp-peak-kBps = <2188000 8908800>; 47300e3f891SSibi Sankar }; 47400e3f891SSibi Sankar 47500e3f891SSibi Sankar cpu6_opp4: opp-979200000 { 47600e3f891SSibi Sankar opp-hz = /bits/ 64 <979200000>; 47700e3f891SSibi Sankar opp-peak-kBps = <2188000 8908800>; 47800e3f891SSibi Sankar }; 47900e3f891SSibi Sankar 48000e3f891SSibi Sankar cpu6_opp5: opp-1113600000 { 48100e3f891SSibi Sankar opp-hz = /bits/ 64 <1113600000>; 48200e3f891SSibi Sankar opp-peak-kBps = <2188000 8908800>; 48300e3f891SSibi Sankar }; 48400e3f891SSibi Sankar 48500e3f891SSibi Sankar cpu6_opp6: opp-1267200000 { 48600e3f891SSibi Sankar opp-hz = /bits/ 64 <1267200000>; 48700e3f891SSibi Sankar opp-peak-kBps = <4068000 12902400>; 48800e3f891SSibi Sankar }; 48900e3f891SSibi Sankar 49000e3f891SSibi Sankar cpu6_opp7: opp-1555200000 { 49100e3f891SSibi Sankar opp-hz = /bits/ 64 <1555200000>; 49200e3f891SSibi Sankar opp-peak-kBps = <4068000 15052800>; 49300e3f891SSibi Sankar }; 49400e3f891SSibi Sankar 49500e3f891SSibi Sankar cpu6_opp8: opp-1708800000 { 49600e3f891SSibi Sankar opp-hz = /bits/ 64 <1708800000>; 49700e3f891SSibi Sankar opp-peak-kBps = <6220000 19353600>; 49800e3f891SSibi Sankar }; 49900e3f891SSibi Sankar 50000e3f891SSibi Sankar cpu6_opp9: opp-1843200000 { 50100e3f891SSibi Sankar opp-hz = /bits/ 64 <1843200000>; 50200e3f891SSibi Sankar opp-peak-kBps = <6220000 19353600>; 50300e3f891SSibi Sankar }; 50400e3f891SSibi Sankar 50500e3f891SSibi Sankar cpu6_opp10: opp-1900800000 { 50600e3f891SSibi Sankar opp-hz = /bits/ 64 <1900800000>; 50700e3f891SSibi Sankar opp-peak-kBps = <6220000 22425600>; 50800e3f891SSibi Sankar }; 50900e3f891SSibi Sankar 51000e3f891SSibi Sankar cpu6_opp11: opp-1996800000 { 51100e3f891SSibi Sankar opp-hz = /bits/ 64 <1996800000>; 51200e3f891SSibi Sankar opp-peak-kBps = <6220000 22425600>; 51300e3f891SSibi Sankar }; 51400e3f891SSibi Sankar 51500e3f891SSibi Sankar cpu6_opp12: opp-2112000000 { 51600e3f891SSibi Sankar opp-hz = /bits/ 64 <2112000000>; 51700e3f891SSibi Sankar opp-peak-kBps = <6220000 22425600>; 51800e3f891SSibi Sankar }; 51900e3f891SSibi Sankar 52000e3f891SSibi Sankar cpu6_opp13: opp-2208000000 { 52100e3f891SSibi Sankar opp-hz = /bits/ 64 <2208000000>; 52200e3f891SSibi Sankar opp-peak-kBps = <7216000 22425600>; 52300e3f891SSibi Sankar }; 52400e3f891SSibi Sankar 52500e3f891SSibi Sankar cpu6_opp14: opp-2323200000 { 52600e3f891SSibi Sankar opp-hz = /bits/ 64 <2323200000>; 52700e3f891SSibi Sankar opp-peak-kBps = <7216000 22425600>; 52800e3f891SSibi Sankar }; 52900e3f891SSibi Sankar 53000e3f891SSibi Sankar cpu6_opp15: opp-2400000000 { 53100e3f891SSibi Sankar opp-hz = /bits/ 64 <2400000000>; 53200e3f891SSibi Sankar opp-peak-kBps = <8532000 23347200>; 53300e3f891SSibi Sankar }; 5343c9c31c2SSibi Sankar 5353c9c31c2SSibi Sankar cpu6_opp16: opp-2553600000 { 5363c9c31c2SSibi Sankar opp-hz = /bits/ 64 <2553600000>; 5373c9c31c2SSibi Sankar opp-peak-kBps = <8532000 23347200>; 5383c9c31c2SSibi Sankar }; 53900e3f891SSibi Sankar }; 54000e3f891SSibi Sankar 54190db71e4SRajendra Nayak memory@80000000 { 54290db71e4SRajendra Nayak device_type = "memory"; 54390db71e4SRajendra Nayak /* We expect the bootloader to fill in the size */ 54490db71e4SRajendra Nayak reg = <0 0x80000000 0 0>; 54590db71e4SRajendra Nayak }; 54690db71e4SRajendra Nayak 54790db71e4SRajendra Nayak pmu { 54890db71e4SRajendra Nayak compatible = "arm,armv8-pmuv3"; 54990db71e4SRajendra Nayak interrupts = <GIC_PPI 5 IRQ_TYPE_LEVEL_HIGH>; 55090db71e4SRajendra Nayak }; 55190db71e4SRajendra Nayak 552f5ab220dSSibi Sankar firmware { 553f5ab220dSSibi Sankar scm { 554f5ab220dSSibi Sankar compatible = "qcom,scm-sc7180", "qcom,scm"; 555f5ab220dSSibi Sankar }; 556f5ab220dSSibi Sankar }; 557f5ab220dSSibi Sankar 558f5ab220dSSibi Sankar tcsr_mutex: hwlock { 559f5ab220dSSibi Sankar compatible = "qcom,tcsr-mutex"; 560f5ab220dSSibi Sankar syscon = <&tcsr_mutex_regs 0 0x1000>; 561f5ab220dSSibi Sankar #hwlock-cells = <1>; 562f5ab220dSSibi Sankar }; 563f5ab220dSSibi Sankar 564f5ab220dSSibi Sankar smem { 565f5ab220dSSibi Sankar compatible = "qcom,smem"; 566f5ab220dSSibi Sankar memory-region = <&smem_mem>; 567f5ab220dSSibi Sankar hwlocks = <&tcsr_mutex 3>; 568f5ab220dSSibi Sankar }; 569f5ab220dSSibi Sankar 570f5ab220dSSibi Sankar smp2p-cdsp { 571f5ab220dSSibi Sankar compatible = "qcom,smp2p"; 572f5ab220dSSibi Sankar qcom,smem = <94>, <432>; 573f5ab220dSSibi Sankar 574f5ab220dSSibi Sankar interrupts = <GIC_SPI 576 IRQ_TYPE_EDGE_RISING>; 575f5ab220dSSibi Sankar 576f5ab220dSSibi Sankar mboxes = <&apss_shared 6>; 577f5ab220dSSibi Sankar 578f5ab220dSSibi Sankar qcom,local-pid = <0>; 579f5ab220dSSibi Sankar qcom,remote-pid = <5>; 580f5ab220dSSibi Sankar 581f5ab220dSSibi Sankar cdsp_smp2p_out: master-kernel { 582f5ab220dSSibi Sankar qcom,entry-name = "master-kernel"; 583f5ab220dSSibi Sankar #qcom,smem-state-cells = <1>; 584f5ab220dSSibi Sankar }; 585f5ab220dSSibi Sankar 586f5ab220dSSibi Sankar cdsp_smp2p_in: slave-kernel { 587f5ab220dSSibi Sankar qcom,entry-name = "slave-kernel"; 588f5ab220dSSibi Sankar 589f5ab220dSSibi Sankar interrupt-controller; 590f5ab220dSSibi Sankar #interrupt-cells = <2>; 591f5ab220dSSibi Sankar }; 592f5ab220dSSibi Sankar }; 593f5ab220dSSibi Sankar 594f5ab220dSSibi Sankar smp2p-lpass { 595f5ab220dSSibi Sankar compatible = "qcom,smp2p"; 596f5ab220dSSibi Sankar qcom,smem = <443>, <429>; 597f5ab220dSSibi Sankar 598f5ab220dSSibi Sankar interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>; 599f5ab220dSSibi Sankar 600f5ab220dSSibi Sankar mboxes = <&apss_shared 10>; 601f5ab220dSSibi Sankar 602f5ab220dSSibi Sankar qcom,local-pid = <0>; 603f5ab220dSSibi Sankar qcom,remote-pid = <2>; 604f5ab220dSSibi Sankar 605f5ab220dSSibi Sankar adsp_smp2p_out: master-kernel { 606f5ab220dSSibi Sankar qcom,entry-name = "master-kernel"; 607f5ab220dSSibi Sankar #qcom,smem-state-cells = <1>; 608f5ab220dSSibi Sankar }; 609f5ab220dSSibi Sankar 610f5ab220dSSibi Sankar adsp_smp2p_in: slave-kernel { 611f5ab220dSSibi Sankar qcom,entry-name = "slave-kernel"; 612f5ab220dSSibi Sankar 613f5ab220dSSibi Sankar interrupt-controller; 614f5ab220dSSibi Sankar #interrupt-cells = <2>; 615f5ab220dSSibi Sankar }; 616f5ab220dSSibi Sankar }; 617f5ab220dSSibi Sankar 618f5ab220dSSibi Sankar smp2p-mpss { 619f5ab220dSSibi Sankar compatible = "qcom,smp2p"; 620f5ab220dSSibi Sankar qcom,smem = <435>, <428>; 621f5ab220dSSibi Sankar interrupts = <GIC_SPI 451 IRQ_TYPE_EDGE_RISING>; 622f5ab220dSSibi Sankar mboxes = <&apss_shared 14>; 623f5ab220dSSibi Sankar qcom,local-pid = <0>; 624f5ab220dSSibi Sankar qcom,remote-pid = <1>; 625f5ab220dSSibi Sankar 626f5ab220dSSibi Sankar modem_smp2p_out: master-kernel { 627f5ab220dSSibi Sankar qcom,entry-name = "master-kernel"; 628f5ab220dSSibi Sankar #qcom,smem-state-cells = <1>; 629f5ab220dSSibi Sankar }; 630f5ab220dSSibi Sankar 631f5ab220dSSibi Sankar modem_smp2p_in: slave-kernel { 632f5ab220dSSibi Sankar qcom,entry-name = "slave-kernel"; 633f5ab220dSSibi Sankar interrupt-controller; 634f5ab220dSSibi Sankar #interrupt-cells = <2>; 635f5ab220dSSibi Sankar }; 636d82fade8SAlex Elder 637d82fade8SAlex Elder ipa_smp2p_out: ipa-ap-to-modem { 638d82fade8SAlex Elder qcom,entry-name = "ipa"; 639d82fade8SAlex Elder #qcom,smem-state-cells = <1>; 640d82fade8SAlex Elder }; 641d82fade8SAlex Elder 642d82fade8SAlex Elder ipa_smp2p_in: ipa-modem-to-ap { 643d82fade8SAlex Elder qcom,entry-name = "ipa"; 644d82fade8SAlex Elder interrupt-controller; 645d82fade8SAlex Elder #interrupt-cells = <2>; 646d82fade8SAlex Elder }; 647f5ab220dSSibi Sankar }; 648f5ab220dSSibi Sankar 64990db71e4SRajendra Nayak psci { 65090db71e4SRajendra Nayak compatible = "arm,psci-1.0"; 65190db71e4SRajendra Nayak method = "smc"; 65290db71e4SRajendra Nayak }; 65390db71e4SRajendra Nayak 65430162dceSDouglas Anderson soc: soc@0 { 65590db71e4SRajendra Nayak #address-cells = <2>; 65690db71e4SRajendra Nayak #size-cells = <2>; 65790db71e4SRajendra Nayak ranges = <0 0 0 0 0x10 0>; 65890db71e4SRajendra Nayak dma-ranges = <0 0 0 0 0x10 0>; 65990db71e4SRajendra Nayak compatible = "simple-bus"; 66090db71e4SRajendra Nayak 66190db71e4SRajendra Nayak gcc: clock-controller@100000 { 66290db71e4SRajendra Nayak compatible = "qcom,gcc-sc7180"; 66390db71e4SRajendra Nayak reg = <0 0x00100000 0 0x1f0000>; 6640def3f14STaniya Das clocks = <&rpmhcc RPMH_CXO_CLK>, 665b418cf63SDouglas Anderson <&rpmhcc RPMH_CXO_CLK_A>, 666b418cf63SDouglas Anderson <&sleep_clk>; 667b418cf63SDouglas Anderson clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk"; 66890db71e4SRajendra Nayak #clock-cells = <1>; 66990db71e4SRajendra Nayak #reset-cells = <1>; 67090db71e4SRajendra Nayak #power-domain-cells = <1>; 67190db71e4SRajendra Nayak }; 67290db71e4SRajendra Nayak 673be45eac2SRavi Kumar Bokka qfprom: efuse@784000 { 674437145dbSEvan Green compatible = "qcom,sc7180-qfprom", "qcom,qfprom"; 675437cdef5SRavi Kumar Bokka reg = <0 0x00784000 0 0x7a0>, 676be45eac2SRavi Kumar Bokka <0 0x00780000 0 0x7a0>, 677be45eac2SRavi Kumar Bokka <0 0x00782000 0 0x100>, 678be45eac2SRavi Kumar Bokka <0 0x00786000 0 0x1fff>; 679be45eac2SRavi Kumar Bokka 680be45eac2SRavi Kumar Bokka clocks = <&gcc GCC_SEC_CTRL_CLK_SRC>; 681be45eac2SRavi Kumar Bokka clock-names = "core"; 6820b766e7fSSandeep Maheswaram #address-cells = <1>; 6830b766e7fSSandeep Maheswaram #size-cells = <1>; 6840b766e7fSSandeep Maheswaram 6850b766e7fSSandeep Maheswaram qusb2p_hstx_trim: hstx-trim-primary@25b { 6860b766e7fSSandeep Maheswaram reg = <0x25b 0x1>; 6870b766e7fSSandeep Maheswaram bits = <1 3>; 6880b766e7fSSandeep Maheswaram }; 68920fd3b37SAkhil P Oommen 69020fd3b37SAkhil P Oommen gpu_speed_bin: gpu_speed_bin@1d2 { 69120fd3b37SAkhil P Oommen reg = <0x1d2 0x2>; 69220fd3b37SAkhil P Oommen bits = <5 8>; 69320fd3b37SAkhil P Oommen }; 6940b766e7fSSandeep Maheswaram }; 6950b766e7fSSandeep Maheswaram 69624254a8eSVeerabhadrarao Badiganti sdhc_1: sdhci@7c4000 { 69724254a8eSVeerabhadrarao Badiganti compatible = "qcom,sc7180-sdhci", "qcom,sdhci-msm-v5"; 69824254a8eSVeerabhadrarao Badiganti reg = <0 0x7c4000 0 0x1000>, 69924254a8eSVeerabhadrarao Badiganti <0 0x07c5000 0 0x1000>; 700f4820fd3SVeerabhadrarao Badiganti reg-names = "hc", "cqhci"; 70124254a8eSVeerabhadrarao Badiganti 70224254a8eSVeerabhadrarao Badiganti iommus = <&apps_smmu 0x60 0x0>; 70324254a8eSVeerabhadrarao Badiganti interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH>, 70424254a8eSVeerabhadrarao Badiganti <GIC_SPI 644 IRQ_TYPE_LEVEL_HIGH>; 70524254a8eSVeerabhadrarao Badiganti interrupt-names = "hc_irq", "pwr_irq"; 70624254a8eSVeerabhadrarao Badiganti 70724254a8eSVeerabhadrarao Badiganti clocks = <&gcc GCC_SDCC1_APPS_CLK>, 70881cfa462SShaik Sajida Bhanu <&gcc GCC_SDCC1_AHB_CLK>, 70981cfa462SShaik Sajida Bhanu <&rpmhcc RPMH_CXO_CLK>; 71081cfa462SShaik Sajida Bhanu clock-names = "core", "iface", "xo"; 711fa8da066SPradeep P V K interconnects = <&aggre1_noc MASTER_EMMC 0 &mc_virt SLAVE_EBI1 0>, 712fa8da066SPradeep P V K <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_EMMC_CFG 0>; 713fa8da066SPradeep P V K interconnect-names = "sdhc-ddr","cpu-sdhc"; 714ccc6e8a1SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 715ccc6e8a1SRajendra Nayak operating-points-v2 = <&sdhc1_opp_table>; 71624254a8eSVeerabhadrarao Badiganti 71724254a8eSVeerabhadrarao Badiganti bus-width = <8>; 71824254a8eSVeerabhadrarao Badiganti non-removable; 71924254a8eSVeerabhadrarao Badiganti supports-cqe; 72024254a8eSVeerabhadrarao Badiganti 72124254a8eSVeerabhadrarao Badiganti mmc-ddr-1_8v; 72224254a8eSVeerabhadrarao Badiganti mmc-hs200-1_8v; 72324254a8eSVeerabhadrarao Badiganti mmc-hs400-1_8v; 72424254a8eSVeerabhadrarao Badiganti mmc-hs400-enhanced-strobe; 72524254a8eSVeerabhadrarao Badiganti 72624254a8eSVeerabhadrarao Badiganti status = "disabled"; 727ccc6e8a1SRajendra Nayak 728ccc6e8a1SRajendra Nayak sdhc1_opp_table: sdhc1-opp-table { 729ccc6e8a1SRajendra Nayak compatible = "operating-points-v2"; 730ccc6e8a1SRajendra Nayak 731ccc6e8a1SRajendra Nayak opp-100000000 { 732ccc6e8a1SRajendra Nayak opp-hz = /bits/ 64 <100000000>; 733ccc6e8a1SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 73477b7cfd0SShaik Sajida Bhanu opp-peak-kBps = <1800000 600000>; 73577b7cfd0SShaik Sajida Bhanu opp-avg-kBps = <100000 0>; 736ccc6e8a1SRajendra Nayak }; 737ccc6e8a1SRajendra Nayak 738ccc6e8a1SRajendra Nayak opp-384000000 { 739ccc6e8a1SRajendra Nayak opp-hz = /bits/ 64 <384000000>; 74077b7cfd0SShaik Sajida Bhanu required-opps = <&rpmhpd_opp_nom>; 74177b7cfd0SShaik Sajida Bhanu opp-peak-kBps = <5400000 1600000>; 74277b7cfd0SShaik Sajida Bhanu opp-avg-kBps = <390000 0>; 743ccc6e8a1SRajendra Nayak }; 744ccc6e8a1SRajendra Nayak }; 74524254a8eSVeerabhadrarao Badiganti }; 74624254a8eSVeerabhadrarao Badiganti 747d91ea1e0SRajendra Nayak qup_opp_table: qup-opp-table { 748d91ea1e0SRajendra Nayak compatible = "operating-points-v2"; 749d91ea1e0SRajendra Nayak 750d91ea1e0SRajendra Nayak opp-75000000 { 751d91ea1e0SRajendra Nayak opp-hz = /bits/ 64 <75000000>; 752d91ea1e0SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 753d91ea1e0SRajendra Nayak }; 754d91ea1e0SRajendra Nayak 755d91ea1e0SRajendra Nayak opp-100000000 { 756d91ea1e0SRajendra Nayak opp-hz = /bits/ 64 <100000000>; 757d91ea1e0SRajendra Nayak required-opps = <&rpmhpd_opp_svs>; 758d91ea1e0SRajendra Nayak }; 759d91ea1e0SRajendra Nayak 760d91ea1e0SRajendra Nayak opp-128000000 { 761d91ea1e0SRajendra Nayak opp-hz = /bits/ 64 <128000000>; 762d91ea1e0SRajendra Nayak required-opps = <&rpmhpd_opp_nom>; 763d91ea1e0SRajendra Nayak }; 764d91ea1e0SRajendra Nayak }; 765d91ea1e0SRajendra Nayak 766ba3fc649SRoja Rani Yarubandi qupv3_id_0: geniqup@8c0000 { 767ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-se-qup"; 768ba3fc649SRoja Rani Yarubandi reg = <0 0x008c0000 0 0x6000>; 769ba3fc649SRoja Rani Yarubandi clock-names = "m-ahb", "s-ahb"; 770ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>, 771ba3fc649SRoja Rani Yarubandi <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>; 772ba3fc649SRoja Rani Yarubandi #address-cells = <2>; 773ba3fc649SRoja Rani Yarubandi #size-cells = <2>; 774ba3fc649SRoja Rani Yarubandi ranges; 7753d60d80aSSai Prakash Ranjan iommus = <&apps_smmu 0x43 0x0>; 776ba3fc649SRoja Rani Yarubandi status = "disabled"; 777ba3fc649SRoja Rani Yarubandi 778ba3fc649SRoja Rani Yarubandi i2c0: i2c@880000 { 779ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 780ba3fc649SRoja Rani Yarubandi reg = <0 0x00880000 0 0x4000>; 781ba3fc649SRoja Rani Yarubandi clock-names = "se"; 782ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 783ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 784ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c0_default>; 785ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 786ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 787ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 788e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 789e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>, 790e23b1220SSibi Sankar <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 791e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 792e867f429SAkash Asthana "qup-memory"; 79380d4a82eSRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 79480d4a82eSRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 795ba3fc649SRoja Rani Yarubandi status = "disabled"; 796ba3fc649SRoja Rani Yarubandi }; 797ba3fc649SRoja Rani Yarubandi 798ba3fc649SRoja Rani Yarubandi spi0: spi@880000 { 799ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 800ba3fc649SRoja Rani Yarubandi reg = <0 0x00880000 0 0x4000>; 801ba3fc649SRoja Rani Yarubandi clock-names = "se"; 802ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 803ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 804ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi0_default>; 805ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 806ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 807ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 808d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 809d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 810e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 811e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 812e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 813ba3fc649SRoja Rani Yarubandi status = "disabled"; 814ba3fc649SRoja Rani Yarubandi }; 815ba3fc649SRoja Rani Yarubandi 816ba3fc649SRoja Rani Yarubandi uart0: serial@880000 { 817ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 818ba3fc649SRoja Rani Yarubandi reg = <0 0x00880000 0 0x4000>; 819ba3fc649SRoja Rani Yarubandi clock-names = "se"; 820ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; 821ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 822ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart0_default>; 823ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>; 824d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 825d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 826e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 827e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 828e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 829ba3fc649SRoja Rani Yarubandi status = "disabled"; 830ba3fc649SRoja Rani Yarubandi }; 831ba3fc649SRoja Rani Yarubandi 832ba3fc649SRoja Rani Yarubandi i2c1: i2c@884000 { 833ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 834ba3fc649SRoja Rani Yarubandi reg = <0 0x00884000 0 0x4000>; 835ba3fc649SRoja Rani Yarubandi clock-names = "se"; 836ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 837ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 838ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c1_default>; 839ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 840ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 841ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 842e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 843e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>, 844e23b1220SSibi Sankar <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 845e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 846e867f429SAkash Asthana "qup-memory"; 84780d4a82eSRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 84880d4a82eSRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 849ba3fc649SRoja Rani Yarubandi status = "disabled"; 850ba3fc649SRoja Rani Yarubandi }; 851ba3fc649SRoja Rani Yarubandi 852ba3fc649SRoja Rani Yarubandi spi1: spi@884000 { 853ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 854ba3fc649SRoja Rani Yarubandi reg = <0 0x00884000 0 0x4000>; 855ba3fc649SRoja Rani Yarubandi clock-names = "se"; 856ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 857ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 858ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi1_default>; 859ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 860ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 861ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 862d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 863d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 864e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 865e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 866e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 867ba3fc649SRoja Rani Yarubandi status = "disabled"; 868ba3fc649SRoja Rani Yarubandi }; 869ba3fc649SRoja Rani Yarubandi 870ba3fc649SRoja Rani Yarubandi uart1: serial@884000 { 871ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 872ba3fc649SRoja Rani Yarubandi reg = <0 0x00884000 0 0x4000>; 873ba3fc649SRoja Rani Yarubandi clock-names = "se"; 874ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; 875ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 876ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart1_default>; 877ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>; 878d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 879d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 880e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 881e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 882e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 883ba3fc649SRoja Rani Yarubandi status = "disabled"; 884ba3fc649SRoja Rani Yarubandi }; 885ba3fc649SRoja Rani Yarubandi 886ba3fc649SRoja Rani Yarubandi i2c2: i2c@888000 { 887ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 888ba3fc649SRoja Rani Yarubandi reg = <0 0x00888000 0 0x4000>; 889ba3fc649SRoja Rani Yarubandi clock-names = "se"; 890ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 891ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 892ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c2_default>; 893ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 894ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 895ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 896e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 897e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>, 898e23b1220SSibi Sankar <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 899e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 900e867f429SAkash Asthana "qup-memory"; 90180d4a82eSRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 90280d4a82eSRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 903ba3fc649SRoja Rani Yarubandi status = "disabled"; 904ba3fc649SRoja Rani Yarubandi }; 905ba3fc649SRoja Rani Yarubandi 906ba3fc649SRoja Rani Yarubandi uart2: serial@888000 { 907ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 908ba3fc649SRoja Rani Yarubandi reg = <0 0x00888000 0 0x4000>; 909ba3fc649SRoja Rani Yarubandi clock-names = "se"; 910ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; 911ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 912ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart2_default>; 913ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>; 914d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 915d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 916e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 917e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 918e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 919ba3fc649SRoja Rani Yarubandi status = "disabled"; 920ba3fc649SRoja Rani Yarubandi }; 921ba3fc649SRoja Rani Yarubandi 922ba3fc649SRoja Rani Yarubandi i2c3: i2c@88c000 { 923ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 924ba3fc649SRoja Rani Yarubandi reg = <0 0x0088c000 0 0x4000>; 925ba3fc649SRoja Rani Yarubandi clock-names = "se"; 926ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 927ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 928ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c3_default>; 929ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 930ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 931ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 932e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 933e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>, 934e23b1220SSibi Sankar <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 935e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 936e867f429SAkash Asthana "qup-memory"; 93780d4a82eSRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 93880d4a82eSRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 939ba3fc649SRoja Rani Yarubandi status = "disabled"; 940ba3fc649SRoja Rani Yarubandi }; 941ba3fc649SRoja Rani Yarubandi 942ba3fc649SRoja Rani Yarubandi spi3: spi@88c000 { 943ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 944ba3fc649SRoja Rani Yarubandi reg = <0 0x0088c000 0 0x4000>; 945ba3fc649SRoja Rani Yarubandi clock-names = "se"; 946ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 947ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 948ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi3_default>; 949ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 950ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 951ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 952d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 953d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 954e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 955e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 956e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 957ba3fc649SRoja Rani Yarubandi status = "disabled"; 958ba3fc649SRoja Rani Yarubandi }; 959ba3fc649SRoja Rani Yarubandi 960ba3fc649SRoja Rani Yarubandi uart3: serial@88c000 { 961ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 962ba3fc649SRoja Rani Yarubandi reg = <0 0x0088c000 0 0x4000>; 963ba3fc649SRoja Rani Yarubandi clock-names = "se"; 964ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; 965ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 966ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart3_default>; 967ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>; 968d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 969d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 970e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 971e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 972e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 973ba3fc649SRoja Rani Yarubandi status = "disabled"; 974ba3fc649SRoja Rani Yarubandi }; 975ba3fc649SRoja Rani Yarubandi 976ba3fc649SRoja Rani Yarubandi i2c4: i2c@890000 { 977ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 978ba3fc649SRoja Rani Yarubandi reg = <0 0x00890000 0 0x4000>; 979ba3fc649SRoja Rani Yarubandi clock-names = "se"; 980ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 981ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 982ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c4_default>; 983ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 984ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 985ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 986e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 987e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>, 988e23b1220SSibi Sankar <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 989e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 990e867f429SAkash Asthana "qup-memory"; 99180d4a82eSRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 99280d4a82eSRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 993ba3fc649SRoja Rani Yarubandi status = "disabled"; 994ba3fc649SRoja Rani Yarubandi }; 995ba3fc649SRoja Rani Yarubandi 996ba3fc649SRoja Rani Yarubandi uart4: serial@890000 { 997ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 998ba3fc649SRoja Rani Yarubandi reg = <0 0x00890000 0 0x4000>; 999ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1000ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; 1001ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1002ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart4_default>; 1003ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 1004d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1005d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1006e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 1007e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 1008e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1009ba3fc649SRoja Rani Yarubandi status = "disabled"; 1010ba3fc649SRoja Rani Yarubandi }; 1011ba3fc649SRoja Rani Yarubandi 1012ba3fc649SRoja Rani Yarubandi i2c5: i2c@894000 { 1013ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1014ba3fc649SRoja Rani Yarubandi reg = <0 0x00894000 0 0x4000>; 1015ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1016ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1017ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1018ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c5_default>; 1019ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1020ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1021ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1022e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 1023e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>, 1024e23b1220SSibi Sankar <&aggre1_noc MASTER_QUP_0 0 &mc_virt SLAVE_EBI1 0>; 1025e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1026e867f429SAkash Asthana "qup-memory"; 102780d4a82eSRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 102880d4a82eSRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 1029ba3fc649SRoja Rani Yarubandi status = "disabled"; 1030ba3fc649SRoja Rani Yarubandi }; 1031ba3fc649SRoja Rani Yarubandi 1032ba3fc649SRoja Rani Yarubandi spi5: spi@894000 { 1033ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 1034ba3fc649SRoja Rani Yarubandi reg = <0 0x00894000 0 0x4000>; 1035ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1036ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1037ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1038ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi5_default>; 1039ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1040ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1041ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1042d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1043d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1044e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 1045e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 1046e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1047ba3fc649SRoja Rani Yarubandi status = "disabled"; 1048ba3fc649SRoja Rani Yarubandi }; 1049ba3fc649SRoja Rani Yarubandi 1050ba3fc649SRoja Rani Yarubandi uart5: serial@894000 { 1051ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 1052ba3fc649SRoja Rani Yarubandi reg = <0 0x00894000 0 0x4000>; 1053ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1054ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; 1055ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1056ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart5_default>; 1057ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>; 1058d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1059d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1060e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_0 0 &qup_virt SLAVE_QUP_CORE_0 0>, 1061e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_0 0>; 1062e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1063ba3fc649SRoja Rani Yarubandi status = "disabled"; 1064ba3fc649SRoja Rani Yarubandi }; 1065ba3fc649SRoja Rani Yarubandi }; 1066ba3fc649SRoja Rani Yarubandi 106790db71e4SRajendra Nayak qupv3_id_1: geniqup@ac0000 { 106890db71e4SRajendra Nayak compatible = "qcom,geni-se-qup"; 106990db71e4SRajendra Nayak reg = <0 0x00ac0000 0 0x6000>; 107090db71e4SRajendra Nayak clock-names = "m-ahb", "s-ahb"; 107190db71e4SRajendra Nayak clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>, 107290db71e4SRajendra Nayak <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>; 107390db71e4SRajendra Nayak #address-cells = <2>; 107490db71e4SRajendra Nayak #size-cells = <2>; 107590db71e4SRajendra Nayak ranges; 10763d60d80aSSai Prakash Ranjan iommus = <&apps_smmu 0x4c3 0x0>; 107790db71e4SRajendra Nayak status = "disabled"; 107890db71e4SRajendra Nayak 1079ba3fc649SRoja Rani Yarubandi i2c6: i2c@a80000 { 1080ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1081ba3fc649SRoja Rani Yarubandi reg = <0 0x00a80000 0 0x4000>; 1082ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1083ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1084ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1085ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c6_default>; 1086ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1087ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1088ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1089e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1090e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>, 1091e23b1220SSibi Sankar <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1092e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1093e867f429SAkash Asthana "qup-memory"; 109480d4a82eSRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 109580d4a82eSRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 1096ba3fc649SRoja Rani Yarubandi status = "disabled"; 1097ba3fc649SRoja Rani Yarubandi }; 1098ba3fc649SRoja Rani Yarubandi 1099ba3fc649SRoja Rani Yarubandi spi6: spi@a80000 { 1100ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 1101ba3fc649SRoja Rani Yarubandi reg = <0 0x00a80000 0 0x4000>; 1102ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1103ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1104ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1105ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi6_default>; 1106ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1107ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1108ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1109d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1110d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1111e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1112e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1113e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1114ba3fc649SRoja Rani Yarubandi status = "disabled"; 1115ba3fc649SRoja Rani Yarubandi }; 1116ba3fc649SRoja Rani Yarubandi 1117ba3fc649SRoja Rani Yarubandi uart6: serial@a80000 { 1118ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 1119ba3fc649SRoja Rani Yarubandi reg = <0 0x00a80000 0 0x4000>; 1120ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1121ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; 1122ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1123ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart6_default>; 1124ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1125d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1126d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1127e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1128e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1129e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1130ba3fc649SRoja Rani Yarubandi status = "disabled"; 1131ba3fc649SRoja Rani Yarubandi }; 1132ba3fc649SRoja Rani Yarubandi 1133ba3fc649SRoja Rani Yarubandi i2c7: i2c@a84000 { 1134ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1135ba3fc649SRoja Rani Yarubandi reg = <0 0x00a84000 0 0x4000>; 1136ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1137ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1138ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1139ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c7_default>; 1140ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1141ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1142ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1143e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1144e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>, 1145e23b1220SSibi Sankar <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1146e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1147e867f429SAkash Asthana "qup-memory"; 114880d4a82eSRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 114980d4a82eSRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 1150ba3fc649SRoja Rani Yarubandi status = "disabled"; 1151ba3fc649SRoja Rani Yarubandi }; 1152ba3fc649SRoja Rani Yarubandi 1153ba3fc649SRoja Rani Yarubandi uart7: serial@a84000 { 1154ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 1155ba3fc649SRoja Rani Yarubandi reg = <0 0x00a84000 0 0x4000>; 1156ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1157ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; 1158ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1159ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart7_default>; 1160ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1161d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1162d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1163e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1164e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1165e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1166ba3fc649SRoja Rani Yarubandi status = "disabled"; 1167ba3fc649SRoja Rani Yarubandi }; 1168ba3fc649SRoja Rani Yarubandi 1169ba3fc649SRoja Rani Yarubandi i2c8: i2c@a88000 { 1170ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1171ba3fc649SRoja Rani Yarubandi reg = <0 0x00a88000 0 0x4000>; 1172ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1173ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1174ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1175ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c8_default>; 1176ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1177ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1178ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1179e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1180e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>, 1181e23b1220SSibi Sankar <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1182e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1183e867f429SAkash Asthana "qup-memory"; 118480d4a82eSRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 118580d4a82eSRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 1186ba3fc649SRoja Rani Yarubandi status = "disabled"; 1187ba3fc649SRoja Rani Yarubandi }; 1188ba3fc649SRoja Rani Yarubandi 1189ba3fc649SRoja Rani Yarubandi spi8: spi@a88000 { 1190ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 1191ba3fc649SRoja Rani Yarubandi reg = <0 0x00a88000 0 0x4000>; 1192ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1193ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 1194ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1195ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi8_default>; 1196ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1197ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1198ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1199d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1200d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1201e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1202e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1203e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1204ba3fc649SRoja Rani Yarubandi status = "disabled"; 1205ba3fc649SRoja Rani Yarubandi }; 1206ba3fc649SRoja Rani Yarubandi 120790db71e4SRajendra Nayak uart8: serial@a88000 { 120890db71e4SRajendra Nayak compatible = "qcom,geni-debug-uart"; 120990db71e4SRajendra Nayak reg = <0 0x00a88000 0 0x4000>; 121090db71e4SRajendra Nayak clock-names = "se"; 121190db71e4SRajendra Nayak clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; 121290db71e4SRajendra Nayak pinctrl-names = "default"; 121390db71e4SRajendra Nayak pinctrl-0 = <&qup_uart8_default>; 121490db71e4SRajendra Nayak interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1215d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1216d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1217e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1218e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1219e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 122090db71e4SRajendra Nayak status = "disabled"; 122190db71e4SRajendra Nayak }; 1222ba3fc649SRoja Rani Yarubandi 1223ba3fc649SRoja Rani Yarubandi i2c9: i2c@a8c000 { 1224ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1225ba3fc649SRoja Rani Yarubandi reg = <0 0x00a8c000 0 0x4000>; 1226ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1227ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1228ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1229ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c9_default>; 1230ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1231ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1232ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1233e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1234e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>, 1235e23b1220SSibi Sankar <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1236e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1237e867f429SAkash Asthana "qup-memory"; 123880d4a82eSRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 123980d4a82eSRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 1240ba3fc649SRoja Rani Yarubandi status = "disabled"; 1241ba3fc649SRoja Rani Yarubandi }; 1242ba3fc649SRoja Rani Yarubandi 1243ba3fc649SRoja Rani Yarubandi uart9: serial@a8c000 { 1244ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 1245ba3fc649SRoja Rani Yarubandi reg = <0 0x00a8c000 0 0x4000>; 1246ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1247ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; 1248ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1249ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart9_default>; 1250ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1251d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1252d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1253e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1254e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1255e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1256ba3fc649SRoja Rani Yarubandi status = "disabled"; 1257ba3fc649SRoja Rani Yarubandi }; 1258ba3fc649SRoja Rani Yarubandi 1259ba3fc649SRoja Rani Yarubandi i2c10: i2c@a90000 { 1260ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1261ba3fc649SRoja Rani Yarubandi reg = <0 0x00a90000 0 0x4000>; 1262ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1263ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1264ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1265ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c10_default>; 1266ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1267ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1268ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1269e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1270e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>, 1271e23b1220SSibi Sankar <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1272e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1273e867f429SAkash Asthana "qup-memory"; 127480d4a82eSRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 127580d4a82eSRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 1276ba3fc649SRoja Rani Yarubandi status = "disabled"; 1277ba3fc649SRoja Rani Yarubandi }; 1278ba3fc649SRoja Rani Yarubandi 1279ba3fc649SRoja Rani Yarubandi spi10: spi@a90000 { 1280ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 1281ba3fc649SRoja Rani Yarubandi reg = <0 0x00a90000 0 0x4000>; 1282ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1283ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1284ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1285ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi10_default>; 1286ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1287ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1288ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1289d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1290d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1291e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1292e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1293e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1294ba3fc649SRoja Rani Yarubandi status = "disabled"; 1295ba3fc649SRoja Rani Yarubandi }; 1296ba3fc649SRoja Rani Yarubandi 1297ba3fc649SRoja Rani Yarubandi uart10: serial@a90000 { 1298ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 1299ba3fc649SRoja Rani Yarubandi reg = <0 0x00a90000 0 0x4000>; 1300ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1301ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; 1302ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1303ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart10_default>; 1304ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1305d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1306d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1307e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1308e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1309e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1310ba3fc649SRoja Rani Yarubandi status = "disabled"; 1311ba3fc649SRoja Rani Yarubandi }; 1312ba3fc649SRoja Rani Yarubandi 1313ba3fc649SRoja Rani Yarubandi i2c11: i2c@a94000 { 1314ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-i2c"; 1315ba3fc649SRoja Rani Yarubandi reg = <0 0x00a94000 0 0x4000>; 1316ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1317ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1318ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1319ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_i2c11_default>; 1320ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1321ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1322ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1323e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1324e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>, 1325e23b1220SSibi Sankar <&aggre2_noc MASTER_QUP_1 0 &mc_virt SLAVE_EBI1 0>; 1326e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config", 1327e867f429SAkash Asthana "qup-memory"; 132880d4a82eSRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 132980d4a82eSRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 1330ba3fc649SRoja Rani Yarubandi status = "disabled"; 1331ba3fc649SRoja Rani Yarubandi }; 1332ba3fc649SRoja Rani Yarubandi 1333ba3fc649SRoja Rani Yarubandi spi11: spi@a94000 { 1334ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-spi"; 1335ba3fc649SRoja Rani Yarubandi reg = <0 0x00a94000 0 0x4000>; 1336ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1337ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1338ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1339ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_spi11_default>; 1340ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1341ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 1342ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 1343d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1344d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1345e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1346e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1347e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1348ba3fc649SRoja Rani Yarubandi status = "disabled"; 1349ba3fc649SRoja Rani Yarubandi }; 1350ba3fc649SRoja Rani Yarubandi 1351ba3fc649SRoja Rani Yarubandi uart11: serial@a94000 { 1352ba3fc649SRoja Rani Yarubandi compatible = "qcom,geni-uart"; 1353ba3fc649SRoja Rani Yarubandi reg = <0 0x00a94000 0 0x4000>; 1354ba3fc649SRoja Rani Yarubandi clock-names = "se"; 1355ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; 1356ba3fc649SRoja Rani Yarubandi pinctrl-names = "default"; 1357ba3fc649SRoja Rani Yarubandi pinctrl-0 = <&qup_uart11_default>; 1358ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1359d91ea1e0SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 1360d91ea1e0SRajendra Nayak operating-points-v2 = <&qup_opp_table>; 1361e23b1220SSibi Sankar interconnects = <&qup_virt MASTER_QUP_CORE_1 0 &qup_virt SLAVE_QUP_CORE_1 0>, 1362e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_QUP_1 0>; 1363e867f429SAkash Asthana interconnect-names = "qup-core", "qup-config"; 1364ba3fc649SRoja Rani Yarubandi status = "disabled"; 1365ba3fc649SRoja Rani Yarubandi }; 136690db71e4SRajendra Nayak }; 136790db71e4SRajendra Nayak 1368b1b24dd7SOdelu Kukatla config_noc: interconnect@1500000 { 1369b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-config-noc"; 1370b1b24dd7SOdelu Kukatla reg = <0 0x01500000 0 0x28000>; 1371e23b1220SSibi Sankar #interconnect-cells = <2>; 1372b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1373b1b24dd7SOdelu Kukatla }; 1374b1b24dd7SOdelu Kukatla 1375b1b24dd7SOdelu Kukatla system_noc: interconnect@1620000 { 1376b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-system-noc"; 1377b1b24dd7SOdelu Kukatla reg = <0 0x01620000 0 0x17080>; 1378e23b1220SSibi Sankar #interconnect-cells = <2>; 1379b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1380b1b24dd7SOdelu Kukatla }; 1381b1b24dd7SOdelu Kukatla 1382b1b24dd7SOdelu Kukatla mc_virt: interconnect@1638000 { 1383b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-mc-virt"; 1384b1b24dd7SOdelu Kukatla reg = <0 0x01638000 0 0x1000>; 1385e23b1220SSibi Sankar #interconnect-cells = <2>; 1386b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1387b1b24dd7SOdelu Kukatla }; 1388b1b24dd7SOdelu Kukatla 1389b1b24dd7SOdelu Kukatla qup_virt: interconnect@1650000 { 1390b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-qup-virt"; 1391b1b24dd7SOdelu Kukatla reg = <0 0x01650000 0 0x1000>; 1392e23b1220SSibi Sankar #interconnect-cells = <2>; 1393b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1394b1b24dd7SOdelu Kukatla }; 1395b1b24dd7SOdelu Kukatla 1396b1b24dd7SOdelu Kukatla aggre1_noc: interconnect@16e0000 { 1397b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-aggre1-noc"; 1398b1b24dd7SOdelu Kukatla reg = <0 0x016e0000 0 0x15080>; 1399e23b1220SSibi Sankar #interconnect-cells = <2>; 1400b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1401b1b24dd7SOdelu Kukatla }; 1402b1b24dd7SOdelu Kukatla 1403b1b24dd7SOdelu Kukatla aggre2_noc: interconnect@1705000 { 1404b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-aggre2-noc"; 1405b1b24dd7SOdelu Kukatla reg = <0 0x01705000 0 0x9000>; 1406e23b1220SSibi Sankar #interconnect-cells = <2>; 1407b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1408b1b24dd7SOdelu Kukatla }; 1409b1b24dd7SOdelu Kukatla 1410b1b24dd7SOdelu Kukatla compute_noc: interconnect@170e000 { 1411b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-compute-noc"; 1412b1b24dd7SOdelu Kukatla reg = <0 0x0170e000 0 0x6000>; 1413e23b1220SSibi Sankar #interconnect-cells = <2>; 1414b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1415b1b24dd7SOdelu Kukatla }; 1416b1b24dd7SOdelu Kukatla 1417b1b24dd7SOdelu Kukatla mmss_noc: interconnect@1740000 { 1418b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-mmss-noc"; 1419b1b24dd7SOdelu Kukatla reg = <0 0x01740000 0 0x1c100>; 1420e23b1220SSibi Sankar #interconnect-cells = <2>; 1421b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1422b1b24dd7SOdelu Kukatla }; 1423b1b24dd7SOdelu Kukatla 1424b1b24dd7SOdelu Kukatla ipa_virt: interconnect@1e00000 { 1425b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-ipa-virt"; 1426b1b24dd7SOdelu Kukatla reg = <0 0x01e00000 0 0x1000>; 1427e23b1220SSibi Sankar #interconnect-cells = <2>; 1428b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 1429b1b24dd7SOdelu Kukatla }; 1430b1b24dd7SOdelu Kukatla 1431d82fade8SAlex Elder ipa: ipa@1e40000 { 1432d82fade8SAlex Elder compatible = "qcom,sc7180-ipa"; 1433d82fade8SAlex Elder 14348f34831dSAlex Elder iommus = <&apps_smmu 0x440 0x0>, 14358f34831dSAlex Elder <&apps_smmu 0x442 0x0>; 1436d82fade8SAlex Elder reg = <0 0x1e40000 0 0x7000>, 1437d82fade8SAlex Elder <0 0x1e47000 0 0x2000>, 1438d82fade8SAlex Elder <0 0x1e04000 0 0x2c000>; 1439d82fade8SAlex Elder reg-names = "ipa-reg", 1440d82fade8SAlex Elder "ipa-shared", 1441d82fade8SAlex Elder "gsi"; 1442d82fade8SAlex Elder 1443cfee3ea0SAlex Elder interrupts-extended = <&intc GIC_SPI 311 IRQ_TYPE_EDGE_RISING>, 1444cfee3ea0SAlex Elder <&intc GIC_SPI 432 IRQ_TYPE_LEVEL_HIGH>, 1445d82fade8SAlex Elder <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 1446d82fade8SAlex Elder <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>; 1447d82fade8SAlex Elder interrupt-names = "ipa", 1448d82fade8SAlex Elder "gsi", 1449d82fade8SAlex Elder "ipa-clock-query", 1450d82fade8SAlex Elder "ipa-setup-ready"; 1451d82fade8SAlex Elder 1452d82fade8SAlex Elder clocks = <&rpmhcc RPMH_IPA_CLK>; 1453d82fade8SAlex Elder clock-names = "core"; 1454d82fade8SAlex Elder 1455e23b1220SSibi Sankar interconnects = <&aggre2_noc MASTER_IPA 0 &mc_virt SLAVE_EBI1 0>, 1456e23b1220SSibi Sankar <&aggre2_noc MASTER_IPA 0 &system_noc SLAVE_IMEM 0>, 1457e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_IPA_CFG 0>; 1458d82fade8SAlex Elder interconnect-names = "memory", 1459d82fade8SAlex Elder "imem", 1460d82fade8SAlex Elder "config"; 1461d82fade8SAlex Elder 146273419e4dSAlex Elder qcom,qmp = <&aoss_qmp>; 146373419e4dSAlex Elder 1464d82fade8SAlex Elder qcom,smem-states = <&ipa_smp2p_out 0>, 1465d82fade8SAlex Elder <&ipa_smp2p_out 1>; 1466d82fade8SAlex Elder qcom,smem-state-names = "ipa-clock-enabled-valid", 1467d82fade8SAlex Elder "ipa-clock-enabled"; 1468d82fade8SAlex Elder 1469d82fade8SAlex Elder status = "disabled"; 1470d82fade8SAlex Elder }; 1471d82fade8SAlex Elder 1472f5ab220dSSibi Sankar tcsr_mutex_regs: syscon@1f40000 { 1473f5ab220dSSibi Sankar compatible = "syscon"; 1474f5ab220dSSibi Sankar reg = <0 0x01f40000 0 0x40000>; 1475f5ab220dSSibi Sankar }; 1476f5ab220dSSibi Sankar 1477bec71ba2SSibi Sankar tcsr_regs: syscon@1fc0000 { 1478bec71ba2SSibi Sankar compatible = "syscon"; 1479bec71ba2SSibi Sankar reg = <0 0x01fc0000 0 0x40000>; 1480bec71ba2SSibi Sankar }; 1481bec71ba2SSibi Sankar 148290db71e4SRajendra Nayak tlmm: pinctrl@3500000 { 148390db71e4SRajendra Nayak compatible = "qcom,sc7180-pinctrl"; 148490db71e4SRajendra Nayak reg = <0 0x03500000 0 0x300000>, 148590db71e4SRajendra Nayak <0 0x03900000 0 0x300000>, 148690db71e4SRajendra Nayak <0 0x03d00000 0 0x300000>; 148790db71e4SRajendra Nayak reg-names = "west", "north", "south"; 148890db71e4SRajendra Nayak interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 148990db71e4SRajendra Nayak gpio-controller; 149090db71e4SRajendra Nayak #gpio-cells = <2>; 149190db71e4SRajendra Nayak interrupt-controller; 149290db71e4SRajendra Nayak #interrupt-cells = <2>; 149390db71e4SRajendra Nayak gpio-ranges = <&tlmm 0 0 120>; 1494456d677cSMaulik Shah wakeup-parent = <&pdc>; 149590db71e4SRajendra Nayak 1496681a607aSTanmay Shah dp_hot_plug_det: dp-hot-plug-det { 1497681a607aSTanmay Shah pinmux { 1498681a607aSTanmay Shah pins = "gpio117"; 1499681a607aSTanmay Shah function = "dp_hot"; 1500681a607aSTanmay Shah }; 1501681a607aSTanmay Shah }; 1502681a607aSTanmay Shah 1503ba3fc649SRoja Rani Yarubandi qspi_clk: qspi-clk { 1504ba3fc649SRoja Rani Yarubandi pinmux { 1505ba3fc649SRoja Rani Yarubandi pins = "gpio63"; 1506ba3fc649SRoja Rani Yarubandi function = "qspi_clk"; 1507ba3fc649SRoja Rani Yarubandi }; 1508ba3fc649SRoja Rani Yarubandi }; 1509ba3fc649SRoja Rani Yarubandi 1510ba3fc649SRoja Rani Yarubandi qspi_cs0: qspi-cs0 { 1511ba3fc649SRoja Rani Yarubandi pinmux { 1512ba3fc649SRoja Rani Yarubandi pins = "gpio68"; 1513ba3fc649SRoja Rani Yarubandi function = "qspi_cs"; 1514ba3fc649SRoja Rani Yarubandi }; 1515ba3fc649SRoja Rani Yarubandi }; 1516ba3fc649SRoja Rani Yarubandi 1517ba3fc649SRoja Rani Yarubandi qspi_cs1: qspi-cs1 { 1518ba3fc649SRoja Rani Yarubandi pinmux { 1519ba3fc649SRoja Rani Yarubandi pins = "gpio72"; 1520ba3fc649SRoja Rani Yarubandi function = "qspi_cs"; 1521ba3fc649SRoja Rani Yarubandi }; 1522ba3fc649SRoja Rani Yarubandi }; 1523ba3fc649SRoja Rani Yarubandi 1524ba3fc649SRoja Rani Yarubandi qspi_data01: qspi-data01 { 1525ba3fc649SRoja Rani Yarubandi pinmux-data { 1526ba3fc649SRoja Rani Yarubandi pins = "gpio64", "gpio65"; 1527ba3fc649SRoja Rani Yarubandi function = "qspi_data"; 1528ba3fc649SRoja Rani Yarubandi }; 1529ba3fc649SRoja Rani Yarubandi }; 1530ba3fc649SRoja Rani Yarubandi 1531ba3fc649SRoja Rani Yarubandi qspi_data12: qspi-data12 { 1532ba3fc649SRoja Rani Yarubandi pinmux-data { 1533ba3fc649SRoja Rani Yarubandi pins = "gpio66", "gpio67"; 1534ba3fc649SRoja Rani Yarubandi function = "qspi_data"; 1535ba3fc649SRoja Rani Yarubandi }; 1536ba3fc649SRoja Rani Yarubandi }; 1537ba3fc649SRoja Rani Yarubandi 1538ba3fc649SRoja Rani Yarubandi qup_i2c0_default: qup-i2c0-default { 1539ba3fc649SRoja Rani Yarubandi pinmux { 1540ba3fc649SRoja Rani Yarubandi pins = "gpio34", "gpio35"; 1541ba3fc649SRoja Rani Yarubandi function = "qup00"; 1542ba3fc649SRoja Rani Yarubandi }; 1543ba3fc649SRoja Rani Yarubandi }; 1544ba3fc649SRoja Rani Yarubandi 1545ba3fc649SRoja Rani Yarubandi qup_i2c1_default: qup-i2c1-default { 1546ba3fc649SRoja Rani Yarubandi pinmux { 1547ba3fc649SRoja Rani Yarubandi pins = "gpio0", "gpio1"; 1548ba3fc649SRoja Rani Yarubandi function = "qup01"; 1549ba3fc649SRoja Rani Yarubandi }; 1550ba3fc649SRoja Rani Yarubandi }; 1551ba3fc649SRoja Rani Yarubandi 1552ba3fc649SRoja Rani Yarubandi qup_i2c2_default: qup-i2c2-default { 1553ba3fc649SRoja Rani Yarubandi pinmux { 1554ba3fc649SRoja Rani Yarubandi pins = "gpio15", "gpio16"; 155529c5cb64SDouglas Anderson function = "qup02_i2c"; 1556ba3fc649SRoja Rani Yarubandi }; 1557ba3fc649SRoja Rani Yarubandi }; 1558ba3fc649SRoja Rani Yarubandi 1559ba3fc649SRoja Rani Yarubandi qup_i2c3_default: qup-i2c3-default { 1560ba3fc649SRoja Rani Yarubandi pinmux { 1561ba3fc649SRoja Rani Yarubandi pins = "gpio38", "gpio39"; 1562ba3fc649SRoja Rani Yarubandi function = "qup03"; 1563ba3fc649SRoja Rani Yarubandi }; 1564ba3fc649SRoja Rani Yarubandi }; 1565ba3fc649SRoja Rani Yarubandi 1566ba3fc649SRoja Rani Yarubandi qup_i2c4_default: qup-i2c4-default { 1567ba3fc649SRoja Rani Yarubandi pinmux { 1568ba3fc649SRoja Rani Yarubandi pins = "gpio115", "gpio116"; 156929c5cb64SDouglas Anderson function = "qup04_i2c"; 1570ba3fc649SRoja Rani Yarubandi }; 1571ba3fc649SRoja Rani Yarubandi }; 1572ba3fc649SRoja Rani Yarubandi 1573ba3fc649SRoja Rani Yarubandi qup_i2c5_default: qup-i2c5-default { 1574ba3fc649SRoja Rani Yarubandi pinmux { 1575ba3fc649SRoja Rani Yarubandi pins = "gpio25", "gpio26"; 1576ba3fc649SRoja Rani Yarubandi function = "qup05"; 1577ba3fc649SRoja Rani Yarubandi }; 1578ba3fc649SRoja Rani Yarubandi }; 1579ba3fc649SRoja Rani Yarubandi 1580ba3fc649SRoja Rani Yarubandi qup_i2c6_default: qup-i2c6-default { 1581ba3fc649SRoja Rani Yarubandi pinmux { 1582ba3fc649SRoja Rani Yarubandi pins = "gpio59", "gpio60"; 1583ba3fc649SRoja Rani Yarubandi function = "qup10"; 1584ba3fc649SRoja Rani Yarubandi }; 1585ba3fc649SRoja Rani Yarubandi }; 1586ba3fc649SRoja Rani Yarubandi 1587ba3fc649SRoja Rani Yarubandi qup_i2c7_default: qup-i2c7-default { 1588ba3fc649SRoja Rani Yarubandi pinmux { 1589ba3fc649SRoja Rani Yarubandi pins = "gpio6", "gpio7"; 159029c5cb64SDouglas Anderson function = "qup11_i2c"; 1591ba3fc649SRoja Rani Yarubandi }; 1592ba3fc649SRoja Rani Yarubandi }; 1593ba3fc649SRoja Rani Yarubandi 1594ba3fc649SRoja Rani Yarubandi qup_i2c8_default: qup-i2c8-default { 1595ba3fc649SRoja Rani Yarubandi pinmux { 1596ba3fc649SRoja Rani Yarubandi pins = "gpio42", "gpio43"; 1597ba3fc649SRoja Rani Yarubandi function = "qup12"; 1598ba3fc649SRoja Rani Yarubandi }; 1599ba3fc649SRoja Rani Yarubandi }; 1600ba3fc649SRoja Rani Yarubandi 1601ba3fc649SRoja Rani Yarubandi qup_i2c9_default: qup-i2c9-default { 1602ba3fc649SRoja Rani Yarubandi pinmux { 1603ba3fc649SRoja Rani Yarubandi pins = "gpio46", "gpio47"; 160429c5cb64SDouglas Anderson function = "qup13_i2c"; 1605ba3fc649SRoja Rani Yarubandi }; 1606ba3fc649SRoja Rani Yarubandi }; 1607ba3fc649SRoja Rani Yarubandi 1608ba3fc649SRoja Rani Yarubandi qup_i2c10_default: qup-i2c10-default { 1609ba3fc649SRoja Rani Yarubandi pinmux { 1610ba3fc649SRoja Rani Yarubandi pins = "gpio86", "gpio87"; 1611ba3fc649SRoja Rani Yarubandi function = "qup14"; 1612ba3fc649SRoja Rani Yarubandi }; 1613ba3fc649SRoja Rani Yarubandi }; 1614ba3fc649SRoja Rani Yarubandi 1615ba3fc649SRoja Rani Yarubandi qup_i2c11_default: qup-i2c11-default { 1616ba3fc649SRoja Rani Yarubandi pinmux { 1617ba3fc649SRoja Rani Yarubandi pins = "gpio53", "gpio54"; 1618ba3fc649SRoja Rani Yarubandi function = "qup15"; 1619ba3fc649SRoja Rani Yarubandi }; 1620ba3fc649SRoja Rani Yarubandi }; 1621ba3fc649SRoja Rani Yarubandi 1622ba3fc649SRoja Rani Yarubandi qup_spi0_default: qup-spi0-default { 1623ba3fc649SRoja Rani Yarubandi pinmux { 1624ba3fc649SRoja Rani Yarubandi pins = "gpio34", "gpio35", 1625ba3fc649SRoja Rani Yarubandi "gpio36", "gpio37"; 1626ba3fc649SRoja Rani Yarubandi function = "qup00"; 1627ba3fc649SRoja Rani Yarubandi }; 1628ba3fc649SRoja Rani Yarubandi }; 1629ba3fc649SRoja Rani Yarubandi 163037dd4b77SDouglas Anderson qup_spi0_cs_gpio: qup-spi0-cs-gpio { 163137dd4b77SDouglas Anderson pinmux { 163237dd4b77SDouglas Anderson pins = "gpio34", "gpio35", 163337dd4b77SDouglas Anderson "gpio36"; 163437dd4b77SDouglas Anderson function = "qup00"; 163537dd4b77SDouglas Anderson }; 163637dd4b77SDouglas Anderson 163737dd4b77SDouglas Anderson pinmux-cs { 163837dd4b77SDouglas Anderson pins = "gpio37"; 163937dd4b77SDouglas Anderson function = "gpio"; 164037dd4b77SDouglas Anderson }; 164137dd4b77SDouglas Anderson }; 164237dd4b77SDouglas Anderson 1643ba3fc649SRoja Rani Yarubandi qup_spi1_default: qup-spi1-default { 1644ba3fc649SRoja Rani Yarubandi pinmux { 1645ba3fc649SRoja Rani Yarubandi pins = "gpio0", "gpio1", 1646d8b076b8SRajendra Nayak "gpio2", "gpio3"; 1647ba3fc649SRoja Rani Yarubandi function = "qup01"; 1648ba3fc649SRoja Rani Yarubandi }; 1649ba3fc649SRoja Rani Yarubandi }; 1650ba3fc649SRoja Rani Yarubandi 165137dd4b77SDouglas Anderson qup_spi1_cs_gpio: qup-spi1-cs-gpio { 165237dd4b77SDouglas Anderson pinmux { 165337dd4b77SDouglas Anderson pins = "gpio0", "gpio1", 165437dd4b77SDouglas Anderson "gpio2"; 165537dd4b77SDouglas Anderson function = "qup01"; 165637dd4b77SDouglas Anderson }; 165737dd4b77SDouglas Anderson 165837dd4b77SDouglas Anderson pinmux-cs { 165937dd4b77SDouglas Anderson pins = "gpio3"; 166037dd4b77SDouglas Anderson function = "gpio"; 166137dd4b77SDouglas Anderson }; 166237dd4b77SDouglas Anderson }; 166337dd4b77SDouglas Anderson 1664ba3fc649SRoja Rani Yarubandi qup_spi3_default: qup-spi3-default { 1665ba3fc649SRoja Rani Yarubandi pinmux { 1666ba3fc649SRoja Rani Yarubandi pins = "gpio38", "gpio39", 1667ba3fc649SRoja Rani Yarubandi "gpio40", "gpio41"; 1668ba3fc649SRoja Rani Yarubandi function = "qup03"; 1669ba3fc649SRoja Rani Yarubandi }; 1670ba3fc649SRoja Rani Yarubandi }; 1671ba3fc649SRoja Rani Yarubandi 167237dd4b77SDouglas Anderson qup_spi3_cs_gpio: qup-spi3-cs-gpio { 167337dd4b77SDouglas Anderson pinmux { 167437dd4b77SDouglas Anderson pins = "gpio38", "gpio39", 167537dd4b77SDouglas Anderson "gpio40"; 167637dd4b77SDouglas Anderson function = "qup03"; 167737dd4b77SDouglas Anderson }; 167837dd4b77SDouglas Anderson 167937dd4b77SDouglas Anderson pinmux-cs { 168037dd4b77SDouglas Anderson pins = "gpio41"; 168137dd4b77SDouglas Anderson function = "gpio"; 168237dd4b77SDouglas Anderson }; 168337dd4b77SDouglas Anderson }; 168437dd4b77SDouglas Anderson 1685ba3fc649SRoja Rani Yarubandi qup_spi5_default: qup-spi5-default { 1686ba3fc649SRoja Rani Yarubandi pinmux { 1687ba3fc649SRoja Rani Yarubandi pins = "gpio25", "gpio26", 1688ba3fc649SRoja Rani Yarubandi "gpio27", "gpio28"; 1689ba3fc649SRoja Rani Yarubandi function = "qup05"; 1690ba3fc649SRoja Rani Yarubandi }; 1691ba3fc649SRoja Rani Yarubandi }; 1692ba3fc649SRoja Rani Yarubandi 169337dd4b77SDouglas Anderson qup_spi5_cs_gpio: qup-spi5-cs-gpio { 169437dd4b77SDouglas Anderson pinmux { 169537dd4b77SDouglas Anderson pins = "gpio25", "gpio26", 169637dd4b77SDouglas Anderson "gpio27"; 169737dd4b77SDouglas Anderson function = "qup05"; 169837dd4b77SDouglas Anderson }; 169937dd4b77SDouglas Anderson 170037dd4b77SDouglas Anderson pinmux-cs { 170137dd4b77SDouglas Anderson pins = "gpio28"; 170237dd4b77SDouglas Anderson function = "gpio"; 170337dd4b77SDouglas Anderson }; 170437dd4b77SDouglas Anderson }; 170537dd4b77SDouglas Anderson 1706ba3fc649SRoja Rani Yarubandi qup_spi6_default: qup-spi6-default { 1707ba3fc649SRoja Rani Yarubandi pinmux { 1708ba3fc649SRoja Rani Yarubandi pins = "gpio59", "gpio60", 1709d8b076b8SRajendra Nayak "gpio61", "gpio62"; 1710ba3fc649SRoja Rani Yarubandi function = "qup10"; 1711ba3fc649SRoja Rani Yarubandi }; 1712ba3fc649SRoja Rani Yarubandi }; 1713ba3fc649SRoja Rani Yarubandi 171437dd4b77SDouglas Anderson qup_spi6_cs_gpio: qup-spi6-cs-gpio { 171537dd4b77SDouglas Anderson pinmux { 171637dd4b77SDouglas Anderson pins = "gpio59", "gpio60", 171737dd4b77SDouglas Anderson "gpio61"; 171837dd4b77SDouglas Anderson function = "qup10"; 171937dd4b77SDouglas Anderson }; 172037dd4b77SDouglas Anderson 172137dd4b77SDouglas Anderson pinmux-cs { 172237dd4b77SDouglas Anderson pins = "gpio62"; 172337dd4b77SDouglas Anderson function = "gpio"; 172437dd4b77SDouglas Anderson }; 172537dd4b77SDouglas Anderson }; 172637dd4b77SDouglas Anderson 1727ba3fc649SRoja Rani Yarubandi qup_spi8_default: qup-spi8-default { 1728ba3fc649SRoja Rani Yarubandi pinmux { 1729ba3fc649SRoja Rani Yarubandi pins = "gpio42", "gpio43", 1730ba3fc649SRoja Rani Yarubandi "gpio44", "gpio45"; 1731ba3fc649SRoja Rani Yarubandi function = "qup12"; 1732ba3fc649SRoja Rani Yarubandi }; 1733ba3fc649SRoja Rani Yarubandi }; 1734ba3fc649SRoja Rani Yarubandi 173537dd4b77SDouglas Anderson qup_spi8_cs_gpio: qup-spi8-cs-gpio { 173637dd4b77SDouglas Anderson pinmux { 173737dd4b77SDouglas Anderson pins = "gpio42", "gpio43", 173837dd4b77SDouglas Anderson "gpio44"; 173937dd4b77SDouglas Anderson function = "qup12"; 174037dd4b77SDouglas Anderson }; 174137dd4b77SDouglas Anderson 174237dd4b77SDouglas Anderson pinmux-cs { 174337dd4b77SDouglas Anderson pins = "gpio45"; 174437dd4b77SDouglas Anderson function = "gpio"; 174537dd4b77SDouglas Anderson }; 174637dd4b77SDouglas Anderson }; 174737dd4b77SDouglas Anderson 1748ba3fc649SRoja Rani Yarubandi qup_spi10_default: qup-spi10-default { 1749ba3fc649SRoja Rani Yarubandi pinmux { 1750ba3fc649SRoja Rani Yarubandi pins = "gpio86", "gpio87", 1751d8b076b8SRajendra Nayak "gpio88", "gpio89"; 1752ba3fc649SRoja Rani Yarubandi function = "qup14"; 1753ba3fc649SRoja Rani Yarubandi }; 1754ba3fc649SRoja Rani Yarubandi }; 1755ba3fc649SRoja Rani Yarubandi 175637dd4b77SDouglas Anderson qup_spi10_cs_gpio: qup-spi10-cs-gpio { 175737dd4b77SDouglas Anderson pinmux { 175837dd4b77SDouglas Anderson pins = "gpio86", "gpio87", 175937dd4b77SDouglas Anderson "gpio88"; 176037dd4b77SDouglas Anderson function = "qup14"; 176137dd4b77SDouglas Anderson }; 176237dd4b77SDouglas Anderson 176337dd4b77SDouglas Anderson pinmux-cs { 176437dd4b77SDouglas Anderson pins = "gpio89"; 176537dd4b77SDouglas Anderson function = "gpio"; 176637dd4b77SDouglas Anderson }; 176737dd4b77SDouglas Anderson }; 176837dd4b77SDouglas Anderson 1769ba3fc649SRoja Rani Yarubandi qup_spi11_default: qup-spi11-default { 1770ba3fc649SRoja Rani Yarubandi pinmux { 1771ba3fc649SRoja Rani Yarubandi pins = "gpio53", "gpio54", 1772ba3fc649SRoja Rani Yarubandi "gpio55", "gpio56"; 1773ba3fc649SRoja Rani Yarubandi function = "qup15"; 1774ba3fc649SRoja Rani Yarubandi }; 1775ba3fc649SRoja Rani Yarubandi }; 1776ba3fc649SRoja Rani Yarubandi 177737dd4b77SDouglas Anderson qup_spi11_cs_gpio: qup-spi11-cs-gpio { 177837dd4b77SDouglas Anderson pinmux { 177937dd4b77SDouglas Anderson pins = "gpio53", "gpio54", 178037dd4b77SDouglas Anderson "gpio55"; 178137dd4b77SDouglas Anderson function = "qup15"; 178237dd4b77SDouglas Anderson }; 178337dd4b77SDouglas Anderson 178437dd4b77SDouglas Anderson pinmux-cs { 178537dd4b77SDouglas Anderson pins = "gpio56"; 178637dd4b77SDouglas Anderson function = "gpio"; 178737dd4b77SDouglas Anderson }; 178837dd4b77SDouglas Anderson }; 178937dd4b77SDouglas Anderson 1790ba3fc649SRoja Rani Yarubandi qup_uart0_default: qup-uart0-default { 1791ba3fc649SRoja Rani Yarubandi pinmux { 1792ba3fc649SRoja Rani Yarubandi pins = "gpio34", "gpio35", 1793ba3fc649SRoja Rani Yarubandi "gpio36", "gpio37"; 1794ba3fc649SRoja Rani Yarubandi function = "qup00"; 1795ba3fc649SRoja Rani Yarubandi }; 1796ba3fc649SRoja Rani Yarubandi }; 1797ba3fc649SRoja Rani Yarubandi 1798ba3fc649SRoja Rani Yarubandi qup_uart1_default: qup-uart1-default { 1799ba3fc649SRoja Rani Yarubandi pinmux { 1800ba3fc649SRoja Rani Yarubandi pins = "gpio0", "gpio1", 1801ba3fc649SRoja Rani Yarubandi "gpio2", "gpio3"; 1802ba3fc649SRoja Rani Yarubandi function = "qup01"; 1803ba3fc649SRoja Rani Yarubandi }; 1804ba3fc649SRoja Rani Yarubandi }; 1805ba3fc649SRoja Rani Yarubandi 1806ba3fc649SRoja Rani Yarubandi qup_uart2_default: qup-uart2-default { 1807ba3fc649SRoja Rani Yarubandi pinmux { 1808ba3fc649SRoja Rani Yarubandi pins = "gpio15", "gpio16"; 180929c5cb64SDouglas Anderson function = "qup02_uart"; 1810ba3fc649SRoja Rani Yarubandi }; 1811ba3fc649SRoja Rani Yarubandi }; 1812ba3fc649SRoja Rani Yarubandi 1813ba3fc649SRoja Rani Yarubandi qup_uart3_default: qup-uart3-default { 1814ba3fc649SRoja Rani Yarubandi pinmux { 1815ba3fc649SRoja Rani Yarubandi pins = "gpio38", "gpio39", 1816ba3fc649SRoja Rani Yarubandi "gpio40", "gpio41"; 1817ba3fc649SRoja Rani Yarubandi function = "qup03"; 1818ba3fc649SRoja Rani Yarubandi }; 1819ba3fc649SRoja Rani Yarubandi }; 1820ba3fc649SRoja Rani Yarubandi 1821ba3fc649SRoja Rani Yarubandi qup_uart4_default: qup-uart4-default { 1822ba3fc649SRoja Rani Yarubandi pinmux { 1823ba3fc649SRoja Rani Yarubandi pins = "gpio115", "gpio116"; 182429c5cb64SDouglas Anderson function = "qup04_uart"; 1825ba3fc649SRoja Rani Yarubandi }; 1826ba3fc649SRoja Rani Yarubandi }; 1827ba3fc649SRoja Rani Yarubandi 1828ba3fc649SRoja Rani Yarubandi qup_uart5_default: qup-uart5-default { 1829ba3fc649SRoja Rani Yarubandi pinmux { 1830ba3fc649SRoja Rani Yarubandi pins = "gpio25", "gpio26", 1831ba3fc649SRoja Rani Yarubandi "gpio27", "gpio28"; 1832ba3fc649SRoja Rani Yarubandi function = "qup05"; 1833ba3fc649SRoja Rani Yarubandi }; 1834ba3fc649SRoja Rani Yarubandi }; 1835ba3fc649SRoja Rani Yarubandi 1836ba3fc649SRoja Rani Yarubandi qup_uart6_default: qup-uart6-default { 1837ba3fc649SRoja Rani Yarubandi pinmux { 1838ba3fc649SRoja Rani Yarubandi pins = "gpio59", "gpio60", 1839ba3fc649SRoja Rani Yarubandi "gpio61", "gpio62"; 1840ba3fc649SRoja Rani Yarubandi function = "qup10"; 1841ba3fc649SRoja Rani Yarubandi }; 1842ba3fc649SRoja Rani Yarubandi }; 1843ba3fc649SRoja Rani Yarubandi 1844ba3fc649SRoja Rani Yarubandi qup_uart7_default: qup-uart7-default { 1845ba3fc649SRoja Rani Yarubandi pinmux { 1846ba3fc649SRoja Rani Yarubandi pins = "gpio6", "gpio7"; 184729c5cb64SDouglas Anderson function = "qup11_uart"; 1848ba3fc649SRoja Rani Yarubandi }; 1849ba3fc649SRoja Rani Yarubandi }; 1850ba3fc649SRoja Rani Yarubandi 185190db71e4SRajendra Nayak qup_uart8_default: qup-uart8-default { 185290db71e4SRajendra Nayak pinmux { 185390db71e4SRajendra Nayak pins = "gpio44", "gpio45"; 185490db71e4SRajendra Nayak function = "qup12"; 185590db71e4SRajendra Nayak }; 185690db71e4SRajendra Nayak }; 1857ba3fc649SRoja Rani Yarubandi 1858ba3fc649SRoja Rani Yarubandi qup_uart9_default: qup-uart9-default { 1859ba3fc649SRoja Rani Yarubandi pinmux { 1860ba3fc649SRoja Rani Yarubandi pins = "gpio46", "gpio47"; 186129c5cb64SDouglas Anderson function = "qup13_uart"; 1862ba3fc649SRoja Rani Yarubandi }; 1863ba3fc649SRoja Rani Yarubandi }; 1864ba3fc649SRoja Rani Yarubandi 1865ba3fc649SRoja Rani Yarubandi qup_uart10_default: qup-uart10-default { 1866ba3fc649SRoja Rani Yarubandi pinmux { 1867ba3fc649SRoja Rani Yarubandi pins = "gpio86", "gpio87", 1868ba3fc649SRoja Rani Yarubandi "gpio88", "gpio89"; 1869ba3fc649SRoja Rani Yarubandi function = "qup14"; 1870ba3fc649SRoja Rani Yarubandi }; 1871ba3fc649SRoja Rani Yarubandi }; 1872ba3fc649SRoja Rani Yarubandi 1873ba3fc649SRoja Rani Yarubandi qup_uart11_default: qup-uart11-default { 1874ba3fc649SRoja Rani Yarubandi pinmux { 1875ba3fc649SRoja Rani Yarubandi pins = "gpio53", "gpio54", 1876ba3fc649SRoja Rani Yarubandi "gpio55", "gpio56"; 1877ba3fc649SRoja Rani Yarubandi function = "qup15"; 1878ba3fc649SRoja Rani Yarubandi }; 1879ba3fc649SRoja Rani Yarubandi }; 188024254a8eSVeerabhadrarao Badiganti 188196ddfbf4SAjit Pandey sec_mi2s_active: sec-mi2s-active { 188296ddfbf4SAjit Pandey pinmux { 188396ddfbf4SAjit Pandey pins = "gpio49", "gpio50", "gpio51"; 188496ddfbf4SAjit Pandey function = "mi2s_1"; 188596ddfbf4SAjit Pandey }; 188696ddfbf4SAjit Pandey }; 188796ddfbf4SAjit Pandey 188896ddfbf4SAjit Pandey pri_mi2s_active: pri-mi2s-active { 188996ddfbf4SAjit Pandey pinmux { 189096ddfbf4SAjit Pandey pins = "gpio53", "gpio54", "gpio55", "gpio56"; 189196ddfbf4SAjit Pandey function = "mi2s_0"; 189296ddfbf4SAjit Pandey }; 189396ddfbf4SAjit Pandey }; 189496ddfbf4SAjit Pandey 189596ddfbf4SAjit Pandey pri_mi2s_mclk_active: pri-mi2s-mclk-active { 189696ddfbf4SAjit Pandey pinmux { 189796ddfbf4SAjit Pandey pins = "gpio57"; 189896ddfbf4SAjit Pandey function = "lpass_ext"; 189996ddfbf4SAjit Pandey }; 190096ddfbf4SAjit Pandey }; 190124254a8eSVeerabhadrarao Badiganti }; 190224254a8eSVeerabhadrarao Badiganti 190339cfcf61SStephen Boyd remoteproc_mpss: remoteproc@4080000 { 190439cfcf61SStephen Boyd compatible = "qcom,sc7180-mpss-pas"; 190539cfcf61SStephen Boyd reg = <0 0x04080000 0 0x4040>, <0 0x04180000 0 0x48>; 190639cfcf61SStephen Boyd reg-names = "qdsp6", "rmb"; 190739cfcf61SStephen Boyd 190839cfcf61SStephen Boyd interrupts-extended = <&intc GIC_SPI 266 IRQ_TYPE_EDGE_RISING>, 190939cfcf61SStephen Boyd <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 191039cfcf61SStephen Boyd <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 191139cfcf61SStephen Boyd <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 191239cfcf61SStephen Boyd <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 191339cfcf61SStephen Boyd <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 191439cfcf61SStephen Boyd interrupt-names = "wdog", "fatal", "ready", "handover", 191539cfcf61SStephen Boyd "stop-ack", "shutdown-ack"; 191639cfcf61SStephen Boyd 191739cfcf61SStephen Boyd clocks = <&gcc GCC_MSS_CFG_AHB_CLK>, 191839cfcf61SStephen Boyd <&gcc GCC_MSS_Q6_MEMNOC_AXI_CLK>, 191939cfcf61SStephen Boyd <&gcc GCC_MSS_NAV_AXI_CLK>, 192039cfcf61SStephen Boyd <&gcc GCC_MSS_SNOC_AXI_CLK>, 192139cfcf61SStephen Boyd <&gcc GCC_MSS_MFAB_AXIS_CLK>, 192239cfcf61SStephen Boyd <&rpmhcc RPMH_CXO_CLK>; 192339cfcf61SStephen Boyd clock-names = "iface", "bus", "nav", "snoc_axi", 192439cfcf61SStephen Boyd "mnoc_axi", "xo"; 192539cfcf61SStephen Boyd 192613578045SSibi Sankar power-domains = <&rpmhpd SC7180_CX>, 192739cfcf61SStephen Boyd <&rpmhpd SC7180_MX>, 192839cfcf61SStephen Boyd <&rpmhpd SC7180_MSS>; 192913578045SSibi Sankar power-domain-names = "cx", "mx", "mss"; 193039cfcf61SStephen Boyd 193139cfcf61SStephen Boyd memory-region = <&mpss_mem>; 193239cfcf61SStephen Boyd 193313578045SSibi Sankar qcom,qmp = <&aoss_qmp>; 193413578045SSibi Sankar 193539cfcf61SStephen Boyd qcom,smem-states = <&modem_smp2p_out 0>; 193639cfcf61SStephen Boyd qcom,smem-state-names = "stop"; 193739cfcf61SStephen Boyd 193839cfcf61SStephen Boyd resets = <&aoss_reset AOSS_CC_MSS_RESTART>, 193939cfcf61SStephen Boyd <&pdc_reset PDC_MODEM_SYNC_RESET>; 194039cfcf61SStephen Boyd reset-names = "mss_restart", "pdc_reset"; 194139cfcf61SStephen Boyd 194239cfcf61SStephen Boyd qcom,halt-regs = <&tcsr_mutex_regs 0x23000 0x25000 0x24000>; 194339cfcf61SStephen Boyd qcom,spare-regs = <&tcsr_regs 0xb3e4>; 194439cfcf61SStephen Boyd 194539cfcf61SStephen Boyd status = "disabled"; 194639cfcf61SStephen Boyd 194739cfcf61SStephen Boyd glink-edge { 194839cfcf61SStephen Boyd interrupts = <GIC_SPI 449 IRQ_TYPE_EDGE_RISING>; 194939cfcf61SStephen Boyd label = "modem"; 195039cfcf61SStephen Boyd qcom,remote-pid = <1>; 195139cfcf61SStephen Boyd mboxes = <&apss_shared 12>; 195239cfcf61SStephen Boyd }; 195339cfcf61SStephen Boyd }; 195439cfcf61SStephen Boyd 195539f3d3bbSSharat Masetty gpu: gpu@5000000 { 195639f3d3bbSSharat Masetty compatible = "qcom,adreno-618.0", "qcom,adreno"; 195739f3d3bbSSharat Masetty reg = <0 0x05000000 0 0x40000>, <0 0x0509e000 0 0x1000>, 195839f3d3bbSSharat Masetty <0 0x05061000 0 0x800>; 195939f3d3bbSSharat Masetty reg-names = "kgsl_3d0_reg_memory", "cx_mem", "cx_dbgc"; 196039f3d3bbSSharat Masetty interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>; 196139f3d3bbSSharat Masetty iommus = <&adreno_smmu 0>; 196239f3d3bbSSharat Masetty operating-points-v2 = <&gpu_opp_table>; 196339f3d3bbSSharat Masetty qcom,gmu = <&gmu>; 196439f3d3bbSSharat Masetty 19652315ae70SAkhil P Oommen #cooling-cells = <2>; 19662315ae70SAkhil P Oommen 196720fd3b37SAkhil P Oommen nvmem-cells = <&gpu_speed_bin>; 196820fd3b37SAkhil P Oommen nvmem-cell-names = "speed_bin"; 196920fd3b37SAkhil P Oommen 1970e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_GFX3D 0 &mc_virt SLAVE_EBI1 0>; 1971dd7dc299SSharat Masetty interconnect-names = "gfx-mem"; 1972dd7dc299SSharat Masetty 197339f3d3bbSSharat Masetty gpu_opp_table: opp-table { 197439f3d3bbSSharat Masetty compatible = "operating-points-v2"; 197539f3d3bbSSharat Masetty 197620fd3b37SAkhil P Oommen opp-825000000 { 197720fd3b37SAkhil P Oommen opp-hz = /bits/ 64 <825000000>; 197820fd3b37SAkhil P Oommen opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 197920fd3b37SAkhil P Oommen opp-peak-kBps = <8532000>; 198020fd3b37SAkhil P Oommen opp-supported-hw = <0x04>; 198120fd3b37SAkhil P Oommen }; 198220fd3b37SAkhil P Oommen 198339f3d3bbSSharat Masetty opp-800000000 { 198439f3d3bbSSharat Masetty opp-hz = /bits/ 64 <800000000>; 198539f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 1986c8c6c187SSharat Masetty opp-peak-kBps = <8532000>; 198720fd3b37SAkhil P Oommen opp-supported-hw = <0x07>; 198839f3d3bbSSharat Masetty }; 198939f3d3bbSSharat Masetty 199039f3d3bbSSharat Masetty opp-650000000 { 199139f3d3bbSSharat Masetty opp-hz = /bits/ 64 <650000000>; 199239f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 1993c8c6c187SSharat Masetty opp-peak-kBps = <7216000>; 199420fd3b37SAkhil P Oommen opp-supported-hw = <0x07>; 199539f3d3bbSSharat Masetty }; 199639f3d3bbSSharat Masetty 199739f3d3bbSSharat Masetty opp-565000000 { 199839f3d3bbSSharat Masetty opp-hz = /bits/ 64 <565000000>; 199939f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 2000c8c6c187SSharat Masetty opp-peak-kBps = <5412000>; 200120fd3b37SAkhil P Oommen opp-supported-hw = <0x07>; 200239f3d3bbSSharat Masetty }; 200339f3d3bbSSharat Masetty 200439f3d3bbSSharat Masetty opp-430000000 { 200539f3d3bbSSharat Masetty opp-hz = /bits/ 64 <430000000>; 200639f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 2007c8c6c187SSharat Masetty opp-peak-kBps = <5412000>; 200820fd3b37SAkhil P Oommen opp-supported-hw = <0x07>; 200939f3d3bbSSharat Masetty }; 201039f3d3bbSSharat Masetty 201139f3d3bbSSharat Masetty opp-355000000 { 201239f3d3bbSSharat Masetty opp-hz = /bits/ 64 <355000000>; 201339f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 2014c8c6c187SSharat Masetty opp-peak-kBps = <3072000>; 201520fd3b37SAkhil P Oommen opp-supported-hw = <0x07>; 201639f3d3bbSSharat Masetty }; 201739f3d3bbSSharat Masetty 201839f3d3bbSSharat Masetty opp-267000000 { 201939f3d3bbSSharat Masetty opp-hz = /bits/ 64 <267000000>; 202039f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 2021c8c6c187SSharat Masetty opp-peak-kBps = <3072000>; 202220fd3b37SAkhil P Oommen opp-supported-hw = <0x07>; 202339f3d3bbSSharat Masetty }; 202439f3d3bbSSharat Masetty 202539f3d3bbSSharat Masetty opp-180000000 { 202639f3d3bbSSharat Masetty opp-hz = /bits/ 64 <180000000>; 202739f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 2028c8c6c187SSharat Masetty opp-peak-kBps = <1804000>; 202920fd3b37SAkhil P Oommen opp-supported-hw = <0x07>; 203039f3d3bbSSharat Masetty }; 203139f3d3bbSSharat Masetty }; 203239f3d3bbSSharat Masetty }; 203339f3d3bbSSharat Masetty 203439f3d3bbSSharat Masetty adreno_smmu: iommu@5040000 { 2035c42c3f05SRob Clark compatible = "qcom,sc7180-smmu-v2", "qcom,adreno-smmu", "qcom,smmu-v2"; 203639f3d3bbSSharat Masetty reg = <0 0x05040000 0 0x10000>; 203739f3d3bbSSharat Masetty #iommu-cells = <1>; 203839f3d3bbSSharat Masetty #global-interrupts = <2>; 203939f3d3bbSSharat Masetty interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>, 204039f3d3bbSSharat Masetty <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>, 204139f3d3bbSSharat Masetty <GIC_SPI 364 IRQ_TYPE_EDGE_RISING>, 204239f3d3bbSSharat Masetty <GIC_SPI 365 IRQ_TYPE_EDGE_RISING>, 204339f3d3bbSSharat Masetty <GIC_SPI 366 IRQ_TYPE_EDGE_RISING>, 204439f3d3bbSSharat Masetty <GIC_SPI 367 IRQ_TYPE_EDGE_RISING>, 204539f3d3bbSSharat Masetty <GIC_SPI 368 IRQ_TYPE_EDGE_RISING>, 204639f3d3bbSSharat Masetty <GIC_SPI 369 IRQ_TYPE_EDGE_RISING>, 204739f3d3bbSSharat Masetty <GIC_SPI 370 IRQ_TYPE_EDGE_RISING>, 204839f3d3bbSSharat Masetty <GIC_SPI 371 IRQ_TYPE_EDGE_RISING>; 204939f3d3bbSSharat Masetty 205039f3d3bbSSharat Masetty clocks = <&gcc GCC_GPU_MEMNOC_GFX_CLK>, 205139f3d3bbSSharat Masetty <&gcc GCC_GPU_CFG_AHB_CLK>; 205239f3d3bbSSharat Masetty clock-names = "bus", "iface"; 205339f3d3bbSSharat Masetty 205439f3d3bbSSharat Masetty power-domains = <&gpucc CX_GDSC>; 205539f3d3bbSSharat Masetty }; 205639f3d3bbSSharat Masetty 205739f3d3bbSSharat Masetty gmu: gmu@506a000 { 205839f3d3bbSSharat Masetty compatible="qcom,adreno-gmu-618.0", "qcom,adreno-gmu"; 205939f3d3bbSSharat Masetty reg = <0 0x0506a000 0 0x31000>, <0 0x0b290000 0 0x10000>, 206039f3d3bbSSharat Masetty <0 0x0b490000 0 0x10000>; 206139f3d3bbSSharat Masetty reg-names = "gmu", "gmu_pdc", "gmu_pdc_seq"; 206239f3d3bbSSharat Masetty interrupts = <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 206339f3d3bbSSharat Masetty <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 206439f3d3bbSSharat Masetty interrupt-names = "hfi", "gmu"; 206539f3d3bbSSharat Masetty clocks = <&gpucc GPU_CC_CX_GMU_CLK>, 206639f3d3bbSSharat Masetty <&gpucc GPU_CC_CXO_CLK>, 206739f3d3bbSSharat Masetty <&gcc GCC_DDRSS_GPU_AXI_CLK>, 206839f3d3bbSSharat Masetty <&gcc GCC_GPU_MEMNOC_GFX_CLK>; 206939f3d3bbSSharat Masetty clock-names = "gmu", "cxo", "axi", "memnoc"; 207039f3d3bbSSharat Masetty power-domains = <&gpucc CX_GDSC>, <&gpucc GX_GDSC>; 207139f3d3bbSSharat Masetty power-domain-names = "cx", "gx"; 207239f3d3bbSSharat Masetty iommus = <&adreno_smmu 5>; 207339f3d3bbSSharat Masetty operating-points-v2 = <&gmu_opp_table>; 207439f3d3bbSSharat Masetty 207539f3d3bbSSharat Masetty gmu_opp_table: opp-table { 207639f3d3bbSSharat Masetty compatible = "operating-points-v2"; 207739f3d3bbSSharat Masetty 207839f3d3bbSSharat Masetty opp-200000000 { 207939f3d3bbSSharat Masetty opp-hz = /bits/ 64 <200000000>; 208039f3d3bbSSharat Masetty opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 208139f3d3bbSSharat Masetty }; 208239f3d3bbSSharat Masetty }; 208339f3d3bbSSharat Masetty }; 208439f3d3bbSSharat Masetty 2085a0e5aea1SDouglas Anderson gpucc: clock-controller@5090000 { 2086a0e5aea1SDouglas Anderson compatible = "qcom,sc7180-gpucc"; 2087a0e5aea1SDouglas Anderson reg = <0 0x05090000 0 0x9000>; 2088a0e5aea1SDouglas Anderson clocks = <&rpmhcc RPMH_CXO_CLK>, 2089a0e5aea1SDouglas Anderson <&gcc GCC_GPU_GPLL0_CLK_SRC>, 2090a0e5aea1SDouglas Anderson <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>; 2091a0e5aea1SDouglas Anderson clock-names = "bi_tcxo", 2092a0e5aea1SDouglas Anderson "gcc_gpu_gpll0_clk_src", 2093a0e5aea1SDouglas Anderson "gcc_gpu_gpll0_div_clk_src"; 2094a0e5aea1SDouglas Anderson #clock-cells = <1>; 2095a0e5aea1SDouglas Anderson #reset-cells = <1>; 2096a0e5aea1SDouglas Anderson #power-domain-cells = <1>; 2097a0e5aea1SDouglas Anderson }; 2098a0e5aea1SDouglas Anderson 209995c31e68SSai Prakash Ranjan stm@6002000 { 210095c31e68SSai Prakash Ranjan compatible = "arm,coresight-stm", "arm,primecell"; 210195c31e68SSai Prakash Ranjan reg = <0 0x06002000 0 0x1000>, 210295c31e68SSai Prakash Ranjan <0 0x16280000 0 0x180000>; 210395c31e68SSai Prakash Ranjan reg-names = "stm-base", "stm-stimulus-base"; 210495c31e68SSai Prakash Ranjan 210595c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 210695c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 210795c31e68SSai Prakash Ranjan 210895c31e68SSai Prakash Ranjan out-ports { 210995c31e68SSai Prakash Ranjan port { 211095c31e68SSai Prakash Ranjan stm_out: endpoint { 211195c31e68SSai Prakash Ranjan remote-endpoint = <&funnel0_in7>; 211295c31e68SSai Prakash Ranjan }; 211395c31e68SSai Prakash Ranjan }; 211495c31e68SSai Prakash Ranjan }; 211595c31e68SSai Prakash Ranjan }; 211695c31e68SSai Prakash Ranjan 211795c31e68SSai Prakash Ranjan funnel@6041000 { 211895c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 211995c31e68SSai Prakash Ranjan reg = <0 0x06041000 0 0x1000>; 212095c31e68SSai Prakash Ranjan 212195c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 212295c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 212395c31e68SSai Prakash Ranjan 212495c31e68SSai Prakash Ranjan out-ports { 212595c31e68SSai Prakash Ranjan port { 212695c31e68SSai Prakash Ranjan funnel0_out: endpoint { 212795c31e68SSai Prakash Ranjan remote-endpoint = <&merge_funnel_in0>; 212895c31e68SSai Prakash Ranjan }; 212995c31e68SSai Prakash Ranjan }; 213095c31e68SSai Prakash Ranjan }; 213195c31e68SSai Prakash Ranjan 213295c31e68SSai Prakash Ranjan in-ports { 213395c31e68SSai Prakash Ranjan #address-cells = <1>; 213495c31e68SSai Prakash Ranjan #size-cells = <0>; 213595c31e68SSai Prakash Ranjan 213695c31e68SSai Prakash Ranjan port@7 { 213795c31e68SSai Prakash Ranjan reg = <7>; 213895c31e68SSai Prakash Ranjan funnel0_in7: endpoint { 213995c31e68SSai Prakash Ranjan remote-endpoint = <&stm_out>; 214095c31e68SSai Prakash Ranjan }; 214195c31e68SSai Prakash Ranjan }; 214295c31e68SSai Prakash Ranjan }; 214395c31e68SSai Prakash Ranjan }; 214495c31e68SSai Prakash Ranjan 214595c31e68SSai Prakash Ranjan funnel@6042000 { 214695c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 214795c31e68SSai Prakash Ranjan reg = <0 0x06042000 0 0x1000>; 214895c31e68SSai Prakash Ranjan 214995c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 215095c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 215195c31e68SSai Prakash Ranjan 215295c31e68SSai Prakash Ranjan out-ports { 215395c31e68SSai Prakash Ranjan port { 215495c31e68SSai Prakash Ranjan funnel1_out: endpoint { 215595c31e68SSai Prakash Ranjan remote-endpoint = <&merge_funnel_in1>; 215695c31e68SSai Prakash Ranjan }; 215795c31e68SSai Prakash Ranjan }; 215895c31e68SSai Prakash Ranjan }; 215995c31e68SSai Prakash Ranjan 216095c31e68SSai Prakash Ranjan in-ports { 216195c31e68SSai Prakash Ranjan #address-cells = <1>; 216295c31e68SSai Prakash Ranjan #size-cells = <0>; 216395c31e68SSai Prakash Ranjan 216495c31e68SSai Prakash Ranjan port@4 { 216595c31e68SSai Prakash Ranjan reg = <4>; 216695c31e68SSai Prakash Ranjan funnel1_in4: endpoint { 216795c31e68SSai Prakash Ranjan remote-endpoint = <&apss_merge_funnel_out>; 216895c31e68SSai Prakash Ranjan }; 216995c31e68SSai Prakash Ranjan }; 217095c31e68SSai Prakash Ranjan }; 217195c31e68SSai Prakash Ranjan }; 217295c31e68SSai Prakash Ranjan 217395c31e68SSai Prakash Ranjan funnel@6045000 { 217495c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 217595c31e68SSai Prakash Ranjan reg = <0 0x06045000 0 0x1000>; 217695c31e68SSai Prakash Ranjan 217795c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 217895c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 217995c31e68SSai Prakash Ranjan 218095c31e68SSai Prakash Ranjan out-ports { 218195c31e68SSai Prakash Ranjan port { 218295c31e68SSai Prakash Ranjan merge_funnel_out: endpoint { 218395c31e68SSai Prakash Ranjan remote-endpoint = <&swao_funnel_in>; 218495c31e68SSai Prakash Ranjan }; 218595c31e68SSai Prakash Ranjan }; 218695c31e68SSai Prakash Ranjan }; 218795c31e68SSai Prakash Ranjan 218895c31e68SSai Prakash Ranjan in-ports { 218995c31e68SSai Prakash Ranjan #address-cells = <1>; 219095c31e68SSai Prakash Ranjan #size-cells = <0>; 219195c31e68SSai Prakash Ranjan 219295c31e68SSai Prakash Ranjan port@0 { 219395c31e68SSai Prakash Ranjan reg = <0>; 219495c31e68SSai Prakash Ranjan merge_funnel_in0: endpoint { 219595c31e68SSai Prakash Ranjan remote-endpoint = <&funnel0_out>; 219695c31e68SSai Prakash Ranjan }; 219795c31e68SSai Prakash Ranjan }; 219895c31e68SSai Prakash Ranjan 219995c31e68SSai Prakash Ranjan port@1 { 220095c31e68SSai Prakash Ranjan reg = <1>; 220195c31e68SSai Prakash Ranjan merge_funnel_in1: endpoint { 220295c31e68SSai Prakash Ranjan remote-endpoint = <&funnel1_out>; 220395c31e68SSai Prakash Ranjan }; 220495c31e68SSai Prakash Ranjan }; 220595c31e68SSai Prakash Ranjan }; 220695c31e68SSai Prakash Ranjan }; 220795c31e68SSai Prakash Ranjan 220895c31e68SSai Prakash Ranjan replicator@6046000 { 220995c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-replicator", "arm,primecell"; 221095c31e68SSai Prakash Ranjan reg = <0 0x06046000 0 0x1000>; 221195c31e68SSai Prakash Ranjan 221295c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 221395c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 221495c31e68SSai Prakash Ranjan 221595c31e68SSai Prakash Ranjan out-ports { 221695c31e68SSai Prakash Ranjan port { 221795c31e68SSai Prakash Ranjan replicator_out: endpoint { 221895c31e68SSai Prakash Ranjan remote-endpoint = <&etr_in>; 221995c31e68SSai Prakash Ranjan }; 222095c31e68SSai Prakash Ranjan }; 222195c31e68SSai Prakash Ranjan }; 222295c31e68SSai Prakash Ranjan 222395c31e68SSai Prakash Ranjan in-ports { 222495c31e68SSai Prakash Ranjan port { 222595c31e68SSai Prakash Ranjan replicator_in: endpoint { 222695c31e68SSai Prakash Ranjan remote-endpoint = <&swao_replicator_out>; 222795c31e68SSai Prakash Ranjan }; 222895c31e68SSai Prakash Ranjan }; 222995c31e68SSai Prakash Ranjan }; 223095c31e68SSai Prakash Ranjan }; 223195c31e68SSai Prakash Ranjan 223295c31e68SSai Prakash Ranjan etr@6048000 { 223395c31e68SSai Prakash Ranjan compatible = "arm,coresight-tmc", "arm,primecell"; 223495c31e68SSai Prakash Ranjan reg = <0 0x06048000 0 0x1000>; 2235015156e6SSai Prakash Ranjan iommus = <&apps_smmu 0x04a0 0x20>; 223695c31e68SSai Prakash Ranjan 223795c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 223895c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 223995c31e68SSai Prakash Ranjan arm,scatter-gather; 224095c31e68SSai Prakash Ranjan 224195c31e68SSai Prakash Ranjan in-ports { 224295c31e68SSai Prakash Ranjan port { 224395c31e68SSai Prakash Ranjan etr_in: endpoint { 224495c31e68SSai Prakash Ranjan remote-endpoint = <&replicator_out>; 224595c31e68SSai Prakash Ranjan }; 224695c31e68SSai Prakash Ranjan }; 224795c31e68SSai Prakash Ranjan }; 224895c31e68SSai Prakash Ranjan }; 224995c31e68SSai Prakash Ranjan 225095c31e68SSai Prakash Ranjan funnel@6b04000 { 225195c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 225295c31e68SSai Prakash Ranjan reg = <0 0x06b04000 0 0x1000>; 225395c31e68SSai Prakash Ranjan 225495c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 225595c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 225695c31e68SSai Prakash Ranjan 225795c31e68SSai Prakash Ranjan out-ports { 225895c31e68SSai Prakash Ranjan port { 225995c31e68SSai Prakash Ranjan swao_funnel_out: endpoint { 226095c31e68SSai Prakash Ranjan remote-endpoint = <&etf_in>; 226195c31e68SSai Prakash Ranjan }; 226295c31e68SSai Prakash Ranjan }; 226395c31e68SSai Prakash Ranjan }; 226495c31e68SSai Prakash Ranjan 226595c31e68SSai Prakash Ranjan in-ports { 226695c31e68SSai Prakash Ranjan #address-cells = <1>; 226795c31e68SSai Prakash Ranjan #size-cells = <0>; 226895c31e68SSai Prakash Ranjan 226995c31e68SSai Prakash Ranjan port@7 { 227095c31e68SSai Prakash Ranjan reg = <7>; 227195c31e68SSai Prakash Ranjan swao_funnel_in: endpoint { 227295c31e68SSai Prakash Ranjan remote-endpoint = <&merge_funnel_out>; 227395c31e68SSai Prakash Ranjan }; 227495c31e68SSai Prakash Ranjan }; 227595c31e68SSai Prakash Ranjan }; 227695c31e68SSai Prakash Ranjan }; 227795c31e68SSai Prakash Ranjan 227895c31e68SSai Prakash Ranjan etf@6b05000 { 227995c31e68SSai Prakash Ranjan compatible = "arm,coresight-tmc", "arm,primecell"; 228095c31e68SSai Prakash Ranjan reg = <0 0x06b05000 0 0x1000>; 228195c31e68SSai Prakash Ranjan 228295c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 228395c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 228495c31e68SSai Prakash Ranjan 228595c31e68SSai Prakash Ranjan out-ports { 228695c31e68SSai Prakash Ranjan port { 228795c31e68SSai Prakash Ranjan etf_out: endpoint { 228895c31e68SSai Prakash Ranjan remote-endpoint = <&swao_replicator_in>; 228995c31e68SSai Prakash Ranjan }; 229095c31e68SSai Prakash Ranjan }; 229195c31e68SSai Prakash Ranjan }; 229295c31e68SSai Prakash Ranjan 229395c31e68SSai Prakash Ranjan in-ports { 229495c31e68SSai Prakash Ranjan port { 229595c31e68SSai Prakash Ranjan etf_in: endpoint { 229695c31e68SSai Prakash Ranjan remote-endpoint = <&swao_funnel_out>; 229795c31e68SSai Prakash Ranjan }; 229895c31e68SSai Prakash Ranjan }; 229995c31e68SSai Prakash Ranjan }; 230095c31e68SSai Prakash Ranjan }; 230195c31e68SSai Prakash Ranjan 230295c31e68SSai Prakash Ranjan replicator@6b06000 { 230395c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-replicator", "arm,primecell"; 230495c31e68SSai Prakash Ranjan reg = <0 0x06b06000 0 0x1000>; 230595c31e68SSai Prakash Ranjan 230695c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 230795c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 23088aa6ac22SSai Prakash Ranjan qcom,replicator-loses-context; 230995c31e68SSai Prakash Ranjan 231095c31e68SSai Prakash Ranjan out-ports { 231195c31e68SSai Prakash Ranjan port { 231295c31e68SSai Prakash Ranjan swao_replicator_out: endpoint { 231395c31e68SSai Prakash Ranjan remote-endpoint = <&replicator_in>; 231495c31e68SSai Prakash Ranjan }; 231595c31e68SSai Prakash Ranjan }; 231695c31e68SSai Prakash Ranjan }; 231795c31e68SSai Prakash Ranjan 231895c31e68SSai Prakash Ranjan in-ports { 231995c31e68SSai Prakash Ranjan port { 232095c31e68SSai Prakash Ranjan swao_replicator_in: endpoint { 232195c31e68SSai Prakash Ranjan remote-endpoint = <&etf_out>; 232295c31e68SSai Prakash Ranjan }; 232395c31e68SSai Prakash Ranjan }; 232495c31e68SSai Prakash Ranjan }; 232595c31e68SSai Prakash Ranjan }; 232695c31e68SSai Prakash Ranjan 232795c31e68SSai Prakash Ranjan etm@7040000 { 232895c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 232995c31e68SSai Prakash Ranjan reg = <0 0x07040000 0 0x1000>; 233095c31e68SSai Prakash Ranjan 233195c31e68SSai Prakash Ranjan cpu = <&CPU0>; 233295c31e68SSai Prakash Ranjan 233395c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 233495c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 23350f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2336072ce172SSai Prakash Ranjan qcom,skip-power-up; 233795c31e68SSai Prakash Ranjan 233895c31e68SSai Prakash Ranjan out-ports { 233995c31e68SSai Prakash Ranjan port { 234095c31e68SSai Prakash Ranjan etm0_out: endpoint { 234195c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in0>; 234295c31e68SSai Prakash Ranjan }; 234395c31e68SSai Prakash Ranjan }; 234495c31e68SSai Prakash Ranjan }; 234595c31e68SSai Prakash Ranjan }; 234695c31e68SSai Prakash Ranjan 234795c31e68SSai Prakash Ranjan etm@7140000 { 234895c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 234995c31e68SSai Prakash Ranjan reg = <0 0x07140000 0 0x1000>; 235095c31e68SSai Prakash Ranjan 235195c31e68SSai Prakash Ranjan cpu = <&CPU1>; 235295c31e68SSai Prakash Ranjan 235395c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 235495c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 23550f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2356072ce172SSai Prakash Ranjan qcom,skip-power-up; 235795c31e68SSai Prakash Ranjan 235895c31e68SSai Prakash Ranjan out-ports { 235995c31e68SSai Prakash Ranjan port { 236095c31e68SSai Prakash Ranjan etm1_out: endpoint { 236195c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in1>; 236295c31e68SSai Prakash Ranjan }; 236395c31e68SSai Prakash Ranjan }; 236495c31e68SSai Prakash Ranjan }; 236595c31e68SSai Prakash Ranjan }; 236695c31e68SSai Prakash Ranjan 236795c31e68SSai Prakash Ranjan etm@7240000 { 236895c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 236995c31e68SSai Prakash Ranjan reg = <0 0x07240000 0 0x1000>; 237095c31e68SSai Prakash Ranjan 237195c31e68SSai Prakash Ranjan cpu = <&CPU2>; 237295c31e68SSai Prakash Ranjan 237395c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 237495c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 23750f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2376072ce172SSai Prakash Ranjan qcom,skip-power-up; 237795c31e68SSai Prakash Ranjan 237895c31e68SSai Prakash Ranjan out-ports { 237995c31e68SSai Prakash Ranjan port { 238095c31e68SSai Prakash Ranjan etm2_out: endpoint { 238195c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in2>; 238295c31e68SSai Prakash Ranjan }; 238395c31e68SSai Prakash Ranjan }; 238495c31e68SSai Prakash Ranjan }; 238595c31e68SSai Prakash Ranjan }; 238695c31e68SSai Prakash Ranjan 238795c31e68SSai Prakash Ranjan etm@7340000 { 238895c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 238995c31e68SSai Prakash Ranjan reg = <0 0x07340000 0 0x1000>; 239095c31e68SSai Prakash Ranjan 239195c31e68SSai Prakash Ranjan cpu = <&CPU3>; 239295c31e68SSai Prakash Ranjan 239395c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 239495c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 23950f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2396072ce172SSai Prakash Ranjan qcom,skip-power-up; 239795c31e68SSai Prakash Ranjan 239895c31e68SSai Prakash Ranjan out-ports { 239995c31e68SSai Prakash Ranjan port { 240095c31e68SSai Prakash Ranjan etm3_out: endpoint { 240195c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in3>; 240295c31e68SSai Prakash Ranjan }; 240395c31e68SSai Prakash Ranjan }; 240495c31e68SSai Prakash Ranjan }; 240595c31e68SSai Prakash Ranjan }; 240695c31e68SSai Prakash Ranjan 240795c31e68SSai Prakash Ranjan etm@7440000 { 240895c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 240995c31e68SSai Prakash Ranjan reg = <0 0x07440000 0 0x1000>; 241095c31e68SSai Prakash Ranjan 241195c31e68SSai Prakash Ranjan cpu = <&CPU4>; 241295c31e68SSai Prakash Ranjan 241395c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 241495c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 24150f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2416072ce172SSai Prakash Ranjan qcom,skip-power-up; 241795c31e68SSai Prakash Ranjan 241895c31e68SSai Prakash Ranjan out-ports { 241995c31e68SSai Prakash Ranjan port { 242095c31e68SSai Prakash Ranjan etm4_out: endpoint { 242195c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in4>; 242295c31e68SSai Prakash Ranjan }; 242395c31e68SSai Prakash Ranjan }; 242495c31e68SSai Prakash Ranjan }; 242595c31e68SSai Prakash Ranjan }; 242695c31e68SSai Prakash Ranjan 242795c31e68SSai Prakash Ranjan etm@7540000 { 242895c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 242995c31e68SSai Prakash Ranjan reg = <0 0x07540000 0 0x1000>; 243095c31e68SSai Prakash Ranjan 243195c31e68SSai Prakash Ranjan cpu = <&CPU5>; 243295c31e68SSai Prakash Ranjan 243395c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 243495c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 24350f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2436072ce172SSai Prakash Ranjan qcom,skip-power-up; 243795c31e68SSai Prakash Ranjan 243895c31e68SSai Prakash Ranjan out-ports { 243995c31e68SSai Prakash Ranjan port { 244095c31e68SSai Prakash Ranjan etm5_out: endpoint { 244195c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in5>; 244295c31e68SSai Prakash Ranjan }; 244395c31e68SSai Prakash Ranjan }; 244495c31e68SSai Prakash Ranjan }; 244595c31e68SSai Prakash Ranjan }; 244695c31e68SSai Prakash Ranjan 244795c31e68SSai Prakash Ranjan etm@7640000 { 244895c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 244995c31e68SSai Prakash Ranjan reg = <0 0x07640000 0 0x1000>; 245095c31e68SSai Prakash Ranjan 245195c31e68SSai Prakash Ranjan cpu = <&CPU6>; 245295c31e68SSai Prakash Ranjan 245395c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 245495c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 24550f1decaaSSai Prakash Ranjan arm,coresight-loses-context-with-cpu; 2456072ce172SSai Prakash Ranjan qcom,skip-power-up; 245795c31e68SSai Prakash Ranjan 245895c31e68SSai Prakash Ranjan out-ports { 245995c31e68SSai Prakash Ranjan port { 246095c31e68SSai Prakash Ranjan etm6_out: endpoint { 246195c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in6>; 246295c31e68SSai Prakash Ranjan }; 246395c31e68SSai Prakash Ranjan }; 246495c31e68SSai Prakash Ranjan }; 246595c31e68SSai Prakash Ranjan }; 246695c31e68SSai Prakash Ranjan 246795c31e68SSai Prakash Ranjan etm@7740000 { 246895c31e68SSai Prakash Ranjan compatible = "arm,coresight-etm4x", "arm,primecell"; 246995c31e68SSai Prakash Ranjan reg = <0 0x07740000 0 0x1000>; 247095c31e68SSai Prakash Ranjan 247195c31e68SSai Prakash Ranjan cpu = <&CPU7>; 247295c31e68SSai Prakash Ranjan 247395c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 247495c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 2475909bc56cSBjorn Andersson arm,coresight-loses-context-with-cpu; 2476072ce172SSai Prakash Ranjan qcom,skip-power-up; 247795c31e68SSai Prakash Ranjan 247895c31e68SSai Prakash Ranjan out-ports { 247995c31e68SSai Prakash Ranjan port { 248095c31e68SSai Prakash Ranjan etm7_out: endpoint { 248195c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_in7>; 248295c31e68SSai Prakash Ranjan }; 248395c31e68SSai Prakash Ranjan }; 248495c31e68SSai Prakash Ranjan }; 248595c31e68SSai Prakash Ranjan }; 248695c31e68SSai Prakash Ranjan 248795c31e68SSai Prakash Ranjan funnel@7800000 { /* APSS Funnel */ 248895c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 248995c31e68SSai Prakash Ranjan reg = <0 0x07800000 0 0x1000>; 249095c31e68SSai Prakash Ranjan 249195c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 249295c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 249395c31e68SSai Prakash Ranjan 249495c31e68SSai Prakash Ranjan out-ports { 249595c31e68SSai Prakash Ranjan port { 249695c31e68SSai Prakash Ranjan apss_funnel_out: endpoint { 249795c31e68SSai Prakash Ranjan remote-endpoint = <&apss_merge_funnel_in>; 249895c31e68SSai Prakash Ranjan }; 249995c31e68SSai Prakash Ranjan }; 250095c31e68SSai Prakash Ranjan }; 250195c31e68SSai Prakash Ranjan 250295c31e68SSai Prakash Ranjan in-ports { 250395c31e68SSai Prakash Ranjan #address-cells = <1>; 250495c31e68SSai Prakash Ranjan #size-cells = <0>; 250595c31e68SSai Prakash Ranjan 250695c31e68SSai Prakash Ranjan port@0 { 250795c31e68SSai Prakash Ranjan reg = <0>; 250895c31e68SSai Prakash Ranjan apss_funnel_in0: endpoint { 250995c31e68SSai Prakash Ranjan remote-endpoint = <&etm0_out>; 251095c31e68SSai Prakash Ranjan }; 251195c31e68SSai Prakash Ranjan }; 251295c31e68SSai Prakash Ranjan 251395c31e68SSai Prakash Ranjan port@1 { 251495c31e68SSai Prakash Ranjan reg = <1>; 251595c31e68SSai Prakash Ranjan apss_funnel_in1: endpoint { 251695c31e68SSai Prakash Ranjan remote-endpoint = <&etm1_out>; 251795c31e68SSai Prakash Ranjan }; 251895c31e68SSai Prakash Ranjan }; 251995c31e68SSai Prakash Ranjan 252095c31e68SSai Prakash Ranjan port@2 { 252195c31e68SSai Prakash Ranjan reg = <2>; 252295c31e68SSai Prakash Ranjan apss_funnel_in2: endpoint { 252395c31e68SSai Prakash Ranjan remote-endpoint = <&etm2_out>; 252495c31e68SSai Prakash Ranjan }; 252595c31e68SSai Prakash Ranjan }; 252695c31e68SSai Prakash Ranjan 252795c31e68SSai Prakash Ranjan port@3 { 252895c31e68SSai Prakash Ranjan reg = <3>; 252995c31e68SSai Prakash Ranjan apss_funnel_in3: endpoint { 253095c31e68SSai Prakash Ranjan remote-endpoint = <&etm3_out>; 253195c31e68SSai Prakash Ranjan }; 253295c31e68SSai Prakash Ranjan }; 253395c31e68SSai Prakash Ranjan 253495c31e68SSai Prakash Ranjan port@4 { 253595c31e68SSai Prakash Ranjan reg = <4>; 253695c31e68SSai Prakash Ranjan apss_funnel_in4: endpoint { 253795c31e68SSai Prakash Ranjan remote-endpoint = <&etm4_out>; 253895c31e68SSai Prakash Ranjan }; 253995c31e68SSai Prakash Ranjan }; 254095c31e68SSai Prakash Ranjan 254195c31e68SSai Prakash Ranjan port@5 { 254295c31e68SSai Prakash Ranjan reg = <5>; 254395c31e68SSai Prakash Ranjan apss_funnel_in5: endpoint { 254495c31e68SSai Prakash Ranjan remote-endpoint = <&etm5_out>; 254595c31e68SSai Prakash Ranjan }; 254695c31e68SSai Prakash Ranjan }; 254795c31e68SSai Prakash Ranjan 254895c31e68SSai Prakash Ranjan port@6 { 254995c31e68SSai Prakash Ranjan reg = <6>; 255095c31e68SSai Prakash Ranjan apss_funnel_in6: endpoint { 255195c31e68SSai Prakash Ranjan remote-endpoint = <&etm6_out>; 255295c31e68SSai Prakash Ranjan }; 255395c31e68SSai Prakash Ranjan }; 255495c31e68SSai Prakash Ranjan 255595c31e68SSai Prakash Ranjan port@7 { 255695c31e68SSai Prakash Ranjan reg = <7>; 255795c31e68SSai Prakash Ranjan apss_funnel_in7: endpoint { 255895c31e68SSai Prakash Ranjan remote-endpoint = <&etm7_out>; 255995c31e68SSai Prakash Ranjan }; 256095c31e68SSai Prakash Ranjan }; 256195c31e68SSai Prakash Ranjan }; 256295c31e68SSai Prakash Ranjan }; 256395c31e68SSai Prakash Ranjan 256495c31e68SSai Prakash Ranjan funnel@7810000 { 256595c31e68SSai Prakash Ranjan compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 256695c31e68SSai Prakash Ranjan reg = <0 0x07810000 0 0x1000>; 256795c31e68SSai Prakash Ranjan 256895c31e68SSai Prakash Ranjan clocks = <&aoss_qmp>; 256995c31e68SSai Prakash Ranjan clock-names = "apb_pclk"; 257095c31e68SSai Prakash Ranjan 257195c31e68SSai Prakash Ranjan out-ports { 257295c31e68SSai Prakash Ranjan port { 257395c31e68SSai Prakash Ranjan apss_merge_funnel_out: endpoint { 257495c31e68SSai Prakash Ranjan remote-endpoint = <&funnel1_in4>; 257595c31e68SSai Prakash Ranjan }; 257695c31e68SSai Prakash Ranjan }; 257795c31e68SSai Prakash Ranjan }; 257895c31e68SSai Prakash Ranjan 257995c31e68SSai Prakash Ranjan in-ports { 258095c31e68SSai Prakash Ranjan port { 258195c31e68SSai Prakash Ranjan apss_merge_funnel_in: endpoint { 258295c31e68SSai Prakash Ranjan remote-endpoint = <&apss_funnel_out>; 258395c31e68SSai Prakash Ranjan }; 258495c31e68SSai Prakash Ranjan }; 258595c31e68SSai Prakash Ranjan }; 258695c31e68SSai Prakash Ranjan }; 258795c31e68SSai Prakash Ranjan 258824254a8eSVeerabhadrarao Badiganti sdhc_2: sdhci@8804000 { 258924254a8eSVeerabhadrarao Badiganti compatible = "qcom,sc7180-sdhci", "qcom,sdhci-msm-v5"; 259024254a8eSVeerabhadrarao Badiganti reg = <0 0x08804000 0 0x1000>; 259124254a8eSVeerabhadrarao Badiganti 259224254a8eSVeerabhadrarao Badiganti iommus = <&apps_smmu 0x80 0>; 259324254a8eSVeerabhadrarao Badiganti interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 259424254a8eSVeerabhadrarao Badiganti <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>; 259524254a8eSVeerabhadrarao Badiganti interrupt-names = "hc_irq", "pwr_irq"; 259624254a8eSVeerabhadrarao Badiganti 259724254a8eSVeerabhadrarao Badiganti clocks = <&gcc GCC_SDCC2_APPS_CLK>, 259881cfa462SShaik Sajida Bhanu <&gcc GCC_SDCC2_AHB_CLK>, 259981cfa462SShaik Sajida Bhanu <&rpmhcc RPMH_CXO_CLK>; 260081cfa462SShaik Sajida Bhanu clock-names = "core", "iface", "xo"; 2601fa8da066SPradeep P V K 2602fa8da066SPradeep P V K interconnects = <&aggre1_noc MASTER_SDCC_2 0 &mc_virt SLAVE_EBI1 0>, 2603fa8da066SPradeep P V K <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_SDCC_2 0>; 2604fa8da066SPradeep P V K interconnect-names = "sdhc-ddr","cpu-sdhc"; 2605ccc6e8a1SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 2606ccc6e8a1SRajendra Nayak operating-points-v2 = <&sdhc2_opp_table>; 260724254a8eSVeerabhadrarao Badiganti 260824254a8eSVeerabhadrarao Badiganti bus-width = <4>; 260924254a8eSVeerabhadrarao Badiganti 261024254a8eSVeerabhadrarao Badiganti status = "disabled"; 2611ccc6e8a1SRajendra Nayak 2612ccc6e8a1SRajendra Nayak sdhc2_opp_table: sdhc2-opp-table { 2613ccc6e8a1SRajendra Nayak compatible = "operating-points-v2"; 2614ccc6e8a1SRajendra Nayak 2615ccc6e8a1SRajendra Nayak opp-100000000 { 2616ccc6e8a1SRajendra Nayak opp-hz = /bits/ 64 <100000000>; 2617ccc6e8a1SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 261877b7cfd0SShaik Sajida Bhanu opp-peak-kBps = <1800000 600000>; 261977b7cfd0SShaik Sajida Bhanu opp-avg-kBps = <100000 0>; 2620ccc6e8a1SRajendra Nayak }; 2621ccc6e8a1SRajendra Nayak 2622ccc6e8a1SRajendra Nayak opp-202000000 { 2623ccc6e8a1SRajendra Nayak opp-hz = /bits/ 64 <202000000>; 262477b7cfd0SShaik Sajida Bhanu required-opps = <&rpmhpd_opp_nom>; 262577b7cfd0SShaik Sajida Bhanu opp-peak-kBps = <5400000 1600000>; 262677b7cfd0SShaik Sajida Bhanu opp-avg-kBps = <200000 0>; 2627ccc6e8a1SRajendra Nayak }; 2628ccc6e8a1SRajendra Nayak }; 2629ba3fc649SRoja Rani Yarubandi }; 2630ba3fc649SRoja Rani Yarubandi 2631a24ad487SRajendra Nayak qspi_opp_table: qspi-opp-table { 2632a24ad487SRajendra Nayak compatible = "operating-points-v2"; 2633a24ad487SRajendra Nayak 2634a24ad487SRajendra Nayak opp-75000000 { 2635a24ad487SRajendra Nayak opp-hz = /bits/ 64 <75000000>; 2636a24ad487SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 2637a24ad487SRajendra Nayak }; 2638a24ad487SRajendra Nayak 2639a24ad487SRajendra Nayak opp-150000000 { 2640a24ad487SRajendra Nayak opp-hz = /bits/ 64 <150000000>; 2641a24ad487SRajendra Nayak required-opps = <&rpmhpd_opp_svs>; 2642a24ad487SRajendra Nayak }; 2643a24ad487SRajendra Nayak 2644a24ad487SRajendra Nayak opp-300000000 { 2645a24ad487SRajendra Nayak opp-hz = /bits/ 64 <300000000>; 2646a24ad487SRajendra Nayak required-opps = <&rpmhpd_opp_nom>; 2647a24ad487SRajendra Nayak }; 2648a24ad487SRajendra Nayak }; 2649a24ad487SRajendra Nayak 2650ba3fc649SRoja Rani Yarubandi qspi: spi@88dc000 { 2651dfe28877SRajesh Patil compatible = "qcom,sc7180-qspi", "qcom,qspi-v1"; 2652ba3fc649SRoja Rani Yarubandi reg = <0 0x088dc000 0 0x600>; 2653ba3fc649SRoja Rani Yarubandi #address-cells = <1>; 2654ba3fc649SRoja Rani Yarubandi #size-cells = <0>; 2655ba3fc649SRoja Rani Yarubandi interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; 2656ba3fc649SRoja Rani Yarubandi clocks = <&gcc GCC_QSPI_CNOC_PERIPH_AHB_CLK>, 2657ba3fc649SRoja Rani Yarubandi <&gcc GCC_QSPI_CORE_CLK>; 2658ba3fc649SRoja Rani Yarubandi clock-names = "iface", "core"; 2659e23b1220SSibi Sankar interconnects = <&gem_noc MASTER_APPSS_PROC 0 2660e23b1220SSibi Sankar &config_noc SLAVE_QSPI_0 0>; 2661e867f429SAkash Asthana interconnect-names = "qspi-config"; 2662a24ad487SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 2663a24ad487SRajendra Nayak operating-points-v2 = <&qspi_opp_table>; 2664ba3fc649SRoja Rani Yarubandi status = "disabled"; 266590db71e4SRajendra Nayak }; 266690db71e4SRajendra Nayak 26670b766e7fSSandeep Maheswaram usb_1_hsphy: phy@88e3000 { 26680fa007c1SSandeep Maheswaram compatible = "qcom,sc7180-qusb2-phy", "qcom,qusb2-v2-phy"; 26690b766e7fSSandeep Maheswaram reg = <0 0x088e3000 0 0x400>; 26700b766e7fSSandeep Maheswaram status = "disabled"; 26710b766e7fSSandeep Maheswaram #phy-cells = <0>; 26720b766e7fSSandeep Maheswaram clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>, 26730b766e7fSSandeep Maheswaram <&rpmhcc RPMH_CXO_CLK>; 26740b766e7fSSandeep Maheswaram clock-names = "cfg_ahb", "ref"; 26750b766e7fSSandeep Maheswaram resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>; 26760b766e7fSSandeep Maheswaram 26770b766e7fSSandeep Maheswaram nvmem-cells = <&qusb2p_hstx_trim>; 26780b766e7fSSandeep Maheswaram }; 26790b766e7fSSandeep Maheswaram 2680fd916516SDouglas Anderson usb_1_qmpphy: phy-wrapper@88e9000 { 268158fd7ae6SStephen Boyd compatible = "qcom,sc7180-qmp-usb3-dp-phy"; 26820b766e7fSSandeep Maheswaram reg = <0 0x088e9000 0 0x18c>, 2683c1124180SDouglas Anderson <0 0x088e8000 0 0x3c>, 2684c1124180SDouglas Anderson <0 0x088ea000 0 0x18c>; 26850b766e7fSSandeep Maheswaram status = "disabled"; 26860b766e7fSSandeep Maheswaram #address-cells = <2>; 26870b766e7fSSandeep Maheswaram #size-cells = <2>; 26880b766e7fSSandeep Maheswaram ranges; 26890b766e7fSSandeep Maheswaram 26900b766e7fSSandeep Maheswaram clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>, 26910b766e7fSSandeep Maheswaram <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>, 26920b766e7fSSandeep Maheswaram <&gcc GCC_USB3_PRIM_CLKREF_CLK>, 26930b766e7fSSandeep Maheswaram <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>; 26940b766e7fSSandeep Maheswaram clock-names = "aux", "cfg_ahb", "ref", "com_aux"; 26950b766e7fSSandeep Maheswaram 2696129ff51dSSandeep Maheswaram resets = <&gcc GCC_USB3_PHY_PRIM_BCR>, 2697129ff51dSSandeep Maheswaram <&gcc GCC_USB3_DP_PHY_PRIM_BCR>; 26980b766e7fSSandeep Maheswaram reset-names = "phy", "common"; 26990b766e7fSSandeep Maheswaram 270058fd7ae6SStephen Boyd usb_1_ssphy: usb3-phy@88e9200 { 27010b766e7fSSandeep Maheswaram reg = <0 0x088e9200 0 0x128>, 27020b766e7fSSandeep Maheswaram <0 0x088e9400 0 0x200>, 27030b766e7fSSandeep Maheswaram <0 0x088e9c00 0 0x218>, 27040b766e7fSSandeep Maheswaram <0 0x088e9600 0 0x128>, 27050b766e7fSSandeep Maheswaram <0 0x088e9800 0 0x200>, 27060b766e7fSSandeep Maheswaram <0 0x088e9a00 0 0x18>; 27076e369727SDouglas Anderson #clock-cells = <0>; 27080b766e7fSSandeep Maheswaram #phy-cells = <0>; 27090b766e7fSSandeep Maheswaram clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>; 27100b766e7fSSandeep Maheswaram clock-names = "pipe0"; 27110b766e7fSSandeep Maheswaram clock-output-names = "usb3_phy_pipe_clk_src"; 27120b766e7fSSandeep Maheswaram }; 271358fd7ae6SStephen Boyd 271458fd7ae6SStephen Boyd dp_phy: dp-phy@88ea200 { 271558fd7ae6SStephen Boyd reg = <0 0x088ea200 0 0x200>, 271658fd7ae6SStephen Boyd <0 0x088ea400 0 0x200>, 271758fd7ae6SStephen Boyd <0 0x088eaa00 0 0x200>, 271858fd7ae6SStephen Boyd <0 0x088ea600 0 0x200>, 271958fd7ae6SStephen Boyd <0 0x088ea800 0 0x200>; 272058fd7ae6SStephen Boyd #clock-cells = <1>; 272158fd7ae6SStephen Boyd #phy-cells = <0>; 272258fd7ae6SStephen Boyd }; 27230b766e7fSSandeep Maheswaram }; 27240b766e7fSSandeep Maheswaram 2725b1b24dd7SOdelu Kukatla dc_noc: interconnect@9160000 { 2726b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-dc-noc"; 2727b1b24dd7SOdelu Kukatla reg = <0 0x09160000 0 0x03200>; 2728e23b1220SSibi Sankar #interconnect-cells = <2>; 2729b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 2730b1b24dd7SOdelu Kukatla }; 2731b1b24dd7SOdelu Kukatla 27327cee5c74SMatthias Kaehlcke system-cache-controller@9200000 { 27337cee5c74SMatthias Kaehlcke compatible = "qcom,sc7180-llcc"; 2734efe78836SSai Prakash Ranjan reg = <0 0x09200000 0 0x50000>, <0 0x09600000 0 0x50000>; 27357cee5c74SMatthias Kaehlcke reg-names = "llcc_base", "llcc_broadcast_base"; 27367cee5c74SMatthias Kaehlcke interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>; 27377cee5c74SMatthias Kaehlcke }; 27387cee5c74SMatthias Kaehlcke 2739b1b24dd7SOdelu Kukatla gem_noc: interconnect@9680000 { 2740b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-gem-noc"; 2741b1b24dd7SOdelu Kukatla reg = <0 0x09680000 0 0x3e200>; 2742e23b1220SSibi Sankar #interconnect-cells = <2>; 2743b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 2744b1b24dd7SOdelu Kukatla }; 2745b1b24dd7SOdelu Kukatla 2746b1b24dd7SOdelu Kukatla npu_noc: interconnect@9990000 { 2747b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-npu-noc"; 2748b1b24dd7SOdelu Kukatla reg = <0 0x09990000 0 0x1600>; 2749e23b1220SSibi Sankar #interconnect-cells = <2>; 2750b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 2751b1b24dd7SOdelu Kukatla }; 2752b1b24dd7SOdelu Kukatla 27530b766e7fSSandeep Maheswaram usb_1: usb@a6f8800 { 27540b766e7fSSandeep Maheswaram compatible = "qcom,sc7180-dwc3", "qcom,dwc3"; 27550b766e7fSSandeep Maheswaram reg = <0 0x0a6f8800 0 0x400>; 27560b766e7fSSandeep Maheswaram status = "disabled"; 27570b766e7fSSandeep Maheswaram #address-cells = <2>; 27580b766e7fSSandeep Maheswaram #size-cells = <2>; 27590b766e7fSSandeep Maheswaram ranges; 27600b766e7fSSandeep Maheswaram dma-ranges; 27610b766e7fSSandeep Maheswaram 27620b766e7fSSandeep Maheswaram clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>, 27630b766e7fSSandeep Maheswaram <&gcc GCC_USB30_PRIM_MASTER_CLK>, 27640b766e7fSSandeep Maheswaram <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>, 2765*8d5fd4e4SKrzysztof Kozlowski <&gcc GCC_USB30_PRIM_SLEEP_CLK>, 2766*8d5fd4e4SKrzysztof Kozlowski <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>; 2767*8d5fd4e4SKrzysztof Kozlowski clock-names = "cfg_noc", 2768*8d5fd4e4SKrzysztof Kozlowski "core", 2769*8d5fd4e4SKrzysztof Kozlowski "iface", 2770*8d5fd4e4SKrzysztof Kozlowski "sleep", 2771*8d5fd4e4SKrzysztof Kozlowski "mock_utmi"; 27720b766e7fSSandeep Maheswaram 27730b766e7fSSandeep Maheswaram assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, 27740b766e7fSSandeep Maheswaram <&gcc GCC_USB30_PRIM_MASTER_CLK>; 27750b766e7fSSandeep Maheswaram assigned-clock-rates = <19200000>, <150000000>; 27760b766e7fSSandeep Maheswaram 27771e6e6e7aSSandeep Maheswaram interrupts-extended = <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 27781e6e6e7aSSandeep Maheswaram <&pdc 6 IRQ_TYPE_LEVEL_HIGH>, 27791e6e6e7aSSandeep Maheswaram <&pdc 8 IRQ_TYPE_LEVEL_HIGH>, 27801e6e6e7aSSandeep Maheswaram <&pdc 9 IRQ_TYPE_LEVEL_HIGH>; 27810b766e7fSSandeep Maheswaram interrupt-names = "hs_phy_irq", "ss_phy_irq", 27820b766e7fSSandeep Maheswaram "dm_hs_phy_irq", "dp_hs_phy_irq"; 27830b766e7fSSandeep Maheswaram 27840b766e7fSSandeep Maheswaram power-domains = <&gcc USB30_PRIM_GDSC>; 27850b766e7fSSandeep Maheswaram 27860b766e7fSSandeep Maheswaram resets = <&gcc GCC_USB30_PRIM_BCR>; 27870b766e7fSSandeep Maheswaram 2788e23b1220SSibi Sankar interconnects = <&aggre2_noc MASTER_USB3 0 &mc_virt SLAVE_EBI1 0>, 2789e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_USB3 0>; 27905d48fe61SSandeep Maheswaram interconnect-names = "usb-ddr", "apps-usb"; 27915d48fe61SSandeep Maheswaram 2792b77a1c4dSKrzysztof Kozlowski usb_1_dwc3: usb@a600000 { 27930b766e7fSSandeep Maheswaram compatible = "snps,dwc3"; 27940b766e7fSSandeep Maheswaram reg = <0 0x0a600000 0 0xe000>; 27950b766e7fSSandeep Maheswaram interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 27960b766e7fSSandeep Maheswaram iommus = <&apps_smmu 0x540 0>; 27970b766e7fSSandeep Maheswaram snps,dis_u2_susphy_quirk; 27980b766e7fSSandeep Maheswaram snps,dis_enblslpm_quirk; 27990b766e7fSSandeep Maheswaram phys = <&usb_1_hsphy>, <&usb_1_ssphy>; 28000b766e7fSSandeep Maheswaram phy-names = "usb2-phy", "usb3-phy"; 2801d3d245aeSSandeep Maheswaram maximum-speed = "super-speed"; 28020b766e7fSSandeep Maheswaram }; 28030b766e7fSSandeep Maheswaram }; 28040b766e7fSSandeep Maheswaram 2805058bd0a6SMatthias Kaehlcke venus: video-codec@aa00000 { 2806058bd0a6SMatthias Kaehlcke compatible = "qcom,sc7180-venus"; 2807058bd0a6SMatthias Kaehlcke reg = <0 0x0aa00000 0 0xff000>; 2808058bd0a6SMatthias Kaehlcke interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 2809058bd0a6SMatthias Kaehlcke power-domains = <&videocc VENUS_GDSC>, 2810ef8e58f8SRajendra Nayak <&videocc VCODEC0_GDSC>, 2811ef8e58f8SRajendra Nayak <&rpmhpd SC7180_CX>; 2812ef8e58f8SRajendra Nayak power-domain-names = "venus", "vcodec0", "cx"; 2813ef8e58f8SRajendra Nayak operating-points-v2 = <&venus_opp_table>; 2814058bd0a6SMatthias Kaehlcke clocks = <&videocc VIDEO_CC_VENUS_CTL_CORE_CLK>, 2815058bd0a6SMatthias Kaehlcke <&videocc VIDEO_CC_VENUS_AHB_CLK>, 2816058bd0a6SMatthias Kaehlcke <&videocc VIDEO_CC_VENUS_CTL_AXI_CLK>, 2817058bd0a6SMatthias Kaehlcke <&videocc VIDEO_CC_VCODEC0_CORE_CLK>, 2818058bd0a6SMatthias Kaehlcke <&videocc VIDEO_CC_VCODEC0_AXI_CLK>; 2819058bd0a6SMatthias Kaehlcke clock-names = "core", "iface", "bus", 2820058bd0a6SMatthias Kaehlcke "vcodec0_core", "vcodec0_bus"; 2821058bd0a6SMatthias Kaehlcke iommus = <&apps_smmu 0x0c00 0x60>; 2822058bd0a6SMatthias Kaehlcke memory-region = <&venus_mem>; 2823e23b1220SSibi Sankar interconnects = <&mmss_noc MASTER_VIDEO_P0 0 &mc_virt SLAVE_EBI1 0>, 2824e23b1220SSibi Sankar <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_VENUS_CFG 0>; 28255a307c66SMatthias Kaehlcke interconnect-names = "video-mem", "cpu-cfg"; 2826058bd0a6SMatthias Kaehlcke 2827058bd0a6SMatthias Kaehlcke video-decoder { 2828058bd0a6SMatthias Kaehlcke compatible = "venus-decoder"; 2829058bd0a6SMatthias Kaehlcke }; 2830058bd0a6SMatthias Kaehlcke 2831058bd0a6SMatthias Kaehlcke video-encoder { 2832058bd0a6SMatthias Kaehlcke compatible = "venus-encoder"; 2833058bd0a6SMatthias Kaehlcke }; 2834ef8e58f8SRajendra Nayak 2835ef8e58f8SRajendra Nayak venus_opp_table: venus-opp-table { 2836ef8e58f8SRajendra Nayak compatible = "operating-points-v2"; 2837ef8e58f8SRajendra Nayak 2838ef8e58f8SRajendra Nayak opp-150000000 { 2839ef8e58f8SRajendra Nayak opp-hz = /bits/ 64 <150000000>; 2840ef8e58f8SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 2841ef8e58f8SRajendra Nayak }; 2842ef8e58f8SRajendra Nayak 2843ef8e58f8SRajendra Nayak opp-270000000 { 2844ef8e58f8SRajendra Nayak opp-hz = /bits/ 64 <270000000>; 2845ef8e58f8SRajendra Nayak required-opps = <&rpmhpd_opp_svs>; 2846ef8e58f8SRajendra Nayak }; 2847ef8e58f8SRajendra Nayak 2848ef8e58f8SRajendra Nayak opp-340000000 { 2849ef8e58f8SRajendra Nayak opp-hz = /bits/ 64 <340000000>; 2850ef8e58f8SRajendra Nayak required-opps = <&rpmhpd_opp_svs_l1>; 2851ef8e58f8SRajendra Nayak }; 2852ef8e58f8SRajendra Nayak 2853ef8e58f8SRajendra Nayak opp-434000000 { 2854ef8e58f8SRajendra Nayak opp-hz = /bits/ 64 <434000000>; 2855ef8e58f8SRajendra Nayak required-opps = <&rpmhpd_opp_nom>; 2856ef8e58f8SRajendra Nayak }; 2857ef8e58f8SRajendra Nayak 2858ef8e58f8SRajendra Nayak opp-500000097 { 2859ef8e58f8SRajendra Nayak opp-hz = /bits/ 64 <500000097>; 2860ef8e58f8SRajendra Nayak required-opps = <&rpmhpd_opp_turbo>; 2861ef8e58f8SRajendra Nayak }; 2862ef8e58f8SRajendra Nayak }; 2863058bd0a6SMatthias Kaehlcke }; 2864058bd0a6SMatthias Kaehlcke 2865e07f8354STaniya Das videocc: clock-controller@ab00000 { 2866e07f8354STaniya Das compatible = "qcom,sc7180-videocc"; 2867e07f8354STaniya Das reg = <0 0x0ab00000 0 0x10000>; 2868e07f8354STaniya Das clocks = <&rpmhcc RPMH_CXO_CLK>; 2869e07f8354STaniya Das clock-names = "bi_tcxo"; 2870e07f8354STaniya Das #clock-cells = <1>; 2871e07f8354STaniya Das #reset-cells = <1>; 2872e07f8354STaniya Das #power-domain-cells = <1>; 2873e07f8354STaniya Das }; 2874e07f8354STaniya Das 2875b1b24dd7SOdelu Kukatla camnoc_virt: interconnect@ac00000 { 2876b1b24dd7SOdelu Kukatla compatible = "qcom,sc7180-camnoc-virt"; 2877b1b24dd7SOdelu Kukatla reg = <0 0x0ac00000 0 0x1000>; 2878e23b1220SSibi Sankar #interconnect-cells = <2>; 2879b1b24dd7SOdelu Kukatla qcom,bcm-voters = <&apps_bcm_voter>; 2880b1b24dd7SOdelu Kukatla }; 2881b1b24dd7SOdelu Kukatla 288287655357STaniya Das camcc: clock-controller@ad00000 { 288387655357STaniya Das compatible = "qcom,sc7180-camcc"; 288487655357STaniya Das reg = <0 0x0ad00000 0 0x10000>; 288587655357STaniya Das clocks = <&rpmhcc RPMH_CXO_CLK>, 288687655357STaniya Das <&gcc GCC_CAMERA_AHB_CLK>, 288787655357STaniya Das <&gcc GCC_CAMERA_XO_CLK>; 288887655357STaniya Das clock-names = "bi_tcxo", "iface", "xo"; 288987655357STaniya Das #clock-cells = <1>; 289087655357STaniya Das #reset-cells = <1>; 289187655357STaniya Das #power-domain-cells = <1>; 289287655357STaniya Das }; 289387655357STaniya Das 2894a3db7ad1SHarigovindan P mdss: mdss@ae00000 { 2895a3db7ad1SHarigovindan P compatible = "qcom,sc7180-mdss"; 2896a3db7ad1SHarigovindan P reg = <0 0x0ae00000 0 0x1000>; 2897a3db7ad1SHarigovindan P reg-names = "mdss"; 2898a3db7ad1SHarigovindan P 2899a3db7ad1SHarigovindan P power-domains = <&dispcc MDSS_GDSC>; 2900a3db7ad1SHarigovindan P 2901a3db7ad1SHarigovindan P clocks = <&gcc GCC_DISP_AHB_CLK>, 2902a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_AHB_CLK>, 2903a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_MDP_CLK>; 29040a4fd091SKrishna Manikandan clock-names = "iface", "ahb", "core"; 2905a3db7ad1SHarigovindan P 2906a3db7ad1SHarigovindan P assigned-clocks = <&dispcc DISP_CC_MDSS_MDP_CLK>; 2907a3db7ad1SHarigovindan P assigned-clock-rates = <300000000>; 2908a3db7ad1SHarigovindan P 2909a3db7ad1SHarigovindan P interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 2910a3db7ad1SHarigovindan P interrupt-controller; 2911a3db7ad1SHarigovindan P #interrupt-cells = <1>; 2912a3db7ad1SHarigovindan P 2913228813aaSDouglas Anderson interconnects = <&mmss_noc MASTER_MDP0 0 &mc_virt SLAVE_EBI1 0>; 291481921a37SKrishna Manikandan interconnect-names = "mdp0-mem"; 291581921a37SKrishna Manikandan 2916a3db7ad1SHarigovindan P iommus = <&apps_smmu 0x800 0x2>; 2917a3db7ad1SHarigovindan P 2918a3db7ad1SHarigovindan P #address-cells = <2>; 2919a3db7ad1SHarigovindan P #size-cells = <2>; 2920a3db7ad1SHarigovindan P ranges; 2921a3db7ad1SHarigovindan P 2922a3db7ad1SHarigovindan P status = "disabled"; 2923a3db7ad1SHarigovindan P 2924a3db7ad1SHarigovindan P mdp: mdp@ae01000 { 2925a3db7ad1SHarigovindan P compatible = "qcom,sc7180-dpu"; 2926a3db7ad1SHarigovindan P reg = <0 0x0ae01000 0 0x8f000>, 2927a3db7ad1SHarigovindan P <0 0x0aeb0000 0 0x2008>; 2928a3db7ad1SHarigovindan P reg-names = "mdp", "vbif"; 2929a3db7ad1SHarigovindan P 29300a4fd091SKrishna Manikandan clocks = <&gcc GCC_DISP_HF_AXI_CLK>, 29310a4fd091SKrishna Manikandan <&dispcc DISP_CC_MDSS_AHB_CLK>, 2932a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_ROT_CLK>, 2933a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>, 2934a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_MDP_CLK>, 2935a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_VSYNC_CLK>; 29360a4fd091SKrishna Manikandan clock-names = "bus", "iface", "rot", "lut", "core", 2937a3db7ad1SHarigovindan P "vsync"; 2938a3db7ad1SHarigovindan P assigned-clocks = <&dispcc DISP_CC_MDSS_MDP_CLK>, 2939eccdac07SKrishna Manikandan <&dispcc DISP_CC_MDSS_VSYNC_CLK>, 2940eccdac07SKrishna Manikandan <&dispcc DISP_CC_MDSS_ROT_CLK>, 2941eccdac07SKrishna Manikandan <&dispcc DISP_CC_MDSS_AHB_CLK>; 2942a3db7ad1SHarigovindan P assigned-clock-rates = <300000000>, 2943eccdac07SKrishna Manikandan <19200000>, 2944eccdac07SKrishna Manikandan <19200000>, 2945a3db7ad1SHarigovindan P <19200000>; 2946b007e066SRajendra Nayak operating-points-v2 = <&mdp_opp_table>; 2947b007e066SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 2948a3db7ad1SHarigovindan P 2949a3db7ad1SHarigovindan P interrupt-parent = <&mdss>; 295051e9874dSStephen Boyd interrupts = <0>; 2951a3db7ad1SHarigovindan P 2952a3db7ad1SHarigovindan P status = "disabled"; 2953a3db7ad1SHarigovindan P 2954a3db7ad1SHarigovindan P ports { 2955a3db7ad1SHarigovindan P #address-cells = <1>; 2956a3db7ad1SHarigovindan P #size-cells = <0>; 2957a3db7ad1SHarigovindan P 2958a3db7ad1SHarigovindan P port@0 { 2959a3db7ad1SHarigovindan P reg = <0>; 2960a3db7ad1SHarigovindan P dpu_intf1_out: endpoint { 2961a3db7ad1SHarigovindan P remote-endpoint = <&dsi0_in>; 2962a3db7ad1SHarigovindan P }; 2963a3db7ad1SHarigovindan P }; 2964f1b7e897SKuogee Hsieh 2965f1b7e897SKuogee Hsieh port@2 { 2966f1b7e897SKuogee Hsieh reg = <2>; 2967f1b7e897SKuogee Hsieh dpu_intf0_out: endpoint { 2968f1b7e897SKuogee Hsieh remote-endpoint = <&dp_in>; 2969f1b7e897SKuogee Hsieh }; 2970f1b7e897SKuogee Hsieh }; 2971a3db7ad1SHarigovindan P }; 2972b007e066SRajendra Nayak 2973b007e066SRajendra Nayak mdp_opp_table: mdp-opp-table { 2974b007e066SRajendra Nayak compatible = "operating-points-v2"; 2975b007e066SRajendra Nayak 2976b007e066SRajendra Nayak opp-200000000 { 2977b007e066SRajendra Nayak opp-hz = /bits/ 64 <200000000>; 2978b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 2979b007e066SRajendra Nayak }; 2980b007e066SRajendra Nayak 2981b007e066SRajendra Nayak opp-300000000 { 2982b007e066SRajendra Nayak opp-hz = /bits/ 64 <300000000>; 2983b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_svs>; 2984b007e066SRajendra Nayak }; 2985b007e066SRajendra Nayak 2986b007e066SRajendra Nayak opp-345000000 { 2987b007e066SRajendra Nayak opp-hz = /bits/ 64 <345000000>; 2988b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_svs_l1>; 2989b007e066SRajendra Nayak }; 2990b007e066SRajendra Nayak 2991b007e066SRajendra Nayak opp-460000000 { 2992b007e066SRajendra Nayak opp-hz = /bits/ 64 <460000000>; 2993b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_nom>; 2994b007e066SRajendra Nayak }; 2995b007e066SRajendra Nayak }; 2996b007e066SRajendra Nayak 2997a3db7ad1SHarigovindan P }; 2998a3db7ad1SHarigovindan P 2999a3db7ad1SHarigovindan P dsi0: dsi@ae94000 { 3000a3db7ad1SHarigovindan P compatible = "qcom,mdss-dsi-ctrl"; 3001a3db7ad1SHarigovindan P reg = <0 0x0ae94000 0 0x400>; 3002a3db7ad1SHarigovindan P reg-names = "dsi_ctrl"; 3003a3db7ad1SHarigovindan P 3004a3db7ad1SHarigovindan P interrupt-parent = <&mdss>; 300551e9874dSStephen Boyd interrupts = <4>; 3006a3db7ad1SHarigovindan P 3007a3db7ad1SHarigovindan P clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>, 3008a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>, 3009a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_PCLK0_CLK>, 3010a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_ESC0_CLK>, 3011a3db7ad1SHarigovindan P <&dispcc DISP_CC_MDSS_AHB_CLK>, 3012a3db7ad1SHarigovindan P <&gcc GCC_DISP_HF_AXI_CLK>; 3013a3db7ad1SHarigovindan P clock-names = "byte", 3014a3db7ad1SHarigovindan P "byte_intf", 3015a3db7ad1SHarigovindan P "pixel", 3016a3db7ad1SHarigovindan P "core", 3017a3db7ad1SHarigovindan P "iface", 3018a3db7ad1SHarigovindan P "bus"; 3019a3db7ad1SHarigovindan P 3020b547b216SDmitry Baryshkov assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>, <&dispcc DISP_CC_MDSS_PCLK0_CLK_SRC>; 3021b547b216SDmitry Baryshkov assigned-clock-parents = <&dsi_phy 0>, <&dsi_phy 1>; 3022b547b216SDmitry Baryshkov 3023b007e066SRajendra Nayak operating-points-v2 = <&dsi_opp_table>; 3024b007e066SRajendra Nayak power-domains = <&rpmhpd SC7180_CX>; 3025b007e066SRajendra Nayak 3026a3db7ad1SHarigovindan P phys = <&dsi_phy>; 3027a3db7ad1SHarigovindan P phy-names = "dsi"; 3028a3db7ad1SHarigovindan P 3029a3db7ad1SHarigovindan P #address-cells = <1>; 3030a3db7ad1SHarigovindan P #size-cells = <0>; 3031a3db7ad1SHarigovindan P 3032a3db7ad1SHarigovindan P status = "disabled"; 3033a3db7ad1SHarigovindan P 3034a3db7ad1SHarigovindan P ports { 3035a3db7ad1SHarigovindan P #address-cells = <1>; 3036a3db7ad1SHarigovindan P #size-cells = <0>; 3037a3db7ad1SHarigovindan P 3038a3db7ad1SHarigovindan P port@0 { 3039a3db7ad1SHarigovindan P reg = <0>; 3040a3db7ad1SHarigovindan P dsi0_in: endpoint { 3041a3db7ad1SHarigovindan P remote-endpoint = <&dpu_intf1_out>; 3042a3db7ad1SHarigovindan P }; 3043a3db7ad1SHarigovindan P }; 3044a3db7ad1SHarigovindan P 3045a3db7ad1SHarigovindan P port@1 { 3046a3db7ad1SHarigovindan P reg = <1>; 3047a3db7ad1SHarigovindan P dsi0_out: endpoint { 3048a3db7ad1SHarigovindan P }; 3049a3db7ad1SHarigovindan P }; 3050a3db7ad1SHarigovindan P }; 3051b007e066SRajendra Nayak 3052b007e066SRajendra Nayak dsi_opp_table: dsi-opp-table { 3053b007e066SRajendra Nayak compatible = "operating-points-v2"; 3054b007e066SRajendra Nayak 3055b007e066SRajendra Nayak opp-187500000 { 3056b007e066SRajendra Nayak opp-hz = /bits/ 64 <187500000>; 3057b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_low_svs>; 3058b007e066SRajendra Nayak }; 3059b007e066SRajendra Nayak 3060b007e066SRajendra Nayak opp-300000000 { 3061b007e066SRajendra Nayak opp-hz = /bits/ 64 <300000000>; 3062b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_svs>; 3063b007e066SRajendra Nayak }; 3064b007e066SRajendra Nayak 3065b007e066SRajendra Nayak opp-358000000 { 3066b007e066SRajendra Nayak opp-hz = /bits/ 64 <358000000>; 3067b007e066SRajendra Nayak required-opps = <&rpmhpd_opp_svs_l1>; 3068b007e066SRajendra Nayak }; 3069b007e066SRajendra Nayak }; 3070a3db7ad1SHarigovindan P }; 3071a3db7ad1SHarigovindan P 3072a3db7ad1SHarigovindan P dsi_phy: dsi-phy@ae94400 { 3073a3db7ad1SHarigovindan P compatible = "qcom,dsi-phy-10nm"; 3074a3db7ad1SHarigovindan P reg = <0 0x0ae94400 0 0x200>, 3075a3db7ad1SHarigovindan P <0 0x0ae94600 0 0x280>, 3076a3db7ad1SHarigovindan P <0 0x0ae94a00 0 0x1e0>; 3077a3db7ad1SHarigovindan P reg-names = "dsi_phy", 3078a3db7ad1SHarigovindan P "dsi_phy_lane", 3079a3db7ad1SHarigovindan P "dsi_pll"; 3080a3db7ad1SHarigovindan P 3081a3db7ad1SHarigovindan P #clock-cells = <1>; 3082a3db7ad1SHarigovindan P #phy-cells = <0>; 3083a3db7ad1SHarigovindan P 3084a3db7ad1SHarigovindan P clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 3085a3db7ad1SHarigovindan P <&rpmhcc RPMH_CXO_CLK>; 3086a3db7ad1SHarigovindan P clock-names = "iface", "ref"; 3087a3db7ad1SHarigovindan P 3088a3db7ad1SHarigovindan P status = "disabled"; 3089a3db7ad1SHarigovindan P }; 3090f1b7e897SKuogee Hsieh 3091f1b7e897SKuogee Hsieh mdss_dp: displayport-controller@ae90000 { 3092f1b7e897SKuogee Hsieh compatible = "qcom,sc7180-dp"; 3093f1b7e897SKuogee Hsieh status = "disabled"; 3094f1b7e897SKuogee Hsieh 3095f1b7e897SKuogee Hsieh reg = <0 0x0ae90000 0 0x1400>; 3096f1b7e897SKuogee Hsieh 3097f1b7e897SKuogee Hsieh interrupt-parent = <&mdss>; 3098f1b7e897SKuogee Hsieh interrupts = <12>; 3099f1b7e897SKuogee Hsieh 3100f1b7e897SKuogee Hsieh clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 3101f1b7e897SKuogee Hsieh <&dispcc DISP_CC_MDSS_DP_AUX_CLK>, 3102f1b7e897SKuogee Hsieh <&dispcc DISP_CC_MDSS_DP_LINK_CLK>, 3103f1b7e897SKuogee Hsieh <&dispcc DISP_CC_MDSS_DP_LINK_INTF_CLK>, 3104f1b7e897SKuogee Hsieh <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK>; 3105f1b7e897SKuogee Hsieh clock-names = "core_iface", "core_aux", "ctrl_link", 3106f1b7e897SKuogee Hsieh "ctrl_link_iface", "stream_pixel"; 3107f1b7e897SKuogee Hsieh #clock-cells = <1>; 3108f1b7e897SKuogee Hsieh assigned-clocks = <&dispcc DISP_CC_MDSS_DP_LINK_CLK_SRC>, 3109f1b7e897SKuogee Hsieh <&dispcc DISP_CC_MDSS_DP_PIXEL_CLK_SRC>; 3110f1b7e897SKuogee Hsieh assigned-clock-parents = <&dp_phy 0>, <&dp_phy 1>; 3111f1b7e897SKuogee Hsieh phys = <&dp_phy>; 3112f1b7e897SKuogee Hsieh phy-names = "dp"; 3113f1b7e897SKuogee Hsieh 3114f1b7e897SKuogee Hsieh operating-points-v2 = <&dp_opp_table>; 3115f1b7e897SKuogee Hsieh power-domains = <&rpmhpd SC7180_CX>; 3116f1b7e897SKuogee Hsieh 3117f1b7e897SKuogee Hsieh #sound-dai-cells = <0>; 3118f1b7e897SKuogee Hsieh 3119f1b7e897SKuogee Hsieh ports { 3120f1b7e897SKuogee Hsieh #address-cells = <1>; 3121f1b7e897SKuogee Hsieh #size-cells = <0>; 3122f1b7e897SKuogee Hsieh port@0 { 3123f1b7e897SKuogee Hsieh reg = <0>; 3124f1b7e897SKuogee Hsieh dp_in: endpoint { 3125f1b7e897SKuogee Hsieh remote-endpoint = <&dpu_intf0_out>; 3126f1b7e897SKuogee Hsieh }; 3127f1b7e897SKuogee Hsieh }; 3128f1b7e897SKuogee Hsieh 3129f1b7e897SKuogee Hsieh port@1 { 3130f1b7e897SKuogee Hsieh reg = <1>; 3131f1b7e897SKuogee Hsieh dp_out: endpoint { }; 3132f1b7e897SKuogee Hsieh }; 3133f1b7e897SKuogee Hsieh }; 3134f1b7e897SKuogee Hsieh 3135f1b7e897SKuogee Hsieh dp_opp_table: opp-table { 3136f1b7e897SKuogee Hsieh compatible = "operating-points-v2"; 3137f1b7e897SKuogee Hsieh 3138f1b7e897SKuogee Hsieh opp-160000000 { 3139f1b7e897SKuogee Hsieh opp-hz = /bits/ 64 <160000000>; 3140f1b7e897SKuogee Hsieh required-opps = <&rpmhpd_opp_low_svs>; 3141f1b7e897SKuogee Hsieh }; 3142f1b7e897SKuogee Hsieh 3143f1b7e897SKuogee Hsieh opp-270000000 { 3144f1b7e897SKuogee Hsieh opp-hz = /bits/ 64 <270000000>; 3145f1b7e897SKuogee Hsieh required-opps = <&rpmhpd_opp_svs>; 3146f1b7e897SKuogee Hsieh }; 3147f1b7e897SKuogee Hsieh 3148f1b7e897SKuogee Hsieh opp-540000000 { 3149f1b7e897SKuogee Hsieh opp-hz = /bits/ 64 <540000000>; 3150f1b7e897SKuogee Hsieh required-opps = <&rpmhpd_opp_svs_l1>; 3151f1b7e897SKuogee Hsieh }; 3152f1b7e897SKuogee Hsieh 3153f1b7e897SKuogee Hsieh opp-810000000 { 3154f1b7e897SKuogee Hsieh opp-hz = /bits/ 64 <810000000>; 3155f1b7e897SKuogee Hsieh required-opps = <&rpmhpd_opp_nom>; 3156f1b7e897SKuogee Hsieh }; 3157f1b7e897SKuogee Hsieh }; 3158f1b7e897SKuogee Hsieh }; 3159a3db7ad1SHarigovindan P }; 3160a3db7ad1SHarigovindan P 3161e07f8354STaniya Das dispcc: clock-controller@af00000 { 3162e07f8354STaniya Das compatible = "qcom,sc7180-dispcc"; 3163e07f8354STaniya Das reg = <0 0x0af00000 0 0x200000>; 3164e07f8354STaniya Das clocks = <&rpmhcc RPMH_CXO_CLK>, 3165e07f8354STaniya Das <&gcc GCC_DISP_GPLL0_CLK_SRC>, 3166a3db7ad1SHarigovindan P <&dsi_phy 0>, 3167a3db7ad1SHarigovindan P <&dsi_phy 1>, 316858fd7ae6SStephen Boyd <&dp_phy 0>, 316958fd7ae6SStephen Boyd <&dp_phy 1>; 3170e07f8354STaniya Das clock-names = "bi_tcxo", 3171e07f8354STaniya Das "gcc_disp_gpll0_clk_src", 3172e07f8354STaniya Das "dsi0_phy_pll_out_byteclk", 3173e07f8354STaniya Das "dsi0_phy_pll_out_dsiclk", 3174e07f8354STaniya Das "dp_phy_pll_link_clk", 3175e07f8354STaniya Das "dp_phy_pll_vco_div_clk"; 3176e07f8354STaniya Das #clock-cells = <1>; 3177e07f8354STaniya Das #reset-cells = <1>; 3178e07f8354STaniya Das #power-domain-cells = <1>; 3179e07f8354STaniya Das }; 3180e07f8354STaniya Das 31817cee5c74SMatthias Kaehlcke pdc: interrupt-controller@b220000 { 31827cee5c74SMatthias Kaehlcke compatible = "qcom,sc7180-pdc", "qcom,pdc"; 31837cee5c74SMatthias Kaehlcke reg = <0 0x0b220000 0 0x30000>; 31847d2f29e4SMaulik Shah qcom,pdc-ranges = <0 480 94>, <94 609 31>, <125 63 1>; 31857cee5c74SMatthias Kaehlcke #interrupt-cells = <2>; 31867cee5c74SMatthias Kaehlcke interrupt-parent = <&intc>; 31877cee5c74SMatthias Kaehlcke interrupt-controller; 31887cee5c74SMatthias Kaehlcke }; 31897cee5c74SMatthias Kaehlcke 3190f5ab220dSSibi Sankar pdc_reset: reset-controller@b2e0000 { 3191f5ab220dSSibi Sankar compatible = "qcom,sc7180-pdc-global", "qcom,sdm845-pdc-global"; 3192f5ab220dSSibi Sankar reg = <0 0x0b2e0000 0 0x20000>; 3193f5ab220dSSibi Sankar #reset-cells = <1>; 3194f5ab220dSSibi Sankar }; 3195f5ab220dSSibi Sankar 31967cee5c74SMatthias Kaehlcke tsens0: thermal-sensor@c263000 { 31977cee5c74SMatthias Kaehlcke compatible = "qcom,sc7180-tsens","qcom,tsens-v2"; 31987cee5c74SMatthias Kaehlcke reg = <0 0x0c263000 0 0x1ff>, /* TM */ 31997cee5c74SMatthias Kaehlcke <0 0x0c222000 0 0x1ff>; /* SROT */ 32007cee5c74SMatthias Kaehlcke #qcom,sensors = <15>; 32012552c123SRajeshwari interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH>, 32022552c123SRajeshwari <GIC_SPI 508 IRQ_TYPE_LEVEL_HIGH>; 32032552c123SRajeshwari interrupt-names = "uplow","critical"; 32047cee5c74SMatthias Kaehlcke #thermal-sensor-cells = <1>; 32057cee5c74SMatthias Kaehlcke }; 32067cee5c74SMatthias Kaehlcke 32077cee5c74SMatthias Kaehlcke tsens1: thermal-sensor@c265000 { 32087cee5c74SMatthias Kaehlcke compatible = "qcom,sc7180-tsens","qcom,tsens-v2"; 32097cee5c74SMatthias Kaehlcke reg = <0 0x0c265000 0 0x1ff>, /* TM */ 32107cee5c74SMatthias Kaehlcke <0 0x0c223000 0 0x1ff>; /* SROT */ 32117cee5c74SMatthias Kaehlcke #qcom,sensors = <10>; 32122552c123SRajeshwari interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH>, 32132552c123SRajeshwari <GIC_SPI 509 IRQ_TYPE_LEVEL_HIGH>; 32142552c123SRajeshwari interrupt-names = "uplow","critical"; 32157cee5c74SMatthias Kaehlcke #thermal-sensor-cells = <1>; 32167cee5c74SMatthias Kaehlcke }; 32177cee5c74SMatthias Kaehlcke 3218f5ab220dSSibi Sankar aoss_reset: reset-controller@c2a0000 { 3219f5ab220dSSibi Sankar compatible = "qcom,sc7180-aoss-cc", "qcom,sdm845-aoss-cc"; 3220f5ab220dSSibi Sankar reg = <0 0x0c2a0000 0 0x31000>; 3221f5ab220dSSibi Sankar #reset-cells = <1>; 3222f5ab220dSSibi Sankar }; 3223f5ab220dSSibi Sankar 322426d06feaSSai Prakash Ranjan aoss_qmp: power-controller@c300000 { 3225f5ab220dSSibi Sankar compatible = "qcom,sc7180-aoss-qmp"; 322647cb6a06SMaulik Shah reg = <0 0x0c300000 0 0x400>; 3227f5ab220dSSibi Sankar interrupts = <GIC_SPI 389 IRQ_TYPE_EDGE_RISING>; 3228f5ab220dSSibi Sankar mboxes = <&apss_shared 0>; 3229f5ab220dSSibi Sankar 3230f5ab220dSSibi Sankar #clock-cells = <0>; 3231f5ab220dSSibi Sankar }; 3232f5ab220dSSibi Sankar 323347cb6a06SMaulik Shah sram@c3f0000 { 323447cb6a06SMaulik Shah compatible = "qcom,rpmh-stats"; 323547cb6a06SMaulik Shah reg = <0 0x0c3f0000 0 0x400>; 323647cb6a06SMaulik Shah }; 323747cb6a06SMaulik Shah 32380f9dc5f0SKiran Gunda spmi_bus: spmi@c440000 { 32390f9dc5f0SKiran Gunda compatible = "qcom,spmi-pmic-arb"; 32400f9dc5f0SKiran Gunda reg = <0 0x0c440000 0 0x1100>, 32410f9dc5f0SKiran Gunda <0 0x0c600000 0 0x2000000>, 32420f9dc5f0SKiran Gunda <0 0x0e600000 0 0x100000>, 32430f9dc5f0SKiran Gunda <0 0x0e700000 0 0xa0000>, 32440f9dc5f0SKiran Gunda <0 0x0c40a000 0 0x26000>; 32450f9dc5f0SKiran Gunda reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; 32460f9dc5f0SKiran Gunda interrupt-names = "periph_irq"; 32470f9dc5f0SKiran Gunda interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>; 32480f9dc5f0SKiran Gunda qcom,ee = <0>; 32490f9dc5f0SKiran Gunda qcom,channel = <0>; 32500f9dc5f0SKiran Gunda #address-cells = <1>; 32510f9dc5f0SKiran Gunda #size-cells = <1>; 32520f9dc5f0SKiran Gunda interrupt-controller; 32530f9dc5f0SKiran Gunda #interrupt-cells = <4>; 32540f9dc5f0SKiran Gunda cell-index = <0>; 32550f9dc5f0SKiran Gunda }; 32560f9dc5f0SKiran Gunda 3257ede638c4SSai Prakash Ranjan imem@146aa000 { 3258ede638c4SSai Prakash Ranjan compatible = "simple-mfd"; 3259ede638c4SSai Prakash Ranjan reg = <0 0x146aa000 0 0x2000>; 3260ede638c4SSai Prakash Ranjan 3261ede638c4SSai Prakash Ranjan #address-cells = <1>; 3262ede638c4SSai Prakash Ranjan #size-cells = <1>; 3263ede638c4SSai Prakash Ranjan 3264ede638c4SSai Prakash Ranjan ranges = <0 0 0x146aa000 0x2000>; 3265ede638c4SSai Prakash Ranjan 3266ede638c4SSai Prakash Ranjan pil-reloc@94c { 3267ede638c4SSai Prakash Ranjan compatible = "qcom,pil-reloc-info"; 3268ede638c4SSai Prakash Ranjan reg = <0x94c 0xc8>; 3269ede638c4SSai Prakash Ranjan }; 3270ede638c4SSai Prakash Ranjan }; 3271ede638c4SSai Prakash Ranjan 3272d66df624SVivek Gautam apps_smmu: iommu@15000000 { 3273d66df624SVivek Gautam compatible = "qcom,sc7180-smmu-500", "arm,mmu-500"; 3274d66df624SVivek Gautam reg = <0 0x15000000 0 0x100000>; 3275d66df624SVivek Gautam #iommu-cells = <2>; 3276d66df624SVivek Gautam #global-interrupts = <1>; 3277d66df624SVivek Gautam interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 3278d66df624SVivek Gautam <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>, 3279d66df624SVivek Gautam <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>, 3280d66df624SVivek Gautam <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 3281d66df624SVivek Gautam <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 3282d66df624SVivek Gautam <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 3283d66df624SVivek Gautam <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 3284d66df624SVivek Gautam <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 3285d66df624SVivek Gautam <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 3286d66df624SVivek Gautam <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 3287d66df624SVivek Gautam <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 3288d66df624SVivek Gautam <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 3289d66df624SVivek Gautam <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 3290d66df624SVivek Gautam <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 3291d66df624SVivek Gautam <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 3292d66df624SVivek Gautam <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 3293d66df624SVivek Gautam <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 3294d66df624SVivek Gautam <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 3295d66df624SVivek Gautam <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 3296d66df624SVivek Gautam <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 3297d66df624SVivek Gautam <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 3298d66df624SVivek Gautam <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 3299d66df624SVivek Gautam <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 3300d66df624SVivek Gautam <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 3301d66df624SVivek Gautam <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 3302d66df624SVivek Gautam <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 3303d66df624SVivek Gautam <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>, 3304d66df624SVivek Gautam <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>, 3305d66df624SVivek Gautam <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>, 3306d66df624SVivek Gautam <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>, 3307d66df624SVivek Gautam <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>, 3308d66df624SVivek Gautam <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>, 3309d66df624SVivek Gautam <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>, 3310d66df624SVivek Gautam <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>, 3311d66df624SVivek Gautam <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>, 3312d66df624SVivek Gautam <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, 3313d66df624SVivek Gautam <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>, 3314d66df624SVivek Gautam <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>, 3315d66df624SVivek Gautam <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 3316d66df624SVivek Gautam <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 3317d66df624SVivek Gautam <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 3318d66df624SVivek Gautam <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 3319d66df624SVivek Gautam <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>, 3320d66df624SVivek Gautam <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 3321d66df624SVivek Gautam <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 3322d66df624SVivek Gautam <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 3323d66df624SVivek Gautam <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 3324d66df624SVivek Gautam <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 3325d66df624SVivek Gautam <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 3326d66df624SVivek Gautam <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 3327d66df624SVivek Gautam <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 3328d66df624SVivek Gautam <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 3329d66df624SVivek Gautam <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 3330d66df624SVivek Gautam <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 3331d66df624SVivek Gautam <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 3332d66df624SVivek Gautam <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 3333d66df624SVivek Gautam <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 3334d66df624SVivek Gautam <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 3335d66df624SVivek Gautam <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, 3336d66df624SVivek Gautam <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 3337d66df624SVivek Gautam <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, 3338d66df624SVivek Gautam <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, 3339d66df624SVivek Gautam <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, 3340d66df624SVivek Gautam <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, 3341d66df624SVivek Gautam <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, 3342d66df624SVivek Gautam <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, 3343d66df624SVivek Gautam <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, 3344d66df624SVivek Gautam <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, 3345d66df624SVivek Gautam <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>, 3346d66df624SVivek Gautam <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 3347d66df624SVivek Gautam <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 3348d66df624SVivek Gautam <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 3349d66df624SVivek Gautam <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 3350d66df624SVivek Gautam <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>, 3351d66df624SVivek Gautam <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 3352d66df624SVivek Gautam <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 3353d66df624SVivek Gautam <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>, 3354d66df624SVivek Gautam <GIC_SPI 409 IRQ_TYPE_LEVEL_HIGH>, 3355d66df624SVivek Gautam <GIC_SPI 410 IRQ_TYPE_LEVEL_HIGH>, 3356d66df624SVivek Gautam <GIC_SPI 411 IRQ_TYPE_LEVEL_HIGH>, 3357d66df624SVivek Gautam <GIC_SPI 412 IRQ_TYPE_LEVEL_HIGH>; 3358d66df624SVivek Gautam }; 3359d66df624SVivek Gautam 336090db71e4SRajendra Nayak intc: interrupt-controller@17a00000 { 336190db71e4SRajendra Nayak compatible = "arm,gic-v3"; 336290db71e4SRajendra Nayak #address-cells = <2>; 336390db71e4SRajendra Nayak #size-cells = <2>; 336490db71e4SRajendra Nayak ranges; 336590db71e4SRajendra Nayak #interrupt-cells = <3>; 336690db71e4SRajendra Nayak interrupt-controller; 336790db71e4SRajendra Nayak reg = <0 0x17a00000 0 0x10000>, /* GICD */ 336890db71e4SRajendra Nayak <0 0x17a60000 0 0x100000>; /* GICR * 8 */ 336990db71e4SRajendra Nayak interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 337090db71e4SRajendra Nayak 3371ac00546aSDouglas Anderson msi-controller@17a40000 { 337290db71e4SRajendra Nayak compatible = "arm,gic-v3-its"; 337390db71e4SRajendra Nayak msi-controller; 337490db71e4SRajendra Nayak #msi-cells = <1>; 337590db71e4SRajendra Nayak reg = <0 0x17a40000 0 0x20000>; 337690db71e4SRajendra Nayak status = "disabled"; 337790db71e4SRajendra Nayak }; 337890db71e4SRajendra Nayak }; 337990db71e4SRajendra Nayak 3380f5ab220dSSibi Sankar apss_shared: mailbox@17c00000 { 3381f5ab220dSSibi Sankar compatible = "qcom,sc7180-apss-shared"; 3382f5ab220dSSibi Sankar reg = <0 0x17c00000 0 0x10000>; 3383f5ab220dSSibi Sankar #mbox-cells = <1>; 3384f5ab220dSSibi Sankar }; 3385f5ab220dSSibi Sankar 33864722f956SSai Prakash Ranjan watchdog@17c10000 { 33874722f956SSai Prakash Ranjan compatible = "qcom,apss-wdt-sc7180", "qcom,kpss-wdt"; 33884722f956SSai Prakash Ranjan reg = <0 0x17c10000 0 0x1000>; 33894722f956SSai Prakash Ranjan clocks = <&sleep_clk>; 339028cc13e4SSai Prakash Ranjan interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 33914722f956SSai Prakash Ranjan }; 33924722f956SSai Prakash Ranjan 339390db71e4SRajendra Nayak timer@17c20000{ 339490db71e4SRajendra Nayak #address-cells = <2>; 339590db71e4SRajendra Nayak #size-cells = <2>; 339690db71e4SRajendra Nayak ranges; 339790db71e4SRajendra Nayak compatible = "arm,armv7-timer-mem"; 339890db71e4SRajendra Nayak reg = <0 0x17c20000 0 0x1000>; 339990db71e4SRajendra Nayak 340090db71e4SRajendra Nayak frame@17c21000 { 340190db71e4SRajendra Nayak frame-number = <0>; 340290db71e4SRajendra Nayak interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 340390db71e4SRajendra Nayak <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 340490db71e4SRajendra Nayak reg = <0 0x17c21000 0 0x1000>, 340590db71e4SRajendra Nayak <0 0x17c22000 0 0x1000>; 340690db71e4SRajendra Nayak }; 340790db71e4SRajendra Nayak 340890db71e4SRajendra Nayak frame@17c23000 { 340990db71e4SRajendra Nayak frame-number = <1>; 341090db71e4SRajendra Nayak interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 341190db71e4SRajendra Nayak reg = <0 0x17c23000 0 0x1000>; 341290db71e4SRajendra Nayak status = "disabled"; 341390db71e4SRajendra Nayak }; 341490db71e4SRajendra Nayak 341590db71e4SRajendra Nayak frame@17c25000 { 341690db71e4SRajendra Nayak frame-number = <2>; 341790db71e4SRajendra Nayak interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 341890db71e4SRajendra Nayak reg = <0 0x17c25000 0 0x1000>; 341990db71e4SRajendra Nayak status = "disabled"; 342090db71e4SRajendra Nayak }; 342190db71e4SRajendra Nayak 342290db71e4SRajendra Nayak frame@17c27000 { 342390db71e4SRajendra Nayak frame-number = <3>; 342490db71e4SRajendra Nayak interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 342590db71e4SRajendra Nayak reg = <0 0x17c27000 0 0x1000>; 342690db71e4SRajendra Nayak status = "disabled"; 342790db71e4SRajendra Nayak }; 342890db71e4SRajendra Nayak 342990db71e4SRajendra Nayak frame@17c29000 { 343090db71e4SRajendra Nayak frame-number = <4>; 343190db71e4SRajendra Nayak interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 343290db71e4SRajendra Nayak reg = <0 0x17c29000 0 0x1000>; 343390db71e4SRajendra Nayak status = "disabled"; 343490db71e4SRajendra Nayak }; 343590db71e4SRajendra Nayak 343690db71e4SRajendra Nayak frame@17c2b000 { 343790db71e4SRajendra Nayak frame-number = <5>; 343890db71e4SRajendra Nayak interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 343990db71e4SRajendra Nayak reg = <0 0x17c2b000 0 0x1000>; 344090db71e4SRajendra Nayak status = "disabled"; 344190db71e4SRajendra Nayak }; 344290db71e4SRajendra Nayak 344390db71e4SRajendra Nayak frame@17c2d000 { 344490db71e4SRajendra Nayak frame-number = <6>; 344590db71e4SRajendra Nayak interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 344690db71e4SRajendra Nayak reg = <0 0x17c2d000 0 0x1000>; 344790db71e4SRajendra Nayak status = "disabled"; 344890db71e4SRajendra Nayak }; 344990db71e4SRajendra Nayak }; 3450fec6359cSMaulik Shah 3451fec6359cSMaulik Shah apps_rsc: rsc@18200000 { 3452fec6359cSMaulik Shah compatible = "qcom,rpmh-rsc"; 3453fec6359cSMaulik Shah reg = <0 0x18200000 0 0x10000>, 3454fec6359cSMaulik Shah <0 0x18210000 0 0x10000>, 3455fec6359cSMaulik Shah <0 0x18220000 0 0x10000>; 3456fec6359cSMaulik Shah reg-names = "drv-0", "drv-1", "drv-2"; 3457fec6359cSMaulik Shah interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 3458fec6359cSMaulik Shah <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 3459fec6359cSMaulik Shah <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 3460fec6359cSMaulik Shah qcom,tcs-offset = <0xd00>; 3461fec6359cSMaulik Shah qcom,drv-id = <2>; 3462fec6359cSMaulik Shah qcom,tcs-config = <ACTIVE_TCS 2>, 3463fec6359cSMaulik Shah <SLEEP_TCS 3>, 3464fec6359cSMaulik Shah <WAKE_TCS 3>, 3465fec6359cSMaulik Shah <CONTROL_TCS 1>; 34660def3f14STaniya Das 34670def3f14STaniya Das rpmhcc: clock-controller { 34680def3f14STaniya Das compatible = "qcom,sc7180-rpmh-clk"; 34690def3f14STaniya Das clocks = <&xo_board>; 34700def3f14STaniya Das clock-names = "xo"; 34710def3f14STaniya Das #clock-cells = <1>; 34720def3f14STaniya Das }; 3473a16f862fSSibi Sankar 3474a16f862fSSibi Sankar rpmhpd: power-controller { 3475a16f862fSSibi Sankar compatible = "qcom,sc7180-rpmhpd"; 3476a16f862fSSibi Sankar #power-domain-cells = <1>; 3477a16f862fSSibi Sankar operating-points-v2 = <&rpmhpd_opp_table>; 3478a16f862fSSibi Sankar 3479a16f862fSSibi Sankar rpmhpd_opp_table: opp-table { 3480a16f862fSSibi Sankar compatible = "operating-points-v2"; 3481a16f862fSSibi Sankar 3482a16f862fSSibi Sankar rpmhpd_opp_ret: opp1 { 3483a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>; 3484a16f862fSSibi Sankar }; 3485a16f862fSSibi Sankar 3486a16f862fSSibi Sankar rpmhpd_opp_min_svs: opp2 { 3487a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 3488a16f862fSSibi Sankar }; 3489a16f862fSSibi Sankar 3490a16f862fSSibi Sankar rpmhpd_opp_low_svs: opp3 { 3491a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 3492a16f862fSSibi Sankar }; 3493a16f862fSSibi Sankar 3494a16f862fSSibi Sankar rpmhpd_opp_svs: opp4 { 3495a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 3496a16f862fSSibi Sankar }; 3497a16f862fSSibi Sankar 3498a16f862fSSibi Sankar rpmhpd_opp_svs_l1: opp5 { 3499a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 3500a16f862fSSibi Sankar }; 3501a16f862fSSibi Sankar 3502a16f862fSSibi Sankar rpmhpd_opp_svs_l2: opp6 { 3503a16f862fSSibi Sankar opp-level = <224>; 3504a16f862fSSibi Sankar }; 3505a16f862fSSibi Sankar 3506a16f862fSSibi Sankar rpmhpd_opp_nom: opp7 { 3507a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 3508a16f862fSSibi Sankar }; 3509a16f862fSSibi Sankar 3510a16f862fSSibi Sankar rpmhpd_opp_nom_l1: opp8 { 3511a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 3512a16f862fSSibi Sankar }; 3513a16f862fSSibi Sankar 3514a16f862fSSibi Sankar rpmhpd_opp_nom_l2: opp9 { 3515a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>; 3516a16f862fSSibi Sankar }; 3517a16f862fSSibi Sankar 3518a16f862fSSibi Sankar rpmhpd_opp_turbo: opp10 { 3519a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 3520a16f862fSSibi Sankar }; 3521a16f862fSSibi Sankar 3522a16f862fSSibi Sankar rpmhpd_opp_turbo_l1: opp11 { 3523a16f862fSSibi Sankar opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 3524a16f862fSSibi Sankar }; 3525a16f862fSSibi Sankar }; 3526a16f862fSSibi Sankar }; 3527b1b24dd7SOdelu Kukatla 3528b1b24dd7SOdelu Kukatla apps_bcm_voter: bcm_voter { 3529b1b24dd7SOdelu Kukatla compatible = "qcom,bcm-voter"; 3530b1b24dd7SOdelu Kukatla }; 3531fec6359cSMaulik Shah }; 353286899d82STaniya Das 3533b21bb61dSSibi Sankar osm_l3: interconnect@18321000 { 3534b21bb61dSSibi Sankar compatible = "qcom,sc7180-osm-l3"; 3535b21bb61dSSibi Sankar reg = <0 0x18321000 0 0x1400>; 3536b21bb61dSSibi Sankar 3537b21bb61dSSibi Sankar clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>; 3538b21bb61dSSibi Sankar clock-names = "xo", "alternate"; 3539b21bb61dSSibi Sankar 3540b21bb61dSSibi Sankar #interconnect-cells = <1>; 3541b21bb61dSSibi Sankar }; 3542b21bb61dSSibi Sankar 354386899d82STaniya Das cpufreq_hw: cpufreq@18323000 { 354486899d82STaniya Das compatible = "qcom,cpufreq-hw"; 354586899d82STaniya Das reg = <0 0x18323000 0 0x1400>, <0 0x18325800 0 0x1400>; 354686899d82STaniya Das reg-names = "freq-domain0", "freq-domain1"; 354786899d82STaniya Das 354886899d82STaniya Das clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>; 354986899d82STaniya Das clock-names = "xo", "alternate"; 355086899d82STaniya Das 355186899d82STaniya Das #freq-domain-cells = <1>; 355286899d82STaniya Das }; 35531e7594a3SRakesh Pillai 35541e7594a3SRakesh Pillai wifi: wifi@18800000 { 35551e7594a3SRakesh Pillai compatible = "qcom,wcn3990-wifi"; 35561e7594a3SRakesh Pillai reg = <0 0x18800000 0 0x800000>; 35571e7594a3SRakesh Pillai reg-names = "membase"; 35581e7594a3SRakesh Pillai iommus = <&apps_smmu 0xc0 0x1>; 35591e7594a3SRakesh Pillai interrupts = 35601e7594a3SRakesh Pillai <GIC_SPI 414 IRQ_TYPE_LEVEL_HIGH /* CE0 */ >, 35611e7594a3SRakesh Pillai <GIC_SPI 415 IRQ_TYPE_LEVEL_HIGH /* CE1 */ >, 35621e7594a3SRakesh Pillai <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH /* CE2 */ >, 35631e7594a3SRakesh Pillai <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH /* CE3 */ >, 35641e7594a3SRakesh Pillai <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH /* CE4 */ >, 35651e7594a3SRakesh Pillai <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH /* CE5 */ >, 35661e7594a3SRakesh Pillai <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH /* CE6 */ >, 35671e7594a3SRakesh Pillai <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH /* CE7 */ >, 35681e7594a3SRakesh Pillai <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH /* CE8 */ >, 35691e7594a3SRakesh Pillai <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH /* CE9 */ >, 35701e7594a3SRakesh Pillai <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH /* CE10 */>, 35711e7594a3SRakesh Pillai <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH /* CE11 */>; 35721e7594a3SRakesh Pillai memory-region = <&wlan_mem>; 35734dc8ff06SSibi Sankar qcom,msa-fixed-perm; 35741e7594a3SRakesh Pillai status = "disabled"; 35751e7594a3SRakesh Pillai }; 3576f05f2c21STaniya Das 3577f05f2c21STaniya Das lpasscc: clock-controller@62d00000 { 3578f05f2c21STaniya Das compatible = "qcom,sc7180-lpasscorecc"; 3579f05f2c21STaniya Das reg = <0 0x62d00000 0 0x50000>, 3580f05f2c21STaniya Das <0 0x62780000 0 0x30000>; 3581f05f2c21STaniya Das reg-names = "lpass_core_cc", "lpass_audio_cc"; 3582f05f2c21STaniya Das clocks = <&gcc GCC_LPASS_CFG_NOC_SWAY_CLK>, 3583f05f2c21STaniya Das <&rpmhcc RPMH_CXO_CLK>; 3584f05f2c21STaniya Das clock-names = "iface", "bi_tcxo"; 3585f05f2c21STaniya Das power-domains = <&lpass_hm LPASS_CORE_HM_GDSCR>; 3586f05f2c21STaniya Das #clock-cells = <1>; 3587f05f2c21STaniya Das #power-domain-cells = <1>; 3588f05f2c21STaniya Das }; 3589f05f2c21STaniya Das 35905b01733fSV Sujith Kumar Reddy lpass_cpu: lpass@62d87000 { 359196ddfbf4SAjit Pandey compatible = "qcom,sc7180-lpass-cpu"; 359296ddfbf4SAjit Pandey 35935b01733fSV Sujith Kumar Reddy reg = <0 0x62d87000 0 0x68000>, <0 0x62f00000 0 0x29000>; 35945b01733fSV Sujith Kumar Reddy reg-names = "lpass-hdmiif", "lpass-lpaif"; 359596ddfbf4SAjit Pandey 35961b86cc73SV Sujith Kumar Reddy iommus = <&apps_smmu 0x1020 0>, 35975b01733fSV Sujith Kumar Reddy <&apps_smmu 0x1021 0>, 35985b01733fSV Sujith Kumar Reddy <&apps_smmu 0x1032 0>; 359996ddfbf4SAjit Pandey 360096ddfbf4SAjit Pandey power-domains = <&lpass_hm LPASS_CORE_HM_GDSCR>; 360196ddfbf4SAjit Pandey 36025b01733fSV Sujith Kumar Reddy status = "disabled"; 36035b01733fSV Sujith Kumar Reddy 360496ddfbf4SAjit Pandey clocks = <&gcc GCC_LPASS_CFG_NOC_SWAY_CLK>, 360596ddfbf4SAjit Pandey <&lpasscc LPASS_AUDIO_CORE_CORE_CLK>, 360696ddfbf4SAjit Pandey <&lpasscc LPASS_AUDIO_CORE_EXT_MCLK0_CLK>, 360796ddfbf4SAjit Pandey <&lpasscc LPASS_AUDIO_CORE_SYSNOC_MPORT_CORE_CLK>, 360896ddfbf4SAjit Pandey <&lpasscc LPASS_AUDIO_CORE_LPAIF_PRI_IBIT_CLK>, 360996ddfbf4SAjit Pandey <&lpasscc LPASS_AUDIO_CORE_LPAIF_SEC_IBIT_CLK>; 361096ddfbf4SAjit Pandey 361196ddfbf4SAjit Pandey clock-names = "pcnoc-sway-clk", "audio-core", 361296ddfbf4SAjit Pandey "mclk0", "pcnoc-mport-clk", 361396ddfbf4SAjit Pandey "mi2s-bit-clk0", "mi2s-bit-clk1"; 361496ddfbf4SAjit Pandey 361596ddfbf4SAjit Pandey 361696ddfbf4SAjit Pandey #sound-dai-cells = <1>; 361796ddfbf4SAjit Pandey #address-cells = <1>; 361896ddfbf4SAjit Pandey #size-cells = <0>; 361996ddfbf4SAjit Pandey 36205b01733fSV Sujith Kumar Reddy interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>, 36215b01733fSV Sujith Kumar Reddy <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 36225b01733fSV Sujith Kumar Reddy interrupt-names = "lpass-irq-lpaif", "lpass-irq-hdmi"; 362396ddfbf4SAjit Pandey }; 362496ddfbf4SAjit Pandey 3625f05f2c21STaniya Das lpass_hm: clock-controller@63000000 { 3626f05f2c21STaniya Das compatible = "qcom,sc7180-lpasshm"; 3627f05f2c21STaniya Das reg = <0 0x63000000 0 0x28>; 3628f05f2c21STaniya Das clocks = <&gcc GCC_LPASS_CFG_NOC_SWAY_CLK>, 3629f05f2c21STaniya Das <&rpmhcc RPMH_CXO_CLK>; 3630f05f2c21STaniya Das clock-names = "iface", "bi_tcxo"; 3631f05f2c21STaniya Das #clock-cells = <1>; 3632f05f2c21STaniya Das #power-domain-cells = <1>; 3633f05f2c21STaniya Das }; 363490db71e4SRajendra Nayak }; 363590db71e4SRajendra Nayak 363682bdc939SRajeshwari thermal-zones { 3637bc19af98SMatthias Kaehlcke cpu0_thermal: cpu0-thermal { 363826664c59SMatthias Kaehlcke polling-delay-passive = <250>; 363922337b91SRajeshwari polling-delay = <0>; 364082bdc939SRajeshwari 364182bdc939SRajeshwari thermal-sensors = <&tsens0 1>; 364282ea7d41SDouglas Anderson sustainable-power = <1052>; 364382bdc939SRajeshwari 364482bdc939SRajeshwari trips { 364582bdc939SRajeshwari cpu0_alert0: trip-point0 { 364682bdc939SRajeshwari temperature = <90000>; 364782bdc939SRajeshwari hysteresis = <2000>; 364882bdc939SRajeshwari type = "passive"; 364982bdc939SRajeshwari }; 365082bdc939SRajeshwari 365182bdc939SRajeshwari cpu0_alert1: trip-point1 { 365282bdc939SRajeshwari temperature = <95000>; 365382bdc939SRajeshwari hysteresis = <2000>; 365482bdc939SRajeshwari type = "passive"; 365582bdc939SRajeshwari }; 365682bdc939SRajeshwari 365782bdc939SRajeshwari cpu0_crit: cpu_crit { 365882bdc939SRajeshwari temperature = <110000>; 365982bdc939SRajeshwari hysteresis = <1000>; 366082bdc939SRajeshwari type = "critical"; 366182bdc939SRajeshwari }; 366282bdc939SRajeshwari }; 36632552c123SRajeshwari 36642552c123SRajeshwari cooling-maps { 36652552c123SRajeshwari map0 { 36662552c123SRajeshwari trip = <&cpu0_alert0>; 36672552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36682552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36692552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36702552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36712552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36722552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 36732552c123SRajeshwari }; 36742552c123SRajeshwari map1 { 36752552c123SRajeshwari trip = <&cpu0_alert1>; 36762552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36772552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36782552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36792552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36802552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 36812552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 36822552c123SRajeshwari }; 36832552c123SRajeshwari }; 368482bdc939SRajeshwari }; 368582bdc939SRajeshwari 3686bc19af98SMatthias Kaehlcke cpu1_thermal: cpu1-thermal { 368726664c59SMatthias Kaehlcke polling-delay-passive = <250>; 368822337b91SRajeshwari polling-delay = <0>; 368982bdc939SRajeshwari 369082bdc939SRajeshwari thermal-sensors = <&tsens0 2>; 369182ea7d41SDouglas Anderson sustainable-power = <1052>; 369282bdc939SRajeshwari 369382bdc939SRajeshwari trips { 369482bdc939SRajeshwari cpu1_alert0: trip-point0 { 369582bdc939SRajeshwari temperature = <90000>; 369682bdc939SRajeshwari hysteresis = <2000>; 369782bdc939SRajeshwari type = "passive"; 369882bdc939SRajeshwari }; 369982bdc939SRajeshwari 370082bdc939SRajeshwari cpu1_alert1: trip-point1 { 370182bdc939SRajeshwari temperature = <95000>; 370282bdc939SRajeshwari hysteresis = <2000>; 370382bdc939SRajeshwari type = "passive"; 370482bdc939SRajeshwari }; 370582bdc939SRajeshwari 370682bdc939SRajeshwari cpu1_crit: cpu_crit { 370782bdc939SRajeshwari temperature = <110000>; 370882bdc939SRajeshwari hysteresis = <1000>; 370982bdc939SRajeshwari type = "critical"; 371082bdc939SRajeshwari }; 371182bdc939SRajeshwari }; 37122552c123SRajeshwari 37132552c123SRajeshwari cooling-maps { 37142552c123SRajeshwari map0 { 37152552c123SRajeshwari trip = <&cpu1_alert0>; 37162552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37172552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37182552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37192552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37202552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37212552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 37222552c123SRajeshwari }; 37232552c123SRajeshwari map1 { 37242552c123SRajeshwari trip = <&cpu1_alert1>; 37252552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37262552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37272552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37282552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37292552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37302552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 37312552c123SRajeshwari }; 37322552c123SRajeshwari }; 373382bdc939SRajeshwari }; 373482bdc939SRajeshwari 3735bc19af98SMatthias Kaehlcke cpu2_thermal: cpu2-thermal { 373626664c59SMatthias Kaehlcke polling-delay-passive = <250>; 373722337b91SRajeshwari polling-delay = <0>; 373882bdc939SRajeshwari 373982bdc939SRajeshwari thermal-sensors = <&tsens0 3>; 374082ea7d41SDouglas Anderson sustainable-power = <1052>; 374182bdc939SRajeshwari 374282bdc939SRajeshwari trips { 374382bdc939SRajeshwari cpu2_alert0: trip-point0 { 374482bdc939SRajeshwari temperature = <90000>; 374582bdc939SRajeshwari hysteresis = <2000>; 374682bdc939SRajeshwari type = "passive"; 374782bdc939SRajeshwari }; 374882bdc939SRajeshwari 374982bdc939SRajeshwari cpu2_alert1: trip-point1 { 375082bdc939SRajeshwari temperature = <95000>; 375182bdc939SRajeshwari hysteresis = <2000>; 375282bdc939SRajeshwari type = "passive"; 375382bdc939SRajeshwari }; 375482bdc939SRajeshwari 375582bdc939SRajeshwari cpu2_crit: cpu_crit { 375682bdc939SRajeshwari temperature = <110000>; 375782bdc939SRajeshwari hysteresis = <1000>; 375882bdc939SRajeshwari type = "critical"; 375982bdc939SRajeshwari }; 376082bdc939SRajeshwari }; 37612552c123SRajeshwari 37622552c123SRajeshwari cooling-maps { 37632552c123SRajeshwari map0 { 37642552c123SRajeshwari trip = <&cpu2_alert0>; 37652552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37662552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37672552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37682552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37692552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37702552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 37712552c123SRajeshwari }; 37722552c123SRajeshwari map1 { 37732552c123SRajeshwari trip = <&cpu2_alert1>; 37742552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37752552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37762552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37772552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37782552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 37792552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 37802552c123SRajeshwari }; 37812552c123SRajeshwari }; 378282bdc939SRajeshwari }; 378382bdc939SRajeshwari 3784bc19af98SMatthias Kaehlcke cpu3_thermal: cpu3-thermal { 378526664c59SMatthias Kaehlcke polling-delay-passive = <250>; 378622337b91SRajeshwari polling-delay = <0>; 378782bdc939SRajeshwari 378882bdc939SRajeshwari thermal-sensors = <&tsens0 4>; 378982ea7d41SDouglas Anderson sustainable-power = <1052>; 379082bdc939SRajeshwari 379182bdc939SRajeshwari trips { 379282bdc939SRajeshwari cpu3_alert0: trip-point0 { 379382bdc939SRajeshwari temperature = <90000>; 379482bdc939SRajeshwari hysteresis = <2000>; 379582bdc939SRajeshwari type = "passive"; 379682bdc939SRajeshwari }; 379782bdc939SRajeshwari 379882bdc939SRajeshwari cpu3_alert1: trip-point1 { 379982bdc939SRajeshwari temperature = <95000>; 380082bdc939SRajeshwari hysteresis = <2000>; 380182bdc939SRajeshwari type = "passive"; 380282bdc939SRajeshwari }; 380382bdc939SRajeshwari 380482bdc939SRajeshwari cpu3_crit: cpu_crit { 380582bdc939SRajeshwari temperature = <110000>; 380682bdc939SRajeshwari hysteresis = <1000>; 380782bdc939SRajeshwari type = "critical"; 380882bdc939SRajeshwari }; 380982bdc939SRajeshwari }; 38102552c123SRajeshwari 38112552c123SRajeshwari cooling-maps { 38122552c123SRajeshwari map0 { 38132552c123SRajeshwari trip = <&cpu3_alert0>; 38142552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38152552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38162552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38172552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38182552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38192552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 38202552c123SRajeshwari }; 38212552c123SRajeshwari map1 { 38222552c123SRajeshwari trip = <&cpu3_alert1>; 38232552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38242552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38252552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38262552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38272552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38282552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 38292552c123SRajeshwari }; 38302552c123SRajeshwari }; 383182bdc939SRajeshwari }; 383282bdc939SRajeshwari 3833bc19af98SMatthias Kaehlcke cpu4_thermal: cpu4-thermal { 383426664c59SMatthias Kaehlcke polling-delay-passive = <250>; 383522337b91SRajeshwari polling-delay = <0>; 383682bdc939SRajeshwari 383782bdc939SRajeshwari thermal-sensors = <&tsens0 5>; 383882ea7d41SDouglas Anderson sustainable-power = <1052>; 383982bdc939SRajeshwari 384082bdc939SRajeshwari trips { 384182bdc939SRajeshwari cpu4_alert0: trip-point0 { 384282bdc939SRajeshwari temperature = <90000>; 384382bdc939SRajeshwari hysteresis = <2000>; 384482bdc939SRajeshwari type = "passive"; 384582bdc939SRajeshwari }; 384682bdc939SRajeshwari 384782bdc939SRajeshwari cpu4_alert1: trip-point1 { 384882bdc939SRajeshwari temperature = <95000>; 384982bdc939SRajeshwari hysteresis = <2000>; 385082bdc939SRajeshwari type = "passive"; 385182bdc939SRajeshwari }; 385282bdc939SRajeshwari 385382bdc939SRajeshwari cpu4_crit: cpu_crit { 385482bdc939SRajeshwari temperature = <110000>; 385582bdc939SRajeshwari hysteresis = <1000>; 385682bdc939SRajeshwari type = "critical"; 385782bdc939SRajeshwari }; 385882bdc939SRajeshwari }; 38592552c123SRajeshwari 38602552c123SRajeshwari cooling-maps { 38612552c123SRajeshwari map0 { 38622552c123SRajeshwari trip = <&cpu4_alert0>; 38632552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38642552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38652552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38662552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38672552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38682552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 38692552c123SRajeshwari }; 38702552c123SRajeshwari map1 { 38712552c123SRajeshwari trip = <&cpu4_alert1>; 38722552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38732552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38742552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38752552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38762552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 38772552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 38782552c123SRajeshwari }; 38792552c123SRajeshwari }; 388082bdc939SRajeshwari }; 388182bdc939SRajeshwari 3882bc19af98SMatthias Kaehlcke cpu5_thermal: cpu5-thermal { 388326664c59SMatthias Kaehlcke polling-delay-passive = <250>; 388422337b91SRajeshwari polling-delay = <0>; 388582bdc939SRajeshwari 388682bdc939SRajeshwari thermal-sensors = <&tsens0 6>; 388782ea7d41SDouglas Anderson sustainable-power = <1052>; 388882bdc939SRajeshwari 388982bdc939SRajeshwari trips { 389082bdc939SRajeshwari cpu5_alert0: trip-point0 { 389182bdc939SRajeshwari temperature = <90000>; 389282bdc939SRajeshwari hysteresis = <2000>; 389382bdc939SRajeshwari type = "passive"; 389482bdc939SRajeshwari }; 389582bdc939SRajeshwari 389682bdc939SRajeshwari cpu5_alert1: trip-point1 { 389782bdc939SRajeshwari temperature = <95000>; 389882bdc939SRajeshwari hysteresis = <2000>; 389982bdc939SRajeshwari type = "passive"; 390082bdc939SRajeshwari }; 390182bdc939SRajeshwari 390282bdc939SRajeshwari cpu5_crit: cpu_crit { 390382bdc939SRajeshwari temperature = <110000>; 390482bdc939SRajeshwari hysteresis = <1000>; 390582bdc939SRajeshwari type = "critical"; 390682bdc939SRajeshwari }; 390782bdc939SRajeshwari }; 39082552c123SRajeshwari 39092552c123SRajeshwari cooling-maps { 39102552c123SRajeshwari map0 { 39112552c123SRajeshwari trip = <&cpu5_alert0>; 39122552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39132552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39142552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39152552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39162552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39172552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 39182552c123SRajeshwari }; 39192552c123SRajeshwari map1 { 39202552c123SRajeshwari trip = <&cpu5_alert1>; 39212552c123SRajeshwari cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39222552c123SRajeshwari <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39232552c123SRajeshwari <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39242552c123SRajeshwari <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39252552c123SRajeshwari <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39262552c123SRajeshwari <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 39272552c123SRajeshwari }; 39282552c123SRajeshwari }; 392982bdc939SRajeshwari }; 393082bdc939SRajeshwari 3931bc19af98SMatthias Kaehlcke cpu6_thermal: cpu6-thermal { 393226664c59SMatthias Kaehlcke polling-delay-passive = <250>; 393322337b91SRajeshwari polling-delay = <0>; 393482bdc939SRajeshwari 393582bdc939SRajeshwari thermal-sensors = <&tsens0 9>; 393682ea7d41SDouglas Anderson sustainable-power = <1425>; 393782bdc939SRajeshwari 393882bdc939SRajeshwari trips { 393982bdc939SRajeshwari cpu6_alert0: trip-point0 { 394082bdc939SRajeshwari temperature = <90000>; 394182bdc939SRajeshwari hysteresis = <2000>; 394282bdc939SRajeshwari type = "passive"; 394382bdc939SRajeshwari }; 394482bdc939SRajeshwari 394582bdc939SRajeshwari cpu6_alert1: trip-point1 { 394682bdc939SRajeshwari temperature = <95000>; 394782bdc939SRajeshwari hysteresis = <2000>; 394882bdc939SRajeshwari type = "passive"; 394982bdc939SRajeshwari }; 395082bdc939SRajeshwari 395182bdc939SRajeshwari cpu6_crit: cpu_crit { 395282bdc939SRajeshwari temperature = <110000>; 395382bdc939SRajeshwari hysteresis = <1000>; 395482bdc939SRajeshwari type = "critical"; 395582bdc939SRajeshwari }; 395682bdc939SRajeshwari }; 39572552c123SRajeshwari 39582552c123SRajeshwari cooling-maps { 39592552c123SRajeshwari map0 { 39602552c123SRajeshwari trip = <&cpu6_alert0>; 39612552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39622552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 39632552c123SRajeshwari }; 39642552c123SRajeshwari map1 { 39652552c123SRajeshwari trip = <&cpu6_alert1>; 39662552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 39672552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 39682552c123SRajeshwari }; 39692552c123SRajeshwari }; 397082bdc939SRajeshwari }; 397182bdc939SRajeshwari 3972bc19af98SMatthias Kaehlcke cpu7_thermal: cpu7-thermal { 397326664c59SMatthias Kaehlcke polling-delay-passive = <250>; 397422337b91SRajeshwari polling-delay = <0>; 397582bdc939SRajeshwari 397682bdc939SRajeshwari thermal-sensors = <&tsens0 10>; 397782ea7d41SDouglas Anderson sustainable-power = <1425>; 397882bdc939SRajeshwari 397982bdc939SRajeshwari trips { 398082bdc939SRajeshwari cpu7_alert0: trip-point0 { 398182bdc939SRajeshwari temperature = <90000>; 398282bdc939SRajeshwari hysteresis = <2000>; 398382bdc939SRajeshwari type = "passive"; 398482bdc939SRajeshwari }; 398582bdc939SRajeshwari 398682bdc939SRajeshwari cpu7_alert1: trip-point1 { 398782bdc939SRajeshwari temperature = <95000>; 398882bdc939SRajeshwari hysteresis = <2000>; 398982bdc939SRajeshwari type = "passive"; 399082bdc939SRajeshwari }; 399182bdc939SRajeshwari 399282bdc939SRajeshwari cpu7_crit: cpu_crit { 399382bdc939SRajeshwari temperature = <110000>; 399482bdc939SRajeshwari hysteresis = <1000>; 399582bdc939SRajeshwari type = "critical"; 399682bdc939SRajeshwari }; 399782bdc939SRajeshwari }; 39982552c123SRajeshwari 39992552c123SRajeshwari cooling-maps { 40002552c123SRajeshwari map0 { 40012552c123SRajeshwari trip = <&cpu7_alert0>; 40022552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 40032552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 40042552c123SRajeshwari }; 40052552c123SRajeshwari map1 { 40062552c123SRajeshwari trip = <&cpu7_alert1>; 40072552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 40082552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 40092552c123SRajeshwari }; 40102552c123SRajeshwari }; 401182bdc939SRajeshwari }; 401282bdc939SRajeshwari 4013bc19af98SMatthias Kaehlcke cpu8_thermal: cpu8-thermal { 401426664c59SMatthias Kaehlcke polling-delay-passive = <250>; 401522337b91SRajeshwari polling-delay = <0>; 401682bdc939SRajeshwari 401782bdc939SRajeshwari thermal-sensors = <&tsens0 11>; 401882ea7d41SDouglas Anderson sustainable-power = <1425>; 401982bdc939SRajeshwari 402082bdc939SRajeshwari trips { 402182bdc939SRajeshwari cpu8_alert0: trip-point0 { 402282bdc939SRajeshwari temperature = <90000>; 402382bdc939SRajeshwari hysteresis = <2000>; 402482bdc939SRajeshwari type = "passive"; 402582bdc939SRajeshwari }; 402682bdc939SRajeshwari 402782bdc939SRajeshwari cpu8_alert1: trip-point1 { 402882bdc939SRajeshwari temperature = <95000>; 402982bdc939SRajeshwari hysteresis = <2000>; 403082bdc939SRajeshwari type = "passive"; 403182bdc939SRajeshwari }; 403282bdc939SRajeshwari 403382bdc939SRajeshwari cpu8_crit: cpu_crit { 403482bdc939SRajeshwari temperature = <110000>; 403582bdc939SRajeshwari hysteresis = <1000>; 403682bdc939SRajeshwari type = "critical"; 403782bdc939SRajeshwari }; 403882bdc939SRajeshwari }; 40392552c123SRajeshwari 40402552c123SRajeshwari cooling-maps { 40412552c123SRajeshwari map0 { 40422552c123SRajeshwari trip = <&cpu8_alert0>; 40432552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 40442552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 40452552c123SRajeshwari }; 40462552c123SRajeshwari map1 { 40472552c123SRajeshwari trip = <&cpu8_alert1>; 40482552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 40492552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 40502552c123SRajeshwari }; 40512552c123SRajeshwari }; 405282bdc939SRajeshwari }; 405382bdc939SRajeshwari 4054bc19af98SMatthias Kaehlcke cpu9_thermal: cpu9-thermal { 405526664c59SMatthias Kaehlcke polling-delay-passive = <250>; 405622337b91SRajeshwari polling-delay = <0>; 405782bdc939SRajeshwari 405882bdc939SRajeshwari thermal-sensors = <&tsens0 12>; 405982ea7d41SDouglas Anderson sustainable-power = <1425>; 406082bdc939SRajeshwari 406182bdc939SRajeshwari trips { 406282bdc939SRajeshwari cpu9_alert0: trip-point0 { 406382bdc939SRajeshwari temperature = <90000>; 406482bdc939SRajeshwari hysteresis = <2000>; 406582bdc939SRajeshwari type = "passive"; 406682bdc939SRajeshwari }; 406782bdc939SRajeshwari 406882bdc939SRajeshwari cpu9_alert1: trip-point1 { 406982bdc939SRajeshwari temperature = <95000>; 407082bdc939SRajeshwari hysteresis = <2000>; 407182bdc939SRajeshwari type = "passive"; 407282bdc939SRajeshwari }; 407382bdc939SRajeshwari 407482bdc939SRajeshwari cpu9_crit: cpu_crit { 407582bdc939SRajeshwari temperature = <110000>; 407682bdc939SRajeshwari hysteresis = <1000>; 407782bdc939SRajeshwari type = "critical"; 407882bdc939SRajeshwari }; 407982bdc939SRajeshwari }; 40802552c123SRajeshwari 40812552c123SRajeshwari cooling-maps { 40822552c123SRajeshwari map0 { 40832552c123SRajeshwari trip = <&cpu9_alert0>; 40842552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 40852552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 40862552c123SRajeshwari }; 40872552c123SRajeshwari map1 { 40882552c123SRajeshwari trip = <&cpu9_alert1>; 40892552c123SRajeshwari cooling-device = <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 40902552c123SRajeshwari <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 40912552c123SRajeshwari }; 40922552c123SRajeshwari }; 409382bdc939SRajeshwari }; 409482bdc939SRajeshwari 409582bdc939SRajeshwari aoss0-thermal { 409626664c59SMatthias Kaehlcke polling-delay-passive = <250>; 409722337b91SRajeshwari polling-delay = <0>; 409882bdc939SRajeshwari 409982bdc939SRajeshwari thermal-sensors = <&tsens0 0>; 410082bdc939SRajeshwari 410182bdc939SRajeshwari trips { 410282bdc939SRajeshwari aoss0_alert0: trip-point0 { 410382bdc939SRajeshwari temperature = <90000>; 410482bdc939SRajeshwari hysteresis = <2000>; 410582bdc939SRajeshwari type = "hot"; 410682bdc939SRajeshwari }; 410754c22ae5SRajeshwari 410854c22ae5SRajeshwari aoss0_crit: aoss0_crit { 410954c22ae5SRajeshwari temperature = <110000>; 411054c22ae5SRajeshwari hysteresis = <2000>; 411154c22ae5SRajeshwari type = "critical"; 411254c22ae5SRajeshwari }; 411382bdc939SRajeshwari }; 411482bdc939SRajeshwari }; 411582bdc939SRajeshwari 411682bdc939SRajeshwari cpuss0-thermal { 411726664c59SMatthias Kaehlcke polling-delay-passive = <250>; 411822337b91SRajeshwari polling-delay = <0>; 411982bdc939SRajeshwari 412082bdc939SRajeshwari thermal-sensors = <&tsens0 7>; 412182bdc939SRajeshwari 412282bdc939SRajeshwari trips { 412382bdc939SRajeshwari cpuss0_alert0: trip-point0 { 412482bdc939SRajeshwari temperature = <90000>; 412582bdc939SRajeshwari hysteresis = <2000>; 412682bdc939SRajeshwari type = "hot"; 412782bdc939SRajeshwari }; 412882bdc939SRajeshwari cpuss0_crit: cluster0_crit { 412982bdc939SRajeshwari temperature = <110000>; 413082bdc939SRajeshwari hysteresis = <2000>; 413182bdc939SRajeshwari type = "critical"; 413282bdc939SRajeshwari }; 413382bdc939SRajeshwari }; 413482bdc939SRajeshwari }; 413582bdc939SRajeshwari 413682bdc939SRajeshwari cpuss1-thermal { 413726664c59SMatthias Kaehlcke polling-delay-passive = <250>; 413822337b91SRajeshwari polling-delay = <0>; 413982bdc939SRajeshwari 414082bdc939SRajeshwari thermal-sensors = <&tsens0 8>; 414182bdc939SRajeshwari 414282bdc939SRajeshwari trips { 414382bdc939SRajeshwari cpuss1_alert0: trip-point0 { 414482bdc939SRajeshwari temperature = <90000>; 414582bdc939SRajeshwari hysteresis = <2000>; 414682bdc939SRajeshwari type = "hot"; 414782bdc939SRajeshwari }; 414882bdc939SRajeshwari cpuss1_crit: cluster0_crit { 414982bdc939SRajeshwari temperature = <110000>; 415082bdc939SRajeshwari hysteresis = <2000>; 415182bdc939SRajeshwari type = "critical"; 415282bdc939SRajeshwari }; 415382bdc939SRajeshwari }; 415482bdc939SRajeshwari }; 415582bdc939SRajeshwari 415682bdc939SRajeshwari gpuss0-thermal { 415726664c59SMatthias Kaehlcke polling-delay-passive = <250>; 415822337b91SRajeshwari polling-delay = <0>; 415982bdc939SRajeshwari 416082bdc939SRajeshwari thermal-sensors = <&tsens0 13>; 416182bdc939SRajeshwari 416282bdc939SRajeshwari trips { 416382bdc939SRajeshwari gpuss0_alert0: trip-point0 { 41642315ae70SAkhil P Oommen temperature = <95000>; 416582bdc939SRajeshwari hysteresis = <2000>; 41662315ae70SAkhil P Oommen type = "passive"; 416782bdc939SRajeshwari }; 416854c22ae5SRajeshwari 416954c22ae5SRajeshwari gpuss0_crit: gpuss0_crit { 417054c22ae5SRajeshwari temperature = <110000>; 417154c22ae5SRajeshwari hysteresis = <2000>; 417254c22ae5SRajeshwari type = "critical"; 417354c22ae5SRajeshwari }; 417482bdc939SRajeshwari }; 41752315ae70SAkhil P Oommen 41762315ae70SAkhil P Oommen cooling-maps { 41772315ae70SAkhil P Oommen map0 { 41782315ae70SAkhil P Oommen trip = <&gpuss0_alert0>; 41792315ae70SAkhil P Oommen cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 41802315ae70SAkhil P Oommen }; 41812315ae70SAkhil P Oommen }; 418282bdc939SRajeshwari }; 418382bdc939SRajeshwari 418482bdc939SRajeshwari gpuss1-thermal { 418526664c59SMatthias Kaehlcke polling-delay-passive = <250>; 418622337b91SRajeshwari polling-delay = <0>; 418782bdc939SRajeshwari 418882bdc939SRajeshwari thermal-sensors = <&tsens0 14>; 418982bdc939SRajeshwari 419082bdc939SRajeshwari trips { 419182bdc939SRajeshwari gpuss1_alert0: trip-point0 { 41922315ae70SAkhil P Oommen temperature = <95000>; 419382bdc939SRajeshwari hysteresis = <2000>; 41942315ae70SAkhil P Oommen type = "passive"; 419582bdc939SRajeshwari }; 419654c22ae5SRajeshwari 419754c22ae5SRajeshwari gpuss1_crit: gpuss1_crit { 419854c22ae5SRajeshwari temperature = <110000>; 419954c22ae5SRajeshwari hysteresis = <2000>; 420054c22ae5SRajeshwari type = "critical"; 420154c22ae5SRajeshwari }; 420282bdc939SRajeshwari }; 42032315ae70SAkhil P Oommen 42042315ae70SAkhil P Oommen cooling-maps { 42052315ae70SAkhil P Oommen map0 { 42062315ae70SAkhil P Oommen trip = <&gpuss1_alert0>; 42072315ae70SAkhil P Oommen cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 42082315ae70SAkhil P Oommen }; 42092315ae70SAkhil P Oommen }; 421082bdc939SRajeshwari }; 421182bdc939SRajeshwari 421282bdc939SRajeshwari aoss1-thermal { 421326664c59SMatthias Kaehlcke polling-delay-passive = <250>; 421422337b91SRajeshwari polling-delay = <0>; 421582bdc939SRajeshwari 421682bdc939SRajeshwari thermal-sensors = <&tsens1 0>; 421782bdc939SRajeshwari 421882bdc939SRajeshwari trips { 421982bdc939SRajeshwari aoss1_alert0: trip-point0 { 422082bdc939SRajeshwari temperature = <90000>; 422182bdc939SRajeshwari hysteresis = <2000>; 422282bdc939SRajeshwari type = "hot"; 422382bdc939SRajeshwari }; 422454c22ae5SRajeshwari 422554c22ae5SRajeshwari aoss1_crit: aoss1_crit { 422654c22ae5SRajeshwari temperature = <110000>; 422754c22ae5SRajeshwari hysteresis = <2000>; 422854c22ae5SRajeshwari type = "critical"; 422954c22ae5SRajeshwari }; 423082bdc939SRajeshwari }; 423182bdc939SRajeshwari }; 423282bdc939SRajeshwari 423382bdc939SRajeshwari cwlan-thermal { 423426664c59SMatthias Kaehlcke polling-delay-passive = <250>; 423522337b91SRajeshwari polling-delay = <0>; 423682bdc939SRajeshwari 423782bdc939SRajeshwari thermal-sensors = <&tsens1 1>; 423882bdc939SRajeshwari 423982bdc939SRajeshwari trips { 424082bdc939SRajeshwari cwlan_alert0: trip-point0 { 424182bdc939SRajeshwari temperature = <90000>; 424282bdc939SRajeshwari hysteresis = <2000>; 424382bdc939SRajeshwari type = "hot"; 424482bdc939SRajeshwari }; 424554c22ae5SRajeshwari 424654c22ae5SRajeshwari cwlan_crit: cwlan_crit { 424754c22ae5SRajeshwari temperature = <110000>; 424854c22ae5SRajeshwari hysteresis = <2000>; 424954c22ae5SRajeshwari type = "critical"; 425054c22ae5SRajeshwari }; 425182bdc939SRajeshwari }; 425282bdc939SRajeshwari }; 425382bdc939SRajeshwari 425482bdc939SRajeshwari audio-thermal { 425526664c59SMatthias Kaehlcke polling-delay-passive = <250>; 425622337b91SRajeshwari polling-delay = <0>; 425782bdc939SRajeshwari 425882bdc939SRajeshwari thermal-sensors = <&tsens1 2>; 425982bdc939SRajeshwari 426082bdc939SRajeshwari trips { 426182bdc939SRajeshwari audio_alert0: trip-point0 { 426282bdc939SRajeshwari temperature = <90000>; 426382bdc939SRajeshwari hysteresis = <2000>; 426482bdc939SRajeshwari type = "hot"; 426582bdc939SRajeshwari }; 426654c22ae5SRajeshwari 426754c22ae5SRajeshwari audio_crit: audio_crit { 426854c22ae5SRajeshwari temperature = <110000>; 426954c22ae5SRajeshwari hysteresis = <2000>; 427054c22ae5SRajeshwari type = "critical"; 427154c22ae5SRajeshwari }; 427282bdc939SRajeshwari }; 427382bdc939SRajeshwari }; 427482bdc939SRajeshwari 427582bdc939SRajeshwari ddr-thermal { 427626664c59SMatthias Kaehlcke polling-delay-passive = <250>; 427722337b91SRajeshwari polling-delay = <0>; 427882bdc939SRajeshwari 427982bdc939SRajeshwari thermal-sensors = <&tsens1 3>; 428082bdc939SRajeshwari 428182bdc939SRajeshwari trips { 428282bdc939SRajeshwari ddr_alert0: trip-point0 { 428382bdc939SRajeshwari temperature = <90000>; 428482bdc939SRajeshwari hysteresis = <2000>; 428582bdc939SRajeshwari type = "hot"; 428682bdc939SRajeshwari }; 428754c22ae5SRajeshwari 428854c22ae5SRajeshwari ddr_crit: ddr_crit { 428954c22ae5SRajeshwari temperature = <110000>; 429054c22ae5SRajeshwari hysteresis = <2000>; 429154c22ae5SRajeshwari type = "critical"; 429254c22ae5SRajeshwari }; 429382bdc939SRajeshwari }; 429482bdc939SRajeshwari }; 429582bdc939SRajeshwari 429682bdc939SRajeshwari q6-hvx-thermal { 429726664c59SMatthias Kaehlcke polling-delay-passive = <250>; 429822337b91SRajeshwari polling-delay = <0>; 429982bdc939SRajeshwari 430082bdc939SRajeshwari thermal-sensors = <&tsens1 4>; 430182bdc939SRajeshwari 430282bdc939SRajeshwari trips { 430382bdc939SRajeshwari q6_hvx_alert0: trip-point0 { 430482bdc939SRajeshwari temperature = <90000>; 430582bdc939SRajeshwari hysteresis = <2000>; 430682bdc939SRajeshwari type = "hot"; 430782bdc939SRajeshwari }; 430854c22ae5SRajeshwari 430954c22ae5SRajeshwari q6_hvx_crit: q6_hvx_crit { 431054c22ae5SRajeshwari temperature = <110000>; 431154c22ae5SRajeshwari hysteresis = <2000>; 431254c22ae5SRajeshwari type = "critical"; 431354c22ae5SRajeshwari }; 431482bdc939SRajeshwari }; 431582bdc939SRajeshwari }; 431682bdc939SRajeshwari 431782bdc939SRajeshwari camera-thermal { 431826664c59SMatthias Kaehlcke polling-delay-passive = <250>; 431922337b91SRajeshwari polling-delay = <0>; 432082bdc939SRajeshwari 432182bdc939SRajeshwari thermal-sensors = <&tsens1 5>; 432282bdc939SRajeshwari 432382bdc939SRajeshwari trips { 432482bdc939SRajeshwari camera_alert0: trip-point0 { 432582bdc939SRajeshwari temperature = <90000>; 432682bdc939SRajeshwari hysteresis = <2000>; 432782bdc939SRajeshwari type = "hot"; 432882bdc939SRajeshwari }; 432954c22ae5SRajeshwari 433054c22ae5SRajeshwari camera_crit: camera_crit { 433154c22ae5SRajeshwari temperature = <110000>; 433254c22ae5SRajeshwari hysteresis = <2000>; 433354c22ae5SRajeshwari type = "critical"; 433454c22ae5SRajeshwari }; 433582bdc939SRajeshwari }; 433682bdc939SRajeshwari }; 433782bdc939SRajeshwari 433882bdc939SRajeshwari mdm-core-thermal { 433926664c59SMatthias Kaehlcke polling-delay-passive = <250>; 434022337b91SRajeshwari polling-delay = <0>; 434182bdc939SRajeshwari 434282bdc939SRajeshwari thermal-sensors = <&tsens1 6>; 434382bdc939SRajeshwari 434482bdc939SRajeshwari trips { 434582bdc939SRajeshwari mdm_alert0: trip-point0 { 434682bdc939SRajeshwari temperature = <90000>; 434782bdc939SRajeshwari hysteresis = <2000>; 434882bdc939SRajeshwari type = "hot"; 434982bdc939SRajeshwari }; 435054c22ae5SRajeshwari 435154c22ae5SRajeshwari mdm_crit: mdm_crit { 435254c22ae5SRajeshwari temperature = <110000>; 435354c22ae5SRajeshwari hysteresis = <2000>; 435454c22ae5SRajeshwari type = "critical"; 435554c22ae5SRajeshwari }; 435682bdc939SRajeshwari }; 435782bdc939SRajeshwari }; 435882bdc939SRajeshwari 435982bdc939SRajeshwari mdm-dsp-thermal { 436026664c59SMatthias Kaehlcke polling-delay-passive = <250>; 436122337b91SRajeshwari polling-delay = <0>; 436282bdc939SRajeshwari 436382bdc939SRajeshwari thermal-sensors = <&tsens1 7>; 436482bdc939SRajeshwari 436582bdc939SRajeshwari trips { 436682bdc939SRajeshwari mdm_dsp_alert0: trip-point0 { 436782bdc939SRajeshwari temperature = <90000>; 436882bdc939SRajeshwari hysteresis = <2000>; 436982bdc939SRajeshwari type = "hot"; 437082bdc939SRajeshwari }; 437154c22ae5SRajeshwari 437254c22ae5SRajeshwari mdm_dsp_crit: mdm_dsp_crit { 437354c22ae5SRajeshwari temperature = <110000>; 437454c22ae5SRajeshwari hysteresis = <2000>; 437554c22ae5SRajeshwari type = "critical"; 437654c22ae5SRajeshwari }; 437782bdc939SRajeshwari }; 437882bdc939SRajeshwari }; 437982bdc939SRajeshwari 438082bdc939SRajeshwari npu-thermal { 438126664c59SMatthias Kaehlcke polling-delay-passive = <250>; 438222337b91SRajeshwari polling-delay = <0>; 438382bdc939SRajeshwari 438482bdc939SRajeshwari thermal-sensors = <&tsens1 8>; 438582bdc939SRajeshwari 438682bdc939SRajeshwari trips { 438782bdc939SRajeshwari npu_alert0: trip-point0 { 438882bdc939SRajeshwari temperature = <90000>; 438982bdc939SRajeshwari hysteresis = <2000>; 439082bdc939SRajeshwari type = "hot"; 439182bdc939SRajeshwari }; 439254c22ae5SRajeshwari 439354c22ae5SRajeshwari npu_crit: npu_crit { 439454c22ae5SRajeshwari temperature = <110000>; 439554c22ae5SRajeshwari hysteresis = <2000>; 439654c22ae5SRajeshwari type = "critical"; 439754c22ae5SRajeshwari }; 439882bdc939SRajeshwari }; 439982bdc939SRajeshwari }; 440082bdc939SRajeshwari 440182bdc939SRajeshwari video-thermal { 440226664c59SMatthias Kaehlcke polling-delay-passive = <250>; 440322337b91SRajeshwari polling-delay = <0>; 440482bdc939SRajeshwari 440582bdc939SRajeshwari thermal-sensors = <&tsens1 9>; 440682bdc939SRajeshwari 440782bdc939SRajeshwari trips { 440882bdc939SRajeshwari video_alert0: trip-point0 { 440982bdc939SRajeshwari temperature = <90000>; 441082bdc939SRajeshwari hysteresis = <2000>; 441182bdc939SRajeshwari type = "hot"; 441282bdc939SRajeshwari }; 441354c22ae5SRajeshwari 441454c22ae5SRajeshwari video_crit: video_crit { 441554c22ae5SRajeshwari temperature = <110000>; 441654c22ae5SRajeshwari hysteresis = <2000>; 441754c22ae5SRajeshwari type = "critical"; 441854c22ae5SRajeshwari }; 441982bdc939SRajeshwari }; 442082bdc939SRajeshwari }; 442182bdc939SRajeshwari }; 442282bdc939SRajeshwari 442390db71e4SRajendra Nayak timer { 442490db71e4SRajendra Nayak compatible = "arm,armv8-timer"; 442590db71e4SRajendra Nayak interrupts = <GIC_PPI 1 IRQ_TYPE_LEVEL_LOW>, 442690db71e4SRajendra Nayak <GIC_PPI 2 IRQ_TYPE_LEVEL_LOW>, 442790db71e4SRajendra Nayak <GIC_PPI 3 IRQ_TYPE_LEVEL_LOW>, 442890db71e4SRajendra Nayak <GIC_PPI 0 IRQ_TYPE_LEVEL_LOW>; 442990db71e4SRajendra Nayak }; 443090db71e4SRajendra Nayak}; 4431