xref: /linux/arch/arm64/boot/dts/mediatek/mt8173.dtsi (revision a4eb44a6435d6d8f9e642407a4a06f65eb90ca04)
1/*
2 * Copyright (c) 2014 MediaTek Inc.
3 * Author: Eddie Huang <eddie.huang@mediatek.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
11 * GNU General Public License for more details.
12 */
13
14#include <dt-bindings/clock/mt8173-clk.h>
15#include <dt-bindings/interrupt-controller/irq.h>
16#include <dt-bindings/interrupt-controller/arm-gic.h>
17#include <dt-bindings/memory/mt8173-larb-port.h>
18#include <dt-bindings/phy/phy.h>
19#include <dt-bindings/power/mt8173-power.h>
20#include <dt-bindings/reset/mt8173-resets.h>
21#include <dt-bindings/gce/mt8173-gce.h>
22#include <dt-bindings/thermal/thermal.h>
23#include "mt8173-pinfunc.h"
24
25/ {
26	compatible = "mediatek,mt8173";
27	interrupt-parent = <&sysirq>;
28	#address-cells = <2>;
29	#size-cells = <2>;
30
31	aliases {
32		ovl0 = &ovl0;
33		ovl1 = &ovl1;
34		rdma0 = &rdma0;
35		rdma1 = &rdma1;
36		rdma2 = &rdma2;
37		wdma0 = &wdma0;
38		wdma1 = &wdma1;
39		color0 = &color0;
40		color1 = &color1;
41		split0 = &split0;
42		split1 = &split1;
43		dpi0 = &dpi0;
44		dsi0 = &dsi0;
45		dsi1 = &dsi1;
46		mdp-rdma0 = &mdp_rdma0;
47		mdp-rdma1 = &mdp_rdma1;
48		mdp-rsz0 = &mdp_rsz0;
49		mdp-rsz1 = &mdp_rsz1;
50		mdp-rsz2 = &mdp_rsz2;
51		mdp-wdma0 = &mdp_wdma0;
52		mdp-wrot0 = &mdp_wrot0;
53		mdp-wrot1 = &mdp_wrot1;
54		serial0 = &uart0;
55		serial1 = &uart1;
56		serial2 = &uart2;
57		serial3 = &uart3;
58	};
59
60	cluster0_opp: opp_table0 {
61		compatible = "operating-points-v2";
62		opp-shared;
63		opp-507000000 {
64			opp-hz = /bits/ 64 <507000000>;
65			opp-microvolt = <859000>;
66		};
67		opp-702000000 {
68			opp-hz = /bits/ 64 <702000000>;
69			opp-microvolt = <908000>;
70		};
71		opp-1001000000 {
72			opp-hz = /bits/ 64 <1001000000>;
73			opp-microvolt = <983000>;
74		};
75		opp-1105000000 {
76			opp-hz = /bits/ 64 <1105000000>;
77			opp-microvolt = <1009000>;
78		};
79		opp-1209000000 {
80			opp-hz = /bits/ 64 <1209000000>;
81			opp-microvolt = <1034000>;
82		};
83		opp-1300000000 {
84			opp-hz = /bits/ 64 <1300000000>;
85			opp-microvolt = <1057000>;
86		};
87		opp-1508000000 {
88			opp-hz = /bits/ 64 <1508000000>;
89			opp-microvolt = <1109000>;
90		};
91		opp-1703000000 {
92			opp-hz = /bits/ 64 <1703000000>;
93			opp-microvolt = <1125000>;
94		};
95	};
96
97	cluster1_opp: opp_table1 {
98		compatible = "operating-points-v2";
99		opp-shared;
100		opp-507000000 {
101			opp-hz = /bits/ 64 <507000000>;
102			opp-microvolt = <828000>;
103		};
104		opp-702000000 {
105			opp-hz = /bits/ 64 <702000000>;
106			opp-microvolt = <867000>;
107		};
108		opp-1001000000 {
109			opp-hz = /bits/ 64 <1001000000>;
110			opp-microvolt = <927000>;
111		};
112		opp-1209000000 {
113			opp-hz = /bits/ 64 <1209000000>;
114			opp-microvolt = <968000>;
115		};
116		opp-1404000000 {
117			opp-hz = /bits/ 64 <1404000000>;
118			opp-microvolt = <1007000>;
119		};
120		opp-1612000000 {
121			opp-hz = /bits/ 64 <1612000000>;
122			opp-microvolt = <1049000>;
123		};
124		opp-1807000000 {
125			opp-hz = /bits/ 64 <1807000000>;
126			opp-microvolt = <1089000>;
127		};
128		opp-2106000000 {
129			opp-hz = /bits/ 64 <2106000000>;
130			opp-microvolt = <1125000>;
131		};
132	};
133
134	cpus {
135		#address-cells = <1>;
136		#size-cells = <0>;
137
138		cpu-map {
139			cluster0 {
140				core0 {
141					cpu = <&cpu0>;
142				};
143				core1 {
144					cpu = <&cpu1>;
145				};
146			};
147
148			cluster1 {
149				core0 {
150					cpu = <&cpu2>;
151				};
152				core1 {
153					cpu = <&cpu3>;
154				};
155			};
156		};
157
158		cpu0: cpu@0 {
159			device_type = "cpu";
160			compatible = "arm,cortex-a53";
161			reg = <0x000>;
162			enable-method = "psci";
163			cpu-idle-states = <&CPU_SLEEP_0>;
164			#cooling-cells = <2>;
165			dynamic-power-coefficient = <263>;
166			clocks = <&infracfg CLK_INFRA_CA53SEL>,
167				 <&apmixedsys CLK_APMIXED_MAINPLL>;
168			clock-names = "cpu", "intermediate";
169			operating-points-v2 = <&cluster0_opp>;
170			capacity-dmips-mhz = <740>;
171		};
172
173		cpu1: cpu@1 {
174			device_type = "cpu";
175			compatible = "arm,cortex-a53";
176			reg = <0x001>;
177			enable-method = "psci";
178			cpu-idle-states = <&CPU_SLEEP_0>;
179			#cooling-cells = <2>;
180			dynamic-power-coefficient = <263>;
181			clocks = <&infracfg CLK_INFRA_CA53SEL>,
182				 <&apmixedsys CLK_APMIXED_MAINPLL>;
183			clock-names = "cpu", "intermediate";
184			operating-points-v2 = <&cluster0_opp>;
185			capacity-dmips-mhz = <740>;
186		};
187
188		cpu2: cpu@100 {
189			device_type = "cpu";
190			compatible = "arm,cortex-a72";
191			reg = <0x100>;
192			enable-method = "psci";
193			cpu-idle-states = <&CPU_SLEEP_0>;
194			#cooling-cells = <2>;
195			dynamic-power-coefficient = <530>;
196			clocks = <&infracfg CLK_INFRA_CA72SEL>,
197				 <&apmixedsys CLK_APMIXED_MAINPLL>;
198			clock-names = "cpu", "intermediate";
199			operating-points-v2 = <&cluster1_opp>;
200			capacity-dmips-mhz = <1024>;
201		};
202
203		cpu3: cpu@101 {
204			device_type = "cpu";
205			compatible = "arm,cortex-a72";
206			reg = <0x101>;
207			enable-method = "psci";
208			cpu-idle-states = <&CPU_SLEEP_0>;
209			#cooling-cells = <2>;
210			dynamic-power-coefficient = <530>;
211			clocks = <&infracfg CLK_INFRA_CA72SEL>,
212				 <&apmixedsys CLK_APMIXED_MAINPLL>;
213			clock-names = "cpu", "intermediate";
214			operating-points-v2 = <&cluster1_opp>;
215			capacity-dmips-mhz = <1024>;
216		};
217
218		idle-states {
219			entry-method = "psci";
220
221			CPU_SLEEP_0: cpu-sleep-0 {
222				compatible = "arm,idle-state";
223				local-timer-stop;
224				entry-latency-us = <639>;
225				exit-latency-us = <680>;
226				min-residency-us = <1088>;
227				arm,psci-suspend-param = <0x0010000>;
228			};
229		};
230	};
231
232	pmu_a53 {
233		compatible = "arm,cortex-a53-pmu";
234		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_LOW>,
235			     <GIC_SPI 9 IRQ_TYPE_LEVEL_LOW>;
236		interrupt-affinity = <&cpu0>, <&cpu1>;
237	};
238
239	pmu_a72 {
240		compatible = "arm,cortex-a72-pmu";
241		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_LOW>,
242			     <GIC_SPI 13 IRQ_TYPE_LEVEL_LOW>;
243		interrupt-affinity = <&cpu2>, <&cpu3>;
244	};
245
246	psci {
247		compatible = "arm,psci-1.0", "arm,psci-0.2", "arm,psci";
248		method = "smc";
249		cpu_suspend   = <0x84000001>;
250		cpu_off	      = <0x84000002>;
251		cpu_on	      = <0x84000003>;
252	};
253
254	clk26m: oscillator0 {
255		compatible = "fixed-clock";
256		#clock-cells = <0>;
257		clock-frequency = <26000000>;
258		clock-output-names = "clk26m";
259	};
260
261	clk32k: oscillator1 {
262		compatible = "fixed-clock";
263		#clock-cells = <0>;
264		clock-frequency = <32000>;
265		clock-output-names = "clk32k";
266	};
267
268	cpum_ck: oscillator2 {
269		compatible = "fixed-clock";
270		#clock-cells = <0>;
271		clock-frequency = <0>;
272		clock-output-names = "cpum_ck";
273	};
274
275	thermal-zones {
276		cpu_thermal: cpu_thermal {
277			polling-delay-passive = <1000>; /* milliseconds */
278			polling-delay = <1000>; /* milliseconds */
279
280			thermal-sensors = <&thermal>;
281			sustainable-power = <1500>; /* milliwatts */
282
283			trips {
284				threshold: trip-point0 {
285					temperature = <68000>;
286					hysteresis = <2000>;
287					type = "passive";
288				};
289
290				target: trip-point1 {
291					temperature = <85000>;
292					hysteresis = <2000>;
293					type = "passive";
294				};
295
296				cpu_crit: cpu_crit0 {
297					temperature = <115000>;
298					hysteresis = <2000>;
299					type = "critical";
300				};
301			};
302
303			cooling-maps {
304				map0 {
305					trip = <&target>;
306					cooling-device = <&cpu0 THERMAL_NO_LIMIT
307							  THERMAL_NO_LIMIT>,
308							 <&cpu1 THERMAL_NO_LIMIT
309							  THERMAL_NO_LIMIT>;
310					contribution = <3072>;
311				};
312				map1 {
313					trip = <&target>;
314					cooling-device = <&cpu2 THERMAL_NO_LIMIT
315							  THERMAL_NO_LIMIT>,
316							 <&cpu3 THERMAL_NO_LIMIT
317							  THERMAL_NO_LIMIT>;
318					contribution = <1024>;
319				};
320			};
321		};
322	};
323
324	reserved-memory {
325		#address-cells = <2>;
326		#size-cells = <2>;
327		ranges;
328		vpu_dma_reserved: vpu_dma_mem_region@b7000000 {
329			compatible = "shared-dma-pool";
330			reg = <0 0xb7000000 0 0x500000>;
331			alignment = <0x1000>;
332			no-map;
333		};
334	};
335
336	timer {
337		compatible = "arm,armv8-timer";
338		interrupt-parent = <&gic>;
339		interrupts = <GIC_PPI 13
340			      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
341			     <GIC_PPI 14
342			      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
343			     <GIC_PPI 11
344			      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
345			     <GIC_PPI 10
346			      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
347		arm,no-tick-in-suspend;
348	};
349
350	soc {
351		#address-cells = <2>;
352		#size-cells = <2>;
353		compatible = "simple-bus";
354		ranges;
355
356		topckgen: clock-controller@10000000 {
357			compatible = "mediatek,mt8173-topckgen";
358			reg = <0 0x10000000 0 0x1000>;
359			#clock-cells = <1>;
360		};
361
362		infracfg: power-controller@10001000 {
363			compatible = "mediatek,mt8173-infracfg", "syscon";
364			reg = <0 0x10001000 0 0x1000>;
365			#clock-cells = <1>;
366			#reset-cells = <1>;
367		};
368
369		pericfg: power-controller@10003000 {
370			compatible = "mediatek,mt8173-pericfg", "syscon";
371			reg = <0 0x10003000 0 0x1000>;
372			#clock-cells = <1>;
373			#reset-cells = <1>;
374		};
375
376		syscfg_pctl_a: syscfg_pctl_a@10005000 {
377			compatible = "mediatek,mt8173-pctl-a-syscfg", "syscon";
378			reg = <0 0x10005000 0 0x1000>;
379		};
380
381		pio: pinctrl@1000b000 {
382			compatible = "mediatek,mt8173-pinctrl";
383			reg = <0 0x1000b000 0 0x1000>;
384			mediatek,pctl-regmap = <&syscfg_pctl_a>;
385			pins-are-numbered;
386			gpio-controller;
387			#gpio-cells = <2>;
388			interrupt-controller;
389			#interrupt-cells = <2>;
390			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
391				     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
392				     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
393
394			hdmi_pin: xxx {
395
396				/*hdmi htplg pin*/
397				pins1 {
398					pinmux = <MT8173_PIN_21_HTPLG__FUNC_HTPLG>;
399					input-enable;
400					bias-pull-down;
401				};
402			};
403
404			i2c0_pins_a: i2c0 {
405				pins1 {
406					pinmux = <MT8173_PIN_45_SDA0__FUNC_SDA0>,
407						 <MT8173_PIN_46_SCL0__FUNC_SCL0>;
408					bias-disable;
409				};
410			};
411
412			i2c1_pins_a: i2c1 {
413				pins1 {
414					pinmux = <MT8173_PIN_125_SDA1__FUNC_SDA1>,
415						 <MT8173_PIN_126_SCL1__FUNC_SCL1>;
416					bias-disable;
417				};
418			};
419
420			i2c2_pins_a: i2c2 {
421				pins1 {
422					pinmux = <MT8173_PIN_43_SDA2__FUNC_SDA2>,
423						 <MT8173_PIN_44_SCL2__FUNC_SCL2>;
424					bias-disable;
425				};
426			};
427
428			i2c3_pins_a: i2c3 {
429				pins1 {
430					pinmux = <MT8173_PIN_106_SDA3__FUNC_SDA3>,
431						 <MT8173_PIN_107_SCL3__FUNC_SCL3>;
432					bias-disable;
433				};
434			};
435
436			i2c4_pins_a: i2c4 {
437				pins1 {
438					pinmux = <MT8173_PIN_133_SDA4__FUNC_SDA4>,
439						 <MT8173_PIN_134_SCL4__FUNC_SCL4>;
440					bias-disable;
441				};
442			};
443
444			i2c6_pins_a: i2c6 {
445				pins1 {
446					pinmux = <MT8173_PIN_100_MSDC2_DAT0__FUNC_SDA5>,
447						 <MT8173_PIN_101_MSDC2_DAT1__FUNC_SCL5>;
448					bias-disable;
449				};
450			};
451		};
452
453		scpsys: syscon@10006000 {
454			compatible = "syscon", "simple-mfd";
455			reg = <0 0x10006000 0 0x1000>;
456			#power-domain-cells = <1>;
457
458			/* System Power Manager */
459			spm: power-controller {
460				compatible = "mediatek,mt8173-power-controller";
461				#address-cells = <1>;
462				#size-cells = <0>;
463				#power-domain-cells = <1>;
464
465				/* power domains of the SoC */
466				power-domain@MT8173_POWER_DOMAIN_VDEC {
467					reg = <MT8173_POWER_DOMAIN_VDEC>;
468					clocks = <&topckgen CLK_TOP_MM_SEL>;
469					clock-names = "mm";
470					#power-domain-cells = <0>;
471				};
472				power-domain@MT8173_POWER_DOMAIN_VENC {
473					reg = <MT8173_POWER_DOMAIN_VENC>;
474					clocks = <&topckgen CLK_TOP_MM_SEL>,
475						 <&topckgen CLK_TOP_VENC_SEL>;
476					clock-names = "mm", "venc";
477					#power-domain-cells = <0>;
478				};
479				power-domain@MT8173_POWER_DOMAIN_ISP {
480					reg = <MT8173_POWER_DOMAIN_ISP>;
481					clocks = <&topckgen CLK_TOP_MM_SEL>;
482					clock-names = "mm";
483					#power-domain-cells = <0>;
484				};
485				power-domain@MT8173_POWER_DOMAIN_MM {
486					reg = <MT8173_POWER_DOMAIN_MM>;
487					clocks = <&topckgen CLK_TOP_MM_SEL>;
488					clock-names = "mm";
489					#power-domain-cells = <0>;
490					mediatek,infracfg = <&infracfg>;
491				};
492				power-domain@MT8173_POWER_DOMAIN_VENC_LT {
493					reg = <MT8173_POWER_DOMAIN_VENC_LT>;
494					clocks = <&topckgen CLK_TOP_MM_SEL>,
495						 <&topckgen CLK_TOP_VENC_LT_SEL>;
496					clock-names = "mm", "venclt";
497					#power-domain-cells = <0>;
498				};
499				power-domain@MT8173_POWER_DOMAIN_AUDIO {
500					reg = <MT8173_POWER_DOMAIN_AUDIO>;
501					#power-domain-cells = <0>;
502				};
503				power-domain@MT8173_POWER_DOMAIN_USB {
504					reg = <MT8173_POWER_DOMAIN_USB>;
505					#power-domain-cells = <0>;
506				};
507				mfg_async: power-domain@MT8173_POWER_DOMAIN_MFG_ASYNC {
508					reg = <MT8173_POWER_DOMAIN_MFG_ASYNC>;
509					clocks = <&clk26m>;
510					clock-names = "mfg";
511					#address-cells = <1>;
512					#size-cells = <0>;
513					#power-domain-cells = <1>;
514
515					power-domain@MT8173_POWER_DOMAIN_MFG_2D {
516						reg = <MT8173_POWER_DOMAIN_MFG_2D>;
517						#address-cells = <1>;
518						#size-cells = <0>;
519						#power-domain-cells = <1>;
520
521						power-domain@MT8173_POWER_DOMAIN_MFG {
522							reg = <MT8173_POWER_DOMAIN_MFG>;
523							#power-domain-cells = <0>;
524							mediatek,infracfg = <&infracfg>;
525						};
526					};
527				};
528			};
529		};
530
531		watchdog: watchdog@10007000 {
532			compatible = "mediatek,mt8173-wdt",
533				     "mediatek,mt6589-wdt";
534			reg = <0 0x10007000 0 0x100>;
535		};
536
537		timer: timer@10008000 {
538			compatible = "mediatek,mt8173-timer",
539				     "mediatek,mt6577-timer";
540			reg = <0 0x10008000 0 0x1000>;
541			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_LOW>;
542			clocks = <&infracfg CLK_INFRA_CLK_13M>,
543				 <&topckgen CLK_TOP_RTC_SEL>;
544		};
545
546		pwrap: pwrap@1000d000 {
547			compatible = "mediatek,mt8173-pwrap";
548			reg = <0 0x1000d000 0 0x1000>;
549			reg-names = "pwrap";
550			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
551			resets = <&infracfg MT8173_INFRA_PMIC_WRAP_RST>;
552			reset-names = "pwrap";
553			clocks = <&infracfg CLK_INFRA_PMICSPI>, <&infracfg CLK_INFRA_PMICWRAP>;
554			clock-names = "spi", "wrap";
555		};
556
557		cec: cec@10013000 {
558			compatible = "mediatek,mt8173-cec";
559			reg = <0 0x10013000 0 0xbc>;
560			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_LOW>;
561			clocks = <&infracfg CLK_INFRA_CEC>;
562			status = "disabled";
563		};
564
565		vpu: vpu@10020000 {
566			compatible = "mediatek,mt8173-vpu";
567			reg = <0 0x10020000 0 0x30000>,
568			      <0 0x10050000 0 0x100>;
569			reg-names = "tcm", "cfg_reg";
570			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
571			clocks = <&topckgen CLK_TOP_SCP_SEL>;
572			clock-names = "main";
573			memory-region = <&vpu_dma_reserved>;
574		};
575
576		sysirq: intpol-controller@10200620 {
577			compatible = "mediatek,mt8173-sysirq",
578				     "mediatek,mt6577-sysirq";
579			interrupt-controller;
580			#interrupt-cells = <3>;
581			interrupt-parent = <&gic>;
582			reg = <0 0x10200620 0 0x20>;
583		};
584
585		iommu: iommu@10205000 {
586			compatible = "mediatek,mt8173-m4u";
587			reg = <0 0x10205000 0 0x1000>;
588			interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_LOW>;
589			clocks = <&infracfg CLK_INFRA_M4U>;
590			clock-names = "bclk";
591			mediatek,larbs = <&larb0 &larb1 &larb2
592					  &larb3 &larb4 &larb5>;
593			#iommu-cells = <1>;
594		};
595
596		efuse: efuse@10206000 {
597			compatible = "mediatek,mt8173-efuse";
598			reg = <0 0x10206000 0 0x1000>;
599			#address-cells = <1>;
600			#size-cells = <1>;
601			thermal_calibration: calib@528 {
602				reg = <0x528 0xc>;
603			};
604		};
605
606		apmixedsys: clock-controller@10209000 {
607			compatible = "mediatek,mt8173-apmixedsys";
608			reg = <0 0x10209000 0 0x1000>;
609			#clock-cells = <1>;
610		};
611
612		hdmi_phy: hdmi-phy@10209100 {
613			compatible = "mediatek,mt8173-hdmi-phy";
614			reg = <0 0x10209100 0 0x24>;
615			clocks = <&apmixedsys CLK_APMIXED_HDMI_REF>;
616			clock-names = "pll_ref";
617			clock-output-names = "hdmitx_dig_cts";
618			mediatek,ibias = <0xa>;
619			mediatek,ibias_up = <0x1c>;
620			#clock-cells = <0>;
621			#phy-cells = <0>;
622			status = "disabled";
623		};
624
625		gce: mailbox@10212000 {
626			compatible = "mediatek,mt8173-gce";
627			reg = <0 0x10212000 0 0x1000>;
628			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_LOW>;
629			clocks = <&infracfg CLK_INFRA_GCE>;
630			clock-names = "gce";
631			#mbox-cells = <2>;
632		};
633
634		mipi_tx0: dsi-phy@10215000 {
635			compatible = "mediatek,mt8173-mipi-tx";
636			reg = <0 0x10215000 0 0x1000>;
637			clocks = <&clk26m>;
638			clock-output-names = "mipi_tx0_pll";
639			#clock-cells = <0>;
640			#phy-cells = <0>;
641			status = "disabled";
642		};
643
644		mipi_tx1: dsi-phy@10216000 {
645			compatible = "mediatek,mt8173-mipi-tx";
646			reg = <0 0x10216000 0 0x1000>;
647			clocks = <&clk26m>;
648			clock-output-names = "mipi_tx1_pll";
649			#clock-cells = <0>;
650			#phy-cells = <0>;
651			status = "disabled";
652		};
653
654		gic: interrupt-controller@10221000 {
655			compatible = "arm,gic-400";
656			#interrupt-cells = <3>;
657			interrupt-parent = <&gic>;
658			interrupt-controller;
659			reg = <0 0x10221000 0 0x1000>,
660			      <0 0x10222000 0 0x2000>,
661			      <0 0x10224000 0 0x2000>,
662			      <0 0x10226000 0 0x2000>;
663			interrupts = <GIC_PPI 9
664				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
665		};
666
667		auxadc: auxadc@11001000 {
668			compatible = "mediatek,mt8173-auxadc";
669			reg = <0 0x11001000 0 0x1000>;
670			clocks = <&pericfg CLK_PERI_AUXADC>;
671			clock-names = "main";
672			#io-channel-cells = <1>;
673		};
674
675		uart0: serial@11002000 {
676			compatible = "mediatek,mt8173-uart",
677				     "mediatek,mt6577-uart";
678			reg = <0 0x11002000 0 0x400>;
679			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_LOW>;
680			clocks = <&pericfg CLK_PERI_UART0_SEL>, <&pericfg CLK_PERI_UART0>;
681			clock-names = "baud", "bus";
682			status = "disabled";
683		};
684
685		uart1: serial@11003000 {
686			compatible = "mediatek,mt8173-uart",
687				     "mediatek,mt6577-uart";
688			reg = <0 0x11003000 0 0x400>;
689			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>;
690			clocks = <&pericfg CLK_PERI_UART1_SEL>, <&pericfg CLK_PERI_UART1>;
691			clock-names = "baud", "bus";
692			status = "disabled";
693		};
694
695		uart2: serial@11004000 {
696			compatible = "mediatek,mt8173-uart",
697				     "mediatek,mt6577-uart";
698			reg = <0 0x11004000 0 0x400>;
699			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>;
700			clocks = <&pericfg CLK_PERI_UART2_SEL>, <&pericfg CLK_PERI_UART2>;
701			clock-names = "baud", "bus";
702			status = "disabled";
703		};
704
705		uart3: serial@11005000 {
706			compatible = "mediatek,mt8173-uart",
707				     "mediatek,mt6577-uart";
708			reg = <0 0x11005000 0 0x400>;
709			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>;
710			clocks = <&pericfg CLK_PERI_UART3_SEL>, <&pericfg CLK_PERI_UART3>;
711			clock-names = "baud", "bus";
712			status = "disabled";
713		};
714
715		i2c0: i2c@11007000 {
716			compatible = "mediatek,mt8173-i2c";
717			reg = <0 0x11007000 0 0x70>,
718			      <0 0x11000100 0 0x80>;
719			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_LOW>;
720			clock-div = <16>;
721			clocks = <&pericfg CLK_PERI_I2C0>,
722				 <&pericfg CLK_PERI_AP_DMA>;
723			clock-names = "main", "dma";
724			pinctrl-names = "default";
725			pinctrl-0 = <&i2c0_pins_a>;
726			#address-cells = <1>;
727			#size-cells = <0>;
728			status = "disabled";
729		};
730
731		i2c1: i2c@11008000 {
732			compatible = "mediatek,mt8173-i2c";
733			reg = <0 0x11008000 0 0x70>,
734			      <0 0x11000180 0 0x80>;
735			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>;
736			clock-div = <16>;
737			clocks = <&pericfg CLK_PERI_I2C1>,
738				 <&pericfg CLK_PERI_AP_DMA>;
739			clock-names = "main", "dma";
740			pinctrl-names = "default";
741			pinctrl-0 = <&i2c1_pins_a>;
742			#address-cells = <1>;
743			#size-cells = <0>;
744			status = "disabled";
745		};
746
747		i2c2: i2c@11009000 {
748			compatible = "mediatek,mt8173-i2c";
749			reg = <0 0x11009000 0 0x70>,
750			      <0 0x11000200 0 0x80>;
751			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_LOW>;
752			clock-div = <16>;
753			clocks = <&pericfg CLK_PERI_I2C2>,
754				 <&pericfg CLK_PERI_AP_DMA>;
755			clock-names = "main", "dma";
756			pinctrl-names = "default";
757			pinctrl-0 = <&i2c2_pins_a>;
758			#address-cells = <1>;
759			#size-cells = <0>;
760			status = "disabled";
761		};
762
763		spi: spi@1100a000 {
764			compatible = "mediatek,mt8173-spi";
765			#address-cells = <1>;
766			#size-cells = <0>;
767			reg = <0 0x1100a000 0 0x1000>;
768			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_LOW>;
769			clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
770				 <&topckgen CLK_TOP_SPI_SEL>,
771				 <&pericfg CLK_PERI_SPI0>;
772			clock-names = "parent-clk", "sel-clk", "spi-clk";
773			status = "disabled";
774		};
775
776		thermal: thermal@1100b000 {
777			#thermal-sensor-cells = <0>;
778			compatible = "mediatek,mt8173-thermal";
779			reg = <0 0x1100b000 0 0x1000>;
780			interrupts = <0 70 IRQ_TYPE_LEVEL_LOW>;
781			clocks = <&pericfg CLK_PERI_THERM>, <&pericfg CLK_PERI_AUXADC>;
782			clock-names = "therm", "auxadc";
783			resets = <&pericfg MT8173_PERI_THERM_SW_RST>;
784			mediatek,auxadc = <&auxadc>;
785			mediatek,apmixedsys = <&apmixedsys>;
786			nvmem-cells = <&thermal_calibration>;
787			nvmem-cell-names = "calibration-data";
788		};
789
790		nor_flash: spi@1100d000 {
791			compatible = "mediatek,mt8173-nor";
792			reg = <0 0x1100d000 0 0xe0>;
793			clocks = <&pericfg CLK_PERI_SPI>,
794				 <&topckgen CLK_TOP_SPINFI_IFR_SEL>;
795			clock-names = "spi", "sf";
796			#address-cells = <1>;
797			#size-cells = <0>;
798			status = "disabled";
799		};
800
801		i2c3: i2c@11010000 {
802			compatible = "mediatek,mt8173-i2c";
803			reg = <0 0x11010000 0 0x70>,
804			      <0 0x11000280 0 0x80>;
805			interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>;
806			clock-div = <16>;
807			clocks = <&pericfg CLK_PERI_I2C3>,
808				 <&pericfg CLK_PERI_AP_DMA>;
809			clock-names = "main", "dma";
810			pinctrl-names = "default";
811			pinctrl-0 = <&i2c3_pins_a>;
812			#address-cells = <1>;
813			#size-cells = <0>;
814			status = "disabled";
815		};
816
817		i2c4: i2c@11011000 {
818			compatible = "mediatek,mt8173-i2c";
819			reg = <0 0x11011000 0 0x70>,
820			      <0 0x11000300 0 0x80>;
821			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_LOW>;
822			clock-div = <16>;
823			clocks = <&pericfg CLK_PERI_I2C4>,
824				 <&pericfg CLK_PERI_AP_DMA>;
825			clock-names = "main", "dma";
826			pinctrl-names = "default";
827			pinctrl-0 = <&i2c4_pins_a>;
828			#address-cells = <1>;
829			#size-cells = <0>;
830			status = "disabled";
831		};
832
833		hdmiddc0: i2c@11012000 {
834			compatible = "mediatek,mt8173-hdmi-ddc";
835			interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_LOW>;
836			reg = <0 0x11012000 0 0x1C>;
837			clocks = <&pericfg CLK_PERI_I2C5>;
838			clock-names = "ddc-i2c";
839		};
840
841		i2c6: i2c@11013000 {
842			compatible = "mediatek,mt8173-i2c";
843			reg = <0 0x11013000 0 0x70>,
844			      <0 0x11000080 0 0x80>;
845			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_LOW>;
846			clock-div = <16>;
847			clocks = <&pericfg CLK_PERI_I2C6>,
848				 <&pericfg CLK_PERI_AP_DMA>;
849			clock-names = "main", "dma";
850			pinctrl-names = "default";
851			pinctrl-0 = <&i2c6_pins_a>;
852			#address-cells = <1>;
853			#size-cells = <0>;
854			status = "disabled";
855		};
856
857		afe: audio-controller@11220000  {
858			compatible = "mediatek,mt8173-afe-pcm";
859			reg = <0 0x11220000 0 0x1000>;
860			interrupts = <GIC_SPI 134 IRQ_TYPE_EDGE_FALLING>;
861			power-domains = <&spm MT8173_POWER_DOMAIN_AUDIO>;
862			clocks = <&infracfg CLK_INFRA_AUDIO>,
863				 <&topckgen CLK_TOP_AUDIO_SEL>,
864				 <&topckgen CLK_TOP_AUD_INTBUS_SEL>,
865				 <&topckgen CLK_TOP_APLL1_DIV0>,
866				 <&topckgen CLK_TOP_APLL2_DIV0>,
867				 <&topckgen CLK_TOP_I2S0_M_SEL>,
868				 <&topckgen CLK_TOP_I2S1_M_SEL>,
869				 <&topckgen CLK_TOP_I2S2_M_SEL>,
870				 <&topckgen CLK_TOP_I2S3_M_SEL>,
871				 <&topckgen CLK_TOP_I2S3_B_SEL>;
872			clock-names = "infra_sys_audio_clk",
873				      "top_pdn_audio",
874				      "top_pdn_aud_intbus",
875				      "bck0",
876				      "bck1",
877				      "i2s0_m",
878				      "i2s1_m",
879				      "i2s2_m",
880				      "i2s3_m",
881				      "i2s3_b";
882			assigned-clocks = <&topckgen CLK_TOP_AUD_1_SEL>,
883					  <&topckgen CLK_TOP_AUD_2_SEL>;
884			assigned-clock-parents = <&topckgen CLK_TOP_APLL1>,
885						 <&topckgen CLK_TOP_APLL2>;
886		};
887
888		mmc0: mmc@11230000 {
889			compatible = "mediatek,mt8173-mmc";
890			reg = <0 0x11230000 0 0x1000>;
891			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_LOW>;
892			clocks = <&pericfg CLK_PERI_MSDC30_0>,
893				 <&topckgen CLK_TOP_MSDC50_0_H_SEL>;
894			clock-names = "source", "hclk";
895			status = "disabled";
896		};
897
898		mmc1: mmc@11240000 {
899			compatible = "mediatek,mt8173-mmc";
900			reg = <0 0x11240000 0 0x1000>;
901			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_LOW>;
902			clocks = <&pericfg CLK_PERI_MSDC30_1>,
903				 <&topckgen CLK_TOP_AXI_SEL>;
904			clock-names = "source", "hclk";
905			status = "disabled";
906		};
907
908		mmc2: mmc@11250000 {
909			compatible = "mediatek,mt8173-mmc";
910			reg = <0 0x11250000 0 0x1000>;
911			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_LOW>;
912			clocks = <&pericfg CLK_PERI_MSDC30_2>,
913				 <&topckgen CLK_TOP_AXI_SEL>;
914			clock-names = "source", "hclk";
915			status = "disabled";
916		};
917
918		mmc3: mmc@11260000 {
919			compatible = "mediatek,mt8173-mmc";
920			reg = <0 0x11260000 0 0x1000>;
921			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_LOW>;
922			clocks = <&pericfg CLK_PERI_MSDC30_3>,
923				 <&topckgen CLK_TOP_MSDC50_2_H_SEL>;
924			clock-names = "source", "hclk";
925			status = "disabled";
926		};
927
928		ssusb: usb@11271000 {
929			compatible = "mediatek,mt8173-mtu3", "mediatek,mtu3";
930			reg = <0 0x11271000 0 0x3000>,
931			      <0 0x11280700 0 0x0100>;
932			reg-names = "mac", "ippc";
933			interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_LOW>;
934			phys = <&u2port0 PHY_TYPE_USB2>,
935			       <&u3port0 PHY_TYPE_USB3>,
936			       <&u2port1 PHY_TYPE_USB2>;
937			power-domains = <&spm MT8173_POWER_DOMAIN_USB>;
938			clocks = <&topckgen CLK_TOP_USB30_SEL>, <&clk26m>;
939			clock-names = "sys_ck", "ref_ck";
940			mediatek,syscon-wakeup = <&pericfg 0x400 1>;
941			#address-cells = <2>;
942			#size-cells = <2>;
943			ranges;
944			status = "disabled";
945
946			usb_host: usb@11270000 {
947				compatible = "mediatek,mt8173-xhci",
948					     "mediatek,mtk-xhci";
949				reg = <0 0x11270000 0 0x1000>;
950				reg-names = "mac";
951				interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_LOW>;
952				power-domains = <&spm MT8173_POWER_DOMAIN_USB>;
953				clocks = <&topckgen CLK_TOP_USB30_SEL>, <&clk26m>;
954				clock-names = "sys_ck", "ref_ck";
955				status = "disabled";
956			};
957		};
958
959		u3phy: t-phy@11290000 {
960			compatible = "mediatek,mt8173-u3phy";
961			reg = <0 0x11290000 0 0x800>;
962			#address-cells = <2>;
963			#size-cells = <2>;
964			ranges;
965			status = "okay";
966
967			u2port0: usb-phy@11290800 {
968				reg = <0 0x11290800 0 0x100>;
969				clocks = <&apmixedsys CLK_APMIXED_REF2USB_TX>;
970				clock-names = "ref";
971				#phy-cells = <1>;
972				status = "okay";
973			};
974
975			u3port0: usb-phy@11290900 {
976				reg = <0 0x11290900 0 0x700>;
977				clocks = <&clk26m>;
978				clock-names = "ref";
979				#phy-cells = <1>;
980				status = "okay";
981			};
982
983			u2port1: usb-phy@11291000 {
984				reg = <0 0x11291000 0 0x100>;
985				clocks = <&apmixedsys CLK_APMIXED_REF2USB_TX>;
986				clock-names = "ref";
987				#phy-cells = <1>;
988				status = "okay";
989			};
990		};
991
992		mmsys: syscon@14000000 {
993			compatible = "mediatek,mt8173-mmsys", "syscon";
994			reg = <0 0x14000000 0 0x1000>;
995			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
996			assigned-clocks = <&topckgen CLK_TOP_MM_SEL>;
997			assigned-clock-rates = <400000000>;
998			#clock-cells = <1>;
999			#reset-cells = <1>;
1000			mboxes = <&gce 0 CMDQ_THR_PRIO_HIGHEST>,
1001				 <&gce 1 CMDQ_THR_PRIO_HIGHEST>;
1002			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0 0x1000>;
1003		};
1004
1005		mdp_rdma0: rdma@14001000 {
1006			compatible = "mediatek,mt8173-mdp-rdma",
1007				     "mediatek,mt8173-mdp";
1008			reg = <0 0x14001000 0 0x1000>;
1009			clocks = <&mmsys CLK_MM_MDP_RDMA0>,
1010				 <&mmsys CLK_MM_MUTEX_32K>;
1011			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1012			iommus = <&iommu M4U_PORT_MDP_RDMA0>;
1013			mediatek,larb = <&larb0>;
1014			mediatek,vpu = <&vpu>;
1015		};
1016
1017		mdp_rdma1: rdma@14002000 {
1018			compatible = "mediatek,mt8173-mdp-rdma";
1019			reg = <0 0x14002000 0 0x1000>;
1020			clocks = <&mmsys CLK_MM_MDP_RDMA1>,
1021				 <&mmsys CLK_MM_MUTEX_32K>;
1022			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1023			iommus = <&iommu M4U_PORT_MDP_RDMA1>;
1024			mediatek,larb = <&larb4>;
1025		};
1026
1027		mdp_rsz0: rsz@14003000 {
1028			compatible = "mediatek,mt8173-mdp-rsz";
1029			reg = <0 0x14003000 0 0x1000>;
1030			clocks = <&mmsys CLK_MM_MDP_RSZ0>;
1031			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1032		};
1033
1034		mdp_rsz1: rsz@14004000 {
1035			compatible = "mediatek,mt8173-mdp-rsz";
1036			reg = <0 0x14004000 0 0x1000>;
1037			clocks = <&mmsys CLK_MM_MDP_RSZ1>;
1038			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1039		};
1040
1041		mdp_rsz2: rsz@14005000 {
1042			compatible = "mediatek,mt8173-mdp-rsz";
1043			reg = <0 0x14005000 0 0x1000>;
1044			clocks = <&mmsys CLK_MM_MDP_RSZ2>;
1045			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1046		};
1047
1048		mdp_wdma0: wdma@14006000 {
1049			compatible = "mediatek,mt8173-mdp-wdma";
1050			reg = <0 0x14006000 0 0x1000>;
1051			clocks = <&mmsys CLK_MM_MDP_WDMA>;
1052			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1053			iommus = <&iommu M4U_PORT_MDP_WDMA>;
1054			mediatek,larb = <&larb0>;
1055		};
1056
1057		mdp_wrot0: wrot@14007000 {
1058			compatible = "mediatek,mt8173-mdp-wrot";
1059			reg = <0 0x14007000 0 0x1000>;
1060			clocks = <&mmsys CLK_MM_MDP_WROT0>;
1061			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1062			iommus = <&iommu M4U_PORT_MDP_WROT0>;
1063			mediatek,larb = <&larb0>;
1064		};
1065
1066		mdp_wrot1: wrot@14008000 {
1067			compatible = "mediatek,mt8173-mdp-wrot";
1068			reg = <0 0x14008000 0 0x1000>;
1069			clocks = <&mmsys CLK_MM_MDP_WROT1>;
1070			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1071			iommus = <&iommu M4U_PORT_MDP_WROT1>;
1072			mediatek,larb = <&larb4>;
1073		};
1074
1075		ovl0: ovl@1400c000 {
1076			compatible = "mediatek,mt8173-disp-ovl";
1077			reg = <0 0x1400c000 0 0x1000>;
1078			interrupts = <GIC_SPI 180 IRQ_TYPE_LEVEL_LOW>;
1079			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1080			clocks = <&mmsys CLK_MM_DISP_OVL0>;
1081			iommus = <&iommu M4U_PORT_DISP_OVL0>;
1082			mediatek,larb = <&larb0>;
1083			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xc000 0x1000>;
1084		};
1085
1086		ovl1: ovl@1400d000 {
1087			compatible = "mediatek,mt8173-disp-ovl";
1088			reg = <0 0x1400d000 0 0x1000>;
1089			interrupts = <GIC_SPI 181 IRQ_TYPE_LEVEL_LOW>;
1090			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1091			clocks = <&mmsys CLK_MM_DISP_OVL1>;
1092			iommus = <&iommu M4U_PORT_DISP_OVL1>;
1093			mediatek,larb = <&larb4>;
1094			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xd000 0x1000>;
1095		};
1096
1097		rdma0: rdma@1400e000 {
1098			compatible = "mediatek,mt8173-disp-rdma";
1099			reg = <0 0x1400e000 0 0x1000>;
1100			interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_LOW>;
1101			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1102			clocks = <&mmsys CLK_MM_DISP_RDMA0>;
1103			iommus = <&iommu M4U_PORT_DISP_RDMA0>;
1104			mediatek,larb = <&larb0>;
1105			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xe000 0x1000>;
1106		};
1107
1108		rdma1: rdma@1400f000 {
1109			compatible = "mediatek,mt8173-disp-rdma";
1110			reg = <0 0x1400f000 0 0x1000>;
1111			interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_LOW>;
1112			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1113			clocks = <&mmsys CLK_MM_DISP_RDMA1>;
1114			iommus = <&iommu M4U_PORT_DISP_RDMA1>;
1115			mediatek,larb = <&larb4>;
1116			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xf000 0x1000>;
1117		};
1118
1119		rdma2: rdma@14010000 {
1120			compatible = "mediatek,mt8173-disp-rdma";
1121			reg = <0 0x14010000 0 0x1000>;
1122			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_LOW>;
1123			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1124			clocks = <&mmsys CLK_MM_DISP_RDMA2>;
1125			iommus = <&iommu M4U_PORT_DISP_RDMA2>;
1126			mediatek,larb = <&larb4>;
1127			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0 0x1000>;
1128		};
1129
1130		wdma0: wdma@14011000 {
1131			compatible = "mediatek,mt8173-disp-wdma";
1132			reg = <0 0x14011000 0 0x1000>;
1133			interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_LOW>;
1134			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1135			clocks = <&mmsys CLK_MM_DISP_WDMA0>;
1136			iommus = <&iommu M4U_PORT_DISP_WDMA0>;
1137			mediatek,larb = <&larb0>;
1138			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x1000 0x1000>;
1139		};
1140
1141		wdma1: wdma@14012000 {
1142			compatible = "mediatek,mt8173-disp-wdma";
1143			reg = <0 0x14012000 0 0x1000>;
1144			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_LOW>;
1145			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1146			clocks = <&mmsys CLK_MM_DISP_WDMA1>;
1147			iommus = <&iommu M4U_PORT_DISP_WDMA1>;
1148			mediatek,larb = <&larb4>;
1149			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x2000 0x1000>;
1150		};
1151
1152		color0: color@14013000 {
1153			compatible = "mediatek,mt8173-disp-color";
1154			reg = <0 0x14013000 0 0x1000>;
1155			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_LOW>;
1156			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1157			clocks = <&mmsys CLK_MM_DISP_COLOR0>;
1158			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x3000 0x1000>;
1159		};
1160
1161		color1: color@14014000 {
1162			compatible = "mediatek,mt8173-disp-color";
1163			reg = <0 0x14014000 0 0x1000>;
1164			interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_LOW>;
1165			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1166			clocks = <&mmsys CLK_MM_DISP_COLOR1>;
1167			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x4000 0x1000>;
1168		};
1169
1170		aal@14015000 {
1171			compatible = "mediatek,mt8173-disp-aal";
1172			reg = <0 0x14015000 0 0x1000>;
1173			interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_LOW>;
1174			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1175			clocks = <&mmsys CLK_MM_DISP_AAL>;
1176			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x5000 0x1000>;
1177		};
1178
1179		gamma@14016000 {
1180			compatible = "mediatek,mt8173-disp-gamma";
1181			reg = <0 0x14016000 0 0x1000>;
1182			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_LOW>;
1183			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1184			clocks = <&mmsys CLK_MM_DISP_GAMMA>;
1185			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x6000 0x1000>;
1186		};
1187
1188		merge@14017000 {
1189			compatible = "mediatek,mt8173-disp-merge";
1190			reg = <0 0x14017000 0 0x1000>;
1191			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1192			clocks = <&mmsys CLK_MM_DISP_MERGE>;
1193		};
1194
1195		split0: split@14018000 {
1196			compatible = "mediatek,mt8173-disp-split";
1197			reg = <0 0x14018000 0 0x1000>;
1198			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1199			clocks = <&mmsys CLK_MM_DISP_SPLIT0>;
1200		};
1201
1202		split1: split@14019000 {
1203			compatible = "mediatek,mt8173-disp-split";
1204			reg = <0 0x14019000 0 0x1000>;
1205			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1206			clocks = <&mmsys CLK_MM_DISP_SPLIT1>;
1207		};
1208
1209		ufoe@1401a000 {
1210			compatible = "mediatek,mt8173-disp-ufoe";
1211			reg = <0 0x1401a000 0 0x1000>;
1212			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_LOW>;
1213			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1214			clocks = <&mmsys CLK_MM_DISP_UFOE>;
1215			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0xa000 0x1000>;
1216		};
1217
1218		dsi0: dsi@1401b000 {
1219			compatible = "mediatek,mt8173-dsi";
1220			reg = <0 0x1401b000 0 0x1000>;
1221			interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_LOW>;
1222			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1223			clocks = <&mmsys CLK_MM_DSI0_ENGINE>,
1224				 <&mmsys CLK_MM_DSI0_DIGITAL>,
1225				 <&mipi_tx0>;
1226			clock-names = "engine", "digital", "hs";
1227			resets = <&mmsys MT8173_MMSYS_SW0_RST_B_DISP_DSI0>;
1228			phys = <&mipi_tx0>;
1229			phy-names = "dphy";
1230			status = "disabled";
1231		};
1232
1233		dsi1: dsi@1401c000 {
1234			compatible = "mediatek,mt8173-dsi";
1235			reg = <0 0x1401c000 0 0x1000>;
1236			interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_LOW>;
1237			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1238			clocks = <&mmsys CLK_MM_DSI1_ENGINE>,
1239				 <&mmsys CLK_MM_DSI1_DIGITAL>,
1240				 <&mipi_tx1>;
1241			clock-names = "engine", "digital", "hs";
1242			phys = <&mipi_tx1>;
1243			phy-names = "dphy";
1244			status = "disabled";
1245		};
1246
1247		dpi0: dpi@1401d000 {
1248			compatible = "mediatek,mt8173-dpi";
1249			reg = <0 0x1401d000 0 0x1000>;
1250			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_LOW>;
1251			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1252			clocks = <&mmsys CLK_MM_DPI_PIXEL>,
1253				 <&mmsys CLK_MM_DPI_ENGINE>,
1254				 <&apmixedsys CLK_APMIXED_TVDPLL>;
1255			clock-names = "pixel", "engine", "pll";
1256			status = "disabled";
1257
1258			port {
1259				dpi0_out: endpoint {
1260					remote-endpoint = <&hdmi0_in>;
1261				};
1262			};
1263		};
1264
1265		pwm0: pwm@1401e000 {
1266			compatible = "mediatek,mt8173-disp-pwm",
1267				     "mediatek,mt6595-disp-pwm";
1268			reg = <0 0x1401e000 0 0x1000>;
1269			#pwm-cells = <2>;
1270			clocks = <&mmsys CLK_MM_DISP_PWM026M>,
1271				 <&mmsys CLK_MM_DISP_PWM0MM>;
1272			clock-names = "main", "mm";
1273			status = "disabled";
1274		};
1275
1276		pwm1: pwm@1401f000 {
1277			compatible = "mediatek,mt8173-disp-pwm",
1278				     "mediatek,mt6595-disp-pwm";
1279			reg = <0 0x1401f000 0 0x1000>;
1280			#pwm-cells = <2>;
1281			clocks = <&mmsys CLK_MM_DISP_PWM126M>,
1282				 <&mmsys CLK_MM_DISP_PWM1MM>;
1283			clock-names = "main", "mm";
1284			status = "disabled";
1285		};
1286
1287		mutex: mutex@14020000 {
1288			compatible = "mediatek,mt8173-disp-mutex";
1289			reg = <0 0x14020000 0 0x1000>;
1290			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_LOW>;
1291			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1292			clocks = <&mmsys CLK_MM_MUTEX_32K>;
1293			mediatek,gce-events = <CMDQ_EVENT_MUTEX0_STREAM_EOF>,
1294                                              <CMDQ_EVENT_MUTEX1_STREAM_EOF>;
1295		};
1296
1297		larb0: larb@14021000 {
1298			compatible = "mediatek,mt8173-smi-larb";
1299			reg = <0 0x14021000 0 0x1000>;
1300			mediatek,smi = <&smi_common>;
1301			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1302			clocks = <&mmsys CLK_MM_SMI_LARB0>,
1303				 <&mmsys CLK_MM_SMI_LARB0>;
1304			clock-names = "apb", "smi";
1305		};
1306
1307		smi_common: smi@14022000 {
1308			compatible = "mediatek,mt8173-smi-common";
1309			reg = <0 0x14022000 0 0x1000>;
1310			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1311			clocks = <&mmsys CLK_MM_SMI_COMMON>,
1312				 <&mmsys CLK_MM_SMI_COMMON>;
1313			clock-names = "apb", "smi";
1314		};
1315
1316		od@14023000 {
1317			compatible = "mediatek,mt8173-disp-od";
1318			reg = <0 0x14023000 0 0x1000>;
1319			clocks = <&mmsys CLK_MM_DISP_OD>;
1320			mediatek,gce-client-reg = <&gce SUBSYS_1402XXXX 0x3000 0x1000>;
1321		};
1322
1323		hdmi0: hdmi@14025000 {
1324			compatible = "mediatek,mt8173-hdmi";
1325			reg = <0 0x14025000 0 0x400>;
1326			interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_LOW>;
1327			clocks = <&mmsys CLK_MM_HDMI_PIXEL>,
1328				 <&mmsys CLK_MM_HDMI_PLLCK>,
1329				 <&mmsys CLK_MM_HDMI_AUDIO>,
1330				 <&mmsys CLK_MM_HDMI_SPDIF>;
1331			clock-names = "pixel", "pll", "bclk", "spdif";
1332			pinctrl-names = "default";
1333			pinctrl-0 = <&hdmi_pin>;
1334			phys = <&hdmi_phy>;
1335			phy-names = "hdmi";
1336			mediatek,syscon-hdmi = <&mmsys 0x900>;
1337			assigned-clocks = <&topckgen CLK_TOP_HDMI_SEL>;
1338			assigned-clock-parents = <&hdmi_phy>;
1339			status = "disabled";
1340
1341			ports {
1342				#address-cells = <1>;
1343				#size-cells = <0>;
1344
1345				port@0 {
1346					reg = <0>;
1347
1348					hdmi0_in: endpoint {
1349						remote-endpoint = <&dpi0_out>;
1350					};
1351				};
1352			};
1353		};
1354
1355		larb4: larb@14027000 {
1356			compatible = "mediatek,mt8173-smi-larb";
1357			reg = <0 0x14027000 0 0x1000>;
1358			mediatek,smi = <&smi_common>;
1359			power-domains = <&spm MT8173_POWER_DOMAIN_MM>;
1360			clocks = <&mmsys CLK_MM_SMI_LARB4>,
1361				 <&mmsys CLK_MM_SMI_LARB4>;
1362			clock-names = "apb", "smi";
1363		};
1364
1365		imgsys: clock-controller@15000000 {
1366			compatible = "mediatek,mt8173-imgsys", "syscon";
1367			reg = <0 0x15000000 0 0x1000>;
1368			#clock-cells = <1>;
1369		};
1370
1371		larb2: larb@15001000 {
1372			compatible = "mediatek,mt8173-smi-larb";
1373			reg = <0 0x15001000 0 0x1000>;
1374			mediatek,smi = <&smi_common>;
1375			power-domains = <&spm MT8173_POWER_DOMAIN_ISP>;
1376			clocks = <&imgsys CLK_IMG_LARB2_SMI>,
1377				 <&imgsys CLK_IMG_LARB2_SMI>;
1378			clock-names = "apb", "smi";
1379		};
1380
1381		vdecsys: clock-controller@16000000 {
1382			compatible = "mediatek,mt8173-vdecsys", "syscon";
1383			reg = <0 0x16000000 0 0x1000>;
1384			#clock-cells = <1>;
1385		};
1386
1387		vcodec_dec: vcodec@16000000 {
1388			compatible = "mediatek,mt8173-vcodec-dec";
1389			reg = <0 0x16000000 0 0x100>,	/* VDEC_SYS */
1390			      <0 0x16020000 0 0x1000>,	/* VDEC_MISC */
1391			      <0 0x16021000 0 0x800>,	/* VDEC_LD */
1392			      <0 0x16021800 0 0x800>,	/* VDEC_TOP */
1393			      <0 0x16022000 0 0x1000>,	/* VDEC_CM */
1394			      <0 0x16023000 0 0x1000>,	/* VDEC_AD */
1395			      <0 0x16024000 0 0x1000>,	/* VDEC_AV */
1396			      <0 0x16025000 0 0x1000>,	/* VDEC_PP */
1397			      <0 0x16026800 0 0x800>,	/* VDEC_HWD */
1398			      <0 0x16027000 0 0x800>,	/* VDEC_HWQ */
1399			      <0 0x16027800 0 0x800>,	/* VDEC_HWB */
1400			      <0 0x16028400 0 0x400>;	/* VDEC_HWG */
1401			interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_LOW>;
1402			mediatek,larb = <&larb1>;
1403			iommus = <&iommu M4U_PORT_HW_VDEC_MC_EXT>,
1404				 <&iommu M4U_PORT_HW_VDEC_PP_EXT>,
1405				 <&iommu M4U_PORT_HW_VDEC_AVC_MV_EXT>,
1406				 <&iommu M4U_PORT_HW_VDEC_PRED_RD_EXT>,
1407				 <&iommu M4U_PORT_HW_VDEC_PRED_WR_EXT>,
1408				 <&iommu M4U_PORT_HW_VDEC_UFO_EXT>,
1409				 <&iommu M4U_PORT_HW_VDEC_VLD_EXT>,
1410				 <&iommu M4U_PORT_HW_VDEC_VLD2_EXT>;
1411			mediatek,vpu = <&vpu>;
1412			power-domains = <&spm MT8173_POWER_DOMAIN_VDEC>;
1413			clocks = <&apmixedsys CLK_APMIXED_VCODECPLL>,
1414				 <&topckgen CLK_TOP_UNIVPLL_D2>,
1415				 <&topckgen CLK_TOP_CCI400_SEL>,
1416				 <&topckgen CLK_TOP_VDEC_SEL>,
1417				 <&topckgen CLK_TOP_VCODECPLL>,
1418				 <&apmixedsys CLK_APMIXED_VENCPLL>,
1419				 <&topckgen CLK_TOP_VENC_LT_SEL>,
1420				 <&topckgen CLK_TOP_VCODECPLL_370P5>;
1421			clock-names = "vcodecpll",
1422				      "univpll_d2",
1423				      "clk_cci400_sel",
1424				      "vdec_sel",
1425				      "vdecpll",
1426				      "vencpll",
1427				      "venc_lt_sel",
1428				      "vdec_bus_clk_src";
1429			assigned-clocks = <&topckgen CLK_TOP_VENC_LT_SEL>,
1430					  <&topckgen CLK_TOP_CCI400_SEL>,
1431					  <&topckgen CLK_TOP_VDEC_SEL>,
1432					  <&apmixedsys CLK_APMIXED_VCODECPLL>,
1433					  <&apmixedsys CLK_APMIXED_VENCPLL>;
1434			assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL_370P5>,
1435						 <&topckgen CLK_TOP_UNIVPLL_D2>,
1436						 <&topckgen CLK_TOP_VCODECPLL>;
1437			assigned-clock-rates = <0>, <0>, <0>, <1482000000>, <800000000>;
1438		};
1439
1440		larb1: larb@16010000 {
1441			compatible = "mediatek,mt8173-smi-larb";
1442			reg = <0 0x16010000 0 0x1000>;
1443			mediatek,smi = <&smi_common>;
1444			power-domains = <&spm MT8173_POWER_DOMAIN_VDEC>;
1445			clocks = <&vdecsys CLK_VDEC_CKEN>,
1446				 <&vdecsys CLK_VDEC_LARB_CKEN>;
1447			clock-names = "apb", "smi";
1448		};
1449
1450		vencsys: clock-controller@18000000 {
1451			compatible = "mediatek,mt8173-vencsys", "syscon";
1452			reg = <0 0x18000000 0 0x1000>;
1453			#clock-cells = <1>;
1454		};
1455
1456		larb3: larb@18001000 {
1457			compatible = "mediatek,mt8173-smi-larb";
1458			reg = <0 0x18001000 0 0x1000>;
1459			mediatek,smi = <&smi_common>;
1460			power-domains = <&spm MT8173_POWER_DOMAIN_VENC>;
1461			clocks = <&vencsys CLK_VENC_CKE1>,
1462				 <&vencsys CLK_VENC_CKE0>;
1463			clock-names = "apb", "smi";
1464		};
1465
1466		vcodec_enc_avc: vcodec@18002000 {
1467			compatible = "mediatek,mt8173-vcodec-enc";
1468			reg = <0 0x18002000 0 0x1000>;	/* VENC_SYS */
1469			interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_LOW>;
1470			mediatek,larb = <&larb3>;
1471			iommus = <&iommu M4U_PORT_VENC_RCPU>,
1472				 <&iommu M4U_PORT_VENC_REC>,
1473				 <&iommu M4U_PORT_VENC_BSDMA>,
1474				 <&iommu M4U_PORT_VENC_SV_COMV>,
1475				 <&iommu M4U_PORT_VENC_RD_COMV>,
1476				 <&iommu M4U_PORT_VENC_CUR_LUMA>,
1477				 <&iommu M4U_PORT_VENC_CUR_CHROMA>,
1478				 <&iommu M4U_PORT_VENC_REF_LUMA>,
1479				 <&iommu M4U_PORT_VENC_REF_CHROMA>,
1480				 <&iommu M4U_PORT_VENC_NBM_RDMA>,
1481				 <&iommu M4U_PORT_VENC_NBM_WDMA>;
1482			mediatek,vpu = <&vpu>;
1483			clocks = <&topckgen CLK_TOP_VENC_SEL>;
1484			clock-names = "venc_sel";
1485			assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>;
1486			assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL>;
1487		};
1488
1489		jpegdec: jpegdec@18004000 {
1490			compatible = "mediatek,mt8173-jpgdec";
1491			reg = <0 0x18004000 0 0x1000>;
1492			interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_LOW>;
1493			clocks = <&vencsys CLK_VENC_CKE0>,
1494				 <&vencsys CLK_VENC_CKE3>;
1495			clock-names = "jpgdec-smi",
1496				      "jpgdec";
1497			power-domains = <&spm MT8173_POWER_DOMAIN_VENC>;
1498			mediatek,larb = <&larb3>;
1499			iommus = <&iommu M4U_PORT_JPGDEC_WDMA>,
1500				 <&iommu M4U_PORT_JPGDEC_BSDMA>;
1501		};
1502
1503		vencltsys: clock-controller@19000000 {
1504			compatible = "mediatek,mt8173-vencltsys", "syscon";
1505			reg = <0 0x19000000 0 0x1000>;
1506			#clock-cells = <1>;
1507		};
1508
1509		larb5: larb@19001000 {
1510			compatible = "mediatek,mt8173-smi-larb";
1511			reg = <0 0x19001000 0 0x1000>;
1512			mediatek,smi = <&smi_common>;
1513			power-domains = <&spm MT8173_POWER_DOMAIN_VENC_LT>;
1514			clocks = <&vencltsys CLK_VENCLT_CKE1>,
1515				 <&vencltsys CLK_VENCLT_CKE0>;
1516			clock-names = "apb", "smi";
1517		};
1518
1519		vcodec_enc_vp8: vcodec@19002000 {
1520			compatible = "mediatek,mt8173-vcodec-enc-vp8";
1521			reg =  <0 0x19002000 0 0x1000>; /* VENC_LT_SYS */
1522			interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_LOW>;
1523			iommus = <&iommu M4U_PORT_VENC_RCPU_SET2>,
1524				 <&iommu M4U_PORT_VENC_REC_FRM_SET2>,
1525				 <&iommu M4U_PORT_VENC_BSDMA_SET2>,
1526				 <&iommu M4U_PORT_VENC_SV_COMA_SET2>,
1527				 <&iommu M4U_PORT_VENC_RD_COMA_SET2>,
1528				 <&iommu M4U_PORT_VENC_CUR_LUMA_SET2>,
1529				 <&iommu M4U_PORT_VENC_CUR_CHROMA_SET2>,
1530				 <&iommu M4U_PORT_VENC_REF_LUMA_SET2>,
1531				 <&iommu M4U_PORT_VENC_REC_CHROMA_SET2>;
1532			mediatek,larb = <&larb5>;
1533			mediatek,vpu = <&vpu>;
1534			clocks = <&topckgen CLK_TOP_VENC_LT_SEL>;
1535			clock-names = "venc_lt_sel";
1536			assigned-clocks = <&topckgen CLK_TOP_VENC_LT_SEL>;
1537			assigned-clock-parents =
1538				 <&topckgen CLK_TOP_VCODECPLL_370P5>;
1539		};
1540	};
1541};
1542