xref: /linux/arch/arm64/boot/dts/freescale/imx8mm-verdin.dtsi (revision 18f0817d2e9af479a40a1be4d83a849894d6b3f8)
1// SPDX-License-Identifier: GPL-2.0-or-later OR MIT
2/*
3 * Copyright 2022 Toradex
4 */
5
6#include <dt-bindings/phy/phy-imx8-pcie.h>
7#include <dt-bindings/pwm/pwm.h>
8#include "imx8mm.dtsi"
9#include "imx8mm-overdrive.dtsi"
10
11/ {
12	chosen {
13		stdout-path = &uart1;
14	};
15
16	aliases {
17		rtc0 = &rtc_i2c;
18		rtc1 = &snvs_rtc;
19	};
20
21	/* Fixed clock dedicated to SPI CAN controller */
22	clk40m: oscillator {
23		compatible = "fixed-clock";
24		#clock-cells = <0>;
25		clock-frequency = <40000000>;
26	};
27
28	gpio-keys {
29		compatible = "gpio-keys";
30		pinctrl-names = "default";
31		pinctrl-0 = <&pinctrl_gpio_keys>;
32
33		key-wakeup {
34			debounce-interval = <10>;
35			/* Verdin CTRL_WAKE1_MICO# (SODIMM 252) */
36			gpios = <&gpio4 28 GPIO_ACTIVE_LOW>;
37			label = "Wake-Up";
38			linux,code = <KEY_WAKEUP>;
39			wakeup-source;
40		};
41	};
42
43	hdmi_connector: hdmi-connector {
44		compatible = "hdmi-connector";
45		ddc-i2c-bus = <&i2c2>;
46		/* Verdin PWM_3_DSI (SODIMM 19) */
47		hpd-gpios = <&gpio1 1 GPIO_ACTIVE_HIGH>;
48		label = "hdmi";
49		pinctrl-names = "default";
50		pinctrl-0 = <&pinctrl_pwm_3_dsi_hpd_gpio>;
51		type = "a";
52		status = "disabled";
53	};
54
55	/* Carrier Board Supplies */
56	reg_1p8v: regulator-1p8v {
57		compatible = "regulator-fixed";
58		regulator-max-microvolt = <1800000>;
59		regulator-min-microvolt = <1800000>;
60		regulator-name = "+V1.8_SW";
61	};
62
63	reg_3p3v: regulator-3p3v {
64		compatible = "regulator-fixed";
65		regulator-max-microvolt = <3300000>;
66		regulator-min-microvolt = <3300000>;
67		regulator-name = "+V3.3_SW";
68	};
69
70	reg_5p0v: regulator-5p0v {
71		compatible = "regulator-fixed";
72		regulator-max-microvolt = <5000000>;
73		regulator-min-microvolt = <5000000>;
74		regulator-name = "+V5_SW";
75	};
76
77	/* Non PMIC On-module Supplies */
78	reg_ethphy: regulator-ethphy {
79		compatible = "regulator-fixed";
80		enable-active-high;
81		gpio = <&gpio2 20 GPIO_ACTIVE_HIGH>; /* PMIC_EN_ETH */
82		off-on-delay-us = <500000>;
83		pinctrl-names = "default";
84		pinctrl-0 = <&pinctrl_reg_eth>;
85		regulator-always-on;
86		regulator-boot-on;
87		regulator-max-microvolt = <3300000>;
88		regulator-min-microvolt = <3300000>;
89		regulator-name = "On-module +V3.3_ETH";
90		startup-delay-us = <200000>;
91	};
92
93	/*
94	 * By default we enable CTRL_SLEEP_MOCI#, this is required to have
95	 * peripherals on the carrier board powered.
96	 * If more granularity or power saving is required this can be disabled
97	 * in the carrier board device tree files.
98	 */
99	reg_force_sleep_moci: regulator-force-sleep-moci {
100		compatible = "regulator-fixed";
101		enable-active-high;
102		/* Verdin CTRL_SLEEP_MOCI# (SODIMM 256) */
103		gpio = <&gpio5 1 GPIO_ACTIVE_HIGH>;
104		regulator-always-on;
105		regulator-boot-on;
106		regulator-name = "CTRL_SLEEP_MOCI#";
107	};
108
109	reg_usb_otg1_vbus: regulator-usb-otg1 {
110		compatible = "regulator-fixed";
111		enable-active-high;
112		/* Verdin USB_1_EN (SODIMM 155) */
113		gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>;
114		pinctrl-names = "default";
115		pinctrl-0 = <&pinctrl_reg_usb1_en>;
116		regulator-max-microvolt = <5000000>;
117		regulator-min-microvolt = <5000000>;
118		regulator-name = "USB_1_EN";
119	};
120
121	reg_usb_otg2_vbus: regulator-usb-otg2 {
122		compatible = "regulator-fixed";
123		enable-active-high;
124		/* Verdin USB_2_EN (SODIMM 185) */
125		gpio = <&gpio1 14 GPIO_ACTIVE_HIGH>;
126		pinctrl-names = "default";
127		pinctrl-0 = <&pinctrl_reg_usb2_en>;
128		regulator-max-microvolt = <5000000>;
129		regulator-min-microvolt = <5000000>;
130		regulator-name = "USB_2_EN";
131	};
132
133	reg_usdhc2_vmmc: regulator-usdhc2 {
134		compatible = "regulator-fixed";
135		enable-active-high;
136		/* Verdin SD_1_PWR_EN (SODIMM 76) */
137		gpio = <&gpio3 5 GPIO_ACTIVE_HIGH>;
138		off-on-delay-us = <100000>;
139		pinctrl-names = "default";
140		pinctrl-0 = <&pinctrl_usdhc2_pwr_en>;
141		regulator-max-microvolt = <3300000>;
142		regulator-min-microvolt = <3300000>;
143		regulator-name = "+V3.3_SD";
144		startup-delay-us = <20000>;
145	};
146
147	reg_usdhc2_vqmmc: regulator-usdhc2-vqmmc {
148		compatible = "regulator-gpio";
149		pinctrl-names = "default";
150		pinctrl-0 = <&pinctrl_usdhc2_vsel>;
151		gpios = <&gpio1 4 GPIO_ACTIVE_HIGH>;
152		regulator-max-microvolt = <3300000>;
153		regulator-min-microvolt = <1800000>;
154		states = <1800000 0x1>,
155			 <3300000 0x0>;
156		regulator-name = "PMIC_USDHC_VSELECT";
157		vin-supply = <&reg_nvcc_sd>;
158	};
159
160	reserved-memory {
161		#address-cells = <2>;
162		#size-cells = <2>;
163		ranges;
164
165		/* Use the kernel configuration settings instead */
166		/delete-node/ linux,cma;
167	};
168};
169
170&A53_0 {
171	cpu-supply = <&reg_vdd_arm>;
172};
173
174&A53_1 {
175	cpu-supply = <&reg_vdd_arm>;
176};
177
178&A53_2 {
179	cpu-supply = <&reg_vdd_arm>;
180};
181
182&A53_3 {
183	cpu-supply = <&reg_vdd_arm>;
184};
185
186&cpu_alert0 {
187	temperature = <95000>;
188};
189
190&cpu_crit0 {
191	temperature = <105000>;
192};
193
194&ddrc {
195	operating-points-v2 = <&ddrc_opp_table>;
196
197	ddrc_opp_table: opp-table {
198		compatible = "operating-points-v2";
199
200		opp-25000000 {
201			opp-hz = /bits/ 64 <25000000>;
202		};
203
204		opp-100000000 {
205			opp-hz = /bits/ 64 <100000000>;
206		};
207
208		opp-750000000 {
209			opp-hz = /bits/ 64 <750000000>;
210		};
211	};
212};
213
214/* Verdin SPI_1 */
215&ecspi2 {
216	#address-cells = <1>;
217	#size-cells = <0>;
218	cs-gpios = <&gpio5 13 GPIO_ACTIVE_LOW>;
219	pinctrl-names = "default";
220	pinctrl-0 = <&pinctrl_ecspi2>;
221};
222
223/* On-module SPI */
224&ecspi3 {
225	#address-cells = <1>;
226	#size-cells = <0>;
227	cs-gpios = <&gpio5 25 GPIO_ACTIVE_LOW>, <&gpio4 19 GPIO_ACTIVE_LOW>;
228	pinctrl-names = "default";
229	pinctrl-0 = <&pinctrl_ecspi3>, <&pinctrl_tpm_spi_cs>;
230	status = "okay";
231
232	/* Verdin CAN_1 */
233	can1: can@0 {
234		compatible = "microchip,mcp251xfd";
235		clocks = <&clk40m>;
236		interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_LOW>;
237		pinctrl-names = "default";
238		pinctrl-0 = <&pinctrl_can1_int>;
239		reg = <0>;
240		spi-max-frequency = <8500000>;
241	};
242
243	verdin_som_tpm: tpm@1 {
244		compatible = "atmel,attpm20p", "tcg,tpm_tis-spi";
245		reg = <0x1>;
246		spi-max-frequency = <36000000>;
247	};
248};
249
250/* Verdin ETH_1 (On-module PHY) */
251&fec1 {
252	fsl,magic-packet;
253	phy-handle = <&ethphy0>;
254	phy-mode = "rgmii-id";
255	phy-supply = <&reg_ethphy>;
256	pinctrl-names = "default", "sleep";
257	pinctrl-0 = <&pinctrl_fec1>;
258	pinctrl-1 = <&pinctrl_fec1_sleep>;
259
260	mdio {
261		#address-cells = <1>;
262		#size-cells = <0>;
263
264		ethphy0: ethernet-phy@7 {
265			compatible = "ethernet-phy-ieee802.3-c22";
266			interrupt-parent = <&gpio1>;
267			interrupts = <10 IRQ_TYPE_LEVEL_LOW>;
268			micrel,led-mode = <0>;
269			reg = <7>;
270		};
271	};
272};
273
274/* Verdin QSPI_1 */
275&flexspi {
276	pinctrl-names = "default";
277	pinctrl-0 = <&pinctrl_flexspi0>;
278};
279
280&gpio1 {
281	gpio-line-names = "SODIMM_216",
282			  "SODIMM_19",
283			  "",
284			  "",
285			  "PMIC_USDHC_VSELECT",
286			  "",
287			  "",
288			  "",
289			  "SODIMM_220",
290			  "SODIMM_222",
291			  "",
292			  "SODIMM_218",
293			  "SODIMM_155",
294			  "SODIMM_157",
295			  "SODIMM_185",
296			  "SODIMM_187";
297};
298
299&gpio2 {
300	gpio-line-names = "",
301			  "",
302			  "",
303			  "",
304			  "",
305			  "",
306			  "",
307			  "",
308			  "",
309			  "",
310			  "",
311			  "",
312			  "SODIMM_84",
313			  "SODIMM_78",
314			  "SODIMM_74",
315			  "SODIMM_80",
316			  "SODIMM_82",
317			  "SODIMM_70",
318			  "SODIMM_72";
319};
320
321&gpio5 {
322	gpio-line-names = "SODIMM_131",
323			  "",
324			  "SODIMM_91",
325			  "SODIMM_16",
326			  "SODIMM_15",
327			  "SODIMM_208",
328			  "SODIMM_137",
329			  "SODIMM_139",
330			  "SODIMM_141",
331			  "SODIMM_143",
332			  "SODIMM_196",
333			  "SODIMM_200",
334			  "SODIMM_198",
335			  "SODIMM_202",
336			  "",
337			  "",
338			  "SODIMM_55",
339			  "SODIMM_53",
340			  "SODIMM_95",
341			  "SODIMM_93",
342			  "SODIMM_14",
343			  "SODIMM_12",
344			  "",
345			  "",
346			  "",
347			  "",
348			  "SODIMM_210",
349			  "SODIMM_212",
350			  "SODIMM_151",
351			  "SODIMM_153";
352};
353
354/* On-module I2C */
355&i2c1 {
356	clock-frequency = <400000>;
357	pinctrl-names = "default", "gpio";
358	pinctrl-0 = <&pinctrl_i2c1>;
359	pinctrl-1 = <&pinctrl_i2c1_gpio>;
360	scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
361	sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
362	single-master;
363	status = "okay";
364
365	pca9450: pmic@25 {
366		compatible = "nxp,pca9450a";
367		interrupt-parent = <&gpio1>;
368		/* PMIC PCA9450 PMIC_nINT GPIO1_IO3 */
369		interrupts = <3 IRQ_TYPE_LEVEL_LOW>;
370		pinctrl-names = "default";
371		pinctrl-0 = <&pinctrl_pmic>;
372		reg = <0x25>;
373
374		/*
375		 * The bootloader is expected to switch on the I2C level shifter for the TLA2024 ADC
376		 * behind this PMIC.
377		 */
378
379		regulators {
380			reg_vdd_soc: BUCK1 {
381				nxp,dvs-run-voltage = <850000>;
382				nxp,dvs-standby-voltage = <800000>;
383				regulator-always-on;
384				regulator-boot-on;
385				regulator-max-microvolt = <850000>;
386				regulator-min-microvolt = <800000>;
387				regulator-name = "On-module +VDD_SOC (BUCK1)";
388				regulator-ramp-delay = <3125>;
389			};
390
391			reg_vdd_arm: BUCK2 {
392				nxp,dvs-run-voltage = <950000>;
393				nxp,dvs-standby-voltage = <850000>;
394				regulator-always-on;
395				regulator-boot-on;
396				regulator-max-microvolt = <1050000>;
397				regulator-min-microvolt = <805000>;
398				regulator-name = "On-module +VDD_ARM (BUCK2)";
399				regulator-ramp-delay = <3125>;
400			};
401
402			reg_vdd_dram: BUCK3 {
403				regulator-always-on;
404				regulator-boot-on;
405				regulator-max-microvolt = <1000000>;
406				regulator-min-microvolt = <805000>;
407				regulator-name = "On-module +VDD_GPU_VPU_DDR (BUCK3)";
408			};
409
410			reg_vdd_3v3: BUCK4 {
411				regulator-always-on;
412				regulator-boot-on;
413				regulator-max-microvolt = <3300000>;
414				regulator-min-microvolt = <3300000>;
415				regulator-name = "On-module +V3.3 (BUCK4)";
416			};
417
418			reg_vdd_1v8: BUCK5 {
419				regulator-always-on;
420				regulator-boot-on;
421				regulator-max-microvolt = <1800000>;
422				regulator-min-microvolt = <1800000>;
423				regulator-name = "PWR_1V8_MOCI (BUCK5)";
424			};
425
426			reg_nvcc_dram: BUCK6 {
427				regulator-always-on;
428				regulator-boot-on;
429				regulator-max-microvolt = <1100000>;
430				regulator-min-microvolt = <1100000>;
431				regulator-name = "On-module +VDD_DDR (BUCK6)";
432			};
433
434			reg_nvcc_snvs: LDO1 {
435				regulator-always-on;
436				regulator-boot-on;
437				regulator-max-microvolt = <1800000>;
438				regulator-min-microvolt = <1800000>;
439				regulator-name = "On-module +V1.8_SNVS (LDO1)";
440			};
441
442			reg_vdd_snvs: LDO2 {
443				regulator-always-on;
444				regulator-boot-on;
445				regulator-max-microvolt = <800000>;
446				regulator-min-microvolt = <800000>;
447				regulator-name = "On-module +V0.8_SNVS (LDO2)";
448			};
449
450			reg_vdda: LDO3 {
451				regulator-always-on;
452				regulator-boot-on;
453				regulator-max-microvolt = <1800000>;
454				regulator-min-microvolt = <1800000>;
455				regulator-name = "On-module +V1.8A (LDO3)";
456			};
457
458			reg_vdd_phy: LDO4 {
459				regulator-always-on;
460				regulator-boot-on;
461				regulator-max-microvolt = <900000>;
462				regulator-min-microvolt = <900000>;
463				regulator-name = "On-module +V0.9_MIPI (LDO4)";
464			};
465
466			reg_nvcc_sd: LDO5 {
467				regulator-max-microvolt = <3300000>;
468				regulator-min-microvolt = <1800000>;
469				regulator-name = "On-module +V3.3_1.8_SD (LDO5)";
470			};
471		};
472	};
473
474	rtc_i2c: rtc@32 {
475		compatible = "epson,rx8130";
476		reg = <0x32>;
477	};
478
479	verdin_som_adc: adc@49 {
480		compatible = "ti,ads1015";
481		reg = <0x49>;
482		#address-cells = <1>;
483		#size-cells = <0>;
484		#io-channel-cells = <1>;
485
486		/* Verdin I2C_1 (ADC_4 - ADC_3) */
487		channel@0 {
488			reg = <0>;
489			ti,datarate = <4>;
490			ti,gain = <2>;
491		};
492
493		/* Verdin I2C_1 (ADC_4 - ADC_1) */
494		channel@1 {
495			reg = <1>;
496			ti,datarate = <4>;
497			ti,gain = <2>;
498		};
499
500		/* Verdin I2C_1 (ADC_3 - ADC_1) */
501		channel@2 {
502			reg = <2>;
503			ti,datarate = <4>;
504			ti,gain = <2>;
505		};
506
507		/* Verdin I2C_1 (ADC_2 - ADC_1) */
508		channel@3 {
509			reg = <3>;
510			ti,datarate = <4>;
511			ti,gain = <2>;
512		};
513
514		/* Verdin I2C_1 ADC_4 */
515		channel@4 {
516			reg = <4>;
517			ti,datarate = <4>;
518			ti,gain = <2>;
519		};
520
521		/* Verdin I2C_1 ADC_3 */
522		channel@5 {
523			reg = <5>;
524			ti,datarate = <4>;
525			ti,gain = <2>;
526		};
527
528		/* Verdin I2C_1 ADC_2 */
529		channel@6 {
530			reg = <6>;
531			ti,datarate = <4>;
532			ti,gain = <2>;
533		};
534
535		/* Verdin I2C_1 ADC_1 */
536		channel@7 {
537			reg = <7>;
538			ti,datarate = <4>;
539			ti,gain = <2>;
540		};
541	};
542
543	eeprom@50 {
544		compatible = "st,24c02", "atmel,24c02";
545		pagesize = <16>;
546		reg = <0x50>;
547	};
548};
549
550/* Verdin I2C_2_DSI */
551&i2c2 {
552	clock-frequency = <400000>;
553	pinctrl-names = "default", "gpio";
554	pinctrl-0 = <&pinctrl_i2c2>;
555	pinctrl-1 = <&pinctrl_i2c2_gpio>;
556	scl-gpios = <&gpio5 16 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
557	sda-gpios = <&gpio5 17 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
558	single-master;
559	status = "disabled";
560};
561
562/* Verdin I2C_3_HDMI N/A */
563
564/* Verdin I2C_4_CSI */
565&i2c3 {
566	clock-frequency = <400000>;
567	pinctrl-names = "default", "gpio";
568	pinctrl-0 = <&pinctrl_i2c3>;
569	pinctrl-1 = <&pinctrl_i2c3_gpio>;
570	scl-gpios = <&gpio5 18 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
571	sda-gpios = <&gpio5 19 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
572	single-master;
573};
574
575/* Verdin I2C_1 */
576&i2c4 {
577	clock-frequency = <400000>;
578	pinctrl-names = "default", "gpio";
579	pinctrl-0 = <&pinctrl_i2c4>;
580	pinctrl-1 = <&pinctrl_i2c4_gpio>;
581	scl-gpios = <&gpio5 20 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
582	sda-gpios = <&gpio5 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
583	single-master;
584
585	gpio_expander_21: gpio-expander@21 {
586		compatible = "nxp,pcal6416";
587		#gpio-cells = <2>;
588		gpio-controller;
589		reg = <0x21>;
590		vcc-supply = <&reg_3p3v>;
591		status = "disabled";
592	};
593
594	lvds_ti_sn65dsi84: bridge@2c {
595		compatible = "ti,sn65dsi84";
596		/* Verdin GPIO_9_DSI (SN65DSI84 IRQ, SODIMM 17, unused) */
597		/* Verdin GPIO_10_DSI (SODIMM 21) */
598		enable-gpios = <&gpio3 3 GPIO_ACTIVE_HIGH>;
599		pinctrl-names = "default";
600		pinctrl-0 = <&pinctrl_gpio_10_dsi>;
601		reg = <0x2c>;
602		status = "disabled";
603	};
604
605	/* Current measurement into module VCC */
606	hwmon: hwmon@40 {
607		compatible = "ti,ina219";
608		reg = <0x40>;
609		shunt-resistor = <10000>;
610		status = "disabled";
611	};
612
613	hdmi_lontium_lt8912: hdmi@48 {
614		compatible = "lontium,lt8912b";
615		pinctrl-names = "default";
616		pinctrl-0 = <&pinctrl_gpio_10_dsi>;
617		reg = <0x48>;
618		/* Verdin GPIO_9_DSI (LT8912 INT, SODIMM 17, unused) */
619		/* Verdin GPIO_10_DSI (SODIMM 21) */
620		reset-gpios = <&gpio3 3 GPIO_ACTIVE_LOW>;
621		status = "disabled";
622	};
623
624	atmel_mxt_ts: touch@4a {
625		compatible = "atmel,maxtouch";
626		/*
627		 * Verdin GPIO_9_DSI
628		 * (TOUCH_INT#, SODIMM 17, also routed to SN65DSI84 IRQ albeit currently unused)
629		 */
630		interrupt-parent = <&gpio3>;
631		interrupts = <15 IRQ_TYPE_EDGE_FALLING>;
632		pinctrl-names = "default";
633		pinctrl-0 = <&pinctrl_gpio_9_dsi>, <&pinctrl_i2s_2_bclk_touch_reset>;
634		reg = <0x4a>;
635		/* Verdin I2S_2_BCLK (TOUCH_RESET#, SODIMM 42) */
636		reset-gpios = <&gpio3 23 GPIO_ACTIVE_LOW>;
637		status = "disabled";
638	};
639
640	/* Temperature sensor on carrier board */
641	hwmon_temp: sensor@4f {
642		compatible = "ti,tmp75c";
643		reg = <0x4f>;
644		status = "disabled";
645	};
646
647	/* EEPROM on display adapter (MIPI DSI Display Adapter) */
648	eeprom_display_adapter: eeprom@50 {
649		compatible = "st,24c02", "atmel,24c02";
650		pagesize = <16>;
651		reg = <0x50>;
652		status = "disabled";
653	};
654
655	/* EEPROM on carrier board */
656	eeprom_carrier_board: eeprom@57 {
657		compatible = "st,24c02", "atmel,24c02";
658		pagesize = <16>;
659		reg = <0x57>;
660		status = "disabled";
661	};
662};
663
664/* Verdin PCIE_1 */
665&pcie0 {
666	assigned-clocks = <&clk IMX8MM_CLK_PCIE1_AUX>,
667			  <&clk IMX8MM_CLK_PCIE1_CTRL>;
668	assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_50M>,
669				 <&clk IMX8MM_SYS_PLL2_250M>;
670	assigned-clock-rates = <10000000>, <250000000>;
671	pinctrl-names = "default";
672	pinctrl-0 = <&pinctrl_pcie0>;
673	/* PCIE_1_RESET# (SODIMM 244) */
674	reset-gpio = <&gpio3 19 GPIO_ACTIVE_LOW>;
675};
676
677&pcie_phy {
678	clocks = <&clk IMX8MM_CLK_PCIE1_PHY>;
679	clock-names = "ref";
680	fsl,clkreq-unsupported;
681	fsl,refclk-pad-mode = <IMX8_PCIE_REFCLK_PAD_OUTPUT>;
682	fsl,tx-deemph-gen1 = <0x2d>;
683	fsl,tx-deemph-gen2 = <0xf>;
684};
685
686/* Verdin PWM_3_DSI */
687&pwm1 {
688	pinctrl-names = "default";
689	pinctrl-0 = <&pinctrl_pwm_1>;
690	#pwm-cells = <3>;
691};
692
693/* Verdin PWM_1 */
694&pwm2 {
695	pinctrl-names = "default";
696	pinctrl-0 = <&pinctrl_pwm_2>;
697	#pwm-cells = <3>;
698};
699
700/* Verdin PWM_2 */
701&pwm3 {
702	pinctrl-names = "default";
703	pinctrl-0 = <&pinctrl_pwm_3>;
704	#pwm-cells = <3>;
705};
706
707/* Verdin I2S_1 */
708&sai2 {
709	#sound-dai-cells = <0>;
710	assigned-clock-parents = <&clk IMX8MM_AUDIO_PLL1_OUT>;
711	assigned-clock-rates = <24576000>;
712	assigned-clocks = <&clk IMX8MM_CLK_SAI2>;
713	pinctrl-names = "default";
714	pinctrl-0 = <&pinctrl_sai2>;
715};
716
717&snvs_pwrkey {
718	status = "okay";
719};
720
721/* Verdin UART_3, used as the Linux console */
722&uart1 {
723	pinctrl-names = "default";
724	pinctrl-0 = <&pinctrl_uart1>;
725};
726
727/* Verdin UART_1 */
728&uart2 {
729	pinctrl-names = "default";
730	pinctrl-0 = <&pinctrl_uart2>;
731	uart-has-rtscts;
732};
733
734/* Verdin UART_2 */
735&uart3 {
736	pinctrl-names = "default";
737	pinctrl-0 = <&pinctrl_uart3>;
738	uart-has-rtscts;
739};
740
741/*
742 * Verdin UART_4
743 * Resource allocated to M4 by default, must not be accessed from Cortex-A35 or you get an OOPS
744 */
745&uart4 {
746	pinctrl-names = "default";
747	pinctrl-0 = <&pinctrl_uart4>;
748};
749
750/* Verdin USB_1 */
751&usbotg1 {
752	adp-disable;
753	dr_mode = "otg";
754	hnp-disable;
755	samsung,picophy-dc-vol-level-adjust = <7>;
756	samsung,picophy-pre-emp-curr-control = <3>;
757	srp-disable;
758	vbus-supply = <&reg_usb_otg1_vbus>;
759};
760
761/* Verdin USB_2 */
762&usbotg2 {
763	dr_mode = "host";
764	samsung,picophy-dc-vol-level-adjust = <7>;
765	samsung,picophy-pre-emp-curr-control = <3>;
766	vbus-supply = <&reg_usb_otg2_vbus>;
767};
768
769&usbphynop1 {
770	vcc-supply = <&reg_vdd_3v3>;
771};
772
773&usbphynop2 {
774	power-domains = <&pgc_otg2>;
775	vcc-supply = <&reg_vdd_3v3>;
776};
777
778/* On-module eMMC */
779&usdhc1 {
780	bus-width = <8>;
781	keep-power-in-suspend;
782	non-removable;
783	pinctrl-names = "default", "state_100mhz", "state_200mhz";
784	pinctrl-0 = <&pinctrl_usdhc1>;
785	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
786	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
787	status = "okay";
788};
789
790/* Verdin SD_1 */
791&usdhc2 {
792	bus-width = <4>;
793	cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
794	disable-wp;
795	pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep";
796	pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_cd>;
797	pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_cd>;
798	pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_cd>;
799	pinctrl-3 = <&pinctrl_usdhc2_sleep>, <&pinctrl_usdhc2_cd_sleep>;
800	vmmc-supply = <&reg_usdhc2_vmmc>;
801	vqmmc-supply = <&reg_usdhc2_vqmmc>;
802};
803
804&wdog1 {
805	fsl,ext-reset-output;
806	pinctrl-names = "default";
807	pinctrl-0 = <&pinctrl_wdog>;
808	status = "okay";
809};
810
811&iomuxc {
812	pinctrl-names = "default";
813	pinctrl-0 = <&pinctrl_gpio1>, <&pinctrl_gpio2>,
814		    <&pinctrl_gpio3>, <&pinctrl_gpio4>,
815		    <&pinctrl_gpio7>, <&pinctrl_gpio8>,
816		    <&pinctrl_gpio_hog1>, <&pinctrl_gpio_hog2>, <&pinctrl_gpio_hog3>;
817
818	pinctrl_can1_int: can1intgrp {
819		fsl,pins =
820			<MX8MM_IOMUXC_GPIO1_IO06_GPIO1_IO6		0x146>;	/* CAN_1_SPI_INT#_1.8V */
821	};
822
823	pinctrl_can2_int: can2intgrp {
824		fsl,pins =
825			<MX8MM_IOMUXC_GPIO1_IO07_GPIO1_IO7		0x106>;	/* CAN_2_SPI_INT#_1.8V, unused */
826	};
827
828	pinctrl_ctrl_sleep_moci: ctrlsleepmocigrp {
829		fsl,pins =
830			<MX8MM_IOMUXC_SAI3_TXD_GPIO5_IO1		0x106>;	/* SODIMM 256 */
831	};
832
833	pinctrl_ecspi2: ecspi2grp {
834		fsl,pins =
835			<MX8MM_IOMUXC_ECSPI2_MISO_ECSPI2_MISO		0x6>,	/* SODIMM 198 */
836			<MX8MM_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI		0x6>,	/* SODIMM 200 */
837			<MX8MM_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK		0x6>,	/* SODIMM 196 */
838			<MX8MM_IOMUXC_ECSPI2_SS0_GPIO5_IO13		0x6>;	/* SODIMM 202 */
839	};
840
841	pinctrl_ecspi3: ecspi3grp {
842		fsl,pins =
843			<MX8MM_IOMUXC_GPIO1_IO05_GPIO1_IO5		0x146>,	/* CAN_2_SPI_CS#_1.8V */
844			<MX8MM_IOMUXC_UART1_RXD_ECSPI3_SCLK		0x6>,	/* CAN_SPI_SCK_1.8V */
845			<MX8MM_IOMUXC_UART1_TXD_ECSPI3_MOSI		0x6>,	/* CAN_SPI_MOSI_1.8V */
846			<MX8MM_IOMUXC_UART2_RXD_ECSPI3_MISO		0x6>,	/* CAN_SPI_MISO_1.8V */
847			<MX8MM_IOMUXC_UART2_TXD_GPIO5_IO25		0x6>;	/* CAN_1_SPI_CS_1.8V# */
848	};
849
850	pinctrl_fec1: fec1grp {
851		fsl,pins =
852			<MX8MM_IOMUXC_ENET_MDC_ENET1_MDC		0x3>,
853			<MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO		0x3>,
854			<MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0		0x91>,
855			<MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1		0x91>,
856			<MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2		0x91>,
857			<MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3		0x91>,
858			<MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC		0x91>,
859			<MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL	0x91>,
860			<MX8MM_IOMUXC_ENET_TD0_ENET1_RGMII_TD0		0x1f>,
861			<MX8MM_IOMUXC_ENET_TD1_ENET1_RGMII_TD1		0x1f>,
862			<MX8MM_IOMUXC_ENET_TD2_ENET1_RGMII_TD2		0x1f>,
863			<MX8MM_IOMUXC_ENET_TD3_ENET1_RGMII_TD3		0x1f>,
864			<MX8MM_IOMUXC_ENET_TXC_ENET1_RGMII_TXC		0x1f>,
865			<MX8MM_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL	0x1f>,
866			<MX8MM_IOMUXC_GPIO1_IO10_GPIO1_IO10		0x146>;
867	};
868
869	pinctrl_fec1_sleep: fec1-sleepgrp {
870		fsl,pins =
871			<MX8MM_IOMUXC_ENET_MDC_ENET1_MDC		0x3>,
872			<MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO		0x3>,
873			<MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0		0x91>,
874			<MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1		0x91>,
875			<MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2		0x91>,
876			<MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3		0x91>,
877			<MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC		0x91>,
878			<MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL	0x91>,
879			<MX8MM_IOMUXC_ENET_TD0_GPIO1_IO21		0x1f>,
880			<MX8MM_IOMUXC_ENET_TD1_GPIO1_IO20		0x1f>,
881			<MX8MM_IOMUXC_ENET_TD2_GPIO1_IO19		0x1f>,
882			<MX8MM_IOMUXC_ENET_TD3_GPIO1_IO18		0x1f>,
883			<MX8MM_IOMUXC_ENET_TXC_GPIO1_IO23		0x1f>,
884			<MX8MM_IOMUXC_ENET_TX_CTL_GPIO1_IO22		0x1f>,
885			<MX8MM_IOMUXC_GPIO1_IO10_GPIO1_IO10		0x106>;
886	};
887
888	pinctrl_flexspi0: flexspi0grp {
889		fsl,pins =
890			<MX8MM_IOMUXC_NAND_ALE_QSPI_A_SCLK		0x106>,	/* SODIMM 52 */
891			<MX8MM_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B		0x106>,	/* SODIMM 54 */
892			<MX8MM_IOMUXC_NAND_CE1_B_QSPI_A_SS1_B		0x106>,	/* SODIMM 64 */
893			<MX8MM_IOMUXC_NAND_DATA00_QSPI_A_DATA0		0x106>,	/* SODIMM 56 */
894			<MX8MM_IOMUXC_NAND_DATA01_QSPI_A_DATA1		0x106>,	/* SODIMM 58 */
895			<MX8MM_IOMUXC_NAND_DATA02_QSPI_A_DATA2		0x106>,	/* SODIMM 60 */
896			<MX8MM_IOMUXC_NAND_DATA03_QSPI_A_DATA3		0x106>,	/* SODIMM 62 */
897			<MX8MM_IOMUXC_NAND_DQS_QSPI_A_DQS		0x106>;	/* SODIMM 66 */
898	};
899
900	pinctrl_gpio1: gpio1grp {
901		fsl,pins =
902			<MX8MM_IOMUXC_NAND_CE3_B_GPIO3_IO4		0x106>;	/* SODIMM 206 */
903	};
904
905	pinctrl_gpio2: gpio2grp {
906		fsl,pins =
907			<MX8MM_IOMUXC_SPDIF_EXT_CLK_GPIO5_IO5		0x106>;	/* SODIMM 208 */
908	};
909
910	pinctrl_gpio3: gpio3grp {
911		fsl,pins =
912			<MX8MM_IOMUXC_UART3_RXD_GPIO5_IO26		0x106>;	/* SODIMM 210 */
913	};
914
915	pinctrl_gpio4: gpio4grp {
916		fsl,pins =
917			<MX8MM_IOMUXC_UART3_TXD_GPIO5_IO27		0x106>;	/* SODIMM 212 */
918	};
919
920	pinctrl_gpio5: gpio5grp {
921		fsl,pins =
922			<MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0		0x106>;	/* SODIMM 216 */
923	};
924
925	pinctrl_gpio6: gpio6grp {
926		fsl,pins =
927			<MX8MM_IOMUXC_GPIO1_IO11_GPIO1_IO11		0x106>;	/* SODIMM 218 */
928	};
929
930	pinctrl_gpio7: gpio7grp {
931		fsl,pins =
932			<MX8MM_IOMUXC_GPIO1_IO08_GPIO1_IO8		0x106>;	/* SODIMM 220 */
933	};
934
935	pinctrl_gpio8: gpio8grp {
936		fsl,pins =
937			<MX8MM_IOMUXC_GPIO1_IO09_GPIO1_IO9		0x106>;	/* SODIMM 222 */
938	};
939
940	/* Verdin GPIO_9_DSI (pulled-up as active-low) */
941	pinctrl_gpio_9_dsi: gpio9dsigrp {
942		fsl,pins =
943			<MX8MM_IOMUXC_NAND_RE_B_GPIO3_IO15		0x1c6>;	/* SODIMM 17 */
944	};
945
946	/* Verdin GPIO_10_DSI (pulled-up as active-low) */
947	pinctrl_gpio_10_dsi: gpio10dsigrp {
948		fsl,pins =
949			<MX8MM_IOMUXC_NAND_CE2_B_GPIO3_IO3		0x146>;	/* SODIMM 21 */
950	};
951
952	pinctrl_gpio_hog1: gpiohog1grp {
953		fsl,pins =
954			<MX8MM_IOMUXC_SAI1_MCLK_GPIO4_IO20		0x106>,	/* SODIMM 88 */
955			<MX8MM_IOMUXC_SAI1_RXC_GPIO4_IO1		0x106>,	/* SODIMM 90 */
956			<MX8MM_IOMUXC_SAI1_RXD0_GPIO4_IO2		0x106>,	/* SODIMM 92 */
957			<MX8MM_IOMUXC_SAI1_RXD1_GPIO4_IO3		0x106>,	/* SODIMM 94 */
958			<MX8MM_IOMUXC_SAI1_RXD2_GPIO4_IO4		0x106>,	/* SODIMM 96 */
959			<MX8MM_IOMUXC_SAI1_RXD3_GPIO4_IO5		0x106>,	/* SODIMM 100 */
960			<MX8MM_IOMUXC_SAI1_RXFS_GPIO4_IO0		0x106>,	/* SODIMM 102 */
961			<MX8MM_IOMUXC_SAI1_TXC_GPIO4_IO11		0x106>,	/* SODIMM 104 */
962			<MX8MM_IOMUXC_SAI1_TXD0_GPIO4_IO12		0x106>,	/* SODIMM 106 */
963			<MX8MM_IOMUXC_SAI1_TXD1_GPIO4_IO13		0x106>,	/* SODIMM 108 */
964			<MX8MM_IOMUXC_SAI1_TXD2_GPIO4_IO14		0x106>,	/* SODIMM 112 */
965			<MX8MM_IOMUXC_SAI1_TXD3_GPIO4_IO15		0x106>,	/* SODIMM 114 */
966			<MX8MM_IOMUXC_SAI1_TXD4_GPIO4_IO16		0x106>,	/* SODIMM 116 */
967			<MX8MM_IOMUXC_SAI1_TXD6_GPIO4_IO18		0x106>,	/* SODIMM 118 */
968			<MX8MM_IOMUXC_SAI1_TXFS_GPIO4_IO10		0x106>;	/* SODIMM 120 */
969	};
970
971	pinctrl_gpio_hog2: gpiohog2grp {
972		fsl,pins =
973			<MX8MM_IOMUXC_SAI3_MCLK_GPIO5_IO2		0x106>;	/* SODIMM 91 */
974	};
975
976	pinctrl_gpio_hog3: gpiohog3grp {
977		fsl,pins =
978			<MX8MM_IOMUXC_GPIO1_IO13_GPIO1_IO13		0x146>,	/* SODIMM 157 */
979			<MX8MM_IOMUXC_GPIO1_IO15_GPIO1_IO15		0x146>;	/* SODIMM 187 */
980	};
981
982	pinctrl_gpio_keys: gpiokeysgrp {
983		fsl,pins =
984			<MX8MM_IOMUXC_SAI3_RXFS_GPIO4_IO28		0x146>;	/* SODIMM 252 */
985	};
986
987	/* On-module I2C */
988	pinctrl_i2c1: i2c1grp {
989		fsl,pins =
990			<MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL			0x40000146>,	/* PMIC_I2C_SCL */
991			<MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA			0x40000146>;	/* PMIC_I2C_SDA */
992	};
993
994	pinctrl_i2c1_gpio: i2c1gpiogrp {
995		fsl,pins =
996			<MX8MM_IOMUXC_I2C1_SCL_GPIO5_IO14		0x146>,	/* PMIC_I2C_SCL */
997			<MX8MM_IOMUXC_I2C1_SDA_GPIO5_IO15		0x146>;	/* PMIC_I2C_SDA */
998	};
999
1000	/* Verdin I2C_4_CSI */
1001	pinctrl_i2c2: i2c2grp {
1002		fsl,pins =
1003			<MX8MM_IOMUXC_I2C2_SCL_I2C2_SCL			0x40000146>,	/* SODIMM 55 */
1004			<MX8MM_IOMUXC_I2C2_SDA_I2C2_SDA			0x40000146>;	/* SODIMM 53 */
1005	};
1006
1007	pinctrl_i2c2_gpio: i2c2gpiogrp {
1008		fsl,pins =
1009			<MX8MM_IOMUXC_I2C2_SCL_GPIO5_IO16		0x146>,	/* SODIMM 55 */
1010			<MX8MM_IOMUXC_I2C2_SDA_GPIO5_IO17		0x146>;	/* SODIMM 53 */
1011	};
1012
1013	/* Verdin I2C_2_DSI */
1014	pinctrl_i2c3: i2c3grp {
1015		fsl,pins =
1016			<MX8MM_IOMUXC_I2C3_SCL_I2C3_SCL			0x40000146>,	/* SODIMM 95 */
1017			<MX8MM_IOMUXC_I2C3_SDA_I2C3_SDA			0x40000146>;	/* SODIMM 93 */
1018	};
1019
1020	pinctrl_i2c3_gpio: i2c3gpiogrp {
1021		fsl,pins =
1022			<MX8MM_IOMUXC_I2C3_SCL_GPIO5_IO18		0x146>,	/* SODIMM 95 */
1023			<MX8MM_IOMUXC_I2C3_SDA_GPIO5_IO19		0x146>;	/* SODIMM 93 */
1024	};
1025
1026	/* Verdin I2C_1 */
1027	pinctrl_i2c4: i2c4grp {
1028		fsl,pins =
1029			<MX8MM_IOMUXC_I2C4_SCL_I2C4_SCL			0x40000146>,	/* SODIMM 14 */
1030			<MX8MM_IOMUXC_I2C4_SDA_I2C4_SDA			0x40000146>;	/* SODIMM 12 */
1031	};
1032
1033	pinctrl_i2c4_gpio: i2c4gpiogrp {
1034		fsl,pins =
1035			<MX8MM_IOMUXC_I2C4_SCL_GPIO5_IO20		0x146>,	/* SODIMM 14 */
1036			<MX8MM_IOMUXC_I2C4_SDA_GPIO5_IO21		0x146>;	/* SODIMM 12 */
1037	};
1038
1039	/* Verdin I2S_2_BCLK (TOUCH_RESET#) */
1040	pinctrl_i2s_2_bclk_touch_reset: i2s2bclktouchresetgrp {
1041		fsl,pins =
1042			<MX8MM_IOMUXC_SAI5_RXD2_GPIO3_IO23		0x6>;	/* SODIMM 42 */
1043	};
1044
1045	/* Verdin I2S_2_D_OUT shared with SAI5 */
1046	pinctrl_i2s_2_d_out_dsi_1_bkl_en: i2s2doutdsi1bklengrp {
1047		fsl,pins =
1048			<MX8MM_IOMUXC_SAI5_RXD3_GPIO3_IO24		0x6>;	/* SODIMM 46 */
1049	};
1050
1051	pinctrl_pcie0: pcie0grp {
1052		fsl,pins =
1053			<MX8MM_IOMUXC_SAI5_RXFS_GPIO3_IO19		0x6>,	/* SODIMM 244 */
1054			/* PMIC_EN_PCIe_CLK, unused */
1055			<MX8MM_IOMUXC_SD2_RESET_B_GPIO2_IO19		0x6>;
1056	};
1057
1058	pinctrl_pmic: pmicirqgrp {
1059		fsl,pins =
1060			<MX8MM_IOMUXC_GPIO1_IO03_GPIO1_IO3		0x141>;	/* PMIC_INT# */
1061	};
1062
1063	/* Verdin PWM_3_DSI shared with GPIO1_IO1 */
1064	pinctrl_pwm_1: pwm1grp {
1065		fsl,pins =
1066			<MX8MM_IOMUXC_GPIO1_IO01_PWM1_OUT		0x6>;	/* SODIMM 19 */
1067	};
1068
1069	pinctrl_pwm_2: pwm2grp {
1070		fsl,pins =
1071			<MX8MM_IOMUXC_SPDIF_RX_PWM2_OUT			0x6>;	/* SODIMM 15 */
1072	};
1073
1074	pinctrl_pwm_3: pwm3grp {
1075		fsl,pins =
1076			<MX8MM_IOMUXC_SPDIF_TX_PWM3_OUT			0x6>;	/* SODIMM 16 */
1077	};
1078
1079	/* Verdin PWM_3_DSI (pulled-down as active-high) shared with PWM1_OUT */
1080	pinctrl_pwm_3_dsi_hpd_gpio: pwm3dsihpdgpiogrp {
1081		fsl,pins =
1082			<MX8MM_IOMUXC_GPIO1_IO01_GPIO1_IO1		0x106>;	/* SODIMM 19 */
1083	};
1084
1085	pinctrl_reg_eth: regethgrp {
1086		fsl,pins =
1087			<MX8MM_IOMUXC_SD2_WP_GPIO2_IO20			0x146>;	/* PMIC_EN_ETH */
1088	};
1089
1090	pinctrl_reg_usb1_en: regusb1engrp {
1091		fsl,pins =
1092			<MX8MM_IOMUXC_GPIO1_IO12_GPIO1_IO12		0x106>;	/* SODIMM 155 */
1093	};
1094
1095	pinctrl_reg_usb2_en: regusb2engrp {
1096		fsl,pins =
1097			<MX8MM_IOMUXC_GPIO1_IO14_GPIO1_IO14		0x106>;	/* SODIMM 185 */
1098	};
1099
1100	pinctrl_sai2: sai2grp {
1101		fsl,pins =
1102			<MX8MM_IOMUXC_SAI2_MCLK_SAI2_MCLK		0x6>,	/* SODIMM 38 */
1103			<MX8MM_IOMUXC_SAI2_TXC_SAI2_TX_BCLK		0x6>,	/* SODIMM 30 */
1104			<MX8MM_IOMUXC_SAI2_TXFS_SAI2_TX_SYNC		0x6>,	/* SODIMM 32 */
1105			<MX8MM_IOMUXC_SAI2_RXD0_SAI2_RX_DATA0		0x6>,	/* SODIMM 36 */
1106			<MX8MM_IOMUXC_SAI2_TXD0_SAI2_TX_DATA0		0x6>;	/* SODIMM 34 */
1107	};
1108
1109	pinctrl_sai5: sai5grp {
1110		fsl,pins =
1111			<MX8MM_IOMUXC_SAI5_RXD0_SAI5_RX_DATA0		0x6>,	/* SODIMM 48 */
1112			<MX8MM_IOMUXC_SAI5_RXD1_SAI5_TX_SYNC		0x6>,	/* SODIMM 44 */
1113			<MX8MM_IOMUXC_SAI5_RXD2_SAI5_TX_BCLK		0x6>,	/* SODIMM 42 */
1114			<MX8MM_IOMUXC_SAI5_RXD3_SAI5_TX_DATA0		0x6>;	/* SODIMM 46 */
1115	};
1116
1117	/* control signal for optional ATTPM20P or SE050 */
1118	pinctrl_tpm_spi_cs: tpmspicsgrp {
1119		fsl,pins =
1120			<MX8MM_IOMUXC_SAI1_TXD7_GPIO4_IO19		0x106>;	/* PMIC_TPM_ENA */
1121	};
1122
1123	pinctrl_tsp: tspgrp {
1124		fsl,pins =
1125			<MX8MM_IOMUXC_SAI1_RXD4_GPIO4_IO6		0x6>,	/* SODIMM 148 */
1126			<MX8MM_IOMUXC_SAI1_RXD5_GPIO4_IO7		0x6>,	/* SODIMM 152 */
1127			<MX8MM_IOMUXC_SAI1_RXD6_GPIO4_IO8		0x6>,	/* SODIMM 154 */
1128			<MX8MM_IOMUXC_SAI1_RXD7_GPIO4_IO9		0x146>,	/* SODIMM 174 */
1129			<MX8MM_IOMUXC_SAI1_TXD5_GPIO4_IO17		0x6>;	/* SODIMM 150 */
1130	};
1131
1132	pinctrl_uart1: uart1grp {
1133		fsl,pins =
1134			<MX8MM_IOMUXC_SAI2_RXC_UART1_DCE_RX		0x146>,	/* SODIMM 147 */
1135			<MX8MM_IOMUXC_SAI2_RXFS_UART1_DCE_TX		0x146>;	/* SODIMM 149 */
1136	};
1137
1138	pinctrl_uart2: uart2grp {
1139		fsl,pins =
1140			<MX8MM_IOMUXC_SAI3_RXC_UART2_DCE_CTS_B		0x146>,	/* SODIMM 133 */
1141			<MX8MM_IOMUXC_SAI3_RXD_UART2_DCE_RTS_B		0x146>,	/* SODIMM 135 */
1142			<MX8MM_IOMUXC_SAI3_TXC_UART2_DCE_TX		0x146>,	/* SODIMM 131 */
1143			<MX8MM_IOMUXC_SAI3_TXFS_UART2_DCE_RX		0x146>;	/* SODIMM 129 */
1144	};
1145
1146	pinctrl_uart3: uart3grp {
1147		fsl,pins =
1148			<MX8MM_IOMUXC_ECSPI1_MISO_UART3_DCE_CTS_B	0x146>,	/* SODIMM 141 */
1149			<MX8MM_IOMUXC_ECSPI1_MOSI_UART3_DCE_TX		0x146>,	/* SODIMM 139 */
1150			<MX8MM_IOMUXC_ECSPI1_SCLK_UART3_DCE_RX		0x146>,	/* SODIMM 137 */
1151			<MX8MM_IOMUXC_ECSPI1_SS0_UART3_DCE_RTS_B	0x146>;	/* SODIMM 143 */
1152	};
1153
1154	pinctrl_uart4: uart4grp {
1155		fsl,pins =
1156			<MX8MM_IOMUXC_UART4_RXD_UART4_DCE_RX		0x146>,	/* SODIMM 151 */
1157			<MX8MM_IOMUXC_UART4_TXD_UART4_DCE_TX		0x146>;	/* SODIMM 153 */
1158	};
1159
1160	pinctrl_usdhc1: usdhc1grp {
1161		fsl,pins =
1162			<MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK		0x190>,
1163			<MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD		0x1d0>,
1164			<MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0		0x1d0>,
1165			<MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1		0x1d0>,
1166			<MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2		0x1d0>,
1167			<MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3		0x1d0>,
1168			<MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4		0x1d0>,
1169			<MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5		0x1d0>,
1170			<MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6		0x1d0>,
1171			<MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7		0x1d0>,
1172			<MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B	0x1d1>,
1173			<MX8MM_IOMUXC_SD1_STROBE_USDHC1_STROBE		0x190>;
1174	};
1175
1176	pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
1177		fsl,pins =
1178			<MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK		0x194>,
1179			<MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD		0x1d4>,
1180			<MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0		0x1d4>,
1181			<MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1		0x1d4>,
1182			<MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2		0x1d4>,
1183			<MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3		0x1d4>,
1184			<MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4		0x1d4>,
1185			<MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5		0x1d4>,
1186			<MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6		0x1d4>,
1187			<MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7		0x1d4>,
1188			<MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B	0x1d1>,
1189			<MX8MM_IOMUXC_SD1_STROBE_USDHC1_STROBE		0x194>;
1190	};
1191
1192	pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
1193		fsl,pins =
1194			<MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK		0x196>,
1195			<MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD		0x1d6>,
1196			<MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0		0x1d6>,
1197			<MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1		0x1d6>,
1198			<MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2		0x1d6>,
1199			<MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3		0x1d6>,
1200			<MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4		0x1d6>,
1201			<MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5		0x1d6>,
1202			<MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6		0x1d6>,
1203			<MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7		0x1d6>,
1204			<MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B	0x1d1>,
1205			<MX8MM_IOMUXC_SD1_STROBE_USDHC1_STROBE		0x196>;
1206	};
1207
1208	pinctrl_usdhc2_cd: usdhc2cdgrp {
1209		fsl,pins =
1210			<MX8MM_IOMUXC_SD2_CD_B_GPIO2_IO12		0x6>;	/* SODIMM 84 */
1211	};
1212
1213	pinctrl_usdhc2_cd_sleep: usdhc2cdslpgrp {
1214		fsl,pins =
1215			<MX8MM_IOMUXC_SD2_CD_B_GPIO2_IO12		0x0>;	/* SODIMM 84 */
1216	};
1217
1218	pinctrl_usdhc2_pwr_en: usdhc2pwrengrp {
1219		fsl,pins =
1220			<MX8MM_IOMUXC_NAND_CLE_GPIO3_IO5		0x6>;	/* SODIMM 76 */
1221	};
1222
1223	pinctrl_usdhc2_vsel: usdhc2vselgrp {
1224		fsl,pins =
1225			<MX8MM_IOMUXC_GPIO1_IO04_GPIO1_IO4	0x10>; /* PMIC_USDHC_VSELECT */
1226	};
1227
1228	/*
1229	 * Note: Due to ERR050080 we use discrete external on-module resistors pulling-up to the
1230	 * on-module +V3.3_1.8_SD (LDO5) rail and explicitly disable the internal pull-ups here.
1231	 */
1232	pinctrl_usdhc2: usdhc2grp {
1233		fsl,pins =
1234			<MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x90>,	/* SODIMM 78 */
1235			<MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x90>,	/* SODIMM 74 */
1236			<MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0		0x90>,	/* SODIMM 80 */
1237			<MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1		0x90>,	/* SODIMM 82 */
1238			<MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2		0x90>,	/* SODIMM 70 */
1239			<MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3		0x90>;	/* SODIMM 72 */
1240	};
1241
1242	pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
1243		fsl,pins =
1244			<MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x94>,
1245			<MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x94>,
1246			<MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0		0x94>,
1247			<MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1		0x94>,
1248			<MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2		0x94>,
1249			<MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3		0x94>;
1250	};
1251
1252	pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
1253		fsl,pins =
1254			<MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x96>,
1255			<MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x96>,
1256			<MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0		0x96>,
1257			<MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1		0x96>,
1258			<MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2		0x96>,
1259			<MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3		0x96>;
1260	};
1261
1262	/* Avoid backfeeding with removed card power */
1263	pinctrl_usdhc2_sleep: usdhc2slpgrp {
1264		fsl,pins =
1265			<MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x0>,
1266			<MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x0>,
1267			<MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0		0x0>,
1268			<MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1		0x0>,
1269			<MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2		0x0>,
1270			<MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3		0x0>;
1271	};
1272
1273	/*
1274	 * On-module Wi-Fi/BT or type specific SDHC interface
1275	 * (e.g. on X52 extension slot of Verdin Development Board)
1276	 */
1277	pinctrl_usdhc3: usdhc3grp {
1278		fsl,pins =
1279			<MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0		0x150>,
1280			<MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1		0x150>,
1281			<MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2		0x150>,
1282			<MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3		0x150>,
1283			<MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK		0x150>,
1284			<MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD		0x150>;
1285	};
1286
1287	pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
1288		fsl,pins =
1289			<MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0		0x154>,
1290			<MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1		0x154>,
1291			<MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2		0x154>,
1292			<MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3		0x154>,
1293			<MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK		0x154>,
1294			<MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD		0x154>;
1295	};
1296
1297	pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
1298		fsl,pins =
1299			<MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0		0x156>,
1300			<MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1		0x156>,
1301			<MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2		0x156>,
1302			<MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3		0x156>,
1303			<MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK		0x156>,
1304			<MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD		0x156>;
1305	};
1306
1307	pinctrl_wdog: wdoggrp {
1308		fsl,pins =
1309			<MX8MM_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B		0x166>;	/* PMIC_WDI */
1310	};
1311
1312	pinctrl_wifi_ctrl: wifictrlgrp {
1313		fsl,pins =
1314			<MX8MM_IOMUXC_NAND_READY_B_GPIO3_IO16		0x46>,	/* WIFI_WKUP_BT */
1315			<MX8MM_IOMUXC_SAI1_RXD7_GPIO4_IO9		0x146>,	/* WIFI_W_WKUP_HOST */
1316			<MX8MM_IOMUXC_SAI5_RXC_GPIO3_IO20		0x46>;	/* WIFI_WKUP_WLAN */
1317	};
1318
1319	pinctrl_wifi_i2s: bti2sgrp {
1320		fsl,pins =
1321			<MX8MM_IOMUXC_SAI1_RXD4_SAI6_TX_BCLK		0x6>,	/* WIFI_TX_BCLK */
1322			<MX8MM_IOMUXC_SAI1_RXD5_SAI6_TX_DATA0		0x6>,	/* WIFI_TX_DATA0 */
1323			<MX8MM_IOMUXC_SAI1_RXD6_SAI6_TX_SYNC		0x6>,	/* WIFI_TX_SYNC */
1324			<MX8MM_IOMUXC_SAI1_TXD5_SAI6_RX_DATA0		0x6>;	/* WIFI_RX_DATA0 */
1325	};
1326
1327	pinctrl_wifi_pwr_en: wifipwrengrp {
1328		fsl,pins =
1329			<MX8MM_IOMUXC_SAI5_MCLK_GPIO3_IO25		0x6>;	/* PMIC_EN_WIFI */
1330	};
1331};
1332