11da177e4SLinus Torvaldscomment "Processor Type" 21da177e4SLinus Torvalds 31da177e4SLinus Torvaldsconfig CPU_32 41da177e4SLinus Torvalds bool 51da177e4SLinus Torvalds default y 61da177e4SLinus Torvalds 71da177e4SLinus Torvalds# Select CPU types depending on the architecture selected. This selects 81da177e4SLinus Torvalds# which CPUs we support in the kernel image, and the compiler instruction 91da177e4SLinus Torvalds# optimiser behaviour. 101da177e4SLinus Torvalds 111da177e4SLinus Torvalds# ARM610 121da177e4SLinus Torvaldsconfig CPU_ARM610 131da177e4SLinus Torvalds bool "Support ARM610 processor" 141da177e4SLinus Torvalds depends on ARCH_RPC 151da177e4SLinus Torvalds select CPU_32v3 161da177e4SLinus Torvalds select CPU_CACHE_V3 171da177e4SLinus Torvalds select CPU_CACHE_VIVT 18*f9c21a6eSHyok S. Choi select CPU_COPY_V3 if MMU 19*f9c21a6eSHyok S. Choi select CPU_TLB_V3 if MMU 201da177e4SLinus Torvalds help 211da177e4SLinus Torvalds The ARM610 is the successor to the ARM3 processor 221da177e4SLinus Torvalds and was produced by VLSI Technology Inc. 231da177e4SLinus Torvalds 241da177e4SLinus Torvalds Say Y if you want support for the ARM610 processor. 251da177e4SLinus Torvalds Otherwise, say N. 261da177e4SLinus Torvalds 271da177e4SLinus Torvalds# ARM710 281da177e4SLinus Torvaldsconfig CPU_ARM710 291da177e4SLinus Torvalds bool "Support ARM710 processor" if !ARCH_CLPS7500 && ARCH_RPC 301da177e4SLinus Torvalds default y if ARCH_CLPS7500 311da177e4SLinus Torvalds select CPU_32v3 321da177e4SLinus Torvalds select CPU_CACHE_V3 331da177e4SLinus Torvalds select CPU_CACHE_VIVT 34*f9c21a6eSHyok S. Choi select CPU_COPY_V3 if MMU 35*f9c21a6eSHyok S. Choi select CPU_TLB_V3 if MMU 361da177e4SLinus Torvalds help 371da177e4SLinus Torvalds A 32-bit RISC microprocessor based on the ARM7 processor core 381da177e4SLinus Torvalds designed by Advanced RISC Machines Ltd. The ARM710 is the 391da177e4SLinus Torvalds successor to the ARM610 processor. It was released in 401da177e4SLinus Torvalds July 1994 by VLSI Technology Inc. 411da177e4SLinus Torvalds 421da177e4SLinus Torvalds Say Y if you want support for the ARM710 processor. 431da177e4SLinus Torvalds Otherwise, say N. 441da177e4SLinus Torvalds 451da177e4SLinus Torvalds# ARM720T 461da177e4SLinus Torvaldsconfig CPU_ARM720T 471da177e4SLinus Torvalds bool "Support ARM720T processor" if !ARCH_CLPS711X && !ARCH_L7200 && !ARCH_CDB89712 && ARCH_INTEGRATOR 481da177e4SLinus Torvalds default y if ARCH_CLPS711X || ARCH_L7200 || ARCH_CDB89712 || ARCH_H720X 491da177e4SLinus Torvalds select CPU_32v4 501da177e4SLinus Torvalds select CPU_ABRT_LV4T 511da177e4SLinus Torvalds select CPU_CACHE_V4 521da177e4SLinus Torvalds select CPU_CACHE_VIVT 53*f9c21a6eSHyok S. Choi select CPU_COPY_V4WT if MMU 54*f9c21a6eSHyok S. Choi select CPU_TLB_V4WT if MMU 551da177e4SLinus Torvalds help 561da177e4SLinus Torvalds A 32-bit RISC processor with 8kByte Cache, Write Buffer and 571da177e4SLinus Torvalds MMU built around an ARM7TDMI core. 581da177e4SLinus Torvalds 591da177e4SLinus Torvalds Say Y if you want support for the ARM720T processor. 601da177e4SLinus Torvalds Otherwise, say N. 611da177e4SLinus Torvalds 621da177e4SLinus Torvalds# ARM920T 631da177e4SLinus Torvaldsconfig CPU_ARM920T 643434d9d9SBen Dooks bool "Support ARM920T processor" 653434d9d9SBen Dooks depends on ARCH_EP93XX || ARCH_INTEGRATOR || CPU_S3C2410 || CPU_S3C2440 || CPU_S3C2442 || ARCH_IMX || ARCH_AAEC2000 || ARCH_AT91RM9200 663434d9d9SBen Dooks default y if CPU_S3C2410 || CPU_S3C2440 || CPU_S3C2442 || ARCH_AT91RM9200 671da177e4SLinus Torvalds select CPU_32v4 681da177e4SLinus Torvalds select CPU_ABRT_EV4T 691da177e4SLinus Torvalds select CPU_CACHE_V4WT 701da177e4SLinus Torvalds select CPU_CACHE_VIVT 71*f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 72*f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 731da177e4SLinus Torvalds help 741da177e4SLinus Torvalds The ARM920T is licensed to be produced by numerous vendors, 751da177e4SLinus Torvalds and is used in the Maverick EP9312 and the Samsung S3C2410. 761da177e4SLinus Torvalds 771da177e4SLinus Torvalds More information on the Maverick EP9312 at 781da177e4SLinus Torvalds <http://linuxdevices.com/products/PD2382866068.html>. 791da177e4SLinus Torvalds 801da177e4SLinus Torvalds Say Y if you want support for the ARM920T processor. 811da177e4SLinus Torvalds Otherwise, say N. 821da177e4SLinus Torvalds 831da177e4SLinus Torvalds# ARM922T 841da177e4SLinus Torvaldsconfig CPU_ARM922T 851da177e4SLinus Torvalds bool "Support ARM922T processor" if ARCH_INTEGRATOR 860fec53a2SRussell King depends on ARCH_LH7A40X || ARCH_INTEGRATOR 870fec53a2SRussell King default y if ARCH_LH7A40X 881da177e4SLinus Torvalds select CPU_32v4 891da177e4SLinus Torvalds select CPU_ABRT_EV4T 901da177e4SLinus Torvalds select CPU_CACHE_V4WT 911da177e4SLinus Torvalds select CPU_CACHE_VIVT 92*f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 93*f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 941da177e4SLinus Torvalds help 951da177e4SLinus Torvalds The ARM922T is a version of the ARM920T, but with smaller 961da177e4SLinus Torvalds instruction and data caches. It is used in Altera's 971da177e4SLinus Torvalds Excalibur XA device family. 981da177e4SLinus Torvalds 991da177e4SLinus Torvalds Say Y if you want support for the ARM922T processor. 1001da177e4SLinus Torvalds Otherwise, say N. 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvalds# ARM925T 1031da177e4SLinus Torvaldsconfig CPU_ARM925T 104b288f75fSTony Lindgren bool "Support ARM925T processor" if ARCH_OMAP1 1053179a019STony Lindgren depends on ARCH_OMAP15XX 1063179a019STony Lindgren default y if ARCH_OMAP15XX 1071da177e4SLinus Torvalds select CPU_32v4 1081da177e4SLinus Torvalds select CPU_ABRT_EV4T 1091da177e4SLinus Torvalds select CPU_CACHE_V4WT 1101da177e4SLinus Torvalds select CPU_CACHE_VIVT 111*f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 112*f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 1131da177e4SLinus Torvalds help 1141da177e4SLinus Torvalds The ARM925T is a mix between the ARM920T and ARM926T, but with 1151da177e4SLinus Torvalds different instruction and data caches. It is used in TI's OMAP 1161da177e4SLinus Torvalds device family. 1171da177e4SLinus Torvalds 1181da177e4SLinus Torvalds Say Y if you want support for the ARM925T processor. 1191da177e4SLinus Torvalds Otherwise, say N. 1201da177e4SLinus Torvalds 1211da177e4SLinus Torvalds# ARM926T 1221da177e4SLinus Torvaldsconfig CPU_ARM926T 1238ad68bbfSCatalin Marinas bool "Support ARM926T processor" 1243434d9d9SBen Dooks depends on ARCH_INTEGRATOR || ARCH_VERSATILE_PB || MACH_VERSATILE_AB || ARCH_OMAP730 || ARCH_OMAP16XX || MACH_REALVIEW_EB || ARCH_PNX4008 || ARCH_NETX || CPU_S3C2412 1253434d9d9SBen Dooks default y if ARCH_VERSATILE_PB || MACH_VERSATILE_AB || ARCH_OMAP730 || ARCH_OMAP16XX || ARCH_PNX4008 || ARCH_NETX || CPU_S3C2412 1261da177e4SLinus Torvalds select CPU_32v5 1271da177e4SLinus Torvalds select CPU_ABRT_EV5TJ 1281da177e4SLinus Torvalds select CPU_CACHE_VIVT 129*f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 130*f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 1311da177e4SLinus Torvalds help 1321da177e4SLinus Torvalds This is a variant of the ARM920. It has slightly different 1331da177e4SLinus Torvalds instruction sequences for cache and TLB operations. Curiously, 1341da177e4SLinus Torvalds there is no documentation on it at the ARM corporate website. 1351da177e4SLinus Torvalds 1361da177e4SLinus Torvalds Say Y if you want support for the ARM926T processor. 1371da177e4SLinus Torvalds Otherwise, say N. 1381da177e4SLinus Torvalds 1391da177e4SLinus Torvalds# ARM1020 - needs validating 1401da177e4SLinus Torvaldsconfig CPU_ARM1020 1411da177e4SLinus Torvalds bool "Support ARM1020T (rev 0) processor" 1421da177e4SLinus Torvalds depends on ARCH_INTEGRATOR 1431da177e4SLinus Torvalds select CPU_32v5 1441da177e4SLinus Torvalds select CPU_ABRT_EV4T 1451da177e4SLinus Torvalds select CPU_CACHE_V4WT 1461da177e4SLinus Torvalds select CPU_CACHE_VIVT 147*f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 148*f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 1491da177e4SLinus Torvalds help 1501da177e4SLinus Torvalds The ARM1020 is the 32K cached version of the ARM10 processor, 1511da177e4SLinus Torvalds with an addition of a floating-point unit. 1521da177e4SLinus Torvalds 1531da177e4SLinus Torvalds Say Y if you want support for the ARM1020 processor. 1541da177e4SLinus Torvalds Otherwise, say N. 1551da177e4SLinus Torvalds 1561da177e4SLinus Torvalds# ARM1020E - needs validating 1571da177e4SLinus Torvaldsconfig CPU_ARM1020E 1581da177e4SLinus Torvalds bool "Support ARM1020E processor" 1591da177e4SLinus Torvalds depends on ARCH_INTEGRATOR 1601da177e4SLinus Torvalds select CPU_32v5 1611da177e4SLinus Torvalds select CPU_ABRT_EV4T 1621da177e4SLinus Torvalds select CPU_CACHE_V4WT 1631da177e4SLinus Torvalds select CPU_CACHE_VIVT 164*f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 165*f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 1661da177e4SLinus Torvalds depends on n 1671da177e4SLinus Torvalds 1681da177e4SLinus Torvalds# ARM1022E 1691da177e4SLinus Torvaldsconfig CPU_ARM1022 1701da177e4SLinus Torvalds bool "Support ARM1022E processor" 1711da177e4SLinus Torvalds depends on ARCH_INTEGRATOR 1721da177e4SLinus Torvalds select CPU_32v5 1731da177e4SLinus Torvalds select CPU_ABRT_EV4T 1741da177e4SLinus Torvalds select CPU_CACHE_VIVT 175*f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU # can probably do better 176*f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 1771da177e4SLinus Torvalds help 1781da177e4SLinus Torvalds The ARM1022E is an implementation of the ARMv5TE architecture 1791da177e4SLinus Torvalds based upon the ARM10 integer core with a 16KiB L1 Harvard cache, 1801da177e4SLinus Torvalds embedded trace macrocell, and a floating-point unit. 1811da177e4SLinus Torvalds 1821da177e4SLinus Torvalds Say Y if you want support for the ARM1022E processor. 1831da177e4SLinus Torvalds Otherwise, say N. 1841da177e4SLinus Torvalds 1851da177e4SLinus Torvalds# ARM1026EJ-S 1861da177e4SLinus Torvaldsconfig CPU_ARM1026 1871da177e4SLinus Torvalds bool "Support ARM1026EJ-S processor" 1881da177e4SLinus Torvalds depends on ARCH_INTEGRATOR 1891da177e4SLinus Torvalds select CPU_32v5 1901da177e4SLinus Torvalds select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10 1911da177e4SLinus Torvalds select CPU_CACHE_VIVT 192*f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU # can probably do better 193*f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 1941da177e4SLinus Torvalds help 1951da177e4SLinus Torvalds The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture 1961da177e4SLinus Torvalds based upon the ARM10 integer core. 1971da177e4SLinus Torvalds 1981da177e4SLinus Torvalds Say Y if you want support for the ARM1026EJ-S processor. 1991da177e4SLinus Torvalds Otherwise, say N. 2001da177e4SLinus Torvalds 2011da177e4SLinus Torvalds# SA110 2021da177e4SLinus Torvaldsconfig CPU_SA110 2031da177e4SLinus Torvalds bool "Support StrongARM(R) SA-110 processor" if !ARCH_EBSA110 && !FOOTBRIDGE && !ARCH_TBOX && !ARCH_SHARK && !ARCH_NEXUSPCI && ARCH_RPC 2041da177e4SLinus Torvalds default y if ARCH_EBSA110 || FOOTBRIDGE || ARCH_TBOX || ARCH_SHARK || ARCH_NEXUSPCI 2051da177e4SLinus Torvalds select CPU_32v3 if ARCH_RPC 2061da177e4SLinus Torvalds select CPU_32v4 if !ARCH_RPC 2071da177e4SLinus Torvalds select CPU_ABRT_EV4 2081da177e4SLinus Torvalds select CPU_CACHE_V4WB 2091da177e4SLinus Torvalds select CPU_CACHE_VIVT 210*f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 211*f9c21a6eSHyok S. Choi select CPU_TLB_V4WB if MMU 2121da177e4SLinus Torvalds help 2131da177e4SLinus Torvalds The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and 2141da177e4SLinus Torvalds is available at five speeds ranging from 100 MHz to 233 MHz. 2151da177e4SLinus Torvalds More information is available at 2161da177e4SLinus Torvalds <http://developer.intel.com/design/strong/sa110.htm>. 2171da177e4SLinus Torvalds 2181da177e4SLinus Torvalds Say Y if you want support for the SA-110 processor. 2191da177e4SLinus Torvalds Otherwise, say N. 2201da177e4SLinus Torvalds 2211da177e4SLinus Torvalds# SA1100 2221da177e4SLinus Torvaldsconfig CPU_SA1100 2231da177e4SLinus Torvalds bool 2241da177e4SLinus Torvalds depends on ARCH_SA1100 2251da177e4SLinus Torvalds default y 2261da177e4SLinus Torvalds select CPU_32v4 2271da177e4SLinus Torvalds select CPU_ABRT_EV4 2281da177e4SLinus Torvalds select CPU_CACHE_V4WB 2291da177e4SLinus Torvalds select CPU_CACHE_VIVT 230*f9c21a6eSHyok S. Choi select CPU_TLB_V4WB if MMU 2311da177e4SLinus Torvalds 2321da177e4SLinus Torvalds# XScale 2331da177e4SLinus Torvaldsconfig CPU_XSCALE 2341da177e4SLinus Torvalds bool 2351da177e4SLinus Torvalds depends on ARCH_IOP3XX || ARCH_PXA || ARCH_IXP4XX || ARCH_IXP2000 2361da177e4SLinus Torvalds default y 2371da177e4SLinus Torvalds select CPU_32v5 2381da177e4SLinus Torvalds select CPU_ABRT_EV5T 2391da177e4SLinus Torvalds select CPU_CACHE_VIVT 240*f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 2411da177e4SLinus Torvalds 24223bdf86aSLennert Buytenhek# XScale Core Version 3 24323bdf86aSLennert Buytenhekconfig CPU_XSC3 24423bdf86aSLennert Buytenhek bool 24523bdf86aSLennert Buytenhek depends on ARCH_IXP23XX 24623bdf86aSLennert Buytenhek default y 24723bdf86aSLennert Buytenhek select CPU_32v5 24823bdf86aSLennert Buytenhek select CPU_ABRT_EV5T 24923bdf86aSLennert Buytenhek select CPU_CACHE_VIVT 250*f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 25123bdf86aSLennert Buytenhek select IO_36 25223bdf86aSLennert Buytenhek 2531da177e4SLinus Torvalds# ARMv6 2541da177e4SLinus Torvaldsconfig CPU_V6 2551da177e4SLinus Torvalds bool "Support ARM V6 processor" 2561dbae815STony Lindgren depends on ARCH_INTEGRATOR || MACH_REALVIEW_EB || ARCH_OMAP2 2571da177e4SLinus Torvalds select CPU_32v6 2581da177e4SLinus Torvalds select CPU_ABRT_EV6 2591da177e4SLinus Torvalds select CPU_CACHE_V6 2601da177e4SLinus Torvalds select CPU_CACHE_VIPT 261*f9c21a6eSHyok S. Choi select CPU_COPY_V6 if MMU 262*f9c21a6eSHyok S. Choi select CPU_TLB_V6 if MMU 2631da177e4SLinus Torvalds 2644a5f79e7SRussell King# ARMv6k 2654a5f79e7SRussell Kingconfig CPU_32v6K 2664a5f79e7SRussell King bool "Support ARM V6K processor extensions" if !SMP 2674a5f79e7SRussell King depends on CPU_V6 2684a5f79e7SRussell King default y if SMP 2694a5f79e7SRussell King help 2704a5f79e7SRussell King Say Y here if your ARMv6 processor supports the 'K' extension. 2714a5f79e7SRussell King This enables the kernel to use some instructions not present 2724a5f79e7SRussell King on previous processors, and as such a kernel build with this 2734a5f79e7SRussell King enabled will not boot on processors with do not support these 2744a5f79e7SRussell King instructions. 2754a5f79e7SRussell King 2761da177e4SLinus Torvalds# Figure out what processor architecture version we should be using. 2771da177e4SLinus Torvalds# This defines the compiler instruction set which depends on the machine type. 2781da177e4SLinus Torvaldsconfig CPU_32v3 2791da177e4SLinus Torvalds bool 28060b6cf68SRussell King select TLS_REG_EMUL if SMP || !MMU 28148fa14f7SRussell King select NEEDS_SYSCALL_FOR_CMPXCHG if SMP 2821da177e4SLinus Torvalds 2831da177e4SLinus Torvaldsconfig CPU_32v4 2841da177e4SLinus Torvalds bool 28560b6cf68SRussell King select TLS_REG_EMUL if SMP || !MMU 28648fa14f7SRussell King select NEEDS_SYSCALL_FOR_CMPXCHG if SMP 2871da177e4SLinus Torvalds 2881da177e4SLinus Torvaldsconfig CPU_32v5 2891da177e4SLinus Torvalds bool 29060b6cf68SRussell King select TLS_REG_EMUL if SMP || !MMU 29148fa14f7SRussell King select NEEDS_SYSCALL_FOR_CMPXCHG if SMP 2921da177e4SLinus Torvalds 2931da177e4SLinus Torvaldsconfig CPU_32v6 2941da177e4SLinus Torvalds bool 2951da177e4SLinus Torvalds 2961da177e4SLinus Torvalds# The abort model 2971da177e4SLinus Torvaldsconfig CPU_ABRT_EV4 2981da177e4SLinus Torvalds bool 2991da177e4SLinus Torvalds 3001da177e4SLinus Torvaldsconfig CPU_ABRT_EV4T 3011da177e4SLinus Torvalds bool 3021da177e4SLinus Torvalds 3031da177e4SLinus Torvaldsconfig CPU_ABRT_LV4T 3041da177e4SLinus Torvalds bool 3051da177e4SLinus Torvalds 3061da177e4SLinus Torvaldsconfig CPU_ABRT_EV5T 3071da177e4SLinus Torvalds bool 3081da177e4SLinus Torvalds 3091da177e4SLinus Torvaldsconfig CPU_ABRT_EV5TJ 3101da177e4SLinus Torvalds bool 3111da177e4SLinus Torvalds 3121da177e4SLinus Torvaldsconfig CPU_ABRT_EV6 3131da177e4SLinus Torvalds bool 3141da177e4SLinus Torvalds 3151da177e4SLinus Torvalds# The cache model 3161da177e4SLinus Torvaldsconfig CPU_CACHE_V3 3171da177e4SLinus Torvalds bool 3181da177e4SLinus Torvalds 3191da177e4SLinus Torvaldsconfig CPU_CACHE_V4 3201da177e4SLinus Torvalds bool 3211da177e4SLinus Torvalds 3221da177e4SLinus Torvaldsconfig CPU_CACHE_V4WT 3231da177e4SLinus Torvalds bool 3241da177e4SLinus Torvalds 3251da177e4SLinus Torvaldsconfig CPU_CACHE_V4WB 3261da177e4SLinus Torvalds bool 3271da177e4SLinus Torvalds 3281da177e4SLinus Torvaldsconfig CPU_CACHE_V6 3291da177e4SLinus Torvalds bool 3301da177e4SLinus Torvalds 3311da177e4SLinus Torvaldsconfig CPU_CACHE_VIVT 3321da177e4SLinus Torvalds bool 3331da177e4SLinus Torvalds 3341da177e4SLinus Torvaldsconfig CPU_CACHE_VIPT 3351da177e4SLinus Torvalds bool 3361da177e4SLinus Torvalds 337*f9c21a6eSHyok S. Choiif MMU 3381da177e4SLinus Torvalds# The copy-page model 3391da177e4SLinus Torvaldsconfig CPU_COPY_V3 3401da177e4SLinus Torvalds bool 3411da177e4SLinus Torvalds 3421da177e4SLinus Torvaldsconfig CPU_COPY_V4WT 3431da177e4SLinus Torvalds bool 3441da177e4SLinus Torvalds 3451da177e4SLinus Torvaldsconfig CPU_COPY_V4WB 3461da177e4SLinus Torvalds bool 3471da177e4SLinus Torvalds 3481da177e4SLinus Torvaldsconfig CPU_COPY_V6 3491da177e4SLinus Torvalds bool 3501da177e4SLinus Torvalds 3511da177e4SLinus Torvalds# This selects the TLB model 3521da177e4SLinus Torvaldsconfig CPU_TLB_V3 3531da177e4SLinus Torvalds bool 3541da177e4SLinus Torvalds help 3551da177e4SLinus Torvalds ARM Architecture Version 3 TLB. 3561da177e4SLinus Torvalds 3571da177e4SLinus Torvaldsconfig CPU_TLB_V4WT 3581da177e4SLinus Torvalds bool 3591da177e4SLinus Torvalds help 3601da177e4SLinus Torvalds ARM Architecture Version 4 TLB with writethrough cache. 3611da177e4SLinus Torvalds 3621da177e4SLinus Torvaldsconfig CPU_TLB_V4WB 3631da177e4SLinus Torvalds bool 3641da177e4SLinus Torvalds help 3651da177e4SLinus Torvalds ARM Architecture Version 4 TLB with writeback cache. 3661da177e4SLinus Torvalds 3671da177e4SLinus Torvaldsconfig CPU_TLB_V4WBI 3681da177e4SLinus Torvalds bool 3691da177e4SLinus Torvalds help 3701da177e4SLinus Torvalds ARM Architecture Version 4 TLB with writeback cache and invalidate 3711da177e4SLinus Torvalds instruction cache entry. 3721da177e4SLinus Torvalds 3731da177e4SLinus Torvaldsconfig CPU_TLB_V6 3741da177e4SLinus Torvalds bool 3751da177e4SLinus Torvalds 376*f9c21a6eSHyok S. Choiendif 377*f9c21a6eSHyok S. Choi 37823bdf86aSLennert Buytenhek# 37923bdf86aSLennert Buytenhek# CPU supports 36-bit I/O 38023bdf86aSLennert Buytenhek# 38123bdf86aSLennert Buytenhekconfig IO_36 38223bdf86aSLennert Buytenhek bool 38323bdf86aSLennert Buytenhek 3841da177e4SLinus Torvaldscomment "Processor Features" 3851da177e4SLinus Torvalds 3861da177e4SLinus Torvaldsconfig ARM_THUMB 3871da177e4SLinus Torvalds bool "Support Thumb user binaries" 38823bdf86aSLennert Buytenhek depends on CPU_ARM720T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_V6 3891da177e4SLinus Torvalds default y 3901da177e4SLinus Torvalds help 3911da177e4SLinus Torvalds Say Y if you want to include kernel support for running user space 3921da177e4SLinus Torvalds Thumb binaries. 3931da177e4SLinus Torvalds 3941da177e4SLinus Torvalds The Thumb instruction set is a compressed form of the standard ARM 3951da177e4SLinus Torvalds instruction set resulting in smaller binaries at the expense of 3961da177e4SLinus Torvalds slightly less efficient code. 3971da177e4SLinus Torvalds 3981da177e4SLinus Torvalds If you don't know what this all is, saying Y is a safe choice. 3991da177e4SLinus Torvalds 4001da177e4SLinus Torvaldsconfig CPU_BIG_ENDIAN 4011da177e4SLinus Torvalds bool "Build big-endian kernel" 4021da177e4SLinus Torvalds depends on ARCH_SUPPORTS_BIG_ENDIAN 4031da177e4SLinus Torvalds help 4041da177e4SLinus Torvalds Say Y if you plan on running a kernel in big-endian mode. 4051da177e4SLinus Torvalds Note that your board must be properly built and your board 4061da177e4SLinus Torvalds port must properly enable any big-endian related features 4071da177e4SLinus Torvalds of your chipset/board/processor. 4081da177e4SLinus Torvalds 4091da177e4SLinus Torvaldsconfig CPU_ICACHE_DISABLE 4101da177e4SLinus Torvalds bool "Disable I-Cache" 411e03eb527SCatalin Marinas depends on CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM1020 || CPU_V6 4121da177e4SLinus Torvalds help 4131da177e4SLinus Torvalds Say Y here to disable the processor instruction cache. Unless 4141da177e4SLinus Torvalds you have a reason not to or are unsure, say N. 4151da177e4SLinus Torvalds 4161da177e4SLinus Torvaldsconfig CPU_DCACHE_DISABLE 4171da177e4SLinus Torvalds bool "Disable D-Cache" 418e03eb527SCatalin Marinas depends on CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM1020 || CPU_V6 4191da177e4SLinus Torvalds help 4201da177e4SLinus Torvalds Say Y here to disable the processor data cache. Unless 4211da177e4SLinus Torvalds you have a reason not to or are unsure, say N. 4221da177e4SLinus Torvalds 4231da177e4SLinus Torvaldsconfig CPU_DCACHE_WRITETHROUGH 4241da177e4SLinus Torvalds bool "Force write through D-cache" 425e03eb527SCatalin Marinas depends on (CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM1020 || CPU_V6) && !CPU_DCACHE_DISABLE 4261da177e4SLinus Torvalds default y if CPU_ARM925T 4271da177e4SLinus Torvalds help 4281da177e4SLinus Torvalds Say Y here to use the data cache in writethrough mode. Unless you 4291da177e4SLinus Torvalds specifically require this or are unsure, say N. 4301da177e4SLinus Torvalds 4311da177e4SLinus Torvaldsconfig CPU_CACHE_ROUND_ROBIN 4321da177e4SLinus Torvalds bool "Round robin I and D cache replacement algorithm" 4331da177e4SLinus Torvalds depends on (CPU_ARM926T || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE) 4341da177e4SLinus Torvalds help 4351da177e4SLinus Torvalds Say Y here to use the predictable round-robin cache replacement 4361da177e4SLinus Torvalds policy. Unless you specifically require this or are unsure, say N. 4371da177e4SLinus Torvalds 4381da177e4SLinus Torvaldsconfig CPU_BPREDICT_DISABLE 4391da177e4SLinus Torvalds bool "Disable branch prediction" 440e03eb527SCatalin Marinas depends on CPU_ARM1020 || CPU_V6 4411da177e4SLinus Torvalds help 4421da177e4SLinus Torvalds Say Y here to disable branch prediction. If unsure, say N. 4432d2669b6SNicolas Pitre 4444b0e07a5SNicolas Pitreconfig TLS_REG_EMUL 4454b0e07a5SNicolas Pitre bool 4464b0e07a5SNicolas Pitre help 44770489c88SNicolas Pitre An SMP system using a pre-ARMv6 processor (there are apparently 44870489c88SNicolas Pitre a few prototypes like that in existence) and therefore access to 44970489c88SNicolas Pitre that required register must be emulated. 4504b0e07a5SNicolas Pitre 4512d2669b6SNicolas Pitreconfig HAS_TLS_REG 4522d2669b6SNicolas Pitre bool 45370489c88SNicolas Pitre depends on !TLS_REG_EMUL 45470489c88SNicolas Pitre default y if SMP || CPU_32v7 4552d2669b6SNicolas Pitre help 4562d2669b6SNicolas Pitre This selects support for the CP15 thread register. 45770489c88SNicolas Pitre It is defined to be available on some ARMv6 processors (including 45870489c88SNicolas Pitre all SMP capable ARMv6's) or later processors. User space may 45970489c88SNicolas Pitre assume directly accessing that register and always obtain the 46070489c88SNicolas Pitre expected value only on ARMv7 and above. 4612d2669b6SNicolas Pitre 462dcef1f63SNicolas Pitreconfig NEEDS_SYSCALL_FOR_CMPXCHG 463dcef1f63SNicolas Pitre bool 464dcef1f63SNicolas Pitre help 465dcef1f63SNicolas Pitre SMP on a pre-ARMv6 processor? Well OK then. 466dcef1f63SNicolas Pitre Forget about fast user space cmpxchg support. 467dcef1f63SNicolas Pitre It is just not possible. 468dcef1f63SNicolas Pitre 469