xref: /linux/arch/arm/mm/Kconfig (revision f37f46eb1c0bd0b11c34ef06c7365658be989d80)
11da177e4SLinus Torvaldscomment "Processor Type"
21da177e4SLinus Torvalds
31da177e4SLinus Torvaldsconfig CPU_32
41da177e4SLinus Torvalds	bool
51da177e4SLinus Torvalds	default y
61da177e4SLinus Torvalds
71da177e4SLinus Torvalds# Select CPU types depending on the architecture selected.  This selects
81da177e4SLinus Torvalds# which CPUs we support in the kernel image, and the compiler instruction
91da177e4SLinus Torvalds# optimiser behaviour.
101da177e4SLinus Torvalds
111da177e4SLinus Torvalds# ARM610
121da177e4SLinus Torvaldsconfig CPU_ARM610
131da177e4SLinus Torvalds	bool "Support ARM610 processor"
141da177e4SLinus Torvalds	depends on ARCH_RPC
151da177e4SLinus Torvalds	select CPU_32v3
161da177e4SLinus Torvalds	select CPU_CACHE_V3
171da177e4SLinus Torvalds	select CPU_CACHE_VIVT
18fefdaa06SHyok S. Choi	select CPU_CP15_MMU
19f9c21a6eSHyok S. Choi	select CPU_COPY_V3 if MMU
20f9c21a6eSHyok S. Choi	select CPU_TLB_V3 if MMU
211da177e4SLinus Torvalds	help
221da177e4SLinus Torvalds	  The ARM610 is the successor to the ARM3 processor
231da177e4SLinus Torvalds	  and was produced by VLSI Technology Inc.
241da177e4SLinus Torvalds
251da177e4SLinus Torvalds	  Say Y if you want support for the ARM610 processor.
261da177e4SLinus Torvalds	  Otherwise, say N.
271da177e4SLinus Torvalds
2807e0da78SHyok S. Choi# ARM7TDMI
2907e0da78SHyok S. Choiconfig CPU_ARM7TDMI
3007e0da78SHyok S. Choi	bool "Support ARM7TDMI processor"
3107e0da78SHyok S. Choi	select CPU_32v4T
3207e0da78SHyok S. Choi	select CPU_ABRT_LV4T
3307e0da78SHyok S. Choi	select CPU_CACHE_V4
3407e0da78SHyok S. Choi	help
3507e0da78SHyok S. Choi	  A 32-bit RISC microprocessor based on the ARM7 processor core
3607e0da78SHyok S. Choi	  which has no memory control unit and cache.
3707e0da78SHyok S. Choi
3807e0da78SHyok S. Choi	  Say Y if you want support for the ARM7TDMI processor.
3907e0da78SHyok S. Choi	  Otherwise, say N.
4007e0da78SHyok S. Choi
411da177e4SLinus Torvalds# ARM710
421da177e4SLinus Torvaldsconfig CPU_ARM710
431da177e4SLinus Torvalds	bool "Support ARM710 processor" if !ARCH_CLPS7500 && ARCH_RPC
441da177e4SLinus Torvalds	default y if ARCH_CLPS7500
451da177e4SLinus Torvalds	select CPU_32v3
461da177e4SLinus Torvalds	select CPU_CACHE_V3
471da177e4SLinus Torvalds	select CPU_CACHE_VIVT
48fefdaa06SHyok S. Choi	select CPU_CP15_MMU
49f9c21a6eSHyok S. Choi	select CPU_COPY_V3 if MMU
50f9c21a6eSHyok S. Choi	select CPU_TLB_V3 if MMU
511da177e4SLinus Torvalds	help
521da177e4SLinus Torvalds	  A 32-bit RISC microprocessor based on the ARM7 processor core
531da177e4SLinus Torvalds	  designed by Advanced RISC Machines Ltd. The ARM710 is the
541da177e4SLinus Torvalds	  successor to the ARM610 processor. It was released in
551da177e4SLinus Torvalds	  July 1994 by VLSI Technology Inc.
561da177e4SLinus Torvalds
571da177e4SLinus Torvalds	  Say Y if you want support for the ARM710 processor.
581da177e4SLinus Torvalds	  Otherwise, say N.
591da177e4SLinus Torvalds
601da177e4SLinus Torvalds# ARM720T
611da177e4SLinus Torvaldsconfig CPU_ARM720T
621da177e4SLinus Torvalds	bool "Support ARM720T processor" if !ARCH_CLPS711X && !ARCH_L7200 && !ARCH_CDB89712 && ARCH_INTEGRATOR
631da177e4SLinus Torvalds	default y if ARCH_CLPS711X || ARCH_L7200 || ARCH_CDB89712 || ARCH_H720X
64260e98edSLennert Buytenhek	select CPU_32v4T
651da177e4SLinus Torvalds	select CPU_ABRT_LV4T
661da177e4SLinus Torvalds	select CPU_CACHE_V4
671da177e4SLinus Torvalds	select CPU_CACHE_VIVT
68fefdaa06SHyok S. Choi	select CPU_CP15_MMU
69f9c21a6eSHyok S. Choi	select CPU_COPY_V4WT if MMU
70f9c21a6eSHyok S. Choi	select CPU_TLB_V4WT if MMU
711da177e4SLinus Torvalds	help
721da177e4SLinus Torvalds	  A 32-bit RISC processor with 8kByte Cache, Write Buffer and
731da177e4SLinus Torvalds	  MMU built around an ARM7TDMI core.
741da177e4SLinus Torvalds
751da177e4SLinus Torvalds	  Say Y if you want support for the ARM720T processor.
761da177e4SLinus Torvalds	  Otherwise, say N.
771da177e4SLinus Torvalds
78b731c311SHyok S. Choi# ARM740T
79b731c311SHyok S. Choiconfig CPU_ARM740T
80b731c311SHyok S. Choi	bool "Support ARM740T processor" if ARCH_INTEGRATOR
81b731c311SHyok S. Choi	select CPU_32v4T
82b731c311SHyok S. Choi	select CPU_ABRT_LV4T
83b731c311SHyok S. Choi	select CPU_CACHE_V3	# although the core is v4t
84b731c311SHyok S. Choi	select CPU_CP15_MPU
85b731c311SHyok S. Choi	help
86b731c311SHyok S. Choi	  A 32-bit RISC processor with 8KB cache or 4KB variants,
87b731c311SHyok S. Choi	  write buffer and MPU(Protection Unit) built around
88b731c311SHyok S. Choi	  an ARM7TDMI core.
89b731c311SHyok S. Choi
90b731c311SHyok S. Choi	  Say Y if you want support for the ARM740T processor.
91b731c311SHyok S. Choi	  Otherwise, say N.
92b731c311SHyok S. Choi
9343f5f014SHyok S. Choi# ARM9TDMI
9443f5f014SHyok S. Choiconfig CPU_ARM9TDMI
9543f5f014SHyok S. Choi	bool "Support ARM9TDMI processor"
9643f5f014SHyok S. Choi	select CPU_32v4T
9743f5f014SHyok S. Choi	select CPU_ABRT_EV4T
9843f5f014SHyok S. Choi	select CPU_CACHE_V4
9943f5f014SHyok S. Choi	help
10043f5f014SHyok S. Choi	  A 32-bit RISC microprocessor based on the ARM9 processor core
10143f5f014SHyok S. Choi	  which has no memory control unit and cache.
10243f5f014SHyok S. Choi
10343f5f014SHyok S. Choi	  Say Y if you want support for the ARM9TDMI processor.
10443f5f014SHyok S. Choi	  Otherwise, say N.
10543f5f014SHyok S. Choi
1061da177e4SLinus Torvalds# ARM920T
1071da177e4SLinus Torvaldsconfig CPU_ARM920T
1083434d9d9SBen Dooks	bool "Support ARM920T processor"
1093434d9d9SBen Dooks	depends on ARCH_EP93XX || ARCH_INTEGRATOR || CPU_S3C2410 || CPU_S3C2440 || CPU_S3C2442 || ARCH_IMX || ARCH_AAEC2000 || ARCH_AT91RM9200
1103434d9d9SBen Dooks	default y if CPU_S3C2410 || CPU_S3C2440 || CPU_S3C2442 || ARCH_AT91RM9200
111260e98edSLennert Buytenhek	select CPU_32v4T
1121da177e4SLinus Torvalds	select CPU_ABRT_EV4T
1131da177e4SLinus Torvalds	select CPU_CACHE_V4WT
1141da177e4SLinus Torvalds	select CPU_CACHE_VIVT
115fefdaa06SHyok S. Choi	select CPU_CP15_MMU
116f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
117f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
1181da177e4SLinus Torvalds	help
1191da177e4SLinus Torvalds	  The ARM920T is licensed to be produced by numerous vendors,
1201da177e4SLinus Torvalds	  and is used in the Maverick EP9312 and the Samsung S3C2410.
1211da177e4SLinus Torvalds
1221da177e4SLinus Torvalds	  More information on the Maverick EP9312 at
1231da177e4SLinus Torvalds	  <http://linuxdevices.com/products/PD2382866068.html>.
1241da177e4SLinus Torvalds
1251da177e4SLinus Torvalds	  Say Y if you want support for the ARM920T processor.
1261da177e4SLinus Torvalds	  Otherwise, say N.
1271da177e4SLinus Torvalds
1281da177e4SLinus Torvalds# ARM922T
1291da177e4SLinus Torvaldsconfig CPU_ARM922T
1301da177e4SLinus Torvalds	bool "Support ARM922T processor" if ARCH_INTEGRATOR
1310fec53a2SRussell King	depends on ARCH_LH7A40X || ARCH_INTEGRATOR
1320fec53a2SRussell King	default y if ARCH_LH7A40X
133260e98edSLennert Buytenhek	select CPU_32v4T
1341da177e4SLinus Torvalds	select CPU_ABRT_EV4T
1351da177e4SLinus Torvalds	select CPU_CACHE_V4WT
1361da177e4SLinus Torvalds	select CPU_CACHE_VIVT
137fefdaa06SHyok S. Choi	select CPU_CP15_MMU
138f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
139f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
1401da177e4SLinus Torvalds	help
1411da177e4SLinus Torvalds	  The ARM922T is a version of the ARM920T, but with smaller
1421da177e4SLinus Torvalds	  instruction and data caches. It is used in Altera's
1431da177e4SLinus Torvalds	  Excalibur XA device family.
1441da177e4SLinus Torvalds
1451da177e4SLinus Torvalds	  Say Y if you want support for the ARM922T processor.
1461da177e4SLinus Torvalds	  Otherwise, say N.
1471da177e4SLinus Torvalds
1481da177e4SLinus Torvalds# ARM925T
1491da177e4SLinus Torvaldsconfig CPU_ARM925T
150b288f75fSTony Lindgren 	bool "Support ARM925T processor" if ARCH_OMAP1
1513179a019STony Lindgren 	depends on ARCH_OMAP15XX
1523179a019STony Lindgren 	default y if ARCH_OMAP15XX
153260e98edSLennert Buytenhek	select CPU_32v4T
1541da177e4SLinus Torvalds	select CPU_ABRT_EV4T
1551da177e4SLinus Torvalds	select CPU_CACHE_V4WT
1561da177e4SLinus Torvalds	select CPU_CACHE_VIVT
157fefdaa06SHyok S. Choi	select CPU_CP15_MMU
158f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
159f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
1601da177e4SLinus Torvalds 	help
1611da177e4SLinus Torvalds 	  The ARM925T is a mix between the ARM920T and ARM926T, but with
1621da177e4SLinus Torvalds	  different instruction and data caches. It is used in TI's OMAP
1631da177e4SLinus Torvalds 	  device family.
1641da177e4SLinus Torvalds
1651da177e4SLinus Torvalds 	  Say Y if you want support for the ARM925T processor.
1661da177e4SLinus Torvalds 	  Otherwise, say N.
1671da177e4SLinus Torvalds
1681da177e4SLinus Torvalds# ARM926T
1691da177e4SLinus Torvaldsconfig CPU_ARM926T
1708ad68bbfSCatalin Marinas	bool "Support ARM926T processor"
1718fc5ffa0SAndrew Victor	depends on ARCH_INTEGRATOR || ARCH_VERSATILE_PB || MACH_VERSATILE_AB || ARCH_OMAP730 || ARCH_OMAP16XX || MACH_REALVIEW_EB || ARCH_PNX4008 || ARCH_NETX || CPU_S3C2412 || ARCH_AT91SAM9260 || ARCH_AT91SAM9261
1728fc5ffa0SAndrew Victor	default y if ARCH_VERSATILE_PB || MACH_VERSATILE_AB || ARCH_OMAP730 || ARCH_OMAP16XX || ARCH_PNX4008 || ARCH_NETX || CPU_S3C2412 || ARCH_AT91SAM9260 || ARCH_AT91SAM9261
1731da177e4SLinus Torvalds	select CPU_32v5
1741da177e4SLinus Torvalds	select CPU_ABRT_EV5TJ
1751da177e4SLinus Torvalds	select CPU_CACHE_VIVT
176fefdaa06SHyok S. Choi	select CPU_CP15_MMU
177f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
178f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
1791da177e4SLinus Torvalds	help
1801da177e4SLinus Torvalds	  This is a variant of the ARM920.  It has slightly different
1811da177e4SLinus Torvalds	  instruction sequences for cache and TLB operations.  Curiously,
1821da177e4SLinus Torvalds	  there is no documentation on it at the ARM corporate website.
1831da177e4SLinus Torvalds
1841da177e4SLinus Torvalds	  Say Y if you want support for the ARM926T processor.
1851da177e4SLinus Torvalds	  Otherwise, say N.
1861da177e4SLinus Torvalds
187d60674ebSHyok S. Choi# ARM940T
188d60674ebSHyok S. Choiconfig CPU_ARM940T
189d60674ebSHyok S. Choi	bool "Support ARM940T processor" if ARCH_INTEGRATOR
190d60674ebSHyok S. Choi	select CPU_32v4T
191d60674ebSHyok S. Choi	select CPU_ABRT_EV4T
192d60674ebSHyok S. Choi	select CPU_CACHE_VIVT
193d60674ebSHyok S. Choi	select CPU_CP15_MPU
194d60674ebSHyok S. Choi	help
195d60674ebSHyok S. Choi	  ARM940T is a member of the ARM9TDMI family of general-
196d60674ebSHyok S. Choi	  purpose microprocessors with MPU and seperate 4KB
197d60674ebSHyok S. Choi	  instruction and 4KB data cases, each with a 4-word line
198d60674ebSHyok S. Choi	  length.
199d60674ebSHyok S. Choi
200d60674ebSHyok S. Choi	  Say Y if you want support for the ARM940T processor.
201d60674ebSHyok S. Choi	  Otherwise, say N.
202d60674ebSHyok S. Choi
203*f37f46ebSHyok S. Choi# ARM946E-S
204*f37f46ebSHyok S. Choiconfig CPU_ARM946E
205*f37f46ebSHyok S. Choi	bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
206*f37f46ebSHyok S. Choi	select CPU_32v5
207*f37f46ebSHyok S. Choi	select CPU_ABRT_EV5T
208*f37f46ebSHyok S. Choi	select CPU_CACHE_VIVT
209*f37f46ebSHyok S. Choi	select CPU_CP15_MPU
210*f37f46ebSHyok S. Choi	help
211*f37f46ebSHyok S. Choi	  ARM946E-S is a member of the ARM9E-S family of high-
212*f37f46ebSHyok S. Choi	  performance, 32-bit system-on-chip processor solutions.
213*f37f46ebSHyok S. Choi	  The TCM and ARMv5TE 32-bit instruction set is supported.
214*f37f46ebSHyok S. Choi
215*f37f46ebSHyok S. Choi	  Say Y if you want support for the ARM946E-S processor.
216*f37f46ebSHyok S. Choi	  Otherwise, say N.
217*f37f46ebSHyok S. Choi
2181da177e4SLinus Torvalds# ARM1020 - needs validating
2191da177e4SLinus Torvaldsconfig CPU_ARM1020
2201da177e4SLinus Torvalds	bool "Support ARM1020T (rev 0) processor"
2211da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR
2221da177e4SLinus Torvalds	select CPU_32v5
2231da177e4SLinus Torvalds	select CPU_ABRT_EV4T
2241da177e4SLinus Torvalds	select CPU_CACHE_V4WT
2251da177e4SLinus Torvalds	select CPU_CACHE_VIVT
226fefdaa06SHyok S. Choi	select CPU_CP15_MMU
227f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
228f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
2291da177e4SLinus Torvalds	help
2301da177e4SLinus Torvalds	  The ARM1020 is the 32K cached version of the ARM10 processor,
2311da177e4SLinus Torvalds	  with an addition of a floating-point unit.
2321da177e4SLinus Torvalds
2331da177e4SLinus Torvalds	  Say Y if you want support for the ARM1020 processor.
2341da177e4SLinus Torvalds	  Otherwise, say N.
2351da177e4SLinus Torvalds
2361da177e4SLinus Torvalds# ARM1020E - needs validating
2371da177e4SLinus Torvaldsconfig CPU_ARM1020E
2381da177e4SLinus Torvalds	bool "Support ARM1020E processor"
2391da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR
2401da177e4SLinus Torvalds	select CPU_32v5
2411da177e4SLinus Torvalds	select CPU_ABRT_EV4T
2421da177e4SLinus Torvalds	select CPU_CACHE_V4WT
2431da177e4SLinus Torvalds	select CPU_CACHE_VIVT
244fefdaa06SHyok S. Choi	select CPU_CP15_MMU
245f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
246f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
2471da177e4SLinus Torvalds	depends on n
2481da177e4SLinus Torvalds
2491da177e4SLinus Torvalds# ARM1022E
2501da177e4SLinus Torvaldsconfig CPU_ARM1022
2511da177e4SLinus Torvalds	bool "Support ARM1022E processor"
2521da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR
2531da177e4SLinus Torvalds	select CPU_32v5
2541da177e4SLinus Torvalds	select CPU_ABRT_EV4T
2551da177e4SLinus Torvalds	select CPU_CACHE_VIVT
256fefdaa06SHyok S. Choi	select CPU_CP15_MMU
257f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU # can probably do better
258f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
2591da177e4SLinus Torvalds	help
2601da177e4SLinus Torvalds	  The ARM1022E is an implementation of the ARMv5TE architecture
2611da177e4SLinus Torvalds	  based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
2621da177e4SLinus Torvalds	  embedded trace macrocell, and a floating-point unit.
2631da177e4SLinus Torvalds
2641da177e4SLinus Torvalds	  Say Y if you want support for the ARM1022E processor.
2651da177e4SLinus Torvalds	  Otherwise, say N.
2661da177e4SLinus Torvalds
2671da177e4SLinus Torvalds# ARM1026EJ-S
2681da177e4SLinus Torvaldsconfig CPU_ARM1026
2691da177e4SLinus Torvalds	bool "Support ARM1026EJ-S processor"
2701da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR
2711da177e4SLinus Torvalds	select CPU_32v5
2721da177e4SLinus Torvalds	select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
2731da177e4SLinus Torvalds	select CPU_CACHE_VIVT
274fefdaa06SHyok S. Choi	select CPU_CP15_MMU
275f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU # can probably do better
276f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
2771da177e4SLinus Torvalds	help
2781da177e4SLinus Torvalds	  The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
2791da177e4SLinus Torvalds	  based upon the ARM10 integer core.
2801da177e4SLinus Torvalds
2811da177e4SLinus Torvalds	  Say Y if you want support for the ARM1026EJ-S processor.
2821da177e4SLinus Torvalds	  Otherwise, say N.
2831da177e4SLinus Torvalds
2841da177e4SLinus Torvalds# SA110
2851da177e4SLinus Torvaldsconfig CPU_SA110
2861da177e4SLinus Torvalds	bool "Support StrongARM(R) SA-110 processor" if !ARCH_EBSA110 && !FOOTBRIDGE && !ARCH_TBOX && !ARCH_SHARK && !ARCH_NEXUSPCI && ARCH_RPC
2871da177e4SLinus Torvalds	default y if ARCH_EBSA110 || FOOTBRIDGE || ARCH_TBOX || ARCH_SHARK || ARCH_NEXUSPCI
2881da177e4SLinus Torvalds	select CPU_32v3 if ARCH_RPC
2891da177e4SLinus Torvalds	select CPU_32v4 if !ARCH_RPC
2901da177e4SLinus Torvalds	select CPU_ABRT_EV4
2911da177e4SLinus Torvalds	select CPU_CACHE_V4WB
2921da177e4SLinus Torvalds	select CPU_CACHE_VIVT
293fefdaa06SHyok S. Choi	select CPU_CP15_MMU
294f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
295f9c21a6eSHyok S. Choi	select CPU_TLB_V4WB if MMU
2961da177e4SLinus Torvalds	help
2971da177e4SLinus Torvalds	  The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
2981da177e4SLinus Torvalds	  is available at five speeds ranging from 100 MHz to 233 MHz.
2991da177e4SLinus Torvalds	  More information is available at
3001da177e4SLinus Torvalds	  <http://developer.intel.com/design/strong/sa110.htm>.
3011da177e4SLinus Torvalds
3021da177e4SLinus Torvalds	  Say Y if you want support for the SA-110 processor.
3031da177e4SLinus Torvalds	  Otherwise, say N.
3041da177e4SLinus Torvalds
3051da177e4SLinus Torvalds# SA1100
3061da177e4SLinus Torvaldsconfig CPU_SA1100
3071da177e4SLinus Torvalds	bool
3081da177e4SLinus Torvalds	depends on ARCH_SA1100
3091da177e4SLinus Torvalds	default y
3101da177e4SLinus Torvalds	select CPU_32v4
3111da177e4SLinus Torvalds	select CPU_ABRT_EV4
3121da177e4SLinus Torvalds	select CPU_CACHE_V4WB
3131da177e4SLinus Torvalds	select CPU_CACHE_VIVT
314fefdaa06SHyok S. Choi	select CPU_CP15_MMU
315f9c21a6eSHyok S. Choi	select CPU_TLB_V4WB if MMU
3161da177e4SLinus Torvalds
3171da177e4SLinus Torvalds# XScale
3181da177e4SLinus Torvaldsconfig CPU_XSCALE
3191da177e4SLinus Torvalds	bool
3203f7e5815SLennert Buytenhek	depends on ARCH_IOP32X || ARCH_IOP33X || ARCH_PXA || ARCH_IXP4XX || ARCH_IXP2000
3211da177e4SLinus Torvalds	default y
3221da177e4SLinus Torvalds	select CPU_32v5
3231da177e4SLinus Torvalds	select CPU_ABRT_EV5T
3241da177e4SLinus Torvalds	select CPU_CACHE_VIVT
325fefdaa06SHyok S. Choi	select CPU_CP15_MMU
326f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
3271da177e4SLinus Torvalds
32823bdf86aSLennert Buytenhek# XScale Core Version 3
32923bdf86aSLennert Buytenhekconfig CPU_XSC3
33023bdf86aSLennert Buytenhek	bool
33123bdf86aSLennert Buytenhek	depends on ARCH_IXP23XX
33223bdf86aSLennert Buytenhek	default y
33323bdf86aSLennert Buytenhek	select CPU_32v5
33423bdf86aSLennert Buytenhek	select CPU_ABRT_EV5T
33523bdf86aSLennert Buytenhek	select CPU_CACHE_VIVT
336fefdaa06SHyok S. Choi	select CPU_CP15_MMU
337f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
33823bdf86aSLennert Buytenhek	select IO_36
33923bdf86aSLennert Buytenhek
3401da177e4SLinus Torvalds# ARMv6
3411da177e4SLinus Torvaldsconfig CPU_V6
3421da177e4SLinus Torvalds	bool "Support ARM V6 processor"
3431dbae815STony Lindgren	depends on ARCH_INTEGRATOR || MACH_REALVIEW_EB || ARCH_OMAP2
3441da177e4SLinus Torvalds	select CPU_32v6
3451da177e4SLinus Torvalds	select CPU_ABRT_EV6
3461da177e4SLinus Torvalds	select CPU_CACHE_V6
3471da177e4SLinus Torvalds	select CPU_CACHE_VIPT
348fefdaa06SHyok S. Choi	select CPU_CP15_MMU
349f9c21a6eSHyok S. Choi	select CPU_COPY_V6 if MMU
350f9c21a6eSHyok S. Choi	select CPU_TLB_V6 if MMU
3511da177e4SLinus Torvalds
3524a5f79e7SRussell King# ARMv6k
3534a5f79e7SRussell Kingconfig CPU_32v6K
3544a5f79e7SRussell King	bool "Support ARM V6K processor extensions" if !SMP
3554a5f79e7SRussell King	depends on CPU_V6
3564a5f79e7SRussell King	default y if SMP
3574a5f79e7SRussell King	help
3584a5f79e7SRussell King	  Say Y here if your ARMv6 processor supports the 'K' extension.
3594a5f79e7SRussell King	  This enables the kernel to use some instructions not present
3604a5f79e7SRussell King	  on previous processors, and as such a kernel build with this
3614a5f79e7SRussell King	  enabled will not boot on processors with do not support these
3624a5f79e7SRussell King	  instructions.
3634a5f79e7SRussell King
3641da177e4SLinus Torvalds# Figure out what processor architecture version we should be using.
3651da177e4SLinus Torvalds# This defines the compiler instruction set which depends on the machine type.
3661da177e4SLinus Torvaldsconfig CPU_32v3
3671da177e4SLinus Torvalds	bool
36860b6cf68SRussell King	select TLS_REG_EMUL if SMP || !MMU
36948fa14f7SRussell King	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
3701da177e4SLinus Torvalds
3711da177e4SLinus Torvaldsconfig CPU_32v4
3721da177e4SLinus Torvalds	bool
37360b6cf68SRussell King	select TLS_REG_EMUL if SMP || !MMU
37448fa14f7SRussell King	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
3751da177e4SLinus Torvalds
376260e98edSLennert Buytenhekconfig CPU_32v4T
377260e98edSLennert Buytenhek	bool
378260e98edSLennert Buytenhek	select TLS_REG_EMUL if SMP || !MMU
379260e98edSLennert Buytenhek	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
380260e98edSLennert Buytenhek
3811da177e4SLinus Torvaldsconfig CPU_32v5
3821da177e4SLinus Torvalds	bool
38360b6cf68SRussell King	select TLS_REG_EMUL if SMP || !MMU
38448fa14f7SRussell King	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
3851da177e4SLinus Torvalds
3861da177e4SLinus Torvaldsconfig CPU_32v6
3871da177e4SLinus Torvalds	bool
3881da177e4SLinus Torvalds
3891da177e4SLinus Torvalds# The abort model
3901da177e4SLinus Torvaldsconfig CPU_ABRT_EV4
3911da177e4SLinus Torvalds	bool
3921da177e4SLinus Torvalds
3931da177e4SLinus Torvaldsconfig CPU_ABRT_EV4T
3941da177e4SLinus Torvalds	bool
3951da177e4SLinus Torvalds
3961da177e4SLinus Torvaldsconfig CPU_ABRT_LV4T
3971da177e4SLinus Torvalds	bool
3981da177e4SLinus Torvalds
3991da177e4SLinus Torvaldsconfig CPU_ABRT_EV5T
4001da177e4SLinus Torvalds	bool
4011da177e4SLinus Torvalds
4021da177e4SLinus Torvaldsconfig CPU_ABRT_EV5TJ
4031da177e4SLinus Torvalds	bool
4041da177e4SLinus Torvalds
4051da177e4SLinus Torvaldsconfig CPU_ABRT_EV6
4061da177e4SLinus Torvalds	bool
4071da177e4SLinus Torvalds
4081da177e4SLinus Torvalds# The cache model
4091da177e4SLinus Torvaldsconfig CPU_CACHE_V3
4101da177e4SLinus Torvalds	bool
4111da177e4SLinus Torvalds
4121da177e4SLinus Torvaldsconfig CPU_CACHE_V4
4131da177e4SLinus Torvalds	bool
4141da177e4SLinus Torvalds
4151da177e4SLinus Torvaldsconfig CPU_CACHE_V4WT
4161da177e4SLinus Torvalds	bool
4171da177e4SLinus Torvalds
4181da177e4SLinus Torvaldsconfig CPU_CACHE_V4WB
4191da177e4SLinus Torvalds	bool
4201da177e4SLinus Torvalds
4211da177e4SLinus Torvaldsconfig CPU_CACHE_V6
4221da177e4SLinus Torvalds	bool
4231da177e4SLinus Torvalds
4241da177e4SLinus Torvaldsconfig CPU_CACHE_VIVT
4251da177e4SLinus Torvalds	bool
4261da177e4SLinus Torvalds
4271da177e4SLinus Torvaldsconfig CPU_CACHE_VIPT
4281da177e4SLinus Torvalds	bool
4291da177e4SLinus Torvalds
430f9c21a6eSHyok S. Choiif MMU
4311da177e4SLinus Torvalds# The copy-page model
4321da177e4SLinus Torvaldsconfig CPU_COPY_V3
4331da177e4SLinus Torvalds	bool
4341da177e4SLinus Torvalds
4351da177e4SLinus Torvaldsconfig CPU_COPY_V4WT
4361da177e4SLinus Torvalds	bool
4371da177e4SLinus Torvalds
4381da177e4SLinus Torvaldsconfig CPU_COPY_V4WB
4391da177e4SLinus Torvalds	bool
4401da177e4SLinus Torvalds
4411da177e4SLinus Torvaldsconfig CPU_COPY_V6
4421da177e4SLinus Torvalds	bool
4431da177e4SLinus Torvalds
4441da177e4SLinus Torvalds# This selects the TLB model
4451da177e4SLinus Torvaldsconfig CPU_TLB_V3
4461da177e4SLinus Torvalds	bool
4471da177e4SLinus Torvalds	help
4481da177e4SLinus Torvalds	  ARM Architecture Version 3 TLB.
4491da177e4SLinus Torvalds
4501da177e4SLinus Torvaldsconfig CPU_TLB_V4WT
4511da177e4SLinus Torvalds	bool
4521da177e4SLinus Torvalds	help
4531da177e4SLinus Torvalds	  ARM Architecture Version 4 TLB with writethrough cache.
4541da177e4SLinus Torvalds
4551da177e4SLinus Torvaldsconfig CPU_TLB_V4WB
4561da177e4SLinus Torvalds	bool
4571da177e4SLinus Torvalds	help
4581da177e4SLinus Torvalds	  ARM Architecture Version 4 TLB with writeback cache.
4591da177e4SLinus Torvalds
4601da177e4SLinus Torvaldsconfig CPU_TLB_V4WBI
4611da177e4SLinus Torvalds	bool
4621da177e4SLinus Torvalds	help
4631da177e4SLinus Torvalds	  ARM Architecture Version 4 TLB with writeback cache and invalidate
4641da177e4SLinus Torvalds	  instruction cache entry.
4651da177e4SLinus Torvalds
4661da177e4SLinus Torvaldsconfig CPU_TLB_V6
4671da177e4SLinus Torvalds	bool
4681da177e4SLinus Torvalds
469f9c21a6eSHyok S. Choiendif
470f9c21a6eSHyok S. Choi
471fefdaa06SHyok S. Choiconfig CPU_CP15
472fefdaa06SHyok S. Choi	bool
473fefdaa06SHyok S. Choi	help
474fefdaa06SHyok S. Choi	  Processor has the CP15 register.
475fefdaa06SHyok S. Choi
476fefdaa06SHyok S. Choiconfig CPU_CP15_MMU
477fefdaa06SHyok S. Choi	bool
478fefdaa06SHyok S. Choi	select CPU_CP15
479fefdaa06SHyok S. Choi	help
480fefdaa06SHyok S. Choi	  Processor has the CP15 register, which has MMU related registers.
481fefdaa06SHyok S. Choi
482fefdaa06SHyok S. Choiconfig CPU_CP15_MPU
483fefdaa06SHyok S. Choi	bool
484fefdaa06SHyok S. Choi	select CPU_CP15
485fefdaa06SHyok S. Choi	help
486fefdaa06SHyok S. Choi	  Processor has the CP15 register, which has MPU related registers.
487fefdaa06SHyok S. Choi
48823bdf86aSLennert Buytenhek#
48923bdf86aSLennert Buytenhek# CPU supports 36-bit I/O
49023bdf86aSLennert Buytenhek#
49123bdf86aSLennert Buytenhekconfig IO_36
49223bdf86aSLennert Buytenhek	bool
49323bdf86aSLennert Buytenhek
4941da177e4SLinus Torvaldscomment "Processor Features"
4951da177e4SLinus Torvalds
4961da177e4SLinus Torvaldsconfig ARM_THUMB
4971da177e4SLinus Torvalds	bool "Support Thumb user binaries"
498*f37f46ebSHyok S. Choi	depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_V6
4991da177e4SLinus Torvalds	default y
5001da177e4SLinus Torvalds	help
5011da177e4SLinus Torvalds	  Say Y if you want to include kernel support for running user space
5021da177e4SLinus Torvalds	  Thumb binaries.
5031da177e4SLinus Torvalds
5041da177e4SLinus Torvalds	  The Thumb instruction set is a compressed form of the standard ARM
5051da177e4SLinus Torvalds	  instruction set resulting in smaller binaries at the expense of
5061da177e4SLinus Torvalds	  slightly less efficient code.
5071da177e4SLinus Torvalds
5081da177e4SLinus Torvalds	  If you don't know what this all is, saying Y is a safe choice.
5091da177e4SLinus Torvalds
5101da177e4SLinus Torvaldsconfig CPU_BIG_ENDIAN
5111da177e4SLinus Torvalds	bool "Build big-endian kernel"
5121da177e4SLinus Torvalds	depends on ARCH_SUPPORTS_BIG_ENDIAN
5131da177e4SLinus Torvalds	help
5141da177e4SLinus Torvalds	  Say Y if you plan on running a kernel in big-endian mode.
5151da177e4SLinus Torvalds	  Note that your board must be properly built and your board
5161da177e4SLinus Torvalds	  port must properly enable any big-endian related features
5171da177e4SLinus Torvalds	  of your chipset/board/processor.
5181da177e4SLinus Torvalds
5191da177e4SLinus Torvaldsconfig CPU_ICACHE_DISABLE
520f12d0d7cSHyok S. Choi	bool "Disable I-Cache (I-bit)"
521f12d0d7cSHyok S. Choi	depends on CPU_CP15 && !(CPU_ARM610 || CPU_ARM710 || CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
5221da177e4SLinus Torvalds	help
5231da177e4SLinus Torvalds	  Say Y here to disable the processor instruction cache. Unless
5241da177e4SLinus Torvalds	  you have a reason not to or are unsure, say N.
5251da177e4SLinus Torvalds
5261da177e4SLinus Torvaldsconfig CPU_DCACHE_DISABLE
527f12d0d7cSHyok S. Choi	bool "Disable D-Cache (C-bit)"
528f12d0d7cSHyok S. Choi	depends on CPU_CP15
5291da177e4SLinus Torvalds	help
5301da177e4SLinus Torvalds	  Say Y here to disable the processor data cache. Unless
5311da177e4SLinus Torvalds	  you have a reason not to or are unsure, say N.
5321da177e4SLinus Torvalds
533*f37f46ebSHyok S. Choiconfig CPU_DCACHE_SIZE
534*f37f46ebSHyok S. Choi	hex
535*f37f46ebSHyok S. Choi	depends on CPU_ARM740T || CPU_ARM946E
536*f37f46ebSHyok S. Choi	default 0x00001000 if CPU_ARM740T
537*f37f46ebSHyok S. Choi	default 0x00002000 # default size for ARM946E-S
538*f37f46ebSHyok S. Choi	help
539*f37f46ebSHyok S. Choi	  Some cores are synthesizable to have various sized cache. For
540*f37f46ebSHyok S. Choi	  ARM946E-S case, it can vary from 0KB to 1MB.
541*f37f46ebSHyok S. Choi	  To support such cache operations, it is efficient to know the size
542*f37f46ebSHyok S. Choi	  before compile time.
543*f37f46ebSHyok S. Choi	  If your SoC is configured to have a different size, define the value
544*f37f46ebSHyok S. Choi	  here with proper conditions.
545*f37f46ebSHyok S. Choi
5461da177e4SLinus Torvaldsconfig CPU_DCACHE_WRITETHROUGH
5471da177e4SLinus Torvalds	bool "Force write through D-cache"
548*f37f46ebSHyok S. Choi	depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_V6) && !CPU_DCACHE_DISABLE
5491da177e4SLinus Torvalds	default y if CPU_ARM925T
5501da177e4SLinus Torvalds	help
5511da177e4SLinus Torvalds	  Say Y here to use the data cache in writethrough mode. Unless you
5521da177e4SLinus Torvalds	  specifically require this or are unsure, say N.
5531da177e4SLinus Torvalds
5541da177e4SLinus Torvaldsconfig CPU_CACHE_ROUND_ROBIN
5551da177e4SLinus Torvalds	bool "Round robin I and D cache replacement algorithm"
556*f37f46ebSHyok S. Choi	depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
5571da177e4SLinus Torvalds	help
5581da177e4SLinus Torvalds	  Say Y here to use the predictable round-robin cache replacement
5591da177e4SLinus Torvalds	  policy.  Unless you specifically require this or are unsure, say N.
5601da177e4SLinus Torvalds
5611da177e4SLinus Torvaldsconfig CPU_BPREDICT_DISABLE
5621da177e4SLinus Torvalds	bool "Disable branch prediction"
563e03eb527SCatalin Marinas	depends on CPU_ARM1020 || CPU_V6
5641da177e4SLinus Torvalds	help
5651da177e4SLinus Torvalds	  Say Y here to disable branch prediction.  If unsure, say N.
5662d2669b6SNicolas Pitre
5674b0e07a5SNicolas Pitreconfig TLS_REG_EMUL
5684b0e07a5SNicolas Pitre	bool
5694b0e07a5SNicolas Pitre	help
57070489c88SNicolas Pitre	  An SMP system using a pre-ARMv6 processor (there are apparently
57170489c88SNicolas Pitre	  a few prototypes like that in existence) and therefore access to
57270489c88SNicolas Pitre	  that required register must be emulated.
5734b0e07a5SNicolas Pitre
5742d2669b6SNicolas Pitreconfig HAS_TLS_REG
5752d2669b6SNicolas Pitre	bool
57670489c88SNicolas Pitre	depends on !TLS_REG_EMUL
57770489c88SNicolas Pitre	default y if SMP || CPU_32v7
5782d2669b6SNicolas Pitre	help
5792d2669b6SNicolas Pitre	  This selects support for the CP15 thread register.
58070489c88SNicolas Pitre	  It is defined to be available on some ARMv6 processors (including
58170489c88SNicolas Pitre	  all SMP capable ARMv6's) or later processors.  User space may
58270489c88SNicolas Pitre	  assume directly accessing that register and always obtain the
58370489c88SNicolas Pitre	  expected value only on ARMv7 and above.
5842d2669b6SNicolas Pitre
585dcef1f63SNicolas Pitreconfig NEEDS_SYSCALL_FOR_CMPXCHG
586dcef1f63SNicolas Pitre	bool
587dcef1f63SNicolas Pitre	help
588dcef1f63SNicolas Pitre	  SMP on a pre-ARMv6 processor?  Well OK then.
589dcef1f63SNicolas Pitre	  Forget about fast user space cmpxchg support.
590dcef1f63SNicolas Pitre	  It is just not possible.
591dcef1f63SNicolas Pitre
592