11da177e4SLinus Torvaldscomment "Processor Type" 21da177e4SLinus Torvalds 31da177e4SLinus Torvaldsconfig CPU_32 41da177e4SLinus Torvalds bool 51da177e4SLinus Torvalds default y 61da177e4SLinus Torvalds 71da177e4SLinus Torvalds# Select CPU types depending on the architecture selected. This selects 81da177e4SLinus Torvalds# which CPUs we support in the kernel image, and the compiler instruction 91da177e4SLinus Torvalds# optimiser behaviour. 101da177e4SLinus Torvalds 111da177e4SLinus Torvalds# ARM610 121da177e4SLinus Torvaldsconfig CPU_ARM610 131da177e4SLinus Torvalds bool "Support ARM610 processor" 141da177e4SLinus Torvalds depends on ARCH_RPC 151da177e4SLinus Torvalds select CPU_32v3 161da177e4SLinus Torvalds select CPU_CACHE_V3 171da177e4SLinus Torvalds select CPU_CACHE_VIVT 18fefdaa06SHyok S. Choi select CPU_CP15_MMU 19f9c21a6eSHyok S. Choi select CPU_COPY_V3 if MMU 20f9c21a6eSHyok S. Choi select CPU_TLB_V3 if MMU 211da177e4SLinus Torvalds help 221da177e4SLinus Torvalds The ARM610 is the successor to the ARM3 processor 231da177e4SLinus Torvalds and was produced by VLSI Technology Inc. 241da177e4SLinus Torvalds 251da177e4SLinus Torvalds Say Y if you want support for the ARM610 processor. 261da177e4SLinus Torvalds Otherwise, say N. 271da177e4SLinus Torvalds 2807e0da78SHyok S. Choi# ARM7TDMI 2907e0da78SHyok S. Choiconfig CPU_ARM7TDMI 3007e0da78SHyok S. Choi bool "Support ARM7TDMI processor" 3107e0da78SHyok S. Choi select CPU_32v4T 3207e0da78SHyok S. Choi select CPU_ABRT_LV4T 3307e0da78SHyok S. Choi select CPU_CACHE_V4 3407e0da78SHyok S. Choi help 3507e0da78SHyok S. Choi A 32-bit RISC microprocessor based on the ARM7 processor core 3607e0da78SHyok S. Choi which has no memory control unit and cache. 3707e0da78SHyok S. Choi 3807e0da78SHyok S. Choi Say Y if you want support for the ARM7TDMI processor. 3907e0da78SHyok S. Choi Otherwise, say N. 4007e0da78SHyok S. Choi 411da177e4SLinus Torvalds# ARM710 421da177e4SLinus Torvaldsconfig CPU_ARM710 431da177e4SLinus Torvalds bool "Support ARM710 processor" if !ARCH_CLPS7500 && ARCH_RPC 441da177e4SLinus Torvalds default y if ARCH_CLPS7500 451da177e4SLinus Torvalds select CPU_32v3 461da177e4SLinus Torvalds select CPU_CACHE_V3 471da177e4SLinus Torvalds select CPU_CACHE_VIVT 48fefdaa06SHyok S. Choi select CPU_CP15_MMU 49f9c21a6eSHyok S. Choi select CPU_COPY_V3 if MMU 50f9c21a6eSHyok S. Choi select CPU_TLB_V3 if MMU 511da177e4SLinus Torvalds help 521da177e4SLinus Torvalds A 32-bit RISC microprocessor based on the ARM7 processor core 531da177e4SLinus Torvalds designed by Advanced RISC Machines Ltd. The ARM710 is the 541da177e4SLinus Torvalds successor to the ARM610 processor. It was released in 551da177e4SLinus Torvalds July 1994 by VLSI Technology Inc. 561da177e4SLinus Torvalds 571da177e4SLinus Torvalds Say Y if you want support for the ARM710 processor. 581da177e4SLinus Torvalds Otherwise, say N. 591da177e4SLinus Torvalds 601da177e4SLinus Torvalds# ARM720T 611da177e4SLinus Torvaldsconfig CPU_ARM720T 621da177e4SLinus Torvalds bool "Support ARM720T processor" if !ARCH_CLPS711X && !ARCH_L7200 && !ARCH_CDB89712 && ARCH_INTEGRATOR 631da177e4SLinus Torvalds default y if ARCH_CLPS711X || ARCH_L7200 || ARCH_CDB89712 || ARCH_H720X 64260e98edSLennert Buytenhek select CPU_32v4T 651da177e4SLinus Torvalds select CPU_ABRT_LV4T 661da177e4SLinus Torvalds select CPU_CACHE_V4 671da177e4SLinus Torvalds select CPU_CACHE_VIVT 68fefdaa06SHyok S. Choi select CPU_CP15_MMU 69f9c21a6eSHyok S. Choi select CPU_COPY_V4WT if MMU 70f9c21a6eSHyok S. Choi select CPU_TLB_V4WT if MMU 711da177e4SLinus Torvalds help 721da177e4SLinus Torvalds A 32-bit RISC processor with 8kByte Cache, Write Buffer and 731da177e4SLinus Torvalds MMU built around an ARM7TDMI core. 741da177e4SLinus Torvalds 751da177e4SLinus Torvalds Say Y if you want support for the ARM720T processor. 761da177e4SLinus Torvalds Otherwise, say N. 771da177e4SLinus Torvalds 78*b731c311SHyok S. Choi# ARM740T 79*b731c311SHyok S. Choiconfig CPU_ARM740T 80*b731c311SHyok S. Choi bool "Support ARM740T processor" if ARCH_INTEGRATOR 81*b731c311SHyok S. Choi select CPU_32v4T 82*b731c311SHyok S. Choi select CPU_ABRT_LV4T 83*b731c311SHyok S. Choi select CPU_CACHE_V3 # although the core is v4t 84*b731c311SHyok S. Choi select CPU_CP15_MPU 85*b731c311SHyok S. Choi help 86*b731c311SHyok S. Choi A 32-bit RISC processor with 8KB cache or 4KB variants, 87*b731c311SHyok S. Choi write buffer and MPU(Protection Unit) built around 88*b731c311SHyok S. Choi an ARM7TDMI core. 89*b731c311SHyok S. Choi 90*b731c311SHyok S. Choi Say Y if you want support for the ARM740T processor. 91*b731c311SHyok S. Choi Otherwise, say N. 92*b731c311SHyok S. Choi 931da177e4SLinus Torvalds# ARM920T 941da177e4SLinus Torvaldsconfig CPU_ARM920T 953434d9d9SBen Dooks bool "Support ARM920T processor" 963434d9d9SBen Dooks depends on ARCH_EP93XX || ARCH_INTEGRATOR || CPU_S3C2410 || CPU_S3C2440 || CPU_S3C2442 || ARCH_IMX || ARCH_AAEC2000 || ARCH_AT91RM9200 973434d9d9SBen Dooks default y if CPU_S3C2410 || CPU_S3C2440 || CPU_S3C2442 || ARCH_AT91RM9200 98260e98edSLennert Buytenhek select CPU_32v4T 991da177e4SLinus Torvalds select CPU_ABRT_EV4T 1001da177e4SLinus Torvalds select CPU_CACHE_V4WT 1011da177e4SLinus Torvalds select CPU_CACHE_VIVT 102fefdaa06SHyok S. Choi select CPU_CP15_MMU 103f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 104f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 1051da177e4SLinus Torvalds help 1061da177e4SLinus Torvalds The ARM920T is licensed to be produced by numerous vendors, 1071da177e4SLinus Torvalds and is used in the Maverick EP9312 and the Samsung S3C2410. 1081da177e4SLinus Torvalds 1091da177e4SLinus Torvalds More information on the Maverick EP9312 at 1101da177e4SLinus Torvalds <http://linuxdevices.com/products/PD2382866068.html>. 1111da177e4SLinus Torvalds 1121da177e4SLinus Torvalds Say Y if you want support for the ARM920T processor. 1131da177e4SLinus Torvalds Otherwise, say N. 1141da177e4SLinus Torvalds 1151da177e4SLinus Torvalds# ARM922T 1161da177e4SLinus Torvaldsconfig CPU_ARM922T 1171da177e4SLinus Torvalds bool "Support ARM922T processor" if ARCH_INTEGRATOR 1180fec53a2SRussell King depends on ARCH_LH7A40X || ARCH_INTEGRATOR 1190fec53a2SRussell King default y if ARCH_LH7A40X 120260e98edSLennert Buytenhek select CPU_32v4T 1211da177e4SLinus Torvalds select CPU_ABRT_EV4T 1221da177e4SLinus Torvalds select CPU_CACHE_V4WT 1231da177e4SLinus Torvalds select CPU_CACHE_VIVT 124fefdaa06SHyok S. Choi select CPU_CP15_MMU 125f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 126f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 1271da177e4SLinus Torvalds help 1281da177e4SLinus Torvalds The ARM922T is a version of the ARM920T, but with smaller 1291da177e4SLinus Torvalds instruction and data caches. It is used in Altera's 1301da177e4SLinus Torvalds Excalibur XA device family. 1311da177e4SLinus Torvalds 1321da177e4SLinus Torvalds Say Y if you want support for the ARM922T processor. 1331da177e4SLinus Torvalds Otherwise, say N. 1341da177e4SLinus Torvalds 1351da177e4SLinus Torvalds# ARM925T 1361da177e4SLinus Torvaldsconfig CPU_ARM925T 137b288f75fSTony Lindgren bool "Support ARM925T processor" if ARCH_OMAP1 1383179a019STony Lindgren depends on ARCH_OMAP15XX 1393179a019STony Lindgren default y if ARCH_OMAP15XX 140260e98edSLennert Buytenhek select CPU_32v4T 1411da177e4SLinus Torvalds select CPU_ABRT_EV4T 1421da177e4SLinus Torvalds select CPU_CACHE_V4WT 1431da177e4SLinus Torvalds select CPU_CACHE_VIVT 144fefdaa06SHyok S. Choi select CPU_CP15_MMU 145f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 146f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 1471da177e4SLinus Torvalds help 1481da177e4SLinus Torvalds The ARM925T is a mix between the ARM920T and ARM926T, but with 1491da177e4SLinus Torvalds different instruction and data caches. It is used in TI's OMAP 1501da177e4SLinus Torvalds device family. 1511da177e4SLinus Torvalds 1521da177e4SLinus Torvalds Say Y if you want support for the ARM925T processor. 1531da177e4SLinus Torvalds Otherwise, say N. 1541da177e4SLinus Torvalds 1551da177e4SLinus Torvalds# ARM926T 1561da177e4SLinus Torvaldsconfig CPU_ARM926T 1578ad68bbfSCatalin Marinas bool "Support ARM926T processor" 1588fc5ffa0SAndrew Victor depends on ARCH_INTEGRATOR || ARCH_VERSATILE_PB || MACH_VERSATILE_AB || ARCH_OMAP730 || ARCH_OMAP16XX || MACH_REALVIEW_EB || ARCH_PNX4008 || ARCH_NETX || CPU_S3C2412 || ARCH_AT91SAM9260 || ARCH_AT91SAM9261 1598fc5ffa0SAndrew Victor default y if ARCH_VERSATILE_PB || MACH_VERSATILE_AB || ARCH_OMAP730 || ARCH_OMAP16XX || ARCH_PNX4008 || ARCH_NETX || CPU_S3C2412 || ARCH_AT91SAM9260 || ARCH_AT91SAM9261 1601da177e4SLinus Torvalds select CPU_32v5 1611da177e4SLinus Torvalds select CPU_ABRT_EV5TJ 1621da177e4SLinus Torvalds select CPU_CACHE_VIVT 163fefdaa06SHyok S. Choi select CPU_CP15_MMU 164f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 165f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 1661da177e4SLinus Torvalds help 1671da177e4SLinus Torvalds This is a variant of the ARM920. It has slightly different 1681da177e4SLinus Torvalds instruction sequences for cache and TLB operations. Curiously, 1691da177e4SLinus Torvalds there is no documentation on it at the ARM corporate website. 1701da177e4SLinus Torvalds 1711da177e4SLinus Torvalds Say Y if you want support for the ARM926T processor. 1721da177e4SLinus Torvalds Otherwise, say N. 1731da177e4SLinus Torvalds 1741da177e4SLinus Torvalds# ARM1020 - needs validating 1751da177e4SLinus Torvaldsconfig CPU_ARM1020 1761da177e4SLinus Torvalds bool "Support ARM1020T (rev 0) processor" 1771da177e4SLinus Torvalds depends on ARCH_INTEGRATOR 1781da177e4SLinus Torvalds select CPU_32v5 1791da177e4SLinus Torvalds select CPU_ABRT_EV4T 1801da177e4SLinus Torvalds select CPU_CACHE_V4WT 1811da177e4SLinus Torvalds select CPU_CACHE_VIVT 182fefdaa06SHyok S. Choi select CPU_CP15_MMU 183f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 184f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 1851da177e4SLinus Torvalds help 1861da177e4SLinus Torvalds The ARM1020 is the 32K cached version of the ARM10 processor, 1871da177e4SLinus Torvalds with an addition of a floating-point unit. 1881da177e4SLinus Torvalds 1891da177e4SLinus Torvalds Say Y if you want support for the ARM1020 processor. 1901da177e4SLinus Torvalds Otherwise, say N. 1911da177e4SLinus Torvalds 1921da177e4SLinus Torvalds# ARM1020E - needs validating 1931da177e4SLinus Torvaldsconfig CPU_ARM1020E 1941da177e4SLinus Torvalds bool "Support ARM1020E processor" 1951da177e4SLinus Torvalds depends on ARCH_INTEGRATOR 1961da177e4SLinus Torvalds select CPU_32v5 1971da177e4SLinus Torvalds select CPU_ABRT_EV4T 1981da177e4SLinus Torvalds select CPU_CACHE_V4WT 1991da177e4SLinus Torvalds select CPU_CACHE_VIVT 200fefdaa06SHyok S. Choi select CPU_CP15_MMU 201f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 202f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 2031da177e4SLinus Torvalds depends on n 2041da177e4SLinus Torvalds 2051da177e4SLinus Torvalds# ARM1022E 2061da177e4SLinus Torvaldsconfig CPU_ARM1022 2071da177e4SLinus Torvalds bool "Support ARM1022E processor" 2081da177e4SLinus Torvalds depends on ARCH_INTEGRATOR 2091da177e4SLinus Torvalds select CPU_32v5 2101da177e4SLinus Torvalds select CPU_ABRT_EV4T 2111da177e4SLinus Torvalds select CPU_CACHE_VIVT 212fefdaa06SHyok S. Choi select CPU_CP15_MMU 213f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU # can probably do better 214f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 2151da177e4SLinus Torvalds help 2161da177e4SLinus Torvalds The ARM1022E is an implementation of the ARMv5TE architecture 2171da177e4SLinus Torvalds based upon the ARM10 integer core with a 16KiB L1 Harvard cache, 2181da177e4SLinus Torvalds embedded trace macrocell, and a floating-point unit. 2191da177e4SLinus Torvalds 2201da177e4SLinus Torvalds Say Y if you want support for the ARM1022E processor. 2211da177e4SLinus Torvalds Otherwise, say N. 2221da177e4SLinus Torvalds 2231da177e4SLinus Torvalds# ARM1026EJ-S 2241da177e4SLinus Torvaldsconfig CPU_ARM1026 2251da177e4SLinus Torvalds bool "Support ARM1026EJ-S processor" 2261da177e4SLinus Torvalds depends on ARCH_INTEGRATOR 2271da177e4SLinus Torvalds select CPU_32v5 2281da177e4SLinus Torvalds select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10 2291da177e4SLinus Torvalds select CPU_CACHE_VIVT 230fefdaa06SHyok S. Choi select CPU_CP15_MMU 231f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU # can probably do better 232f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 2331da177e4SLinus Torvalds help 2341da177e4SLinus Torvalds The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture 2351da177e4SLinus Torvalds based upon the ARM10 integer core. 2361da177e4SLinus Torvalds 2371da177e4SLinus Torvalds Say Y if you want support for the ARM1026EJ-S processor. 2381da177e4SLinus Torvalds Otherwise, say N. 2391da177e4SLinus Torvalds 2401da177e4SLinus Torvalds# SA110 2411da177e4SLinus Torvaldsconfig CPU_SA110 2421da177e4SLinus Torvalds bool "Support StrongARM(R) SA-110 processor" if !ARCH_EBSA110 && !FOOTBRIDGE && !ARCH_TBOX && !ARCH_SHARK && !ARCH_NEXUSPCI && ARCH_RPC 2431da177e4SLinus Torvalds default y if ARCH_EBSA110 || FOOTBRIDGE || ARCH_TBOX || ARCH_SHARK || ARCH_NEXUSPCI 2441da177e4SLinus Torvalds select CPU_32v3 if ARCH_RPC 2451da177e4SLinus Torvalds select CPU_32v4 if !ARCH_RPC 2461da177e4SLinus Torvalds select CPU_ABRT_EV4 2471da177e4SLinus Torvalds select CPU_CACHE_V4WB 2481da177e4SLinus Torvalds select CPU_CACHE_VIVT 249fefdaa06SHyok S. Choi select CPU_CP15_MMU 250f9c21a6eSHyok S. Choi select CPU_COPY_V4WB if MMU 251f9c21a6eSHyok S. Choi select CPU_TLB_V4WB if MMU 2521da177e4SLinus Torvalds help 2531da177e4SLinus Torvalds The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and 2541da177e4SLinus Torvalds is available at five speeds ranging from 100 MHz to 233 MHz. 2551da177e4SLinus Torvalds More information is available at 2561da177e4SLinus Torvalds <http://developer.intel.com/design/strong/sa110.htm>. 2571da177e4SLinus Torvalds 2581da177e4SLinus Torvalds Say Y if you want support for the SA-110 processor. 2591da177e4SLinus Torvalds Otherwise, say N. 2601da177e4SLinus Torvalds 2611da177e4SLinus Torvalds# SA1100 2621da177e4SLinus Torvaldsconfig CPU_SA1100 2631da177e4SLinus Torvalds bool 2641da177e4SLinus Torvalds depends on ARCH_SA1100 2651da177e4SLinus Torvalds default y 2661da177e4SLinus Torvalds select CPU_32v4 2671da177e4SLinus Torvalds select CPU_ABRT_EV4 2681da177e4SLinus Torvalds select CPU_CACHE_V4WB 2691da177e4SLinus Torvalds select CPU_CACHE_VIVT 270fefdaa06SHyok S. Choi select CPU_CP15_MMU 271f9c21a6eSHyok S. Choi select CPU_TLB_V4WB if MMU 2721da177e4SLinus Torvalds 2731da177e4SLinus Torvalds# XScale 2741da177e4SLinus Torvaldsconfig CPU_XSCALE 2751da177e4SLinus Torvalds bool 2763f7e5815SLennert Buytenhek depends on ARCH_IOP32X || ARCH_IOP33X || ARCH_PXA || ARCH_IXP4XX || ARCH_IXP2000 2771da177e4SLinus Torvalds default y 2781da177e4SLinus Torvalds select CPU_32v5 2791da177e4SLinus Torvalds select CPU_ABRT_EV5T 2801da177e4SLinus Torvalds select CPU_CACHE_VIVT 281fefdaa06SHyok S. Choi select CPU_CP15_MMU 282f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 2831da177e4SLinus Torvalds 28423bdf86aSLennert Buytenhek# XScale Core Version 3 28523bdf86aSLennert Buytenhekconfig CPU_XSC3 28623bdf86aSLennert Buytenhek bool 28723bdf86aSLennert Buytenhek depends on ARCH_IXP23XX 28823bdf86aSLennert Buytenhek default y 28923bdf86aSLennert Buytenhek select CPU_32v5 29023bdf86aSLennert Buytenhek select CPU_ABRT_EV5T 29123bdf86aSLennert Buytenhek select CPU_CACHE_VIVT 292fefdaa06SHyok S. Choi select CPU_CP15_MMU 293f9c21a6eSHyok S. Choi select CPU_TLB_V4WBI if MMU 29423bdf86aSLennert Buytenhek select IO_36 29523bdf86aSLennert Buytenhek 2961da177e4SLinus Torvalds# ARMv6 2971da177e4SLinus Torvaldsconfig CPU_V6 2981da177e4SLinus Torvalds bool "Support ARM V6 processor" 2991dbae815STony Lindgren depends on ARCH_INTEGRATOR || MACH_REALVIEW_EB || ARCH_OMAP2 3001da177e4SLinus Torvalds select CPU_32v6 3011da177e4SLinus Torvalds select CPU_ABRT_EV6 3021da177e4SLinus Torvalds select CPU_CACHE_V6 3031da177e4SLinus Torvalds select CPU_CACHE_VIPT 304fefdaa06SHyok S. Choi select CPU_CP15_MMU 305f9c21a6eSHyok S. Choi select CPU_COPY_V6 if MMU 306f9c21a6eSHyok S. Choi select CPU_TLB_V6 if MMU 3071da177e4SLinus Torvalds 3084a5f79e7SRussell King# ARMv6k 3094a5f79e7SRussell Kingconfig CPU_32v6K 3104a5f79e7SRussell King bool "Support ARM V6K processor extensions" if !SMP 3114a5f79e7SRussell King depends on CPU_V6 3124a5f79e7SRussell King default y if SMP 3134a5f79e7SRussell King help 3144a5f79e7SRussell King Say Y here if your ARMv6 processor supports the 'K' extension. 3154a5f79e7SRussell King This enables the kernel to use some instructions not present 3164a5f79e7SRussell King on previous processors, and as such a kernel build with this 3174a5f79e7SRussell King enabled will not boot on processors with do not support these 3184a5f79e7SRussell King instructions. 3194a5f79e7SRussell King 3201da177e4SLinus Torvalds# Figure out what processor architecture version we should be using. 3211da177e4SLinus Torvalds# This defines the compiler instruction set which depends on the machine type. 3221da177e4SLinus Torvaldsconfig CPU_32v3 3231da177e4SLinus Torvalds bool 32460b6cf68SRussell King select TLS_REG_EMUL if SMP || !MMU 32548fa14f7SRussell King select NEEDS_SYSCALL_FOR_CMPXCHG if SMP 3261da177e4SLinus Torvalds 3271da177e4SLinus Torvaldsconfig CPU_32v4 3281da177e4SLinus Torvalds bool 32960b6cf68SRussell King select TLS_REG_EMUL if SMP || !MMU 33048fa14f7SRussell King select NEEDS_SYSCALL_FOR_CMPXCHG if SMP 3311da177e4SLinus Torvalds 332260e98edSLennert Buytenhekconfig CPU_32v4T 333260e98edSLennert Buytenhek bool 334260e98edSLennert Buytenhek select TLS_REG_EMUL if SMP || !MMU 335260e98edSLennert Buytenhek select NEEDS_SYSCALL_FOR_CMPXCHG if SMP 336260e98edSLennert Buytenhek 3371da177e4SLinus Torvaldsconfig CPU_32v5 3381da177e4SLinus Torvalds bool 33960b6cf68SRussell King select TLS_REG_EMUL if SMP || !MMU 34048fa14f7SRussell King select NEEDS_SYSCALL_FOR_CMPXCHG if SMP 3411da177e4SLinus Torvalds 3421da177e4SLinus Torvaldsconfig CPU_32v6 3431da177e4SLinus Torvalds bool 3441da177e4SLinus Torvalds 3451da177e4SLinus Torvalds# The abort model 3461da177e4SLinus Torvaldsconfig CPU_ABRT_EV4 3471da177e4SLinus Torvalds bool 3481da177e4SLinus Torvalds 3491da177e4SLinus Torvaldsconfig CPU_ABRT_EV4T 3501da177e4SLinus Torvalds bool 3511da177e4SLinus Torvalds 3521da177e4SLinus Torvaldsconfig CPU_ABRT_LV4T 3531da177e4SLinus Torvalds bool 3541da177e4SLinus Torvalds 3551da177e4SLinus Torvaldsconfig CPU_ABRT_EV5T 3561da177e4SLinus Torvalds bool 3571da177e4SLinus Torvalds 3581da177e4SLinus Torvaldsconfig CPU_ABRT_EV5TJ 3591da177e4SLinus Torvalds bool 3601da177e4SLinus Torvalds 3611da177e4SLinus Torvaldsconfig CPU_ABRT_EV6 3621da177e4SLinus Torvalds bool 3631da177e4SLinus Torvalds 3641da177e4SLinus Torvalds# The cache model 3651da177e4SLinus Torvaldsconfig CPU_CACHE_V3 3661da177e4SLinus Torvalds bool 3671da177e4SLinus Torvalds 3681da177e4SLinus Torvaldsconfig CPU_CACHE_V4 3691da177e4SLinus Torvalds bool 3701da177e4SLinus Torvalds 3711da177e4SLinus Torvaldsconfig CPU_CACHE_V4WT 3721da177e4SLinus Torvalds bool 3731da177e4SLinus Torvalds 3741da177e4SLinus Torvaldsconfig CPU_CACHE_V4WB 3751da177e4SLinus Torvalds bool 3761da177e4SLinus Torvalds 3771da177e4SLinus Torvaldsconfig CPU_CACHE_V6 3781da177e4SLinus Torvalds bool 3791da177e4SLinus Torvalds 3801da177e4SLinus Torvaldsconfig CPU_CACHE_VIVT 3811da177e4SLinus Torvalds bool 3821da177e4SLinus Torvalds 3831da177e4SLinus Torvaldsconfig CPU_CACHE_VIPT 3841da177e4SLinus Torvalds bool 3851da177e4SLinus Torvalds 386f9c21a6eSHyok S. Choiif MMU 3871da177e4SLinus Torvalds# The copy-page model 3881da177e4SLinus Torvaldsconfig CPU_COPY_V3 3891da177e4SLinus Torvalds bool 3901da177e4SLinus Torvalds 3911da177e4SLinus Torvaldsconfig CPU_COPY_V4WT 3921da177e4SLinus Torvalds bool 3931da177e4SLinus Torvalds 3941da177e4SLinus Torvaldsconfig CPU_COPY_V4WB 3951da177e4SLinus Torvalds bool 3961da177e4SLinus Torvalds 3971da177e4SLinus Torvaldsconfig CPU_COPY_V6 3981da177e4SLinus Torvalds bool 3991da177e4SLinus Torvalds 4001da177e4SLinus Torvalds# This selects the TLB model 4011da177e4SLinus Torvaldsconfig CPU_TLB_V3 4021da177e4SLinus Torvalds bool 4031da177e4SLinus Torvalds help 4041da177e4SLinus Torvalds ARM Architecture Version 3 TLB. 4051da177e4SLinus Torvalds 4061da177e4SLinus Torvaldsconfig CPU_TLB_V4WT 4071da177e4SLinus Torvalds bool 4081da177e4SLinus Torvalds help 4091da177e4SLinus Torvalds ARM Architecture Version 4 TLB with writethrough cache. 4101da177e4SLinus Torvalds 4111da177e4SLinus Torvaldsconfig CPU_TLB_V4WB 4121da177e4SLinus Torvalds bool 4131da177e4SLinus Torvalds help 4141da177e4SLinus Torvalds ARM Architecture Version 4 TLB with writeback cache. 4151da177e4SLinus Torvalds 4161da177e4SLinus Torvaldsconfig CPU_TLB_V4WBI 4171da177e4SLinus Torvalds bool 4181da177e4SLinus Torvalds help 4191da177e4SLinus Torvalds ARM Architecture Version 4 TLB with writeback cache and invalidate 4201da177e4SLinus Torvalds instruction cache entry. 4211da177e4SLinus Torvalds 4221da177e4SLinus Torvaldsconfig CPU_TLB_V6 4231da177e4SLinus Torvalds bool 4241da177e4SLinus Torvalds 425f9c21a6eSHyok S. Choiendif 426f9c21a6eSHyok S. Choi 427fefdaa06SHyok S. Choiconfig CPU_CP15 428fefdaa06SHyok S. Choi bool 429fefdaa06SHyok S. Choi help 430fefdaa06SHyok S. Choi Processor has the CP15 register. 431fefdaa06SHyok S. Choi 432fefdaa06SHyok S. Choiconfig CPU_CP15_MMU 433fefdaa06SHyok S. Choi bool 434fefdaa06SHyok S. Choi select CPU_CP15 435fefdaa06SHyok S. Choi help 436fefdaa06SHyok S. Choi Processor has the CP15 register, which has MMU related registers. 437fefdaa06SHyok S. Choi 438fefdaa06SHyok S. Choiconfig CPU_CP15_MPU 439fefdaa06SHyok S. Choi bool 440fefdaa06SHyok S. Choi select CPU_CP15 441fefdaa06SHyok S. Choi help 442fefdaa06SHyok S. Choi Processor has the CP15 register, which has MPU related registers. 443fefdaa06SHyok S. Choi 44423bdf86aSLennert Buytenhek# 44523bdf86aSLennert Buytenhek# CPU supports 36-bit I/O 44623bdf86aSLennert Buytenhek# 44723bdf86aSLennert Buytenhekconfig IO_36 44823bdf86aSLennert Buytenhek bool 44923bdf86aSLennert Buytenhek 4501da177e4SLinus Torvaldscomment "Processor Features" 4511da177e4SLinus Torvalds 4521da177e4SLinus Torvaldsconfig ARM_THUMB 4531da177e4SLinus Torvalds bool "Support Thumb user binaries" 454*b731c311SHyok S. Choi depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_V6 4551da177e4SLinus Torvalds default y 4561da177e4SLinus Torvalds help 4571da177e4SLinus Torvalds Say Y if you want to include kernel support for running user space 4581da177e4SLinus Torvalds Thumb binaries. 4591da177e4SLinus Torvalds 4601da177e4SLinus Torvalds The Thumb instruction set is a compressed form of the standard ARM 4611da177e4SLinus Torvalds instruction set resulting in smaller binaries at the expense of 4621da177e4SLinus Torvalds slightly less efficient code. 4631da177e4SLinus Torvalds 4641da177e4SLinus Torvalds If you don't know what this all is, saying Y is a safe choice. 4651da177e4SLinus Torvalds 4661da177e4SLinus Torvaldsconfig CPU_BIG_ENDIAN 4671da177e4SLinus Torvalds bool "Build big-endian kernel" 4681da177e4SLinus Torvalds depends on ARCH_SUPPORTS_BIG_ENDIAN 4691da177e4SLinus Torvalds help 4701da177e4SLinus Torvalds Say Y if you plan on running a kernel in big-endian mode. 4711da177e4SLinus Torvalds Note that your board must be properly built and your board 4721da177e4SLinus Torvalds port must properly enable any big-endian related features 4731da177e4SLinus Torvalds of your chipset/board/processor. 4741da177e4SLinus Torvalds 4751da177e4SLinus Torvaldsconfig CPU_ICACHE_DISABLE 476f12d0d7cSHyok S. Choi bool "Disable I-Cache (I-bit)" 477f12d0d7cSHyok S. Choi depends on CPU_CP15 && !(CPU_ARM610 || CPU_ARM710 || CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3) 4781da177e4SLinus Torvalds help 4791da177e4SLinus Torvalds Say Y here to disable the processor instruction cache. Unless 4801da177e4SLinus Torvalds you have a reason not to or are unsure, say N. 4811da177e4SLinus Torvalds 4821da177e4SLinus Torvaldsconfig CPU_DCACHE_DISABLE 483f12d0d7cSHyok S. Choi bool "Disable D-Cache (C-bit)" 484f12d0d7cSHyok S. Choi depends on CPU_CP15 4851da177e4SLinus Torvalds help 4861da177e4SLinus Torvalds Say Y here to disable the processor data cache. Unless 4871da177e4SLinus Torvalds you have a reason not to or are unsure, say N. 4881da177e4SLinus Torvalds 4891da177e4SLinus Torvaldsconfig CPU_DCACHE_WRITETHROUGH 4901da177e4SLinus Torvalds bool "Force write through D-cache" 491*b731c311SHyok S. Choi depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM1020 || CPU_V6) && !CPU_DCACHE_DISABLE 4921da177e4SLinus Torvalds default y if CPU_ARM925T 4931da177e4SLinus Torvalds help 4941da177e4SLinus Torvalds Say Y here to use the data cache in writethrough mode. Unless you 4951da177e4SLinus Torvalds specifically require this or are unsure, say N. 4961da177e4SLinus Torvalds 4971da177e4SLinus Torvaldsconfig CPU_CACHE_ROUND_ROBIN 4981da177e4SLinus Torvalds bool "Round robin I and D cache replacement algorithm" 4991da177e4SLinus Torvalds depends on (CPU_ARM926T || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE) 5001da177e4SLinus Torvalds help 5011da177e4SLinus Torvalds Say Y here to use the predictable round-robin cache replacement 5021da177e4SLinus Torvalds policy. Unless you specifically require this or are unsure, say N. 5031da177e4SLinus Torvalds 5041da177e4SLinus Torvaldsconfig CPU_BPREDICT_DISABLE 5051da177e4SLinus Torvalds bool "Disable branch prediction" 506e03eb527SCatalin Marinas depends on CPU_ARM1020 || CPU_V6 5071da177e4SLinus Torvalds help 5081da177e4SLinus Torvalds Say Y here to disable branch prediction. If unsure, say N. 5092d2669b6SNicolas Pitre 5104b0e07a5SNicolas Pitreconfig TLS_REG_EMUL 5114b0e07a5SNicolas Pitre bool 5124b0e07a5SNicolas Pitre help 51370489c88SNicolas Pitre An SMP system using a pre-ARMv6 processor (there are apparently 51470489c88SNicolas Pitre a few prototypes like that in existence) and therefore access to 51570489c88SNicolas Pitre that required register must be emulated. 5164b0e07a5SNicolas Pitre 5172d2669b6SNicolas Pitreconfig HAS_TLS_REG 5182d2669b6SNicolas Pitre bool 51970489c88SNicolas Pitre depends on !TLS_REG_EMUL 52070489c88SNicolas Pitre default y if SMP || CPU_32v7 5212d2669b6SNicolas Pitre help 5222d2669b6SNicolas Pitre This selects support for the CP15 thread register. 52370489c88SNicolas Pitre It is defined to be available on some ARMv6 processors (including 52470489c88SNicolas Pitre all SMP capable ARMv6's) or later processors. User space may 52570489c88SNicolas Pitre assume directly accessing that register and always obtain the 52670489c88SNicolas Pitre expected value only on ARMv7 and above. 5272d2669b6SNicolas Pitre 528dcef1f63SNicolas Pitreconfig NEEDS_SYSCALL_FOR_CMPXCHG 529dcef1f63SNicolas Pitre bool 530dcef1f63SNicolas Pitre help 531dcef1f63SNicolas Pitre SMP on a pre-ARMv6 processor? Well OK then. 532dcef1f63SNicolas Pitre Forget about fast user space cmpxchg support. 533dcef1f63SNicolas Pitre It is just not possible. 534dcef1f63SNicolas Pitre 535