xref: /linux/arch/arm/mm/Kconfig (revision 8ad68bbf7a06cdd77c170be792418488dbb65da4)
11da177e4SLinus Torvaldscomment "Processor Type"
21da177e4SLinus Torvalds
31da177e4SLinus Torvaldsconfig CPU_32
41da177e4SLinus Torvalds	bool
51da177e4SLinus Torvalds	default y
61da177e4SLinus Torvalds
71da177e4SLinus Torvalds# Select CPU types depending on the architecture selected.  This selects
81da177e4SLinus Torvalds# which CPUs we support in the kernel image, and the compiler instruction
91da177e4SLinus Torvalds# optimiser behaviour.
101da177e4SLinus Torvalds
111da177e4SLinus Torvalds# ARM610
121da177e4SLinus Torvaldsconfig CPU_ARM610
131da177e4SLinus Torvalds	bool "Support ARM610 processor"
141da177e4SLinus Torvalds	depends on ARCH_RPC
151da177e4SLinus Torvalds	select CPU_32v3
161da177e4SLinus Torvalds	select CPU_CACHE_V3
171da177e4SLinus Torvalds	select CPU_CACHE_VIVT
181da177e4SLinus Torvalds	select CPU_COPY_V3
191da177e4SLinus Torvalds	select CPU_TLB_V3
201da177e4SLinus Torvalds	help
211da177e4SLinus Torvalds	  The ARM610 is the successor to the ARM3 processor
221da177e4SLinus Torvalds	  and was produced by VLSI Technology Inc.
231da177e4SLinus Torvalds
241da177e4SLinus Torvalds	  Say Y if you want support for the ARM610 processor.
251da177e4SLinus Torvalds	  Otherwise, say N.
261da177e4SLinus Torvalds
271da177e4SLinus Torvalds# ARM710
281da177e4SLinus Torvaldsconfig CPU_ARM710
291da177e4SLinus Torvalds	bool "Support ARM710 processor" if !ARCH_CLPS7500 && ARCH_RPC
301da177e4SLinus Torvalds	default y if ARCH_CLPS7500
311da177e4SLinus Torvalds	select CPU_32v3
321da177e4SLinus Torvalds	select CPU_CACHE_V3
331da177e4SLinus Torvalds	select CPU_CACHE_VIVT
341da177e4SLinus Torvalds	select CPU_COPY_V3
351da177e4SLinus Torvalds	select CPU_TLB_V3
361da177e4SLinus Torvalds	help
371da177e4SLinus Torvalds	  A 32-bit RISC microprocessor based on the ARM7 processor core
381da177e4SLinus Torvalds	  designed by Advanced RISC Machines Ltd. The ARM710 is the
391da177e4SLinus Torvalds	  successor to the ARM610 processor. It was released in
401da177e4SLinus Torvalds	  July 1994 by VLSI Technology Inc.
411da177e4SLinus Torvalds
421da177e4SLinus Torvalds	  Say Y if you want support for the ARM710 processor.
431da177e4SLinus Torvalds	  Otherwise, say N.
441da177e4SLinus Torvalds
451da177e4SLinus Torvalds# ARM720T
461da177e4SLinus Torvaldsconfig CPU_ARM720T
471da177e4SLinus Torvalds	bool "Support ARM720T processor" if !ARCH_CLPS711X && !ARCH_L7200 && !ARCH_CDB89712 && ARCH_INTEGRATOR
481da177e4SLinus Torvalds	default y if ARCH_CLPS711X || ARCH_L7200 || ARCH_CDB89712 || ARCH_H720X
491da177e4SLinus Torvalds	select CPU_32v4
501da177e4SLinus Torvalds	select CPU_ABRT_LV4T
511da177e4SLinus Torvalds	select CPU_CACHE_V4
521da177e4SLinus Torvalds	select CPU_CACHE_VIVT
531da177e4SLinus Torvalds	select CPU_COPY_V4WT
541da177e4SLinus Torvalds	select CPU_TLB_V4WT
551da177e4SLinus Torvalds	help
561da177e4SLinus Torvalds	  A 32-bit RISC processor with 8kByte Cache, Write Buffer and
571da177e4SLinus Torvalds	  MMU built around an ARM7TDMI core.
581da177e4SLinus Torvalds
591da177e4SLinus Torvalds	  Say Y if you want support for the ARM720T processor.
601da177e4SLinus Torvalds	  Otherwise, say N.
611da177e4SLinus Torvalds
621da177e4SLinus Torvalds# ARM920T
631da177e4SLinus Torvaldsconfig CPU_ARM920T
641da177e4SLinus Torvalds	bool "Support ARM920T processor" if !ARCH_S3C2410
65038c5b60SBellido Nicolas	depends on ARCH_INTEGRATOR || ARCH_S3C2410 || ARCH_IMX || ARCH_AAEC2000
661da177e4SLinus Torvalds	default y if ARCH_S3C2410
671da177e4SLinus Torvalds	select CPU_32v4
681da177e4SLinus Torvalds	select CPU_ABRT_EV4T
691da177e4SLinus Torvalds	select CPU_CACHE_V4WT
701da177e4SLinus Torvalds	select CPU_CACHE_VIVT
711da177e4SLinus Torvalds	select CPU_COPY_V4WB
721da177e4SLinus Torvalds	select CPU_TLB_V4WBI
731da177e4SLinus Torvalds	help
741da177e4SLinus Torvalds	  The ARM920T is licensed to be produced by numerous vendors,
751da177e4SLinus Torvalds	  and is used in the Maverick EP9312 and the Samsung S3C2410.
761da177e4SLinus Torvalds
771da177e4SLinus Torvalds	  More information on the Maverick EP9312 at
781da177e4SLinus Torvalds	  <http://linuxdevices.com/products/PD2382866068.html>.
791da177e4SLinus Torvalds
801da177e4SLinus Torvalds	  Say Y if you want support for the ARM920T processor.
811da177e4SLinus Torvalds	  Otherwise, say N.
821da177e4SLinus Torvalds
831da177e4SLinus Torvalds# ARM922T
841da177e4SLinus Torvaldsconfig CPU_ARM922T
851da177e4SLinus Torvalds	bool "Support ARM922T processor" if ARCH_INTEGRATOR
861da177e4SLinus Torvalds	depends on ARCH_CAMELOT || ARCH_LH7A40X || ARCH_INTEGRATOR
871da177e4SLinus Torvalds	default y if ARCH_CAMELOT || ARCH_LH7A40X
881da177e4SLinus Torvalds	select CPU_32v4
891da177e4SLinus Torvalds	select CPU_ABRT_EV4T
901da177e4SLinus Torvalds	select CPU_CACHE_V4WT
911da177e4SLinus Torvalds	select CPU_CACHE_VIVT
921da177e4SLinus Torvalds	select CPU_COPY_V4WB
931da177e4SLinus Torvalds	select CPU_TLB_V4WBI
941da177e4SLinus Torvalds	help
951da177e4SLinus Torvalds	  The ARM922T is a version of the ARM920T, but with smaller
961da177e4SLinus Torvalds	  instruction and data caches. It is used in Altera's
971da177e4SLinus Torvalds	  Excalibur XA device family.
981da177e4SLinus Torvalds
991da177e4SLinus Torvalds	  Say Y if you want support for the ARM922T processor.
1001da177e4SLinus Torvalds	  Otherwise, say N.
1011da177e4SLinus Torvalds
1021da177e4SLinus Torvalds# ARM925T
1031da177e4SLinus Torvaldsconfig CPU_ARM925T
104b288f75fSTony Lindgren 	bool "Support ARM925T processor" if ARCH_OMAP1
1051da177e4SLinus Torvalds 	depends on ARCH_OMAP1510
1061da177e4SLinus Torvalds 	default y if ARCH_OMAP1510
1071da177e4SLinus Torvalds	select CPU_32v4
1081da177e4SLinus Torvalds	select CPU_ABRT_EV4T
1091da177e4SLinus Torvalds	select CPU_CACHE_V4WT
1101da177e4SLinus Torvalds	select CPU_CACHE_VIVT
1111da177e4SLinus Torvalds	select CPU_COPY_V4WB
1121da177e4SLinus Torvalds	select CPU_TLB_V4WBI
1131da177e4SLinus Torvalds 	help
1141da177e4SLinus Torvalds 	  The ARM925T is a mix between the ARM920T and ARM926T, but with
1151da177e4SLinus Torvalds	  different instruction and data caches. It is used in TI's OMAP
1161da177e4SLinus Torvalds 	  device family.
1171da177e4SLinus Torvalds
1181da177e4SLinus Torvalds 	  Say Y if you want support for the ARM925T processor.
1191da177e4SLinus Torvalds 	  Otherwise, say N.
1201da177e4SLinus Torvalds
1211da177e4SLinus Torvalds# ARM926T
1221da177e4SLinus Torvaldsconfig CPU_ARM926T
123*8ad68bbfSCatalin Marinas	bool "Support ARM926T processor"
124*8ad68bbfSCatalin Marinas	depends on ARCH_INTEGRATOR || ARCH_VERSATILE_PB || MACH_VERSATILE_AB || ARCH_OMAP730 || ARCH_OMAP16XX || MACH_REALVIEW_EB
1251da177e4SLinus Torvalds	default y if ARCH_VERSATILE_PB || MACH_VERSATILE_AB || ARCH_OMAP730 || ARCH_OMAP16XX
1261da177e4SLinus Torvalds	select CPU_32v5
1271da177e4SLinus Torvalds	select CPU_ABRT_EV5TJ
1281da177e4SLinus Torvalds	select CPU_CACHE_VIVT
1291da177e4SLinus Torvalds	select CPU_COPY_V4WB
1301da177e4SLinus Torvalds	select CPU_TLB_V4WBI
1311da177e4SLinus Torvalds	help
1321da177e4SLinus Torvalds	  This is a variant of the ARM920.  It has slightly different
1331da177e4SLinus Torvalds	  instruction sequences for cache and TLB operations.  Curiously,
1341da177e4SLinus Torvalds	  there is no documentation on it at the ARM corporate website.
1351da177e4SLinus Torvalds
1361da177e4SLinus Torvalds	  Say Y if you want support for the ARM926T processor.
1371da177e4SLinus Torvalds	  Otherwise, say N.
1381da177e4SLinus Torvalds
1391da177e4SLinus Torvalds# ARM1020 - needs validating
1401da177e4SLinus Torvaldsconfig CPU_ARM1020
1411da177e4SLinus Torvalds	bool "Support ARM1020T (rev 0) processor"
1421da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR
1431da177e4SLinus Torvalds	select CPU_32v5
1441da177e4SLinus Torvalds	select CPU_ABRT_EV4T
1451da177e4SLinus Torvalds	select CPU_CACHE_V4WT
1461da177e4SLinus Torvalds	select CPU_CACHE_VIVT
1471da177e4SLinus Torvalds	select CPU_COPY_V4WB
1481da177e4SLinus Torvalds	select CPU_TLB_V4WBI
1491da177e4SLinus Torvalds	help
1501da177e4SLinus Torvalds	  The ARM1020 is the 32K cached version of the ARM10 processor,
1511da177e4SLinus Torvalds	  with an addition of a floating-point unit.
1521da177e4SLinus Torvalds
1531da177e4SLinus Torvalds	  Say Y if you want support for the ARM1020 processor.
1541da177e4SLinus Torvalds	  Otherwise, say N.
1551da177e4SLinus Torvalds
1561da177e4SLinus Torvalds# ARM1020E - needs validating
1571da177e4SLinus Torvaldsconfig CPU_ARM1020E
1581da177e4SLinus Torvalds	bool "Support ARM1020E processor"
1591da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR
1601da177e4SLinus Torvalds	select CPU_32v5
1611da177e4SLinus Torvalds	select CPU_ABRT_EV4T
1621da177e4SLinus Torvalds	select CPU_CACHE_V4WT
1631da177e4SLinus Torvalds	select CPU_CACHE_VIVT
1641da177e4SLinus Torvalds	select CPU_COPY_V4WB
1651da177e4SLinus Torvalds	select CPU_TLB_V4WBI
1661da177e4SLinus Torvalds	depends on n
1671da177e4SLinus Torvalds
1681da177e4SLinus Torvalds# ARM1022E
1691da177e4SLinus Torvaldsconfig CPU_ARM1022
1701da177e4SLinus Torvalds	bool "Support ARM1022E processor"
1711da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR
1721da177e4SLinus Torvalds	select CPU_32v5
1731da177e4SLinus Torvalds	select CPU_ABRT_EV4T
1741da177e4SLinus Torvalds	select CPU_CACHE_VIVT
1751da177e4SLinus Torvalds	select CPU_COPY_V4WB # can probably do better
1761da177e4SLinus Torvalds	select CPU_TLB_V4WBI
1771da177e4SLinus Torvalds	help
1781da177e4SLinus Torvalds	  The ARM1022E is an implementation of the ARMv5TE architecture
1791da177e4SLinus Torvalds	  based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
1801da177e4SLinus Torvalds	  embedded trace macrocell, and a floating-point unit.
1811da177e4SLinus Torvalds
1821da177e4SLinus Torvalds	  Say Y if you want support for the ARM1022E processor.
1831da177e4SLinus Torvalds	  Otherwise, say N.
1841da177e4SLinus Torvalds
1851da177e4SLinus Torvalds# ARM1026EJ-S
1861da177e4SLinus Torvaldsconfig CPU_ARM1026
1871da177e4SLinus Torvalds	bool "Support ARM1026EJ-S processor"
1881da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR
1891da177e4SLinus Torvalds	select CPU_32v5
1901da177e4SLinus Torvalds	select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
1911da177e4SLinus Torvalds	select CPU_CACHE_VIVT
1921da177e4SLinus Torvalds	select CPU_COPY_V4WB # can probably do better
1931da177e4SLinus Torvalds	select CPU_TLB_V4WBI
1941da177e4SLinus Torvalds	help
1951da177e4SLinus Torvalds	  The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
1961da177e4SLinus Torvalds	  based upon the ARM10 integer core.
1971da177e4SLinus Torvalds
1981da177e4SLinus Torvalds	  Say Y if you want support for the ARM1026EJ-S processor.
1991da177e4SLinus Torvalds	  Otherwise, say N.
2001da177e4SLinus Torvalds
2011da177e4SLinus Torvalds# SA110
2021da177e4SLinus Torvaldsconfig CPU_SA110
2031da177e4SLinus Torvalds	bool "Support StrongARM(R) SA-110 processor" if !ARCH_EBSA110 && !FOOTBRIDGE && !ARCH_TBOX && !ARCH_SHARK && !ARCH_NEXUSPCI && ARCH_RPC
2041da177e4SLinus Torvalds	default y if ARCH_EBSA110 || FOOTBRIDGE || ARCH_TBOX || ARCH_SHARK || ARCH_NEXUSPCI
2051da177e4SLinus Torvalds	select CPU_32v3 if ARCH_RPC
2061da177e4SLinus Torvalds	select CPU_32v4 if !ARCH_RPC
2071da177e4SLinus Torvalds	select CPU_ABRT_EV4
2081da177e4SLinus Torvalds	select CPU_CACHE_V4WB
2091da177e4SLinus Torvalds	select CPU_CACHE_VIVT
2101da177e4SLinus Torvalds	select CPU_COPY_V4WB
2111da177e4SLinus Torvalds	select CPU_TLB_V4WB
2121da177e4SLinus Torvalds	help
2131da177e4SLinus Torvalds	  The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
2141da177e4SLinus Torvalds	  is available at five speeds ranging from 100 MHz to 233 MHz.
2151da177e4SLinus Torvalds	  More information is available at
2161da177e4SLinus Torvalds	  <http://developer.intel.com/design/strong/sa110.htm>.
2171da177e4SLinus Torvalds
2181da177e4SLinus Torvalds	  Say Y if you want support for the SA-110 processor.
2191da177e4SLinus Torvalds	  Otherwise, say N.
2201da177e4SLinus Torvalds
2211da177e4SLinus Torvalds# SA1100
2221da177e4SLinus Torvaldsconfig CPU_SA1100
2231da177e4SLinus Torvalds	bool
2241da177e4SLinus Torvalds	depends on ARCH_SA1100
2251da177e4SLinus Torvalds	default y
2261da177e4SLinus Torvalds	select CPU_32v4
2271da177e4SLinus Torvalds	select CPU_ABRT_EV4
2281da177e4SLinus Torvalds	select CPU_CACHE_V4WB
2291da177e4SLinus Torvalds	select CPU_CACHE_VIVT
2301da177e4SLinus Torvalds	select CPU_TLB_V4WB
2311da177e4SLinus Torvalds
2321da177e4SLinus Torvalds# XScale
2331da177e4SLinus Torvaldsconfig CPU_XSCALE
2341da177e4SLinus Torvalds	bool
2351da177e4SLinus Torvalds	depends on ARCH_IOP3XX || ARCH_PXA || ARCH_IXP4XX || ARCH_IXP2000
2361da177e4SLinus Torvalds	default y
2371da177e4SLinus Torvalds	select CPU_32v5
2381da177e4SLinus Torvalds	select CPU_ABRT_EV5T
2391da177e4SLinus Torvalds	select CPU_CACHE_VIVT
2401da177e4SLinus Torvalds	select CPU_TLB_V4WBI
2411da177e4SLinus Torvalds
2421da177e4SLinus Torvalds# ARMv6
2431da177e4SLinus Torvaldsconfig CPU_V6
2441da177e4SLinus Torvalds	bool "Support ARM V6 processor"
245*8ad68bbfSCatalin Marinas	depends on ARCH_INTEGRATOR || MACH_REALVIEW_EB
2461da177e4SLinus Torvalds	select CPU_32v6
2471da177e4SLinus Torvalds	select CPU_ABRT_EV6
2481da177e4SLinus Torvalds	select CPU_CACHE_V6
2491da177e4SLinus Torvalds	select CPU_CACHE_VIPT
2501da177e4SLinus Torvalds	select CPU_COPY_V6
2511da177e4SLinus Torvalds	select CPU_TLB_V6
2521da177e4SLinus Torvalds
2531da177e4SLinus Torvalds# Figure out what processor architecture version we should be using.
2541da177e4SLinus Torvalds# This defines the compiler instruction set which depends on the machine type.
2551da177e4SLinus Torvaldsconfig CPU_32v3
2561da177e4SLinus Torvalds	bool
2571da177e4SLinus Torvalds
2581da177e4SLinus Torvaldsconfig CPU_32v4
2591da177e4SLinus Torvalds	bool
2601da177e4SLinus Torvalds
2611da177e4SLinus Torvaldsconfig CPU_32v5
2621da177e4SLinus Torvalds	bool
2631da177e4SLinus Torvalds
2641da177e4SLinus Torvaldsconfig CPU_32v6
2651da177e4SLinus Torvalds	bool
2661da177e4SLinus Torvalds
2671da177e4SLinus Torvalds# The abort model
2681da177e4SLinus Torvaldsconfig CPU_ABRT_EV4
2691da177e4SLinus Torvalds	bool
2701da177e4SLinus Torvalds
2711da177e4SLinus Torvaldsconfig CPU_ABRT_EV4T
2721da177e4SLinus Torvalds	bool
2731da177e4SLinus Torvalds
2741da177e4SLinus Torvaldsconfig CPU_ABRT_LV4T
2751da177e4SLinus Torvalds	bool
2761da177e4SLinus Torvalds
2771da177e4SLinus Torvaldsconfig CPU_ABRT_EV5T
2781da177e4SLinus Torvalds	bool
2791da177e4SLinus Torvalds
2801da177e4SLinus Torvaldsconfig CPU_ABRT_EV5TJ
2811da177e4SLinus Torvalds	bool
2821da177e4SLinus Torvalds
2831da177e4SLinus Torvaldsconfig CPU_ABRT_EV6
2841da177e4SLinus Torvalds	bool
2851da177e4SLinus Torvalds
2861da177e4SLinus Torvalds# The cache model
2871da177e4SLinus Torvaldsconfig CPU_CACHE_V3
2881da177e4SLinus Torvalds	bool
2891da177e4SLinus Torvalds
2901da177e4SLinus Torvaldsconfig CPU_CACHE_V4
2911da177e4SLinus Torvalds	bool
2921da177e4SLinus Torvalds
2931da177e4SLinus Torvaldsconfig CPU_CACHE_V4WT
2941da177e4SLinus Torvalds	bool
2951da177e4SLinus Torvalds
2961da177e4SLinus Torvaldsconfig CPU_CACHE_V4WB
2971da177e4SLinus Torvalds	bool
2981da177e4SLinus Torvalds
2991da177e4SLinus Torvaldsconfig CPU_CACHE_V6
3001da177e4SLinus Torvalds	bool
3011da177e4SLinus Torvalds
3021da177e4SLinus Torvaldsconfig CPU_CACHE_VIVT
3031da177e4SLinus Torvalds	bool
3041da177e4SLinus Torvalds
3051da177e4SLinus Torvaldsconfig CPU_CACHE_VIPT
3061da177e4SLinus Torvalds	bool
3071da177e4SLinus Torvalds
3081da177e4SLinus Torvalds# The copy-page model
3091da177e4SLinus Torvaldsconfig CPU_COPY_V3
3101da177e4SLinus Torvalds	bool
3111da177e4SLinus Torvalds
3121da177e4SLinus Torvaldsconfig CPU_COPY_V4WT
3131da177e4SLinus Torvalds	bool
3141da177e4SLinus Torvalds
3151da177e4SLinus Torvaldsconfig CPU_COPY_V4WB
3161da177e4SLinus Torvalds	bool
3171da177e4SLinus Torvalds
3181da177e4SLinus Torvaldsconfig CPU_COPY_V6
3191da177e4SLinus Torvalds	bool
3201da177e4SLinus Torvalds
3211da177e4SLinus Torvalds# This selects the TLB model
3221da177e4SLinus Torvaldsconfig CPU_TLB_V3
3231da177e4SLinus Torvalds	bool
3241da177e4SLinus Torvalds	help
3251da177e4SLinus Torvalds	  ARM Architecture Version 3 TLB.
3261da177e4SLinus Torvalds
3271da177e4SLinus Torvaldsconfig CPU_TLB_V4WT
3281da177e4SLinus Torvalds	bool
3291da177e4SLinus Torvalds	help
3301da177e4SLinus Torvalds	  ARM Architecture Version 4 TLB with writethrough cache.
3311da177e4SLinus Torvalds
3321da177e4SLinus Torvaldsconfig CPU_TLB_V4WB
3331da177e4SLinus Torvalds	bool
3341da177e4SLinus Torvalds	help
3351da177e4SLinus Torvalds	  ARM Architecture Version 4 TLB with writeback cache.
3361da177e4SLinus Torvalds
3371da177e4SLinus Torvaldsconfig CPU_TLB_V4WBI
3381da177e4SLinus Torvalds	bool
3391da177e4SLinus Torvalds	help
3401da177e4SLinus Torvalds	  ARM Architecture Version 4 TLB with writeback cache and invalidate
3411da177e4SLinus Torvalds	  instruction cache entry.
3421da177e4SLinus Torvalds
3431da177e4SLinus Torvaldsconfig CPU_TLB_V6
3441da177e4SLinus Torvalds	bool
3451da177e4SLinus Torvalds
3461da177e4SLinus Torvaldscomment "Processor Features"
3471da177e4SLinus Torvalds
3481da177e4SLinus Torvaldsconfig ARM_THUMB
3491da177e4SLinus Torvalds	bool "Support Thumb user binaries"
3501da177e4SLinus Torvalds	depends on CPU_ARM720T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_V6
3511da177e4SLinus Torvalds	default y
3521da177e4SLinus Torvalds	help
3531da177e4SLinus Torvalds	  Say Y if you want to include kernel support for running user space
3541da177e4SLinus Torvalds	  Thumb binaries.
3551da177e4SLinus Torvalds
3561da177e4SLinus Torvalds	  The Thumb instruction set is a compressed form of the standard ARM
3571da177e4SLinus Torvalds	  instruction set resulting in smaller binaries at the expense of
3581da177e4SLinus Torvalds	  slightly less efficient code.
3591da177e4SLinus Torvalds
3601da177e4SLinus Torvalds	  If you don't know what this all is, saying Y is a safe choice.
3611da177e4SLinus Torvalds
3621da177e4SLinus Torvaldsconfig CPU_BIG_ENDIAN
3631da177e4SLinus Torvalds	bool "Build big-endian kernel"
3641da177e4SLinus Torvalds	depends on ARCH_SUPPORTS_BIG_ENDIAN
3651da177e4SLinus Torvalds	help
3661da177e4SLinus Torvalds	  Say Y if you plan on running a kernel in big-endian mode.
3671da177e4SLinus Torvalds	  Note that your board must be properly built and your board
3681da177e4SLinus Torvalds	  port must properly enable any big-endian related features
3691da177e4SLinus Torvalds	  of your chipset/board/processor.
3701da177e4SLinus Torvalds
3711da177e4SLinus Torvaldsconfig CPU_ICACHE_DISABLE
3721da177e4SLinus Torvalds	bool "Disable I-Cache"
373e03eb527SCatalin Marinas	depends on CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM1020 || CPU_V6
3741da177e4SLinus Torvalds	help
3751da177e4SLinus Torvalds	  Say Y here to disable the processor instruction cache. Unless
3761da177e4SLinus Torvalds	  you have a reason not to or are unsure, say N.
3771da177e4SLinus Torvalds
3781da177e4SLinus Torvaldsconfig CPU_DCACHE_DISABLE
3791da177e4SLinus Torvalds	bool "Disable D-Cache"
380e03eb527SCatalin Marinas	depends on CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM1020 || CPU_V6
3811da177e4SLinus Torvalds	help
3821da177e4SLinus Torvalds	  Say Y here to disable the processor data cache. Unless
3831da177e4SLinus Torvalds	  you have a reason not to or are unsure, say N.
3841da177e4SLinus Torvalds
3851da177e4SLinus Torvaldsconfig CPU_DCACHE_WRITETHROUGH
3861da177e4SLinus Torvalds	bool "Force write through D-cache"
387e03eb527SCatalin Marinas	depends on (CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM1020 || CPU_V6) && !CPU_DCACHE_DISABLE
3881da177e4SLinus Torvalds	default y if CPU_ARM925T
3891da177e4SLinus Torvalds	help
3901da177e4SLinus Torvalds	  Say Y here to use the data cache in writethrough mode. Unless you
3911da177e4SLinus Torvalds	  specifically require this or are unsure, say N.
3921da177e4SLinus Torvalds
3931da177e4SLinus Torvaldsconfig CPU_CACHE_ROUND_ROBIN
3941da177e4SLinus Torvalds	bool "Round robin I and D cache replacement algorithm"
3951da177e4SLinus Torvalds	depends on (CPU_ARM926T || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
3961da177e4SLinus Torvalds	help
3971da177e4SLinus Torvalds	  Say Y here to use the predictable round-robin cache replacement
3981da177e4SLinus Torvalds	  policy.  Unless you specifically require this or are unsure, say N.
3991da177e4SLinus Torvalds
4001da177e4SLinus Torvaldsconfig CPU_BPREDICT_DISABLE
4011da177e4SLinus Torvalds	bool "Disable branch prediction"
402e03eb527SCatalin Marinas	depends on CPU_ARM1020 || CPU_V6
4031da177e4SLinus Torvalds	help
4041da177e4SLinus Torvalds	  Say Y here to disable branch prediction.  If unsure, say N.
4052d2669b6SNicolas Pitre
4064b0e07a5SNicolas Pitreconfig TLS_REG_EMUL
4074b0e07a5SNicolas Pitre	bool
40870489c88SNicolas Pitre	default y if SMP && (CPU_32v5 || CPU_32v4 || CPU_32v3)
4094b0e07a5SNicolas Pitre	help
41070489c88SNicolas Pitre	  An SMP system using a pre-ARMv6 processor (there are apparently
41170489c88SNicolas Pitre	  a few prototypes like that in existence) and therefore access to
41270489c88SNicolas Pitre	  that required register must be emulated.
4134b0e07a5SNicolas Pitre
4142d2669b6SNicolas Pitreconfig HAS_TLS_REG
4152d2669b6SNicolas Pitre	bool
41670489c88SNicolas Pitre	depends on !TLS_REG_EMUL
41770489c88SNicolas Pitre	default y if SMP || CPU_32v7
4182d2669b6SNicolas Pitre	help
4192d2669b6SNicolas Pitre	  This selects support for the CP15 thread register.
42070489c88SNicolas Pitre	  It is defined to be available on some ARMv6 processors (including
42170489c88SNicolas Pitre	  all SMP capable ARMv6's) or later processors.  User space may
42270489c88SNicolas Pitre	  assume directly accessing that register and always obtain the
42370489c88SNicolas Pitre	  expected value only on ARMv7 and above.
4242d2669b6SNicolas Pitre
425dcef1f63SNicolas Pitreconfig NEEDS_SYSCALL_FOR_CMPXCHG
426dcef1f63SNicolas Pitre	bool
427dcef1f63SNicolas Pitre	default y if SMP && (CPU_32v5 || CPU_32v4 || CPU_32v3)
428dcef1f63SNicolas Pitre	help
429dcef1f63SNicolas Pitre	  SMP on a pre-ARMv6 processor?  Well OK then.
430dcef1f63SNicolas Pitre	  Forget about fast user space cmpxchg support.
431dcef1f63SNicolas Pitre	  It is just not possible.
432dcef1f63SNicolas Pitre
433