xref: /linux/arch/arm/mm/Kconfig (revision 07e0da78abdc679714a12e7a60137d950c346681)
11da177e4SLinus Torvaldscomment "Processor Type"
21da177e4SLinus Torvalds
31da177e4SLinus Torvaldsconfig CPU_32
41da177e4SLinus Torvalds	bool
51da177e4SLinus Torvalds	default y
61da177e4SLinus Torvalds
71da177e4SLinus Torvalds# Select CPU types depending on the architecture selected.  This selects
81da177e4SLinus Torvalds# which CPUs we support in the kernel image, and the compiler instruction
91da177e4SLinus Torvalds# optimiser behaviour.
101da177e4SLinus Torvalds
111da177e4SLinus Torvalds# ARM610
121da177e4SLinus Torvaldsconfig CPU_ARM610
131da177e4SLinus Torvalds	bool "Support ARM610 processor"
141da177e4SLinus Torvalds	depends on ARCH_RPC
151da177e4SLinus Torvalds	select CPU_32v3
161da177e4SLinus Torvalds	select CPU_CACHE_V3
171da177e4SLinus Torvalds	select CPU_CACHE_VIVT
18fefdaa06SHyok S. Choi	select CPU_CP15_MMU
19f9c21a6eSHyok S. Choi	select CPU_COPY_V3 if MMU
20f9c21a6eSHyok S. Choi	select CPU_TLB_V3 if MMU
211da177e4SLinus Torvalds	help
221da177e4SLinus Torvalds	  The ARM610 is the successor to the ARM3 processor
231da177e4SLinus Torvalds	  and was produced by VLSI Technology Inc.
241da177e4SLinus Torvalds
251da177e4SLinus Torvalds	  Say Y if you want support for the ARM610 processor.
261da177e4SLinus Torvalds	  Otherwise, say N.
271da177e4SLinus Torvalds
28*07e0da78SHyok S. Choi# ARM7TDMI
29*07e0da78SHyok S. Choiconfig CPU_ARM7TDMI
30*07e0da78SHyok S. Choi	bool "Support ARM7TDMI processor"
31*07e0da78SHyok S. Choi	select CPU_32v4T
32*07e0da78SHyok S. Choi	select CPU_ABRT_LV4T
33*07e0da78SHyok S. Choi	select CPU_CACHE_V4
34*07e0da78SHyok S. Choi	help
35*07e0da78SHyok S. Choi	  A 32-bit RISC microprocessor based on the ARM7 processor core
36*07e0da78SHyok S. Choi	  which has no memory control unit and cache.
37*07e0da78SHyok S. Choi
38*07e0da78SHyok S. Choi	  Say Y if you want support for the ARM7TDMI processor.
39*07e0da78SHyok S. Choi	  Otherwise, say N.
40*07e0da78SHyok S. Choi
411da177e4SLinus Torvalds# ARM710
421da177e4SLinus Torvaldsconfig CPU_ARM710
431da177e4SLinus Torvalds	bool "Support ARM710 processor" if !ARCH_CLPS7500 && ARCH_RPC
441da177e4SLinus Torvalds	default y if ARCH_CLPS7500
451da177e4SLinus Torvalds	select CPU_32v3
461da177e4SLinus Torvalds	select CPU_CACHE_V3
471da177e4SLinus Torvalds	select CPU_CACHE_VIVT
48fefdaa06SHyok S. Choi	select CPU_CP15_MMU
49f9c21a6eSHyok S. Choi	select CPU_COPY_V3 if MMU
50f9c21a6eSHyok S. Choi	select CPU_TLB_V3 if MMU
511da177e4SLinus Torvalds	help
521da177e4SLinus Torvalds	  A 32-bit RISC microprocessor based on the ARM7 processor core
531da177e4SLinus Torvalds	  designed by Advanced RISC Machines Ltd. The ARM710 is the
541da177e4SLinus Torvalds	  successor to the ARM610 processor. It was released in
551da177e4SLinus Torvalds	  July 1994 by VLSI Technology Inc.
561da177e4SLinus Torvalds
571da177e4SLinus Torvalds	  Say Y if you want support for the ARM710 processor.
581da177e4SLinus Torvalds	  Otherwise, say N.
591da177e4SLinus Torvalds
601da177e4SLinus Torvalds# ARM720T
611da177e4SLinus Torvaldsconfig CPU_ARM720T
621da177e4SLinus Torvalds	bool "Support ARM720T processor" if !ARCH_CLPS711X && !ARCH_L7200 && !ARCH_CDB89712 && ARCH_INTEGRATOR
631da177e4SLinus Torvalds	default y if ARCH_CLPS711X || ARCH_L7200 || ARCH_CDB89712 || ARCH_H720X
64260e98edSLennert Buytenhek	select CPU_32v4T
651da177e4SLinus Torvalds	select CPU_ABRT_LV4T
661da177e4SLinus Torvalds	select CPU_CACHE_V4
671da177e4SLinus Torvalds	select CPU_CACHE_VIVT
68fefdaa06SHyok S. Choi	select CPU_CP15_MMU
69f9c21a6eSHyok S. Choi	select CPU_COPY_V4WT if MMU
70f9c21a6eSHyok S. Choi	select CPU_TLB_V4WT if MMU
711da177e4SLinus Torvalds	help
721da177e4SLinus Torvalds	  A 32-bit RISC processor with 8kByte Cache, Write Buffer and
731da177e4SLinus Torvalds	  MMU built around an ARM7TDMI core.
741da177e4SLinus Torvalds
751da177e4SLinus Torvalds	  Say Y if you want support for the ARM720T processor.
761da177e4SLinus Torvalds	  Otherwise, say N.
771da177e4SLinus Torvalds
781da177e4SLinus Torvalds# ARM920T
791da177e4SLinus Torvaldsconfig CPU_ARM920T
803434d9d9SBen Dooks	bool "Support ARM920T processor"
813434d9d9SBen Dooks	depends on ARCH_EP93XX || ARCH_INTEGRATOR || CPU_S3C2410 || CPU_S3C2440 || CPU_S3C2442 || ARCH_IMX || ARCH_AAEC2000 || ARCH_AT91RM9200
823434d9d9SBen Dooks	default y if CPU_S3C2410 || CPU_S3C2440 || CPU_S3C2442 || ARCH_AT91RM9200
83260e98edSLennert Buytenhek	select CPU_32v4T
841da177e4SLinus Torvalds	select CPU_ABRT_EV4T
851da177e4SLinus Torvalds	select CPU_CACHE_V4WT
861da177e4SLinus Torvalds	select CPU_CACHE_VIVT
87fefdaa06SHyok S. Choi	select CPU_CP15_MMU
88f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
89f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
901da177e4SLinus Torvalds	help
911da177e4SLinus Torvalds	  The ARM920T is licensed to be produced by numerous vendors,
921da177e4SLinus Torvalds	  and is used in the Maverick EP9312 and the Samsung S3C2410.
931da177e4SLinus Torvalds
941da177e4SLinus Torvalds	  More information on the Maverick EP9312 at
951da177e4SLinus Torvalds	  <http://linuxdevices.com/products/PD2382866068.html>.
961da177e4SLinus Torvalds
971da177e4SLinus Torvalds	  Say Y if you want support for the ARM920T processor.
981da177e4SLinus Torvalds	  Otherwise, say N.
991da177e4SLinus Torvalds
1001da177e4SLinus Torvalds# ARM922T
1011da177e4SLinus Torvaldsconfig CPU_ARM922T
1021da177e4SLinus Torvalds	bool "Support ARM922T processor" if ARCH_INTEGRATOR
1030fec53a2SRussell King	depends on ARCH_LH7A40X || ARCH_INTEGRATOR
1040fec53a2SRussell King	default y if ARCH_LH7A40X
105260e98edSLennert Buytenhek	select CPU_32v4T
1061da177e4SLinus Torvalds	select CPU_ABRT_EV4T
1071da177e4SLinus Torvalds	select CPU_CACHE_V4WT
1081da177e4SLinus Torvalds	select CPU_CACHE_VIVT
109fefdaa06SHyok S. Choi	select CPU_CP15_MMU
110f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
111f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
1121da177e4SLinus Torvalds	help
1131da177e4SLinus Torvalds	  The ARM922T is a version of the ARM920T, but with smaller
1141da177e4SLinus Torvalds	  instruction and data caches. It is used in Altera's
1151da177e4SLinus Torvalds	  Excalibur XA device family.
1161da177e4SLinus Torvalds
1171da177e4SLinus Torvalds	  Say Y if you want support for the ARM922T processor.
1181da177e4SLinus Torvalds	  Otherwise, say N.
1191da177e4SLinus Torvalds
1201da177e4SLinus Torvalds# ARM925T
1211da177e4SLinus Torvaldsconfig CPU_ARM925T
122b288f75fSTony Lindgren 	bool "Support ARM925T processor" if ARCH_OMAP1
1233179a019STony Lindgren 	depends on ARCH_OMAP15XX
1243179a019STony Lindgren 	default y if ARCH_OMAP15XX
125260e98edSLennert Buytenhek	select CPU_32v4T
1261da177e4SLinus Torvalds	select CPU_ABRT_EV4T
1271da177e4SLinus Torvalds	select CPU_CACHE_V4WT
1281da177e4SLinus Torvalds	select CPU_CACHE_VIVT
129fefdaa06SHyok S. Choi	select CPU_CP15_MMU
130f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
131f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
1321da177e4SLinus Torvalds 	help
1331da177e4SLinus Torvalds 	  The ARM925T is a mix between the ARM920T and ARM926T, but with
1341da177e4SLinus Torvalds	  different instruction and data caches. It is used in TI's OMAP
1351da177e4SLinus Torvalds 	  device family.
1361da177e4SLinus Torvalds
1371da177e4SLinus Torvalds 	  Say Y if you want support for the ARM925T processor.
1381da177e4SLinus Torvalds 	  Otherwise, say N.
1391da177e4SLinus Torvalds
1401da177e4SLinus Torvalds# ARM926T
1411da177e4SLinus Torvaldsconfig CPU_ARM926T
1428ad68bbfSCatalin Marinas	bool "Support ARM926T processor"
1438fc5ffa0SAndrew Victor	depends on ARCH_INTEGRATOR || ARCH_VERSATILE_PB || MACH_VERSATILE_AB || ARCH_OMAP730 || ARCH_OMAP16XX || MACH_REALVIEW_EB || ARCH_PNX4008 || ARCH_NETX || CPU_S3C2412 || ARCH_AT91SAM9260 || ARCH_AT91SAM9261
1448fc5ffa0SAndrew Victor	default y if ARCH_VERSATILE_PB || MACH_VERSATILE_AB || ARCH_OMAP730 || ARCH_OMAP16XX || ARCH_PNX4008 || ARCH_NETX || CPU_S3C2412 || ARCH_AT91SAM9260 || ARCH_AT91SAM9261
1451da177e4SLinus Torvalds	select CPU_32v5
1461da177e4SLinus Torvalds	select CPU_ABRT_EV5TJ
1471da177e4SLinus Torvalds	select CPU_CACHE_VIVT
148fefdaa06SHyok S. Choi	select CPU_CP15_MMU
149f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
150f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
1511da177e4SLinus Torvalds	help
1521da177e4SLinus Torvalds	  This is a variant of the ARM920.  It has slightly different
1531da177e4SLinus Torvalds	  instruction sequences for cache and TLB operations.  Curiously,
1541da177e4SLinus Torvalds	  there is no documentation on it at the ARM corporate website.
1551da177e4SLinus Torvalds
1561da177e4SLinus Torvalds	  Say Y if you want support for the ARM926T processor.
1571da177e4SLinus Torvalds	  Otherwise, say N.
1581da177e4SLinus Torvalds
1591da177e4SLinus Torvalds# ARM1020 - needs validating
1601da177e4SLinus Torvaldsconfig CPU_ARM1020
1611da177e4SLinus Torvalds	bool "Support ARM1020T (rev 0) processor"
1621da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR
1631da177e4SLinus Torvalds	select CPU_32v5
1641da177e4SLinus Torvalds	select CPU_ABRT_EV4T
1651da177e4SLinus Torvalds	select CPU_CACHE_V4WT
1661da177e4SLinus Torvalds	select CPU_CACHE_VIVT
167fefdaa06SHyok S. Choi	select CPU_CP15_MMU
168f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
169f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
1701da177e4SLinus Torvalds	help
1711da177e4SLinus Torvalds	  The ARM1020 is the 32K cached version of the ARM10 processor,
1721da177e4SLinus Torvalds	  with an addition of a floating-point unit.
1731da177e4SLinus Torvalds
1741da177e4SLinus Torvalds	  Say Y if you want support for the ARM1020 processor.
1751da177e4SLinus Torvalds	  Otherwise, say N.
1761da177e4SLinus Torvalds
1771da177e4SLinus Torvalds# ARM1020E - needs validating
1781da177e4SLinus Torvaldsconfig CPU_ARM1020E
1791da177e4SLinus Torvalds	bool "Support ARM1020E processor"
1801da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR
1811da177e4SLinus Torvalds	select CPU_32v5
1821da177e4SLinus Torvalds	select CPU_ABRT_EV4T
1831da177e4SLinus Torvalds	select CPU_CACHE_V4WT
1841da177e4SLinus Torvalds	select CPU_CACHE_VIVT
185fefdaa06SHyok S. Choi	select CPU_CP15_MMU
186f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
187f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
1881da177e4SLinus Torvalds	depends on n
1891da177e4SLinus Torvalds
1901da177e4SLinus Torvalds# ARM1022E
1911da177e4SLinus Torvaldsconfig CPU_ARM1022
1921da177e4SLinus Torvalds	bool "Support ARM1022E processor"
1931da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR
1941da177e4SLinus Torvalds	select CPU_32v5
1951da177e4SLinus Torvalds	select CPU_ABRT_EV4T
1961da177e4SLinus Torvalds	select CPU_CACHE_VIVT
197fefdaa06SHyok S. Choi	select CPU_CP15_MMU
198f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU # can probably do better
199f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
2001da177e4SLinus Torvalds	help
2011da177e4SLinus Torvalds	  The ARM1022E is an implementation of the ARMv5TE architecture
2021da177e4SLinus Torvalds	  based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
2031da177e4SLinus Torvalds	  embedded trace macrocell, and a floating-point unit.
2041da177e4SLinus Torvalds
2051da177e4SLinus Torvalds	  Say Y if you want support for the ARM1022E processor.
2061da177e4SLinus Torvalds	  Otherwise, say N.
2071da177e4SLinus Torvalds
2081da177e4SLinus Torvalds# ARM1026EJ-S
2091da177e4SLinus Torvaldsconfig CPU_ARM1026
2101da177e4SLinus Torvalds	bool "Support ARM1026EJ-S processor"
2111da177e4SLinus Torvalds	depends on ARCH_INTEGRATOR
2121da177e4SLinus Torvalds	select CPU_32v5
2131da177e4SLinus Torvalds	select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
2141da177e4SLinus Torvalds	select CPU_CACHE_VIVT
215fefdaa06SHyok S. Choi	select CPU_CP15_MMU
216f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU # can probably do better
217f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
2181da177e4SLinus Torvalds	help
2191da177e4SLinus Torvalds	  The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
2201da177e4SLinus Torvalds	  based upon the ARM10 integer core.
2211da177e4SLinus Torvalds
2221da177e4SLinus Torvalds	  Say Y if you want support for the ARM1026EJ-S processor.
2231da177e4SLinus Torvalds	  Otherwise, say N.
2241da177e4SLinus Torvalds
2251da177e4SLinus Torvalds# SA110
2261da177e4SLinus Torvaldsconfig CPU_SA110
2271da177e4SLinus Torvalds	bool "Support StrongARM(R) SA-110 processor" if !ARCH_EBSA110 && !FOOTBRIDGE && !ARCH_TBOX && !ARCH_SHARK && !ARCH_NEXUSPCI && ARCH_RPC
2281da177e4SLinus Torvalds	default y if ARCH_EBSA110 || FOOTBRIDGE || ARCH_TBOX || ARCH_SHARK || ARCH_NEXUSPCI
2291da177e4SLinus Torvalds	select CPU_32v3 if ARCH_RPC
2301da177e4SLinus Torvalds	select CPU_32v4 if !ARCH_RPC
2311da177e4SLinus Torvalds	select CPU_ABRT_EV4
2321da177e4SLinus Torvalds	select CPU_CACHE_V4WB
2331da177e4SLinus Torvalds	select CPU_CACHE_VIVT
234fefdaa06SHyok S. Choi	select CPU_CP15_MMU
235f9c21a6eSHyok S. Choi	select CPU_COPY_V4WB if MMU
236f9c21a6eSHyok S. Choi	select CPU_TLB_V4WB if MMU
2371da177e4SLinus Torvalds	help
2381da177e4SLinus Torvalds	  The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
2391da177e4SLinus Torvalds	  is available at five speeds ranging from 100 MHz to 233 MHz.
2401da177e4SLinus Torvalds	  More information is available at
2411da177e4SLinus Torvalds	  <http://developer.intel.com/design/strong/sa110.htm>.
2421da177e4SLinus Torvalds
2431da177e4SLinus Torvalds	  Say Y if you want support for the SA-110 processor.
2441da177e4SLinus Torvalds	  Otherwise, say N.
2451da177e4SLinus Torvalds
2461da177e4SLinus Torvalds# SA1100
2471da177e4SLinus Torvaldsconfig CPU_SA1100
2481da177e4SLinus Torvalds	bool
2491da177e4SLinus Torvalds	depends on ARCH_SA1100
2501da177e4SLinus Torvalds	default y
2511da177e4SLinus Torvalds	select CPU_32v4
2521da177e4SLinus Torvalds	select CPU_ABRT_EV4
2531da177e4SLinus Torvalds	select CPU_CACHE_V4WB
2541da177e4SLinus Torvalds	select CPU_CACHE_VIVT
255fefdaa06SHyok S. Choi	select CPU_CP15_MMU
256f9c21a6eSHyok S. Choi	select CPU_TLB_V4WB if MMU
2571da177e4SLinus Torvalds
2581da177e4SLinus Torvalds# XScale
2591da177e4SLinus Torvaldsconfig CPU_XSCALE
2601da177e4SLinus Torvalds	bool
2613f7e5815SLennert Buytenhek	depends on ARCH_IOP32X || ARCH_IOP33X || ARCH_PXA || ARCH_IXP4XX || ARCH_IXP2000
2621da177e4SLinus Torvalds	default y
2631da177e4SLinus Torvalds	select CPU_32v5
2641da177e4SLinus Torvalds	select CPU_ABRT_EV5T
2651da177e4SLinus Torvalds	select CPU_CACHE_VIVT
266fefdaa06SHyok S. Choi	select CPU_CP15_MMU
267f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
2681da177e4SLinus Torvalds
26923bdf86aSLennert Buytenhek# XScale Core Version 3
27023bdf86aSLennert Buytenhekconfig CPU_XSC3
27123bdf86aSLennert Buytenhek	bool
27223bdf86aSLennert Buytenhek	depends on ARCH_IXP23XX
27323bdf86aSLennert Buytenhek	default y
27423bdf86aSLennert Buytenhek	select CPU_32v5
27523bdf86aSLennert Buytenhek	select CPU_ABRT_EV5T
27623bdf86aSLennert Buytenhek	select CPU_CACHE_VIVT
277fefdaa06SHyok S. Choi	select CPU_CP15_MMU
278f9c21a6eSHyok S. Choi	select CPU_TLB_V4WBI if MMU
27923bdf86aSLennert Buytenhek	select IO_36
28023bdf86aSLennert Buytenhek
2811da177e4SLinus Torvalds# ARMv6
2821da177e4SLinus Torvaldsconfig CPU_V6
2831da177e4SLinus Torvalds	bool "Support ARM V6 processor"
2841dbae815STony Lindgren	depends on ARCH_INTEGRATOR || MACH_REALVIEW_EB || ARCH_OMAP2
2851da177e4SLinus Torvalds	select CPU_32v6
2861da177e4SLinus Torvalds	select CPU_ABRT_EV6
2871da177e4SLinus Torvalds	select CPU_CACHE_V6
2881da177e4SLinus Torvalds	select CPU_CACHE_VIPT
289fefdaa06SHyok S. Choi	select CPU_CP15_MMU
290f9c21a6eSHyok S. Choi	select CPU_COPY_V6 if MMU
291f9c21a6eSHyok S. Choi	select CPU_TLB_V6 if MMU
2921da177e4SLinus Torvalds
2934a5f79e7SRussell King# ARMv6k
2944a5f79e7SRussell Kingconfig CPU_32v6K
2954a5f79e7SRussell King	bool "Support ARM V6K processor extensions" if !SMP
2964a5f79e7SRussell King	depends on CPU_V6
2974a5f79e7SRussell King	default y if SMP
2984a5f79e7SRussell King	help
2994a5f79e7SRussell King	  Say Y here if your ARMv6 processor supports the 'K' extension.
3004a5f79e7SRussell King	  This enables the kernel to use some instructions not present
3014a5f79e7SRussell King	  on previous processors, and as such a kernel build with this
3024a5f79e7SRussell King	  enabled will not boot on processors with do not support these
3034a5f79e7SRussell King	  instructions.
3044a5f79e7SRussell King
3051da177e4SLinus Torvalds# Figure out what processor architecture version we should be using.
3061da177e4SLinus Torvalds# This defines the compiler instruction set which depends on the machine type.
3071da177e4SLinus Torvaldsconfig CPU_32v3
3081da177e4SLinus Torvalds	bool
30960b6cf68SRussell King	select TLS_REG_EMUL if SMP || !MMU
31048fa14f7SRussell King	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
3111da177e4SLinus Torvalds
3121da177e4SLinus Torvaldsconfig CPU_32v4
3131da177e4SLinus Torvalds	bool
31460b6cf68SRussell King	select TLS_REG_EMUL if SMP || !MMU
31548fa14f7SRussell King	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
3161da177e4SLinus Torvalds
317260e98edSLennert Buytenhekconfig CPU_32v4T
318260e98edSLennert Buytenhek	bool
319260e98edSLennert Buytenhek	select TLS_REG_EMUL if SMP || !MMU
320260e98edSLennert Buytenhek	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
321260e98edSLennert Buytenhek
3221da177e4SLinus Torvaldsconfig CPU_32v5
3231da177e4SLinus Torvalds	bool
32460b6cf68SRussell King	select TLS_REG_EMUL if SMP || !MMU
32548fa14f7SRussell King	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
3261da177e4SLinus Torvalds
3271da177e4SLinus Torvaldsconfig CPU_32v6
3281da177e4SLinus Torvalds	bool
3291da177e4SLinus Torvalds
3301da177e4SLinus Torvalds# The abort model
3311da177e4SLinus Torvaldsconfig CPU_ABRT_EV4
3321da177e4SLinus Torvalds	bool
3331da177e4SLinus Torvalds
3341da177e4SLinus Torvaldsconfig CPU_ABRT_EV4T
3351da177e4SLinus Torvalds	bool
3361da177e4SLinus Torvalds
3371da177e4SLinus Torvaldsconfig CPU_ABRT_LV4T
3381da177e4SLinus Torvalds	bool
3391da177e4SLinus Torvalds
3401da177e4SLinus Torvaldsconfig CPU_ABRT_EV5T
3411da177e4SLinus Torvalds	bool
3421da177e4SLinus Torvalds
3431da177e4SLinus Torvaldsconfig CPU_ABRT_EV5TJ
3441da177e4SLinus Torvalds	bool
3451da177e4SLinus Torvalds
3461da177e4SLinus Torvaldsconfig CPU_ABRT_EV6
3471da177e4SLinus Torvalds	bool
3481da177e4SLinus Torvalds
3491da177e4SLinus Torvalds# The cache model
3501da177e4SLinus Torvaldsconfig CPU_CACHE_V3
3511da177e4SLinus Torvalds	bool
3521da177e4SLinus Torvalds
3531da177e4SLinus Torvaldsconfig CPU_CACHE_V4
3541da177e4SLinus Torvalds	bool
3551da177e4SLinus Torvalds
3561da177e4SLinus Torvaldsconfig CPU_CACHE_V4WT
3571da177e4SLinus Torvalds	bool
3581da177e4SLinus Torvalds
3591da177e4SLinus Torvaldsconfig CPU_CACHE_V4WB
3601da177e4SLinus Torvalds	bool
3611da177e4SLinus Torvalds
3621da177e4SLinus Torvaldsconfig CPU_CACHE_V6
3631da177e4SLinus Torvalds	bool
3641da177e4SLinus Torvalds
3651da177e4SLinus Torvaldsconfig CPU_CACHE_VIVT
3661da177e4SLinus Torvalds	bool
3671da177e4SLinus Torvalds
3681da177e4SLinus Torvaldsconfig CPU_CACHE_VIPT
3691da177e4SLinus Torvalds	bool
3701da177e4SLinus Torvalds
371f9c21a6eSHyok S. Choiif MMU
3721da177e4SLinus Torvalds# The copy-page model
3731da177e4SLinus Torvaldsconfig CPU_COPY_V3
3741da177e4SLinus Torvalds	bool
3751da177e4SLinus Torvalds
3761da177e4SLinus Torvaldsconfig CPU_COPY_V4WT
3771da177e4SLinus Torvalds	bool
3781da177e4SLinus Torvalds
3791da177e4SLinus Torvaldsconfig CPU_COPY_V4WB
3801da177e4SLinus Torvalds	bool
3811da177e4SLinus Torvalds
3821da177e4SLinus Torvaldsconfig CPU_COPY_V6
3831da177e4SLinus Torvalds	bool
3841da177e4SLinus Torvalds
3851da177e4SLinus Torvalds# This selects the TLB model
3861da177e4SLinus Torvaldsconfig CPU_TLB_V3
3871da177e4SLinus Torvalds	bool
3881da177e4SLinus Torvalds	help
3891da177e4SLinus Torvalds	  ARM Architecture Version 3 TLB.
3901da177e4SLinus Torvalds
3911da177e4SLinus Torvaldsconfig CPU_TLB_V4WT
3921da177e4SLinus Torvalds	bool
3931da177e4SLinus Torvalds	help
3941da177e4SLinus Torvalds	  ARM Architecture Version 4 TLB with writethrough cache.
3951da177e4SLinus Torvalds
3961da177e4SLinus Torvaldsconfig CPU_TLB_V4WB
3971da177e4SLinus Torvalds	bool
3981da177e4SLinus Torvalds	help
3991da177e4SLinus Torvalds	  ARM Architecture Version 4 TLB with writeback cache.
4001da177e4SLinus Torvalds
4011da177e4SLinus Torvaldsconfig CPU_TLB_V4WBI
4021da177e4SLinus Torvalds	bool
4031da177e4SLinus Torvalds	help
4041da177e4SLinus Torvalds	  ARM Architecture Version 4 TLB with writeback cache and invalidate
4051da177e4SLinus Torvalds	  instruction cache entry.
4061da177e4SLinus Torvalds
4071da177e4SLinus Torvaldsconfig CPU_TLB_V6
4081da177e4SLinus Torvalds	bool
4091da177e4SLinus Torvalds
410f9c21a6eSHyok S. Choiendif
411f9c21a6eSHyok S. Choi
412fefdaa06SHyok S. Choiconfig CPU_CP15
413fefdaa06SHyok S. Choi	bool
414fefdaa06SHyok S. Choi	help
415fefdaa06SHyok S. Choi	  Processor has the CP15 register.
416fefdaa06SHyok S. Choi
417fefdaa06SHyok S. Choiconfig CPU_CP15_MMU
418fefdaa06SHyok S. Choi	bool
419fefdaa06SHyok S. Choi	select CPU_CP15
420fefdaa06SHyok S. Choi	help
421fefdaa06SHyok S. Choi	  Processor has the CP15 register, which has MMU related registers.
422fefdaa06SHyok S. Choi
423fefdaa06SHyok S. Choiconfig CPU_CP15_MPU
424fefdaa06SHyok S. Choi	bool
425fefdaa06SHyok S. Choi	select CPU_CP15
426fefdaa06SHyok S. Choi	help
427fefdaa06SHyok S. Choi	  Processor has the CP15 register, which has MPU related registers.
428fefdaa06SHyok S. Choi
42923bdf86aSLennert Buytenhek#
43023bdf86aSLennert Buytenhek# CPU supports 36-bit I/O
43123bdf86aSLennert Buytenhek#
43223bdf86aSLennert Buytenhekconfig IO_36
43323bdf86aSLennert Buytenhek	bool
43423bdf86aSLennert Buytenhek
4351da177e4SLinus Torvaldscomment "Processor Features"
4361da177e4SLinus Torvalds
4371da177e4SLinus Torvaldsconfig ARM_THUMB
4381da177e4SLinus Torvalds	bool "Support Thumb user binaries"
43923bdf86aSLennert Buytenhek	depends on CPU_ARM720T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_V6
4401da177e4SLinus Torvalds	default y
4411da177e4SLinus Torvalds	help
4421da177e4SLinus Torvalds	  Say Y if you want to include kernel support for running user space
4431da177e4SLinus Torvalds	  Thumb binaries.
4441da177e4SLinus Torvalds
4451da177e4SLinus Torvalds	  The Thumb instruction set is a compressed form of the standard ARM
4461da177e4SLinus Torvalds	  instruction set resulting in smaller binaries at the expense of
4471da177e4SLinus Torvalds	  slightly less efficient code.
4481da177e4SLinus Torvalds
4491da177e4SLinus Torvalds	  If you don't know what this all is, saying Y is a safe choice.
4501da177e4SLinus Torvalds
4511da177e4SLinus Torvaldsconfig CPU_BIG_ENDIAN
4521da177e4SLinus Torvalds	bool "Build big-endian kernel"
4531da177e4SLinus Torvalds	depends on ARCH_SUPPORTS_BIG_ENDIAN
4541da177e4SLinus Torvalds	help
4551da177e4SLinus Torvalds	  Say Y if you plan on running a kernel in big-endian mode.
4561da177e4SLinus Torvalds	  Note that your board must be properly built and your board
4571da177e4SLinus Torvalds	  port must properly enable any big-endian related features
4581da177e4SLinus Torvalds	  of your chipset/board/processor.
4591da177e4SLinus Torvalds
4601da177e4SLinus Torvaldsconfig CPU_ICACHE_DISABLE
461f12d0d7cSHyok S. Choi	bool "Disable I-Cache (I-bit)"
462f12d0d7cSHyok S. Choi	depends on CPU_CP15 && !(CPU_ARM610 || CPU_ARM710 || CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
4631da177e4SLinus Torvalds	help
4641da177e4SLinus Torvalds	  Say Y here to disable the processor instruction cache. Unless
4651da177e4SLinus Torvalds	  you have a reason not to or are unsure, say N.
4661da177e4SLinus Torvalds
4671da177e4SLinus Torvaldsconfig CPU_DCACHE_DISABLE
468f12d0d7cSHyok S. Choi	bool "Disable D-Cache (C-bit)"
469f12d0d7cSHyok S. Choi	depends on CPU_CP15
4701da177e4SLinus Torvalds	help
4711da177e4SLinus Torvalds	  Say Y here to disable the processor data cache. Unless
4721da177e4SLinus Torvalds	  you have a reason not to or are unsure, say N.
4731da177e4SLinus Torvalds
4741da177e4SLinus Torvaldsconfig CPU_DCACHE_WRITETHROUGH
4751da177e4SLinus Torvalds	bool "Force write through D-cache"
476e03eb527SCatalin Marinas	depends on (CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM1020 || CPU_V6) && !CPU_DCACHE_DISABLE
4771da177e4SLinus Torvalds	default y if CPU_ARM925T
4781da177e4SLinus Torvalds	help
4791da177e4SLinus Torvalds	  Say Y here to use the data cache in writethrough mode. Unless you
4801da177e4SLinus Torvalds	  specifically require this or are unsure, say N.
4811da177e4SLinus Torvalds
4821da177e4SLinus Torvaldsconfig CPU_CACHE_ROUND_ROBIN
4831da177e4SLinus Torvalds	bool "Round robin I and D cache replacement algorithm"
4841da177e4SLinus Torvalds	depends on (CPU_ARM926T || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
4851da177e4SLinus Torvalds	help
4861da177e4SLinus Torvalds	  Say Y here to use the predictable round-robin cache replacement
4871da177e4SLinus Torvalds	  policy.  Unless you specifically require this or are unsure, say N.
4881da177e4SLinus Torvalds
4891da177e4SLinus Torvaldsconfig CPU_BPREDICT_DISABLE
4901da177e4SLinus Torvalds	bool "Disable branch prediction"
491e03eb527SCatalin Marinas	depends on CPU_ARM1020 || CPU_V6
4921da177e4SLinus Torvalds	help
4931da177e4SLinus Torvalds	  Say Y here to disable branch prediction.  If unsure, say N.
4942d2669b6SNicolas Pitre
4954b0e07a5SNicolas Pitreconfig TLS_REG_EMUL
4964b0e07a5SNicolas Pitre	bool
4974b0e07a5SNicolas Pitre	help
49870489c88SNicolas Pitre	  An SMP system using a pre-ARMv6 processor (there are apparently
49970489c88SNicolas Pitre	  a few prototypes like that in existence) and therefore access to
50070489c88SNicolas Pitre	  that required register must be emulated.
5014b0e07a5SNicolas Pitre
5022d2669b6SNicolas Pitreconfig HAS_TLS_REG
5032d2669b6SNicolas Pitre	bool
50470489c88SNicolas Pitre	depends on !TLS_REG_EMUL
50570489c88SNicolas Pitre	default y if SMP || CPU_32v7
5062d2669b6SNicolas Pitre	help
5072d2669b6SNicolas Pitre	  This selects support for the CP15 thread register.
50870489c88SNicolas Pitre	  It is defined to be available on some ARMv6 processors (including
50970489c88SNicolas Pitre	  all SMP capable ARMv6's) or later processors.  User space may
51070489c88SNicolas Pitre	  assume directly accessing that register and always obtain the
51170489c88SNicolas Pitre	  expected value only on ARMv7 and above.
5122d2669b6SNicolas Pitre
513dcef1f63SNicolas Pitreconfig NEEDS_SYSCALL_FOR_CMPXCHG
514dcef1f63SNicolas Pitre	bool
515dcef1f63SNicolas Pitre	help
516dcef1f63SNicolas Pitre	  SMP on a pre-ARMv6 processor?  Well OK then.
517dcef1f63SNicolas Pitre	  Forget about fast user space cmpxchg support.
518dcef1f63SNicolas Pitre	  It is just not possible.
519dcef1f63SNicolas Pitre
520