1b85a3ef4SJohn Linn /* 2b85a3ef4SJohn Linn * This file contains common code that is intended to be used across 3b85a3ef4SJohn Linn * boards so that it's not replicated. 4b85a3ef4SJohn Linn * 5b85a3ef4SJohn Linn * Copyright (C) 2011 Xilinx 6b85a3ef4SJohn Linn * 7b85a3ef4SJohn Linn * This software is licensed under the terms of the GNU General Public 8b85a3ef4SJohn Linn * License version 2, as published by the Free Software Foundation, and 9b85a3ef4SJohn Linn * may be copied, distributed, and modified under those terms. 10b85a3ef4SJohn Linn * 11b85a3ef4SJohn Linn * This program is distributed in the hope that it will be useful, 12b85a3ef4SJohn Linn * but WITHOUT ANY WARRANTY; without even the implied warranty of 13b85a3ef4SJohn Linn * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14b85a3ef4SJohn Linn * GNU General Public License for more details. 15b85a3ef4SJohn Linn */ 16b85a3ef4SJohn Linn 17b85a3ef4SJohn Linn #include <linux/init.h> 18b85a3ef4SJohn Linn #include <linux/kernel.h> 19b85a3ef4SJohn Linn #include <linux/cpumask.h> 20b85a3ef4SJohn Linn #include <linux/platform_device.h> 21b85a3ef4SJohn Linn #include <linux/clk.h> 220f586fbfSJosh Cartwright #include <linux/clk/zynq.h> 23e932900aSMichal Simek #include <linux/clocksource.h> 240f586fbfSJosh Cartwright #include <linux/of_address.h> 25b85a3ef4SJohn Linn #include <linux/of_irq.h> 26b85a3ef4SJohn Linn #include <linux/of_platform.h> 273d64b449SArnd Bergmann #include <linux/of.h> 289f4f5d26SSoren Brinkmann #include <linux/irqchip.h> 299f4f5d26SSoren Brinkmann #include <linux/irqchip/arm-gic.h> 30b85a3ef4SJohn Linn 313d64b449SArnd Bergmann #include <asm/mach/arch.h> 32b85a3ef4SJohn Linn #include <asm/mach/map.h> 3303e07595SJosh Cartwright #include <asm/mach/time.h> 343d64b449SArnd Bergmann #include <asm/mach-types.h> 35b85a3ef4SJohn Linn #include <asm/page.h> 369a45eb69SJosh Cartwright #include <asm/pgtable.h> 37732078c3SMichal Simek #include <asm/smp_scu.h> 38b85a3ef4SJohn Linn #include <asm/hardware/cache-l2x0.h> 39b85a3ef4SJohn Linn 40b85a3ef4SJohn Linn #include "common.h" 41b85a3ef4SJohn Linn 42732078c3SMichal Simek void __iomem *zynq_scu_base; 43732078c3SMichal Simek 443e8ceca6SDaniel Lezcano static struct platform_device zynq_cpuidle_device = { 453e8ceca6SDaniel Lezcano .name = "cpuidle-zynq", 463e8ceca6SDaniel Lezcano }; 473e8ceca6SDaniel Lezcano 48b85a3ef4SJohn Linn /** 49889faa88SMichal Simek * zynq_init_machine - System specific initialization, intended to be 50b85a3ef4SJohn Linn * called from board specific initialization. 51b85a3ef4SJohn Linn */ 52889faa88SMichal Simek static void __init zynq_init_machine(void) 53b85a3ef4SJohn Linn { 54b85a3ef4SJohn Linn /* 55b85a3ef4SJohn Linn * 64KB way size, 8-way associativity, parity disabled 56b85a3ef4SJohn Linn */ 570fcfdbcaSJosh Cartwright l2x0_of_init(0x02060000, 0xF0F0FFFF); 58b85a3ef4SJohn Linn 59f4d5d7b7SSoren Brinkmann of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL); 603e8ceca6SDaniel Lezcano 613e8ceca6SDaniel Lezcano platform_device_register(&zynq_cpuidle_device); 62016f4dcaSMichal Simek 63016f4dcaSMichal Simek zynq_slcr_init(); 64b85a3ef4SJohn Linn } 65b85a3ef4SJohn Linn 66889faa88SMichal Simek static void __init zynq_timer_init(void) 6703e07595SJosh Cartwright { 68016f4dcaSMichal Simek zynq_early_slcr_init(); 696f69c7f2SSteffen Trumtrar 70*b0504e39SMichal Simek zynq_clock_init(); 71c5263bb8SMichal Simek clocksource_of_init(); 7203e07595SJosh Cartwright } 7303e07595SJosh Cartwright 74732078c3SMichal Simek static struct map_desc zynq_cortex_a9_scu_map __initdata = { 75732078c3SMichal Simek .length = SZ_256, 76732078c3SMichal Simek .type = MT_DEVICE, 77732078c3SMichal Simek }; 78732078c3SMichal Simek 79732078c3SMichal Simek static void __init zynq_scu_map_io(void) 80732078c3SMichal Simek { 81732078c3SMichal Simek unsigned long base; 82732078c3SMichal Simek 83732078c3SMichal Simek base = scu_a9_get_base(); 84732078c3SMichal Simek zynq_cortex_a9_scu_map.pfn = __phys_to_pfn(base); 85732078c3SMichal Simek /* Expected address is in vmalloc area that's why simple assign here */ 86732078c3SMichal Simek zynq_cortex_a9_scu_map.virtual = base; 87732078c3SMichal Simek iotable_init(&zynq_cortex_a9_scu_map, 1); 88732078c3SMichal Simek zynq_scu_base = (void __iomem *)base; 89732078c3SMichal Simek BUG_ON(!zynq_scu_base); 90732078c3SMichal Simek } 91732078c3SMichal Simek 92b85a3ef4SJohn Linn /** 93889faa88SMichal Simek * zynq_map_io - Create memory mappings needed for early I/O. 94b85a3ef4SJohn Linn */ 95889faa88SMichal Simek static void __init zynq_map_io(void) 96b85a3ef4SJohn Linn { 97385f02b1SJosh Cartwright debug_ll_io_init(); 98732078c3SMichal Simek zynq_scu_map_io(); 99b85a3ef4SJohn Linn } 1003d64b449SArnd Bergmann 1019f4f5d26SSoren Brinkmann static void __init zynq_irq_init(void) 1029f4f5d26SSoren Brinkmann { 1039f4f5d26SSoren Brinkmann gic_arch_extn.flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND; 1049f4f5d26SSoren Brinkmann irqchip_init(); 1059f4f5d26SSoren Brinkmann } 1069f4f5d26SSoren Brinkmann 107fe08bf9fSVincent Stehlé static void zynq_system_reset(enum reboot_mode mode, const char *cmd) 10896790f0aSMichal Simek { 10996790f0aSMichal Simek zynq_slcr_system_reset(); 11096790f0aSMichal Simek } 11196790f0aSMichal Simek 112889faa88SMichal Simek static const char * const zynq_dt_match[] = { 113e06f1a9eSJosh Cartwright "xlnx,zynq-7000", 1143d64b449SArnd Bergmann NULL 1153d64b449SArnd Bergmann }; 1163d64b449SArnd Bergmann 117514a5908SArnd Bergmann DT_MACHINE_START(XILINX_EP107, "Xilinx Zynq Platform") 118aa7eb2bbSMichal Simek .smp = smp_ops(zynq_smp_ops), 119889faa88SMichal Simek .map_io = zynq_map_io, 1209f4f5d26SSoren Brinkmann .init_irq = zynq_irq_init, 121889faa88SMichal Simek .init_machine = zynq_init_machine, 122889faa88SMichal Simek .init_time = zynq_timer_init, 123889faa88SMichal Simek .dt_compat = zynq_dt_match, 12496790f0aSMichal Simek .restart = zynq_system_reset, 1253d64b449SArnd Bergmann MACHINE_END 126