xref: /linux/arch/arm/mach-pxa/devices.c (revision 724931465c234f71551e229dcd8842d1fc531d77)
18f58de7cSeric miao #include <linux/module.h>
28f58de7cSeric miao #include <linux/kernel.h>
38f58de7cSeric miao #include <linux/init.h>
48f58de7cSeric miao #include <linux/platform_device.h>
58f58de7cSeric miao #include <linux/dma-mapping.h>
68f58de7cSeric miao 
780796f2aSEric Miao #include <mach/pxa-regs.h>
8a09e64fbSRussell King #include <mach/udc.h>
9a09e64fbSRussell King #include <mach/pxafb.h>
10a09e64fbSRussell King #include <mach/mmc.h>
11a09e64fbSRussell King #include <mach/irda.h>
12a09e64fbSRussell King #include <mach/i2c.h>
13a09e64fbSRussell King #include <mach/ohci.h>
14a09e64fbSRussell King #include <mach/pxa27x_keypad.h>
15a09e64fbSRussell King #include <mach/pxa2xx_spi.h>
16a09e64fbSRussell King #include <mach/camera.h>
17a09e64fbSRussell King #include <mach/audio.h>
18a09e64fbSRussell King #include <mach/pxa3xx_nand.h>
198f58de7cSeric miao 
208f58de7cSeric miao #include "devices.h"
21bc3a5959SPhilipp Zabel #include "generic.h"
228f58de7cSeric miao 
238f58de7cSeric miao void __init pxa_register_device(struct platform_device *dev, void *data)
248f58de7cSeric miao {
258f58de7cSeric miao 	int ret;
268f58de7cSeric miao 
278f58de7cSeric miao 	dev->dev.platform_data = data;
288f58de7cSeric miao 
298f58de7cSeric miao 	ret = platform_device_register(dev);
308f58de7cSeric miao 	if (ret)
318f58de7cSeric miao 		dev_err(&dev->dev, "unable to register device: %d\n", ret);
328f58de7cSeric miao }
338f58de7cSeric miao 
348f58de7cSeric miao static struct resource pxamci_resources[] = {
358f58de7cSeric miao 	[0] = {
368f58de7cSeric miao 		.start	= 0x41100000,
378f58de7cSeric miao 		.end	= 0x41100fff,
388f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
398f58de7cSeric miao 	},
408f58de7cSeric miao 	[1] = {
418f58de7cSeric miao 		.start	= IRQ_MMC,
428f58de7cSeric miao 		.end	= IRQ_MMC,
438f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
448f58de7cSeric miao 	},
458f58de7cSeric miao 	[2] = {
468f58de7cSeric miao 		.start	= 21,
478f58de7cSeric miao 		.end	= 21,
488f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
498f58de7cSeric miao 	},
508f58de7cSeric miao 	[3] = {
518f58de7cSeric miao 		.start	= 22,
528f58de7cSeric miao 		.end	= 22,
538f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
548f58de7cSeric miao 	},
558f58de7cSeric miao };
568f58de7cSeric miao 
578f58de7cSeric miao static u64 pxamci_dmamask = 0xffffffffUL;
588f58de7cSeric miao 
598f58de7cSeric miao struct platform_device pxa_device_mci = {
608f58de7cSeric miao 	.name		= "pxa2xx-mci",
61fafc9d3fSBridge Wu 	.id		= 0,
628f58de7cSeric miao 	.dev		= {
638f58de7cSeric miao 		.dma_mask = &pxamci_dmamask,
648f58de7cSeric miao 		.coherent_dma_mask = 0xffffffff,
658f58de7cSeric miao 	},
668f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxamci_resources),
678f58de7cSeric miao 	.resource	= pxamci_resources,
688f58de7cSeric miao };
698f58de7cSeric miao 
708f58de7cSeric miao void __init pxa_set_mci_info(struct pxamci_platform_data *info)
718f58de7cSeric miao {
728f58de7cSeric miao 	pxa_register_device(&pxa_device_mci, info);
738f58de7cSeric miao }
748f58de7cSeric miao 
758f58de7cSeric miao 
768f58de7cSeric miao static struct pxa2xx_udc_mach_info pxa_udc_info;
778f58de7cSeric miao 
788f58de7cSeric miao void __init pxa_set_udc_info(struct pxa2xx_udc_mach_info *info)
798f58de7cSeric miao {
808f58de7cSeric miao 	memcpy(&pxa_udc_info, info, sizeof *info);
818f58de7cSeric miao }
828f58de7cSeric miao 
838f58de7cSeric miao static struct resource pxa2xx_udc_resources[] = {
848f58de7cSeric miao 	[0] = {
858f58de7cSeric miao 		.start	= 0x40600000,
868f58de7cSeric miao 		.end	= 0x4060ffff,
878f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
888f58de7cSeric miao 	},
898f58de7cSeric miao 	[1] = {
908f58de7cSeric miao 		.start	= IRQ_USB,
918f58de7cSeric miao 		.end	= IRQ_USB,
928f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
938f58de7cSeric miao 	},
948f58de7cSeric miao };
958f58de7cSeric miao 
968f58de7cSeric miao static u64 udc_dma_mask = ~(u32)0;
978f58de7cSeric miao 
987a857620SPhilipp Zabel struct platform_device pxa25x_device_udc = {
997a857620SPhilipp Zabel 	.name		= "pxa25x-udc",
1007a857620SPhilipp Zabel 	.id		= -1,
1017a857620SPhilipp Zabel 	.resource	= pxa2xx_udc_resources,
1027a857620SPhilipp Zabel 	.num_resources	= ARRAY_SIZE(pxa2xx_udc_resources),
1037a857620SPhilipp Zabel 	.dev		=  {
1047a857620SPhilipp Zabel 		.platform_data	= &pxa_udc_info,
1057a857620SPhilipp Zabel 		.dma_mask	= &udc_dma_mask,
1067a857620SPhilipp Zabel 	}
1077a857620SPhilipp Zabel };
1087a857620SPhilipp Zabel 
1097a857620SPhilipp Zabel struct platform_device pxa27x_device_udc = {
1107a857620SPhilipp Zabel 	.name		= "pxa27x-udc",
1118f58de7cSeric miao 	.id		= -1,
1128f58de7cSeric miao 	.resource	= pxa2xx_udc_resources,
1138f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa2xx_udc_resources),
1148f58de7cSeric miao 	.dev		=  {
1158f58de7cSeric miao 		.platform_data	= &pxa_udc_info,
1168f58de7cSeric miao 		.dma_mask	= &udc_dma_mask,
1178f58de7cSeric miao 	}
1188f58de7cSeric miao };
1198f58de7cSeric miao 
1208f58de7cSeric miao static struct resource pxafb_resources[] = {
1218f58de7cSeric miao 	[0] = {
1228f58de7cSeric miao 		.start	= 0x44000000,
1238f58de7cSeric miao 		.end	= 0x4400ffff,
1248f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
1258f58de7cSeric miao 	},
1268f58de7cSeric miao 	[1] = {
1278f58de7cSeric miao 		.start	= IRQ_LCD,
1288f58de7cSeric miao 		.end	= IRQ_LCD,
1298f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
1308f58de7cSeric miao 	},
1318f58de7cSeric miao };
1328f58de7cSeric miao 
1338f58de7cSeric miao static u64 fb_dma_mask = ~(u64)0;
1348f58de7cSeric miao 
1358f58de7cSeric miao struct platform_device pxa_device_fb = {
1368f58de7cSeric miao 	.name		= "pxa2xx-fb",
1378f58de7cSeric miao 	.id		= -1,
1388f58de7cSeric miao 	.dev		= {
1398f58de7cSeric miao 		.dma_mask	= &fb_dma_mask,
1408f58de7cSeric miao 		.coherent_dma_mask = 0xffffffff,
1418f58de7cSeric miao 	},
1428f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxafb_resources),
1438f58de7cSeric miao 	.resource	= pxafb_resources,
1448f58de7cSeric miao };
1458f58de7cSeric miao 
1468f58de7cSeric miao void __init set_pxa_fb_info(struct pxafb_mach_info *info)
1478f58de7cSeric miao {
1488f58de7cSeric miao 	pxa_register_device(&pxa_device_fb, info);
1498f58de7cSeric miao }
1508f58de7cSeric miao 
1518f58de7cSeric miao void __init set_pxa_fb_parent(struct device *parent_dev)
1528f58de7cSeric miao {
1538f58de7cSeric miao 	pxa_device_fb.dev.parent = parent_dev;
1548f58de7cSeric miao }
1558f58de7cSeric miao 
1568f58de7cSeric miao static struct resource pxa_resource_ffuart[] = {
1578f58de7cSeric miao 	{
15802f65262SEric Miao 		.start	= 0x40100000,
15902f65262SEric Miao 		.end	= 0x40100023,
1608f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
1618f58de7cSeric miao 	}, {
1628f58de7cSeric miao 		.start	= IRQ_FFUART,
1638f58de7cSeric miao 		.end	= IRQ_FFUART,
1648f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
1658f58de7cSeric miao 	}
1668f58de7cSeric miao };
1678f58de7cSeric miao 
1688f58de7cSeric miao struct platform_device pxa_device_ffuart= {
1698f58de7cSeric miao 	.name		= "pxa2xx-uart",
1708f58de7cSeric miao 	.id		= 0,
1718f58de7cSeric miao 	.resource	= pxa_resource_ffuart,
1728f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa_resource_ffuart),
1738f58de7cSeric miao };
1748f58de7cSeric miao 
1758f58de7cSeric miao static struct resource pxa_resource_btuart[] = {
1768f58de7cSeric miao 	{
17702f65262SEric Miao 		.start	= 0x40200000,
17802f65262SEric Miao 		.end	= 0x40200023,
1798f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
1808f58de7cSeric miao 	}, {
1818f58de7cSeric miao 		.start	= IRQ_BTUART,
1828f58de7cSeric miao 		.end	= IRQ_BTUART,
1838f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
1848f58de7cSeric miao 	}
1858f58de7cSeric miao };
1868f58de7cSeric miao 
1878f58de7cSeric miao struct platform_device pxa_device_btuart = {
1888f58de7cSeric miao 	.name		= "pxa2xx-uart",
1898f58de7cSeric miao 	.id		= 1,
1908f58de7cSeric miao 	.resource	= pxa_resource_btuart,
1918f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa_resource_btuart),
1928f58de7cSeric miao };
1938f58de7cSeric miao 
1948f58de7cSeric miao static struct resource pxa_resource_stuart[] = {
1958f58de7cSeric miao 	{
19602f65262SEric Miao 		.start	= 0x40700000,
19702f65262SEric Miao 		.end	= 0x40700023,
1988f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
1998f58de7cSeric miao 	}, {
2008f58de7cSeric miao 		.start	= IRQ_STUART,
2018f58de7cSeric miao 		.end	= IRQ_STUART,
2028f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
2038f58de7cSeric miao 	}
2048f58de7cSeric miao };
2058f58de7cSeric miao 
2068f58de7cSeric miao struct platform_device pxa_device_stuart = {
2078f58de7cSeric miao 	.name		= "pxa2xx-uart",
2088f58de7cSeric miao 	.id		= 2,
2098f58de7cSeric miao 	.resource	= pxa_resource_stuart,
2108f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa_resource_stuart),
2118f58de7cSeric miao };
2128f58de7cSeric miao 
2138f58de7cSeric miao static struct resource pxa_resource_hwuart[] = {
2148f58de7cSeric miao 	{
21502f65262SEric Miao 		.start	= 0x41600000,
21602f65262SEric Miao 		.end	= 0x4160002F,
2178f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
2188f58de7cSeric miao 	}, {
2198f58de7cSeric miao 		.start	= IRQ_HWUART,
2208f58de7cSeric miao 		.end	= IRQ_HWUART,
2218f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
2228f58de7cSeric miao 	}
2238f58de7cSeric miao };
2248f58de7cSeric miao 
2258f58de7cSeric miao struct platform_device pxa_device_hwuart = {
2268f58de7cSeric miao 	.name		= "pxa2xx-uart",
2278f58de7cSeric miao 	.id		= 3,
2288f58de7cSeric miao 	.resource	= pxa_resource_hwuart,
2298f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa_resource_hwuart),
2308f58de7cSeric miao };
2318f58de7cSeric miao 
2328f58de7cSeric miao static struct resource pxai2c_resources[] = {
2338f58de7cSeric miao 	{
2348f58de7cSeric miao 		.start	= 0x40301680,
2358f58de7cSeric miao 		.end	= 0x403016a3,
2368f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
2378f58de7cSeric miao 	}, {
2388f58de7cSeric miao 		.start	= IRQ_I2C,
2398f58de7cSeric miao 		.end	= IRQ_I2C,
2408f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
2418f58de7cSeric miao 	},
2428f58de7cSeric miao };
2438f58de7cSeric miao 
2448f58de7cSeric miao struct platform_device pxa_device_i2c = {
2458f58de7cSeric miao 	.name		= "pxa2xx-i2c",
2468f58de7cSeric miao 	.id		= 0,
2478f58de7cSeric miao 	.resource	= pxai2c_resources,
2488f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxai2c_resources),
2498f58de7cSeric miao };
2508f58de7cSeric miao 
2518f58de7cSeric miao void __init pxa_set_i2c_info(struct i2c_pxa_platform_data *info)
2528f58de7cSeric miao {
2538f58de7cSeric miao 	pxa_register_device(&pxa_device_i2c, info);
2548f58de7cSeric miao }
2558f58de7cSeric miao 
25699464293SEric Miao #ifdef CONFIG_PXA27x
25799464293SEric Miao static struct resource pxa27x_resources_i2c_power[] = {
25899464293SEric Miao 	{
25999464293SEric Miao 		.start	= 0x40f00180,
26099464293SEric Miao 		.end	= 0x40f001a3,
26199464293SEric Miao 		.flags	= IORESOURCE_MEM,
26299464293SEric Miao 	}, {
26399464293SEric Miao 		.start	= IRQ_PWRI2C,
26499464293SEric Miao 		.end	= IRQ_PWRI2C,
26599464293SEric Miao 		.flags	= IORESOURCE_IRQ,
26699464293SEric Miao 	},
26799464293SEric Miao };
26899464293SEric Miao 
26999464293SEric Miao struct platform_device pxa27x_device_i2c_power = {
27099464293SEric Miao 	.name		= "pxa2xx-i2c",
27199464293SEric Miao 	.id		= 1,
27299464293SEric Miao 	.resource	= pxa27x_resources_i2c_power,
27399464293SEric Miao 	.num_resources	= ARRAY_SIZE(pxa27x_resources_i2c_power),
27499464293SEric Miao };
27599464293SEric Miao #endif
27699464293SEric Miao 
27799464293SEric Miao #ifdef CONFIG_PXA3xx
27899464293SEric Miao static struct resource pxa3xx_resources_i2c_power[] = {
27999464293SEric Miao 	{
28099464293SEric Miao 		.start  = 0x40f500c0,
28199464293SEric Miao 		.end    = 0x40f500d3,
28299464293SEric Miao 		.flags	= IORESOURCE_MEM,
28399464293SEric Miao 	}, {
28499464293SEric Miao 		.start	= IRQ_PWRI2C,
28599464293SEric Miao 		.end	= IRQ_PWRI2C,
28699464293SEric Miao 		.flags	= IORESOURCE_IRQ,
28799464293SEric Miao 	},
28899464293SEric Miao };
28999464293SEric Miao 
29099464293SEric Miao struct platform_device pxa3xx_device_i2c_power = {
29199464293SEric Miao 	.name		= "pxa2xx-i2c",
29299464293SEric Miao 	.id		= 1,
29399464293SEric Miao 	.resource	= pxa3xx_resources_i2c_power,
29499464293SEric Miao 	.num_resources	= ARRAY_SIZE(pxa3xx_resources_i2c_power),
29599464293SEric Miao };
29699464293SEric Miao #endif
29799464293SEric Miao 
2988f58de7cSeric miao static struct resource pxai2s_resources[] = {
2998f58de7cSeric miao 	{
3008f58de7cSeric miao 		.start	= 0x40400000,
3018f58de7cSeric miao 		.end	= 0x40400083,
3028f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
3038f58de7cSeric miao 	}, {
3048f58de7cSeric miao 		.start	= IRQ_I2S,
3058f58de7cSeric miao 		.end	= IRQ_I2S,
3068f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
3078f58de7cSeric miao 	},
3088f58de7cSeric miao };
3098f58de7cSeric miao 
3108f58de7cSeric miao struct platform_device pxa_device_i2s = {
3118f58de7cSeric miao 	.name		= "pxa2xx-i2s",
3128f58de7cSeric miao 	.id		= -1,
3138f58de7cSeric miao 	.resource	= pxai2s_resources,
3148f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxai2s_resources),
3158f58de7cSeric miao };
3168f58de7cSeric miao 
3178f58de7cSeric miao static u64 pxaficp_dmamask = ~(u32)0;
3188f58de7cSeric miao 
3198f58de7cSeric miao struct platform_device pxa_device_ficp = {
3208f58de7cSeric miao 	.name		= "pxa2xx-ir",
3218f58de7cSeric miao 	.id		= -1,
3228f58de7cSeric miao 	.dev		= {
3238f58de7cSeric miao 		.dma_mask = &pxaficp_dmamask,
3248f58de7cSeric miao 		.coherent_dma_mask = 0xffffffff,
3258f58de7cSeric miao 	},
3268f58de7cSeric miao };
3278f58de7cSeric miao 
3288f58de7cSeric miao void __init pxa_set_ficp_info(struct pxaficp_platform_data *info)
3298f58de7cSeric miao {
3308f58de7cSeric miao 	pxa_register_device(&pxa_device_ficp, info);
3318f58de7cSeric miao }
3328f58de7cSeric miao 
333*72493146SRobert Jarzmik static struct resource pxa_rtc_resources[] = {
334*72493146SRobert Jarzmik 	[0] = {
335*72493146SRobert Jarzmik 		.start  = 0x40900000,
336*72493146SRobert Jarzmik 		.end	= 0x40900000 + 0x3b,
337*72493146SRobert Jarzmik 		.flags  = IORESOURCE_MEM,
338*72493146SRobert Jarzmik 	},
339*72493146SRobert Jarzmik 	[1] = {
340*72493146SRobert Jarzmik 		.start  = IRQ_RTC1Hz,
341*72493146SRobert Jarzmik 		.end    = IRQ_RTC1Hz,
342*72493146SRobert Jarzmik 		.flags  = IORESOURCE_IRQ,
343*72493146SRobert Jarzmik 	},
344*72493146SRobert Jarzmik 	[2] = {
345*72493146SRobert Jarzmik 		.start  = IRQ_RTCAlrm,
346*72493146SRobert Jarzmik 		.end    = IRQ_RTCAlrm,
347*72493146SRobert Jarzmik 		.flags  = IORESOURCE_IRQ,
348*72493146SRobert Jarzmik 	},
349*72493146SRobert Jarzmik };
350*72493146SRobert Jarzmik 
351*72493146SRobert Jarzmik struct platform_device sa1100_device_rtc = {
3528f58de7cSeric miao 	.name		= "sa1100-rtc",
3538f58de7cSeric miao 	.id		= -1,
3548f58de7cSeric miao };
3558f58de7cSeric miao 
356*72493146SRobert Jarzmik struct platform_device pxa_device_rtc = {
357*72493146SRobert Jarzmik 	.name		= "pxa-rtc",
358*72493146SRobert Jarzmik 	.id		= -1,
359*72493146SRobert Jarzmik 	.num_resources  = ARRAY_SIZE(pxa_rtc_resources),
360*72493146SRobert Jarzmik 	.resource       = pxa_rtc_resources,
361*72493146SRobert Jarzmik };
362*72493146SRobert Jarzmik 
3639f19d638SMark Brown static struct resource pxa_ac97_resources[] = {
3649f19d638SMark Brown 	[0] = {
3659f19d638SMark Brown 		.start  = 0x40500000,
3669f19d638SMark Brown 		.end	= 0x40500000 + 0xfff,
3679f19d638SMark Brown 		.flags  = IORESOURCE_MEM,
3689f19d638SMark Brown 	},
3699f19d638SMark Brown 	[1] = {
3709f19d638SMark Brown 		.start  = IRQ_AC97,
3719f19d638SMark Brown 		.end    = IRQ_AC97,
3729f19d638SMark Brown 		.flags  = IORESOURCE_IRQ,
3739f19d638SMark Brown 	},
3749f19d638SMark Brown };
3759f19d638SMark Brown 
3769f19d638SMark Brown static u64 pxa_ac97_dmamask = 0xffffffffUL;
3779f19d638SMark Brown 
3789f19d638SMark Brown struct platform_device pxa_device_ac97 = {
3799f19d638SMark Brown 	.name           = "pxa2xx-ac97",
3809f19d638SMark Brown 	.id             = -1,
3819f19d638SMark Brown 	.dev            = {
3829f19d638SMark Brown 		.dma_mask = &pxa_ac97_dmamask,
3839f19d638SMark Brown 		.coherent_dma_mask = 0xffffffff,
3849f19d638SMark Brown 	},
3859f19d638SMark Brown 	.num_resources  = ARRAY_SIZE(pxa_ac97_resources),
3869f19d638SMark Brown 	.resource       = pxa_ac97_resources,
3879f19d638SMark Brown };
3889f19d638SMark Brown 
3899f19d638SMark Brown void __init pxa_set_ac97_info(pxa2xx_audio_ops_t *ops)
3909f19d638SMark Brown {
3919f19d638SMark Brown 	pxa_register_device(&pxa_device_ac97, ops);
3929f19d638SMark Brown }
3939f19d638SMark Brown 
3948f58de7cSeric miao #ifdef CONFIG_PXA25x
3958f58de7cSeric miao 
39675540c1aSeric miao static struct resource pxa25x_resource_pwm0[] = {
39775540c1aSeric miao 	[0] = {
39875540c1aSeric miao 		.start	= 0x40b00000,
39975540c1aSeric miao 		.end	= 0x40b0000f,
40075540c1aSeric miao 		.flags	= IORESOURCE_MEM,
40175540c1aSeric miao 	},
40275540c1aSeric miao };
40375540c1aSeric miao 
40475540c1aSeric miao struct platform_device pxa25x_device_pwm0 = {
40575540c1aSeric miao 	.name		= "pxa25x-pwm",
40675540c1aSeric miao 	.id		= 0,
40775540c1aSeric miao 	.resource	= pxa25x_resource_pwm0,
40875540c1aSeric miao 	.num_resources	= ARRAY_SIZE(pxa25x_resource_pwm0),
40975540c1aSeric miao };
41075540c1aSeric miao 
41175540c1aSeric miao static struct resource pxa25x_resource_pwm1[] = {
41275540c1aSeric miao 	[0] = {
41375540c1aSeric miao 		.start	= 0x40c00000,
41475540c1aSeric miao 		.end	= 0x40c0000f,
41575540c1aSeric miao 		.flags	= IORESOURCE_MEM,
41675540c1aSeric miao 	},
41775540c1aSeric miao };
41875540c1aSeric miao 
41975540c1aSeric miao struct platform_device pxa25x_device_pwm1 = {
42075540c1aSeric miao 	.name		= "pxa25x-pwm",
42175540c1aSeric miao 	.id		= 1,
42275540c1aSeric miao 	.resource	= pxa25x_resource_pwm1,
42375540c1aSeric miao 	.num_resources	= ARRAY_SIZE(pxa25x_resource_pwm1),
42475540c1aSeric miao };
42575540c1aSeric miao 
4268f58de7cSeric miao static u64 pxa25x_ssp_dma_mask = DMA_BIT_MASK(32);
4278f58de7cSeric miao 
4288f58de7cSeric miao static struct resource pxa25x_resource_ssp[] = {
4298f58de7cSeric miao 	[0] = {
4308f58de7cSeric miao 		.start	= 0x41000000,
4318f58de7cSeric miao 		.end	= 0x4100001f,
4328f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
4338f58de7cSeric miao 	},
4348f58de7cSeric miao 	[1] = {
4358f58de7cSeric miao 		.start	= IRQ_SSP,
4368f58de7cSeric miao 		.end	= IRQ_SSP,
4378f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
4388f58de7cSeric miao 	},
4398f58de7cSeric miao 	[2] = {
4408f58de7cSeric miao 		/* DRCMR for RX */
4418f58de7cSeric miao 		.start	= 13,
4428f58de7cSeric miao 		.end	= 13,
4438f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
4448f58de7cSeric miao 	},
4458f58de7cSeric miao 	[3] = {
4468f58de7cSeric miao 		/* DRCMR for TX */
4478f58de7cSeric miao 		.start	= 14,
4488f58de7cSeric miao 		.end	= 14,
4498f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
4508f58de7cSeric miao 	},
4518f58de7cSeric miao };
4528f58de7cSeric miao 
4538f58de7cSeric miao struct platform_device pxa25x_device_ssp = {
4548f58de7cSeric miao 	.name		= "pxa25x-ssp",
4558f58de7cSeric miao 	.id		= 0,
4568f58de7cSeric miao 	.dev		= {
4578f58de7cSeric miao 		.dma_mask = &pxa25x_ssp_dma_mask,
4588f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
4598f58de7cSeric miao 	},
4608f58de7cSeric miao 	.resource	= pxa25x_resource_ssp,
4618f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa25x_resource_ssp),
4628f58de7cSeric miao };
4638f58de7cSeric miao 
4648f58de7cSeric miao static u64 pxa25x_nssp_dma_mask = DMA_BIT_MASK(32);
4658f58de7cSeric miao 
4668f58de7cSeric miao static struct resource pxa25x_resource_nssp[] = {
4678f58de7cSeric miao 	[0] = {
4688f58de7cSeric miao 		.start	= 0x41400000,
4698f58de7cSeric miao 		.end	= 0x4140002f,
4708f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
4718f58de7cSeric miao 	},
4728f58de7cSeric miao 	[1] = {
4738f58de7cSeric miao 		.start	= IRQ_NSSP,
4748f58de7cSeric miao 		.end	= IRQ_NSSP,
4758f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
4768f58de7cSeric miao 	},
4778f58de7cSeric miao 	[2] = {
4788f58de7cSeric miao 		/* DRCMR for RX */
4798f58de7cSeric miao 		.start	= 15,
4808f58de7cSeric miao 		.end	= 15,
4818f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
4828f58de7cSeric miao 	},
4838f58de7cSeric miao 	[3] = {
4848f58de7cSeric miao 		/* DRCMR for TX */
4858f58de7cSeric miao 		.start	= 16,
4868f58de7cSeric miao 		.end	= 16,
4878f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
4888f58de7cSeric miao 	},
4898f58de7cSeric miao };
4908f58de7cSeric miao 
4918f58de7cSeric miao struct platform_device pxa25x_device_nssp = {
4928f58de7cSeric miao 	.name		= "pxa25x-nssp",
4938f58de7cSeric miao 	.id		= 1,
4948f58de7cSeric miao 	.dev		= {
4958f58de7cSeric miao 		.dma_mask = &pxa25x_nssp_dma_mask,
4968f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
4978f58de7cSeric miao 	},
4988f58de7cSeric miao 	.resource	= pxa25x_resource_nssp,
4998f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa25x_resource_nssp),
5008f58de7cSeric miao };
5018f58de7cSeric miao 
5028f58de7cSeric miao static u64 pxa25x_assp_dma_mask = DMA_BIT_MASK(32);
5038f58de7cSeric miao 
5048f58de7cSeric miao static struct resource pxa25x_resource_assp[] = {
5058f58de7cSeric miao 	[0] = {
5068f58de7cSeric miao 		.start	= 0x41500000,
5078f58de7cSeric miao 		.end	= 0x4150002f,
5088f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
5098f58de7cSeric miao 	},
5108f58de7cSeric miao 	[1] = {
5118f58de7cSeric miao 		.start	= IRQ_ASSP,
5128f58de7cSeric miao 		.end	= IRQ_ASSP,
5138f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
5148f58de7cSeric miao 	},
5158f58de7cSeric miao 	[2] = {
5168f58de7cSeric miao 		/* DRCMR for RX */
5178f58de7cSeric miao 		.start	= 23,
5188f58de7cSeric miao 		.end	= 23,
5198f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
5208f58de7cSeric miao 	},
5218f58de7cSeric miao 	[3] = {
5228f58de7cSeric miao 		/* DRCMR for TX */
5238f58de7cSeric miao 		.start	= 24,
5248f58de7cSeric miao 		.end	= 24,
5258f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
5268f58de7cSeric miao 	},
5278f58de7cSeric miao };
5288f58de7cSeric miao 
5298f58de7cSeric miao struct platform_device pxa25x_device_assp = {
5308f58de7cSeric miao 	/* ASSP is basically equivalent to NSSP */
5318f58de7cSeric miao 	.name		= "pxa25x-nssp",
5328f58de7cSeric miao 	.id		= 2,
5338f58de7cSeric miao 	.dev		= {
5348f58de7cSeric miao 		.dma_mask = &pxa25x_assp_dma_mask,
5358f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
5368f58de7cSeric miao 	},
5378f58de7cSeric miao 	.resource	= pxa25x_resource_assp,
5388f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa25x_resource_assp),
5398f58de7cSeric miao };
5408f58de7cSeric miao #endif /* CONFIG_PXA25x */
5418f58de7cSeric miao 
5428f58de7cSeric miao #if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
5438f58de7cSeric miao 
54437320980Seric miao static struct resource pxa27x_resource_keypad[] = {
54537320980Seric miao 	[0] = {
54637320980Seric miao 		.start	= 0x41500000,
54737320980Seric miao 		.end	= 0x4150004c,
54837320980Seric miao 		.flags	= IORESOURCE_MEM,
54937320980Seric miao 	},
55037320980Seric miao 	[1] = {
55137320980Seric miao 		.start	= IRQ_KEYPAD,
55237320980Seric miao 		.end	= IRQ_KEYPAD,
55337320980Seric miao 		.flags	= IORESOURCE_IRQ,
55437320980Seric miao 	},
55537320980Seric miao };
55637320980Seric miao 
55737320980Seric miao struct platform_device pxa27x_device_keypad = {
55837320980Seric miao 	.name		= "pxa27x-keypad",
55937320980Seric miao 	.id		= -1,
56037320980Seric miao 	.resource	= pxa27x_resource_keypad,
56137320980Seric miao 	.num_resources	= ARRAY_SIZE(pxa27x_resource_keypad),
56237320980Seric miao };
56337320980Seric miao 
56437320980Seric miao void __init pxa_set_keypad_info(struct pxa27x_keypad_platform_data *info)
56537320980Seric miao {
56637320980Seric miao 	pxa_register_device(&pxa27x_device_keypad, info);
56737320980Seric miao }
56837320980Seric miao 
569ec68e45bSeric miao static u64 pxa27x_ohci_dma_mask = DMA_BIT_MASK(32);
570ec68e45bSeric miao 
571ec68e45bSeric miao static struct resource pxa27x_resource_ohci[] = {
572ec68e45bSeric miao 	[0] = {
573ec68e45bSeric miao 		.start  = 0x4C000000,
574ec68e45bSeric miao 		.end    = 0x4C00ff6f,
575ec68e45bSeric miao 		.flags  = IORESOURCE_MEM,
576ec68e45bSeric miao 	},
577ec68e45bSeric miao 	[1] = {
578ec68e45bSeric miao 		.start  = IRQ_USBH1,
579ec68e45bSeric miao 		.end    = IRQ_USBH1,
580ec68e45bSeric miao 		.flags  = IORESOURCE_IRQ,
581ec68e45bSeric miao 	},
582ec68e45bSeric miao };
583ec68e45bSeric miao 
584ec68e45bSeric miao struct platform_device pxa27x_device_ohci = {
585ec68e45bSeric miao 	.name		= "pxa27x-ohci",
586ec68e45bSeric miao 	.id		= -1,
587ec68e45bSeric miao 	.dev		= {
588ec68e45bSeric miao 		.dma_mask = &pxa27x_ohci_dma_mask,
589ec68e45bSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
590ec68e45bSeric miao 	},
591ec68e45bSeric miao 	.num_resources  = ARRAY_SIZE(pxa27x_resource_ohci),
592ec68e45bSeric miao 	.resource       = pxa27x_resource_ohci,
593ec68e45bSeric miao };
594ec68e45bSeric miao 
595ec68e45bSeric miao void __init pxa_set_ohci_info(struct pxaohci_platform_data *info)
596ec68e45bSeric miao {
597ec68e45bSeric miao 	pxa_register_device(&pxa27x_device_ohci, info);
598ec68e45bSeric miao }
599ec68e45bSeric miao 
6008f58de7cSeric miao static u64 pxa27x_ssp1_dma_mask = DMA_BIT_MASK(32);
6018f58de7cSeric miao 
6028f58de7cSeric miao static struct resource pxa27x_resource_ssp1[] = {
6038f58de7cSeric miao 	[0] = {
6048f58de7cSeric miao 		.start	= 0x41000000,
6058f58de7cSeric miao 		.end	= 0x4100003f,
6068f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
6078f58de7cSeric miao 	},
6088f58de7cSeric miao 	[1] = {
6098f58de7cSeric miao 		.start	= IRQ_SSP,
6108f58de7cSeric miao 		.end	= IRQ_SSP,
6118f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
6128f58de7cSeric miao 	},
6138f58de7cSeric miao 	[2] = {
6148f58de7cSeric miao 		/* DRCMR for RX */
6158f58de7cSeric miao 		.start	= 13,
6168f58de7cSeric miao 		.end	= 13,
6178f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
6188f58de7cSeric miao 	},
6198f58de7cSeric miao 	[3] = {
6208f58de7cSeric miao 		/* DRCMR for TX */
6218f58de7cSeric miao 		.start	= 14,
6228f58de7cSeric miao 		.end	= 14,
6238f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
6248f58de7cSeric miao 	},
6258f58de7cSeric miao };
6268f58de7cSeric miao 
6278f58de7cSeric miao struct platform_device pxa27x_device_ssp1 = {
6288f58de7cSeric miao 	.name		= "pxa27x-ssp",
6298f58de7cSeric miao 	.id		= 0,
6308f58de7cSeric miao 	.dev		= {
6318f58de7cSeric miao 		.dma_mask = &pxa27x_ssp1_dma_mask,
6328f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
6338f58de7cSeric miao 	},
6348f58de7cSeric miao 	.resource	= pxa27x_resource_ssp1,
6358f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa27x_resource_ssp1),
6368f58de7cSeric miao };
6378f58de7cSeric miao 
6388f58de7cSeric miao static u64 pxa27x_ssp2_dma_mask = DMA_BIT_MASK(32);
6398f58de7cSeric miao 
6408f58de7cSeric miao static struct resource pxa27x_resource_ssp2[] = {
6418f58de7cSeric miao 	[0] = {
6428f58de7cSeric miao 		.start	= 0x41700000,
6438f58de7cSeric miao 		.end	= 0x4170003f,
6448f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
6458f58de7cSeric miao 	},
6468f58de7cSeric miao 	[1] = {
6478f58de7cSeric miao 		.start	= IRQ_SSP2,
6488f58de7cSeric miao 		.end	= IRQ_SSP2,
6498f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
6508f58de7cSeric miao 	},
6518f58de7cSeric miao 	[2] = {
6528f58de7cSeric miao 		/* DRCMR for RX */
6538f58de7cSeric miao 		.start	= 15,
6548f58de7cSeric miao 		.end	= 15,
6558f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
6568f58de7cSeric miao 	},
6578f58de7cSeric miao 	[3] = {
6588f58de7cSeric miao 		/* DRCMR for TX */
6598f58de7cSeric miao 		.start	= 16,
6608f58de7cSeric miao 		.end	= 16,
6618f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
6628f58de7cSeric miao 	},
6638f58de7cSeric miao };
6648f58de7cSeric miao 
6658f58de7cSeric miao struct platform_device pxa27x_device_ssp2 = {
6668f58de7cSeric miao 	.name		= "pxa27x-ssp",
6678f58de7cSeric miao 	.id		= 1,
6688f58de7cSeric miao 	.dev		= {
6698f58de7cSeric miao 		.dma_mask = &pxa27x_ssp2_dma_mask,
6708f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
6718f58de7cSeric miao 	},
6728f58de7cSeric miao 	.resource	= pxa27x_resource_ssp2,
6738f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa27x_resource_ssp2),
6748f58de7cSeric miao };
6758f58de7cSeric miao 
6768f58de7cSeric miao static u64 pxa27x_ssp3_dma_mask = DMA_BIT_MASK(32);
6778f58de7cSeric miao 
6788f58de7cSeric miao static struct resource pxa27x_resource_ssp3[] = {
6798f58de7cSeric miao 	[0] = {
6808f58de7cSeric miao 		.start	= 0x41900000,
6818f58de7cSeric miao 		.end	= 0x4190003f,
6828f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
6838f58de7cSeric miao 	},
6848f58de7cSeric miao 	[1] = {
6858f58de7cSeric miao 		.start	= IRQ_SSP3,
6868f58de7cSeric miao 		.end	= IRQ_SSP3,
6878f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
6888f58de7cSeric miao 	},
6898f58de7cSeric miao 	[2] = {
6908f58de7cSeric miao 		/* DRCMR for RX */
6918f58de7cSeric miao 		.start	= 66,
6928f58de7cSeric miao 		.end	= 66,
6938f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
6948f58de7cSeric miao 	},
6958f58de7cSeric miao 	[3] = {
6968f58de7cSeric miao 		/* DRCMR for TX */
6978f58de7cSeric miao 		.start	= 67,
6988f58de7cSeric miao 		.end	= 67,
6998f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
7008f58de7cSeric miao 	},
7018f58de7cSeric miao };
7028f58de7cSeric miao 
7038f58de7cSeric miao struct platform_device pxa27x_device_ssp3 = {
7048f58de7cSeric miao 	.name		= "pxa27x-ssp",
7058f58de7cSeric miao 	.id		= 2,
7068f58de7cSeric miao 	.dev		= {
7078f58de7cSeric miao 		.dma_mask = &pxa27x_ssp3_dma_mask,
7088f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
7098f58de7cSeric miao 	},
7108f58de7cSeric miao 	.resource	= pxa27x_resource_ssp3,
7118f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa27x_resource_ssp3),
7128f58de7cSeric miao };
7133f3acefbSGuennadi Liakhovetski 
71475540c1aSeric miao static struct resource pxa27x_resource_pwm0[] = {
71575540c1aSeric miao 	[0] = {
71675540c1aSeric miao 		.start	= 0x40b00000,
71775540c1aSeric miao 		.end	= 0x40b0001f,
71875540c1aSeric miao 		.flags	= IORESOURCE_MEM,
71975540c1aSeric miao 	},
72075540c1aSeric miao };
72175540c1aSeric miao 
72275540c1aSeric miao struct platform_device pxa27x_device_pwm0 = {
72375540c1aSeric miao 	.name		= "pxa27x-pwm",
72475540c1aSeric miao 	.id		= 0,
72575540c1aSeric miao 	.resource	= pxa27x_resource_pwm0,
72675540c1aSeric miao 	.num_resources	= ARRAY_SIZE(pxa27x_resource_pwm0),
72775540c1aSeric miao };
72875540c1aSeric miao 
72975540c1aSeric miao static struct resource pxa27x_resource_pwm1[] = {
73075540c1aSeric miao 	[0] = {
73175540c1aSeric miao 		.start	= 0x40c00000,
73275540c1aSeric miao 		.end	= 0x40c0001f,
73375540c1aSeric miao 		.flags	= IORESOURCE_MEM,
73475540c1aSeric miao 	},
73575540c1aSeric miao };
73675540c1aSeric miao 
73775540c1aSeric miao struct platform_device pxa27x_device_pwm1 = {
73875540c1aSeric miao 	.name		= "pxa27x-pwm",
73975540c1aSeric miao 	.id		= 1,
74075540c1aSeric miao 	.resource	= pxa27x_resource_pwm1,
74175540c1aSeric miao 	.num_resources	= ARRAY_SIZE(pxa27x_resource_pwm1),
74275540c1aSeric miao };
74375540c1aSeric miao 
7443f3acefbSGuennadi Liakhovetski static struct resource pxa27x_resource_camera[] = {
7453f3acefbSGuennadi Liakhovetski 	[0] = {
7463f3acefbSGuennadi Liakhovetski 		.start	= 0x50000000,
7473f3acefbSGuennadi Liakhovetski 		.end	= 0x50000fff,
7483f3acefbSGuennadi Liakhovetski 		.flags	= IORESOURCE_MEM,
7493f3acefbSGuennadi Liakhovetski 	},
7503f3acefbSGuennadi Liakhovetski 	[1] = {
7513f3acefbSGuennadi Liakhovetski 		.start	= IRQ_CAMERA,
7523f3acefbSGuennadi Liakhovetski 		.end	= IRQ_CAMERA,
7533f3acefbSGuennadi Liakhovetski 		.flags	= IORESOURCE_IRQ,
7543f3acefbSGuennadi Liakhovetski 	},
7553f3acefbSGuennadi Liakhovetski };
7563f3acefbSGuennadi Liakhovetski 
7573f3acefbSGuennadi Liakhovetski static u64 pxa27x_dma_mask_camera = DMA_BIT_MASK(32);
7583f3acefbSGuennadi Liakhovetski 
7593f3acefbSGuennadi Liakhovetski static struct platform_device pxa27x_device_camera = {
7603f3acefbSGuennadi Liakhovetski 	.name		= "pxa27x-camera",
7613f3acefbSGuennadi Liakhovetski 	.id		= 0, /* This is used to put cameras on this interface */
7623f3acefbSGuennadi Liakhovetski 	.dev		= {
7633f3acefbSGuennadi Liakhovetski 		.dma_mask      		= &pxa27x_dma_mask_camera,
7643f3acefbSGuennadi Liakhovetski 		.coherent_dma_mask	= 0xffffffff,
7653f3acefbSGuennadi Liakhovetski 	},
7663f3acefbSGuennadi Liakhovetski 	.num_resources	= ARRAY_SIZE(pxa27x_resource_camera),
7673f3acefbSGuennadi Liakhovetski 	.resource	= pxa27x_resource_camera,
7683f3acefbSGuennadi Liakhovetski };
7693f3acefbSGuennadi Liakhovetski 
7703f3acefbSGuennadi Liakhovetski void __init pxa_set_camera_info(struct pxacamera_platform_data *info)
7713f3acefbSGuennadi Liakhovetski {
7723f3acefbSGuennadi Liakhovetski 	pxa_register_device(&pxa27x_device_camera, info);
7733f3acefbSGuennadi Liakhovetski }
7748f58de7cSeric miao #endif /* CONFIG_PXA27x || CONFIG_PXA3xx */
7758f58de7cSeric miao 
7768f58de7cSeric miao #ifdef CONFIG_PXA3xx
7778f58de7cSeric miao static u64 pxa3xx_ssp4_dma_mask = DMA_BIT_MASK(32);
7788f58de7cSeric miao 
7798f58de7cSeric miao static struct resource pxa3xx_resource_ssp4[] = {
7808f58de7cSeric miao 	[0] = {
7818f58de7cSeric miao 		.start	= 0x41a00000,
7828f58de7cSeric miao 		.end	= 0x41a0003f,
7838f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
7848f58de7cSeric miao 	},
7858f58de7cSeric miao 	[1] = {
7868f58de7cSeric miao 		.start	= IRQ_SSP4,
7878f58de7cSeric miao 		.end	= IRQ_SSP4,
7888f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
7898f58de7cSeric miao 	},
7908f58de7cSeric miao 	[2] = {
7918f58de7cSeric miao 		/* DRCMR for RX */
7928f58de7cSeric miao 		.start	= 2,
7938f58de7cSeric miao 		.end	= 2,
7948f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
7958f58de7cSeric miao 	},
7968f58de7cSeric miao 	[3] = {
7978f58de7cSeric miao 		/* DRCMR for TX */
7988f58de7cSeric miao 		.start	= 3,
7998f58de7cSeric miao 		.end	= 3,
8008f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
8018f58de7cSeric miao 	},
8028f58de7cSeric miao };
8038f58de7cSeric miao 
8048f58de7cSeric miao struct platform_device pxa3xx_device_ssp4 = {
8058f58de7cSeric miao 	/* PXA3xx SSP is basically equivalent to PXA27x */
8068f58de7cSeric miao 	.name		= "pxa27x-ssp",
8078f58de7cSeric miao 	.id		= 3,
8088f58de7cSeric miao 	.dev		= {
8098f58de7cSeric miao 		.dma_mask = &pxa3xx_ssp4_dma_mask,
8108f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
8118f58de7cSeric miao 	},
8128f58de7cSeric miao 	.resource	= pxa3xx_resource_ssp4,
8138f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa3xx_resource_ssp4),
8148f58de7cSeric miao };
8158d33b055SBridge Wu 
8168d33b055SBridge Wu static struct resource pxa3xx_resources_mci2[] = {
8178d33b055SBridge Wu 	[0] = {
8188d33b055SBridge Wu 		.start	= 0x42000000,
8198d33b055SBridge Wu 		.end	= 0x42000fff,
8208d33b055SBridge Wu 		.flags	= IORESOURCE_MEM,
8218d33b055SBridge Wu 	},
8228d33b055SBridge Wu 	[1] = {
8238d33b055SBridge Wu 		.start	= IRQ_MMC2,
8248d33b055SBridge Wu 		.end	= IRQ_MMC2,
8258d33b055SBridge Wu 		.flags	= IORESOURCE_IRQ,
8268d33b055SBridge Wu 	},
8278d33b055SBridge Wu 	[2] = {
8288d33b055SBridge Wu 		.start	= 93,
8298d33b055SBridge Wu 		.end	= 93,
8308d33b055SBridge Wu 		.flags	= IORESOURCE_DMA,
8318d33b055SBridge Wu 	},
8328d33b055SBridge Wu 	[3] = {
8338d33b055SBridge Wu 		.start	= 94,
8348d33b055SBridge Wu 		.end	= 94,
8358d33b055SBridge Wu 		.flags	= IORESOURCE_DMA,
8368d33b055SBridge Wu 	},
8378d33b055SBridge Wu };
8388d33b055SBridge Wu 
8398d33b055SBridge Wu struct platform_device pxa3xx_device_mci2 = {
8408d33b055SBridge Wu 	.name		= "pxa2xx-mci",
8418d33b055SBridge Wu 	.id		= 1,
8428d33b055SBridge Wu 	.dev		= {
8438d33b055SBridge Wu 		.dma_mask = &pxamci_dmamask,
8448d33b055SBridge Wu 		.coherent_dma_mask =	0xffffffff,
8458d33b055SBridge Wu 	},
8468d33b055SBridge Wu 	.num_resources	= ARRAY_SIZE(pxa3xx_resources_mci2),
8478d33b055SBridge Wu 	.resource	= pxa3xx_resources_mci2,
8488d33b055SBridge Wu };
8498d33b055SBridge Wu 
8508d33b055SBridge Wu void __init pxa3xx_set_mci2_info(struct pxamci_platform_data *info)
8518d33b055SBridge Wu {
8528d33b055SBridge Wu 	pxa_register_device(&pxa3xx_device_mci2, info);
8538d33b055SBridge Wu }
8548d33b055SBridge Wu 
8555a1f21b1SBridge Wu static struct resource pxa3xx_resources_mci3[] = {
8565a1f21b1SBridge Wu 	[0] = {
8575a1f21b1SBridge Wu 		.start	= 0x42500000,
8585a1f21b1SBridge Wu 		.end	= 0x42500fff,
8595a1f21b1SBridge Wu 		.flags	= IORESOURCE_MEM,
8605a1f21b1SBridge Wu 	},
8615a1f21b1SBridge Wu 	[1] = {
8625a1f21b1SBridge Wu 		.start	= IRQ_MMC3,
8635a1f21b1SBridge Wu 		.end	= IRQ_MMC3,
8645a1f21b1SBridge Wu 		.flags	= IORESOURCE_IRQ,
8655a1f21b1SBridge Wu 	},
8665a1f21b1SBridge Wu 	[2] = {
8675a1f21b1SBridge Wu 		.start	= 100,
8685a1f21b1SBridge Wu 		.end	= 100,
8695a1f21b1SBridge Wu 		.flags	= IORESOURCE_DMA,
8705a1f21b1SBridge Wu 	},
8715a1f21b1SBridge Wu 	[3] = {
8725a1f21b1SBridge Wu 		.start	= 101,
8735a1f21b1SBridge Wu 		.end	= 101,
8745a1f21b1SBridge Wu 		.flags	= IORESOURCE_DMA,
8755a1f21b1SBridge Wu 	},
8765a1f21b1SBridge Wu };
8775a1f21b1SBridge Wu 
8785a1f21b1SBridge Wu struct platform_device pxa3xx_device_mci3 = {
8795a1f21b1SBridge Wu 	.name		= "pxa2xx-mci",
8805a1f21b1SBridge Wu 	.id		= 2,
8815a1f21b1SBridge Wu 	.dev		= {
8825a1f21b1SBridge Wu 		.dma_mask = &pxamci_dmamask,
8835a1f21b1SBridge Wu 		.coherent_dma_mask = 0xffffffff,
8845a1f21b1SBridge Wu 	},
8855a1f21b1SBridge Wu 	.num_resources	= ARRAY_SIZE(pxa3xx_resources_mci3),
8865a1f21b1SBridge Wu 	.resource	= pxa3xx_resources_mci3,
8875a1f21b1SBridge Wu };
8885a1f21b1SBridge Wu 
8895a1f21b1SBridge Wu void __init pxa3xx_set_mci3_info(struct pxamci_platform_data *info)
8905a1f21b1SBridge Wu {
8915a1f21b1SBridge Wu 	pxa_register_device(&pxa3xx_device_mci3, info);
8925a1f21b1SBridge Wu }
8935a1f21b1SBridge Wu 
8949ae819a8SEric Miao static struct resource pxa3xx_resources_nand[] = {
8959ae819a8SEric Miao 	[0] = {
8969ae819a8SEric Miao 		.start	= 0x43100000,
8979ae819a8SEric Miao 		.end	= 0x43100053,
8989ae819a8SEric Miao 		.flags	= IORESOURCE_MEM,
8999ae819a8SEric Miao 	},
9009ae819a8SEric Miao 	[1] = {
9019ae819a8SEric Miao 		.start	= IRQ_NAND,
9029ae819a8SEric Miao 		.end	= IRQ_NAND,
9039ae819a8SEric Miao 		.flags	= IORESOURCE_IRQ,
9049ae819a8SEric Miao 	},
9059ae819a8SEric Miao 	[2] = {
9069ae819a8SEric Miao 		/* DRCMR for Data DMA */
9079ae819a8SEric Miao 		.start	= 97,
9089ae819a8SEric Miao 		.end	= 97,
9099ae819a8SEric Miao 		.flags	= IORESOURCE_DMA,
9109ae819a8SEric Miao 	},
9119ae819a8SEric Miao 	[3] = {
9129ae819a8SEric Miao 		/* DRCMR for Command DMA */
9139ae819a8SEric Miao 		.start	= 99,
9149ae819a8SEric Miao 		.end	= 99,
9159ae819a8SEric Miao 		.flags	= IORESOURCE_DMA,
9169ae819a8SEric Miao 	},
9179ae819a8SEric Miao };
9189ae819a8SEric Miao 
9199ae819a8SEric Miao static u64 pxa3xx_nand_dma_mask = DMA_BIT_MASK(32);
9209ae819a8SEric Miao 
9219ae819a8SEric Miao struct platform_device pxa3xx_device_nand = {
9229ae819a8SEric Miao 	.name		= "pxa3xx-nand",
9239ae819a8SEric Miao 	.id		= -1,
9249ae819a8SEric Miao 	.dev		= {
9259ae819a8SEric Miao 		.dma_mask = &pxa3xx_nand_dma_mask,
9269ae819a8SEric Miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
9279ae819a8SEric Miao 	},
9289ae819a8SEric Miao 	.num_resources	= ARRAY_SIZE(pxa3xx_resources_nand),
9299ae819a8SEric Miao 	.resource	= pxa3xx_resources_nand,
9309ae819a8SEric Miao };
9319ae819a8SEric Miao 
9329ae819a8SEric Miao void __init pxa3xx_set_nand_info(struct pxa3xx_nand_platform_data *info)
9339ae819a8SEric Miao {
9349ae819a8SEric Miao 	pxa_register_device(&pxa3xx_device_nand, info);
9359ae819a8SEric Miao }
9368f58de7cSeric miao #endif /* CONFIG_PXA3xx */
937e172274cSGuennadi Liakhovetski 
938e172274cSGuennadi Liakhovetski /* pxa2xx-spi platform-device ID equals respective SSP platform-device ID + 1.
939e172274cSGuennadi Liakhovetski  * See comment in arch/arm/mach-pxa/ssp.c::ssp_probe() */
940e172274cSGuennadi Liakhovetski void __init pxa2xx_set_spi_info(unsigned id, struct pxa2xx_spi_master *info)
941e172274cSGuennadi Liakhovetski {
942e172274cSGuennadi Liakhovetski 	struct platform_device *pd;
943e172274cSGuennadi Liakhovetski 
944e172274cSGuennadi Liakhovetski 	pd = platform_device_alloc("pxa2xx-spi", id);
945e172274cSGuennadi Liakhovetski 	if (pd == NULL) {
946e172274cSGuennadi Liakhovetski 		printk(KERN_ERR "pxa2xx-spi: failed to allocate device id %d\n",
947e172274cSGuennadi Liakhovetski 		       id);
948e172274cSGuennadi Liakhovetski 		return;
949e172274cSGuennadi Liakhovetski 	}
950e172274cSGuennadi Liakhovetski 
951e172274cSGuennadi Liakhovetski 	pd->dev.platform_data = info;
952e172274cSGuennadi Liakhovetski 	platform_device_add(pd);
953e172274cSGuennadi Liakhovetski }
954