xref: /linux/arch/arm/mach-pxa/devices.c (revision 4321e1a12b811c02441240aa6183156791204f3f)
18f58de7cSeric miao #include <linux/module.h>
28f58de7cSeric miao #include <linux/kernel.h>
38f58de7cSeric miao #include <linux/init.h>
48f58de7cSeric miao #include <linux/platform_device.h>
58f58de7cSeric miao #include <linux/dma-mapping.h>
68348c259SSebastian Andrzej Siewior #include <linux/spi/pxa2xx_spi.h>
78f58de7cSeric miao 
809a5358dSEric Miao #include <asm/pmu.h>
9a09e64fbSRussell King #include <mach/udc.h>
1069f22be7SIgor Grinberg #include <mach/pxa3xx-u2d.h>
11a09e64fbSRussell King #include <mach/pxafb.h>
12a09e64fbSRussell King #include <mach/mmc.h>
13a09e64fbSRussell King #include <mach/irda.h>
14a09e64fbSRussell King #include <mach/ohci.h>
154a2490eaSMark F. Brown #include <plat/pxa27x_keypad.h>
16a09e64fbSRussell King #include <mach/camera.h>
17a09e64fbSRussell King #include <mach/audio.h>
1875e874c6SEric Miao #include <mach/hardware.h>
1982b95ecbSHaojian Zhuang #include <plat/i2c.h>
2082b95ecbSHaojian Zhuang #include <plat/pxa3xx_nand.h>
218f58de7cSeric miao 
228f58de7cSeric miao #include "devices.h"
23bc3a5959SPhilipp Zabel #include "generic.h"
248f58de7cSeric miao 
258f58de7cSeric miao void __init pxa_register_device(struct platform_device *dev, void *data)
268f58de7cSeric miao {
278f58de7cSeric miao 	int ret;
288f58de7cSeric miao 
298f58de7cSeric miao 	dev->dev.platform_data = data;
308f58de7cSeric miao 
318f58de7cSeric miao 	ret = platform_device_register(dev);
328f58de7cSeric miao 	if (ret)
338f58de7cSeric miao 		dev_err(&dev->dev, "unable to register device: %d\n", ret);
348f58de7cSeric miao }
358f58de7cSeric miao 
3609a5358dSEric Miao static struct resource pxa_resource_pmu = {
3709a5358dSEric Miao 	.start	= IRQ_PMU,
3809a5358dSEric Miao 	.end	= IRQ_PMU,
3909a5358dSEric Miao 	.flags	= IORESOURCE_IRQ,
4009a5358dSEric Miao };
4109a5358dSEric Miao 
4209a5358dSEric Miao struct platform_device pxa_device_pmu = {
4309a5358dSEric Miao 	.name		= "arm-pmu",
4409a5358dSEric Miao 	.id		= ARM_PMU_DEVICE_CPU,
4509a5358dSEric Miao 	.resource	= &pxa_resource_pmu,
4609a5358dSEric Miao 	.num_resources	= 1,
4709a5358dSEric Miao };
4809a5358dSEric Miao 
498f58de7cSeric miao static struct resource pxamci_resources[] = {
508f58de7cSeric miao 	[0] = {
518f58de7cSeric miao 		.start	= 0x41100000,
528f58de7cSeric miao 		.end	= 0x41100fff,
538f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
548f58de7cSeric miao 	},
558f58de7cSeric miao 	[1] = {
568f58de7cSeric miao 		.start	= IRQ_MMC,
578f58de7cSeric miao 		.end	= IRQ_MMC,
588f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
598f58de7cSeric miao 	},
608f58de7cSeric miao 	[2] = {
618f58de7cSeric miao 		.start	= 21,
628f58de7cSeric miao 		.end	= 21,
638f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
648f58de7cSeric miao 	},
658f58de7cSeric miao 	[3] = {
668f58de7cSeric miao 		.start	= 22,
678f58de7cSeric miao 		.end	= 22,
688f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
698f58de7cSeric miao 	},
708f58de7cSeric miao };
718f58de7cSeric miao 
728f58de7cSeric miao static u64 pxamci_dmamask = 0xffffffffUL;
738f58de7cSeric miao 
748f58de7cSeric miao struct platform_device pxa_device_mci = {
758f58de7cSeric miao 	.name		= "pxa2xx-mci",
76fafc9d3fSBridge Wu 	.id		= 0,
778f58de7cSeric miao 	.dev		= {
788f58de7cSeric miao 		.dma_mask = &pxamci_dmamask,
798f58de7cSeric miao 		.coherent_dma_mask = 0xffffffff,
808f58de7cSeric miao 	},
818f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxamci_resources),
828f58de7cSeric miao 	.resource	= pxamci_resources,
838f58de7cSeric miao };
848f58de7cSeric miao 
858f58de7cSeric miao void __init pxa_set_mci_info(struct pxamci_platform_data *info)
868f58de7cSeric miao {
878f58de7cSeric miao 	pxa_register_device(&pxa_device_mci, info);
888f58de7cSeric miao }
898f58de7cSeric miao 
908f58de7cSeric miao 
911257629bSPhilipp Zabel static struct pxa2xx_udc_mach_info pxa_udc_info = {
921257629bSPhilipp Zabel 	.gpio_pullup = -1,
931257629bSPhilipp Zabel 	.gpio_vbus   = -1,
941257629bSPhilipp Zabel };
958f58de7cSeric miao 
968f58de7cSeric miao void __init pxa_set_udc_info(struct pxa2xx_udc_mach_info *info)
978f58de7cSeric miao {
988f58de7cSeric miao 	memcpy(&pxa_udc_info, info, sizeof *info);
998f58de7cSeric miao }
1008f58de7cSeric miao 
1018f58de7cSeric miao static struct resource pxa2xx_udc_resources[] = {
1028f58de7cSeric miao 	[0] = {
1038f58de7cSeric miao 		.start	= 0x40600000,
1048f58de7cSeric miao 		.end	= 0x4060ffff,
1058f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
1068f58de7cSeric miao 	},
1078f58de7cSeric miao 	[1] = {
1088f58de7cSeric miao 		.start	= IRQ_USB,
1098f58de7cSeric miao 		.end	= IRQ_USB,
1108f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
1118f58de7cSeric miao 	},
1128f58de7cSeric miao };
1138f58de7cSeric miao 
1148f58de7cSeric miao static u64 udc_dma_mask = ~(u32)0;
1158f58de7cSeric miao 
1167a857620SPhilipp Zabel struct platform_device pxa25x_device_udc = {
1177a857620SPhilipp Zabel 	.name		= "pxa25x-udc",
1187a857620SPhilipp Zabel 	.id		= -1,
1197a857620SPhilipp Zabel 	.resource	= pxa2xx_udc_resources,
1207a857620SPhilipp Zabel 	.num_resources	= ARRAY_SIZE(pxa2xx_udc_resources),
1217a857620SPhilipp Zabel 	.dev		=  {
1227a857620SPhilipp Zabel 		.platform_data	= &pxa_udc_info,
1237a857620SPhilipp Zabel 		.dma_mask	= &udc_dma_mask,
1247a857620SPhilipp Zabel 	}
1257a857620SPhilipp Zabel };
1267a857620SPhilipp Zabel 
1277a857620SPhilipp Zabel struct platform_device pxa27x_device_udc = {
1287a857620SPhilipp Zabel 	.name		= "pxa27x-udc",
1298f58de7cSeric miao 	.id		= -1,
1308f58de7cSeric miao 	.resource	= pxa2xx_udc_resources,
1318f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa2xx_udc_resources),
1328f58de7cSeric miao 	.dev		=  {
1338f58de7cSeric miao 		.platform_data	= &pxa_udc_info,
1348f58de7cSeric miao 		.dma_mask	= &udc_dma_mask,
1358f58de7cSeric miao 	}
1368f58de7cSeric miao };
1378f58de7cSeric miao 
13869f22be7SIgor Grinberg #ifdef CONFIG_PXA3xx
13969f22be7SIgor Grinberg static struct resource pxa3xx_u2d_resources[] = {
14069f22be7SIgor Grinberg 	[0] = {
14169f22be7SIgor Grinberg 		.start	= 0x54100000,
14269f22be7SIgor Grinberg 		.end	= 0x54100fff,
14369f22be7SIgor Grinberg 		.flags	= IORESOURCE_MEM,
14469f22be7SIgor Grinberg 	},
14569f22be7SIgor Grinberg 	[1] = {
14669f22be7SIgor Grinberg 		.start	= IRQ_USB2,
14769f22be7SIgor Grinberg 		.end	= IRQ_USB2,
14869f22be7SIgor Grinberg 		.flags	= IORESOURCE_IRQ,
14969f22be7SIgor Grinberg 	},
15069f22be7SIgor Grinberg };
15169f22be7SIgor Grinberg 
15269f22be7SIgor Grinberg struct platform_device pxa3xx_device_u2d = {
15369f22be7SIgor Grinberg 	.name		= "pxa3xx-u2d",
15469f22be7SIgor Grinberg 	.id		= -1,
15569f22be7SIgor Grinberg 	.resource	= pxa3xx_u2d_resources,
15669f22be7SIgor Grinberg 	.num_resources	= ARRAY_SIZE(pxa3xx_u2d_resources),
15769f22be7SIgor Grinberg };
15869f22be7SIgor Grinberg 
15969f22be7SIgor Grinberg void __init pxa3xx_set_u2d_info(struct pxa3xx_u2d_platform_data *info)
16069f22be7SIgor Grinberg {
16169f22be7SIgor Grinberg 	pxa_register_device(&pxa3xx_device_u2d, info);
16269f22be7SIgor Grinberg }
16369f22be7SIgor Grinberg #endif /* CONFIG_PXA3xx */
16469f22be7SIgor Grinberg 
1658f58de7cSeric miao static struct resource pxafb_resources[] = {
1668f58de7cSeric miao 	[0] = {
1678f58de7cSeric miao 		.start	= 0x44000000,
1688f58de7cSeric miao 		.end	= 0x4400ffff,
1698f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
1708f58de7cSeric miao 	},
1718f58de7cSeric miao 	[1] = {
1728f58de7cSeric miao 		.start	= IRQ_LCD,
1738f58de7cSeric miao 		.end	= IRQ_LCD,
1748f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
1758f58de7cSeric miao 	},
1768f58de7cSeric miao };
1778f58de7cSeric miao 
1788f58de7cSeric miao static u64 fb_dma_mask = ~(u64)0;
1798f58de7cSeric miao 
1808f58de7cSeric miao struct platform_device pxa_device_fb = {
1818f58de7cSeric miao 	.name		= "pxa2xx-fb",
1828f58de7cSeric miao 	.id		= -1,
1838f58de7cSeric miao 	.dev		= {
1848f58de7cSeric miao 		.dma_mask	= &fb_dma_mask,
1858f58de7cSeric miao 		.coherent_dma_mask = 0xffffffff,
1868f58de7cSeric miao 	},
1878f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxafb_resources),
1888f58de7cSeric miao 	.resource	= pxafb_resources,
1898f58de7cSeric miao };
1908f58de7cSeric miao 
191*4321e1a1SRussell King - ARM Linux void __init pxa_set_fb_info(struct device *parent, struct pxafb_mach_info *info)
1928f58de7cSeric miao {
193*4321e1a1SRussell King - ARM Linux 	pxa_device_fb.dev.parent = parent;
1948f58de7cSeric miao 	pxa_register_device(&pxa_device_fb, info);
1958f58de7cSeric miao }
1968f58de7cSeric miao 
1978f58de7cSeric miao static struct resource pxa_resource_ffuart[] = {
1988f58de7cSeric miao 	{
19902f65262SEric Miao 		.start	= 0x40100000,
20002f65262SEric Miao 		.end	= 0x40100023,
2018f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
2028f58de7cSeric miao 	}, {
2038f58de7cSeric miao 		.start	= IRQ_FFUART,
2048f58de7cSeric miao 		.end	= IRQ_FFUART,
2058f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
2068f58de7cSeric miao 	}
2078f58de7cSeric miao };
2088f58de7cSeric miao 
2098f58de7cSeric miao struct platform_device pxa_device_ffuart = {
2108f58de7cSeric miao 	.name		= "pxa2xx-uart",
2118f58de7cSeric miao 	.id		= 0,
2128f58de7cSeric miao 	.resource	= pxa_resource_ffuart,
2138f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa_resource_ffuart),
2148f58de7cSeric miao };
2158f58de7cSeric miao 
216cc155c6fSRussell King void __init pxa_set_ffuart_info(void *info)
217cc155c6fSRussell King {
218cc155c6fSRussell King 	pxa_register_device(&pxa_device_ffuart, info);
219cc155c6fSRussell King }
220cc155c6fSRussell King 
2218f58de7cSeric miao static struct resource pxa_resource_btuart[] = {
2228f58de7cSeric miao 	{
22302f65262SEric Miao 		.start	= 0x40200000,
22402f65262SEric Miao 		.end	= 0x40200023,
2258f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
2268f58de7cSeric miao 	}, {
2278f58de7cSeric miao 		.start	= IRQ_BTUART,
2288f58de7cSeric miao 		.end	= IRQ_BTUART,
2298f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
2308f58de7cSeric miao 	}
2318f58de7cSeric miao };
2328f58de7cSeric miao 
2338f58de7cSeric miao struct platform_device pxa_device_btuart = {
2348f58de7cSeric miao 	.name		= "pxa2xx-uart",
2358f58de7cSeric miao 	.id		= 1,
2368f58de7cSeric miao 	.resource	= pxa_resource_btuart,
2378f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa_resource_btuart),
2388f58de7cSeric miao };
2398f58de7cSeric miao 
240cc155c6fSRussell King void __init pxa_set_btuart_info(void *info)
241cc155c6fSRussell King {
242cc155c6fSRussell King 	pxa_register_device(&pxa_device_btuart, info);
243cc155c6fSRussell King }
244cc155c6fSRussell King 
2458f58de7cSeric miao static struct resource pxa_resource_stuart[] = {
2468f58de7cSeric miao 	{
24702f65262SEric Miao 		.start	= 0x40700000,
24802f65262SEric Miao 		.end	= 0x40700023,
2498f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
2508f58de7cSeric miao 	}, {
2518f58de7cSeric miao 		.start	= IRQ_STUART,
2528f58de7cSeric miao 		.end	= IRQ_STUART,
2538f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
2548f58de7cSeric miao 	}
2558f58de7cSeric miao };
2568f58de7cSeric miao 
2578f58de7cSeric miao struct platform_device pxa_device_stuart = {
2588f58de7cSeric miao 	.name		= "pxa2xx-uart",
2598f58de7cSeric miao 	.id		= 2,
2608f58de7cSeric miao 	.resource	= pxa_resource_stuart,
2618f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa_resource_stuart),
2628f58de7cSeric miao };
2638f58de7cSeric miao 
264cc155c6fSRussell King void __init pxa_set_stuart_info(void *info)
265cc155c6fSRussell King {
266cc155c6fSRussell King 	pxa_register_device(&pxa_device_stuart, info);
267cc155c6fSRussell King }
268cc155c6fSRussell King 
2698f58de7cSeric miao static struct resource pxa_resource_hwuart[] = {
2708f58de7cSeric miao 	{
27102f65262SEric Miao 		.start	= 0x41600000,
27202f65262SEric Miao 		.end	= 0x4160002F,
2738f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
2748f58de7cSeric miao 	}, {
2758f58de7cSeric miao 		.start	= IRQ_HWUART,
2768f58de7cSeric miao 		.end	= IRQ_HWUART,
2778f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
2788f58de7cSeric miao 	}
2798f58de7cSeric miao };
2808f58de7cSeric miao 
2818f58de7cSeric miao struct platform_device pxa_device_hwuart = {
2828f58de7cSeric miao 	.name		= "pxa2xx-uart",
2838f58de7cSeric miao 	.id		= 3,
2848f58de7cSeric miao 	.resource	= pxa_resource_hwuart,
2858f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa_resource_hwuart),
2868f58de7cSeric miao };
2878f58de7cSeric miao 
288cc155c6fSRussell King void __init pxa_set_hwuart_info(void *info)
289cc155c6fSRussell King {
290cc155c6fSRussell King 	if (cpu_is_pxa255())
291cc155c6fSRussell King 		pxa_register_device(&pxa_device_hwuart, info);
292cc155c6fSRussell King 	else
293cc155c6fSRussell King 		pr_info("UART: Ignoring attempt to register HWUART on non-PXA255 hardware");
294cc155c6fSRussell King }
295cc155c6fSRussell King 
2968f58de7cSeric miao static struct resource pxai2c_resources[] = {
2978f58de7cSeric miao 	{
2988f58de7cSeric miao 		.start	= 0x40301680,
2998f58de7cSeric miao 		.end	= 0x403016a3,
3008f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
3018f58de7cSeric miao 	}, {
3028f58de7cSeric miao 		.start	= IRQ_I2C,
3038f58de7cSeric miao 		.end	= IRQ_I2C,
3048f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
3058f58de7cSeric miao 	},
3068f58de7cSeric miao };
3078f58de7cSeric miao 
3088f58de7cSeric miao struct platform_device pxa_device_i2c = {
3098f58de7cSeric miao 	.name		= "pxa2xx-i2c",
3108f58de7cSeric miao 	.id		= 0,
3118f58de7cSeric miao 	.resource	= pxai2c_resources,
3128f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxai2c_resources),
3138f58de7cSeric miao };
3148f58de7cSeric miao 
3158f58de7cSeric miao void __init pxa_set_i2c_info(struct i2c_pxa_platform_data *info)
3168f58de7cSeric miao {
3178f58de7cSeric miao 	pxa_register_device(&pxa_device_i2c, info);
3188f58de7cSeric miao }
3198f58de7cSeric miao 
32099464293SEric Miao #ifdef CONFIG_PXA27x
32199464293SEric Miao static struct resource pxa27x_resources_i2c_power[] = {
32299464293SEric Miao 	{
32399464293SEric Miao 		.start	= 0x40f00180,
32499464293SEric Miao 		.end	= 0x40f001a3,
32599464293SEric Miao 		.flags	= IORESOURCE_MEM,
32699464293SEric Miao 	}, {
32799464293SEric Miao 		.start	= IRQ_PWRI2C,
32899464293SEric Miao 		.end	= IRQ_PWRI2C,
32999464293SEric Miao 		.flags	= IORESOURCE_IRQ,
33099464293SEric Miao 	},
33199464293SEric Miao };
33299464293SEric Miao 
33399464293SEric Miao struct platform_device pxa27x_device_i2c_power = {
33499464293SEric Miao 	.name		= "pxa2xx-i2c",
33599464293SEric Miao 	.id		= 1,
33699464293SEric Miao 	.resource	= pxa27x_resources_i2c_power,
33799464293SEric Miao 	.num_resources	= ARRAY_SIZE(pxa27x_resources_i2c_power),
33899464293SEric Miao };
33999464293SEric Miao #endif
34099464293SEric Miao 
3418f58de7cSeric miao static struct resource pxai2s_resources[] = {
3428f58de7cSeric miao 	{
3438f58de7cSeric miao 		.start	= 0x40400000,
3448f58de7cSeric miao 		.end	= 0x40400083,
3458f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
3468f58de7cSeric miao 	}, {
3478f58de7cSeric miao 		.start	= IRQ_I2S,
3488f58de7cSeric miao 		.end	= IRQ_I2S,
3498f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
3508f58de7cSeric miao 	},
3518f58de7cSeric miao };
3528f58de7cSeric miao 
3538f58de7cSeric miao struct platform_device pxa_device_i2s = {
3548f58de7cSeric miao 	.name		= "pxa2xx-i2s",
3558f58de7cSeric miao 	.id		= -1,
3568f58de7cSeric miao 	.resource	= pxai2s_resources,
3578f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxai2s_resources),
3588f58de7cSeric miao };
3598f58de7cSeric miao 
360f0fba2adSLiam Girdwood struct platform_device pxa_device_asoc_ssp1 = {
361f0fba2adSLiam Girdwood 	.name		= "pxa-ssp-dai",
362f0fba2adSLiam Girdwood 	.id		= 0,
363f0fba2adSLiam Girdwood };
364f0fba2adSLiam Girdwood 
365f0fba2adSLiam Girdwood struct platform_device pxa_device_asoc_ssp2= {
366f0fba2adSLiam Girdwood 	.name		= "pxa-ssp-dai",
367f0fba2adSLiam Girdwood 	.id		= 1,
368f0fba2adSLiam Girdwood };
369f0fba2adSLiam Girdwood 
370f0fba2adSLiam Girdwood struct platform_device pxa_device_asoc_ssp3 = {
371f0fba2adSLiam Girdwood 	.name		= "pxa-ssp-dai",
372f0fba2adSLiam Girdwood 	.id		= 2,
373f0fba2adSLiam Girdwood };
374f0fba2adSLiam Girdwood 
375f0fba2adSLiam Girdwood struct platform_device pxa_device_asoc_ssp4 = {
376f0fba2adSLiam Girdwood 	.name		= "pxa-ssp-dai",
377f0fba2adSLiam Girdwood 	.id		= 3,
378f0fba2adSLiam Girdwood };
379f0fba2adSLiam Girdwood 
380f0fba2adSLiam Girdwood struct platform_device pxa_device_asoc_platform = {
381f0fba2adSLiam Girdwood 	.name		= "pxa-pcm-audio",
382f0fba2adSLiam Girdwood 	.id		= -1,
383f0fba2adSLiam Girdwood };
384f0fba2adSLiam Girdwood 
3858f58de7cSeric miao static u64 pxaficp_dmamask = ~(u32)0;
3868f58de7cSeric miao 
3878f58de7cSeric miao struct platform_device pxa_device_ficp = {
3888f58de7cSeric miao 	.name		= "pxa2xx-ir",
3898f58de7cSeric miao 	.id		= -1,
3908f58de7cSeric miao 	.dev		= {
3918f58de7cSeric miao 		.dma_mask = &pxaficp_dmamask,
3928f58de7cSeric miao 		.coherent_dma_mask = 0xffffffff,
3938f58de7cSeric miao 	},
3948f58de7cSeric miao };
3958f58de7cSeric miao 
3968f58de7cSeric miao void __init pxa_set_ficp_info(struct pxaficp_platform_data *info)
3978f58de7cSeric miao {
3988f58de7cSeric miao 	pxa_register_device(&pxa_device_ficp, info);
3998f58de7cSeric miao }
4008f58de7cSeric miao 
40172493146SRobert Jarzmik static struct resource pxa_rtc_resources[] = {
40272493146SRobert Jarzmik 	[0] = {
40372493146SRobert Jarzmik 		.start  = 0x40900000,
40472493146SRobert Jarzmik 		.end	= 0x40900000 + 0x3b,
40572493146SRobert Jarzmik 		.flags  = IORESOURCE_MEM,
40672493146SRobert Jarzmik 	},
40772493146SRobert Jarzmik 	[1] = {
40872493146SRobert Jarzmik 		.start  = IRQ_RTC1Hz,
40972493146SRobert Jarzmik 		.end    = IRQ_RTC1Hz,
41072493146SRobert Jarzmik 		.flags  = IORESOURCE_IRQ,
41172493146SRobert Jarzmik 	},
41272493146SRobert Jarzmik 	[2] = {
41372493146SRobert Jarzmik 		.start  = IRQ_RTCAlrm,
41472493146SRobert Jarzmik 		.end    = IRQ_RTCAlrm,
41572493146SRobert Jarzmik 		.flags  = IORESOURCE_IRQ,
41672493146SRobert Jarzmik 	},
41772493146SRobert Jarzmik };
41872493146SRobert Jarzmik 
41972493146SRobert Jarzmik struct platform_device sa1100_device_rtc = {
4208f58de7cSeric miao 	.name		= "sa1100-rtc",
4218f58de7cSeric miao 	.id		= -1,
4228f58de7cSeric miao };
4238f58de7cSeric miao 
42472493146SRobert Jarzmik struct platform_device pxa_device_rtc = {
42572493146SRobert Jarzmik 	.name		= "pxa-rtc",
42672493146SRobert Jarzmik 	.id		= -1,
42772493146SRobert Jarzmik 	.num_resources  = ARRAY_SIZE(pxa_rtc_resources),
42872493146SRobert Jarzmik 	.resource       = pxa_rtc_resources,
42972493146SRobert Jarzmik };
43072493146SRobert Jarzmik 
4319f19d638SMark Brown static struct resource pxa_ac97_resources[] = {
4329f19d638SMark Brown 	[0] = {
4339f19d638SMark Brown 		.start  = 0x40500000,
4349f19d638SMark Brown 		.end	= 0x40500000 + 0xfff,
4359f19d638SMark Brown 		.flags  = IORESOURCE_MEM,
4369f19d638SMark Brown 	},
4379f19d638SMark Brown 	[1] = {
4389f19d638SMark Brown 		.start  = IRQ_AC97,
4399f19d638SMark Brown 		.end    = IRQ_AC97,
4409f19d638SMark Brown 		.flags  = IORESOURCE_IRQ,
4419f19d638SMark Brown 	},
4429f19d638SMark Brown };
4439f19d638SMark Brown 
4449f19d638SMark Brown static u64 pxa_ac97_dmamask = 0xffffffffUL;
4459f19d638SMark Brown 
4469f19d638SMark Brown struct platform_device pxa_device_ac97 = {
4479f19d638SMark Brown 	.name           = "pxa2xx-ac97",
4489f19d638SMark Brown 	.id             = -1,
4499f19d638SMark Brown 	.dev            = {
4509f19d638SMark Brown 		.dma_mask = &pxa_ac97_dmamask,
4519f19d638SMark Brown 		.coherent_dma_mask = 0xffffffff,
4529f19d638SMark Brown 	},
4539f19d638SMark Brown 	.num_resources  = ARRAY_SIZE(pxa_ac97_resources),
4549f19d638SMark Brown 	.resource       = pxa_ac97_resources,
4559f19d638SMark Brown };
4569f19d638SMark Brown 
4579f19d638SMark Brown void __init pxa_set_ac97_info(pxa2xx_audio_ops_t *ops)
4589f19d638SMark Brown {
4599f19d638SMark Brown 	pxa_register_device(&pxa_device_ac97, ops);
4609f19d638SMark Brown }
4619f19d638SMark Brown 
4628f58de7cSeric miao #ifdef CONFIG_PXA25x
4638f58de7cSeric miao 
46475540c1aSeric miao static struct resource pxa25x_resource_pwm0[] = {
46575540c1aSeric miao 	[0] = {
46675540c1aSeric miao 		.start	= 0x40b00000,
46775540c1aSeric miao 		.end	= 0x40b0000f,
46875540c1aSeric miao 		.flags	= IORESOURCE_MEM,
46975540c1aSeric miao 	},
47075540c1aSeric miao };
47175540c1aSeric miao 
47275540c1aSeric miao struct platform_device pxa25x_device_pwm0 = {
47375540c1aSeric miao 	.name		= "pxa25x-pwm",
47475540c1aSeric miao 	.id		= 0,
47575540c1aSeric miao 	.resource	= pxa25x_resource_pwm0,
47675540c1aSeric miao 	.num_resources	= ARRAY_SIZE(pxa25x_resource_pwm0),
47775540c1aSeric miao };
47875540c1aSeric miao 
47975540c1aSeric miao static struct resource pxa25x_resource_pwm1[] = {
48075540c1aSeric miao 	[0] = {
48175540c1aSeric miao 		.start	= 0x40c00000,
48275540c1aSeric miao 		.end	= 0x40c0000f,
48375540c1aSeric miao 		.flags	= IORESOURCE_MEM,
48475540c1aSeric miao 	},
48575540c1aSeric miao };
48675540c1aSeric miao 
48775540c1aSeric miao struct platform_device pxa25x_device_pwm1 = {
48875540c1aSeric miao 	.name		= "pxa25x-pwm",
48975540c1aSeric miao 	.id		= 1,
49075540c1aSeric miao 	.resource	= pxa25x_resource_pwm1,
49175540c1aSeric miao 	.num_resources	= ARRAY_SIZE(pxa25x_resource_pwm1),
49275540c1aSeric miao };
49375540c1aSeric miao 
4948f58de7cSeric miao static u64 pxa25x_ssp_dma_mask = DMA_BIT_MASK(32);
4958f58de7cSeric miao 
4968f58de7cSeric miao static struct resource pxa25x_resource_ssp[] = {
4978f58de7cSeric miao 	[0] = {
4988f58de7cSeric miao 		.start	= 0x41000000,
4998f58de7cSeric miao 		.end	= 0x4100001f,
5008f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
5018f58de7cSeric miao 	},
5028f58de7cSeric miao 	[1] = {
5038f58de7cSeric miao 		.start	= IRQ_SSP,
5048f58de7cSeric miao 		.end	= IRQ_SSP,
5058f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
5068f58de7cSeric miao 	},
5078f58de7cSeric miao 	[2] = {
5088f58de7cSeric miao 		/* DRCMR for RX */
5098f58de7cSeric miao 		.start	= 13,
5108f58de7cSeric miao 		.end	= 13,
5118f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
5128f58de7cSeric miao 	},
5138f58de7cSeric miao 	[3] = {
5148f58de7cSeric miao 		/* DRCMR for TX */
5158f58de7cSeric miao 		.start	= 14,
5168f58de7cSeric miao 		.end	= 14,
5178f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
5188f58de7cSeric miao 	},
5198f58de7cSeric miao };
5208f58de7cSeric miao 
5218f58de7cSeric miao struct platform_device pxa25x_device_ssp = {
5228f58de7cSeric miao 	.name		= "pxa25x-ssp",
5238f58de7cSeric miao 	.id		= 0,
5248f58de7cSeric miao 	.dev		= {
5258f58de7cSeric miao 		.dma_mask = &pxa25x_ssp_dma_mask,
5268f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
5278f58de7cSeric miao 	},
5288f58de7cSeric miao 	.resource	= pxa25x_resource_ssp,
5298f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa25x_resource_ssp),
5308f58de7cSeric miao };
5318f58de7cSeric miao 
5328f58de7cSeric miao static u64 pxa25x_nssp_dma_mask = DMA_BIT_MASK(32);
5338f58de7cSeric miao 
5348f58de7cSeric miao static struct resource pxa25x_resource_nssp[] = {
5358f58de7cSeric miao 	[0] = {
5368f58de7cSeric miao 		.start	= 0x41400000,
5378f58de7cSeric miao 		.end	= 0x4140002f,
5388f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
5398f58de7cSeric miao 	},
5408f58de7cSeric miao 	[1] = {
5418f58de7cSeric miao 		.start	= IRQ_NSSP,
5428f58de7cSeric miao 		.end	= IRQ_NSSP,
5438f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
5448f58de7cSeric miao 	},
5458f58de7cSeric miao 	[2] = {
5468f58de7cSeric miao 		/* DRCMR for RX */
5478f58de7cSeric miao 		.start	= 15,
5488f58de7cSeric miao 		.end	= 15,
5498f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
5508f58de7cSeric miao 	},
5518f58de7cSeric miao 	[3] = {
5528f58de7cSeric miao 		/* DRCMR for TX */
5538f58de7cSeric miao 		.start	= 16,
5548f58de7cSeric miao 		.end	= 16,
5558f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
5568f58de7cSeric miao 	},
5578f58de7cSeric miao };
5588f58de7cSeric miao 
5598f58de7cSeric miao struct platform_device pxa25x_device_nssp = {
5608f58de7cSeric miao 	.name		= "pxa25x-nssp",
5618f58de7cSeric miao 	.id		= 1,
5628f58de7cSeric miao 	.dev		= {
5638f58de7cSeric miao 		.dma_mask = &pxa25x_nssp_dma_mask,
5648f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
5658f58de7cSeric miao 	},
5668f58de7cSeric miao 	.resource	= pxa25x_resource_nssp,
5678f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa25x_resource_nssp),
5688f58de7cSeric miao };
5698f58de7cSeric miao 
5708f58de7cSeric miao static u64 pxa25x_assp_dma_mask = DMA_BIT_MASK(32);
5718f58de7cSeric miao 
5728f58de7cSeric miao static struct resource pxa25x_resource_assp[] = {
5738f58de7cSeric miao 	[0] = {
5748f58de7cSeric miao 		.start	= 0x41500000,
5758f58de7cSeric miao 		.end	= 0x4150002f,
5768f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
5778f58de7cSeric miao 	},
5788f58de7cSeric miao 	[1] = {
5798f58de7cSeric miao 		.start	= IRQ_ASSP,
5808f58de7cSeric miao 		.end	= IRQ_ASSP,
5818f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
5828f58de7cSeric miao 	},
5838f58de7cSeric miao 	[2] = {
5848f58de7cSeric miao 		/* DRCMR for RX */
5858f58de7cSeric miao 		.start	= 23,
5868f58de7cSeric miao 		.end	= 23,
5878f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
5888f58de7cSeric miao 	},
5898f58de7cSeric miao 	[3] = {
5908f58de7cSeric miao 		/* DRCMR for TX */
5918f58de7cSeric miao 		.start	= 24,
5928f58de7cSeric miao 		.end	= 24,
5938f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
5948f58de7cSeric miao 	},
5958f58de7cSeric miao };
5968f58de7cSeric miao 
5978f58de7cSeric miao struct platform_device pxa25x_device_assp = {
5988f58de7cSeric miao 	/* ASSP is basically equivalent to NSSP */
5998f58de7cSeric miao 	.name		= "pxa25x-nssp",
6008f58de7cSeric miao 	.id		= 2,
6018f58de7cSeric miao 	.dev		= {
6028f58de7cSeric miao 		.dma_mask = &pxa25x_assp_dma_mask,
6038f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
6048f58de7cSeric miao 	},
6058f58de7cSeric miao 	.resource	= pxa25x_resource_assp,
6068f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa25x_resource_assp),
6078f58de7cSeric miao };
6088f58de7cSeric miao #endif /* CONFIG_PXA25x */
6098f58de7cSeric miao 
6108f58de7cSeric miao #if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
611a4553358SHaojian Zhuang static struct resource pxa27x_resource_camera[] = {
61237320980Seric miao 	[0] = {
613a4553358SHaojian Zhuang 		.start	= 0x50000000,
614a4553358SHaojian Zhuang 		.end	= 0x50000fff,
61537320980Seric miao 		.flags	= IORESOURCE_MEM,
61637320980Seric miao 	},
61737320980Seric miao 	[1] = {
618a4553358SHaojian Zhuang 		.start	= IRQ_CAMERA,
619a4553358SHaojian Zhuang 		.end	= IRQ_CAMERA,
62037320980Seric miao 		.flags	= IORESOURCE_IRQ,
62137320980Seric miao 	},
62237320980Seric miao };
62337320980Seric miao 
624a4553358SHaojian Zhuang static u64 pxa27x_dma_mask_camera = DMA_BIT_MASK(32);
625a4553358SHaojian Zhuang 
626a4553358SHaojian Zhuang static struct platform_device pxa27x_device_camera = {
627a4553358SHaojian Zhuang 	.name		= "pxa27x-camera",
628a4553358SHaojian Zhuang 	.id		= 0, /* This is used to put cameras on this interface */
629a4553358SHaojian Zhuang 	.dev		= {
630a4553358SHaojian Zhuang 		.dma_mask      		= &pxa27x_dma_mask_camera,
631a4553358SHaojian Zhuang 		.coherent_dma_mask	= 0xffffffff,
632a4553358SHaojian Zhuang 	},
633a4553358SHaojian Zhuang 	.num_resources	= ARRAY_SIZE(pxa27x_resource_camera),
634a4553358SHaojian Zhuang 	.resource	= pxa27x_resource_camera,
63537320980Seric miao };
63637320980Seric miao 
637a4553358SHaojian Zhuang void __init pxa_set_camera_info(struct pxacamera_platform_data *info)
63837320980Seric miao {
639a4553358SHaojian Zhuang 	pxa_register_device(&pxa27x_device_camera, info);
64037320980Seric miao }
64137320980Seric miao 
642ec68e45bSeric miao static u64 pxa27x_ohci_dma_mask = DMA_BIT_MASK(32);
643ec68e45bSeric miao 
644ec68e45bSeric miao static struct resource pxa27x_resource_ohci[] = {
645ec68e45bSeric miao 	[0] = {
646ec68e45bSeric miao 		.start  = 0x4C000000,
647ec68e45bSeric miao 		.end    = 0x4C00ff6f,
648ec68e45bSeric miao 		.flags  = IORESOURCE_MEM,
649ec68e45bSeric miao 	},
650ec68e45bSeric miao 	[1] = {
651ec68e45bSeric miao 		.start  = IRQ_USBH1,
652ec68e45bSeric miao 		.end    = IRQ_USBH1,
653ec68e45bSeric miao 		.flags  = IORESOURCE_IRQ,
654ec68e45bSeric miao 	},
655ec68e45bSeric miao };
656ec68e45bSeric miao 
657ec68e45bSeric miao struct platform_device pxa27x_device_ohci = {
658ec68e45bSeric miao 	.name		= "pxa27x-ohci",
659ec68e45bSeric miao 	.id		= -1,
660ec68e45bSeric miao 	.dev		= {
661ec68e45bSeric miao 		.dma_mask = &pxa27x_ohci_dma_mask,
662ec68e45bSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
663ec68e45bSeric miao 	},
664ec68e45bSeric miao 	.num_resources  = ARRAY_SIZE(pxa27x_resource_ohci),
665ec68e45bSeric miao 	.resource       = pxa27x_resource_ohci,
666ec68e45bSeric miao };
667ec68e45bSeric miao 
668ec68e45bSeric miao void __init pxa_set_ohci_info(struct pxaohci_platform_data *info)
669ec68e45bSeric miao {
670ec68e45bSeric miao 	pxa_register_device(&pxa27x_device_ohci, info);
671ec68e45bSeric miao }
672a4553358SHaojian Zhuang #endif /* CONFIG_PXA27x || CONFIG_PXA3xx */
673a4553358SHaojian Zhuang 
674a4553358SHaojian Zhuang #if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx) || defined(CONFIG_PXA95x)
675a4553358SHaojian Zhuang static struct resource pxa27x_resource_keypad[] = {
676a4553358SHaojian Zhuang 	[0] = {
677a4553358SHaojian Zhuang 		.start	= 0x41500000,
678a4553358SHaojian Zhuang 		.end	= 0x4150004c,
679a4553358SHaojian Zhuang 		.flags	= IORESOURCE_MEM,
680a4553358SHaojian Zhuang 	},
681a4553358SHaojian Zhuang 	[1] = {
682a4553358SHaojian Zhuang 		.start	= IRQ_KEYPAD,
683a4553358SHaojian Zhuang 		.end	= IRQ_KEYPAD,
684a4553358SHaojian Zhuang 		.flags	= IORESOURCE_IRQ,
685a4553358SHaojian Zhuang 	},
686a4553358SHaojian Zhuang };
687a4553358SHaojian Zhuang 
688a4553358SHaojian Zhuang struct platform_device pxa27x_device_keypad = {
689a4553358SHaojian Zhuang 	.name		= "pxa27x-keypad",
690a4553358SHaojian Zhuang 	.id		= -1,
691a4553358SHaojian Zhuang 	.resource	= pxa27x_resource_keypad,
692a4553358SHaojian Zhuang 	.num_resources	= ARRAY_SIZE(pxa27x_resource_keypad),
693a4553358SHaojian Zhuang };
694a4553358SHaojian Zhuang 
695a4553358SHaojian Zhuang void __init pxa_set_keypad_info(struct pxa27x_keypad_platform_data *info)
696a4553358SHaojian Zhuang {
697a4553358SHaojian Zhuang 	pxa_register_device(&pxa27x_device_keypad, info);
698a4553358SHaojian Zhuang }
699ec68e45bSeric miao 
7008f58de7cSeric miao static u64 pxa27x_ssp1_dma_mask = DMA_BIT_MASK(32);
7018f58de7cSeric miao 
7028f58de7cSeric miao static struct resource pxa27x_resource_ssp1[] = {
7038f58de7cSeric miao 	[0] = {
7048f58de7cSeric miao 		.start	= 0x41000000,
7058f58de7cSeric miao 		.end	= 0x4100003f,
7068f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
7078f58de7cSeric miao 	},
7088f58de7cSeric miao 	[1] = {
7098f58de7cSeric miao 		.start	= IRQ_SSP,
7108f58de7cSeric miao 		.end	= IRQ_SSP,
7118f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
7128f58de7cSeric miao 	},
7138f58de7cSeric miao 	[2] = {
7148f58de7cSeric miao 		/* DRCMR for RX */
7158f58de7cSeric miao 		.start	= 13,
7168f58de7cSeric miao 		.end	= 13,
7178f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
7188f58de7cSeric miao 	},
7198f58de7cSeric miao 	[3] = {
7208f58de7cSeric miao 		/* DRCMR for TX */
7218f58de7cSeric miao 		.start	= 14,
7228f58de7cSeric miao 		.end	= 14,
7238f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
7248f58de7cSeric miao 	},
7258f58de7cSeric miao };
7268f58de7cSeric miao 
7278f58de7cSeric miao struct platform_device pxa27x_device_ssp1 = {
7288f58de7cSeric miao 	.name		= "pxa27x-ssp",
7298f58de7cSeric miao 	.id		= 0,
7308f58de7cSeric miao 	.dev		= {
7318f58de7cSeric miao 		.dma_mask = &pxa27x_ssp1_dma_mask,
7328f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
7338f58de7cSeric miao 	},
7348f58de7cSeric miao 	.resource	= pxa27x_resource_ssp1,
7358f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa27x_resource_ssp1),
7368f58de7cSeric miao };
7378f58de7cSeric miao 
7388f58de7cSeric miao static u64 pxa27x_ssp2_dma_mask = DMA_BIT_MASK(32);
7398f58de7cSeric miao 
7408f58de7cSeric miao static struct resource pxa27x_resource_ssp2[] = {
7418f58de7cSeric miao 	[0] = {
7428f58de7cSeric miao 		.start	= 0x41700000,
7438f58de7cSeric miao 		.end	= 0x4170003f,
7448f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
7458f58de7cSeric miao 	},
7468f58de7cSeric miao 	[1] = {
7478f58de7cSeric miao 		.start	= IRQ_SSP2,
7488f58de7cSeric miao 		.end	= IRQ_SSP2,
7498f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
7508f58de7cSeric miao 	},
7518f58de7cSeric miao 	[2] = {
7528f58de7cSeric miao 		/* DRCMR for RX */
7538f58de7cSeric miao 		.start	= 15,
7548f58de7cSeric miao 		.end	= 15,
7558f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
7568f58de7cSeric miao 	},
7578f58de7cSeric miao 	[3] = {
7588f58de7cSeric miao 		/* DRCMR for TX */
7598f58de7cSeric miao 		.start	= 16,
7608f58de7cSeric miao 		.end	= 16,
7618f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
7628f58de7cSeric miao 	},
7638f58de7cSeric miao };
7648f58de7cSeric miao 
7658f58de7cSeric miao struct platform_device pxa27x_device_ssp2 = {
7668f58de7cSeric miao 	.name		= "pxa27x-ssp",
7678f58de7cSeric miao 	.id		= 1,
7688f58de7cSeric miao 	.dev		= {
7698f58de7cSeric miao 		.dma_mask = &pxa27x_ssp2_dma_mask,
7708f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
7718f58de7cSeric miao 	},
7728f58de7cSeric miao 	.resource	= pxa27x_resource_ssp2,
7738f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa27x_resource_ssp2),
7748f58de7cSeric miao };
7758f58de7cSeric miao 
7768f58de7cSeric miao static u64 pxa27x_ssp3_dma_mask = DMA_BIT_MASK(32);
7778f58de7cSeric miao 
7788f58de7cSeric miao static struct resource pxa27x_resource_ssp3[] = {
7798f58de7cSeric miao 	[0] = {
7808f58de7cSeric miao 		.start	= 0x41900000,
7818f58de7cSeric miao 		.end	= 0x4190003f,
7828f58de7cSeric miao 		.flags	= IORESOURCE_MEM,
7838f58de7cSeric miao 	},
7848f58de7cSeric miao 	[1] = {
7858f58de7cSeric miao 		.start	= IRQ_SSP3,
7868f58de7cSeric miao 		.end	= IRQ_SSP3,
7878f58de7cSeric miao 		.flags	= IORESOURCE_IRQ,
7888f58de7cSeric miao 	},
7898f58de7cSeric miao 	[2] = {
7908f58de7cSeric miao 		/* DRCMR for RX */
7918f58de7cSeric miao 		.start	= 66,
7928f58de7cSeric miao 		.end	= 66,
7938f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
7948f58de7cSeric miao 	},
7958f58de7cSeric miao 	[3] = {
7968f58de7cSeric miao 		/* DRCMR for TX */
7978f58de7cSeric miao 		.start	= 67,
7988f58de7cSeric miao 		.end	= 67,
7998f58de7cSeric miao 		.flags	= IORESOURCE_DMA,
8008f58de7cSeric miao 	},
8018f58de7cSeric miao };
8028f58de7cSeric miao 
8038f58de7cSeric miao struct platform_device pxa27x_device_ssp3 = {
8048f58de7cSeric miao 	.name		= "pxa27x-ssp",
8058f58de7cSeric miao 	.id		= 2,
8068f58de7cSeric miao 	.dev		= {
8078f58de7cSeric miao 		.dma_mask = &pxa27x_ssp3_dma_mask,
8088f58de7cSeric miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
8098f58de7cSeric miao 	},
8108f58de7cSeric miao 	.resource	= pxa27x_resource_ssp3,
8118f58de7cSeric miao 	.num_resources	= ARRAY_SIZE(pxa27x_resource_ssp3),
8128f58de7cSeric miao };
8133f3acefbSGuennadi Liakhovetski 
81475540c1aSeric miao static struct resource pxa27x_resource_pwm0[] = {
81575540c1aSeric miao 	[0] = {
81675540c1aSeric miao 		.start	= 0x40b00000,
81775540c1aSeric miao 		.end	= 0x40b0001f,
81875540c1aSeric miao 		.flags	= IORESOURCE_MEM,
81975540c1aSeric miao 	},
82075540c1aSeric miao };
82175540c1aSeric miao 
82275540c1aSeric miao struct platform_device pxa27x_device_pwm0 = {
82375540c1aSeric miao 	.name		= "pxa27x-pwm",
82475540c1aSeric miao 	.id		= 0,
82575540c1aSeric miao 	.resource	= pxa27x_resource_pwm0,
82675540c1aSeric miao 	.num_resources	= ARRAY_SIZE(pxa27x_resource_pwm0),
82775540c1aSeric miao };
82875540c1aSeric miao 
82975540c1aSeric miao static struct resource pxa27x_resource_pwm1[] = {
83075540c1aSeric miao 	[0] = {
83175540c1aSeric miao 		.start	= 0x40c00000,
83275540c1aSeric miao 		.end	= 0x40c0001f,
83375540c1aSeric miao 		.flags	= IORESOURCE_MEM,
83475540c1aSeric miao 	},
83575540c1aSeric miao };
83675540c1aSeric miao 
83775540c1aSeric miao struct platform_device pxa27x_device_pwm1 = {
83875540c1aSeric miao 	.name		= "pxa27x-pwm",
83975540c1aSeric miao 	.id		= 1,
84075540c1aSeric miao 	.resource	= pxa27x_resource_pwm1,
84175540c1aSeric miao 	.num_resources	= ARRAY_SIZE(pxa27x_resource_pwm1),
84275540c1aSeric miao };
843a4553358SHaojian Zhuang #endif /* CONFIG_PXA27x || CONFIG_PXA3xx || CONFIG_PXA95x*/
8448f58de7cSeric miao 
8458f58de7cSeric miao #ifdef CONFIG_PXA3xx
8468d33b055SBridge Wu static struct resource pxa3xx_resources_mci2[] = {
8478d33b055SBridge Wu 	[0] = {
8488d33b055SBridge Wu 		.start	= 0x42000000,
8498d33b055SBridge Wu 		.end	= 0x42000fff,
8508d33b055SBridge Wu 		.flags	= IORESOURCE_MEM,
8518d33b055SBridge Wu 	},
8528d33b055SBridge Wu 	[1] = {
8538d33b055SBridge Wu 		.start	= IRQ_MMC2,
8548d33b055SBridge Wu 		.end	= IRQ_MMC2,
8558d33b055SBridge Wu 		.flags	= IORESOURCE_IRQ,
8568d33b055SBridge Wu 	},
8578d33b055SBridge Wu 	[2] = {
8588d33b055SBridge Wu 		.start	= 93,
8598d33b055SBridge Wu 		.end	= 93,
8608d33b055SBridge Wu 		.flags	= IORESOURCE_DMA,
8618d33b055SBridge Wu 	},
8628d33b055SBridge Wu 	[3] = {
8638d33b055SBridge Wu 		.start	= 94,
8648d33b055SBridge Wu 		.end	= 94,
8658d33b055SBridge Wu 		.flags	= IORESOURCE_DMA,
8668d33b055SBridge Wu 	},
8678d33b055SBridge Wu };
8688d33b055SBridge Wu 
8698d33b055SBridge Wu struct platform_device pxa3xx_device_mci2 = {
8708d33b055SBridge Wu 	.name		= "pxa2xx-mci",
8718d33b055SBridge Wu 	.id		= 1,
8728d33b055SBridge Wu 	.dev		= {
8738d33b055SBridge Wu 		.dma_mask = &pxamci_dmamask,
8748d33b055SBridge Wu 		.coherent_dma_mask =	0xffffffff,
8758d33b055SBridge Wu 	},
8768d33b055SBridge Wu 	.num_resources	= ARRAY_SIZE(pxa3xx_resources_mci2),
8778d33b055SBridge Wu 	.resource	= pxa3xx_resources_mci2,
8788d33b055SBridge Wu };
8798d33b055SBridge Wu 
8808d33b055SBridge Wu void __init pxa3xx_set_mci2_info(struct pxamci_platform_data *info)
8818d33b055SBridge Wu {
8828d33b055SBridge Wu 	pxa_register_device(&pxa3xx_device_mci2, info);
8838d33b055SBridge Wu }
8848d33b055SBridge Wu 
8855a1f21b1SBridge Wu static struct resource pxa3xx_resources_mci3[] = {
8865a1f21b1SBridge Wu 	[0] = {
8875a1f21b1SBridge Wu 		.start	= 0x42500000,
8885a1f21b1SBridge Wu 		.end	= 0x42500fff,
8895a1f21b1SBridge Wu 		.flags	= IORESOURCE_MEM,
8905a1f21b1SBridge Wu 	},
8915a1f21b1SBridge Wu 	[1] = {
8925a1f21b1SBridge Wu 		.start	= IRQ_MMC3,
8935a1f21b1SBridge Wu 		.end	= IRQ_MMC3,
8945a1f21b1SBridge Wu 		.flags	= IORESOURCE_IRQ,
8955a1f21b1SBridge Wu 	},
8965a1f21b1SBridge Wu 	[2] = {
8975a1f21b1SBridge Wu 		.start	= 100,
8985a1f21b1SBridge Wu 		.end	= 100,
8995a1f21b1SBridge Wu 		.flags	= IORESOURCE_DMA,
9005a1f21b1SBridge Wu 	},
9015a1f21b1SBridge Wu 	[3] = {
9025a1f21b1SBridge Wu 		.start	= 101,
9035a1f21b1SBridge Wu 		.end	= 101,
9045a1f21b1SBridge Wu 		.flags	= IORESOURCE_DMA,
9055a1f21b1SBridge Wu 	},
9065a1f21b1SBridge Wu };
9075a1f21b1SBridge Wu 
9085a1f21b1SBridge Wu struct platform_device pxa3xx_device_mci3 = {
9095a1f21b1SBridge Wu 	.name		= "pxa2xx-mci",
9105a1f21b1SBridge Wu 	.id		= 2,
9115a1f21b1SBridge Wu 	.dev		= {
9125a1f21b1SBridge Wu 		.dma_mask = &pxamci_dmamask,
9135a1f21b1SBridge Wu 		.coherent_dma_mask = 0xffffffff,
9145a1f21b1SBridge Wu 	},
9155a1f21b1SBridge Wu 	.num_resources	= ARRAY_SIZE(pxa3xx_resources_mci3),
9165a1f21b1SBridge Wu 	.resource	= pxa3xx_resources_mci3,
9175a1f21b1SBridge Wu };
9185a1f21b1SBridge Wu 
9195a1f21b1SBridge Wu void __init pxa3xx_set_mci3_info(struct pxamci_platform_data *info)
9205a1f21b1SBridge Wu {
9215a1f21b1SBridge Wu 	pxa_register_device(&pxa3xx_device_mci3, info);
9225a1f21b1SBridge Wu }
9235a1f21b1SBridge Wu 
924a4553358SHaojian Zhuang static struct resource pxa3xx_resources_gcu[] = {
925a4553358SHaojian Zhuang 	{
926a4553358SHaojian Zhuang 		.start	= 0x54000000,
927a4553358SHaojian Zhuang 		.end	= 0x54000fff,
928a4553358SHaojian Zhuang 		.flags	= IORESOURCE_MEM,
929a4553358SHaojian Zhuang 	},
930a4553358SHaojian Zhuang 	{
931a4553358SHaojian Zhuang 		.start	= IRQ_GCU,
932a4553358SHaojian Zhuang 		.end	= IRQ_GCU,
933a4553358SHaojian Zhuang 		.flags	= IORESOURCE_IRQ,
934a4553358SHaojian Zhuang 	},
935a4553358SHaojian Zhuang };
936a4553358SHaojian Zhuang 
937a4553358SHaojian Zhuang static u64 pxa3xx_gcu_dmamask = DMA_BIT_MASK(32);
938a4553358SHaojian Zhuang 
939a4553358SHaojian Zhuang struct platform_device pxa3xx_device_gcu = {
940a4553358SHaojian Zhuang 	.name		= "pxa3xx-gcu",
941a4553358SHaojian Zhuang 	.id		= -1,
942a4553358SHaojian Zhuang 	.num_resources	= ARRAY_SIZE(pxa3xx_resources_gcu),
943a4553358SHaojian Zhuang 	.resource	= pxa3xx_resources_gcu,
944a4553358SHaojian Zhuang 	.dev		= {
945a4553358SHaojian Zhuang 		.dma_mask = &pxa3xx_gcu_dmamask,
946a4553358SHaojian Zhuang 		.coherent_dma_mask = 0xffffffff,
947a4553358SHaojian Zhuang 	},
948a4553358SHaojian Zhuang };
949a4553358SHaojian Zhuang 
950a4553358SHaojian Zhuang #endif /* CONFIG_PXA3xx */
951a4553358SHaojian Zhuang 
952a4553358SHaojian Zhuang #if defined(CONFIG_PXA3xx) || defined(CONFIG_PXA95x)
953a4553358SHaojian Zhuang static struct resource pxa3xx_resources_i2c_power[] = {
954a4553358SHaojian Zhuang 	{
955a4553358SHaojian Zhuang 		.start  = 0x40f500c0,
956a4553358SHaojian Zhuang 		.end    = 0x40f500d3,
957a4553358SHaojian Zhuang 		.flags	= IORESOURCE_MEM,
958a4553358SHaojian Zhuang 	}, {
959a4553358SHaojian Zhuang 		.start	= IRQ_PWRI2C,
960a4553358SHaojian Zhuang 		.end	= IRQ_PWRI2C,
961a4553358SHaojian Zhuang 		.flags	= IORESOURCE_IRQ,
962a4553358SHaojian Zhuang 	},
963a4553358SHaojian Zhuang };
964a4553358SHaojian Zhuang 
965a4553358SHaojian Zhuang struct platform_device pxa3xx_device_i2c_power = {
966a4553358SHaojian Zhuang 	.name		= "pxa3xx-pwri2c",
967a4553358SHaojian Zhuang 	.id		= 1,
968a4553358SHaojian Zhuang 	.resource	= pxa3xx_resources_i2c_power,
969a4553358SHaojian Zhuang 	.num_resources	= ARRAY_SIZE(pxa3xx_resources_i2c_power),
970a4553358SHaojian Zhuang };
971a4553358SHaojian Zhuang 
9729ae819a8SEric Miao static struct resource pxa3xx_resources_nand[] = {
9739ae819a8SEric Miao 	[0] = {
9749ae819a8SEric Miao 		.start	= 0x43100000,
9759ae819a8SEric Miao 		.end	= 0x43100053,
9769ae819a8SEric Miao 		.flags	= IORESOURCE_MEM,
9779ae819a8SEric Miao 	},
9789ae819a8SEric Miao 	[1] = {
9799ae819a8SEric Miao 		.start	= IRQ_NAND,
9809ae819a8SEric Miao 		.end	= IRQ_NAND,
9819ae819a8SEric Miao 		.flags	= IORESOURCE_IRQ,
9829ae819a8SEric Miao 	},
9839ae819a8SEric Miao 	[2] = {
9849ae819a8SEric Miao 		/* DRCMR for Data DMA */
9859ae819a8SEric Miao 		.start	= 97,
9869ae819a8SEric Miao 		.end	= 97,
9879ae819a8SEric Miao 		.flags	= IORESOURCE_DMA,
9889ae819a8SEric Miao 	},
9899ae819a8SEric Miao 	[3] = {
9909ae819a8SEric Miao 		/* DRCMR for Command DMA */
9919ae819a8SEric Miao 		.start	= 99,
9929ae819a8SEric Miao 		.end	= 99,
9939ae819a8SEric Miao 		.flags	= IORESOURCE_DMA,
9949ae819a8SEric Miao 	},
9959ae819a8SEric Miao };
9969ae819a8SEric Miao 
9979ae819a8SEric Miao static u64 pxa3xx_nand_dma_mask = DMA_BIT_MASK(32);
9989ae819a8SEric Miao 
9999ae819a8SEric Miao struct platform_device pxa3xx_device_nand = {
10009ae819a8SEric Miao 	.name		= "pxa3xx-nand",
10019ae819a8SEric Miao 	.id		= -1,
10029ae819a8SEric Miao 	.dev		= {
10039ae819a8SEric Miao 		.dma_mask = &pxa3xx_nand_dma_mask,
10049ae819a8SEric Miao 		.coherent_dma_mask = DMA_BIT_MASK(32),
10059ae819a8SEric Miao 	},
10069ae819a8SEric Miao 	.num_resources	= ARRAY_SIZE(pxa3xx_resources_nand),
10079ae819a8SEric Miao 	.resource	= pxa3xx_resources_nand,
10089ae819a8SEric Miao };
10099ae819a8SEric Miao 
10109ae819a8SEric Miao void __init pxa3xx_set_nand_info(struct pxa3xx_nand_platform_data *info)
10119ae819a8SEric Miao {
10129ae819a8SEric Miao 	pxa_register_device(&pxa3xx_device_nand, info);
10139ae819a8SEric Miao }
10141ff2c33eSDaniel Mack 
1015a4553358SHaojian Zhuang static u64 pxa3xx_ssp4_dma_mask = DMA_BIT_MASK(32);
1016a4553358SHaojian Zhuang 
1017a4553358SHaojian Zhuang static struct resource pxa3xx_resource_ssp4[] = {
1018a4553358SHaojian Zhuang 	[0] = {
1019a4553358SHaojian Zhuang 		.start	= 0x41a00000,
1020a4553358SHaojian Zhuang 		.end	= 0x41a0003f,
10211ff2c33eSDaniel Mack 		.flags	= IORESOURCE_MEM,
10221ff2c33eSDaniel Mack 	},
1023a4553358SHaojian Zhuang 	[1] = {
1024a4553358SHaojian Zhuang 		.start	= IRQ_SSP4,
1025a4553358SHaojian Zhuang 		.end	= IRQ_SSP4,
10261ff2c33eSDaniel Mack 		.flags	= IORESOURCE_IRQ,
10271ff2c33eSDaniel Mack 	},
1028a4553358SHaojian Zhuang 	[2] = {
1029a4553358SHaojian Zhuang 		/* DRCMR for RX */
1030a4553358SHaojian Zhuang 		.start	= 2,
1031a4553358SHaojian Zhuang 		.end	= 2,
1032a4553358SHaojian Zhuang 		.flags	= IORESOURCE_DMA,
1033a4553358SHaojian Zhuang 	},
1034a4553358SHaojian Zhuang 	[3] = {
1035a4553358SHaojian Zhuang 		/* DRCMR for TX */
1036a4553358SHaojian Zhuang 		.start	= 3,
1037a4553358SHaojian Zhuang 		.end	= 3,
1038a4553358SHaojian Zhuang 		.flags	= IORESOURCE_DMA,
10391ff2c33eSDaniel Mack 	},
10401ff2c33eSDaniel Mack };
10411ff2c33eSDaniel Mack 
1042a4553358SHaojian Zhuang struct platform_device pxa3xx_device_ssp4 = {
1043a4553358SHaojian Zhuang 	/* PXA3xx SSP is basically equivalent to PXA27x */
1044a4553358SHaojian Zhuang 	.name		= "pxa27x-ssp",
1045a4553358SHaojian Zhuang 	.id		= 3,
1046a4553358SHaojian Zhuang 	.dev		= {
1047a4553358SHaojian Zhuang 		.dma_mask = &pxa3xx_ssp4_dma_mask,
1048a4553358SHaojian Zhuang 		.coherent_dma_mask = DMA_BIT_MASK(32),
1049a4553358SHaojian Zhuang 	},
1050a4553358SHaojian Zhuang 	.resource	= pxa3xx_resource_ssp4,
1051a4553358SHaojian Zhuang 	.num_resources	= ARRAY_SIZE(pxa3xx_resource_ssp4),
1052a4553358SHaojian Zhuang };
1053a4553358SHaojian Zhuang #endif /* CONFIG_PXA3xx || CONFIG_PXA95x */
1054e172274cSGuennadi Liakhovetski 
1055e172274cSGuennadi Liakhovetski /* pxa2xx-spi platform-device ID equals respective SSP platform-device ID + 1.
1056e172274cSGuennadi Liakhovetski  * See comment in arch/arm/mach-pxa/ssp.c::ssp_probe() */
1057e172274cSGuennadi Liakhovetski void __init pxa2xx_set_spi_info(unsigned id, struct pxa2xx_spi_master *info)
1058e172274cSGuennadi Liakhovetski {
1059e172274cSGuennadi Liakhovetski 	struct platform_device *pd;
1060e172274cSGuennadi Liakhovetski 
1061e172274cSGuennadi Liakhovetski 	pd = platform_device_alloc("pxa2xx-spi", id);
1062e172274cSGuennadi Liakhovetski 	if (pd == NULL) {
1063e172274cSGuennadi Liakhovetski 		printk(KERN_ERR "pxa2xx-spi: failed to allocate device id %d\n",
1064e172274cSGuennadi Liakhovetski 		       id);
1065e172274cSGuennadi Liakhovetski 		return;
1066e172274cSGuennadi Liakhovetski 	}
1067e172274cSGuennadi Liakhovetski 
1068e172274cSGuennadi Liakhovetski 	pd->dev.platform_data = info;
1069e172274cSGuennadi Liakhovetski 	platform_device_add(pd);
1070e172274cSGuennadi Liakhovetski }
1071