xref: /linux/arch/arm/mach-omap2/sleep34xx.S (revision cbe263497def23befb6f475977661bae5d1f82e4)
18bd22949SKevin Hilman/*
28bd22949SKevin Hilman * (C) Copyright 2007
38bd22949SKevin Hilman * Texas Instruments
48bd22949SKevin Hilman * Karthik Dasu <karthik-dp@ti.com>
58bd22949SKevin Hilman *
68bd22949SKevin Hilman * (C) Copyright 2004
78bd22949SKevin Hilman * Texas Instruments, <www.ti.com>
88bd22949SKevin Hilman * Richard Woodruff <r-woodruff2@ti.com>
98bd22949SKevin Hilman *
108bd22949SKevin Hilman * This program is free software; you can redistribute it and/or
118bd22949SKevin Hilman * modify it under the terms of the GNU General Public License as
128bd22949SKevin Hilman * published by the Free Software Foundation; either version 2 of
138bd22949SKevin Hilman * the License, or (at your option) any later version.
148bd22949SKevin Hilman *
158bd22949SKevin Hilman * This program is distributed in the hope that it will be useful,
168bd22949SKevin Hilman * but WITHOUT ANY WARRANTY; without even the implied warranty of
178bd22949SKevin Hilman * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE.  See the
188bd22949SKevin Hilman * GNU General Public License for more details.
198bd22949SKevin Hilman *
208bd22949SKevin Hilman * You should have received a copy of the GNU General Public License
218bd22949SKevin Hilman * along with this program; if not, write to the Free Software
228bd22949SKevin Hilman * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
238bd22949SKevin Hilman * MA 02111-1307 USA
248bd22949SKevin Hilman */
258bd22949SKevin Hilman#include <linux/linkage.h>
268bd22949SKevin Hilman#include <asm/assembler.h>
27b4b36fd9SJean Pihet#include <plat/sram.h>
288bd22949SKevin Hilman#include <mach/io.h>
298bd22949SKevin Hilman
3059fb659bSPaul Walmsley#include "cm2xxx_3xxx.h"
3159fb659bSPaul Walmsley#include "prm2xxx_3xxx.h"
328bd22949SKevin Hilman#include "sdrc.h"
334814ced5SPaul Walmsley#include "control.h"
348bd22949SKevin Hilman
35fe360e1cSJean Pihet/*
36fe360e1cSJean Pihet * Registers access definitions
37fe360e1cSJean Pihet */
38fe360e1cSJean Pihet#define SDRC_SCRATCHPAD_SEM_OFFS	0xc
39fe360e1cSJean Pihet#define SDRC_SCRATCHPAD_SEM_V	OMAP343X_SCRATCHPAD_REGADDR\
40fe360e1cSJean Pihet					(SDRC_SCRATCHPAD_SEM_OFFS)
41fe360e1cSJean Pihet#define PM_PREPWSTST_CORE_P	OMAP3430_PRM_BASE + CORE_MOD +\
42fe360e1cSJean Pihet					OMAP3430_PM_PREPWSTST
4337903009SAbhijit Pagare#define PM_PWSTCTRL_MPU_P	OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL
4489139dceSPeter 'p2' De Schrijver#define CM_IDLEST1_CORE_V	OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1)
459d93b8a2SPeter 'p2' De Schrijver#define CM_IDLEST_CKGEN_V	OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST)
46fe360e1cSJean Pihet#define SRAM_BASE_P		OMAP3_SRAM_PA
47fe360e1cSJean Pihet#define CONTROL_STAT		OMAP343X_CTRL_BASE + OMAP343X_CONTROL_STATUS
48fe360e1cSJean Pihet#define CONTROL_MEM_RTA_CTRL	(OMAP343X_CTRL_BASE +\
49fe360e1cSJean Pihet					OMAP36XX_CONTROL_MEM_RTA_CTRL)
50fe360e1cSJean Pihet
51fe360e1cSJean Pihet/* Move this as correct place is available */
52fe360e1cSJean Pihet#define SCRATCHPAD_MEM_OFFS	0x310
53fe360e1cSJean Pihet#define SCRATCHPAD_BASE_P	(OMAP343X_CTRL_BASE +\
54fe360e1cSJean Pihet					OMAP343X_CONTROL_MEM_WKUP +\
55fe360e1cSJean Pihet					SCRATCHPAD_MEM_OFFS)
568bd22949SKevin Hilman#define SDRC_POWER_V		OMAP34XX_SDRC_REGADDR(SDRC_POWER)
570795a75aSTero Kristo#define SDRC_SYSCONFIG_P	(OMAP343X_SDRC_BASE + SDRC_SYSCONFIG)
580795a75aSTero Kristo#define SDRC_MR_0_P		(OMAP343X_SDRC_BASE + SDRC_MR_0)
590795a75aSTero Kristo#define SDRC_EMR2_0_P		(OMAP343X_SDRC_BASE + SDRC_EMR2_0)
600795a75aSTero Kristo#define SDRC_MANUAL_0_P		(OMAP343X_SDRC_BASE + SDRC_MANUAL_0)
610795a75aSTero Kristo#define SDRC_MR_1_P		(OMAP343X_SDRC_BASE + SDRC_MR_1)
620795a75aSTero Kristo#define SDRC_EMR2_1_P		(OMAP343X_SDRC_BASE + SDRC_EMR2_1)
630795a75aSTero Kristo#define SDRC_MANUAL_1_P		(OMAP343X_SDRC_BASE + SDRC_MANUAL_1)
6489139dceSPeter 'p2' De Schrijver#define SDRC_DLLA_STATUS_V	OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
6589139dceSPeter 'p2' De Schrijver#define SDRC_DLLA_CTRL_V	OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
668bd22949SKevin Hilman
67dd313947SDave Martin/*
68dd313947SDave Martin * This file needs be built unconditionally as ARM to interoperate correctly
69dd313947SDave Martin * with non-Thumb-2-capable firmware.
70dd313947SDave Martin */
71dd313947SDave Martin	.arm
72a89b6f00SRajendra Nayak
73d3cdfd2aSJean Pihet/*
74d3cdfd2aSJean Pihet * API functions
75d3cdfd2aSJean Pihet */
76a89b6f00SRajendra Nayak
771e81bc01SJean Pihet	.text
78c4236d2eSPeter 'p2' De Schrijver/*
79c4236d2eSPeter 'p2' De Schrijver * L2 cache needs to be toggled for stable OFF mode functionality on 3630.
801e81bc01SJean Pihet * This function sets up a flag that will allow for this toggling to take
81f7dfe3d8SJean Pihet * place on 3630. Hopefully some version in the future may not need this.
82c4236d2eSPeter 'p2' De Schrijver */
83c4236d2eSPeter 'p2' De SchrijverENTRY(enable_omap3630_toggle_l2_on_restore)
84c4236d2eSPeter 'p2' De Schrijver	stmfd	sp!, {lr}	@ save registers on stack
85c4236d2eSPeter 'p2' De Schrijver	/* Setup so that we will disable and enable l2 */
86c4236d2eSPeter 'p2' De Schrijver	mov	r1, #0x1
87dd313947SDave Martin	adrl	r2, l2dis_3630	@ may be too distant for plain adr
88dd313947SDave Martin	str	r1, [r2]
89c4236d2eSPeter 'p2' De Schrijver	ldmfd	sp!, {pc}	@ restore regs and return
90dd313947SDave MartinENDPROC(enable_omap3630_toggle_l2_on_restore)
91c4236d2eSPeter 'p2' De Schrijver
92bb1c9034SJean Pihet	.text
9327d59a4aSTero Kristo/* Function to call rom code to save secure ram context */
94b6338bdcSJean Pihet	.align	3
9527d59a4aSTero KristoENTRY(save_secure_ram_context)
96857c1b81SRussell King	stmfd	sp!, {r4 - r11, lr}	@ save registers on stack
9727d59a4aSTero Kristo	adr	r3, api_params		@ r3 points to parameters
9827d59a4aSTero Kristo	str	r0, [r3,#0x4]		@ r0 has sdram address
9927d59a4aSTero Kristo	ldr	r12, high_mask
10027d59a4aSTero Kristo	and	r3, r3, r12
10127d59a4aSTero Kristo	ldr	r12, sram_phy_addr_mask
10227d59a4aSTero Kristo	orr	r3, r3, r12
10327d59a4aSTero Kristo	mov	r0, #25			@ set service ID for PPA
10427d59a4aSTero Kristo	mov	r12, r0			@ copy secure service ID in r12
10527d59a4aSTero Kristo	mov	r1, #0			@ set task id for ROM code in r1
106ba50ea7eSKalle Jokiniemi	mov	r2, #4			@ set some flags in r2, r6
10727d59a4aSTero Kristo	mov	r6, #0xff
1084444d712SSantosh Shilimkar	dsb				@ data write barrier
1094444d712SSantosh Shilimkar	dmb				@ data memory barrier
11076d50018SDave Martin	smc	#1			@ call SMI monitor (smi #1)
11127d59a4aSTero Kristo	nop
11227d59a4aSTero Kristo	nop
11327d59a4aSTero Kristo	nop
11427d59a4aSTero Kristo	nop
115857c1b81SRussell King	ldmfd	sp!, {r4 - r11, pc}
116dd313947SDave Martin	.align
11727d59a4aSTero Kristosram_phy_addr_mask:
11827d59a4aSTero Kristo	.word	SRAM_BASE_P
11927d59a4aSTero Kristohigh_mask:
12027d59a4aSTero Kristo	.word	0xffff
12127d59a4aSTero Kristoapi_params:
12227d59a4aSTero Kristo	.word	0x4, 0x0, 0x0, 0x1, 0x1
123dd313947SDave MartinENDPROC(save_secure_ram_context)
12427d59a4aSTero KristoENTRY(save_secure_ram_context_sz)
12527d59a4aSTero Kristo	.word	. - save_secure_ram_context
12627d59a4aSTero Kristo
1278bd22949SKevin Hilman/*
128f7dfe3d8SJean Pihet * ======================
129f7dfe3d8SJean Pihet * == Idle entry point ==
130f7dfe3d8SJean Pihet * ======================
131f7dfe3d8SJean Pihet */
132f7dfe3d8SJean Pihet
133f7dfe3d8SJean Pihet/*
1348bd22949SKevin Hilman * Forces OMAP into idle state
1358bd22949SKevin Hilman *
136f7dfe3d8SJean Pihet * omap34xx_cpu_suspend() - This bit of code saves the CPU context if needed
137f7dfe3d8SJean Pihet * and executes the WFI instruction. Calling WFI effectively changes the
138f7dfe3d8SJean Pihet * power domains states to the desired target power states.
1398bd22949SKevin Hilman *
140f7dfe3d8SJean Pihet *
141f7dfe3d8SJean Pihet * Notes:
14246e130d2SJean Pihet * - only the minimum set of functions gets copied to internal SRAM at boot
14346e130d2SJean Pihet *   and after wake-up from OFF mode, cf. omap_push_sram_idle. The function
14446e130d2SJean Pihet *   pointers in SDRAM or SRAM are called depending on the desired low power
14546e130d2SJean Pihet *   target state.
146f7dfe3d8SJean Pihet * - when the OMAP wakes up it continues at different execution points
147f7dfe3d8SJean Pihet *   depending on the low power mode (non-OFF vs OFF modes),
148f7dfe3d8SJean Pihet *   cf. 'Resume path for xxx mode' comments.
1498bd22949SKevin Hilman */
150b6338bdcSJean Pihet	.align	3
1518bd22949SKevin HilmanENTRY(omap34xx_cpu_suspend)
152857c1b81SRussell King	stmfd	sp!, {r4 - r11, lr}	@ save registers on stack
153d3cdfd2aSJean Pihet
154f7dfe3d8SJean Pihet	/*
155*cbe26349SRussell King	 * r0 contains information about saving context:
156f7dfe3d8SJean Pihet	 *   0 - No context lost
157f7dfe3d8SJean Pihet	 *   1 - Only L1 and logic lost
158c9749a35SSantosh Shilimkar	 *   2 - Only L2 lost (Even L1 is retained we clean it along with L2)
159c9749a35SSantosh Shilimkar	 *   3 - Both L1 and L2 lost and logic lost
160f7dfe3d8SJean Pihet	 */
161f7dfe3d8SJean Pihet
16246e130d2SJean Pihet	/*
16346e130d2SJean Pihet	 * For OFF mode: save context and jump to WFI in SDRAM (omap3_do_wfi)
16446e130d2SJean Pihet	 * For non-OFF modes: jump to the WFI code in SRAM (omap3_do_wfi_sram)
16546e130d2SJean Pihet	 */
16646e130d2SJean Pihet	ldr	r4, omap3_do_wfi_sram_addr
16746e130d2SJean Pihet	ldr	r5, [r4]
168*cbe26349SRussell King	cmp	r0, #0x0		@ If no context save required,
16946e130d2SJean Pihet	bxeq	r5			@  jump to the WFI code in SRAM
17046e130d2SJean Pihet
171f7dfe3d8SJean Pihet
172f7dfe3d8SJean Pihet	/* Otherwise fall through to the save context code */
173f7dfe3d8SJean Pihetsave_context_wfi:
174f7dfe3d8SJean Pihet	/*
175f7dfe3d8SJean Pihet	 * jump out to kernel flush routine
176f7dfe3d8SJean Pihet	 *  - reuse that code is better
177f7dfe3d8SJean Pihet	 *  - it executes in a cached space so is faster than refetch per-block
178f7dfe3d8SJean Pihet	 *  - should be faster and will change with kernel
179f7dfe3d8SJean Pihet	 *  - 'might' have to copy address, load and jump to it
18090625110SSantosh Shilimkar	 * Flush all data from the L1 data cache before disabling
18190625110SSantosh Shilimkar	 * SCTLR.C bit.
182f7dfe3d8SJean Pihet	 */
183f7dfe3d8SJean Pihet	ldr	r1, kernel_flush
184f7dfe3d8SJean Pihet	mov	lr, pc
185f7dfe3d8SJean Pihet	bx	r1
186f7dfe3d8SJean Pihet
18790625110SSantosh Shilimkar	/*
18890625110SSantosh Shilimkar	 * Clear the SCTLR.C bit to prevent further data cache
18990625110SSantosh Shilimkar	 * allocation. Clearing SCTLR.C would make all the data accesses
19090625110SSantosh Shilimkar	 * strongly ordered and would not hit the cache.
19190625110SSantosh Shilimkar	 */
19290625110SSantosh Shilimkar	mrc	p15, 0, r0, c1, c0, 0
19390625110SSantosh Shilimkar	bic	r0, r0, #(1 << 2)	@ Disable the C bit
19490625110SSantosh Shilimkar	mcr	p15, 0, r0, c1, c0, 0
19590625110SSantosh Shilimkar	isb
19690625110SSantosh Shilimkar
19790625110SSantosh Shilimkar	/*
19890625110SSantosh Shilimkar	 * Invalidate L1 data cache. Even though only invalidate is
19990625110SSantosh Shilimkar	 * necessary exported flush API is used here. Doing clean
20090625110SSantosh Shilimkar	 * on already clean cache would be almost NOP.
201f7dfe3d8SJean Pihet	 */
202f7dfe3d8SJean Pihet	ldr	r1, kernel_flush
203dd313947SDave Martin	blx	r1
204dd313947SDave Martin	/*
205dd313947SDave Martin	 * The kernel doesn't interwork: v7_flush_dcache_all in particluar will
206dd313947SDave Martin	 * always return in Thumb state when CONFIG_THUMB2_KERNEL is enabled.
207dd313947SDave Martin	 * This sequence switches back to ARM.  Note that .align may insert a
208dd313947SDave Martin	 * nop: bx pc needs to be word-aligned in order to work.
209dd313947SDave Martin	 */
210dd313947SDave Martin THUMB(	.thumb		)
211dd313947SDave Martin THUMB(	.align		)
212dd313947SDave Martin THUMB(	bx	pc	)
213dd313947SDave Martin THUMB(	nop		)
214dd313947SDave Martin	.arm
215f7dfe3d8SJean Pihet
21646e130d2SJean Pihet	b	omap3_do_wfi
21746e130d2SJean Pihet
21846e130d2SJean Pihet/*
21946e130d2SJean Pihet * Local variables
22046e130d2SJean Pihet */
22146e130d2SJean Pihetomap3_do_wfi_sram_addr:
22246e130d2SJean Pihet	.word omap3_do_wfi_sram
22346e130d2SJean Pihetkernel_flush:
22446e130d2SJean Pihet	.word v7_flush_dcache_all
22546e130d2SJean Pihet
22646e130d2SJean Pihet/* ===================================
22746e130d2SJean Pihet * == WFI instruction => Enter idle ==
22846e130d2SJean Pihet * ===================================
22946e130d2SJean Pihet */
23046e130d2SJean Pihet
23146e130d2SJean Pihet/*
23246e130d2SJean Pihet * Do WFI instruction
23346e130d2SJean Pihet * Includes the resume path for non-OFF modes
23446e130d2SJean Pihet *
23546e130d2SJean Pihet * This code gets copied to internal SRAM and is accessible
23646e130d2SJean Pihet * from both SDRAM and SRAM:
23746e130d2SJean Pihet * - executed from SRAM for non-off modes (omap3_do_wfi_sram),
23846e130d2SJean Pihet * - executed from SDRAM for OFF mode (omap3_do_wfi).
23946e130d2SJean Pihet */
24046e130d2SJean Pihet	.align	3
24146e130d2SJean PihetENTRY(omap3_do_wfi)
2428bd22949SKevin Hilman	ldr	r4, sdrc_power		@ read the SDRC_POWER register
2438bd22949SKevin Hilman	ldr	r5, [r4]		@ read the contents of SDRC_POWER
2448bd22949SKevin Hilman	orr	r5, r5, #0x40		@ enable self refresh on idle req
2458bd22949SKevin Hilman	str	r5, [r4]		@ write back to SDRC_POWER register
2468bd22949SKevin Hilman
2478bd22949SKevin Hilman	/* Data memory barrier and Data sync barrier */
2484444d712SSantosh Shilimkar	dsb
2494444d712SSantosh Shilimkar	dmb
2508bd22949SKevin Hilman
251f7dfe3d8SJean Pihet/*
252f7dfe3d8SJean Pihet * ===================================
253f7dfe3d8SJean Pihet * == WFI instruction => Enter idle ==
254f7dfe3d8SJean Pihet * ===================================
255f7dfe3d8SJean Pihet */
2568bd22949SKevin Hilman	wfi				@ wait for interrupt
2578bd22949SKevin Hilman
258f7dfe3d8SJean Pihet/*
259f7dfe3d8SJean Pihet * ===================================
260f7dfe3d8SJean Pihet * == Resume path for non-OFF modes ==
261f7dfe3d8SJean Pihet * ===================================
262f7dfe3d8SJean Pihet */
2638bd22949SKevin Hilman	nop
2648bd22949SKevin Hilman	nop
2658bd22949SKevin Hilman	nop
2668bd22949SKevin Hilman	nop
2678bd22949SKevin Hilman	nop
2688bd22949SKevin Hilman	nop
2698bd22949SKevin Hilman	nop
2708bd22949SKevin Hilman	nop
2718bd22949SKevin Hilman	nop
2728bd22949SKevin Hilman	nop
2738bd22949SKevin Hilman
27446e130d2SJean Pihet/*
27546e130d2SJean Pihet * This function implements the erratum ID i581 WA:
27646e130d2SJean Pihet *  SDRC state restore before accessing the SDRAM
27746e130d2SJean Pihet *
27846e130d2SJean Pihet * Only used at return from non-OFF mode. For OFF
27946e130d2SJean Pihet * mode the ROM code configures the SDRC and
28046e130d2SJean Pihet * the DPLL before calling the restore code directly
28146e130d2SJean Pihet * from DDR.
28246e130d2SJean Pihet */
28346e130d2SJean Pihet
28446e130d2SJean Pihet/* Make sure SDRC accesses are ok */
28546e130d2SJean Pihetwait_sdrc_ok:
28646e130d2SJean Pihet
28746e130d2SJean Pihet/* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this */
28846e130d2SJean Pihet	ldr	r4, cm_idlest_ckgen
28946e130d2SJean Pihetwait_dpll3_lock:
29046e130d2SJean Pihet	ldr	r5, [r4]
29146e130d2SJean Pihet	tst	r5, #1
29246e130d2SJean Pihet	beq	wait_dpll3_lock
29346e130d2SJean Pihet
29446e130d2SJean Pihet	ldr	r4, cm_idlest1_core
29546e130d2SJean Pihetwait_sdrc_ready:
29646e130d2SJean Pihet	ldr	r5, [r4]
29746e130d2SJean Pihet	tst	r5, #0x2
29846e130d2SJean Pihet	bne	wait_sdrc_ready
29946e130d2SJean Pihet	/* allow DLL powerdown upon hw idle req */
30046e130d2SJean Pihet	ldr	r4, sdrc_power
30146e130d2SJean Pihet	ldr	r5, [r4]
30246e130d2SJean Pihet	bic	r5, r5, #0x40
30346e130d2SJean Pihet	str	r5, [r4]
30446e130d2SJean Pihet
30546e130d2SJean Pihet/*
30646e130d2SJean Pihet * PC-relative stores lead to undefined behaviour in Thumb-2: use a r7 as a
30746e130d2SJean Pihet * base instead.
30846e130d2SJean Pihet * Be careful not to clobber r7 when maintaing this code.
30946e130d2SJean Pihet */
31046e130d2SJean Pihet
31146e130d2SJean Pihetis_dll_in_lock_mode:
31246e130d2SJean Pihet	/* Is dll in lock mode? */
31346e130d2SJean Pihet	ldr	r4, sdrc_dlla_ctrl
31446e130d2SJean Pihet	ldr	r5, [r4]
31546e130d2SJean Pihet	tst	r5, #0x4
31646e130d2SJean Pihet	bne	exit_nonoff_modes	@ Return if locked
31746e130d2SJean Pihet	/* wait till dll locks */
31846e130d2SJean Pihet	adr	r7, kick_counter
31946e130d2SJean Pihetwait_dll_lock_timed:
32046e130d2SJean Pihet	ldr	r4, wait_dll_lock_counter
32146e130d2SJean Pihet	add	r4, r4, #1
32246e130d2SJean Pihet	str	r4, [r7, #wait_dll_lock_counter - kick_counter]
32346e130d2SJean Pihet	ldr	r4, sdrc_dlla_status
32446e130d2SJean Pihet	/* Wait 20uS for lock */
32546e130d2SJean Pihet	mov	r6, #8
32646e130d2SJean Pihetwait_dll_lock:
32746e130d2SJean Pihet	subs	r6, r6, #0x1
32846e130d2SJean Pihet	beq	kick_dll
32946e130d2SJean Pihet	ldr	r5, [r4]
33046e130d2SJean Pihet	and	r5, r5, #0x4
33146e130d2SJean Pihet	cmp	r5, #0x4
33246e130d2SJean Pihet	bne	wait_dll_lock
33346e130d2SJean Pihet	b	exit_nonoff_modes	@ Return when locked
33446e130d2SJean Pihet
33546e130d2SJean Pihet	/* disable/reenable DLL if not locked */
33646e130d2SJean Pihetkick_dll:
33746e130d2SJean Pihet	ldr	r4, sdrc_dlla_ctrl
33846e130d2SJean Pihet	ldr	r5, [r4]
33946e130d2SJean Pihet	mov	r6, r5
34046e130d2SJean Pihet	bic	r6, #(1<<3)		@ disable dll
34146e130d2SJean Pihet	str	r6, [r4]
34246e130d2SJean Pihet	dsb
34346e130d2SJean Pihet	orr	r6, r6, #(1<<3)		@ enable dll
34446e130d2SJean Pihet	str	r6, [r4]
34546e130d2SJean Pihet	dsb
34646e130d2SJean Pihet	ldr	r4, kick_counter
34746e130d2SJean Pihet	add	r4, r4, #1
34846e130d2SJean Pihet	str	r4, [r7]		@ kick_counter
34946e130d2SJean Pihet	b	wait_dll_lock_timed
35046e130d2SJean Pihet
35146e130d2SJean Pihetexit_nonoff_modes:
35246e130d2SJean Pihet	/* Re-enable C-bit if needed */
35390625110SSantosh Shilimkar	mrc	p15, 0, r0, c1, c0, 0
35490625110SSantosh Shilimkar	tst	r0, #(1 << 2)		@ Check C bit enabled?
35590625110SSantosh Shilimkar	orreq	r0, r0, #(1 << 2)	@ Enable the C bit if cleared
35690625110SSantosh Shilimkar	mcreq	p15, 0, r0, c1, c0, 0
35790625110SSantosh Shilimkar	isb
35890625110SSantosh Shilimkar
359f7dfe3d8SJean Pihet/*
360f7dfe3d8SJean Pihet * ===================================
361f7dfe3d8SJean Pihet * == Exit point from non-OFF modes ==
362f7dfe3d8SJean Pihet * ===================================
363f7dfe3d8SJean Pihet */
364857c1b81SRussell King	ldmfd	sp!, {r4 - r11, pc}	@ restore regs and return
365f7dfe3d8SJean Pihet
36646e130d2SJean Pihet/*
36746e130d2SJean Pihet * Local variables
36846e130d2SJean Pihet */
36946e130d2SJean Pihetsdrc_power:
37046e130d2SJean Pihet	.word	SDRC_POWER_V
37146e130d2SJean Pihetcm_idlest1_core:
37246e130d2SJean Pihet	.word	CM_IDLEST1_CORE_V
37346e130d2SJean Pihetcm_idlest_ckgen:
37446e130d2SJean Pihet	.word	CM_IDLEST_CKGEN_V
37546e130d2SJean Pihetsdrc_dlla_status:
37646e130d2SJean Pihet	.word	SDRC_DLLA_STATUS_V
37746e130d2SJean Pihetsdrc_dlla_ctrl:
37846e130d2SJean Pihet	.word	SDRC_DLLA_CTRL_V
37946e130d2SJean Pihet	/*
38046e130d2SJean Pihet	 * When exporting to userspace while the counters are in SRAM,
38146e130d2SJean Pihet	 * these 2 words need to be at the end to facilitate retrival!
38246e130d2SJean Pihet	 */
38346e130d2SJean Pihetkick_counter:
38446e130d2SJean Pihet	.word	0
38546e130d2SJean Pihetwait_dll_lock_counter:
38646e130d2SJean Pihet	.word	0
38746e130d2SJean Pihet
38846e130d2SJean PihetENTRY(omap3_do_wfi_sz)
38946e130d2SJean Pihet	.word	. - omap3_do_wfi
39046e130d2SJean Pihet
391f7dfe3d8SJean Pihet
392f7dfe3d8SJean Pihet/*
393f7dfe3d8SJean Pihet * ==============================
394f7dfe3d8SJean Pihet * == Resume path for OFF mode ==
395f7dfe3d8SJean Pihet * ==============================
396f7dfe3d8SJean Pihet */
397f7dfe3d8SJean Pihet
398f7dfe3d8SJean Pihet/*
399f7dfe3d8SJean Pihet * The restore_* functions are called by the ROM code
400f7dfe3d8SJean Pihet *  when back from WFI in OFF mode.
401f7dfe3d8SJean Pihet * Cf. the get_*restore_pointer functions.
402f7dfe3d8SJean Pihet *
403f7dfe3d8SJean Pihet *  restore_es3: applies to 34xx >= ES3.0
404f7dfe3d8SJean Pihet *  restore_3630: applies to 36xx
405f7dfe3d8SJean Pihet *  restore: common code for 3xxx
40646e130d2SJean Pihet *
40746e130d2SJean Pihet * Note: when back from CORE and MPU OFF mode we are running
40846e130d2SJean Pihet *  from SDRAM, without MMU, without the caches and prediction.
40946e130d2SJean Pihet *  Also the SRAM content has been cleared.
410f7dfe3d8SJean Pihet */
41114c79bbeSKevin HilmanENTRY(omap3_restore_es3)
4120795a75aSTero Kristo	ldr	r5, pm_prepwstst_core_p
4130795a75aSTero Kristo	ldr	r4, [r5]
4140795a75aSTero Kristo	and	r4, r4, #0x3
4150795a75aSTero Kristo	cmp	r4, #0x0	@ Check if previous power state of CORE is OFF
41646e130d2SJean Pihet	bne	omap3_restore	@ Fall through to OMAP3 common code
4170795a75aSTero Kristo	adr	r0, es3_sdrc_fix
4180795a75aSTero Kristo	ldr	r1, sram_base
4190795a75aSTero Kristo	ldr	r2, es3_sdrc_fix_sz
4200795a75aSTero Kristo	mov	r2, r2, ror #2
4210795a75aSTero Kristocopy_to_sram:
4220795a75aSTero Kristo	ldmia	r0!, {r3}	@ val = *src
4230795a75aSTero Kristo	stmia	r1!, {r3}	@ *dst = val
4240795a75aSTero Kristo	subs	r2, r2, #0x1	@ num_words--
4250795a75aSTero Kristo	bne	copy_to_sram
4260795a75aSTero Kristo	ldr	r1, sram_base
4270795a75aSTero Kristo	blx	r1
42846e130d2SJean Pihet	b	omap3_restore	@ Fall through to OMAP3 common code
42914c79bbeSKevin HilmanENDPROC(omap3_restore_es3)
430458e999eSNishanth Menon
43114c79bbeSKevin HilmanENTRY(omap3_restore_3630)
432458e999eSNishanth Menon	ldr	r1, pm_prepwstst_core_p
433458e999eSNishanth Menon	ldr	r2, [r1]
434458e999eSNishanth Menon	and	r2, r2, #0x3
435458e999eSNishanth Menon	cmp	r2, #0x0	@ Check if previous power state of CORE is OFF
43646e130d2SJean Pihet	bne	omap3_restore	@ Fall through to OMAP3 common code
437458e999eSNishanth Menon	/* Disable RTA before giving control */
438458e999eSNishanth Menon	ldr	r1, control_mem_rta
439458e999eSNishanth Menon	mov	r2, #OMAP36XX_RTA_DISABLE
440458e999eSNishanth Menon	str	r2, [r1]
44114c79bbeSKevin HilmanENDPROC(omap3_restore_3630)
442f7dfe3d8SJean Pihet
443f7dfe3d8SJean Pihet	/* Fall through to common code for the remaining logic */
444f7dfe3d8SJean Pihet
44514c79bbeSKevin HilmanENTRY(omap3_restore)
446f7dfe3d8SJean Pihet	/*
4472637ce30SRussell King	 * Read the pwstctrl register to check the reason for mpu reset.
4482637ce30SRussell King	 * This tells us what was lost.
449f7dfe3d8SJean Pihet	 */
4508bd22949SKevin Hilman	ldr	r1, pm_pwstctrl_mpu
4518bd22949SKevin Hilman	ldr	r2, [r1]
4528bd22949SKevin Hilman	and	r2, r2, #0x3
4538bd22949SKevin Hilman	cmp	r2, #0x0	@ Check if target power state was OFF or RET
4548bd22949SKevin Hilman	bne	logic_l1_restore
455c4236d2eSPeter 'p2' De Schrijver
456c4236d2eSPeter 'p2' De Schrijver	ldr	r0, l2dis_3630
457c4236d2eSPeter 'p2' De Schrijver	cmp	r0, #0x1	@ should we disable L2 on 3630?
458c4236d2eSPeter 'p2' De Schrijver	bne	skipl2dis
459c4236d2eSPeter 'p2' De Schrijver	mrc	p15, 0, r0, c1, c0, 1
460c4236d2eSPeter 'p2' De Schrijver	bic	r0, r0, #2	@ disable L2 cache
461c4236d2eSPeter 'p2' De Schrijver	mcr	p15, 0, r0, c1, c0, 1
462c4236d2eSPeter 'p2' De Schrijverskipl2dis:
46327d59a4aSTero Kristo	ldr	r0, control_stat
46427d59a4aSTero Kristo	ldr	r1, [r0]
46527d59a4aSTero Kristo	and	r1, #0x700
46627d59a4aSTero Kristo	cmp	r1, #0x300
46727d59a4aSTero Kristo	beq	l2_inv_gp
46827d59a4aSTero Kristo	mov	r0, #40			@ set service ID for PPA
46927d59a4aSTero Kristo	mov	r12, r0			@ copy secure Service ID in r12
47027d59a4aSTero Kristo	mov	r1, #0			@ set task id for ROM code in r1
47127d59a4aSTero Kristo	mov	r2, #4			@ set some flags in r2, r6
47227d59a4aSTero Kristo	mov	r6, #0xff
47327d59a4aSTero Kristo	adr	r3, l2_inv_api_params	@ r3 points to dummy parameters
4744444d712SSantosh Shilimkar	dsb				@ data write barrier
4754444d712SSantosh Shilimkar	dmb				@ data memory barrier
47676d50018SDave Martin	smc	#1			@ call SMI monitor (smi #1)
47727d59a4aSTero Kristo	/* Write to Aux control register to set some bits */
47827d59a4aSTero Kristo	mov	r0, #42			@ set service ID for PPA
47927d59a4aSTero Kristo	mov	r12, r0			@ copy secure Service ID in r12
48027d59a4aSTero Kristo	mov	r1, #0			@ set task id for ROM code in r1
48127d59a4aSTero Kristo	mov	r2, #4			@ set some flags in r2, r6
48227d59a4aSTero Kristo	mov	r6, #0xff
483a087cad9STero Kristo	ldr	r4, scratchpad_base
484a087cad9STero Kristo	ldr	r3, [r4, #0xBC]		@ r3 points to parameters
4854444d712SSantosh Shilimkar	dsb				@ data write barrier
4864444d712SSantosh Shilimkar	dmb				@ data memory barrier
48776d50018SDave Martin	smc	#1			@ call SMI monitor (smi #1)
48827d59a4aSTero Kristo
48979dcfdd4STero Kristo#ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE
49079dcfdd4STero Kristo	/* Restore L2 aux control register */
49179dcfdd4STero Kristo					@ set service ID for PPA
49279dcfdd4STero Kristo	mov	r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID
49379dcfdd4STero Kristo	mov	r12, r0			@ copy service ID in r12
49479dcfdd4STero Kristo	mov	r1, #0			@ set task ID for ROM code in r1
49579dcfdd4STero Kristo	mov	r2, #4			@ set some flags in r2, r6
49679dcfdd4STero Kristo	mov	r6, #0xff
49779dcfdd4STero Kristo	ldr	r4, scratchpad_base
49879dcfdd4STero Kristo	ldr	r3, [r4, #0xBC]
49979dcfdd4STero Kristo	adds	r3, r3, #8		@ r3 points to parameters
5004444d712SSantosh Shilimkar	dsb				@ data write barrier
5014444d712SSantosh Shilimkar	dmb				@ data memory barrier
50276d50018SDave Martin	smc	#1			@ call SMI monitor (smi #1)
50379dcfdd4STero Kristo#endif
50427d59a4aSTero Kristo	b	logic_l1_restore
505bb1c9034SJean Pihet
506dd313947SDave Martin	.align
50727d59a4aSTero Kristol2_inv_api_params:
50827d59a4aSTero Kristo	.word	0x1, 0x00
50927d59a4aSTero Kristol2_inv_gp:
5108bd22949SKevin Hilman	/* Execute smi to invalidate L2 cache */
511bb1c9034SJean Pihet	mov r12, #0x1			@ set up to invalidate L2
51276d50018SDave Martin	smc	#0			@ Call SMI monitor (smieq)
51327d59a4aSTero Kristo	/* Write to Aux control register to set some bits */
514a087cad9STero Kristo	ldr	r4, scratchpad_base
515a087cad9STero Kristo	ldr	r3, [r4,#0xBC]
516a087cad9STero Kristo	ldr	r0, [r3,#4]
51727d59a4aSTero Kristo	mov	r12, #0x3
51876d50018SDave Martin	smc	#0			@ Call SMI monitor (smieq)
51979dcfdd4STero Kristo	ldr	r4, scratchpad_base
52079dcfdd4STero Kristo	ldr	r3, [r4,#0xBC]
52179dcfdd4STero Kristo	ldr	r0, [r3,#12]
52279dcfdd4STero Kristo	mov	r12, #0x2
52376d50018SDave Martin	smc	#0			@ Call SMI monitor (smieq)
5248bd22949SKevin Hilmanlogic_l1_restore:
525c4236d2eSPeter 'p2' De Schrijver	ldr	r1, l2dis_3630
526bb1c9034SJean Pihet	cmp	r1, #0x1		@ Test if L2 re-enable needed on 3630
527c4236d2eSPeter 'p2' De Schrijver	bne	skipl2reen
528c4236d2eSPeter 'p2' De Schrijver	mrc	p15, 0, r1, c1, c0, 1
529c4236d2eSPeter 'p2' De Schrijver	orr	r1, r1, #2		@ re-enable L2 cache
530c4236d2eSPeter 'p2' De Schrijver	mcr	p15, 0, r1, c1, c0, 1
531c4236d2eSPeter 'p2' De Schrijverskipl2reen:
5328bd22949SKevin Hilman
533076f2cc4SRussell King	/* Now branch to the common CPU resume function */
534076f2cc4SRussell King	b	cpu_resume
53514c79bbeSKevin HilmanENDPROC(omap3_restore)
53646f557cbSSantosh Shilimkar
537076f2cc4SRussell King	.ltorg
5381e81bc01SJean Pihet
5391e81bc01SJean Pihet/*
54046e130d2SJean Pihet * Local variables
54146e130d2SJean Pihet */
54246e130d2SJean Pihetpm_prepwstst_core_p:
54346e130d2SJean Pihet	.word	PM_PREPWSTST_CORE_P
54446e130d2SJean Pihetpm_pwstctrl_mpu:
54546e130d2SJean Pihet	.word	PM_PWSTCTRL_MPU_P
54646e130d2SJean Pihetscratchpad_base:
54746e130d2SJean Pihet	.word	SCRATCHPAD_BASE_P
54846e130d2SJean Pihetsram_base:
54946e130d2SJean Pihet	.word	SRAM_BASE_P + 0x8000
55046e130d2SJean Pihetcontrol_stat:
55146e130d2SJean Pihet	.word	CONTROL_STAT
55246e130d2SJean Pihetcontrol_mem_rta:
55346e130d2SJean Pihet	.word	CONTROL_MEM_RTA_CTRL
55446e130d2SJean Pihetl2dis_3630:
55546e130d2SJean Pihet	.word	0
55646e130d2SJean Pihet
55746e130d2SJean Pihet/*
5581e81bc01SJean Pihet * Internal functions
5591e81bc01SJean Pihet */
5601e81bc01SJean Pihet
56146e130d2SJean Pihet/*
56246e130d2SJean Pihet * This function implements the erratum ID i443 WA, applies to 34xx >= ES3.0
56346e130d2SJean Pihet * Copied to and run from SRAM in order to reconfigure the SDRC parameters.
56446e130d2SJean Pihet */
5651e81bc01SJean Pihet	.text
566dd313947SDave Martin	.align	3
5671e81bc01SJean PihetENTRY(es3_sdrc_fix)
5681e81bc01SJean Pihet	ldr	r4, sdrc_syscfg		@ get config addr
5691e81bc01SJean Pihet	ldr	r5, [r4]		@ get value
5701e81bc01SJean Pihet	tst	r5, #0x100		@ is part access blocked
5711e81bc01SJean Pihet	it	eq
5721e81bc01SJean Pihet	biceq	r5, r5, #0x100		@ clear bit if set
5731e81bc01SJean Pihet	str	r5, [r4]		@ write back change
5741e81bc01SJean Pihet	ldr	r4, sdrc_mr_0		@ get config addr
5751e81bc01SJean Pihet	ldr	r5, [r4]		@ get value
5761e81bc01SJean Pihet	str	r5, [r4]		@ write back change
5771e81bc01SJean Pihet	ldr	r4, sdrc_emr2_0		@ get config addr
5781e81bc01SJean Pihet	ldr	r5, [r4]		@ get value
5791e81bc01SJean Pihet	str	r5, [r4]		@ write back change
5801e81bc01SJean Pihet	ldr	r4, sdrc_manual_0	@ get config addr
5811e81bc01SJean Pihet	mov	r5, #0x2		@ autorefresh command
5821e81bc01SJean Pihet	str	r5, [r4]		@ kick off refreshes
5831e81bc01SJean Pihet	ldr	r4, sdrc_mr_1		@ get config addr
5841e81bc01SJean Pihet	ldr	r5, [r4]		@ get value
5851e81bc01SJean Pihet	str	r5, [r4]		@ write back change
5861e81bc01SJean Pihet	ldr	r4, sdrc_emr2_1		@ get config addr
5871e81bc01SJean Pihet	ldr	r5, [r4]		@ get value
5881e81bc01SJean Pihet	str	r5, [r4]		@ write back change
5891e81bc01SJean Pihet	ldr	r4, sdrc_manual_1	@ get config addr
5901e81bc01SJean Pihet	mov	r5, #0x2		@ autorefresh command
5911e81bc01SJean Pihet	str	r5, [r4]		@ kick off refreshes
5921e81bc01SJean Pihet	bx	lr
5931e81bc01SJean Pihet
59446e130d2SJean Pihet/*
59546e130d2SJean Pihet * Local variables
59646e130d2SJean Pihet */
597dd313947SDave Martin	.align
5981e81bc01SJean Pihetsdrc_syscfg:
5991e81bc01SJean Pihet	.word	SDRC_SYSCONFIG_P
6001e81bc01SJean Pihetsdrc_mr_0:
6011e81bc01SJean Pihet	.word	SDRC_MR_0_P
6021e81bc01SJean Pihetsdrc_emr2_0:
6031e81bc01SJean Pihet	.word	SDRC_EMR2_0_P
6041e81bc01SJean Pihetsdrc_manual_0:
6051e81bc01SJean Pihet	.word	SDRC_MANUAL_0_P
6061e81bc01SJean Pihetsdrc_mr_1:
6071e81bc01SJean Pihet	.word	SDRC_MR_1_P
6081e81bc01SJean Pihetsdrc_emr2_1:
6091e81bc01SJean Pihet	.word	SDRC_EMR2_1_P
6101e81bc01SJean Pihetsdrc_manual_1:
6111e81bc01SJean Pihet	.word	SDRC_MANUAL_1_P
612dd313947SDave MartinENDPROC(es3_sdrc_fix)
6131e81bc01SJean PihetENTRY(es3_sdrc_fix_sz)
6141e81bc01SJean Pihet	.word	. - es3_sdrc_fix
615