18bd22949SKevin Hilman/* 28bd22949SKevin Hilman * (C) Copyright 2007 38bd22949SKevin Hilman * Texas Instruments 48bd22949SKevin Hilman * Karthik Dasu <karthik-dp@ti.com> 58bd22949SKevin Hilman * 68bd22949SKevin Hilman * (C) Copyright 2004 78bd22949SKevin Hilman * Texas Instruments, <www.ti.com> 88bd22949SKevin Hilman * Richard Woodruff <r-woodruff2@ti.com> 98bd22949SKevin Hilman * 108bd22949SKevin Hilman * This program is free software; you can redistribute it and/or 118bd22949SKevin Hilman * modify it under the terms of the GNU General Public License as 128bd22949SKevin Hilman * published by the Free Software Foundation; either version 2 of 138bd22949SKevin Hilman * the License, or (at your option) any later version. 148bd22949SKevin Hilman * 158bd22949SKevin Hilman * This program is distributed in the hope that it will be useful, 168bd22949SKevin Hilman * but WITHOUT ANY WARRANTY; without even the implied warranty of 178bd22949SKevin Hilman * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the 188bd22949SKevin Hilman * GNU General Public License for more details. 198bd22949SKevin Hilman * 208bd22949SKevin Hilman * You should have received a copy of the GNU General Public License 218bd22949SKevin Hilman * along with this program; if not, write to the Free Software 228bd22949SKevin Hilman * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 238bd22949SKevin Hilman * MA 02111-1307 USA 248bd22949SKevin Hilman */ 258bd22949SKevin Hilman#include <linux/linkage.h> 268bd22949SKevin Hilman 27ee0839c2STony Lindgren#include <asm/assembler.h> 28ee0839c2STony Lindgren 29c49f34bcSTony Lindgren#include "omap34xx.h" 30ee0839c2STony Lindgren#include "iomap.h" 31ff4ae5d9SPaul Walmsley#include "cm3xxx.h" 32139563adSPaul Walmsley#include "prm3xxx.h" 338bd22949SKevin Hilman#include "sdrc.h" 34bf027ca1STony Lindgren#include "sram.h" 354814ced5SPaul Walmsley#include "control.h" 368bd22949SKevin Hilman 37fe360e1cSJean Pihet/* 38fe360e1cSJean Pihet * Registers access definitions 39fe360e1cSJean Pihet */ 40fe360e1cSJean Pihet#define SDRC_SCRATCHPAD_SEM_OFFS 0xc 41fe360e1cSJean Pihet#define SDRC_SCRATCHPAD_SEM_V OMAP343X_SCRATCHPAD_REGADDR\ 42fe360e1cSJean Pihet (SDRC_SCRATCHPAD_SEM_OFFS) 43fe360e1cSJean Pihet#define PM_PREPWSTST_CORE_P OMAP3430_PRM_BASE + CORE_MOD +\ 44fe360e1cSJean Pihet OMAP3430_PM_PREPWSTST 4537903009SAbhijit Pagare#define PM_PWSTCTRL_MPU_P OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL 4689139dceSPeter 'p2' De Schrijver#define CM_IDLEST1_CORE_V OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1) 479d93b8a2SPeter 'p2' De Schrijver#define CM_IDLEST_CKGEN_V OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST) 48fe360e1cSJean Pihet#define SRAM_BASE_P OMAP3_SRAM_PA 49fe360e1cSJean Pihet#define CONTROL_STAT OMAP343X_CTRL_BASE + OMAP343X_CONTROL_STATUS 50fe360e1cSJean Pihet#define CONTROL_MEM_RTA_CTRL (OMAP343X_CTRL_BASE +\ 51fe360e1cSJean Pihet OMAP36XX_CONTROL_MEM_RTA_CTRL) 52fe360e1cSJean Pihet 53fe360e1cSJean Pihet/* Move this as correct place is available */ 54fe360e1cSJean Pihet#define SCRATCHPAD_MEM_OFFS 0x310 55fe360e1cSJean Pihet#define SCRATCHPAD_BASE_P (OMAP343X_CTRL_BASE +\ 56fe360e1cSJean Pihet OMAP343X_CONTROL_MEM_WKUP +\ 57fe360e1cSJean Pihet SCRATCHPAD_MEM_OFFS) 588bd22949SKevin Hilman#define SDRC_POWER_V OMAP34XX_SDRC_REGADDR(SDRC_POWER) 590795a75aSTero Kristo#define SDRC_SYSCONFIG_P (OMAP343X_SDRC_BASE + SDRC_SYSCONFIG) 600795a75aSTero Kristo#define SDRC_MR_0_P (OMAP343X_SDRC_BASE + SDRC_MR_0) 610795a75aSTero Kristo#define SDRC_EMR2_0_P (OMAP343X_SDRC_BASE + SDRC_EMR2_0) 620795a75aSTero Kristo#define SDRC_MANUAL_0_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_0) 630795a75aSTero Kristo#define SDRC_MR_1_P (OMAP343X_SDRC_BASE + SDRC_MR_1) 640795a75aSTero Kristo#define SDRC_EMR2_1_P (OMAP343X_SDRC_BASE + SDRC_EMR2_1) 650795a75aSTero Kristo#define SDRC_MANUAL_1_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_1) 6689139dceSPeter 'p2' De Schrijver#define SDRC_DLLA_STATUS_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS) 6789139dceSPeter 'p2' De Schrijver#define SDRC_DLLA_CTRL_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL) 688bd22949SKevin Hilman 69dd313947SDave Martin/* 70dd313947SDave Martin * This file needs be built unconditionally as ARM to interoperate correctly 71dd313947SDave Martin * with non-Thumb-2-capable firmware. 72dd313947SDave Martin */ 73dd313947SDave Martin .arm 74a89b6f00SRajendra Nayak 75d3cdfd2aSJean Pihet/* 76d3cdfd2aSJean Pihet * API functions 77d3cdfd2aSJean Pihet */ 78a89b6f00SRajendra Nayak 791e81bc01SJean Pihet .text 80c4236d2eSPeter 'p2' De Schrijver/* 81c4236d2eSPeter 'p2' De Schrijver * L2 cache needs to be toggled for stable OFF mode functionality on 3630. 821e81bc01SJean Pihet * This function sets up a flag that will allow for this toggling to take 83f7dfe3d8SJean Pihet * place on 3630. Hopefully some version in the future may not need this. 84c4236d2eSPeter 'p2' De Schrijver */ 85c4236d2eSPeter 'p2' De SchrijverENTRY(enable_omap3630_toggle_l2_on_restore) 86c4236d2eSPeter 'p2' De Schrijver stmfd sp!, {lr} @ save registers on stack 87c4236d2eSPeter 'p2' De Schrijver /* Setup so that we will disable and enable l2 */ 88c4236d2eSPeter 'p2' De Schrijver mov r1, #0x1 89eeaf9646STony Lindgren adrl r3, l2dis_3630_offset @ may be too distant for plain adr 90eeaf9646STony Lindgren ldr r2, [r3] @ value for offset 91eeaf9646STony Lindgren str r1, [r2, r3] @ write to l2dis_3630 92c4236d2eSPeter 'p2' De Schrijver ldmfd sp!, {pc} @ restore regs and return 93dd313947SDave MartinENDPROC(enable_omap3630_toggle_l2_on_restore) 94c4236d2eSPeter 'p2' De Schrijver 95a5311d4dSTony Lindgren/* 96a5311d4dSTony Lindgren * Function to call rom code to save secure ram context. This gets 97a5311d4dSTony Lindgren * relocated to SRAM, so it can be all in .data section. Otherwise 98a5311d4dSTony Lindgren * we need to initialize api_params separately. 99a5311d4dSTony Lindgren */ 100a5311d4dSTony Lindgren .data 101b6338bdcSJean Pihet .align 3 10227d59a4aSTero KristoENTRY(save_secure_ram_context) 103857c1b81SRussell King stmfd sp!, {r4 - r11, lr} @ save registers on stack 10427d59a4aSTero Kristo adr r3, api_params @ r3 points to parameters 10527d59a4aSTero Kristo str r0, [r3,#0x4] @ r0 has sdram address 10627d59a4aSTero Kristo ldr r12, high_mask 10727d59a4aSTero Kristo and r3, r3, r12 10827d59a4aSTero Kristo ldr r12, sram_phy_addr_mask 10927d59a4aSTero Kristo orr r3, r3, r12 11027d59a4aSTero Kristo mov r0, #25 @ set service ID for PPA 11127d59a4aSTero Kristo mov r12, r0 @ copy secure service ID in r12 11227d59a4aSTero Kristo mov r1, #0 @ set task id for ROM code in r1 113ba50ea7eSKalle Jokiniemi mov r2, #4 @ set some flags in r2, r6 11427d59a4aSTero Kristo mov r6, #0xff 1154444d712SSantosh Shilimkar dsb @ data write barrier 1164444d712SSantosh Shilimkar dmb @ data memory barrier 11776d50018SDave Martin smc #1 @ call SMI monitor (smi #1) 11827d59a4aSTero Kristo nop 11927d59a4aSTero Kristo nop 12027d59a4aSTero Kristo nop 12127d59a4aSTero Kristo nop 122857c1b81SRussell King ldmfd sp!, {r4 - r11, pc} 123dd313947SDave Martin .align 12427d59a4aSTero Kristosram_phy_addr_mask: 12527d59a4aSTero Kristo .word SRAM_BASE_P 12627d59a4aSTero Kristohigh_mask: 12727d59a4aSTero Kristo .word 0xffff 12827d59a4aSTero Kristoapi_params: 12927d59a4aSTero Kristo .word 0x4, 0x0, 0x0, 0x1, 0x1 130dd313947SDave MartinENDPROC(save_secure_ram_context) 13127d59a4aSTero KristoENTRY(save_secure_ram_context_sz) 13227d59a4aSTero Kristo .word . - save_secure_ram_context 13327d59a4aSTero Kristo 134a5311d4dSTony Lindgren .text 135a5311d4dSTony Lindgren 1368bd22949SKevin Hilman/* 137f7dfe3d8SJean Pihet * ====================== 138f7dfe3d8SJean Pihet * == Idle entry point == 139f7dfe3d8SJean Pihet * ====================== 140f7dfe3d8SJean Pihet */ 141f7dfe3d8SJean Pihet 142f7dfe3d8SJean Pihet/* 1438bd22949SKevin Hilman * Forces OMAP into idle state 1448bd22949SKevin Hilman * 145f7dfe3d8SJean Pihet * omap34xx_cpu_suspend() - This bit of code saves the CPU context if needed 146f7dfe3d8SJean Pihet * and executes the WFI instruction. Calling WFI effectively changes the 147f7dfe3d8SJean Pihet * power domains states to the desired target power states. 1488bd22949SKevin Hilman * 149f7dfe3d8SJean Pihet * 150f7dfe3d8SJean Pihet * Notes: 15146e130d2SJean Pihet * - only the minimum set of functions gets copied to internal SRAM at boot 15246e130d2SJean Pihet * and after wake-up from OFF mode, cf. omap_push_sram_idle. The function 15346e130d2SJean Pihet * pointers in SDRAM or SRAM are called depending on the desired low power 15446e130d2SJean Pihet * target state. 155f7dfe3d8SJean Pihet * - when the OMAP wakes up it continues at different execution points 156f7dfe3d8SJean Pihet * depending on the low power mode (non-OFF vs OFF modes), 157f7dfe3d8SJean Pihet * cf. 'Resume path for xxx mode' comments. 1588bd22949SKevin Hilman */ 159b6338bdcSJean Pihet .align 3 1608bd22949SKevin HilmanENTRY(omap34xx_cpu_suspend) 161857c1b81SRussell King stmfd sp!, {r4 - r11, lr} @ save registers on stack 162d3cdfd2aSJean Pihet 163f7dfe3d8SJean Pihet /* 164cbe26349SRussell King * r0 contains information about saving context: 165f7dfe3d8SJean Pihet * 0 - No context lost 166f7dfe3d8SJean Pihet * 1 - Only L1 and logic lost 167c9749a35SSantosh Shilimkar * 2 - Only L2 lost (Even L1 is retained we clean it along with L2) 168c9749a35SSantosh Shilimkar * 3 - Both L1 and L2 lost and logic lost 169f7dfe3d8SJean Pihet */ 170f7dfe3d8SJean Pihet 17146e130d2SJean Pihet /* 17246e130d2SJean Pihet * For OFF mode: save context and jump to WFI in SDRAM (omap3_do_wfi) 17346e130d2SJean Pihet * For non-OFF modes: jump to the WFI code in SRAM (omap3_do_wfi_sram) 17446e130d2SJean Pihet */ 17546e130d2SJean Pihet ldr r4, omap3_do_wfi_sram_addr 17646e130d2SJean Pihet ldr r5, [r4] 177cbe26349SRussell King cmp r0, #0x0 @ If no context save required, 17846e130d2SJean Pihet bxeq r5 @ jump to the WFI code in SRAM 17946e130d2SJean Pihet 180f7dfe3d8SJean Pihet 181f7dfe3d8SJean Pihet /* Otherwise fall through to the save context code */ 182f7dfe3d8SJean Pihetsave_context_wfi: 183f7dfe3d8SJean Pihet /* 184f7dfe3d8SJean Pihet * jump out to kernel flush routine 185f7dfe3d8SJean Pihet * - reuse that code is better 186f7dfe3d8SJean Pihet * - it executes in a cached space so is faster than refetch per-block 187f7dfe3d8SJean Pihet * - should be faster and will change with kernel 188f7dfe3d8SJean Pihet * - 'might' have to copy address, load and jump to it 18990625110SSantosh Shilimkar * Flush all data from the L1 data cache before disabling 19090625110SSantosh Shilimkar * SCTLR.C bit. 191f7dfe3d8SJean Pihet */ 192f7dfe3d8SJean Pihet ldr r1, kernel_flush 193f7dfe3d8SJean Pihet mov lr, pc 194f7dfe3d8SJean Pihet bx r1 195f7dfe3d8SJean Pihet 19690625110SSantosh Shilimkar /* 19790625110SSantosh Shilimkar * Clear the SCTLR.C bit to prevent further data cache 19890625110SSantosh Shilimkar * allocation. Clearing SCTLR.C would make all the data accesses 19990625110SSantosh Shilimkar * strongly ordered and would not hit the cache. 20090625110SSantosh Shilimkar */ 20190625110SSantosh Shilimkar mrc p15, 0, r0, c1, c0, 0 20290625110SSantosh Shilimkar bic r0, r0, #(1 << 2) @ Disable the C bit 20390625110SSantosh Shilimkar mcr p15, 0, r0, c1, c0, 0 20490625110SSantosh Shilimkar isb 20590625110SSantosh Shilimkar 20690625110SSantosh Shilimkar /* 20790625110SSantosh Shilimkar * Invalidate L1 data cache. Even though only invalidate is 20890625110SSantosh Shilimkar * necessary exported flush API is used here. Doing clean 20990625110SSantosh Shilimkar * on already clean cache would be almost NOP. 210f7dfe3d8SJean Pihet */ 211f7dfe3d8SJean Pihet ldr r1, kernel_flush 212dd313947SDave Martin blx r1 21346e130d2SJean Pihet b omap3_do_wfi 214d8a50941STony LindgrenENDPROC(omap34xx_cpu_suspend) 21546e130d2SJean Pihetomap3_do_wfi_sram_addr: 21646e130d2SJean Pihet .word omap3_do_wfi_sram 21746e130d2SJean Pihetkernel_flush: 21846e130d2SJean Pihet .word v7_flush_dcache_all 21946e130d2SJean Pihet 22046e130d2SJean Pihet/* =================================== 22146e130d2SJean Pihet * == WFI instruction => Enter idle == 22246e130d2SJean Pihet * =================================== 22346e130d2SJean Pihet */ 22446e130d2SJean Pihet 22546e130d2SJean Pihet/* 22646e130d2SJean Pihet * Do WFI instruction 22746e130d2SJean Pihet * Includes the resume path for non-OFF modes 22846e130d2SJean Pihet * 22946e130d2SJean Pihet * This code gets copied to internal SRAM and is accessible 23046e130d2SJean Pihet * from both SDRAM and SRAM: 23146e130d2SJean Pihet * - executed from SRAM for non-off modes (omap3_do_wfi_sram), 23246e130d2SJean Pihet * - executed from SDRAM for OFF mode (omap3_do_wfi). 23346e130d2SJean Pihet */ 23446e130d2SJean Pihet .align 3 23546e130d2SJean PihetENTRY(omap3_do_wfi) 2368bd22949SKevin Hilman ldr r4, sdrc_power @ read the SDRC_POWER register 2378bd22949SKevin Hilman ldr r5, [r4] @ read the contents of SDRC_POWER 2388bd22949SKevin Hilman orr r5, r5, #0x40 @ enable self refresh on idle req 2398bd22949SKevin Hilman str r5, [r4] @ write back to SDRC_POWER register 2408bd22949SKevin Hilman 2418bd22949SKevin Hilman /* Data memory barrier and Data sync barrier */ 2424444d712SSantosh Shilimkar dsb 2434444d712SSantosh Shilimkar dmb 2448bd22949SKevin Hilman 245f7dfe3d8SJean Pihet/* 246f7dfe3d8SJean Pihet * =================================== 247f7dfe3d8SJean Pihet * == WFI instruction => Enter idle == 248f7dfe3d8SJean Pihet * =================================== 249f7dfe3d8SJean Pihet */ 2508bd22949SKevin Hilman wfi @ wait for interrupt 2518bd22949SKevin Hilman 252f7dfe3d8SJean Pihet/* 253f7dfe3d8SJean Pihet * =================================== 254f7dfe3d8SJean Pihet * == Resume path for non-OFF modes == 255f7dfe3d8SJean Pihet * =================================== 256f7dfe3d8SJean Pihet */ 2578bd22949SKevin Hilman nop 2588bd22949SKevin Hilman nop 2598bd22949SKevin Hilman nop 2608bd22949SKevin Hilman nop 2618bd22949SKevin Hilman nop 2628bd22949SKevin Hilman nop 2638bd22949SKevin Hilman nop 2648bd22949SKevin Hilman nop 2658bd22949SKevin Hilman nop 2668bd22949SKevin Hilman nop 2678bd22949SKevin Hilman 26846e130d2SJean Pihet/* 26946e130d2SJean Pihet * This function implements the erratum ID i581 WA: 27046e130d2SJean Pihet * SDRC state restore before accessing the SDRAM 27146e130d2SJean Pihet * 27246e130d2SJean Pihet * Only used at return from non-OFF mode. For OFF 27346e130d2SJean Pihet * mode the ROM code configures the SDRC and 27446e130d2SJean Pihet * the DPLL before calling the restore code directly 27546e130d2SJean Pihet * from DDR. 27646e130d2SJean Pihet */ 27746e130d2SJean Pihet 27846e130d2SJean Pihet/* Make sure SDRC accesses are ok */ 27946e130d2SJean Pihetwait_sdrc_ok: 28046e130d2SJean Pihet 28146e130d2SJean Pihet/* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this */ 28246e130d2SJean Pihet ldr r4, cm_idlest_ckgen 28346e130d2SJean Pihetwait_dpll3_lock: 28446e130d2SJean Pihet ldr r5, [r4] 28546e130d2SJean Pihet tst r5, #1 28646e130d2SJean Pihet beq wait_dpll3_lock 28746e130d2SJean Pihet 28846e130d2SJean Pihet ldr r4, cm_idlest1_core 28946e130d2SJean Pihetwait_sdrc_ready: 29046e130d2SJean Pihet ldr r5, [r4] 29146e130d2SJean Pihet tst r5, #0x2 29246e130d2SJean Pihet bne wait_sdrc_ready 29346e130d2SJean Pihet /* allow DLL powerdown upon hw idle req */ 29446e130d2SJean Pihet ldr r4, sdrc_power 29546e130d2SJean Pihet ldr r5, [r4] 29646e130d2SJean Pihet bic r5, r5, #0x40 29746e130d2SJean Pihet str r5, [r4] 29846e130d2SJean Pihet 29946e130d2SJean Pihetis_dll_in_lock_mode: 30046e130d2SJean Pihet /* Is dll in lock mode? */ 30146e130d2SJean Pihet ldr r4, sdrc_dlla_ctrl 30246e130d2SJean Pihet ldr r5, [r4] 30346e130d2SJean Pihet tst r5, #0x4 30446e130d2SJean Pihet bne exit_nonoff_modes @ Return if locked 30546e130d2SJean Pihet /* wait till dll locks */ 30646e130d2SJean Pihetwait_dll_lock_timed: 30746e130d2SJean Pihet ldr r4, sdrc_dlla_status 30846e130d2SJean Pihet /* Wait 20uS for lock */ 30946e130d2SJean Pihet mov r6, #8 31046e130d2SJean Pihetwait_dll_lock: 31146e130d2SJean Pihet subs r6, r6, #0x1 31246e130d2SJean Pihet beq kick_dll 31346e130d2SJean Pihet ldr r5, [r4] 31446e130d2SJean Pihet and r5, r5, #0x4 31546e130d2SJean Pihet cmp r5, #0x4 31646e130d2SJean Pihet bne wait_dll_lock 31746e130d2SJean Pihet b exit_nonoff_modes @ Return when locked 31846e130d2SJean Pihet 31946e130d2SJean Pihet /* disable/reenable DLL if not locked */ 32046e130d2SJean Pihetkick_dll: 32146e130d2SJean Pihet ldr r4, sdrc_dlla_ctrl 32246e130d2SJean Pihet ldr r5, [r4] 32346e130d2SJean Pihet mov r6, r5 32446e130d2SJean Pihet bic r6, #(1<<3) @ disable dll 32546e130d2SJean Pihet str r6, [r4] 32646e130d2SJean Pihet dsb 32746e130d2SJean Pihet orr r6, r6, #(1<<3) @ enable dll 32846e130d2SJean Pihet str r6, [r4] 32946e130d2SJean Pihet dsb 33046e130d2SJean Pihet b wait_dll_lock_timed 33146e130d2SJean Pihet 33246e130d2SJean Pihetexit_nonoff_modes: 33346e130d2SJean Pihet /* Re-enable C-bit if needed */ 33490625110SSantosh Shilimkar mrc p15, 0, r0, c1, c0, 0 33590625110SSantosh Shilimkar tst r0, #(1 << 2) @ Check C bit enabled? 33690625110SSantosh Shilimkar orreq r0, r0, #(1 << 2) @ Enable the C bit if cleared 33790625110SSantosh Shilimkar mcreq p15, 0, r0, c1, c0, 0 33890625110SSantosh Shilimkar isb 33990625110SSantosh Shilimkar 340f7dfe3d8SJean Pihet/* 341f7dfe3d8SJean Pihet * =================================== 342f7dfe3d8SJean Pihet * == Exit point from non-OFF modes == 343f7dfe3d8SJean Pihet * =================================== 344f7dfe3d8SJean Pihet */ 345857c1b81SRussell King ldmfd sp!, {r4 - r11, pc} @ restore regs and return 346d8a50941STony LindgrenENDPROC(omap3_do_wfi) 34746e130d2SJean Pihetsdrc_power: 34846e130d2SJean Pihet .word SDRC_POWER_V 34946e130d2SJean Pihetcm_idlest1_core: 35046e130d2SJean Pihet .word CM_IDLEST1_CORE_V 35146e130d2SJean Pihetcm_idlest_ckgen: 35246e130d2SJean Pihet .word CM_IDLEST_CKGEN_V 35346e130d2SJean Pihetsdrc_dlla_status: 35446e130d2SJean Pihet .word SDRC_DLLA_STATUS_V 35546e130d2SJean Pihetsdrc_dlla_ctrl: 35646e130d2SJean Pihet .word SDRC_DLLA_CTRL_V 35746e130d2SJean PihetENTRY(omap3_do_wfi_sz) 35846e130d2SJean Pihet .word . - omap3_do_wfi 35946e130d2SJean Pihet 360f7dfe3d8SJean Pihet 361f7dfe3d8SJean Pihet/* 362f7dfe3d8SJean Pihet * ============================== 363f7dfe3d8SJean Pihet * == Resume path for OFF mode == 364f7dfe3d8SJean Pihet * ============================== 365f7dfe3d8SJean Pihet */ 366f7dfe3d8SJean Pihet 367f7dfe3d8SJean Pihet/* 368f7dfe3d8SJean Pihet * The restore_* functions are called by the ROM code 369f7dfe3d8SJean Pihet * when back from WFI in OFF mode. 370f7dfe3d8SJean Pihet * Cf. the get_*restore_pointer functions. 371f7dfe3d8SJean Pihet * 372f7dfe3d8SJean Pihet * restore_es3: applies to 34xx >= ES3.0 373f7dfe3d8SJean Pihet * restore_3630: applies to 36xx 374f7dfe3d8SJean Pihet * restore: common code for 3xxx 37546e130d2SJean Pihet * 37646e130d2SJean Pihet * Note: when back from CORE and MPU OFF mode we are running 37746e130d2SJean Pihet * from SDRAM, without MMU, without the caches and prediction. 37846e130d2SJean Pihet * Also the SRAM content has been cleared. 379f7dfe3d8SJean Pihet */ 38014c79bbeSKevin HilmanENTRY(omap3_restore_es3) 3810795a75aSTero Kristo ldr r5, pm_prepwstst_core_p 3820795a75aSTero Kristo ldr r4, [r5] 3830795a75aSTero Kristo and r4, r4, #0x3 3840795a75aSTero Kristo cmp r4, #0x0 @ Check if previous power state of CORE is OFF 38546e130d2SJean Pihet bne omap3_restore @ Fall through to OMAP3 common code 3860795a75aSTero Kristo adr r0, es3_sdrc_fix 3870795a75aSTero Kristo ldr r1, sram_base 3880795a75aSTero Kristo ldr r2, es3_sdrc_fix_sz 3890795a75aSTero Kristo mov r2, r2, ror #2 3900795a75aSTero Kristocopy_to_sram: 3910795a75aSTero Kristo ldmia r0!, {r3} @ val = *src 3920795a75aSTero Kristo stmia r1!, {r3} @ *dst = val 3930795a75aSTero Kristo subs r2, r2, #0x1 @ num_words-- 3940795a75aSTero Kristo bne copy_to_sram 3950795a75aSTero Kristo ldr r1, sram_base 3960795a75aSTero Kristo blx r1 39746e130d2SJean Pihet b omap3_restore @ Fall through to OMAP3 common code 39814c79bbeSKevin HilmanENDPROC(omap3_restore_es3) 399458e999eSNishanth Menon 40014c79bbeSKevin HilmanENTRY(omap3_restore_3630) 401458e999eSNishanth Menon ldr r1, pm_prepwstst_core_p 402458e999eSNishanth Menon ldr r2, [r1] 403458e999eSNishanth Menon and r2, r2, #0x3 404458e999eSNishanth Menon cmp r2, #0x0 @ Check if previous power state of CORE is OFF 40546e130d2SJean Pihet bne omap3_restore @ Fall through to OMAP3 common code 406458e999eSNishanth Menon /* Disable RTA before giving control */ 407458e999eSNishanth Menon ldr r1, control_mem_rta 408458e999eSNishanth Menon mov r2, #OMAP36XX_RTA_DISABLE 409458e999eSNishanth Menon str r2, [r1] 41014c79bbeSKevin HilmanENDPROC(omap3_restore_3630) 411f7dfe3d8SJean Pihet 412f7dfe3d8SJean Pihet /* Fall through to common code for the remaining logic */ 413f7dfe3d8SJean Pihet 41414c79bbeSKevin HilmanENTRY(omap3_restore) 415f7dfe3d8SJean Pihet /* 4162637ce30SRussell King * Read the pwstctrl register to check the reason for mpu reset. 4172637ce30SRussell King * This tells us what was lost. 418f7dfe3d8SJean Pihet */ 4198bd22949SKevin Hilman ldr r1, pm_pwstctrl_mpu 4208bd22949SKevin Hilman ldr r2, [r1] 4218bd22949SKevin Hilman and r2, r2, #0x3 4228bd22949SKevin Hilman cmp r2, #0x0 @ Check if target power state was OFF or RET 4238bd22949SKevin Hilman bne logic_l1_restore 424c4236d2eSPeter 'p2' De Schrijver 425eeaf9646STony Lindgren adr r1, l2dis_3630_offset @ address for offset 426eeaf9646STony Lindgren ldr r0, [r1] @ value for offset 427eeaf9646STony Lindgren ldr r0, [r1, r0] @ value at l2dis_3630 428c4236d2eSPeter 'p2' De Schrijver cmp r0, #0x1 @ should we disable L2 on 3630? 429c4236d2eSPeter 'p2' De Schrijver bne skipl2dis 430c4236d2eSPeter 'p2' De Schrijver mrc p15, 0, r0, c1, c0, 1 431c4236d2eSPeter 'p2' De Schrijver bic r0, r0, #2 @ disable L2 cache 432c4236d2eSPeter 'p2' De Schrijver mcr p15, 0, r0, c1, c0, 1 433c4236d2eSPeter 'p2' De Schrijverskipl2dis: 43427d59a4aSTero Kristo ldr r0, control_stat 43527d59a4aSTero Kristo ldr r1, [r0] 43627d59a4aSTero Kristo and r1, #0x700 43727d59a4aSTero Kristo cmp r1, #0x300 43827d59a4aSTero Kristo beq l2_inv_gp 439*0a0b1327STony Lindgren adr r0, l2_inv_api_params_offset 440*0a0b1327STony Lindgren ldr r3, [r0] 441*0a0b1327STony Lindgren add r3, r3, r0 @ r3 points to dummy parameters 44227d59a4aSTero Kristo mov r0, #40 @ set service ID for PPA 44327d59a4aSTero Kristo mov r12, r0 @ copy secure Service ID in r12 44427d59a4aSTero Kristo mov r1, #0 @ set task id for ROM code in r1 44527d59a4aSTero Kristo mov r2, #4 @ set some flags in r2, r6 44627d59a4aSTero Kristo mov r6, #0xff 4474444d712SSantosh Shilimkar dsb @ data write barrier 4484444d712SSantosh Shilimkar dmb @ data memory barrier 44976d50018SDave Martin smc #1 @ call SMI monitor (smi #1) 45027d59a4aSTero Kristo /* Write to Aux control register to set some bits */ 45127d59a4aSTero Kristo mov r0, #42 @ set service ID for PPA 45227d59a4aSTero Kristo mov r12, r0 @ copy secure Service ID in r12 45327d59a4aSTero Kristo mov r1, #0 @ set task id for ROM code in r1 45427d59a4aSTero Kristo mov r2, #4 @ set some flags in r2, r6 45527d59a4aSTero Kristo mov r6, #0xff 456a087cad9STero Kristo ldr r4, scratchpad_base 457a087cad9STero Kristo ldr r3, [r4, #0xBC] @ r3 points to parameters 4584444d712SSantosh Shilimkar dsb @ data write barrier 4594444d712SSantosh Shilimkar dmb @ data memory barrier 46076d50018SDave Martin smc #1 @ call SMI monitor (smi #1) 46127d59a4aSTero Kristo 46279dcfdd4STero Kristo#ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE 46379dcfdd4STero Kristo /* Restore L2 aux control register */ 46479dcfdd4STero Kristo @ set service ID for PPA 46579dcfdd4STero Kristo mov r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID 46679dcfdd4STero Kristo mov r12, r0 @ copy service ID in r12 46779dcfdd4STero Kristo mov r1, #0 @ set task ID for ROM code in r1 46879dcfdd4STero Kristo mov r2, #4 @ set some flags in r2, r6 46979dcfdd4STero Kristo mov r6, #0xff 47079dcfdd4STero Kristo ldr r4, scratchpad_base 47179dcfdd4STero Kristo ldr r3, [r4, #0xBC] 47279dcfdd4STero Kristo adds r3, r3, #8 @ r3 points to parameters 4734444d712SSantosh Shilimkar dsb @ data write barrier 4744444d712SSantosh Shilimkar dmb @ data memory barrier 47576d50018SDave Martin smc #1 @ call SMI monitor (smi #1) 47679dcfdd4STero Kristo#endif 47727d59a4aSTero Kristo b logic_l1_restore 478bb1c9034SJean Pihet 479dd313947SDave Martin .align 480*0a0b1327STony Lindgrenl2_inv_api_params_offset: 481*0a0b1327STony Lindgren .long l2_inv_api_params - . 48227d59a4aSTero Kristol2_inv_gp: 4838bd22949SKevin Hilman /* Execute smi to invalidate L2 cache */ 484bb1c9034SJean Pihet mov r12, #0x1 @ set up to invalidate L2 48576d50018SDave Martin smc #0 @ Call SMI monitor (smieq) 48627d59a4aSTero Kristo /* Write to Aux control register to set some bits */ 487a087cad9STero Kristo ldr r4, scratchpad_base 488a087cad9STero Kristo ldr r3, [r4,#0xBC] 489a087cad9STero Kristo ldr r0, [r3,#4] 49027d59a4aSTero Kristo mov r12, #0x3 49176d50018SDave Martin smc #0 @ Call SMI monitor (smieq) 49279dcfdd4STero Kristo ldr r4, scratchpad_base 49379dcfdd4STero Kristo ldr r3, [r4,#0xBC] 49479dcfdd4STero Kristo ldr r0, [r3,#12] 49579dcfdd4STero Kristo mov r12, #0x2 49676d50018SDave Martin smc #0 @ Call SMI monitor (smieq) 4978bd22949SKevin Hilmanlogic_l1_restore: 498eeaf9646STony Lindgren adr r0, l2dis_3630_offset @ adress for offset 499eeaf9646STony Lindgren ldr r1, [r0] @ value for offset 500eeaf9646STony Lindgren ldr r1, [r0, r1] @ value at l2dis_3630 501bb1c9034SJean Pihet cmp r1, #0x1 @ Test if L2 re-enable needed on 3630 502c4236d2eSPeter 'p2' De Schrijver bne skipl2reen 503c4236d2eSPeter 'p2' De Schrijver mrc p15, 0, r1, c1, c0, 1 504c4236d2eSPeter 'p2' De Schrijver orr r1, r1, #2 @ re-enable L2 cache 505c4236d2eSPeter 'p2' De Schrijver mcr p15, 0, r1, c1, c0, 1 506c4236d2eSPeter 'p2' De Schrijverskipl2reen: 5078bd22949SKevin Hilman 508076f2cc4SRussell King /* Now branch to the common CPU resume function */ 509076f2cc4SRussell King b cpu_resume 51014c79bbeSKevin HilmanENDPROC(omap3_restore) 51146f557cbSSantosh Shilimkar 512076f2cc4SRussell King .ltorg 5131e81bc01SJean Pihet 5141e81bc01SJean Pihet/* 51546e130d2SJean Pihet * Local variables 51646e130d2SJean Pihet */ 51746e130d2SJean Pihetpm_prepwstst_core_p: 51846e130d2SJean Pihet .word PM_PREPWSTST_CORE_P 51946e130d2SJean Pihetpm_pwstctrl_mpu: 52046e130d2SJean Pihet .word PM_PWSTCTRL_MPU_P 52146e130d2SJean Pihetscratchpad_base: 52246e130d2SJean Pihet .word SCRATCHPAD_BASE_P 52346e130d2SJean Pihetsram_base: 52446e130d2SJean Pihet .word SRAM_BASE_P + 0x8000 52546e130d2SJean Pihetcontrol_stat: 52646e130d2SJean Pihet .word CONTROL_STAT 52746e130d2SJean Pihetcontrol_mem_rta: 52846e130d2SJean Pihet .word CONTROL_MEM_RTA_CTRL 529eeaf9646STony Lindgrenl2dis_3630_offset: 530eeaf9646STony Lindgren .long l2dis_3630 - . 531eeaf9646STony Lindgren 532eeaf9646STony Lindgren .data 53346e130d2SJean Pihetl2dis_3630: 53446e130d2SJean Pihet .word 0 53546e130d2SJean Pihet 536*0a0b1327STony Lindgren .data 537*0a0b1327STony Lindgrenl2_inv_api_params: 538*0a0b1327STony Lindgren .word 0x1, 0x00 539*0a0b1327STony Lindgren 54046e130d2SJean Pihet/* 5411e81bc01SJean Pihet * Internal functions 5421e81bc01SJean Pihet */ 5431e81bc01SJean Pihet 54446e130d2SJean Pihet/* 54546e130d2SJean Pihet * This function implements the erratum ID i443 WA, applies to 34xx >= ES3.0 54646e130d2SJean Pihet * Copied to and run from SRAM in order to reconfigure the SDRC parameters. 54746e130d2SJean Pihet */ 5481e81bc01SJean Pihet .text 549dd313947SDave Martin .align 3 5501e81bc01SJean PihetENTRY(es3_sdrc_fix) 5511e81bc01SJean Pihet ldr r4, sdrc_syscfg @ get config addr 5521e81bc01SJean Pihet ldr r5, [r4] @ get value 5531e81bc01SJean Pihet tst r5, #0x100 @ is part access blocked 5541e81bc01SJean Pihet it eq 5551e81bc01SJean Pihet biceq r5, r5, #0x100 @ clear bit if set 5561e81bc01SJean Pihet str r5, [r4] @ write back change 5571e81bc01SJean Pihet ldr r4, sdrc_mr_0 @ get config addr 5581e81bc01SJean Pihet ldr r5, [r4] @ get value 5591e81bc01SJean Pihet str r5, [r4] @ write back change 5601e81bc01SJean Pihet ldr r4, sdrc_emr2_0 @ get config addr 5611e81bc01SJean Pihet ldr r5, [r4] @ get value 5621e81bc01SJean Pihet str r5, [r4] @ write back change 5631e81bc01SJean Pihet ldr r4, sdrc_manual_0 @ get config addr 5641e81bc01SJean Pihet mov r5, #0x2 @ autorefresh command 5651e81bc01SJean Pihet str r5, [r4] @ kick off refreshes 5661e81bc01SJean Pihet ldr r4, sdrc_mr_1 @ get config addr 5671e81bc01SJean Pihet ldr r5, [r4] @ get value 5681e81bc01SJean Pihet str r5, [r4] @ write back change 5691e81bc01SJean Pihet ldr r4, sdrc_emr2_1 @ get config addr 5701e81bc01SJean Pihet ldr r5, [r4] @ get value 5711e81bc01SJean Pihet str r5, [r4] @ write back change 5721e81bc01SJean Pihet ldr r4, sdrc_manual_1 @ get config addr 5731e81bc01SJean Pihet mov r5, #0x2 @ autorefresh command 5741e81bc01SJean Pihet str r5, [r4] @ kick off refreshes 5751e81bc01SJean Pihet bx lr 5761e81bc01SJean Pihet 57746e130d2SJean Pihet/* 57846e130d2SJean Pihet * Local variables 57946e130d2SJean Pihet */ 580dd313947SDave Martin .align 5811e81bc01SJean Pihetsdrc_syscfg: 5821e81bc01SJean Pihet .word SDRC_SYSCONFIG_P 5831e81bc01SJean Pihetsdrc_mr_0: 5841e81bc01SJean Pihet .word SDRC_MR_0_P 5851e81bc01SJean Pihetsdrc_emr2_0: 5861e81bc01SJean Pihet .word SDRC_EMR2_0_P 5871e81bc01SJean Pihetsdrc_manual_0: 5881e81bc01SJean Pihet .word SDRC_MANUAL_0_P 5891e81bc01SJean Pihetsdrc_mr_1: 5901e81bc01SJean Pihet .word SDRC_MR_1_P 5911e81bc01SJean Pihetsdrc_emr2_1: 5921e81bc01SJean Pihet .word SDRC_EMR2_1_P 5931e81bc01SJean Pihetsdrc_manual_1: 5941e81bc01SJean Pihet .word SDRC_MANUAL_1_P 595dd313947SDave MartinENDPROC(es3_sdrc_fix) 5961e81bc01SJean PihetENTRY(es3_sdrc_fix_sz) 5971e81bc01SJean Pihet .word . - es3_sdrc_fix 598